blob: 230f2f9c5f24431afddb053a024761982e2792e4 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00009//
Chris Lattner73785d22005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukmane05203f2004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "PPC.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000016#include "PPCTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000017#include "PPCTargetTransformInfo.h"
Andrew Trickccb67362012-02-03 05:12:41 +000018#include "llvm/CodeGen/Passes.h"
Eric Christopher3faf2f12014-10-06 06:45:36 +000019#include "llvm/IR/Function.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000020#include "llvm/IR/LegacyPassManager.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCStreamer.h"
Hal Finkel96c2d4d2012-06-08 15:38:21 +000022#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000023#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000024#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/Target/TargetOptions.h"
Hal Finkelf413be12014-11-21 04:35:51 +000026#include "llvm/Transforms/Scalar.h"
Misha Brukmane05203f2004-06-21 16:55:25 +000027using namespace llvm;
28
Hal Finkel96c2d4d2012-06-08 15:38:21 +000029static cl::
Hal Finkelc6b5deb2012-06-08 19:19:53 +000030opt<bool> DisableCTRLoops("disable-ppc-ctrloops", cl::Hidden,
31 cl::desc("Disable CTR loops for PPC"));
Hal Finkel96c2d4d2012-06-08 15:38:21 +000032
Hal Finkelc9dd0202015-02-05 18:43:00 +000033static cl::
34opt<bool> DisablePreIncPrep("disable-ppc-preinc-prep", cl::Hidden,
35 cl::desc("Disable PPC loop preinc prep"));
36
Hal Finkel174e5902014-03-25 23:29:21 +000037static cl::opt<bool>
38VSXFMAMutateEarly("schedule-ppc-vsx-fma-mutation-early",
39 cl::Hidden, cl::desc("Schedule VSX FMA instruction mutation early"));
40
Bill Schmidtfe723b92015-04-27 19:57:34 +000041static cl::
42opt<bool> DisableVSXSwapRemoval("disable-ppc-vsx-swap-removal", cl::Hidden,
43 cl::desc("Disable VSX Swap Removal for PPC"));
44
Bill Schmidt34af5e12015-11-10 21:38:26 +000045static cl::
46opt<bool> DisableMIPeephole("disable-ppc-peephole", cl::Hidden,
47 cl::desc("Disable machine peepholes for PPC"));
48
Hal Finkelf413be12014-11-21 04:35:51 +000049static cl::opt<bool>
50EnableGEPOpt("ppc-gep-opt", cl::Hidden,
51 cl::desc("Enable optimizations on complex GEPs"),
52 cl::init(true));
53
Hal Finkele5aaf3f2015-02-20 05:08:21 +000054static cl::opt<bool>
55EnablePrefetch("enable-ppc-prefetching",
56 cl::desc("disable software prefetching on PPC"),
57 cl::init(false), cl::Hidden);
58
Hal Finkel8340de12015-05-18 06:25:59 +000059static cl::opt<bool>
60EnableExtraTOCRegDeps("enable-ppc-extra-toc-reg-deps",
61 cl::desc("Add extra TOC register dependencies"),
62 cl::init(true), cl::Hidden);
63
Hal Finkel5d36b232015-07-15 08:23:05 +000064static cl::opt<bool>
65EnableMachineCombinerPass("ppc-machine-combiner",
66 cl::desc("Enable the machine combiner pass"),
67 cl::init(true), cl::Hidden);
68
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000069extern "C" void LLVMInitializePowerPCTarget() {
70 // Register the targets
Andrew Trick808a7a62012-02-03 05:12:30 +000071 RegisterTargetMachine<PPC32TargetMachine> A(ThePPC32Target);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000072 RegisterTargetMachine<PPC64TargetMachine> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +000073 RegisterTargetMachine<PPC64TargetMachine> C(ThePPC64LETarget);
Kit Bartona1c712f2015-12-07 20:50:29 +000074
75 PassRegistry &PR = *PassRegistry::getPassRegistry();
76 initializePPCBoolRetToIntPass(PR);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000077}
Douglas Gregor1b731d52009-06-16 20:12:29 +000078
Eric Christopher8b770652015-01-26 19:03:15 +000079/// Return the datalayout string of a subtarget.
80static std::string getDataLayoutString(const Triple &T) {
81 bool is64Bit = T.getArch() == Triple::ppc64 || T.getArch() == Triple::ppc64le;
82 std::string Ret;
83
84 // Most PPC* platforms are big endian, PPC64LE is little endian.
85 if (T.getArch() == Triple::ppc64le)
86 Ret = "e";
87 else
88 Ret = "E";
89
90 Ret += DataLayout::getManglingComponent(T);
91
92 // PPC32 has 32 bit pointers. The PS3 (OS Lv2) is a PPC64 machine with 32 bit
93 // pointers.
94 if (!is64Bit || T.getOS() == Triple::Lv2)
95 Ret += "-p:32:32";
96
97 // Note, the alignment values for f64 and i64 on ppc64 in Darwin
98 // documentation are wrong; these are correct (i.e. "what gcc does").
99 if (is64Bit || !T.isOSDarwin())
100 Ret += "-i64:64";
101 else
102 Ret += "-f64:32:64";
103
104 // PPC64 has 32 and 64 bit registers, PPC32 has only 32 bit ones.
105 if (is64Bit)
106 Ret += "-n32:64";
107 else
108 Ret += "-n32";
109
110 return Ret;
111}
112
Daniel Sanders335487a2015-06-16 13:15:50 +0000113static std::string computeFSAdditions(StringRef FS, CodeGenOpt::Level OL,
114 const Triple &TT) {
Eric Christopher36448af2014-10-01 20:38:26 +0000115 std::string FullFS = FS;
Eric Christopher36448af2014-10-01 20:38:26 +0000116
117 // Make sure 64-bit features are available when CPUname is generic
Daniel Sanders335487a2015-06-16 13:15:50 +0000118 if (TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le) {
Eric Christopher36448af2014-10-01 20:38:26 +0000119 if (!FullFS.empty())
120 FullFS = "+64bit," + FullFS;
121 else
122 FullFS = "+64bit";
123 }
124
125 if (OL >= CodeGenOpt::Default) {
126 if (!FullFS.empty())
127 FullFS = "+crbits," + FullFS;
128 else
129 FullFS = "+crbits";
130 }
Hal Finkele2ab0f12015-01-15 21:17:34 +0000131
132 if (OL != CodeGenOpt::None) {
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000133 if (!FullFS.empty())
Hal Finkele2ab0f12015-01-15 21:17:34 +0000134 FullFS = "+invariant-function-descriptors," + FullFS;
135 else
136 FullFS = "+invariant-function-descriptors";
137 }
138
Eric Christopher36448af2014-10-01 20:38:26 +0000139 return FullFS;
140}
141
Aditya Nandakumara2719322014-11-13 09:26:31 +0000142static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
143 // If it isn't a Mach-O file then it's going to be a linux ELF
144 // object file.
145 if (TT.isOSDarwin())
146 return make_unique<TargetLoweringObjectFileMachO>();
147
148 return make_unique<PPC64LinuxTargetObjectFile>();
149}
150
Eric Christopherfee6aaf2015-02-17 06:45:15 +0000151static PPCTargetMachine::PPCABI computeTargetABI(const Triple &TT,
152 const TargetOptions &Options) {
153 if (Options.MCOptions.getABIName().startswith("elfv1"))
154 return PPCTargetMachine::PPC_ABI_ELFv1;
155 else if (Options.MCOptions.getABIName().startswith("elfv2"))
156 return PPCTargetMachine::PPC_ABI_ELFv2;
157
158 assert(Options.MCOptions.getABIName().empty() &&
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000159 "Unknown target-abi option!");
Eric Christopherfee6aaf2015-02-17 06:45:15 +0000160
161 if (!TT.isMacOSX()) {
162 switch (TT.getArch()) {
163 case Triple::ppc64le:
164 return PPCTargetMachine::PPC_ABI_ELFv2;
165 case Triple::ppc64:
166 return PPCTargetMachine::PPC_ABI_ELFv1;
167 default:
168 // Fallthrough.
169 ;
170 }
171 }
172 return PPCTargetMachine::PPC_ABI_UNKNOWN;
173}
174
NAKAMURA Takumi84965032015-09-22 11:14:12 +0000175// The FeatureString here is a little subtle. We are modifying the feature
176// string with what are (currently) non-function specific overrides as it goes
177// into the LLVMTargetMachine constructor and then using the stored value in the
Eric Christopher36448af2014-10-01 20:38:26 +0000178// Subtarget constructor below it.
Daniel Sanders3e5de882015-06-11 19:41:26 +0000179PPCTargetMachine::PPCTargetMachine(const Target &T, const Triple &TT,
180 StringRef CPU, StringRef FS,
181 const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +0000182 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher3770cf52014-08-09 04:38:56 +0000183 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000184 : LLVMTargetMachine(T, getDataLayoutString(TT), TT, CPU,
Daniel Sanders335487a2015-06-16 13:15:50 +0000185 computeFSAdditions(FS, OL, TT), Options, RM, CM, OL),
Daniel Sandersc81f4502015-06-16 15:44:21 +0000186 TLOF(createTLOF(getTargetTriple())),
Hal Finkelcbf08922015-07-12 02:33:57 +0000187 TargetABI(computeTargetABI(TT, Options)),
188 Subtarget(TargetTriple, CPU, computeFSAdditions(FS, OL, TT), *this) {
189
190 // For the estimates, convergence is quadratic, so we essentially double the
191 // number of digits correct after every iteration. For both FRE and FRSQRTE,
192 // the minimum architected relative accuracy is 2^-5. When hasRecipPrec(),
193 // this is 2^-14. IEEE float has 23 digits and double has 52 digits.
194 unsigned RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3,
195 RefinementSteps64 = RefinementSteps + 1;
196
197 this->Options.Reciprocals.setDefaults("sqrtf", true, RefinementSteps);
198 this->Options.Reciprocals.setDefaults("vec-sqrtf", true, RefinementSteps);
199 this->Options.Reciprocals.setDefaults("divf", true, RefinementSteps);
200 this->Options.Reciprocals.setDefaults("vec-divf", true, RefinementSteps);
201
202 this->Options.Reciprocals.setDefaults("sqrtd", true, RefinementSteps64);
203 this->Options.Reciprocals.setDefaults("vec-sqrtd", true, RefinementSteps64);
204 this->Options.Reciprocals.setDefaults("divd", true, RefinementSteps64);
205 this->Options.Reciprocals.setDefaults("vec-divd", true, RefinementSteps64);
206
Rafael Espindola227144c2013-05-13 01:16:13 +0000207 initAsmInfo();
Nate Begeman6cca84e2005-10-16 05:39:50 +0000208}
209
Reid Kleckner357600e2014-11-20 23:37:18 +0000210PPCTargetMachine::~PPCTargetMachine() {}
211
David Blaikiea379b1812011-12-20 02:50:00 +0000212void PPC32TargetMachine::anchor() { }
213
Daniel Sanders3e5de882015-06-11 19:41:26 +0000214PPC32TargetMachine::PPC32TargetMachine(const Target &T, const Triple &TT,
Evan Chengefd9b422011-07-20 07:51:56 +0000215 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000216 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000217 Reloc::Model RM, CodeModel::Model CM,
218 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000219 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Chris Lattner0c4aa142006-06-16 01:37:27 +0000220
David Blaikiea379b1812011-12-20 02:50:00 +0000221void PPC64TargetMachine::anchor() { }
Chris Lattner0c4aa142006-06-16 01:37:27 +0000222
Daniel Sanders3e5de882015-06-11 19:41:26 +0000223PPC64TargetMachine::PPC64TargetMachine(const Target &T, const Triple &TT,
224 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000225 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000226 Reloc::Model RM, CodeModel::Model CM,
227 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000228 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Chris Lattner0c4aa142006-06-16 01:37:27 +0000229
Eric Christopher3faf2f12014-10-06 06:45:36 +0000230const PPCSubtarget *
231PPCTargetMachine::getSubtargetImpl(const Function &F) const {
Duncan P. N. Exon Smith5bedaf932015-02-14 02:54:07 +0000232 Attribute CPUAttr = F.getFnAttribute("target-cpu");
233 Attribute FSAttr = F.getFnAttribute("target-features");
Eric Christopher3faf2f12014-10-06 06:45:36 +0000234
235 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
236 ? CPUAttr.getValueAsString().str()
237 : TargetCPU;
238 std::string FS = !FSAttr.hasAttribute(Attribute::None)
239 ? FSAttr.getValueAsString().str()
240 : TargetFS;
241
Petar Jovanovic280f7102015-12-14 17:57:33 +0000242 // FIXME: This is related to the code below to reset the target options,
243 // we need to know whether or not the soft float flag is set on the
244 // function before we can generate a subtarget. We also need to use
245 // it as a key for the subtarget since that can be the only difference
246 // between two functions.
247 bool SoftFloat =
248 F.hasFnAttribute("use-soft-float") &&
249 F.getFnAttribute("use-soft-float").getValueAsString() == "true";
250 // If the soft float attribute is set on the function turn on the soft float
251 // subtarget feature.
252 if (SoftFloat)
253 FS += FS.empty() ? "+soft-float" : ",+soft-float";
254
Eric Christopher3faf2f12014-10-06 06:45:36 +0000255 auto &I = SubtargetMap[CPU + FS];
256 if (!I) {
257 // This needs to be done before we create a new subtarget since any
258 // creation will depend on the TM and the code generation flags on the
259 // function that reside in TargetOptions.
260 resetTargetOptions(F);
Eric Christophered1042b2015-03-26 00:50:23 +0000261 I = llvm::make_unique<PPCSubtarget>(
Daniel Sandersc81f4502015-06-16 15:44:21 +0000262 TargetTriple, CPU,
Eric Christophered1042b2015-03-26 00:50:23 +0000263 // FIXME: It would be good to have the subtarget additions here
264 // not necessary. Anything that turns them on/off (overrides) ends
265 // up being put at the end of the feature string, but the defaults
266 // shouldn't require adding them. Fixing this means pulling Feature64Bit
267 // out of most of the target cpus in the .td file and making it set only
268 // as part of initialization via the TargetTriple.
269 computeFSAdditions(FS, getOptLevel(), getTargetTriple()), *this);
Eric Christopher3faf2f12014-10-06 06:45:36 +0000270 }
271 return I.get();
272}
Misha Brukmanb4402432005-04-21 23:30:14 +0000273
Chris Lattner12e97302006-09-04 04:14:57 +0000274//===----------------------------------------------------------------------===//
275// Pass Pipeline Configuration
276//===----------------------------------------------------------------------===//
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000277
Andrew Trickccb67362012-02-03 05:12:41 +0000278namespace {
279/// PPC Code Generator Pass Configuration Options.
280class PPCPassConfig : public TargetPassConfig {
281public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000282 PPCPassConfig(PPCTargetMachine *TM, PassManagerBase &PM)
283 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000284
285 PPCTargetMachine &getPPCTargetMachine() const {
286 return getTM<PPCTargetMachine>();
287 }
288
Robin Morisset22129962014-09-23 20:46:49 +0000289 void addIRPasses() override;
Craig Topper0d3fa922014-04-29 07:57:37 +0000290 bool addPreISel() override;
291 bool addILPOpts() override;
292 bool addInstSelector() override;
Bill Schmidtfe723b92015-04-27 19:57:34 +0000293 void addMachineSSAOptimization() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000294 void addPreRegAlloc() override;
295 void addPreSched2() override;
296 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000297};
298} // namespace
299
Andrew Trickf8ea1082012-02-04 02:56:59 +0000300TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM) {
Hal Finkeleb50c2d2012-06-09 03:14:50 +0000301 return new PPCPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000302}
303
Robin Morisset22129962014-09-23 20:46:49 +0000304void PPCPassConfig::addIRPasses() {
Kit Bartona1c712f2015-12-07 20:50:29 +0000305 if (TM->getOptLevel() != CodeGenOpt::None)
306 addPass(createPPCBoolRetToIntPass());
Robin Morisset22129962014-09-23 20:46:49 +0000307 addPass(createAtomicExpandPass(&getPPCTargetMachine()));
Hal Finkelf413be12014-11-21 04:35:51 +0000308
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000309 // For the BG/Q (or if explicitly requested), add explicit data prefetch
310 // intrinsics.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000311 bool UsePrefetching = TM->getTargetTriple().getVendor() == Triple::BGQ &&
312 getOptLevel() != CodeGenOpt::None;
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000313 if (EnablePrefetch.getNumOccurrences() > 0)
314 UsePrefetching = EnablePrefetch;
315 if (UsePrefetching)
Adam Nemet9d9cb272016-02-18 21:38:19 +0000316 addPass(createLoopDataPrefetchPass());
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000317
Hal Finkelf413be12014-11-21 04:35:51 +0000318 if (TM->getOptLevel() == CodeGenOpt::Aggressive && EnableGEPOpt) {
319 // Call SeparateConstOffsetFromGEP pass to extract constants within indices
320 // and lower a GEP with multiple indices to either arithmetic operations or
321 // multiple GEPs with single index.
322 addPass(createSeparateConstOffsetFromGEPPass(TM, true));
323 // Call EarlyCSE pass to find and remove subexpressions in the lowered
324 // result.
325 addPass(createEarlyCSEPass());
326 // Do loop invariant code motion in case part of the lowered result is
327 // invariant.
328 addPass(createLICMPass());
329 }
330
Robin Morisset22129962014-09-23 20:46:49 +0000331 TargetPassConfig::addIRPasses();
332}
333
Hal Finkel25c19922013-05-15 21:37:41 +0000334bool PPCPassConfig::addPreISel() {
Hal Finkelc9dd0202015-02-05 18:43:00 +0000335 if (!DisablePreIncPrep && getOptLevel() != CodeGenOpt::None)
336 addPass(createPPCLoopPreIncPrepPass(getPPCTargetMachine()));
337
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000338 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
Hal Finkel25c19922013-05-15 21:37:41 +0000339 addPass(createPPCCTRLoops(getPPCTargetMachine()));
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000340
341 return false;
342}
343
Hal Finkeled6a2852013-04-05 23:29:01 +0000344bool PPCPassConfig::addILPOpts() {
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000345 addPass(&EarlyIfConverterID);
Hal Finkel5d36b232015-07-15 08:23:05 +0000346
347 if (EnableMachineCombinerPass)
348 addPass(&MachineCombinerID);
349
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000350 return true;
Hal Finkeled6a2852013-04-05 23:29:01 +0000351}
352
Andrew Trickccb67362012-02-03 05:12:41 +0000353bool PPCPassConfig::addInstSelector() {
Chris Lattnerc6aa8062005-08-17 19:33:30 +0000354 // Install an instruction selector.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000355 addPass(createPPCISelDag(getPPCTargetMachine()));
Hal Finkel8ca38842013-05-20 16:08:17 +0000356
357#ifndef NDEBUG
358 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
359 addPass(createPPCCTRLoopsVerify());
360#endif
361
Eric Christopherd71e4442014-05-22 01:21:35 +0000362 addPass(createPPCVSXCopyPass());
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000363 return false;
364}
365
Bill Schmidtfe723b92015-04-27 19:57:34 +0000366void PPCPassConfig::addMachineSSAOptimization() {
367 TargetPassConfig::addMachineSSAOptimization();
368 // For little endian, remove where possible the vector swap instructions
369 // introduced at code generation to normalize vector element order.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000370 if (TM->getTargetTriple().getArch() == Triple::ppc64le &&
Bill Schmidtfe723b92015-04-27 19:57:34 +0000371 !DisableVSXSwapRemoval)
372 addPass(createPPCVSXSwapRemovalPass());
Bill Schmidt34af5e12015-11-10 21:38:26 +0000373 // Target-specific peephole cleanups performed after instruction
374 // selection.
375 if (!DisableMIPeephole) {
376 addPass(createPPCMIPeepholePass());
377 addPass(&DeadMachineInstructionElimID);
378 }
Bill Schmidtfe723b92015-04-27 19:57:34 +0000379}
380
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000381void PPCPassConfig::addPreRegAlloc() {
Eric Christopherd71e4442014-05-22 01:21:35 +0000382 initializePPCVSXFMAMutatePass(*PassRegistry::getPassRegistry());
383 insertPass(VSXFMAMutateEarly ? &RegisterCoalescerID : &MachineSchedulerID,
384 &PPCVSXFMAMutateID);
Bill Schmidt82f1c772015-02-10 19:09:05 +0000385 if (getPPCTargetMachine().getRelocationModel() == Reloc::PIC_)
386 addPass(createPPCTLSDynamicCallPass());
Hal Finkel8340de12015-05-18 06:25:59 +0000387 if (EnableExtraTOCRegDeps)
388 addPass(createPPCTOCRegDepsPass());
Hal Finkel174e5902014-03-25 23:29:21 +0000389}
390
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000391void PPCPassConfig::addPreSched2() {
Hal Finkel5711eca2013-04-09 22:58:37 +0000392 if (getOptLevel() != CodeGenOpt::None)
393 addPass(&IfConverterID);
Hal Finkel5711eca2013-04-09 22:58:37 +0000394}
395
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000396void PPCPassConfig::addPreEmitPass() {
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000397 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000398 addPass(createPPCEarlyReturnPass(), false);
Chris Lattner12e97302006-09-04 04:14:57 +0000399 // Must run branch selection immediately preceding the asm printer.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000400 addPass(createPPCBranchSelectionPass(), false);
Chris Lattner12e97302006-09-04 04:14:57 +0000401}
402
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000403TargetIRAnalysis PPCTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000404 return TargetIRAnalysis([this](const Function &F) {
405 return TargetTransformInfo(PPCTTIImpl(this, F));
406 });
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000407}