blob: 23b89f3a05c1a9448f4390115eb343a5c3a28d53 [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Tim Northoverb6636fd2017-01-17 22:13:50 +000015#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000016#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000017#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000018#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000019#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000023#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000024#include "llvm/IR/Constant.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000025#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000026#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000027#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000028#include "llvm/IR/Type.h"
29#include "llvm/IR/Value.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000030#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000031#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000032
33#define DEBUG_TYPE "irtranslator"
34
Quentin Colombet105cf2b2016-01-20 20:58:56 +000035using namespace llvm;
36
37char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000038INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
39 false, false)
40INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
41INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000042 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000043
Tim Northover60f23492016-11-08 01:12:17 +000044static void reportTranslationError(const Value &V, const Twine &Message) {
45 std::string ErrStorage;
46 raw_string_ostream Err(ErrStorage);
47 Err << Message << ": " << V << '\n';
48 report_fatal_error(Err.str());
49}
50
Quentin Colombeta7fae162016-02-11 17:53:23 +000051IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000052 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000053}
54
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000055void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
56 AU.addRequired<TargetPassConfig>();
57 MachineFunctionPass::getAnalysisUsage(AU);
58}
59
60
Quentin Colombete225e252016-03-11 17:27:54 +000061unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
62 unsigned &ValReg = ValToVReg[&Val];
Quentin Colombet17c494b2016-02-11 17:51:31 +000063 // Check if this is the first time we see Val.
Quentin Colombetccd77252016-02-11 21:48:32 +000064 if (!ValReg) {
Quentin Colombet17c494b2016-02-11 17:51:31 +000065 // Fill ValRegsSequence with the sequence of registers
66 // we need to concat together to produce the value.
Quentin Colombete225e252016-03-11 17:27:54 +000067 assert(Val.getType()->isSized() &&
Quentin Colombet17c494b2016-02-11 17:51:31 +000068 "Don't know how to create an empty vreg");
Tim Northover5ae83502016-09-15 09:20:34 +000069 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
Quentin Colombetccd77252016-02-11 21:48:32 +000070 ValReg = VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +000071
72 if (auto CV = dyn_cast<Constant>(&Val)) {
73 bool Success = translate(*CV, VReg);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000074 if (!Success) {
75 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +000076 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000077 MachineFunctionProperties::Property::FailedISel);
Tim Northover6ad7b9f2016-12-05 21:40:33 +000078 return VReg;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000079 }
Tim Northover60f23492016-11-08 01:12:17 +000080 reportTranslationError(Val, "unable to translate constant");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000081 }
Tim Northover5ed648e2016-08-09 21:28:04 +000082 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000083 }
Tim Northover7f3ad2e2017-01-20 23:25:17 +000084
85 // Look Val up again in case the reference has been invalidated since.
86 return ValToVReg[&Val];
Quentin Colombet17c494b2016-02-11 17:51:31 +000087}
88
Tim Northovercdf23f12016-10-31 18:30:59 +000089int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
90 if (FrameIndices.find(&AI) != FrameIndices.end())
91 return FrameIndices[&AI];
92
Tim Northovercdf23f12016-10-31 18:30:59 +000093 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
94 unsigned Size =
95 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
96
97 // Always allocate at least one byte.
98 Size = std::max(Size, 1u);
99
100 unsigned Alignment = AI.getAlignment();
101 if (!Alignment)
102 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
103
104 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000105 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000106 return FI;
107}
108
Tim Northoverad2b7172016-07-26 20:23:26 +0000109unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
110 unsigned Alignment = 0;
111 Type *ValTy = nullptr;
112 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
113 Alignment = SI->getAlignment();
114 ValTy = SI->getValueOperand()->getType();
115 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
116 Alignment = LI->getAlignment();
117 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000118 } else if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000119 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000120 MachineFunctionProperties::Property::FailedISel);
121 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000122 } else
123 llvm_unreachable("unhandled memory instruction");
124
125 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
126}
127
Quentin Colombet53237a92016-03-11 17:27:43 +0000128MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
129 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000130 if (!MBB) {
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000131 MBB = MF->CreateMachineBasicBlock(&BB);
Tim Northover50db7f412016-12-07 21:17:47 +0000132 MF->push_back(MBB);
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000133
134 if (BB.hasAddressTaken())
135 MBB->setHasAddressTaken();
Quentin Colombet17c494b2016-02-11 17:51:31 +0000136 }
137 return *MBB;
138}
139
Tim Northoverb6636fd2017-01-17 22:13:50 +0000140void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
141 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
142 MachinePreds[Edge].push_back(NewPred);
143}
144
Tim Northoverc53606e2016-12-07 21:29:15 +0000145bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
146 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000147 // FIXME: handle signed/unsigned wrapping flags.
148
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000149 // Get or create a virtual register for each value.
150 // Unless the value is a Constant => loadimm cst?
151 // or inline constant each time?
152 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000153 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
154 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
155 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000156 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000157 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000158}
159
Tim Northoverc53606e2016-12-07 21:29:15 +0000160bool IRTranslator::translateCompare(const User &U,
161 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000162 const CmpInst *CI = dyn_cast<CmpInst>(&U);
163 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
164 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
165 unsigned Res = getOrCreateVReg(U);
166 CmpInst::Predicate Pred =
167 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
168 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000169
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000170 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000171 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000172 else
Tim Northover0f140c72016-09-09 11:46:34 +0000173 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000174
Tim Northoverde3aea0412016-08-17 20:25:25 +0000175 return true;
176}
177
Tim Northoverc53606e2016-12-07 21:29:15 +0000178bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000179 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000180 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000181 // The target may mess up with the insertion point, but
182 // this is not important as a return is the last instruction
183 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000184 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000185}
186
Tim Northoverc53606e2016-12-07 21:29:15 +0000187bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000188 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000189 unsigned Succ = 0;
190 if (!BrInst.isUnconditional()) {
191 // We want a G_BRCOND to the true BB followed by an unconditional branch.
192 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
193 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
194 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000195 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000196 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000197
198 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
199 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
200 MIRBuilder.buildBr(TgtBB);
201
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000202 // Link successors.
203 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
204 for (const BasicBlock *Succ : BrInst.successors())
205 CurBB.addSuccessor(&getOrCreateBB(*Succ));
206 return true;
207}
208
Kristof Beylseced0712017-01-05 11:28:51 +0000209bool IRTranslator::translateSwitch(const User &U,
210 MachineIRBuilder &MIRBuilder) {
211 // For now, just translate as a chain of conditional branches.
212 // FIXME: could we share most of the logic/code in
213 // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel?
214 // At first sight, it seems most of the logic in there is independent of
215 // SelectionDAG-specifics and a lot of work went in to optimize switch
216 // lowering in there.
217
218 const SwitchInst &SwInst = cast<SwitchInst>(U);
219 const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000220 const BasicBlock *OrigBB = SwInst.getParent();
Kristof Beylseced0712017-01-05 11:28:51 +0000221
222 LLT LLTi1 = LLT(*Type::getInt1Ty(U.getContext()), *DL);
223 for (auto &CaseIt : SwInst.cases()) {
224 const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue());
225 const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1);
226 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000227 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
228 const BasicBlock *TrueBB = CaseIt.getCaseSuccessor();
229 MachineBasicBlock &TrueMBB = getOrCreateBB(*TrueBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000230
Tim Northoverb6636fd2017-01-17 22:13:50 +0000231 MIRBuilder.buildBrCond(Tst, TrueMBB);
232 CurMBB.addSuccessor(&TrueMBB);
233 addMachineCFGPred({OrigBB, TrueBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000234
Tim Northoverb6636fd2017-01-17 22:13:50 +0000235 MachineBasicBlock *FalseMBB =
Kristof Beylseced0712017-01-05 11:28:51 +0000236 MF->CreateMachineBasicBlock(SwInst.getParent());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000237 MF->push_back(FalseMBB);
238 MIRBuilder.buildBr(*FalseMBB);
239 CurMBB.addSuccessor(FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000240
Tim Northoverb6636fd2017-01-17 22:13:50 +0000241 MIRBuilder.setMBB(*FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000242 }
243 // handle default case
Tim Northoverb6636fd2017-01-17 22:13:50 +0000244 const BasicBlock *DefaultBB = SwInst.getDefaultDest();
245 MachineBasicBlock &DefaultMBB = getOrCreateBB(*DefaultBB);
246 MIRBuilder.buildBr(DefaultMBB);
247 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
248 CurMBB.addSuccessor(&DefaultMBB);
249 addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000250
251 return true;
252}
253
Tim Northoverc53606e2016-12-07 21:29:15 +0000254bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000255 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000256
Tim Northover7152dca2016-10-19 15:55:06 +0000257 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000258 return false;
259
Tim Northover7152dca2016-10-19 15:55:06 +0000260 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
261 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
262 : MachineMemOperand::MONone;
263 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000264
Tim Northoverad2b7172016-07-26 20:23:26 +0000265 unsigned Res = getOrCreateVReg(LI);
266 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000267 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000268 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000269 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000270 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
271 Flags, DL->getTypeStoreSize(LI.getType()),
272 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000273 return true;
274}
275
Tim Northoverc53606e2016-12-07 21:29:15 +0000276bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000277 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000278
Tim Northover7152dca2016-10-19 15:55:06 +0000279 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000280 return false;
281
Tim Northover7152dca2016-10-19 15:55:06 +0000282 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
283 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
284 : MachineMemOperand::MONone;
285 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000286
Tim Northoverad2b7172016-07-26 20:23:26 +0000287 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
288 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000289 LLT VTy{*SI.getValueOperand()->getType(), *DL},
290 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000291
292 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000293 Val, Addr,
294 *MF->getMachineMemOperand(
295 MachinePointerInfo(SI.getPointerOperand()), Flags,
296 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
297 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000298 return true;
299}
300
Tim Northoverc53606e2016-12-07 21:29:15 +0000301bool IRTranslator::translateExtractValue(const User &U,
302 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000303 const Value *Src = U.getOperand(0);
304 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000305 SmallVector<Value *, 1> Indices;
306
307 // getIndexedOffsetInType is designed for GEPs, so the first index is the
308 // usual array element rather than looking into the actual aggregate.
309 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000310
311 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
312 for (auto Idx : EVI->indices())
313 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
314 } else {
315 for (unsigned i = 1; i < U.getNumOperands(); ++i)
316 Indices.push_back(U.getOperand(i));
317 }
Tim Northover6f80b082016-08-19 17:47:05 +0000318
319 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
320
Tim Northoverb6046222016-08-19 20:09:03 +0000321 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000322 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000323
324 return true;
325}
326
Tim Northoverc53606e2016-12-07 21:29:15 +0000327bool IRTranslator::translateInsertValue(const User &U,
328 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000329 const Value *Src = U.getOperand(0);
330 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000331 SmallVector<Value *, 1> Indices;
332
333 // getIndexedOffsetInType is designed for GEPs, so the first index is the
334 // usual array element rather than looking into the actual aggregate.
335 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000336
337 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
338 for (auto Idx : IVI->indices())
339 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
340 } else {
341 for (unsigned i = 2; i < U.getNumOperands(); ++i)
342 Indices.push_back(U.getOperand(i));
343 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000344
345 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
346
Tim Northoverb6046222016-08-19 20:09:03 +0000347 unsigned Res = getOrCreateVReg(U);
348 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000349 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
350 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000351
352 return true;
353}
354
Tim Northoverc53606e2016-12-07 21:29:15 +0000355bool IRTranslator::translateSelect(const User &U,
356 MachineIRBuilder &MIRBuilder) {
Tim Northover0f140c72016-09-09 11:46:34 +0000357 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
358 getOrCreateVReg(*U.getOperand(1)),
359 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000360 return true;
361}
362
Tim Northoverc53606e2016-12-07 21:29:15 +0000363bool IRTranslator::translateBitCast(const User &U,
364 MachineIRBuilder &MIRBuilder) {
Tim Northover5ae83502016-09-15 09:20:34 +0000365 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000366 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000367 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000368 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000369 else
Tim Northover357f1be2016-08-10 23:02:41 +0000370 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000371 return true;
372 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000373 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000374}
375
Tim Northoverc53606e2016-12-07 21:29:15 +0000376bool IRTranslator::translateCast(unsigned Opcode, const User &U,
377 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000378 unsigned Op = getOrCreateVReg(*U.getOperand(0));
379 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000380 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000381 return true;
382}
383
Tim Northoverc53606e2016-12-07 21:29:15 +0000384bool IRTranslator::translateGetElementPtr(const User &U,
385 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000386 // FIXME: support vector GEPs.
387 if (U.getType()->isVectorTy())
388 return false;
389
390 Value &Op0 = *U.getOperand(0);
391 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000392 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000393 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
394 LLT OffsetTy = LLT::scalar(PtrSize);
395
396 int64_t Offset = 0;
397 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
398 GTI != E; ++GTI) {
399 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000400 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000401 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
402 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
403 continue;
404 } else {
405 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
406
407 // If this is a scalar constant or a splat vector of constants,
408 // handle it quickly.
409 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
410 Offset += ElementSize * CI->getSExtValue();
411 continue;
412 }
413
414 if (Offset != 0) {
415 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
416 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
417 MIRBuilder.buildConstant(OffsetReg, Offset);
418 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
419
420 BaseReg = NewBaseReg;
421 Offset = 0;
422 }
423
424 // N = N + Idx * ElementSize;
425 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
426 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
427
428 unsigned IdxReg = getOrCreateVReg(*Idx);
429 if (MRI->getType(IdxReg) != OffsetTy) {
430 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
431 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
432 IdxReg = NewIdxReg;
433 }
434
435 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
436 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
437
438 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
439 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
440 BaseReg = NewBaseReg;
441 }
442 }
443
444 if (Offset != 0) {
445 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
446 MIRBuilder.buildConstant(OffsetReg, Offset);
447 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
448 return true;
449 }
450
451 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
452 return true;
453}
454
Tim Northoverc53606e2016-12-07 21:29:15 +0000455bool IRTranslator::translateMemcpy(const CallInst &CI,
456 MachineIRBuilder &MIRBuilder) {
Tim Northover3f186032016-10-18 20:03:45 +0000457 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
458 if (cast<PointerType>(CI.getArgOperand(0)->getType())->getAddressSpace() !=
459 0 ||
460 cast<PointerType>(CI.getArgOperand(1)->getType())->getAddressSpace() !=
461 0 ||
462 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
463 return false;
464
465 SmallVector<CallLowering::ArgInfo, 8> Args;
466 for (int i = 0; i < 3; ++i) {
467 const auto &Arg = CI.getArgOperand(i);
468 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
469 }
470
471 MachineOperand Callee = MachineOperand::CreateES("memcpy");
472
473 return CLI->lowerCall(MIRBuilder, Callee,
474 CallLowering::ArgInfo(0, CI.getType()), Args);
475}
Tim Northovera7653b32016-09-12 11:20:22 +0000476
Tim Northoverc53606e2016-12-07 21:29:15 +0000477void IRTranslator::getStackGuard(unsigned DstReg,
478 MachineIRBuilder &MIRBuilder) {
Tim Northovercdf23f12016-10-31 18:30:59 +0000479 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
480 MIB.addDef(DstReg);
481
Tim Northover50db7f412016-12-07 21:17:47 +0000482 auto &TLI = *MF->getSubtarget().getTargetLowering();
483 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000484 if (!Global)
485 return;
486
487 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000488 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000489 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
490 MachineMemOperand::MODereferenceable;
491 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000492 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
493 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000494 MIB.setMemRefs(MemRefs, MemRefs + 1);
495}
496
Tim Northover1e656ec2016-12-08 22:44:00 +0000497bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
498 MachineIRBuilder &MIRBuilder) {
499 LLT Ty{*CI.getOperand(0)->getType(), *DL};
500 LLT s1 = LLT::scalar(1);
501 unsigned Width = Ty.getSizeInBits();
502 unsigned Res = MRI->createGenericVirtualRegister(Ty);
503 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
504 auto MIB = MIRBuilder.buildInstr(Op)
505 .addDef(Res)
506 .addDef(Overflow)
507 .addUse(getOrCreateVReg(*CI.getOperand(0)))
508 .addUse(getOrCreateVReg(*CI.getOperand(1)));
509
510 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
511 unsigned Zero = MRI->createGenericVirtualRegister(s1);
512 EntryBuilder.buildConstant(Zero, 0);
513 MIB.addUse(Zero);
514 }
515
516 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
517 return true;
518}
519
Tim Northoverc53606e2016-12-07 21:29:15 +0000520bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
521 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000522 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000523 default:
524 break;
Tim Northoverb58346f2016-12-08 22:44:13 +0000525 case Intrinsic::dbg_declare:
526 case Intrinsic::dbg_value:
527 // FIXME: these obviously need to be supported properly.
Justin Bogner68066392017-01-20 00:24:30 +0000528 if (!TPC->isGlobalISelAbortEnabled())
529 MF->getProperties().set(MachineFunctionProperties::Property::FailedISel);
Tim Northoverb58346f2016-12-08 22:44:13 +0000530 return true;
Tim Northover1e656ec2016-12-08 22:44:00 +0000531 case Intrinsic::uadd_with_overflow:
532 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
533 case Intrinsic::sadd_with_overflow:
534 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
535 case Intrinsic::usub_with_overflow:
536 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
537 case Intrinsic::ssub_with_overflow:
538 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
539 case Intrinsic::umul_with_overflow:
540 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
541 case Intrinsic::smul_with_overflow:
542 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northover3f186032016-10-18 20:03:45 +0000543 case Intrinsic::memcpy:
Tim Northoverc53606e2016-12-07 21:29:15 +0000544 return translateMemcpy(CI, MIRBuilder);
Tim Northovera9105be2016-11-09 22:39:54 +0000545 case Intrinsic::eh_typeid_for: {
546 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
547 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000548 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000549 MIRBuilder.buildConstant(Reg, TypeID);
550 return true;
551 }
Tim Northover6e904302016-10-18 20:03:51 +0000552 case Intrinsic::objectsize: {
553 // If we don't know by now, we're never going to know.
554 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
555
556 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
557 return true;
558 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000559 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000560 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000561 return true;
562 case Intrinsic::stackprotector: {
Tim Northovercdf23f12016-10-31 18:30:59 +0000563 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
564 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000565 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000566
567 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
568 MIRBuilder.buildStore(
569 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000570 *MF->getMachineMemOperand(
571 MachinePointerInfo::getFixedStack(*MF,
572 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000573 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
574 PtrTy.getSizeInBits() / 8, 8));
575 return true;
576 }
Tim Northover91c81732016-08-19 17:17:06 +0000577 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000578 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000579}
580
Tim Northoverc53606e2016-12-07 21:29:15 +0000581bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000582 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000583 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000584 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000585
Tim Northover3babfef2017-01-19 23:59:35 +0000586 if (CI.isInlineAsm())
587 return false;
588
Tim Northover406024a2016-08-10 21:44:01 +0000589 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000590 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
591 SmallVector<unsigned, 8> Args;
592 for (auto &Arg: CI.arg_operands())
593 Args.push_back(getOrCreateVReg(*Arg));
594
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000595 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
596 return getOrCreateVReg(*CI.getCalledValue());
597 });
Tim Northover406024a2016-08-10 21:44:01 +0000598 }
599
600 Intrinsic::ID ID = F->getIntrinsicID();
601 if (TII && ID == Intrinsic::not_intrinsic)
602 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
603
604 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000605
Tim Northoverc53606e2016-12-07 21:29:15 +0000606 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000607 return true;
608
Tim Northover5fb414d2016-07-29 22:32:36 +0000609 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
610 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000611 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000612
613 for (auto &Arg : CI.arg_operands()) {
614 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
615 MIB.addImm(CI->getSExtValue());
616 else
617 MIB.addUse(getOrCreateVReg(*Arg));
618 }
619 return true;
620}
621
Tim Northoverc53606e2016-12-07 21:29:15 +0000622bool IRTranslator::translateInvoke(const User &U,
623 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000624 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000625 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000626
627 const BasicBlock *ReturnBB = I.getSuccessor(0);
628 const BasicBlock *EHPadBB = I.getSuccessor(1);
629
630 const Value *Callee(I.getCalledValue());
631 const Function *Fn = dyn_cast<Function>(Callee);
632 if (isa<InlineAsm>(Callee))
633 return false;
634
635 // FIXME: support invoking patchpoint and statepoint intrinsics.
636 if (Fn && Fn->isIntrinsic())
637 return false;
638
639 // FIXME: support whatever these are.
640 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
641 return false;
642
643 // FIXME: support Windows exception handling.
644 if (!isa<LandingPadInst>(EHPadBB->front()))
645 return false;
646
647
Matthias Braund0ee66c2016-12-01 19:32:15 +0000648 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000649 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000650 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000651 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
652
653 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
654 SmallVector<CallLowering::ArgInfo, 8> Args;
655 for (auto &Arg: I.arg_operands())
656 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
657
658 if (!CLI->lowerCall(MIRBuilder, MachineOperand::CreateGA(Fn, 0),
659 CallLowering::ArgInfo(Res, I.getType()), Args))
660 return false;
661
Matthias Braund0ee66c2016-12-01 19:32:15 +0000662 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000663 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
664
665 // FIXME: track probabilities.
666 MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB),
667 &ReturnMBB = getOrCreateBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000668 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000669 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
670 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
671
672 return true;
673}
674
Tim Northoverc53606e2016-12-07 21:29:15 +0000675bool IRTranslator::translateLandingPad(const User &U,
676 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000677 const LandingPadInst &LP = cast<LandingPadInst>(U);
678
679 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000680 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000681
682 MBB.setIsEHPad();
683
684 // If there aren't registers to copy the values into (e.g., during SjLj
685 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000686 auto &TLI = *MF->getSubtarget().getTargetLowering();
687 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000688 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
689 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
690 return true;
691
692 // If landingpad's return type is token type, we don't create DAG nodes
693 // for its exception pointer and selector value. The extraction of exception
694 // pointer or selector value from token type landingpads is not currently
695 // supported.
696 if (LP.getType()->isTokenTy())
697 return true;
698
699 // Add a label to mark the beginning of the landing pad. Deletion of the
700 // landing pad can thus be detected via the MachineModuleInfo.
701 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000702 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000703
Justin Bognera0295312017-01-25 00:16:53 +0000704 SmallVector<LLT, 2> Tys;
705 for (Type *Ty : cast<StructType>(LP.getType())->elements())
706 Tys.push_back(LLT{*Ty, *DL});
707 assert(Tys.size() == 2 && "Only two-valued landingpads are supported");
708
Tim Northovera9105be2016-11-09 22:39:54 +0000709 // Mark exception register as live in.
710 SmallVector<unsigned, 2> Regs;
711 SmallVector<uint64_t, 2> Offsets;
Tim Northovera9105be2016-11-09 22:39:54 +0000712 if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) {
Justin Bognera0295312017-01-25 00:16:53 +0000713 unsigned VReg = MRI->createGenericVirtualRegister(Tys[0]);
Tim Northovera9105be2016-11-09 22:39:54 +0000714 MIRBuilder.buildCopy(VReg, Reg);
715 Regs.push_back(VReg);
716 Offsets.push_back(0);
717 }
718
719 if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) {
Justin Bognera0295312017-01-25 00:16:53 +0000720 unsigned VReg = MRI->createGenericVirtualRegister(Tys[1]);
Tim Northovera9105be2016-11-09 22:39:54 +0000721 MIRBuilder.buildCopy(VReg, Reg);
722 Regs.push_back(VReg);
Justin Bognera0295312017-01-25 00:16:53 +0000723 Offsets.push_back(Tys[0].getSizeInBits());
Tim Northovera9105be2016-11-09 22:39:54 +0000724 }
725
726 MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets);
727 return true;
728}
729
Tim Northoverc53606e2016-12-07 21:29:15 +0000730bool IRTranslator::translateStaticAlloca(const AllocaInst &AI,
731 MachineIRBuilder &MIRBuilder) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000732 if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca())
733 return false;
734
Tim Northoverbd505462016-07-22 16:59:52 +0000735 assert(AI.isStaticAlloca() && "only handle static allocas now");
Tim Northoverbd505462016-07-22 16:59:52 +0000736 unsigned Res = getOrCreateVReg(AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000737 int FI = getOrCreateFrameIndex(AI);
Tim Northover0f140c72016-09-09 11:46:34 +0000738 MIRBuilder.buildFrameIndex(Res, FI);
Tim Northoverbd505462016-07-22 16:59:52 +0000739 return true;
740}
741
Tim Northoverc53606e2016-12-07 21:29:15 +0000742bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000743 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000744 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000745 MIB.addDef(getOrCreateVReg(PI));
746
747 PendingPHIs.emplace_back(&PI, MIB.getInstr());
748 return true;
749}
750
751void IRTranslator::finishPendingPhis() {
752 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
753 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +0000754 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +0000755
756 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
757 // won't create extra control flow here, otherwise we need to find the
758 // dominating predecessor here (or perhaps force the weirder IRTranslators
759 // to provide a simple boundary).
Tim Northoverb6636fd2017-01-17 22:13:50 +0000760 SmallSet<const BasicBlock *, 4> HandledPreds;
761
Tim Northover97d0cb32016-08-05 17:16:40 +0000762 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +0000763 auto IRPred = PI->getIncomingBlock(i);
764 if (HandledPreds.count(IRPred))
765 continue;
766
767 HandledPreds.insert(IRPred);
768 unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i));
769 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
770 assert(Pred->isSuccessor(MIB->getParent()) &&
771 "incorrect CFG at MachineBasicBlock level");
772 MIB.addUse(ValReg);
773 MIB.addMBB(Pred);
774 }
Tim Northover97d0cb32016-08-05 17:16:40 +0000775 }
776 }
777}
778
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000779bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +0000780 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000781 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000782#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000783 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000784#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000785 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000786 if (!TPC->isGlobalISelAbortEnabled())
787 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000788 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000789 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000790}
791
Tim Northover5ed648e2016-08-09 21:28:04 +0000792bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000793 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +0000794 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +0000795 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000796 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000797 else if (isa<UndefValue>(C))
798 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000799 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +0000800 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +0000801 else if (auto GV = dyn_cast<GlobalValue>(&C))
802 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000803 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
804 switch(CE->getOpcode()) {
805#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000806 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000807#include "llvm/IR/Instruction.def"
808 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000809 if (!TPC->isGlobalISelAbortEnabled())
810 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000811 llvm_unreachable("unknown opcode");
812 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000813 } else if (!TPC->isGlobalISelAbortEnabled())
814 return false;
815 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000816 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000817
Tim Northoverd403a3d2016-08-09 23:01:30 +0000818 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +0000819}
820
Tim Northover0d510442016-08-11 16:21:29 +0000821void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000822 // Release the memory used by the different maps we
823 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +0000824 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +0000825 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +0000826 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000827 Constants.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +0000828 MachinePreds.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000829}
830
Tim Northover50db7f412016-12-07 21:17:47 +0000831bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
832 MF = &CurMF;
833 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000834 if (F.empty())
835 return false;
Tim Northover50db7f412016-12-07 21:17:47 +0000836 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +0000837 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +0000838 EntryBuilder.setMF(*MF);
839 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +0000840 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000841 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +0000842
Tim Northover14e7f732016-08-05 17:50:36 +0000843 assert(PendingPHIs.empty() && "stale PHIs");
844
Tim Northover05cc4852016-12-07 21:05:38 +0000845 // Setup a separate basic-block for the arguments and constants, falling
846 // through to the IR-level Function's entry block.
Tim Northover50db7f412016-12-07 21:17:47 +0000847 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
848 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +0000849 EntryBB->addSuccessor(&getOrCreateBB(F.front()));
850 EntryBuilder.setMBB(*EntryBB);
851
852 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000853 SmallVector<unsigned, 8> VRegArgs;
854 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +0000855 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover05cc4852016-12-07 21:05:38 +0000856 bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000857 if (!Succeeded) {
858 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000859 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000860 MachineFunctionProperties::Property::FailedISel);
Tim Northover800638f2016-12-05 23:10:19 +0000861 finalizeFunction();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000862 return false;
863 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000864 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000865 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000866
Tim Northover05cc4852016-12-07 21:05:38 +0000867 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000868 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000869 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +0000870 // Set the insertion point of all the following translations to
871 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +0000872 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000873
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000874 for (const Instruction &Inst: BB) {
Tim Northover800638f2016-12-05 23:10:19 +0000875 Succeeded &= translate(Inst);
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000876 if (!Succeeded) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000877 if (TPC->isGlobalISelAbortEnabled())
Tim Northover60f23492016-11-08 01:12:17 +0000878 reportTranslationError(Inst, "unable to translate instruction");
Tim Northover50db7f412016-12-07 21:17:47 +0000879 MF->getProperties().set(
880 MachineFunctionProperties::Property::FailedISel);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000881 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000882 }
883 }
884 }
Tim Northover72eebfa2016-07-12 22:23:42 +0000885
Tim Northover800638f2016-12-05 23:10:19 +0000886 if (Succeeded) {
887 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +0000888
Tim Northover800638f2016-12-05 23:10:19 +0000889 // Now that the MachineFrameInfo has been configured, no further changes to
890 // the reserved registers are possible.
Tim Northover50db7f412016-12-07 21:17:47 +0000891 MRI->freezeReservedRegs(*MF);
Quentin Colombet327f9422016-12-15 23:32:25 +0000892
893 // Merge the argument lowering and constants block with its single
894 // successor, the LLVM-IR entry block. We want the basic block to
895 // be maximal.
896 assert(EntryBB->succ_size() == 1 &&
897 "Custom BB used for lowering should have only one successor");
898 // Get the successor of the current entry block.
899 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
900 assert(NewEntryBB.pred_size() == 1 &&
901 "LLVM-IR entry block has a predecessor!?");
902 // Move all the instruction from the current entry block to the
903 // new entry block.
904 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
905 EntryBB->end());
906
907 // Update the live-in information for the new entry block.
908 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
909 NewEntryBB.addLiveIn(LiveIn);
910 NewEntryBB.sortUniqueLiveIns();
911
912 // Get rid of the now empty basic block.
913 EntryBB->removeSuccessor(&NewEntryBB);
914 MF->remove(EntryBB);
915
916 assert(&MF->front() == &NewEntryBB &&
917 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +0000918 }
919
920 finalizeFunction();
Tim Northover72eebfa2016-07-12 22:23:42 +0000921
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000922 return false;
923}