Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | /// \file |
| 10 | /// This file implements the IRTranslator class. |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | #include "llvm/CodeGen/GlobalISel/IRTranslator.h" |
| 14 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/SmallSet.h" |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 16 | #include "llvm/ADT/SmallVector.h" |
Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/GlobalISel/CallLowering.h" |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/Analysis.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunction.h" |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/TargetPassConfig.h" |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 24 | #include "llvm/IR/Constant.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 25 | #include "llvm/IR/Function.h" |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 26 | #include "llvm/IR/GetElementPtrTypeIterator.h" |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 27 | #include "llvm/IR/IntrinsicInst.h" |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 28 | #include "llvm/IR/Type.h" |
| 29 | #include "llvm/IR/Value.h" |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetIntrinsicInfo.h" |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 31 | #include "llvm/Target/TargetLowering.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 32 | |
| 33 | #define DEBUG_TYPE "irtranslator" |
| 34 | |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 35 | using namespace llvm; |
| 36 | |
| 37 | char IRTranslator::ID = 0; |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 38 | INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI", |
| 39 | false, false) |
| 40 | INITIALIZE_PASS_DEPENDENCY(TargetPassConfig) |
| 41 | INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI", |
Tim Northover | 884b47e | 2016-07-26 03:29:18 +0000 | [diff] [blame] | 42 | false, false) |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 43 | |
Tim Northover | 60f2349 | 2016-11-08 01:12:17 +0000 | [diff] [blame] | 44 | static void reportTranslationError(const Value &V, const Twine &Message) { |
| 45 | std::string ErrStorage; |
| 46 | raw_string_ostream Err(ErrStorage); |
| 47 | Err << Message << ": " << V << '\n'; |
| 48 | report_fatal_error(Err.str()); |
| 49 | } |
| 50 | |
Quentin Colombet | a7fae16 | 2016-02-11 17:53:23 +0000 | [diff] [blame] | 51 | IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) { |
Quentin Colombet | 39293d3 | 2016-03-08 01:38:55 +0000 | [diff] [blame] | 52 | initializeIRTranslatorPass(*PassRegistry::getPassRegistry()); |
Quentin Colombet | a7fae16 | 2016-02-11 17:53:23 +0000 | [diff] [blame] | 53 | } |
| 54 | |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 55 | void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const { |
| 56 | AU.addRequired<TargetPassConfig>(); |
| 57 | MachineFunctionPass::getAnalysisUsage(AU); |
| 58 | } |
| 59 | |
| 60 | |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 61 | unsigned IRTranslator::getOrCreateVReg(const Value &Val) { |
| 62 | unsigned &ValReg = ValToVReg[&Val]; |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 63 | // Check if this is the first time we see Val. |
Quentin Colombet | ccd7725 | 2016-02-11 21:48:32 +0000 | [diff] [blame] | 64 | if (!ValReg) { |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 65 | // Fill ValRegsSequence with the sequence of registers |
| 66 | // we need to concat together to produce the value. |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 67 | assert(Val.getType()->isSized() && |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 68 | "Don't know how to create an empty vreg"); |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 69 | unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL}); |
Quentin Colombet | ccd7725 | 2016-02-11 21:48:32 +0000 | [diff] [blame] | 70 | ValReg = VReg; |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 71 | |
| 72 | if (auto CV = dyn_cast<Constant>(&Val)) { |
| 73 | bool Success = translate(*CV, VReg); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 74 | if (!Success) { |
| 75 | if (!TPC->isGlobalISelAbortEnabled()) { |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 76 | MF->getProperties().set( |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 77 | MachineFunctionProperties::Property::FailedISel); |
Tim Northover | 6ad7b9f | 2016-12-05 21:40:33 +0000 | [diff] [blame] | 78 | return VReg; |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 79 | } |
Tim Northover | 60f2349 | 2016-11-08 01:12:17 +0000 | [diff] [blame] | 80 | reportTranslationError(Val, "unable to translate constant"); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 81 | } |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 82 | } |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 83 | } |
Quentin Colombet | ccd7725 | 2016-02-11 21:48:32 +0000 | [diff] [blame] | 84 | return ValReg; |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 85 | } |
| 86 | |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 87 | int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) { |
| 88 | if (FrameIndices.find(&AI) != FrameIndices.end()) |
| 89 | return FrameIndices[&AI]; |
| 90 | |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 91 | unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType()); |
| 92 | unsigned Size = |
| 93 | ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue(); |
| 94 | |
| 95 | // Always allocate at least one byte. |
| 96 | Size = std::max(Size, 1u); |
| 97 | |
| 98 | unsigned Alignment = AI.getAlignment(); |
| 99 | if (!Alignment) |
| 100 | Alignment = DL->getABITypeAlignment(AI.getAllocatedType()); |
| 101 | |
| 102 | int &FI = FrameIndices[&AI]; |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 103 | FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 104 | return FI; |
| 105 | } |
| 106 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 107 | unsigned IRTranslator::getMemOpAlignment(const Instruction &I) { |
| 108 | unsigned Alignment = 0; |
| 109 | Type *ValTy = nullptr; |
| 110 | if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) { |
| 111 | Alignment = SI->getAlignment(); |
| 112 | ValTy = SI->getValueOperand()->getType(); |
| 113 | } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) { |
| 114 | Alignment = LI->getAlignment(); |
| 115 | ValTy = LI->getType(); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 116 | } else if (!TPC->isGlobalISelAbortEnabled()) { |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 117 | MF->getProperties().set( |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 118 | MachineFunctionProperties::Property::FailedISel); |
| 119 | return 1; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 120 | } else |
| 121 | llvm_unreachable("unhandled memory instruction"); |
| 122 | |
| 123 | return Alignment ? Alignment : DL->getABITypeAlignment(ValTy); |
| 124 | } |
| 125 | |
Quentin Colombet | 53237a9 | 2016-03-11 17:27:43 +0000 | [diff] [blame] | 126 | MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) { |
| 127 | MachineBasicBlock *&MBB = BBToMBB[&BB]; |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 128 | if (!MBB) { |
Kristof Beyls | a983e7c | 2017-01-05 13:27:52 +0000 | [diff] [blame] | 129 | MBB = MF->CreateMachineBasicBlock(&BB); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 130 | MF->push_back(MBB); |
Kristof Beyls | a983e7c | 2017-01-05 13:27:52 +0000 | [diff] [blame] | 131 | |
| 132 | if (BB.hasAddressTaken()) |
| 133 | MBB->setHasAddressTaken(); |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 134 | } |
| 135 | return *MBB; |
| 136 | } |
| 137 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 138 | void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) { |
| 139 | assert(NewPred && "new predecessor must be a real MachineBasicBlock"); |
| 140 | MachinePreds[Edge].push_back(NewPred); |
| 141 | } |
| 142 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 143 | bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U, |
| 144 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 145 | // FIXME: handle signed/unsigned wrapping flags. |
| 146 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 147 | // Get or create a virtual register for each value. |
| 148 | // Unless the value is a Constant => loadimm cst? |
| 149 | // or inline constant each time? |
| 150 | // Creation of a virtual register needs to have a size. |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 151 | unsigned Op0 = getOrCreateVReg(*U.getOperand(0)); |
| 152 | unsigned Op1 = getOrCreateVReg(*U.getOperand(1)); |
| 153 | unsigned Res = getOrCreateVReg(U); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 154 | MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1); |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 155 | return true; |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 156 | } |
| 157 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 158 | bool IRTranslator::translateCompare(const User &U, |
| 159 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 160 | const CmpInst *CI = dyn_cast<CmpInst>(&U); |
| 161 | unsigned Op0 = getOrCreateVReg(*U.getOperand(0)); |
| 162 | unsigned Op1 = getOrCreateVReg(*U.getOperand(1)); |
| 163 | unsigned Res = getOrCreateVReg(U); |
| 164 | CmpInst::Predicate Pred = |
| 165 | CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>( |
| 166 | cast<ConstantExpr>(U).getPredicate()); |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 167 | |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 168 | if (CmpInst::isIntPredicate(Pred)) |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 169 | MIRBuilder.buildICmp(Pred, Res, Op0, Op1); |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 170 | else |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 171 | MIRBuilder.buildFCmp(Pred, Res, Op0, Op1); |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 172 | |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 173 | return true; |
| 174 | } |
| 175 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 176 | bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 177 | const ReturnInst &RI = cast<ReturnInst>(U); |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 178 | const Value *Ret = RI.getReturnValue(); |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 179 | // The target may mess up with the insertion point, but |
| 180 | // this is not important as a return is the last instruction |
| 181 | // of the block anyway. |
Tom Stellard | b72a65f | 2016-04-14 17:23:33 +0000 | [diff] [blame] | 182 | return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret)); |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 183 | } |
| 184 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 185 | bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 186 | const BranchInst &BrInst = cast<BranchInst>(U); |
Tim Northover | 69c2ba5 | 2016-07-29 17:58:00 +0000 | [diff] [blame] | 187 | unsigned Succ = 0; |
| 188 | if (!BrInst.isUnconditional()) { |
| 189 | // We want a G_BRCOND to the true BB followed by an unconditional branch. |
| 190 | unsigned Tst = getOrCreateVReg(*BrInst.getCondition()); |
| 191 | const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++)); |
| 192 | MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 193 | MIRBuilder.buildBrCond(Tst, TrueBB); |
Quentin Colombet | dd4b137 | 2016-03-11 17:28:03 +0000 | [diff] [blame] | 194 | } |
Tim Northover | 69c2ba5 | 2016-07-29 17:58:00 +0000 | [diff] [blame] | 195 | |
| 196 | const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ)); |
| 197 | MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt); |
| 198 | MIRBuilder.buildBr(TgtBB); |
| 199 | |
Quentin Colombet | dd4b137 | 2016-03-11 17:28:03 +0000 | [diff] [blame] | 200 | // Link successors. |
| 201 | MachineBasicBlock &CurBB = MIRBuilder.getMBB(); |
| 202 | for (const BasicBlock *Succ : BrInst.successors()) |
| 203 | CurBB.addSuccessor(&getOrCreateBB(*Succ)); |
| 204 | return true; |
| 205 | } |
| 206 | |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 207 | bool IRTranslator::translateSwitch(const User &U, |
| 208 | MachineIRBuilder &MIRBuilder) { |
| 209 | // For now, just translate as a chain of conditional branches. |
| 210 | // FIXME: could we share most of the logic/code in |
| 211 | // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel? |
| 212 | // At first sight, it seems most of the logic in there is independent of |
| 213 | // SelectionDAG-specifics and a lot of work went in to optimize switch |
| 214 | // lowering in there. |
| 215 | |
| 216 | const SwitchInst &SwInst = cast<SwitchInst>(U); |
| 217 | const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition()); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 218 | const BasicBlock *OrigBB = SwInst.getParent(); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 219 | |
| 220 | LLT LLTi1 = LLT(*Type::getInt1Ty(U.getContext()), *DL); |
| 221 | for (auto &CaseIt : SwInst.cases()) { |
| 222 | const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue()); |
| 223 | const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1); |
| 224 | MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 225 | MachineBasicBlock &CurMBB = MIRBuilder.getMBB(); |
| 226 | const BasicBlock *TrueBB = CaseIt.getCaseSuccessor(); |
| 227 | MachineBasicBlock &TrueMBB = getOrCreateBB(*TrueBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 228 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 229 | MIRBuilder.buildBrCond(Tst, TrueMBB); |
| 230 | CurMBB.addSuccessor(&TrueMBB); |
| 231 | addMachineCFGPred({OrigBB, TrueBB}, &CurMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 232 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 233 | MachineBasicBlock *FalseMBB = |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 234 | MF->CreateMachineBasicBlock(SwInst.getParent()); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 235 | MF->push_back(FalseMBB); |
| 236 | MIRBuilder.buildBr(*FalseMBB); |
| 237 | CurMBB.addSuccessor(FalseMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 238 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 239 | MIRBuilder.setMBB(*FalseMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 240 | } |
| 241 | // handle default case |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 242 | const BasicBlock *DefaultBB = SwInst.getDefaultDest(); |
| 243 | MachineBasicBlock &DefaultMBB = getOrCreateBB(*DefaultBB); |
| 244 | MIRBuilder.buildBr(DefaultMBB); |
| 245 | MachineBasicBlock &CurMBB = MIRBuilder.getMBB(); |
| 246 | CurMBB.addSuccessor(&DefaultMBB); |
| 247 | addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 248 | |
| 249 | return true; |
| 250 | } |
| 251 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 252 | bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 253 | const LoadInst &LI = cast<LoadInst>(U); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 254 | |
Tim Northover | 7152dca | 2016-10-19 15:55:06 +0000 | [diff] [blame] | 255 | if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic()) |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 256 | return false; |
| 257 | |
Tim Northover | 7152dca | 2016-10-19 15:55:06 +0000 | [diff] [blame] | 258 | assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment"); |
| 259 | auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile |
| 260 | : MachineMemOperand::MONone; |
| 261 | Flags |= MachineMemOperand::MOLoad; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 262 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 263 | unsigned Res = getOrCreateVReg(LI); |
| 264 | unsigned Addr = getOrCreateVReg(*LI.getPointerOperand()); |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 265 | LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL}; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 266 | MIRBuilder.buildLoad( |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 267 | Res, Addr, |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 268 | *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()), |
| 269 | Flags, DL->getTypeStoreSize(LI.getType()), |
| 270 | getMemOpAlignment(LI))); |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 271 | return true; |
| 272 | } |
| 273 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 274 | bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 275 | const StoreInst &SI = cast<StoreInst>(U); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 276 | |
Tim Northover | 7152dca | 2016-10-19 15:55:06 +0000 | [diff] [blame] | 277 | if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic()) |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 278 | return false; |
| 279 | |
Tim Northover | 7152dca | 2016-10-19 15:55:06 +0000 | [diff] [blame] | 280 | assert(!SI.isAtomic() && "only non-atomic stores supported at the moment"); |
| 281 | auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile |
| 282 | : MachineMemOperand::MONone; |
| 283 | Flags |= MachineMemOperand::MOStore; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 284 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 285 | unsigned Val = getOrCreateVReg(*SI.getValueOperand()); |
| 286 | unsigned Addr = getOrCreateVReg(*SI.getPointerOperand()); |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 287 | LLT VTy{*SI.getValueOperand()->getType(), *DL}, |
| 288 | PTy{*SI.getPointerOperand()->getType(), *DL}; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 289 | |
| 290 | MIRBuilder.buildStore( |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 291 | Val, Addr, |
| 292 | *MF->getMachineMemOperand( |
| 293 | MachinePointerInfo(SI.getPointerOperand()), Flags, |
| 294 | DL->getTypeStoreSize(SI.getValueOperand()->getType()), |
| 295 | getMemOpAlignment(SI))); |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 296 | return true; |
| 297 | } |
| 298 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 299 | bool IRTranslator::translateExtractValue(const User &U, |
| 300 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 301 | const Value *Src = U.getOperand(0); |
| 302 | Type *Int32Ty = Type::getInt32Ty(U.getContext()); |
Tim Northover | 6f80b08 | 2016-08-19 17:47:05 +0000 | [diff] [blame] | 303 | SmallVector<Value *, 1> Indices; |
| 304 | |
| 305 | // getIndexedOffsetInType is designed for GEPs, so the first index is the |
| 306 | // usual array element rather than looking into the actual aggregate. |
| 307 | Indices.push_back(ConstantInt::get(Int32Ty, 0)); |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 308 | |
| 309 | if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) { |
| 310 | for (auto Idx : EVI->indices()) |
| 311 | Indices.push_back(ConstantInt::get(Int32Ty, Idx)); |
| 312 | } else { |
| 313 | for (unsigned i = 1; i < U.getNumOperands(); ++i) |
| 314 | Indices.push_back(U.getOperand(i)); |
| 315 | } |
Tim Northover | 6f80b08 | 2016-08-19 17:47:05 +0000 | [diff] [blame] | 316 | |
| 317 | uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices); |
| 318 | |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 319 | unsigned Res = getOrCreateVReg(U); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 320 | MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src)); |
Tim Northover | 6f80b08 | 2016-08-19 17:47:05 +0000 | [diff] [blame] | 321 | |
| 322 | return true; |
| 323 | } |
| 324 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 325 | bool IRTranslator::translateInsertValue(const User &U, |
| 326 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 327 | const Value *Src = U.getOperand(0); |
| 328 | Type *Int32Ty = Type::getInt32Ty(U.getContext()); |
Tim Northover | bbbfb1c | 2016-08-19 20:08:55 +0000 | [diff] [blame] | 329 | SmallVector<Value *, 1> Indices; |
| 330 | |
| 331 | // getIndexedOffsetInType is designed for GEPs, so the first index is the |
| 332 | // usual array element rather than looking into the actual aggregate. |
| 333 | Indices.push_back(ConstantInt::get(Int32Ty, 0)); |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 334 | |
| 335 | if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) { |
| 336 | for (auto Idx : IVI->indices()) |
| 337 | Indices.push_back(ConstantInt::get(Int32Ty, Idx)); |
| 338 | } else { |
| 339 | for (unsigned i = 2; i < U.getNumOperands(); ++i) |
| 340 | Indices.push_back(U.getOperand(i)); |
| 341 | } |
Tim Northover | bbbfb1c | 2016-08-19 20:08:55 +0000 | [diff] [blame] | 342 | |
| 343 | uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices); |
| 344 | |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 345 | unsigned Res = getOrCreateVReg(U); |
| 346 | const Value &Inserted = *U.getOperand(1); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 347 | MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted), |
| 348 | Offset); |
Tim Northover | bbbfb1c | 2016-08-19 20:08:55 +0000 | [diff] [blame] | 349 | |
| 350 | return true; |
| 351 | } |
| 352 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 353 | bool IRTranslator::translateSelect(const User &U, |
| 354 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 355 | MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)), |
| 356 | getOrCreateVReg(*U.getOperand(1)), |
| 357 | getOrCreateVReg(*U.getOperand(2))); |
Tim Northover | 5a28c36 | 2016-08-19 20:09:07 +0000 | [diff] [blame] | 358 | return true; |
| 359 | } |
| 360 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 361 | bool IRTranslator::translateBitCast(const User &U, |
| 362 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 363 | if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 364 | unsigned &Reg = ValToVReg[&U]; |
Tim Northover | 7552ef5 | 2016-08-10 16:51:14 +0000 | [diff] [blame] | 365 | if (Reg) |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 366 | MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0))); |
Tim Northover | 7552ef5 | 2016-08-10 16:51:14 +0000 | [diff] [blame] | 367 | else |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 368 | Reg = getOrCreateVReg(*U.getOperand(0)); |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 369 | return true; |
| 370 | } |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 371 | return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder); |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 372 | } |
| 373 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 374 | bool IRTranslator::translateCast(unsigned Opcode, const User &U, |
| 375 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 376 | unsigned Op = getOrCreateVReg(*U.getOperand(0)); |
| 377 | unsigned Res = getOrCreateVReg(U); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 378 | MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op); |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 379 | return true; |
| 380 | } |
| 381 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 382 | bool IRTranslator::translateGetElementPtr(const User &U, |
| 383 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 384 | // FIXME: support vector GEPs. |
| 385 | if (U.getType()->isVectorTy()) |
| 386 | return false; |
| 387 | |
| 388 | Value &Op0 = *U.getOperand(0); |
| 389 | unsigned BaseReg = getOrCreateVReg(Op0); |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 390 | LLT PtrTy{*Op0.getType(), *DL}; |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 391 | unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace()); |
| 392 | LLT OffsetTy = LLT::scalar(PtrSize); |
| 393 | |
| 394 | int64_t Offset = 0; |
| 395 | for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U); |
| 396 | GTI != E; ++GTI) { |
| 397 | const Value *Idx = GTI.getOperand(); |
Peter Collingbourne | 25a4075 | 2016-12-02 02:55:30 +0000 | [diff] [blame] | 398 | if (StructType *StTy = GTI.getStructTypeOrNull()) { |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 399 | unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); |
| 400 | Offset += DL->getStructLayout(StTy)->getElementOffset(Field); |
| 401 | continue; |
| 402 | } else { |
| 403 | uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType()); |
| 404 | |
| 405 | // If this is a scalar constant or a splat vector of constants, |
| 406 | // handle it quickly. |
| 407 | if (const auto *CI = dyn_cast<ConstantInt>(Idx)) { |
| 408 | Offset += ElementSize * CI->getSExtValue(); |
| 409 | continue; |
| 410 | } |
| 411 | |
| 412 | if (Offset != 0) { |
| 413 | unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy); |
| 414 | unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 415 | MIRBuilder.buildConstant(OffsetReg, Offset); |
| 416 | MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg); |
| 417 | |
| 418 | BaseReg = NewBaseReg; |
| 419 | Offset = 0; |
| 420 | } |
| 421 | |
| 422 | // N = N + Idx * ElementSize; |
| 423 | unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 424 | MIRBuilder.buildConstant(ElementSizeReg, ElementSize); |
| 425 | |
| 426 | unsigned IdxReg = getOrCreateVReg(*Idx); |
| 427 | if (MRI->getType(IdxReg) != OffsetTy) { |
| 428 | unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 429 | MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg); |
| 430 | IdxReg = NewIdxReg; |
| 431 | } |
| 432 | |
| 433 | unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 434 | MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg); |
| 435 | |
| 436 | unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy); |
| 437 | MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg); |
| 438 | BaseReg = NewBaseReg; |
| 439 | } |
| 440 | } |
| 441 | |
| 442 | if (Offset != 0) { |
| 443 | unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 444 | MIRBuilder.buildConstant(OffsetReg, Offset); |
| 445 | MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg); |
| 446 | return true; |
| 447 | } |
| 448 | |
| 449 | MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg); |
| 450 | return true; |
| 451 | } |
| 452 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 453 | bool IRTranslator::translateMemcpy(const CallInst &CI, |
| 454 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 455 | LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL}; |
| 456 | if (cast<PointerType>(CI.getArgOperand(0)->getType())->getAddressSpace() != |
| 457 | 0 || |
| 458 | cast<PointerType>(CI.getArgOperand(1)->getType())->getAddressSpace() != |
| 459 | 0 || |
| 460 | SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0)) |
| 461 | return false; |
| 462 | |
| 463 | SmallVector<CallLowering::ArgInfo, 8> Args; |
| 464 | for (int i = 0; i < 3; ++i) { |
| 465 | const auto &Arg = CI.getArgOperand(i); |
| 466 | Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType()); |
| 467 | } |
| 468 | |
| 469 | MachineOperand Callee = MachineOperand::CreateES("memcpy"); |
| 470 | |
| 471 | return CLI->lowerCall(MIRBuilder, Callee, |
| 472 | CallLowering::ArgInfo(0, CI.getType()), Args); |
| 473 | } |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 474 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 475 | void IRTranslator::getStackGuard(unsigned DstReg, |
| 476 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 477 | auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD); |
| 478 | MIB.addDef(DstReg); |
| 479 | |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 480 | auto &TLI = *MF->getSubtarget().getTargetLowering(); |
| 481 | Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent()); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 482 | if (!Global) |
| 483 | return; |
| 484 | |
| 485 | MachinePointerInfo MPInfo(Global); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 486 | MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 487 | auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | |
| 488 | MachineMemOperand::MODereferenceable; |
| 489 | *MemRefs = |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 490 | MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8, |
| 491 | DL->getPointerABIAlignment()); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 492 | MIB.setMemRefs(MemRefs, MemRefs + 1); |
| 493 | } |
| 494 | |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 495 | bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op, |
| 496 | MachineIRBuilder &MIRBuilder) { |
| 497 | LLT Ty{*CI.getOperand(0)->getType(), *DL}; |
| 498 | LLT s1 = LLT::scalar(1); |
| 499 | unsigned Width = Ty.getSizeInBits(); |
| 500 | unsigned Res = MRI->createGenericVirtualRegister(Ty); |
| 501 | unsigned Overflow = MRI->createGenericVirtualRegister(s1); |
| 502 | auto MIB = MIRBuilder.buildInstr(Op) |
| 503 | .addDef(Res) |
| 504 | .addDef(Overflow) |
| 505 | .addUse(getOrCreateVReg(*CI.getOperand(0))) |
| 506 | .addUse(getOrCreateVReg(*CI.getOperand(1))); |
| 507 | |
| 508 | if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) { |
| 509 | unsigned Zero = MRI->createGenericVirtualRegister(s1); |
| 510 | EntryBuilder.buildConstant(Zero, 0); |
| 511 | MIB.addUse(Zero); |
| 512 | } |
| 513 | |
| 514 | MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width); |
| 515 | return true; |
| 516 | } |
| 517 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 518 | bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID, |
| 519 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 520 | switch (ID) { |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 521 | default: |
| 522 | break; |
Tim Northover | b58346f | 2016-12-08 22:44:13 +0000 | [diff] [blame] | 523 | case Intrinsic::dbg_declare: |
| 524 | case Intrinsic::dbg_value: |
| 525 | // FIXME: these obviously need to be supported properly. |
| 526 | MF->getProperties().set( |
| 527 | MachineFunctionProperties::Property::FailedISel); |
| 528 | return true; |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 529 | case Intrinsic::uadd_with_overflow: |
| 530 | return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder); |
| 531 | case Intrinsic::sadd_with_overflow: |
| 532 | return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder); |
| 533 | case Intrinsic::usub_with_overflow: |
| 534 | return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder); |
| 535 | case Intrinsic::ssub_with_overflow: |
| 536 | return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder); |
| 537 | case Intrinsic::umul_with_overflow: |
| 538 | return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder); |
| 539 | case Intrinsic::smul_with_overflow: |
| 540 | return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder); |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 541 | case Intrinsic::memcpy: |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 542 | return translateMemcpy(CI, MIRBuilder); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 543 | case Intrinsic::eh_typeid_for: { |
| 544 | GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0)); |
| 545 | unsigned Reg = getOrCreateVReg(CI); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 546 | unsigned TypeID = MF->getTypeIDFor(GV); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 547 | MIRBuilder.buildConstant(Reg, TypeID); |
| 548 | return true; |
| 549 | } |
Tim Northover | 6e90430 | 2016-10-18 20:03:51 +0000 | [diff] [blame] | 550 | case Intrinsic::objectsize: { |
| 551 | // If we don't know by now, we're never going to know. |
| 552 | const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1)); |
| 553 | |
| 554 | MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0); |
| 555 | return true; |
| 556 | } |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 557 | case Intrinsic::stackguard: |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 558 | getStackGuard(getOrCreateVReg(CI), MIRBuilder); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 559 | return true; |
| 560 | case Intrinsic::stackprotector: { |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 561 | LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL}; |
| 562 | unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy); |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 563 | getStackGuard(GuardVal, MIRBuilder); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 564 | |
| 565 | AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1)); |
| 566 | MIRBuilder.buildStore( |
| 567 | GuardVal, getOrCreateVReg(*Slot), |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 568 | *MF->getMachineMemOperand( |
| 569 | MachinePointerInfo::getFixedStack(*MF, |
| 570 | getOrCreateFrameIndex(*Slot)), |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 571 | MachineMemOperand::MOStore | MachineMemOperand::MOVolatile, |
| 572 | PtrTy.getSizeInBits() / 8, 8)); |
| 573 | return true; |
| 574 | } |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 575 | } |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 576 | return false; |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 577 | } |
| 578 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 579 | bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 580 | const CallInst &CI = cast<CallInst>(U); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 581 | auto TII = MF->getTarget().getIntrinsicInfo(); |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 582 | const Function *F = CI.getCalledFunction(); |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 583 | |
Tim Northover | 3babfef | 2017-01-19 23:59:35 +0000 | [diff] [blame^] | 584 | if (CI.isInlineAsm()) |
| 585 | return false; |
| 586 | |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 587 | if (!F || !F->isIntrinsic()) { |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 588 | unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI); |
| 589 | SmallVector<unsigned, 8> Args; |
| 590 | for (auto &Arg: CI.arg_operands()) |
| 591 | Args.push_back(getOrCreateVReg(*Arg)); |
| 592 | |
Tim Northover | fe5f89b | 2016-08-29 19:07:08 +0000 | [diff] [blame] | 593 | return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() { |
| 594 | return getOrCreateVReg(*CI.getCalledValue()); |
| 595 | }); |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 596 | } |
| 597 | |
| 598 | Intrinsic::ID ID = F->getIntrinsicID(); |
| 599 | if (TII && ID == Intrinsic::not_intrinsic) |
| 600 | ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F)); |
| 601 | |
| 602 | assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic"); |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 603 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 604 | if (translateKnownIntrinsic(CI, ID, MIRBuilder)) |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 605 | return true; |
| 606 | |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 607 | unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI); |
| 608 | MachineInstrBuilder MIB = |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 609 | MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory()); |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 610 | |
| 611 | for (auto &Arg : CI.arg_operands()) { |
| 612 | if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) |
| 613 | MIB.addImm(CI->getSExtValue()); |
| 614 | else |
| 615 | MIB.addUse(getOrCreateVReg(*Arg)); |
| 616 | } |
| 617 | return true; |
| 618 | } |
| 619 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 620 | bool IRTranslator::translateInvoke(const User &U, |
| 621 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 622 | const InvokeInst &I = cast<InvokeInst>(U); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 623 | MCContext &Context = MF->getContext(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 624 | |
| 625 | const BasicBlock *ReturnBB = I.getSuccessor(0); |
| 626 | const BasicBlock *EHPadBB = I.getSuccessor(1); |
| 627 | |
| 628 | const Value *Callee(I.getCalledValue()); |
| 629 | const Function *Fn = dyn_cast<Function>(Callee); |
| 630 | if (isa<InlineAsm>(Callee)) |
| 631 | return false; |
| 632 | |
| 633 | // FIXME: support invoking patchpoint and statepoint intrinsics. |
| 634 | if (Fn && Fn->isIntrinsic()) |
| 635 | return false; |
| 636 | |
| 637 | // FIXME: support whatever these are. |
| 638 | if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) |
| 639 | return false; |
| 640 | |
| 641 | // FIXME: support Windows exception handling. |
| 642 | if (!isa<LandingPadInst>(EHPadBB->front())) |
| 643 | return false; |
| 644 | |
| 645 | |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 646 | // Emit the actual call, bracketed by EH_LABELs so that the MF knows about |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 647 | // the region covered by the try. |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 648 | MCSymbol *BeginSymbol = Context.createTempSymbol(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 649 | MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol); |
| 650 | |
| 651 | unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I); |
| 652 | SmallVector<CallLowering::ArgInfo, 8> Args; |
| 653 | for (auto &Arg: I.arg_operands()) |
| 654 | Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType()); |
| 655 | |
| 656 | if (!CLI->lowerCall(MIRBuilder, MachineOperand::CreateGA(Fn, 0), |
| 657 | CallLowering::ArgInfo(Res, I.getType()), Args)) |
| 658 | return false; |
| 659 | |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 660 | MCSymbol *EndSymbol = Context.createTempSymbol(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 661 | MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol); |
| 662 | |
| 663 | // FIXME: track probabilities. |
| 664 | MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB), |
| 665 | &ReturnMBB = getOrCreateBB(*ReturnBB); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 666 | MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 667 | MIRBuilder.getMBB().addSuccessor(&ReturnMBB); |
| 668 | MIRBuilder.getMBB().addSuccessor(&EHPadMBB); |
| 669 | |
| 670 | return true; |
| 671 | } |
| 672 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 673 | bool IRTranslator::translateLandingPad(const User &U, |
| 674 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 675 | const LandingPadInst &LP = cast<LandingPadInst>(U); |
| 676 | |
| 677 | MachineBasicBlock &MBB = MIRBuilder.getMBB(); |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 678 | addLandingPadInfo(LP, MBB); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 679 | |
| 680 | MBB.setIsEHPad(); |
| 681 | |
| 682 | // If there aren't registers to copy the values into (e.g., during SjLj |
| 683 | // exceptions), then don't bother. |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 684 | auto &TLI = *MF->getSubtarget().getTargetLowering(); |
| 685 | const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 686 | if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && |
| 687 | TLI.getExceptionSelectorRegister(PersonalityFn) == 0) |
| 688 | return true; |
| 689 | |
| 690 | // If landingpad's return type is token type, we don't create DAG nodes |
| 691 | // for its exception pointer and selector value. The extraction of exception |
| 692 | // pointer or selector value from token type landingpads is not currently |
| 693 | // supported. |
| 694 | if (LP.getType()->isTokenTy()) |
| 695 | return true; |
| 696 | |
| 697 | // Add a label to mark the beginning of the landing pad. Deletion of the |
| 698 | // landing pad can thus be detected via the MachineModuleInfo. |
| 699 | MIRBuilder.buildInstr(TargetOpcode::EH_LABEL) |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 700 | .addSym(MF->addLandingPad(&MBB)); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 701 | |
| 702 | // Mark exception register as live in. |
| 703 | SmallVector<unsigned, 2> Regs; |
| 704 | SmallVector<uint64_t, 2> Offsets; |
| 705 | LLT p0 = LLT::pointer(0, DL->getPointerSizeInBits()); |
| 706 | if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) { |
| 707 | unsigned VReg = MRI->createGenericVirtualRegister(p0); |
| 708 | MIRBuilder.buildCopy(VReg, Reg); |
| 709 | Regs.push_back(VReg); |
| 710 | Offsets.push_back(0); |
| 711 | } |
| 712 | |
| 713 | if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) { |
| 714 | unsigned VReg = MRI->createGenericVirtualRegister(p0); |
| 715 | MIRBuilder.buildCopy(VReg, Reg); |
| 716 | Regs.push_back(VReg); |
| 717 | Offsets.push_back(p0.getSizeInBits()); |
| 718 | } |
| 719 | |
| 720 | MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets); |
| 721 | return true; |
| 722 | } |
| 723 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 724 | bool IRTranslator::translateStaticAlloca(const AllocaInst &AI, |
| 725 | MachineIRBuilder &MIRBuilder) { |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 726 | if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca()) |
| 727 | return false; |
| 728 | |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 729 | assert(AI.isStaticAlloca() && "only handle static allocas now"); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 730 | unsigned Res = getOrCreateVReg(AI); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 731 | int FI = getOrCreateFrameIndex(AI); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 732 | MIRBuilder.buildFrameIndex(Res, FI); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 733 | return true; |
| 734 | } |
| 735 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 736 | bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 737 | const PHINode &PI = cast<PHINode>(U); |
Tim Northover | 25d1286 | 2016-09-09 11:47:31 +0000 | [diff] [blame] | 738 | auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI); |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 739 | MIB.addDef(getOrCreateVReg(PI)); |
| 740 | |
| 741 | PendingPHIs.emplace_back(&PI, MIB.getInstr()); |
| 742 | return true; |
| 743 | } |
| 744 | |
| 745 | void IRTranslator::finishPendingPhis() { |
| 746 | for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) { |
| 747 | const PHINode *PI = Phi.first; |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 748 | MachineInstrBuilder MIB(*MF, Phi.second); |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 749 | |
| 750 | // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator |
| 751 | // won't create extra control flow here, otherwise we need to find the |
| 752 | // dominating predecessor here (or perhaps force the weirder IRTranslators |
| 753 | // to provide a simple boundary). |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 754 | SmallSet<const BasicBlock *, 4> HandledPreds; |
| 755 | |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 756 | for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) { |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 757 | auto IRPred = PI->getIncomingBlock(i); |
| 758 | if (HandledPreds.count(IRPred)) |
| 759 | continue; |
| 760 | |
| 761 | HandledPreds.insert(IRPred); |
| 762 | unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i)); |
| 763 | for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) { |
| 764 | assert(Pred->isSuccessor(MIB->getParent()) && |
| 765 | "incorrect CFG at MachineBasicBlock level"); |
| 766 | MIB.addUse(ValReg); |
| 767 | MIB.addMBB(Pred); |
| 768 | } |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 769 | } |
| 770 | } |
| 771 | } |
| 772 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 773 | bool IRTranslator::translate(const Instruction &Inst) { |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 774 | CurBuilder.setDebugLoc(Inst.getDebugLoc()); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 775 | switch(Inst.getOpcode()) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 776 | #define HANDLE_INST(NUM, OPCODE, CLASS) \ |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 777 | case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder); |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 778 | #include "llvm/IR/Instruction.def" |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 779 | default: |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 780 | if (!TPC->isGlobalISelAbortEnabled()) |
| 781 | return false; |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 782 | llvm_unreachable("unknown opcode"); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 783 | } |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 784 | } |
| 785 | |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 786 | bool IRTranslator::translate(const Constant &C, unsigned Reg) { |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 787 | if (auto CI = dyn_cast<ConstantInt>(&C)) |
Tim Northover | cc35f90 | 2016-12-05 21:54:17 +0000 | [diff] [blame] | 788 | EntryBuilder.buildConstant(Reg, *CI); |
Tim Northover | b16734f | 2016-08-19 20:09:15 +0000 | [diff] [blame] | 789 | else if (auto CF = dyn_cast<ConstantFP>(&C)) |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 790 | EntryBuilder.buildFConstant(Reg, *CF); |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 791 | else if (isa<UndefValue>(C)) |
| 792 | EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg); |
Tim Northover | 8e0c53a | 2016-08-11 21:40:55 +0000 | [diff] [blame] | 793 | else if (isa<ConstantPointerNull>(C)) |
Tim Northover | 9267ac5 | 2016-12-05 21:47:07 +0000 | [diff] [blame] | 794 | EntryBuilder.buildConstant(Reg, 0); |
Tim Northover | 032548f | 2016-09-12 12:10:41 +0000 | [diff] [blame] | 795 | else if (auto GV = dyn_cast<GlobalValue>(&C)) |
| 796 | EntryBuilder.buildGlobalValue(Reg, GV); |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 797 | else if (auto CE = dyn_cast<ConstantExpr>(&C)) { |
| 798 | switch(CE->getOpcode()) { |
| 799 | #define HANDLE_INST(NUM, OPCODE, CLASS) \ |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 800 | case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder); |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 801 | #include "llvm/IR/Instruction.def" |
| 802 | default: |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 803 | if (!TPC->isGlobalISelAbortEnabled()) |
| 804 | return false; |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 805 | llvm_unreachable("unknown opcode"); |
| 806 | } |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 807 | } else if (!TPC->isGlobalISelAbortEnabled()) |
| 808 | return false; |
| 809 | else |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 810 | llvm_unreachable("unhandled constant kind"); |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 811 | |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 812 | return true; |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 813 | } |
| 814 | |
Tim Northover | 0d51044 | 2016-08-11 16:21:29 +0000 | [diff] [blame] | 815 | void IRTranslator::finalizeFunction() { |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 816 | // Release the memory used by the different maps we |
| 817 | // needed during the translation. |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 818 | PendingPHIs.clear(); |
Quentin Colombet | ccd7725 | 2016-02-11 21:48:32 +0000 | [diff] [blame] | 819 | ValToVReg.clear(); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 820 | FrameIndices.clear(); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 821 | Constants.clear(); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 822 | MachinePreds.clear(); |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 823 | } |
| 824 | |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 825 | bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) { |
| 826 | MF = &CurMF; |
| 827 | const Function &F = *MF->getFunction(); |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 828 | if (F.empty()) |
| 829 | return false; |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 830 | CLI = MF->getSubtarget().getCallLowering(); |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 831 | CurBuilder.setMF(*MF); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 832 | EntryBuilder.setMF(*MF); |
| 833 | MRI = &MF->getRegInfo(); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 834 | DL = &F.getParent()->getDataLayout(); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 835 | TPC = &getAnalysis<TargetPassConfig>(); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 836 | |
Tim Northover | 14e7f73 | 2016-08-05 17:50:36 +0000 | [diff] [blame] | 837 | assert(PendingPHIs.empty() && "stale PHIs"); |
| 838 | |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 839 | // Setup a separate basic-block for the arguments and constants, falling |
| 840 | // through to the IR-level Function's entry block. |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 841 | MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock(); |
| 842 | MF->push_back(EntryBB); |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 843 | EntryBB->addSuccessor(&getOrCreateBB(F.front())); |
| 844 | EntryBuilder.setMBB(*EntryBB); |
| 845 | |
| 846 | // Lower the actual args into this basic block. |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 847 | SmallVector<unsigned, 8> VRegArgs; |
| 848 | for (const Argument &Arg: F.args()) |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 849 | VRegArgs.push_back(getOrCreateVReg(Arg)); |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 850 | bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 851 | if (!Succeeded) { |
| 852 | if (!TPC->isGlobalISelAbortEnabled()) { |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 853 | MF->getProperties().set( |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 854 | MachineFunctionProperties::Property::FailedISel); |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 855 | finalizeFunction(); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 856 | return false; |
| 857 | } |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 858 | report_fatal_error("Unable to lower arguments"); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 859 | } |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 860 | |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 861 | // And translate the function! |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 862 | for (const BasicBlock &BB: F) { |
Quentin Colombet | 53237a9 | 2016-03-11 17:27:43 +0000 | [diff] [blame] | 863 | MachineBasicBlock &MBB = getOrCreateBB(BB); |
Quentin Colombet | 91ebd71 | 2016-03-11 17:27:47 +0000 | [diff] [blame] | 864 | // Set the insertion point of all the following translations to |
| 865 | // the end of this basic block. |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 866 | CurBuilder.setMBB(MBB); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 867 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 868 | for (const Instruction &Inst: BB) { |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 869 | Succeeded &= translate(Inst); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 870 | if (!Succeeded) { |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 871 | if (TPC->isGlobalISelAbortEnabled()) |
Tim Northover | 60f2349 | 2016-11-08 01:12:17 +0000 | [diff] [blame] | 872 | reportTranslationError(Inst, "unable to translate instruction"); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 873 | MF->getProperties().set( |
| 874 | MachineFunctionProperties::Property::FailedISel); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 875 | break; |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 876 | } |
| 877 | } |
| 878 | } |
Tim Northover | 72eebfa | 2016-07-12 22:23:42 +0000 | [diff] [blame] | 879 | |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 880 | if (Succeeded) { |
| 881 | finishPendingPhis(); |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 882 | |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 883 | // Now that the MachineFrameInfo has been configured, no further changes to |
| 884 | // the reserved registers are possible. |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 885 | MRI->freezeReservedRegs(*MF); |
Quentin Colombet | 327f942 | 2016-12-15 23:32:25 +0000 | [diff] [blame] | 886 | |
| 887 | // Merge the argument lowering and constants block with its single |
| 888 | // successor, the LLVM-IR entry block. We want the basic block to |
| 889 | // be maximal. |
| 890 | assert(EntryBB->succ_size() == 1 && |
| 891 | "Custom BB used for lowering should have only one successor"); |
| 892 | // Get the successor of the current entry block. |
| 893 | MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin(); |
| 894 | assert(NewEntryBB.pred_size() == 1 && |
| 895 | "LLVM-IR entry block has a predecessor!?"); |
| 896 | // Move all the instruction from the current entry block to the |
| 897 | // new entry block. |
| 898 | NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(), |
| 899 | EntryBB->end()); |
| 900 | |
| 901 | // Update the live-in information for the new entry block. |
| 902 | for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins()) |
| 903 | NewEntryBB.addLiveIn(LiveIn); |
| 904 | NewEntryBB.sortUniqueLiveIns(); |
| 905 | |
| 906 | // Get rid of the now empty basic block. |
| 907 | EntryBB->removeSuccessor(&NewEntryBB); |
| 908 | MF->remove(EntryBB); |
| 909 | |
| 910 | assert(&MF->front() == &NewEntryBB && |
| 911 | "New entry wasn't next in the list of basic block!"); |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 912 | } |
| 913 | |
| 914 | finalizeFunction(); |
Tim Northover | 72eebfa | 2016-07-12 22:23:42 +0000 | [diff] [blame] | 915 | |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 916 | return false; |
| 917 | } |