blob: 821ebf97ce56853bb00a0856bf118447f3f0749a [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Tim Northoverb6636fd2017-01-17 22:13:50 +000015#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000016#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000017#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000018#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000019#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000023#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000024#include "llvm/IR/Constant.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000025#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000026#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000027#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000028#include "llvm/IR/Type.h"
29#include "llvm/IR/Value.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000030#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000031#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000032
33#define DEBUG_TYPE "irtranslator"
34
Quentin Colombet105cf2b2016-01-20 20:58:56 +000035using namespace llvm;
36
37char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000038INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
39 false, false)
40INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
41INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000042 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000043
Tim Northover60f23492016-11-08 01:12:17 +000044static void reportTranslationError(const Value &V, const Twine &Message) {
45 std::string ErrStorage;
46 raw_string_ostream Err(ErrStorage);
47 Err << Message << ": " << V << '\n';
48 report_fatal_error(Err.str());
49}
50
Quentin Colombeta7fae162016-02-11 17:53:23 +000051IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000052 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000053}
54
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000055void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
56 AU.addRequired<TargetPassConfig>();
57 MachineFunctionPass::getAnalysisUsage(AU);
58}
59
60
Quentin Colombete225e252016-03-11 17:27:54 +000061unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
62 unsigned &ValReg = ValToVReg[&Val];
Quentin Colombet17c494b2016-02-11 17:51:31 +000063 // Check if this is the first time we see Val.
Quentin Colombetccd77252016-02-11 21:48:32 +000064 if (!ValReg) {
Quentin Colombet17c494b2016-02-11 17:51:31 +000065 // Fill ValRegsSequence with the sequence of registers
66 // we need to concat together to produce the value.
Quentin Colombete225e252016-03-11 17:27:54 +000067 assert(Val.getType()->isSized() &&
Quentin Colombet17c494b2016-02-11 17:51:31 +000068 "Don't know how to create an empty vreg");
Tim Northover5ae83502016-09-15 09:20:34 +000069 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
Quentin Colombetccd77252016-02-11 21:48:32 +000070 ValReg = VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +000071
72 if (auto CV = dyn_cast<Constant>(&Val)) {
73 bool Success = translate(*CV, VReg);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000074 if (!Success) {
75 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +000076 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000077 MachineFunctionProperties::Property::FailedISel);
Tim Northover6ad7b9f2016-12-05 21:40:33 +000078 return VReg;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000079 }
Tim Northover60f23492016-11-08 01:12:17 +000080 reportTranslationError(Val, "unable to translate constant");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000081 }
Tim Northover5ed648e2016-08-09 21:28:04 +000082 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000083 }
Quentin Colombetccd77252016-02-11 21:48:32 +000084 return ValReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +000085}
86
Tim Northovercdf23f12016-10-31 18:30:59 +000087int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
88 if (FrameIndices.find(&AI) != FrameIndices.end())
89 return FrameIndices[&AI];
90
Tim Northovercdf23f12016-10-31 18:30:59 +000091 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
92 unsigned Size =
93 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
94
95 // Always allocate at least one byte.
96 Size = std::max(Size, 1u);
97
98 unsigned Alignment = AI.getAlignment();
99 if (!Alignment)
100 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
101
102 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000103 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000104 return FI;
105}
106
Tim Northoverad2b7172016-07-26 20:23:26 +0000107unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
108 unsigned Alignment = 0;
109 Type *ValTy = nullptr;
110 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
111 Alignment = SI->getAlignment();
112 ValTy = SI->getValueOperand()->getType();
113 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
114 Alignment = LI->getAlignment();
115 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000116 } else if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000117 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000118 MachineFunctionProperties::Property::FailedISel);
119 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000120 } else
121 llvm_unreachable("unhandled memory instruction");
122
123 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
124}
125
Quentin Colombet53237a92016-03-11 17:27:43 +0000126MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
127 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000128 if (!MBB) {
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000129 MBB = MF->CreateMachineBasicBlock(&BB);
Tim Northover50db7f412016-12-07 21:17:47 +0000130 MF->push_back(MBB);
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000131
132 if (BB.hasAddressTaken())
133 MBB->setHasAddressTaken();
Quentin Colombet17c494b2016-02-11 17:51:31 +0000134 }
135 return *MBB;
136}
137
Tim Northoverb6636fd2017-01-17 22:13:50 +0000138void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
139 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
140 MachinePreds[Edge].push_back(NewPred);
141}
142
Tim Northoverc53606e2016-12-07 21:29:15 +0000143bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
144 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000145 // FIXME: handle signed/unsigned wrapping flags.
146
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000147 // Get or create a virtual register for each value.
148 // Unless the value is a Constant => loadimm cst?
149 // or inline constant each time?
150 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000151 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
152 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
153 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000154 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000155 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000156}
157
Tim Northoverc53606e2016-12-07 21:29:15 +0000158bool IRTranslator::translateCompare(const User &U,
159 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000160 const CmpInst *CI = dyn_cast<CmpInst>(&U);
161 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
162 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
163 unsigned Res = getOrCreateVReg(U);
164 CmpInst::Predicate Pred =
165 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
166 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000167
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000168 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000169 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000170 else
Tim Northover0f140c72016-09-09 11:46:34 +0000171 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000172
Tim Northoverde3aea0412016-08-17 20:25:25 +0000173 return true;
174}
175
Tim Northoverc53606e2016-12-07 21:29:15 +0000176bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000177 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000178 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000179 // The target may mess up with the insertion point, but
180 // this is not important as a return is the last instruction
181 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000182 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000183}
184
Tim Northoverc53606e2016-12-07 21:29:15 +0000185bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000186 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000187 unsigned Succ = 0;
188 if (!BrInst.isUnconditional()) {
189 // We want a G_BRCOND to the true BB followed by an unconditional branch.
190 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
191 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
192 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000193 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000194 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000195
196 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
197 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
198 MIRBuilder.buildBr(TgtBB);
199
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000200 // Link successors.
201 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
202 for (const BasicBlock *Succ : BrInst.successors())
203 CurBB.addSuccessor(&getOrCreateBB(*Succ));
204 return true;
205}
206
Kristof Beylseced0712017-01-05 11:28:51 +0000207bool IRTranslator::translateSwitch(const User &U,
208 MachineIRBuilder &MIRBuilder) {
209 // For now, just translate as a chain of conditional branches.
210 // FIXME: could we share most of the logic/code in
211 // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel?
212 // At first sight, it seems most of the logic in there is independent of
213 // SelectionDAG-specifics and a lot of work went in to optimize switch
214 // lowering in there.
215
216 const SwitchInst &SwInst = cast<SwitchInst>(U);
217 const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000218 const BasicBlock *OrigBB = SwInst.getParent();
Kristof Beylseced0712017-01-05 11:28:51 +0000219
220 LLT LLTi1 = LLT(*Type::getInt1Ty(U.getContext()), *DL);
221 for (auto &CaseIt : SwInst.cases()) {
222 const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue());
223 const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1);
224 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000225 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
226 const BasicBlock *TrueBB = CaseIt.getCaseSuccessor();
227 MachineBasicBlock &TrueMBB = getOrCreateBB(*TrueBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000228
Tim Northoverb6636fd2017-01-17 22:13:50 +0000229 MIRBuilder.buildBrCond(Tst, TrueMBB);
230 CurMBB.addSuccessor(&TrueMBB);
231 addMachineCFGPred({OrigBB, TrueBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000232
Tim Northoverb6636fd2017-01-17 22:13:50 +0000233 MachineBasicBlock *FalseMBB =
Kristof Beylseced0712017-01-05 11:28:51 +0000234 MF->CreateMachineBasicBlock(SwInst.getParent());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000235 MF->push_back(FalseMBB);
236 MIRBuilder.buildBr(*FalseMBB);
237 CurMBB.addSuccessor(FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000238
Tim Northoverb6636fd2017-01-17 22:13:50 +0000239 MIRBuilder.setMBB(*FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000240 }
241 // handle default case
Tim Northoverb6636fd2017-01-17 22:13:50 +0000242 const BasicBlock *DefaultBB = SwInst.getDefaultDest();
243 MachineBasicBlock &DefaultMBB = getOrCreateBB(*DefaultBB);
244 MIRBuilder.buildBr(DefaultMBB);
245 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
246 CurMBB.addSuccessor(&DefaultMBB);
247 addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000248
249 return true;
250}
251
Tim Northoverc53606e2016-12-07 21:29:15 +0000252bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000253 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000254
Tim Northover7152dca2016-10-19 15:55:06 +0000255 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000256 return false;
257
Tim Northover7152dca2016-10-19 15:55:06 +0000258 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
259 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
260 : MachineMemOperand::MONone;
261 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000262
Tim Northoverad2b7172016-07-26 20:23:26 +0000263 unsigned Res = getOrCreateVReg(LI);
264 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000265 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000266 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000267 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000268 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
269 Flags, DL->getTypeStoreSize(LI.getType()),
270 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000271 return true;
272}
273
Tim Northoverc53606e2016-12-07 21:29:15 +0000274bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000275 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000276
Tim Northover7152dca2016-10-19 15:55:06 +0000277 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000278 return false;
279
Tim Northover7152dca2016-10-19 15:55:06 +0000280 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
281 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
282 : MachineMemOperand::MONone;
283 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000284
Tim Northoverad2b7172016-07-26 20:23:26 +0000285 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
286 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000287 LLT VTy{*SI.getValueOperand()->getType(), *DL},
288 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000289
290 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000291 Val, Addr,
292 *MF->getMachineMemOperand(
293 MachinePointerInfo(SI.getPointerOperand()), Flags,
294 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
295 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000296 return true;
297}
298
Tim Northoverc53606e2016-12-07 21:29:15 +0000299bool IRTranslator::translateExtractValue(const User &U,
300 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000301 const Value *Src = U.getOperand(0);
302 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000303 SmallVector<Value *, 1> Indices;
304
305 // getIndexedOffsetInType is designed for GEPs, so the first index is the
306 // usual array element rather than looking into the actual aggregate.
307 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000308
309 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
310 for (auto Idx : EVI->indices())
311 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
312 } else {
313 for (unsigned i = 1; i < U.getNumOperands(); ++i)
314 Indices.push_back(U.getOperand(i));
315 }
Tim Northover6f80b082016-08-19 17:47:05 +0000316
317 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
318
Tim Northoverb6046222016-08-19 20:09:03 +0000319 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000320 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000321
322 return true;
323}
324
Tim Northoverc53606e2016-12-07 21:29:15 +0000325bool IRTranslator::translateInsertValue(const User &U,
326 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000327 const Value *Src = U.getOperand(0);
328 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000329 SmallVector<Value *, 1> Indices;
330
331 // getIndexedOffsetInType is designed for GEPs, so the first index is the
332 // usual array element rather than looking into the actual aggregate.
333 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000334
335 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
336 for (auto Idx : IVI->indices())
337 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
338 } else {
339 for (unsigned i = 2; i < U.getNumOperands(); ++i)
340 Indices.push_back(U.getOperand(i));
341 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000342
343 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
344
Tim Northoverb6046222016-08-19 20:09:03 +0000345 unsigned Res = getOrCreateVReg(U);
346 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000347 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
348 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000349
350 return true;
351}
352
Tim Northoverc53606e2016-12-07 21:29:15 +0000353bool IRTranslator::translateSelect(const User &U,
354 MachineIRBuilder &MIRBuilder) {
Tim Northover0f140c72016-09-09 11:46:34 +0000355 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
356 getOrCreateVReg(*U.getOperand(1)),
357 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000358 return true;
359}
360
Tim Northoverc53606e2016-12-07 21:29:15 +0000361bool IRTranslator::translateBitCast(const User &U,
362 MachineIRBuilder &MIRBuilder) {
Tim Northover5ae83502016-09-15 09:20:34 +0000363 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000364 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000365 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000366 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000367 else
Tim Northover357f1be2016-08-10 23:02:41 +0000368 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000369 return true;
370 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000371 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000372}
373
Tim Northoverc53606e2016-12-07 21:29:15 +0000374bool IRTranslator::translateCast(unsigned Opcode, const User &U,
375 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000376 unsigned Op = getOrCreateVReg(*U.getOperand(0));
377 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000378 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000379 return true;
380}
381
Tim Northoverc53606e2016-12-07 21:29:15 +0000382bool IRTranslator::translateGetElementPtr(const User &U,
383 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000384 // FIXME: support vector GEPs.
385 if (U.getType()->isVectorTy())
386 return false;
387
388 Value &Op0 = *U.getOperand(0);
389 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000390 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000391 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
392 LLT OffsetTy = LLT::scalar(PtrSize);
393
394 int64_t Offset = 0;
395 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
396 GTI != E; ++GTI) {
397 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000398 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000399 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
400 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
401 continue;
402 } else {
403 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
404
405 // If this is a scalar constant or a splat vector of constants,
406 // handle it quickly.
407 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
408 Offset += ElementSize * CI->getSExtValue();
409 continue;
410 }
411
412 if (Offset != 0) {
413 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
414 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
415 MIRBuilder.buildConstant(OffsetReg, Offset);
416 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
417
418 BaseReg = NewBaseReg;
419 Offset = 0;
420 }
421
422 // N = N + Idx * ElementSize;
423 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
424 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
425
426 unsigned IdxReg = getOrCreateVReg(*Idx);
427 if (MRI->getType(IdxReg) != OffsetTy) {
428 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
429 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
430 IdxReg = NewIdxReg;
431 }
432
433 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
434 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
435
436 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
437 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
438 BaseReg = NewBaseReg;
439 }
440 }
441
442 if (Offset != 0) {
443 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
444 MIRBuilder.buildConstant(OffsetReg, Offset);
445 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
446 return true;
447 }
448
449 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
450 return true;
451}
452
Tim Northoverc53606e2016-12-07 21:29:15 +0000453bool IRTranslator::translateMemcpy(const CallInst &CI,
454 MachineIRBuilder &MIRBuilder) {
Tim Northover3f186032016-10-18 20:03:45 +0000455 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
456 if (cast<PointerType>(CI.getArgOperand(0)->getType())->getAddressSpace() !=
457 0 ||
458 cast<PointerType>(CI.getArgOperand(1)->getType())->getAddressSpace() !=
459 0 ||
460 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
461 return false;
462
463 SmallVector<CallLowering::ArgInfo, 8> Args;
464 for (int i = 0; i < 3; ++i) {
465 const auto &Arg = CI.getArgOperand(i);
466 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
467 }
468
469 MachineOperand Callee = MachineOperand::CreateES("memcpy");
470
471 return CLI->lowerCall(MIRBuilder, Callee,
472 CallLowering::ArgInfo(0, CI.getType()), Args);
473}
Tim Northovera7653b32016-09-12 11:20:22 +0000474
Tim Northoverc53606e2016-12-07 21:29:15 +0000475void IRTranslator::getStackGuard(unsigned DstReg,
476 MachineIRBuilder &MIRBuilder) {
Tim Northovercdf23f12016-10-31 18:30:59 +0000477 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
478 MIB.addDef(DstReg);
479
Tim Northover50db7f412016-12-07 21:17:47 +0000480 auto &TLI = *MF->getSubtarget().getTargetLowering();
481 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000482 if (!Global)
483 return;
484
485 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000486 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000487 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
488 MachineMemOperand::MODereferenceable;
489 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000490 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
491 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000492 MIB.setMemRefs(MemRefs, MemRefs + 1);
493}
494
Tim Northover1e656ec2016-12-08 22:44:00 +0000495bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
496 MachineIRBuilder &MIRBuilder) {
497 LLT Ty{*CI.getOperand(0)->getType(), *DL};
498 LLT s1 = LLT::scalar(1);
499 unsigned Width = Ty.getSizeInBits();
500 unsigned Res = MRI->createGenericVirtualRegister(Ty);
501 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
502 auto MIB = MIRBuilder.buildInstr(Op)
503 .addDef(Res)
504 .addDef(Overflow)
505 .addUse(getOrCreateVReg(*CI.getOperand(0)))
506 .addUse(getOrCreateVReg(*CI.getOperand(1)));
507
508 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
509 unsigned Zero = MRI->createGenericVirtualRegister(s1);
510 EntryBuilder.buildConstant(Zero, 0);
511 MIB.addUse(Zero);
512 }
513
514 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
515 return true;
516}
517
Tim Northoverc53606e2016-12-07 21:29:15 +0000518bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
519 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000520 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000521 default:
522 break;
Tim Northoverb58346f2016-12-08 22:44:13 +0000523 case Intrinsic::dbg_declare:
524 case Intrinsic::dbg_value:
525 // FIXME: these obviously need to be supported properly.
526 MF->getProperties().set(
527 MachineFunctionProperties::Property::FailedISel);
528 return true;
Tim Northover1e656ec2016-12-08 22:44:00 +0000529 case Intrinsic::uadd_with_overflow:
530 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
531 case Intrinsic::sadd_with_overflow:
532 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
533 case Intrinsic::usub_with_overflow:
534 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
535 case Intrinsic::ssub_with_overflow:
536 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
537 case Intrinsic::umul_with_overflow:
538 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
539 case Intrinsic::smul_with_overflow:
540 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northover3f186032016-10-18 20:03:45 +0000541 case Intrinsic::memcpy:
Tim Northoverc53606e2016-12-07 21:29:15 +0000542 return translateMemcpy(CI, MIRBuilder);
Tim Northovera9105be2016-11-09 22:39:54 +0000543 case Intrinsic::eh_typeid_for: {
544 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
545 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000546 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000547 MIRBuilder.buildConstant(Reg, TypeID);
548 return true;
549 }
Tim Northover6e904302016-10-18 20:03:51 +0000550 case Intrinsic::objectsize: {
551 // If we don't know by now, we're never going to know.
552 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
553
554 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
555 return true;
556 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000557 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000558 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000559 return true;
560 case Intrinsic::stackprotector: {
Tim Northovercdf23f12016-10-31 18:30:59 +0000561 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
562 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000563 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000564
565 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
566 MIRBuilder.buildStore(
567 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000568 *MF->getMachineMemOperand(
569 MachinePointerInfo::getFixedStack(*MF,
570 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000571 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
572 PtrTy.getSizeInBits() / 8, 8));
573 return true;
574 }
Tim Northover91c81732016-08-19 17:17:06 +0000575 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000576 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000577}
578
Tim Northoverc53606e2016-12-07 21:29:15 +0000579bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000580 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000581 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000582 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000583
Tim Northover3babfef2017-01-19 23:59:35 +0000584 if (CI.isInlineAsm())
585 return false;
586
Tim Northover406024a2016-08-10 21:44:01 +0000587 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000588 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
589 SmallVector<unsigned, 8> Args;
590 for (auto &Arg: CI.arg_operands())
591 Args.push_back(getOrCreateVReg(*Arg));
592
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000593 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
594 return getOrCreateVReg(*CI.getCalledValue());
595 });
Tim Northover406024a2016-08-10 21:44:01 +0000596 }
597
598 Intrinsic::ID ID = F->getIntrinsicID();
599 if (TII && ID == Intrinsic::not_intrinsic)
600 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
601
602 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000603
Tim Northoverc53606e2016-12-07 21:29:15 +0000604 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000605 return true;
606
Tim Northover5fb414d2016-07-29 22:32:36 +0000607 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
608 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000609 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000610
611 for (auto &Arg : CI.arg_operands()) {
612 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
613 MIB.addImm(CI->getSExtValue());
614 else
615 MIB.addUse(getOrCreateVReg(*Arg));
616 }
617 return true;
618}
619
Tim Northoverc53606e2016-12-07 21:29:15 +0000620bool IRTranslator::translateInvoke(const User &U,
621 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000622 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000623 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000624
625 const BasicBlock *ReturnBB = I.getSuccessor(0);
626 const BasicBlock *EHPadBB = I.getSuccessor(1);
627
628 const Value *Callee(I.getCalledValue());
629 const Function *Fn = dyn_cast<Function>(Callee);
630 if (isa<InlineAsm>(Callee))
631 return false;
632
633 // FIXME: support invoking patchpoint and statepoint intrinsics.
634 if (Fn && Fn->isIntrinsic())
635 return false;
636
637 // FIXME: support whatever these are.
638 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
639 return false;
640
641 // FIXME: support Windows exception handling.
642 if (!isa<LandingPadInst>(EHPadBB->front()))
643 return false;
644
645
Matthias Braund0ee66c2016-12-01 19:32:15 +0000646 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000647 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000648 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000649 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
650
651 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
652 SmallVector<CallLowering::ArgInfo, 8> Args;
653 for (auto &Arg: I.arg_operands())
654 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
655
656 if (!CLI->lowerCall(MIRBuilder, MachineOperand::CreateGA(Fn, 0),
657 CallLowering::ArgInfo(Res, I.getType()), Args))
658 return false;
659
Matthias Braund0ee66c2016-12-01 19:32:15 +0000660 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000661 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
662
663 // FIXME: track probabilities.
664 MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB),
665 &ReturnMBB = getOrCreateBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000666 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000667 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
668 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
669
670 return true;
671}
672
Tim Northoverc53606e2016-12-07 21:29:15 +0000673bool IRTranslator::translateLandingPad(const User &U,
674 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000675 const LandingPadInst &LP = cast<LandingPadInst>(U);
676
677 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000678 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000679
680 MBB.setIsEHPad();
681
682 // If there aren't registers to copy the values into (e.g., during SjLj
683 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000684 auto &TLI = *MF->getSubtarget().getTargetLowering();
685 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000686 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
687 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
688 return true;
689
690 // If landingpad's return type is token type, we don't create DAG nodes
691 // for its exception pointer and selector value. The extraction of exception
692 // pointer or selector value from token type landingpads is not currently
693 // supported.
694 if (LP.getType()->isTokenTy())
695 return true;
696
697 // Add a label to mark the beginning of the landing pad. Deletion of the
698 // landing pad can thus be detected via the MachineModuleInfo.
699 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000700 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000701
702 // Mark exception register as live in.
703 SmallVector<unsigned, 2> Regs;
704 SmallVector<uint64_t, 2> Offsets;
705 LLT p0 = LLT::pointer(0, DL->getPointerSizeInBits());
706 if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) {
707 unsigned VReg = MRI->createGenericVirtualRegister(p0);
708 MIRBuilder.buildCopy(VReg, Reg);
709 Regs.push_back(VReg);
710 Offsets.push_back(0);
711 }
712
713 if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) {
714 unsigned VReg = MRI->createGenericVirtualRegister(p0);
715 MIRBuilder.buildCopy(VReg, Reg);
716 Regs.push_back(VReg);
717 Offsets.push_back(p0.getSizeInBits());
718 }
719
720 MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets);
721 return true;
722}
723
Tim Northoverc53606e2016-12-07 21:29:15 +0000724bool IRTranslator::translateStaticAlloca(const AllocaInst &AI,
725 MachineIRBuilder &MIRBuilder) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000726 if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca())
727 return false;
728
Tim Northoverbd505462016-07-22 16:59:52 +0000729 assert(AI.isStaticAlloca() && "only handle static allocas now");
Tim Northoverbd505462016-07-22 16:59:52 +0000730 unsigned Res = getOrCreateVReg(AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000731 int FI = getOrCreateFrameIndex(AI);
Tim Northover0f140c72016-09-09 11:46:34 +0000732 MIRBuilder.buildFrameIndex(Res, FI);
Tim Northoverbd505462016-07-22 16:59:52 +0000733 return true;
734}
735
Tim Northoverc53606e2016-12-07 21:29:15 +0000736bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000737 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000738 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000739 MIB.addDef(getOrCreateVReg(PI));
740
741 PendingPHIs.emplace_back(&PI, MIB.getInstr());
742 return true;
743}
744
745void IRTranslator::finishPendingPhis() {
746 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
747 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +0000748 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +0000749
750 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
751 // won't create extra control flow here, otherwise we need to find the
752 // dominating predecessor here (or perhaps force the weirder IRTranslators
753 // to provide a simple boundary).
Tim Northoverb6636fd2017-01-17 22:13:50 +0000754 SmallSet<const BasicBlock *, 4> HandledPreds;
755
Tim Northover97d0cb32016-08-05 17:16:40 +0000756 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +0000757 auto IRPred = PI->getIncomingBlock(i);
758 if (HandledPreds.count(IRPred))
759 continue;
760
761 HandledPreds.insert(IRPred);
762 unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i));
763 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
764 assert(Pred->isSuccessor(MIB->getParent()) &&
765 "incorrect CFG at MachineBasicBlock level");
766 MIB.addUse(ValReg);
767 MIB.addMBB(Pred);
768 }
Tim Northover97d0cb32016-08-05 17:16:40 +0000769 }
770 }
771}
772
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000773bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +0000774 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000775 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000776#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000777 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000778#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000779 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000780 if (!TPC->isGlobalISelAbortEnabled())
781 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000782 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000783 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000784}
785
Tim Northover5ed648e2016-08-09 21:28:04 +0000786bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000787 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +0000788 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +0000789 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000790 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000791 else if (isa<UndefValue>(C))
792 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000793 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +0000794 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +0000795 else if (auto GV = dyn_cast<GlobalValue>(&C))
796 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000797 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
798 switch(CE->getOpcode()) {
799#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000800 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000801#include "llvm/IR/Instruction.def"
802 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000803 if (!TPC->isGlobalISelAbortEnabled())
804 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000805 llvm_unreachable("unknown opcode");
806 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000807 } else if (!TPC->isGlobalISelAbortEnabled())
808 return false;
809 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000810 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000811
Tim Northoverd403a3d2016-08-09 23:01:30 +0000812 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +0000813}
814
Tim Northover0d510442016-08-11 16:21:29 +0000815void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000816 // Release the memory used by the different maps we
817 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +0000818 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +0000819 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +0000820 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000821 Constants.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +0000822 MachinePreds.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000823}
824
Tim Northover50db7f412016-12-07 21:17:47 +0000825bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
826 MF = &CurMF;
827 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000828 if (F.empty())
829 return false;
Tim Northover50db7f412016-12-07 21:17:47 +0000830 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +0000831 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +0000832 EntryBuilder.setMF(*MF);
833 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +0000834 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000835 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +0000836
Tim Northover14e7f732016-08-05 17:50:36 +0000837 assert(PendingPHIs.empty() && "stale PHIs");
838
Tim Northover05cc4852016-12-07 21:05:38 +0000839 // Setup a separate basic-block for the arguments and constants, falling
840 // through to the IR-level Function's entry block.
Tim Northover50db7f412016-12-07 21:17:47 +0000841 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
842 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +0000843 EntryBB->addSuccessor(&getOrCreateBB(F.front()));
844 EntryBuilder.setMBB(*EntryBB);
845
846 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000847 SmallVector<unsigned, 8> VRegArgs;
848 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +0000849 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover05cc4852016-12-07 21:05:38 +0000850 bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000851 if (!Succeeded) {
852 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000853 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000854 MachineFunctionProperties::Property::FailedISel);
Tim Northover800638f2016-12-05 23:10:19 +0000855 finalizeFunction();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000856 return false;
857 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000858 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000859 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000860
Tim Northover05cc4852016-12-07 21:05:38 +0000861 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000862 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000863 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +0000864 // Set the insertion point of all the following translations to
865 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +0000866 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000867
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000868 for (const Instruction &Inst: BB) {
Tim Northover800638f2016-12-05 23:10:19 +0000869 Succeeded &= translate(Inst);
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000870 if (!Succeeded) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000871 if (TPC->isGlobalISelAbortEnabled())
Tim Northover60f23492016-11-08 01:12:17 +0000872 reportTranslationError(Inst, "unable to translate instruction");
Tim Northover50db7f412016-12-07 21:17:47 +0000873 MF->getProperties().set(
874 MachineFunctionProperties::Property::FailedISel);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000875 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000876 }
877 }
878 }
Tim Northover72eebfa2016-07-12 22:23:42 +0000879
Tim Northover800638f2016-12-05 23:10:19 +0000880 if (Succeeded) {
881 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +0000882
Tim Northover800638f2016-12-05 23:10:19 +0000883 // Now that the MachineFrameInfo has been configured, no further changes to
884 // the reserved registers are possible.
Tim Northover50db7f412016-12-07 21:17:47 +0000885 MRI->freezeReservedRegs(*MF);
Quentin Colombet327f9422016-12-15 23:32:25 +0000886
887 // Merge the argument lowering and constants block with its single
888 // successor, the LLVM-IR entry block. We want the basic block to
889 // be maximal.
890 assert(EntryBB->succ_size() == 1 &&
891 "Custom BB used for lowering should have only one successor");
892 // Get the successor of the current entry block.
893 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
894 assert(NewEntryBB.pred_size() == 1 &&
895 "LLVM-IR entry block has a predecessor!?");
896 // Move all the instruction from the current entry block to the
897 // new entry block.
898 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
899 EntryBB->end());
900
901 // Update the live-in information for the new entry block.
902 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
903 NewEntryBB.addLiveIn(LiveIn);
904 NewEntryBB.sortUniqueLiveIns();
905
906 // Get rid of the now empty basic block.
907 EntryBB->removeSuccessor(&NewEntryBB);
908 MF->remove(EntryBB);
909
910 assert(&MF->front() == &NewEntryBB &&
911 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +0000912 }
913
914 finalizeFunction();
Tim Northover72eebfa2016-07-12 22:23:42 +0000915
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000916 return false;
917}