Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===// |
Evan Cheng | 928ce72 | 2011-07-06 22:02:34 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file provides ARM specific target descriptions. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chandler Carruth | be81023 | 2013-01-02 10:22:59 +0000 | [diff] [blame] | 14 | #include "ARMBaseInfo.h" |
Tim Northover | 5cc3dc8 | 2012-12-07 16:50:23 +0000 | [diff] [blame] | 15 | #include "ARMMCAsmInfo.h" |
Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 16 | #include "ARMMCTargetDesc.h" |
Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 17 | #include "InstPrinter/ARMInstPrinter.h" |
Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/Triple.h" |
Evan Cheng | 4d6c9d7 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCCodeGenInfo.h" |
Rafael Espindola | ac4ad25 | 2013-10-05 16:42:21 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCELFStreamer.h" |
Evan Cheng | 4d6c9d7 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCInstrAnalysis.h" |
Evan Cheng | 928ce72 | 2011-07-06 22:02:34 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCInstrInfo.h" |
| 23 | #include "llvm/MC/MCRegisterInfo.h" |
| 24 | #include "llvm/MC/MCSubtargetInfo.h" |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 25 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 26 | #include "llvm/Support/TargetRegistry.h" |
Evan Cheng | 928ce72 | 2011-07-06 22:02:34 +0000 | [diff] [blame] | 27 | |
Joey Gouly | 0e76fa7 | 2013-09-12 10:28:05 +0000 | [diff] [blame] | 28 | using namespace llvm; |
| 29 | |
Evan Cheng | 928ce72 | 2011-07-06 22:02:34 +0000 | [diff] [blame] | 30 | #define GET_REGINFO_MC_DESC |
| 31 | #include "ARMGenRegisterInfo.inc" |
| 32 | |
Joey Gouly | 0e76fa7 | 2013-09-12 10:28:05 +0000 | [diff] [blame] | 33 | static bool getMCRDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI, |
| 34 | std::string &Info) { |
Joey Gouly | 830c27a | 2013-09-17 09:54:57 +0000 | [diff] [blame] | 35 | if (STI.getFeatureBits() & llvm::ARM::HasV7Ops && |
| 36 | (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) && |
Joey Gouly | 0e76fa7 | 2013-09-12 10:28:05 +0000 | [diff] [blame] | 37 | (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) && |
Joey Gouly | 830c27a | 2013-09-17 09:54:57 +0000 | [diff] [blame] | 38 | // Checks for the deprecated CP15ISB encoding: |
| 39 | // mcr p15, #0, rX, c7, c5, #4 |
| 40 | (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) { |
| 41 | if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) { |
| 42 | if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) { |
| 43 | Info = "deprecated since v7, use 'isb'"; |
| 44 | return true; |
| 45 | } |
| 46 | |
| 47 | // Checks for the deprecated CP15DSB encoding: |
| 48 | // mcr p15, #0, rX, c7, c10, #4 |
| 49 | if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) { |
| 50 | Info = "deprecated since v7, use 'dsb'"; |
| 51 | return true; |
| 52 | } |
| 53 | } |
| 54 | // Checks for the deprecated CP15DMB encoding: |
| 55 | // mcr p15, #0, rX, c7, c10, #5 |
| 56 | if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 && |
| 57 | (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) { |
| 58 | Info = "deprecated since v7, use 'dmb'"; |
| 59 | return true; |
| 60 | } |
Joey Gouly | 0e76fa7 | 2013-09-12 10:28:05 +0000 | [diff] [blame] | 61 | } |
| 62 | return false; |
| 63 | } |
| 64 | |
Amara Emerson | 52cfb6a | 2013-10-03 09:31:51 +0000 | [diff] [blame] | 65 | static bool getITDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI, |
| 66 | std::string &Info) { |
| 67 | if (STI.getFeatureBits() & llvm::ARM::HasV8Ops && |
| 68 | MI.getOperand(1).isImm() && MI.getOperand(1).getImm() != 8) { |
| 69 | Info = "applying IT instruction to more than one subsequent instruction is deprecated"; |
| 70 | return true; |
| 71 | } |
| 72 | |
| 73 | return false; |
| 74 | } |
| 75 | |
Evan Cheng | 928ce72 | 2011-07-06 22:02:34 +0000 | [diff] [blame] | 76 | #define GET_INSTRINFO_MC_DESC |
| 77 | #include "ARMGenInstrInfo.inc" |
| 78 | |
| 79 | #define GET_SUBTARGETINFO_MC_DESC |
| 80 | #include "ARMGenSubtargetInfo.inc" |
| 81 | |
Evan Cheng | 928ce72 | 2011-07-06 22:02:34 +0000 | [diff] [blame] | 82 | |
Evan Cheng | 9f7ad31 | 2012-04-26 01:13:36 +0000 | [diff] [blame] | 83 | std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) { |
Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 84 | Triple triple(TT); |
| 85 | |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 86 | // Set the boolean corresponding to the current target triple, or the default |
| 87 | // if one cannot be determined, to true. |
| 88 | unsigned Len = TT.size(); |
| 89 | unsigned Idx = 0; |
| 90 | |
Nick Lewycky | f1a5f57 | 2011-09-05 18:35:03 +0000 | [diff] [blame] | 91 | // FIXME: Enhance Triple helper class to extract ARM version. |
Evan Cheng | f2c2616 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 92 | bool isThumb = false; |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 93 | if (Len >= 5 && TT.substr(0, 4) == "armv") |
| 94 | Idx = 4; |
| 95 | else if (Len >= 6 && TT.substr(0, 5) == "thumb") { |
Evan Cheng | f2c2616 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 96 | isThumb = true; |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 97 | if (Len >= 7 && TT[5] == 'v') |
| 98 | Idx = 6; |
| 99 | } |
| 100 | |
Evan Cheng | f52003d | 2012-04-27 01:27:19 +0000 | [diff] [blame] | 101 | bool NoCPU = CPU == "generic" || CPU.empty(); |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 102 | std::string ARMArchFeature; |
| 103 | if (Idx) { |
| 104 | unsigned SubVer = TT[Idx]; |
Joey Gouly | b3f550e | 2013-06-26 16:58:26 +0000 | [diff] [blame] | 105 | if (SubVer == '8') { |
Bernard Ogden | 4400cde | 2013-10-14 13:16:57 +0000 | [diff] [blame] | 106 | if (NoCPU) |
| 107 | // v8a: FeatureDB, FeatureFPARMv8, FeatureNEON, FeatureDSPThumb2, FeatureMP, |
| 108 | // FeatureHWDiv, FeatureHWDivARM, FeatureTrustZone, FeatureT2XtPk, FeatureCrypto |
| 109 | ARMArchFeature = "+v8,+db,+fp-armv8,+neon,+t2dsp,+mp,+hwdiv,+hwdiv-arm,+trustzone,+t2xtpk,+crypto"; |
| 110 | else |
| 111 | // Use CPU to figure out the exact features |
| 112 | ARMArchFeature = "+v8"; |
Joey Gouly | b3f550e | 2013-06-26 16:58:26 +0000 | [diff] [blame] | 113 | } else if (SubVer == '7') { |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 114 | if (Len >= Idx+2 && TT[Idx+1] == 'm') { |
Tim Northover | a2292d0 | 2013-06-10 23:20:58 +0000 | [diff] [blame] | 115 | isThumb = true; |
Evan Cheng | f52003d | 2012-04-27 01:27:19 +0000 | [diff] [blame] | 116 | if (NoCPU) |
| 117 | // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass |
| 118 | ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass"; |
| 119 | else |
| 120 | // Use CPU to figure out the exact features. |
| 121 | ARMArchFeature = "+v7"; |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 122 | } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') { |
Evan Cheng | f52003d | 2012-04-27 01:27:19 +0000 | [diff] [blame] | 123 | if (NoCPU) |
| 124 | // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2, |
| 125 | // FeatureT2XtPk, FeatureMClass |
| 126 | ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass"; |
| 127 | else |
| 128 | // Use CPU to figure out the exact features. |
| 129 | ARMArchFeature = "+v7"; |
Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 130 | } else if (Len >= Idx+2 && TT[Idx+1] == 's') { |
| 131 | if (NoCPU) |
| 132 | // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk |
| 133 | // Swift |
| 134 | ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+t2xtpk"; |
| 135 | else |
| 136 | // Use CPU to figure out the exact features. |
| 137 | ARMArchFeature = "+v7"; |
Evan Cheng | 9f7ad31 | 2012-04-26 01:13:36 +0000 | [diff] [blame] | 138 | } else { |
| 139 | // v7 CPUs have lots of different feature sets. If no CPU is specified, |
| 140 | // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return |
| 141 | // the "minimum" feature set and use CPU string to figure out the exact |
| 142 | // features. |
Evan Cheng | f52003d | 2012-04-27 01:27:19 +0000 | [diff] [blame] | 143 | if (NoCPU) |
Evan Cheng | 9f7ad31 | 2012-04-26 01:13:36 +0000 | [diff] [blame] | 144 | // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk |
| 145 | ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk"; |
| 146 | else |
| 147 | // Use CPU to figure out the exact features. |
| 148 | ARMArchFeature = "+v7"; |
| 149 | } |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 150 | } else if (SubVer == '6') { |
Jim Grosbach | 1c9dd29 | 2012-02-10 20:38:46 +0000 | [diff] [blame] | 151 | if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2') |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 152 | ARMArchFeature = "+v6t2"; |
Evan Cheng | f52003d | 2012-04-27 01:27:19 +0000 | [diff] [blame] | 153 | else if (Len >= Idx+2 && TT[Idx+1] == 'm') { |
Tim Northover | a2292d0 | 2013-06-10 23:20:58 +0000 | [diff] [blame] | 154 | isThumb = true; |
Evan Cheng | f52003d | 2012-04-27 01:27:19 +0000 | [diff] [blame] | 155 | if (NoCPU) |
| 156 | // v6m: FeatureNoARM, FeatureMClass |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 157 | ARMArchFeature = "+v6m,+noarm,+mclass"; |
Evan Cheng | f52003d | 2012-04-27 01:27:19 +0000 | [diff] [blame] | 158 | else |
| 159 | ARMArchFeature = "+v6"; |
| 160 | } else |
Evan Cheng | 8b2bda0 | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 161 | ARMArchFeature = "+v6"; |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 162 | } else if (SubVer == '5') { |
Evan Cheng | 8b2bda0 | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 163 | if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e') |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 164 | ARMArchFeature = "+v5te"; |
Evan Cheng | 8b2bda0 | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 165 | else |
| 166 | ARMArchFeature = "+v5t"; |
| 167 | } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't') |
| 168 | ARMArchFeature = "+v4t"; |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 169 | } |
| 170 | |
Evan Cheng | f2c2616 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 171 | if (isThumb) { |
| 172 | if (ARMArchFeature.empty()) |
Evan Cheng | 1834f5d | 2011-07-07 19:05:12 +0000 | [diff] [blame] | 173 | ARMArchFeature = "+thumb-mode"; |
Evan Cheng | f2c2616 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 174 | else |
Evan Cheng | 1834f5d | 2011-07-07 19:05:12 +0000 | [diff] [blame] | 175 | ARMArchFeature += ",+thumb-mode"; |
Evan Cheng | f2c2616 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 176 | } |
| 177 | |
Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 178 | if (triple.isOSNaCl()) { |
| 179 | if (ARMArchFeature.empty()) |
| 180 | ARMArchFeature = "+nacl-trap"; |
| 181 | else |
| 182 | ARMArchFeature += ",+nacl-trap"; |
| 183 | } |
| 184 | |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 185 | return ARMArchFeature; |
| 186 | } |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 187 | |
| 188 | MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU, |
| 189 | StringRef FS) { |
Evan Cheng | 9f7ad31 | 2012-04-26 01:13:36 +0000 | [diff] [blame] | 190 | std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU); |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 191 | if (!FS.empty()) { |
| 192 | if (!ArchFS.empty()) |
| 193 | ArchFS = ArchFS + "," + FS.str(); |
| 194 | else |
| 195 | ArchFS = FS; |
| 196 | } |
| 197 | |
| 198 | MCSubtargetInfo *X = new MCSubtargetInfo(); |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 199 | InitARMMCSubtargetInfo(X, TT, CPU, ArchFS); |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 200 | return X; |
| 201 | } |
| 202 | |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 203 | static MCInstrInfo *createARMMCInstrInfo() { |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 204 | MCInstrInfo *X = new MCInstrInfo(); |
| 205 | InitARMMCInstrInfo(X); |
| 206 | return X; |
| 207 | } |
| 208 | |
Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 209 | static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) { |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 210 | MCRegisterInfo *X = new MCRegisterInfo(); |
Jim Grosbach | 6df9484 | 2012-12-19 23:38:53 +0000 | [diff] [blame] | 211 | InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC); |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 212 | return X; |
| 213 | } |
| 214 | |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 215 | static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) { |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 216 | Triple TheTriple(TT); |
| 217 | |
| 218 | if (TheTriple.isOSDarwin()) |
| 219 | return new ARMMCAsmInfoDarwin(); |
| 220 | |
| 221 | return new ARMELFMCAsmInfo(); |
| 222 | } |
| 223 | |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 224 | static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 225 | CodeModel::Model CM, |
| 226 | CodeGenOpt::Level OL) { |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 227 | MCCodeGenInfo *X = new MCCodeGenInfo(); |
Jim Grosbach | 4e0dbee | 2011-09-30 17:41:35 +0000 | [diff] [blame] | 228 | if (RM == Reloc::Default) { |
| 229 | Triple TheTriple(TT); |
| 230 | // Default relocation model on Darwin is PIC, not DynamicNoPIC. |
| 231 | RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC; |
| 232 | } |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 233 | X->InitMCCodeGenInfo(RM, CM, OL); |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 234 | return X; |
| 235 | } |
| 236 | |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 237 | // This is duplicated code. Refactor this. |
Evan Cheng | 3a79225 | 2011-07-26 00:42:34 +0000 | [diff] [blame] | 238 | static MCStreamer *createMCStreamer(const Target &T, StringRef TT, |
Evan Cheng | 5928e69 | 2011-07-25 23:24:55 +0000 | [diff] [blame] | 239 | MCContext &Ctx, MCAsmBackend &MAB, |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 240 | raw_ostream &OS, |
| 241 | MCCodeEmitter *Emitter, |
| 242 | bool RelaxAll, |
| 243 | bool NoExecStack) { |
| 244 | Triple TheTriple(TT); |
| 245 | |
| 246 | if (TheTriple.isOSDarwin()) |
Jim Grosbach | 11e8c0d | 2012-03-08 00:07:52 +0000 | [diff] [blame] | 247 | return createMachOStreamer(Ctx, MAB, OS, Emitter, false); |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 248 | |
| 249 | if (TheTriple.isOSWindows()) { |
| 250 | llvm_unreachable("ARM does not support Windows COFF format"); |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 251 | } |
| 252 | |
Tim Northover | 5cc3dc8 | 2012-12-07 16:50:23 +0000 | [diff] [blame] | 253 | return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack, |
| 254 | TheTriple.getArch() == Triple::thumb); |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 255 | } |
| 256 | |
Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 257 | static MCInstPrinter *createARMMCInstPrinter(const Target &T, |
| 258 | unsigned SyntaxVariant, |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 259 | const MCAsmInfo &MAI, |
Craig Topper | 54bfde7 | 2012-04-02 06:09:36 +0000 | [diff] [blame] | 260 | const MCInstrInfo &MII, |
Jim Grosbach | fd93a59 | 2012-03-05 19:33:20 +0000 | [diff] [blame] | 261 | const MCRegisterInfo &MRI, |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 262 | const MCSubtargetInfo &STI) { |
Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 263 | if (SyntaxVariant == 0) |
Craig Topper | 54bfde7 | 2012-04-02 06:09:36 +0000 | [diff] [blame] | 264 | return new ARMInstPrinter(MAI, MII, MRI, STI); |
Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 265 | return 0; |
| 266 | } |
| 267 | |
Quentin Colombet | f482805 | 2013-05-24 22:51:52 +0000 | [diff] [blame] | 268 | static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT, |
| 269 | MCContext &Ctx) { |
Ahmed Bougacha | ad1084d | 2013-05-24 00:39:57 +0000 | [diff] [blame] | 270 | Triple TheTriple(TT); |
| 271 | if (TheTriple.isEnvironmentMachO()) |
| 272 | return createARMMachORelocationInfo(Ctx); |
| 273 | // Default to the stock relocation info. |
Quentin Colombet | f482805 | 2013-05-24 22:51:52 +0000 | [diff] [blame] | 274 | return llvm::createMCRelocationInfo(TT, Ctx); |
Ahmed Bougacha | ad1084d | 2013-05-24 00:39:57 +0000 | [diff] [blame] | 275 | } |
| 276 | |
Benjamin Kramer | c22d50e | 2011-08-08 18:56:44 +0000 | [diff] [blame] | 277 | namespace { |
| 278 | |
| 279 | class ARMMCInstrAnalysis : public MCInstrAnalysis { |
| 280 | public: |
| 281 | ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {} |
Benjamin Kramer | c22d50e | 2011-08-08 18:56:44 +0000 | [diff] [blame] | 282 | |
| 283 | virtual bool isUnconditionalBranch(const MCInst &Inst) const { |
| 284 | // BCCs with the "always" predicate are unconditional branches. |
| 285 | if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL) |
| 286 | return true; |
| 287 | return MCInstrAnalysis::isUnconditionalBranch(Inst); |
| 288 | } |
| 289 | |
| 290 | virtual bool isConditionalBranch(const MCInst &Inst) const { |
| 291 | // BCCs with the "always" predicate are unconditional branches. |
| 292 | if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL) |
| 293 | return false; |
| 294 | return MCInstrAnalysis::isConditionalBranch(Inst); |
| 295 | } |
| 296 | |
Ahmed Bougacha | aa79068 | 2013-05-24 01:07:04 +0000 | [diff] [blame] | 297 | bool evaluateBranch(const MCInst &Inst, uint64_t Addr, |
| 298 | uint64_t Size, uint64_t &Target) const { |
Benjamin Kramer | c22d50e | 2011-08-08 18:56:44 +0000 | [diff] [blame] | 299 | // We only handle PCRel branches for now. |
| 300 | if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL) |
Ahmed Bougacha | aa79068 | 2013-05-24 01:07:04 +0000 | [diff] [blame] | 301 | return false; |
Benjamin Kramer | c22d50e | 2011-08-08 18:56:44 +0000 | [diff] [blame] | 302 | |
| 303 | int64_t Imm = Inst.getOperand(0).getImm(); |
| 304 | // FIXME: This is not right for thumb. |
Ahmed Bougacha | aa79068 | 2013-05-24 01:07:04 +0000 | [diff] [blame] | 305 | Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes. |
| 306 | return true; |
Benjamin Kramer | c22d50e | 2011-08-08 18:56:44 +0000 | [diff] [blame] | 307 | } |
| 308 | }; |
| 309 | |
| 310 | } |
| 311 | |
| 312 | static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) { |
| 313 | return new ARMMCInstrAnalysis(Info); |
| 314 | } |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 315 | |
Evan Cheng | 8c886a4 | 2011-07-22 21:58:54 +0000 | [diff] [blame] | 316 | // Force static initialization. |
| 317 | extern "C" void LLVMInitializeARMTargetMC() { |
| 318 | // Register the MC asm info. |
| 319 | RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo); |
| 320 | RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo); |
| 321 | |
| 322 | // Register the MC codegen info. |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 323 | TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo); |
| 324 | TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo); |
Evan Cheng | 8c886a4 | 2011-07-22 21:58:54 +0000 | [diff] [blame] | 325 | |
| 326 | // Register the MC instruction info. |
| 327 | TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo); |
| 328 | TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo); |
| 329 | |
| 330 | // Register the MC register info. |
| 331 | TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo); |
| 332 | TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo); |
| 333 | |
| 334 | // Register the MC subtarget info. |
| 335 | TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget, |
| 336 | ARM_MC::createARMMCSubtargetInfo); |
| 337 | TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget, |
| 338 | ARM_MC::createARMMCSubtargetInfo); |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 339 | |
Evan Cheng | 4d6c9d7 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 340 | // Register the MC instruction analyzer. |
| 341 | TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget, |
| 342 | createARMMCInstrAnalysis); |
| 343 | TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget, |
| 344 | createARMMCInstrAnalysis); |
| 345 | |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 346 | // Register the MC Code Emitter |
Evan Cheng | 3a79225 | 2011-07-26 00:42:34 +0000 | [diff] [blame] | 347 | TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter); |
| 348 | TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter); |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 349 | |
| 350 | // Register the asm backend. |
Evan Cheng | 5928e69 | 2011-07-25 23:24:55 +0000 | [diff] [blame] | 351 | TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend); |
| 352 | TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend); |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 353 | |
| 354 | // Register the object streamer. |
Evan Cheng | 3a79225 | 2011-07-26 00:42:34 +0000 | [diff] [blame] | 355 | TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer); |
| 356 | TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer); |
Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 357 | |
Rafael Espindola | a17151a | 2013-10-08 13:08:17 +0000 | [diff] [blame] | 358 | // Register the asm streamer. |
| 359 | TargetRegistry::RegisterAsmStreamer(TheARMTarget, createMCAsmStreamer); |
| 360 | TargetRegistry::RegisterAsmStreamer(TheThumbTarget, createMCAsmStreamer); |
| 361 | |
Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 362 | // Register the MCInstPrinter. |
| 363 | TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter); |
| 364 | TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter); |
Ahmed Bougacha | ad1084d | 2013-05-24 00:39:57 +0000 | [diff] [blame] | 365 | |
| 366 | // Register the MC relocation info. |
| 367 | TargetRegistry::RegisterMCRelocationInfo(TheARMTarget, |
Quentin Colombet | f482805 | 2013-05-24 22:51:52 +0000 | [diff] [blame] | 368 | createARMMCRelocationInfo); |
Ahmed Bougacha | ad1084d | 2013-05-24 00:39:57 +0000 | [diff] [blame] | 369 | TargetRegistry::RegisterMCRelocationInfo(TheThumbTarget, |
Quentin Colombet | f482805 | 2013-05-24 22:51:52 +0000 | [diff] [blame] | 370 | createARMMCRelocationInfo); |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 371 | } |