blob: 542ed161bccfe285e64f9c0b822ae16034bffa4f [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000012 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000013}
14
Marek Olsak5df00d62014-12-07 12:18:57 +000015class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000016 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000017 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000018
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<9> SI3 = {0, si{7-0}};
20 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000021}
22
Marek Olsak5df00d62014-12-07 12:18:57 +000023class vop1 <bits<8> si, bits<8> vi = si> : vop {
24 field bits<8> SI = si;
25 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000026
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<9> SI3 = {1, 1, si{6-0}};
28 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000029}
30
Marek Olsak5df00d62014-12-07 12:18:57 +000031class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000032 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000033 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000034
Marek Olsak5df00d62014-12-07 12:18:57 +000035 field bits<9> SI3 = {1, 0, 0, si{5-0}};
36 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000037}
38
Marek Olsak5df00d62014-12-07 12:18:57 +000039class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
40 let SI3 = si;
41 let VI3 = vi;
42}
43
44class sop1 <bits<8> si, bits<8> vi = si> {
45 field bits<8> SI = si;
46 field bits<8> VI = vi;
47}
48
49class sop2 <bits<7> si, bits<7> vi = si> {
50 field bits<7> SI = si;
51 field bits<7> VI = vi;
52}
53
54class sopk <bits<5> si, bits<5> vi = si> {
55 field bits<5> SI = si;
56 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000057}
58
Tom Stellardc721a232014-05-16 20:56:47 +000059// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000060// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000061def SISubtarget {
62 int NONE = -1;
63 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000064 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000065}
66
Tom Stellard75aadc22012-12-11 21:25:42 +000067//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000068// SI DAG Nodes
69//===----------------------------------------------------------------------===//
70
Tom Stellard9fa17912013-08-14 23:24:45 +000071def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000072 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000073 [SDNPMayLoad, SDNPMemOperand]
74>;
75
Tom Stellardafcf12f2013-09-12 02:55:14 +000076def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
77 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000078 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000079 SDTCisVT<1, iAny>, // vdata(VGPR)
80 SDTCisVT<2, i32>, // num_channels(imm)
81 SDTCisVT<3, i32>, // vaddr(VGPR)
82 SDTCisVT<4, i32>, // soffset(SGPR)
83 SDTCisVT<5, i32>, // inst_offset(imm)
84 SDTCisVT<6, i32>, // dfmt(imm)
85 SDTCisVT<7, i32>, // nfmt(imm)
86 SDTCisVT<8, i32>, // offen(imm)
87 SDTCisVT<9, i32>, // idxen(imm)
88 SDTCisVT<10, i32>, // glc(imm)
89 SDTCisVT<11, i32>, // slc(imm)
90 SDTCisVT<12, i32> // tfe(imm)
91 ]>,
92 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
93>;
94
Tom Stellard9fa17912013-08-14 23:24:45 +000095def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +000096 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +000097 SDTCisVT<3, i32>]>
98>;
99
100class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000101 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000102 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000103>;
104
105def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
106def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
107def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
108def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
109
Tom Stellard067c8152014-07-21 14:01:14 +0000110def SIconstdata_ptr : SDNode<
111 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
112>;
113
Tom Stellard26075d52013-02-07 19:39:38 +0000114// Transformation function, extract the lower 32bit of a 64bit immediate
115def LO32 : SDNodeXForm<imm, [{
116 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
117}]>;
118
Tom Stellardab8a8c82013-07-12 18:15:02 +0000119def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000120 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
121 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000122}]>;
123
Tom Stellard26075d52013-02-07 19:39:38 +0000124// Transformation function, extract the upper 32bit of a 64bit immediate
125def HI32 : SDNodeXForm<imm, [{
126 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
127}]>;
128
Tom Stellardab8a8c82013-07-12 18:15:02 +0000129def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000130 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
131 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000132}]>;
133
Tom Stellard044e4182014-02-06 18:36:34 +0000134def IMM8bitDWORD : PatLeaf <(imm),
135 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000136>;
137
Tom Stellard044e4182014-02-06 18:36:34 +0000138def as_dword_i32imm : SDNodeXForm<imm, [{
139 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
140}]>;
141
Tom Stellardafcf12f2013-09-12 02:55:14 +0000142def as_i1imm : SDNodeXForm<imm, [{
143 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
144}]>;
145
146def as_i8imm : SDNodeXForm<imm, [{
147 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
148}]>;
149
Tom Stellard07a10a32013-06-03 17:39:43 +0000150def as_i16imm : SDNodeXForm<imm, [{
151 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
152}]>;
153
Tom Stellard044e4182014-02-06 18:36:34 +0000154def as_i32imm: SDNodeXForm<imm, [{
155 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
156}]>;
157
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000158def as_i64imm: SDNodeXForm<imm, [{
159 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i64);
160}]>;
161
Tom Stellardfb77f002015-01-13 22:59:41 +0000162// Copied from the AArch64 backend:
163def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
164return CurDAG->getTargetConstant(
165 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i32);
166}]>;
167
168// Copied from the AArch64 backend:
169def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
170return CurDAG->getTargetConstant(
171 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i64);
172}]>;
173
Matt Arsenault99ed7892014-03-19 22:19:49 +0000174def IMM8bit : PatLeaf <(imm),
175 [{return isUInt<8>(N->getZExtValue());}]
176>;
177
Tom Stellard07a10a32013-06-03 17:39:43 +0000178def IMM12bit : PatLeaf <(imm),
179 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000180>;
181
Matt Arsenault99ed7892014-03-19 22:19:49 +0000182def IMM16bit : PatLeaf <(imm),
183 [{return isUInt<16>(N->getZExtValue());}]
184>;
185
Marek Olsak58f61a82014-12-07 17:17:38 +0000186def IMM20bit : PatLeaf <(imm),
187 [{return isUInt<20>(N->getZExtValue());}]
188>;
189
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000190def IMM32bit : PatLeaf <(imm),
191 [{return isUInt<32>(N->getZExtValue());}]
192>;
193
Tom Stellarde2367942014-02-06 18:36:41 +0000194def mubuf_vaddr_offset : PatFrag<
195 (ops node:$ptr, node:$offset, node:$imm_offset),
196 (add (add node:$ptr, node:$offset), node:$imm_offset)
197>;
198
Christian Konigf82901a2013-02-26 17:52:23 +0000199class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000200 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000201}]>;
202
Matt Arsenault303011a2014-12-17 21:04:08 +0000203class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
204 return isInlineImmediate(N);
205}]>;
206
Tom Stellarddf94dc32013-08-14 23:24:24 +0000207class SGPRImm <dag frag> : PatLeaf<frag, [{
208 if (TM.getSubtarget<AMDGPUSubtarget>().getGeneration() <
209 AMDGPUSubtarget::SOUTHERN_ISLANDS) {
210 return false;
211 }
212 const SIRegisterInfo *SIRI =
Eric Christopherd9134482014-08-04 21:25:23 +0000213 static_cast<const SIRegisterInfo*>(TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000214 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
215 U != E; ++U) {
216 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
217 return true;
218 }
219 }
220 return false;
221}]>;
222
Tom Stellard01825af2014-07-21 14:01:08 +0000223//===----------------------------------------------------------------------===//
224// Custom Operands
225//===----------------------------------------------------------------------===//
226
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000227def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000228 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000229}
230
Tom Stellard01825af2014-07-21 14:01:08 +0000231def sopp_brtarget : Operand<OtherVT> {
232 let EncoderMethod = "getSOPPBrEncoding";
233 let OperandType = "OPERAND_PCREL";
234}
235
Tom Stellardb4a313a2014-08-01 00:32:39 +0000236include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000237include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000238
Tom Stellard229d5e62014-08-05 14:48:12 +0000239let OperandType = "OPERAND_IMMEDIATE" in {
240
241def offen : Operand<i1> {
242 let PrintMethod = "printOffen";
243}
244def idxen : Operand<i1> {
245 let PrintMethod = "printIdxen";
246}
247def addr64 : Operand<i1> {
248 let PrintMethod = "printAddr64";
249}
250def mbuf_offset : Operand<i16> {
251 let PrintMethod = "printMBUFOffset";
252}
Matt Arsenault61cc9082014-10-10 22:16:07 +0000253def ds_offset : Operand<i16> {
254 let PrintMethod = "printDSOffset";
255}
256def ds_offset0 : Operand<i8> {
257 let PrintMethod = "printDSOffset0";
258}
259def ds_offset1 : Operand<i8> {
260 let PrintMethod = "printDSOffset1";
261}
Tom Stellard229d5e62014-08-05 14:48:12 +0000262def glc : Operand <i1> {
263 let PrintMethod = "printGLC";
264}
265def slc : Operand <i1> {
266 let PrintMethod = "printSLC";
267}
268def tfe : Operand <i1> {
269 let PrintMethod = "printTFE";
270}
271
Matt Arsenault97069782014-09-30 19:49:48 +0000272def omod : Operand <i32> {
273 let PrintMethod = "printOModSI";
274}
275
276def ClampMod : Operand <i1> {
277 let PrintMethod = "printClampSI";
278}
279
Tom Stellard229d5e62014-08-05 14:48:12 +0000280} // End OperandType = "OPERAND_IMMEDIATE"
281
Christian Konig72d5d5c2013-02-21 15:16:44 +0000282//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000283// Complex patterns
284//===----------------------------------------------------------------------===//
285
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000286def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000287def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000288
Tom Stellardb02094e2014-07-21 15:45:01 +0000289def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000290def MUBUFAddr64 : ComplexPattern<i64, 3, "SelectMUBUFAddr64">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000291def MUBUFAddr64Atomic : ComplexPattern<i64, 4, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000292def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000293def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000294def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000295
Tom Stellardb4a313a2014-08-01 00:32:39 +0000296def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000297def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000298def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000299def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
300
Tom Stellardb02c2682014-06-24 23:33:07 +0000301//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000302// SI assembler operands
303//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000304
Christian Konigeabf8332013-02-21 15:16:49 +0000305def SIOperand {
306 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000307 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000308 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000309}
310
Tom Stellardb4a313a2014-08-01 00:32:39 +0000311def SRCMODS {
312 int NONE = 0;
313}
314
315def DSTCLAMP {
316 int NONE = 0;
317}
318
319def DSTOMOD {
320 int NONE = 0;
321}
Tom Stellard75aadc22012-12-11 21:25:42 +0000322
Christian Konig72d5d5c2013-02-21 15:16:44 +0000323//===----------------------------------------------------------------------===//
324//
325// SI Instruction multiclass helpers.
326//
327// Instructions with _32 take 32-bit operands.
328// Instructions with _64 take 64-bit operands.
329//
330// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
331// encoding is the standard encoding, but instruction that make use of
332// any of the instruction modifiers must use the 64-bit encoding.
333//
334// Instructions with _e32 use the 32-bit encoding.
335// Instructions with _e64 use the 64-bit encoding.
336//
337//===----------------------------------------------------------------------===//
338
Tom Stellardc470c962014-10-01 14:44:42 +0000339class SIMCInstr <string pseudo, int subtarget> {
340 string PseudoInstr = pseudo;
341 int Subtarget = subtarget;
342}
343
Christian Konig72d5d5c2013-02-21 15:16:44 +0000344//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000345// EXP classes
346//===----------------------------------------------------------------------===//
347
348class EXPCommon : InstSI<
349 (outs),
350 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000351 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000352 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000353 [] > {
354
355 let EXP_CNT = 1;
356 let Uses = [EXEC];
357}
358
359multiclass EXP_m {
360
361 let isPseudo = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000362 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000363 }
364
Tom Stellard326d6ec2014-11-05 14:50:53 +0000365 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000366
367 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000368}
369
370//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000371// Scalar classes
372//===----------------------------------------------------------------------===//
373
Marek Olsak5df00d62014-12-07 12:18:57 +0000374class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
375 SOP1 <outs, ins, "", pattern>,
376 SIMCInstr<opName, SISubtarget.NONE> {
377 let isPseudo = 1;
378}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000379
Marek Olsak5df00d62014-12-07 12:18:57 +0000380class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm,
381 list<dag> pattern> :
382 SOP1 <outs, ins, asm, pattern>,
383 SOP1e <op.SI>,
384 SIMCInstr<opName, SISubtarget.SI>;
385
386class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm,
387 list<dag> pattern> :
388 SOP1 <outs, ins, asm, pattern>,
389 SOP1e <op.VI>,
390 SIMCInstr<opName, SISubtarget.VI>;
391
392multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> {
393 def "" : SOP1_Pseudo <opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
394 pattern>;
395
396 def _si : SOP1_Real_si <op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
397 opName#" $dst, $src0", pattern>;
398
399 def _vi : SOP1_Real_vi <op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
400 opName#" $dst, $src0", pattern>;
401}
402
403multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> {
404 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
405 pattern>;
406
407 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
408 opName#" $dst, $src0", pattern>;
409
410 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
411 opName#" $dst, $src0", pattern>;
412}
413
414// no input, 64-bit output.
415multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
416 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
417
418 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
419 opName#" $dst", pattern> {
420 let SSRC0 = 0;
421 }
422
423 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
424 opName#" $dst", pattern> {
425 let SSRC0 = 0;
426 }
427}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000428
Matt Arsenault8333e432014-06-10 19:18:24 +0000429// 64-bit input, 32-bit output.
Marek Olsak5df00d62014-12-07 12:18:57 +0000430multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> {
431 def "" : SOP1_Pseudo <opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
432 pattern>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000433
Marek Olsak5df00d62014-12-07 12:18:57 +0000434 def _si : SOP1_Real_si <op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
435 opName#" $dst, $src0", pattern>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000436
Marek Olsak5df00d62014-12-07 12:18:57 +0000437 def _vi : SOP1_Real_vi <op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
438 opName#" $dst, $src0", pattern>;
439}
Matt Arsenault1a179e82014-11-13 20:23:36 +0000440
Marek Olsak5df00d62014-12-07 12:18:57 +0000441class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
442 SOP2<outs, ins, "", pattern>,
443 SIMCInstr<opName, SISubtarget.NONE> {
444 let isPseudo = 1;
445 let Size = 4;
446}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000447
Marek Olsak5df00d62014-12-07 12:18:57 +0000448class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm,
449 list<dag> pattern> :
450 SOP2<outs, ins, asm, pattern>,
451 SOP2e<op.SI>,
452 SIMCInstr<opName, SISubtarget.SI>;
Matt Arsenault94812212014-11-14 18:18:16 +0000453
Marek Olsak5df00d62014-12-07 12:18:57 +0000454class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm,
455 list<dag> pattern> :
456 SOP2<outs, ins, asm, pattern>,
457 SOP2e<op.VI>,
458 SIMCInstr<opName, SISubtarget.VI>;
459
460multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
461 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
462 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
463
464 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
465 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
466 opName#" $dst, $src0, $src1 [$scc]", pattern>;
467
468 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
469 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
470 opName#" $dst, $src0, $src1 [$scc]", pattern>;
471}
472
473multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> {
474 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
475 (ins SSrc_32:$src0, SSrc_32:$src1), pattern>;
476
477 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
478 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
479
480 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
481 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
482}
483
484multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> {
485 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
486 (ins SSrc_64:$src0, SSrc_64:$src1), pattern>;
487
488 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
489 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1", pattern>;
490
491 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
492 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1", pattern>;
493}
494
495multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> {
496 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
497 (ins SSrc_64:$src0, SSrc_32:$src1), pattern>;
498
499 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
500 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
501
502 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
503 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
504}
Tom Stellard82166022013-11-13 23:36:37 +0000505
Christian Konig72d5d5c2013-02-21 15:16:44 +0000506
Tom Stellardb6550522015-01-12 19:33:18 +0000507class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000508 string opName, PatLeaf cond> : SOPC <
509 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
510 opName#" $dst, $src0, $src1", []>;
511
512class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
513 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
514
515class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
516 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000517
Marek Olsak5df00d62014-12-07 12:18:57 +0000518class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
519 SOPK <outs, ins, "", pattern>,
520 SIMCInstr<opName, SISubtarget.NONE> {
521 let isPseudo = 1;
522}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000523
Marek Olsak5df00d62014-12-07 12:18:57 +0000524class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm,
525 list<dag> pattern> :
526 SOPK <outs, ins, asm, pattern>,
527 SOPKe <op.SI>,
528 SIMCInstr<opName, SISubtarget.SI>;
529
530class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm,
531 list<dag> pattern> :
532 SOPK <outs, ins, asm, pattern>,
533 SOPKe <op.VI>,
534 SIMCInstr<opName, SISubtarget.VI>;
535
536multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
537 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
538 pattern>;
539
540 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
541 opName#" $dst, $src0", pattern>;
542
543 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
544 opName#" $dst, $src0", pattern>;
545}
546
547multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
548 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
549 (ins SReg_32:$src0, u16imm:$src1), pattern>;
550
551 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
552 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0", pattern>;
553
554 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
555 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0", pattern>;
556}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000557
Tom Stellardc470c962014-10-01 14:44:42 +0000558//===----------------------------------------------------------------------===//
559// SMRD classes
560//===----------------------------------------------------------------------===//
561
562class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
563 SMRD <outs, ins, "", pattern>,
564 SIMCInstr<opName, SISubtarget.NONE> {
565 let isPseudo = 1;
566}
567
568class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
569 string asm> :
570 SMRD <outs, ins, asm, []>,
571 SMRDe <op, imm>,
572 SIMCInstr<opName, SISubtarget.SI>;
573
Marek Olsak5df00d62014-12-07 12:18:57 +0000574class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
575 string asm> :
576 SMRD <outs, ins, asm, []>,
577 SMEMe_vi <op, imm>,
578 SIMCInstr<opName, SISubtarget.VI>;
579
Tom Stellardc470c962014-10-01 14:44:42 +0000580multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
581 string asm, list<dag> pattern> {
582
583 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
584
585 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
586
Marek Olsak5df00d62014-12-07 12:18:57 +0000587 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
Tom Stellardc470c962014-10-01 14:44:42 +0000588}
589
590multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000591 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000592 defm _IMM : SMRD_m <
593 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000594 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000595 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000596 >;
597
Tom Stellardc470c962014-10-01 14:44:42 +0000598 defm _SGPR : SMRD_m <
599 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000600 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000601 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000602 >;
603}
604
605//===----------------------------------------------------------------------===//
606// Vector ALU classes
607//===----------------------------------------------------------------------===//
608
Tom Stellardb4a313a2014-08-01 00:32:39 +0000609// This must always be right before the operand being input modified.
610def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
611 let PrintMethod = "printOperandAndMods";
612}
613def InputModsNoDefault : Operand <i32> {
614 let PrintMethod = "printOperandAndMods";
615}
616
617class getNumSrcArgs<ValueType Src1, ValueType Src2> {
618 int ret =
619 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
620 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
621 3)); // VOP3
622}
623
624// Returns the register class to use for the destination of VOP[123C]
625// instructions for the given VT.
626class getVALUDstForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000627 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000628 !if(!eq(VT.Size, 64), VReg_64,
629 SReg_64)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000630}
631
632// Returns the register class to use for source 0 of VOP[12C]
633// instructions for the given VT.
634class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000635 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000636}
637
638// Returns the register class to use for source 1 of VOP[12C] for the
639// given VT.
640class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000641 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000642}
643
644// Returns the register classes for the source arguments of a VOP[12C]
645// instruction for the given SrcVTs.
646class getInRC32 <list<ValueType> SrcVT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000647 list<DAGOperand> ret = [
Tom Stellardb4a313a2014-08-01 00:32:39 +0000648 getVOPSrc0ForVT<SrcVT[0]>.ret,
649 getVOPSrc1ForVT<SrcVT[1]>.ret
650 ];
651}
652
653// Returns the register class to use for sources of VOP3 instructions for the
654// given VT.
655class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000656 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000657}
658
659// Returns the register classes for the source arguments of a VOP3
660// instruction for the given SrcVTs.
661class getInRC64 <list<ValueType> SrcVT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000662 list<DAGOperand> ret = [
Tom Stellardb4a313a2014-08-01 00:32:39 +0000663 getVOP3SrcForVT<SrcVT[0]>.ret,
664 getVOP3SrcForVT<SrcVT[1]>.ret,
665 getVOP3SrcForVT<SrcVT[2]>.ret
666 ];
667}
668
669// Returns 1 if the source arguments have modifiers, 0 if they do not.
670class hasModifiers<ValueType SrcVT> {
671 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
672 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
673}
674
675// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000676class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000677 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
678 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
679 (ins)));
680}
681
682// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000683class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
684 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000685 bit HasModifiers> {
686
687 dag ret =
688 !if (!eq(NumSrcArgs, 1),
689 !if (!eq(HasModifiers, 1),
690 // VOP1 with modifiers
691 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000692 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000693 /* else */,
694 // VOP1 without modifiers
695 (ins Src0RC:$src0)
696 /* endif */ ),
697 !if (!eq(NumSrcArgs, 2),
698 !if (!eq(HasModifiers, 1),
699 // VOP 2 with modifiers
700 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
701 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000702 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000703 /* else */,
704 // VOP2 without modifiers
705 (ins Src0RC:$src0, Src1RC:$src1)
706 /* endif */ )
707 /* NumSrcArgs == 3 */,
708 !if (!eq(HasModifiers, 1),
709 // VOP3 with modifiers
710 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
711 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
712 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000713 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000714 /* else */,
715 // VOP3 without modifiers
716 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
717 /* endif */ )));
718}
719
720// Returns the assembly string for the inputs and outputs of a VOP[12C]
721// instruction. This does not add the _e32 suffix, so it can be reused
722// by getAsm64.
723class getAsm32 <int NumSrcArgs> {
724 string src1 = ", $src1";
725 string src2 = ", $src2";
726 string ret = " $dst, $src0"#
727 !if(!eq(NumSrcArgs, 1), "", src1)#
728 !if(!eq(NumSrcArgs, 3), src2, "");
729}
730
731// Returns the assembly string for the inputs and outputs of a VOP3
732// instruction.
733class getAsm64 <int NumSrcArgs, bit HasModifiers> {
734 string src0 = "$src0_modifiers,";
Matt Arsenault97069782014-09-30 19:49:48 +0000735 string src1 = !if(!eq(NumSrcArgs, 1), "",
736 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
737 " $src1_modifiers,"));
738 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000739 string ret =
740 !if(!eq(HasModifiers, 0),
741 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000742 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000743}
744
745
746class VOPProfile <list<ValueType> _ArgVT> {
747
748 field list<ValueType> ArgVT = _ArgVT;
749
750 field ValueType DstVT = ArgVT[0];
751 field ValueType Src0VT = ArgVT[1];
752 field ValueType Src1VT = ArgVT[2];
753 field ValueType Src2VT = ArgVT[3];
754 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000755 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000756 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000757 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
758 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
759 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000760
761 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
762 field bit HasModifiers = hasModifiers<Src0VT>.ret;
763
764 field dag Outs = (outs DstRC:$dst);
765
766 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
767 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
768 HasModifiers>.ret;
769
Matt Arsenault9215b172014-08-03 05:27:14 +0000770 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000771 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
772}
773
774def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
775def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
776def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
777def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
778def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
779def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
780def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
781def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
782def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
783
784def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
785def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
786def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
787def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
788def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
789def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
790def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000791 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000792}
Matt Arsenault4831ce52015-01-06 23:00:37 +0000793
794def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
795 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
796 let Asm64 = " $dst, $src0_modifiers, $src1";
797}
798
799def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
800 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
801 let Asm64 = " $dst, $src0_modifiers, $src1";
802}
803
Tom Stellardb4a313a2014-08-01 00:32:39 +0000804def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
805def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
806
807def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
808def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
809def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
810def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
811
812
Christian Konigf741fbf2013-02-26 17:52:42 +0000813class VOP <string opName> {
814 string OpName = opName;
815}
816
Christian Konig3c145802013-03-27 09:12:59 +0000817class VOP2_REV <string revOp, bit isOrig> {
818 string RevOp = revOp;
819 bit IsOrig = isOrig;
820}
821
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000822class AtomicNoRet <string noRetOp, bit isRet> {
823 string NoRetOp = noRetOp;
824 bit IsRet = isRet;
825}
826
Tom Stellard94d2e992014-10-07 23:51:34 +0000827class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
828 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000829 VOP <opName>,
830 SIMCInstr <opName#"_e32", SISubtarget.NONE> {
Tom Stellard94d2e992014-10-07 23:51:34 +0000831 let isPseudo = 1;
832}
833
834multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
835 string opName> {
836 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
837
838 def _si : VOP1<op.SI, outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000839 SIMCInstr <opName#"_e32", SISubtarget.SI>;
840 def _vi : VOP1<op.VI, outs, ins, asm, []>,
841 SIMCInstr <opName#"_e32", SISubtarget.VI>;
842}
843
844class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
845 VOP2Common <outs, ins, "", pattern>,
846 VOP <opName>,
847 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
848 let isPseudo = 1;
849}
850
851multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
852 string opName, string revOpSI, string revOpVI> {
853 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
854 VOP2_REV<revOpSI#"_e32", !eq(revOpSI, opName)>;
855
856 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
857 VOP2_REV<revOpSI#"_e32_si", !eq(revOpSI, opName)>,
858 SIMCInstr <opName#"_e32", SISubtarget.SI>;
859 def _vi : VOP2 <op.VI, outs, ins, opName#asm, []>,
860 VOP2_REV<revOpVI#"_e32_vi", !eq(revOpVI, opName)>,
861 SIMCInstr <opName#"_e32", SISubtarget.VI>;
Tom Stellard94d2e992014-10-07 23:51:34 +0000862}
863
Tom Stellardb4a313a2014-08-01 00:32:39 +0000864class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
865
866 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
867 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
868 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ? ,0) ,0);
869 bits<2> omod = !if(HasModifiers, ?, 0);
870 bits<1> clamp = !if(HasModifiers, ?, 0);
871 bits<9> src1 = !if(HasSrc1, ?, 0);
872 bits<9> src2 = !if(HasSrc2, ?, 0);
873}
874
Tom Stellardbda32c92014-07-21 17:44:29 +0000875class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
876 VOP3Common <outs, ins, "", pattern>,
877 VOP <opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000878 SIMCInstr<opName#"_e64", SISubtarget.NONE> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000879 let isPseudo = 1;
880}
881
882class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000883 VOP3Common <outs, ins, asm, []>,
884 VOP3e <op>,
885 SIMCInstr<opName#"_e64", SISubtarget.SI>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000886
Marek Olsak5df00d62014-12-07 12:18:57 +0000887class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
888 VOP3Common <outs, ins, asm, []>,
889 VOP3e_vi <op>,
890 SIMCInstr <opName#"_e64", SISubtarget.VI>;
891
892// VI only instruction
893class VOP3_vi <bits<10> op, string opName, dag outs, dag ins, string asm,
894 list<dag> pattern, int NumSrcArgs, bit HasMods = 1> :
895 VOP3Common <outs, ins, asm, pattern>,
896 VOP <opName>,
897 VOP3e_vi <op>,
898 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
899 !if(!eq(NumSrcArgs, 2), 0, 1),
900 HasMods>;
901
902multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000903 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000904
Tom Stellardbda32c92014-07-21 17:44:29 +0000905 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000906
Tom Stellard845bb3c2014-10-07 23:51:41 +0000907 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000908 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
909 !if(!eq(NumSrcArgs, 2), 0, 1),
910 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000911 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
912 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
913 !if(!eq(NumSrcArgs, 2), 0, 1),
914 HasMods>;
915}
Tom Stellardc721a232014-05-16 20:56:47 +0000916
Marek Olsak5df00d62014-12-07 12:18:57 +0000917// VOP3_m without source modifiers
918multiclass VOP3_m_nosrcmod <vop op, dag outs, dag ins, string asm, list<dag> pattern,
919 string opName, int NumSrcArgs, bit HasMods = 1> {
920
921 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
922
923 let src0_modifiers = 0,
924 src1_modifiers = 0,
925 src2_modifiers = 0 in {
926 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
927 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
928 }
Tom Stellardc721a232014-05-16 20:56:47 +0000929}
930
Tom Stellard94d2e992014-10-07 23:51:34 +0000931multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000932 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000933
934 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
935
Tom Stellard94d2e992014-10-07 23:51:34 +0000936 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000937 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000938
939 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
940 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000941}
942
Tom Stellardbec5a242014-10-07 23:51:38 +0000943multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak5df00d62014-12-07 12:18:57 +0000944 list<dag> pattern, string opName, string revOpSI, string revOpVI,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000945 bit HasMods = 1, bit UseFullOp = 0> {
946
947 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000948 VOP2_REV<revOpSI#"_e64", !eq(revOpSI, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000949
Tom Stellardbec5a242014-10-07 23:51:38 +0000950 def _si : VOP3_Real_si <op.SI3,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000951 outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000952 VOP2_REV<revOpSI#"_e64_si", !eq(revOpSI, opName)>,
953 VOP3DisableFields<1, 0, HasMods>;
954
955 def _vi : VOP3_Real_vi <op.VI3,
956 outs, ins, asm, opName>,
957 VOP2_REV<revOpVI#"_e64_vi", !eq(revOpVI, opName)>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000958 VOP3DisableFields<1, 0, HasMods>;
959}
960
Tom Stellard845bb3c2014-10-07 23:51:41 +0000961multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000962 list<dag> pattern, string opName, string revOp,
963 bit HasMods = 1, bit UseFullOp = 0> {
964 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
965 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
966
967 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
968 // can write it into any SGPR. We currently don't use the carry out,
969 // so for now hardcode it to VCC as well.
970 let sdst = SIOperand.VCC, Defs = [VCC] in {
Tom Stellard845bb3c2014-10-07 23:51:41 +0000971 def _si : VOP3b <op.SI3, outs, ins, asm, pattern>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000972 VOP3DisableFields<1, 0, HasMods>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000973 SIMCInstr<opName#"_e64", SISubtarget.SI>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000974 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000975
976 // TODO: Do we need this VI variant here?
977 /*def _vi : VOP3b_vi <op.VI3, outs, ins, asm, pattern>,
978 VOP3DisableFields<1, 0, HasMods>,
979 SIMCInstr<opName#"_e64", SISubtarget.VI>,
980 VOP2_REV<revOp#"_e64_vi", !eq(revOp, opName)>;*/
Tom Stellardb4a313a2014-08-01 00:32:39 +0000981 } // End sdst = SIOperand.VCC, Defs = [VCC]
982}
983
Tom Stellard0aec5872014-10-07 23:51:39 +0000984multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000985 list<dag> pattern, string opName,
986 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000987
988 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
989
Tom Stellard0aec5872014-10-07 23:51:39 +0000990 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000991 VOP3DisableFields<1, 0, HasMods> {
992 let Defs = !if(defExec, [EXEC], []);
993 }
994
995 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
996 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +0000997 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +0000998 }
999}
1000
Tom Stellard94d2e992014-10-07 23:51:34 +00001001multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001002 dag ins32, string asm32, list<dag> pat32,
1003 dag ins64, string asm64, list<dag> pat64,
1004 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001005
Marek Olsak5df00d62014-12-07 12:18:57 +00001006 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001007
1008 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001009}
1010
Tom Stellard94d2e992014-10-07 23:51:34 +00001011multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001012 SDPatternOperator node = null_frag> : VOP1_Helper <
1013 op, opName, P.Outs,
1014 P.Ins32, P.Asm32, [],
1015 P.Ins64, P.Asm64,
1016 !if(P.HasModifiers,
1017 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001018 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001019 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1020 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001021>;
Christian Konigf5754a02013-02-21 15:17:09 +00001022
Marek Olsak5df00d62014-12-07 12:18:57 +00001023multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1024 SDPatternOperator node = null_frag> {
1025
1026 def _e32 : VOP1 <op.SI, P.Outs, P.Ins32, opName#P.Asm32, []>,
1027 VOP <opName>;
1028
1029 def _e64 : VOP3Common <P.Outs, P.Ins64, opName#P.Asm64,
1030 !if(P.HasModifiers,
1031 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1032 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
1033 [(set P.DstVT:$dst, (node P.Src0VT:$src0))])>,
1034 VOP <opName>,
1035 VOP3e <op.SI3>,
1036 VOP3DisableFields<0, 0, P.HasModifiers>;
1037}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001038
Tom Stellardbec5a242014-10-07 23:51:38 +00001039multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001040 dag ins32, string asm32, list<dag> pat32,
1041 dag ins64, string asm64, list<dag> pat64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001042 string revOpSI, string revOpVI, bit HasMods> {
1043 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOpSI, revOpVI>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001044
Tom Stellardbec5a242014-10-07 23:51:38 +00001045 defm _e64 : VOP3_2_m <op,
Marek Olsak5df00d62014-12-07 12:18:57 +00001046 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOpSI, revOpVI, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001047 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001048}
1049
Tom Stellardbec5a242014-10-07 23:51:38 +00001050multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001051 SDPatternOperator node = null_frag,
Marek Olsak5df00d62014-12-07 12:18:57 +00001052 string revOpSI = opName, string revOpVI = revOpSI> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001053 op, opName, P.Outs,
1054 P.Ins32, P.Asm32, [],
1055 P.Ins64, P.Asm64,
1056 !if(P.HasModifiers,
1057 [(set P.DstVT:$dst,
1058 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001059 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001060 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1061 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak5df00d62014-12-07 12:18:57 +00001062 revOpSI, revOpVI, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001063>;
1064
Tom Stellard845bb3c2014-10-07 23:51:41 +00001065multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001066 dag ins32, string asm32, list<dag> pat32,
1067 dag ins64, string asm64, list<dag> pat64,
1068 string revOp, bit HasMods> {
1069
Marek Olsak5df00d62014-12-07 12:18:57 +00001070 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001071
Tom Stellard845bb3c2014-10-07 23:51:41 +00001072 defm _e64 : VOP3b_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001073 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
1074 >;
1075}
1076
Tom Stellard845bb3c2014-10-07 23:51:41 +00001077multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001078 SDPatternOperator node = null_frag,
1079 string revOp = opName> : VOP2b_Helper <
1080 op, opName, P.Outs,
1081 P.Ins32, P.Asm32, [],
1082 P.Ins64, P.Asm64,
1083 !if(P.HasModifiers,
1084 [(set P.DstVT:$dst,
1085 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001086 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001087 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1088 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1089 revOp, P.HasModifiers
1090>;
1091
Marek Olsak5df00d62014-12-07 12:18:57 +00001092class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1093 VOPCCommon <ins, "", pattern>,
1094 VOP <opName>,
1095 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
1096 let isPseudo = 1;
1097}
1098
1099multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
1100 string opName, bit DefExec> {
1101 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1102
1103 def _si : VOPC<op.SI, ins, asm, []>,
1104 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1105 let Defs = !if(DefExec, [EXEC], []);
1106 }
1107
1108 def _vi : VOPC<op.VI, ins, asm, []>,
1109 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1110 let Defs = !if(DefExec, [EXEC], []);
1111 }
1112}
1113
Tom Stellard0aec5872014-10-07 23:51:39 +00001114multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001115 dag ins32, string asm32, list<dag> pat32,
1116 dag out64, dag ins64, string asm64, list<dag> pat64,
1117 bit HasMods, bit DefExec> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001118 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001119
Marek Olsak5df00d62014-12-07 12:18:57 +00001120 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1121 opName, HasMods, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001122}
1123
Tom Stellard0aec5872014-10-07 23:51:39 +00001124multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001125 VOPProfile P, PatLeaf cond = COND_NULL,
1126 bit DefExec = 0> : VOPC_Helper <
1127 op, opName,
1128 P.Ins32, P.Asm32, [],
1129 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1130 !if(P.HasModifiers,
1131 [(set i1:$dst,
1132 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001133 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001134 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1135 cond))],
1136 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
1137 P.HasModifiers, DefExec
1138>;
1139
Matt Arsenault4831ce52015-01-06 23:00:37 +00001140multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
1141 bit DefExec = 0> : VOPC_Helper <
1142 op, opName,
1143 P.Ins32, P.Asm32, [],
1144 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1145 !if(P.HasModifiers,
1146 [(set i1:$dst,
1147 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1148 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
1149 P.HasModifiers, DefExec
1150>;
1151
1152
Tom Stellard0aec5872014-10-07 23:51:39 +00001153multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001154 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
1155
Tom Stellard0aec5872014-10-07 23:51:39 +00001156multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001157 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
1158
Tom Stellard0aec5872014-10-07 23:51:39 +00001159multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001160 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
1161
Tom Stellard0aec5872014-10-07 23:51:39 +00001162multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001163 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +00001164
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001165
Tom Stellard0aec5872014-10-07 23:51:39 +00001166multiclass VOPCX <vopc op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001167 PatLeaf cond = COND_NULL>
1168 : VOPCInst <op, opName, P, cond, 1>;
1169
Tom Stellard0aec5872014-10-07 23:51:39 +00001170multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001171 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
1172
Tom Stellard0aec5872014-10-07 23:51:39 +00001173multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001174 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
1175
Tom Stellard0aec5872014-10-07 23:51:39 +00001176multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001177 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
1178
Tom Stellard0aec5872014-10-07 23:51:39 +00001179multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001180 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
1181
Tom Stellard845bb3c2014-10-07 23:51:41 +00001182multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001183 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
1184 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
1185>;
1186
Matt Arsenault4831ce52015-01-06 23:00:37 +00001187multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1188 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1189
1190multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1191 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1192
1193multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1194 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1195
1196multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1197 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1198
Tom Stellard845bb3c2014-10-07 23:51:41 +00001199multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001200 SDPatternOperator node = null_frag> : VOP3_Helper <
1201 op, opName, P.Outs, P.Ins64, P.Asm64,
1202 !if(!eq(P.NumSrcArgs, 3),
1203 !if(P.HasModifiers,
1204 [(set P.DstVT:$dst,
1205 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001206 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001207 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1208 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1209 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1210 P.Src2VT:$src2))]),
1211 !if(!eq(P.NumSrcArgs, 2),
1212 !if(P.HasModifiers,
1213 [(set P.DstVT:$dst,
1214 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001215 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001216 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1217 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1218 /* P.NumSrcArgs == 1 */,
1219 !if(P.HasModifiers,
1220 [(set P.DstVT:$dst,
1221 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001222 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001223 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1224 P.NumSrcArgs, P.HasModifiers
1225>;
1226
Marek Olsak5df00d62014-12-07 12:18:57 +00001227class VOP3InstVI <bits<10> op, string opName, VOPProfile P,
1228 SDPatternOperator node = null_frag> : VOP3_vi <
1229 op, opName#"_vi", P.Outs, P.Ins64, opName#P.Asm64,
1230 !if(!eq(P.NumSrcArgs, 3),
1231 !if(P.HasModifiers,
1232 [(set P.DstVT:$dst,
1233 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1234 i1:$clamp, i32:$omod)),
1235 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1236 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1237 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1238 P.Src2VT:$src2))]),
1239 !if(!eq(P.NumSrcArgs, 2),
1240 !if(P.HasModifiers,
1241 [(set P.DstVT:$dst,
1242 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1243 i1:$clamp, i32:$omod)),
1244 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1245 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1246 /* P.NumSrcArgs == 1 */,
1247 !if(P.HasModifiers,
1248 [(set P.DstVT:$dst,
1249 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1250 i1:$clamp, i32:$omod))))],
1251 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1252 P.NumSrcArgs, P.HasModifiers
1253>;
1254
Tom Stellardb6550522015-01-12 19:33:18 +00001255multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001256 string opName, list<dag> pattern> :
1257 VOP3b_2_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001258 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001259 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1260 InputModsNoDefault:$src1_modifiers, arc:$src1,
1261 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001262 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001263 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001264 opName, opName, 1, 1
1265>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001266
Tom Stellard845bb3c2014-10-07 23:51:41 +00001267multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001268 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1269
Tom Stellard845bb3c2014-10-07 23:51:41 +00001270multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001271 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001272
Matt Arsenault8675db12014-08-29 16:01:14 +00001273
1274class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001275 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001276 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1277 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1278 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1279 i32:$src1_modifiers, P.Src1VT:$src1,
1280 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001281 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001282 i32:$omod)>;
1283
Christian Konig72d5d5c2013-02-21 15:16:44 +00001284//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001285// Interpolation opcodes
1286//===----------------------------------------------------------------------===//
1287
1288class VINTRP_Pseudo <string opName, dag outs, dag ins, string asm,
1289 list<dag> pattern> :
1290 VINTRPCommon <outs, ins, asm, pattern>,
1291 SIMCInstr<opName, SISubtarget.NONE> {
1292 let isPseudo = 1;
1293}
1294
1295class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
1296 string asm, list<dag> pattern> :
1297 VINTRPCommon <outs, ins, asm, pattern>,
1298 VINTRPe <op>,
1299 SIMCInstr<opName, SISubtarget.SI>;
1300
1301class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
1302 string asm, list<dag> pattern> :
1303 VINTRPCommon <outs, ins, asm, pattern>,
1304 VINTRPe_vi <op>,
1305 SIMCInstr<opName, SISubtarget.VI>;
1306
1307multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm,
1308 string disableEncoding = "", string constraints = "",
1309 list<dag> pattern = []> {
1310 let DisableEncoding = disableEncoding,
1311 Constraints = constraints in {
1312 def "" : VINTRP_Pseudo <opName, outs, ins, asm, pattern>;
1313
1314 def _si : VINTRP_Real_si <op, opName, outs, ins, asm, pattern>;
1315
1316 def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm, pattern>;
1317 }
1318}
1319
1320//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001321// Vector I/O classes
1322//===----------------------------------------------------------------------===//
1323
Marek Olsak5df00d62014-12-07 12:18:57 +00001324class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1325 DS <outs, ins, "", pattern>,
1326 SIMCInstr <opName, SISubtarget.NONE> {
1327 let isPseudo = 1;
1328}
1329
1330class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1331 DS <outs, ins, asm, []>,
1332 DSe <op>,
1333 SIMCInstr <opName, SISubtarget.SI>;
1334
1335class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1336 DS <outs, ins, asm, []>,
1337 DSe_vi <op>,
1338 SIMCInstr <opName, SISubtarget.VI>;
1339
1340class DS_1A_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1341 DS <outs, ins, asm, []>,
1342 DSe <op>,
1343 SIMCInstr <opName, SISubtarget.SI> {
1344
1345 // Single load interpret the 2 i8imm operands as a single i16 offset.
1346 bits<16> offset;
1347 let offset0 = offset{7-0};
1348 let offset1 = offset{15-8};
1349}
1350
1351class DS_1A_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1352 DS <outs, ins, asm, []>,
1353 DSe_vi <op>,
1354 SIMCInstr <opName, SISubtarget.VI> {
1355
1356 // Single load interpret the 2 i8imm operands as a single i16 offset.
1357 bits<16> offset;
1358 let offset0 = offset{7-0};
1359 let offset1 = offset{15-8};
1360}
1361
1362multiclass DS_1A_Load_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1363 list<dag> pat> {
1364 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1365 def "" : DS_Pseudo <opName, outs, ins, pat>;
1366
1367 let data0 = 0, data1 = 0 in {
1368 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1369 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1370 }
1371 }
1372}
1373
1374multiclass DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass>
1375 : DS_1A_Load_m <
1376 op,
1377 asm,
1378 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001379 (ins i1imm:$gds, VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001380 asm#" $vdst, $addr"#"$offset"#" [M0]",
1381 []>;
1382
1383multiclass DS_Load2_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1384 list<dag> pat> {
1385 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1386 def "" : DS_Pseudo <opName, outs, ins, pat>;
1387
1388 let data0 = 0, data1 = 0 in {
1389 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1390 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1391 }
1392 }
1393}
1394
1395multiclass DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass>
1396 : DS_Load2_m <
1397 op,
1398 asm,
1399 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001400 (ins i1imm:$gds, VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001401 M0Reg:$m0),
1402 asm#" $vdst, $addr"#"$offset0"#"$offset1 [M0]",
1403 []>;
1404
1405multiclass DS_1A_Store_m <bits<8> op, string opName, dag outs, dag ins,
1406 string asm, list<dag> pat> {
1407 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1408 def "" : DS_Pseudo <opName, outs, ins, pat>;
1409
1410 let data1 = 0, vdst = 0 in {
1411 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1412 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1413 }
1414 }
1415}
1416
1417multiclass DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass>
1418 : DS_1A_Store_m <
1419 op,
1420 asm,
1421 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001422 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001423 asm#" $addr, $data0"#"$offset"#" [M0]",
1424 []>;
1425
1426multiclass DS_Store_m <bits<8> op, string opName, dag outs, dag ins,
1427 string asm, list<dag> pat> {
1428 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1429 def "" : DS_Pseudo <opName, outs, ins, pat>;
1430
1431 let vdst = 0 in {
1432 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1433 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1434 }
1435 }
1436}
1437
1438multiclass DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass>
1439 : DS_Store_m <
1440 op,
1441 asm,
1442 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001443 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, regClass:$data1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001444 ds_offset0:$offset0, ds_offset1:$offset1, M0Reg:$m0),
1445 asm#" $addr, $data0, $data1"#"$offset0"#"$offset1 [M0]",
1446 []>;
1447
1448class DS_1A_si <bits<8> op, dag outs, dag ins, string asm, list<dag> pat> :
1449 DS_si <op, outs, ins, asm, pat> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001450 bits<16> offset;
1451
Matt Arsenault99ed7892014-03-19 22:19:49 +00001452 // Single load interpret the 2 i8imm operands as a single i16 offset.
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001453 let offset0 = offset{7-0};
1454 let offset1 = offset{15-8};
Matt Arsenault9a072c12014-11-18 23:57:33 +00001455
1456 let hasSideEffects = 0;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001457}
1458
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001459// 1 address, 1 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001460class DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A_si <
Tom Stellard13c68ef2013-09-05 18:38:09 +00001461 op,
1462 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001463 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001464 asm#" $vdst, $addr, $data0"#"$offset"#" [M0]", []>,
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001465 AtomicNoRet<noRetOp, 1> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001466
1467 let data1 = 0;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001468 let mayStore = 1;
1469 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00001470
1471 let hasPostISelHook = 1; // Adjusted to no return version.
Tom Stellard13c68ef2013-09-05 18:38:09 +00001472}
1473
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001474// 1 address, 2 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001475class DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A_si <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001476 op,
1477 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001478 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001479 asm#" $vdst, $addr, $data0, $data1"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001480 []>,
1481 AtomicNoRet<noRetOp, 1> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001482 let mayStore = 1;
1483 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00001484 let hasPostISelHook = 1; // Adjusted to no return version.
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001485}
1486
1487// 1 address, 2 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001488class DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A_si <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001489 op,
1490 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001491 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001492 asm#" $addr, $data0, $data1"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001493 []>,
1494 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001495 let mayStore = 1;
1496 let mayLoad = 1;
1497}
1498
1499// 1 address, 1 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001500class DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A_si <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001501 op,
1502 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001503 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001504 asm#" $addr, $data0"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001505 []>,
1506 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001507
1508 let data1 = 0;
1509 let mayStore = 1;
1510 let mayLoad = 1;
1511}
1512
Tom Stellard0c238c22014-10-01 14:44:43 +00001513//===----------------------------------------------------------------------===//
1514// MTBUF classes
1515//===----------------------------------------------------------------------===//
1516
1517class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1518 MTBUF <outs, ins, "", pattern>,
1519 SIMCInstr<opName, SISubtarget.NONE> {
1520 let isPseudo = 1;
1521}
1522
1523class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1524 string asm> :
1525 MTBUF <outs, ins, asm, []>,
1526 MTBUFe <op>,
1527 SIMCInstr<opName, SISubtarget.SI>;
1528
Marek Olsak5df00d62014-12-07 12:18:57 +00001529class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
1530 MTBUF <outs, ins, asm, []>,
1531 MTBUFe_vi <op>,
1532 SIMCInstr <opName, SISubtarget.VI>;
1533
Tom Stellard0c238c22014-10-01 14:44:43 +00001534multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1535 list<dag> pattern> {
1536
1537 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1538
1539 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1540
Marek Olsak5df00d62014-12-07 12:18:57 +00001541 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
1542
Tom Stellard0c238c22014-10-01 14:44:43 +00001543}
1544
1545let mayStore = 1, mayLoad = 0 in {
1546
1547multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1548 RegisterClass regClass> : MTBUF_m <
1549 op, opName, (outs),
1550 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001551 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001552 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001553 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1554 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1555>;
1556
1557} // mayStore = 1, mayLoad = 0
1558
1559let mayLoad = 1, mayStore = 0 in {
1560
1561multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1562 RegisterClass regClass> : MTBUF_m <
1563 op, opName, (outs regClass:$dst),
1564 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001565 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001566 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001567 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1568 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1569>;
1570
1571} // mayLoad = 1, mayStore = 0
1572
Marek Olsak5df00d62014-12-07 12:18:57 +00001573//===----------------------------------------------------------------------===//
1574// MUBUF classes
1575//===----------------------------------------------------------------------===//
1576
1577class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001578 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
1579 let lds = 0;
1580}
Marek Olsak5df00d62014-12-07 12:18:57 +00001581
1582class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001583 MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> {
1584 let lds = 0;
1585}
Marek Olsak5df00d62014-12-07 12:18:57 +00001586
Tom Stellard7980fc82014-09-25 18:30:26 +00001587class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
Tom Stellard155bbb72014-08-11 22:18:17 +00001588
1589 bit IsAddr64 = is_addr64;
Tom Stellard7980fc82014-09-25 18:30:26 +00001590 string OpName = NAME # suffix;
Tom Stellard155bbb72014-08-11 22:18:17 +00001591}
1592
Tom Stellard7980fc82014-09-25 18:30:26 +00001593class MUBUFAtomicAddr64 <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
Marek Olsak5df00d62014-12-07 12:18:57 +00001594 : MUBUF_si <op, outs, ins, asm, pattern> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001595
1596 let offen = 0;
1597 let idxen = 0;
1598 let addr64 = 1;
1599 let tfe = 0;
1600 let lds = 0;
1601 let soffset = 128;
1602}
1603
1604class MUBUFAtomicOffset <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
Marek Olsak5df00d62014-12-07 12:18:57 +00001605 : MUBUF_si <op, outs, ins, asm, pattern> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001606
1607 let offen = 0;
1608 let idxen = 0;
1609 let addr64 = 0;
1610 let tfe = 0;
1611 let lds = 0;
1612 let vaddr = 0;
1613}
1614
1615multiclass MUBUF_Atomic <bits<7> op, string name, RegisterClass rc,
1616 ValueType vt, SDPatternOperator atomic> {
1617
1618 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1619
1620 // No return variants
1621 let glc = 0 in {
1622
1623 def _ADDR64 : MUBUFAtomicAddr64 <
1624 op, (outs),
1625 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
1626 mbuf_offset:$offset, slc:$slc),
1627 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#"$slc", []
1628 >, MUBUFAddr64Table<1>, AtomicNoRet<NAME#"_ADDR64", 0>;
1629
1630 def _OFFSET : MUBUFAtomicOffset <
1631 op, (outs),
1632 (ins rc:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001633 SCSrc_32:$soffset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001634 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", []
1635 >, MUBUFAddr64Table<0>, AtomicNoRet<NAME#"_OFFSET", 0>;
1636 } // glc = 0
1637
1638 // Variant that return values
1639 let glc = 1, Constraints = "$vdata = $vdata_in",
1640 DisableEncoding = "$vdata_in" in {
1641
1642 def _RTN_ADDR64 : MUBUFAtomicAddr64 <
1643 op, (outs rc:$vdata),
1644 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
1645 mbuf_offset:$offset, slc:$slc),
1646 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#" glc"#"$slc",
1647 [(set vt:$vdata,
1648 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i16:$offset,
1649 i1:$slc), vt:$vdata_in))]
1650 >, MUBUFAddr64Table<1, "_RTN">, AtomicNoRet<NAME#"_ADDR64", 1>;
1651
1652 def _RTN_OFFSET : MUBUFAtomicOffset <
1653 op, (outs rc:$vdata),
1654 (ins rc:$vdata_in, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001655 SCSrc_32:$soffset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001656 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1657 [(set vt:$vdata,
1658 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
1659 i1:$slc), vt:$vdata_in))]
1660 >, MUBUFAddr64Table<0, "_RTN">, AtomicNoRet<NAME#"_OFFSET", 1>;
1661
1662 } // glc = 1
1663
1664 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1665}
1666
Tom Stellard7c1838d2014-07-02 20:53:56 +00001667multiclass MUBUF_Load_Helper <bits<7> op, string asm, RegisterClass regClass,
1668 ValueType load_vt = i32,
1669 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001670
Tom Stellard3e41dc42014-12-09 00:03:54 +00001671 let mayLoad = 1, mayStore = 0 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001672
Michel Danzer13736222014-01-27 07:20:51 +00001673 let addr64 = 0 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001674
Tom Stellard8e44d942014-07-21 15:44:55 +00001675 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001676 def _OFFSET : MUBUF_si <op, (outs regClass:$vdata),
Tom Stellard8e44d942014-07-21 15:44:55 +00001677 (ins SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001678 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
Tom Stellard229d5e62014-08-05 14:48:12 +00001679 slc:$slc, tfe:$tfe),
Tom Stellard155bbb72014-08-11 22:18:17 +00001680 asm#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1681 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1682 i32:$soffset, i16:$offset,
1683 i1:$glc, i1:$slc, i1:$tfe)))]>,
1684 MUBUFAddr64Table<0>;
Michel Danzer13736222014-01-27 07:20:51 +00001685 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001686
Tom Stellardb02094e2014-07-21 15:45:01 +00001687 let offen = 1, idxen = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001688 def _OFFEN : MUBUF_si <op, (outs regClass:$vdata),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001689 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001690 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
Tom Stellard229d5e62014-08-05 14:48:12 +00001691 tfe:$tfe),
1692 asm#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001693 }
1694
1695 let offen = 0, idxen = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001696 def _IDXEN : MUBUF_si <op, (outs regClass:$vdata),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001697 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001698 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
Tom Stellard229d5e62014-08-05 14:48:12 +00001699 slc:$slc, tfe:$tfe),
1700 asm#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001701 }
1702
1703 let offen = 1, idxen = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001704 def _BOTHEN : MUBUF_si <op, (outs regClass:$vdata),
Michel Danzer13736222014-01-27 07:20:51 +00001705 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001706 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
Tom Stellard229d5e62014-08-05 14:48:12 +00001707 asm#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001708 }
1709 }
1710
1711 let offen = 0, idxen = 0, addr64 = 1, glc = 0, slc = 0, tfe = 0, soffset = 128 /* ZERO */ in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001712 def _ADDR64 : MUBUF_si <op, (outs regClass:$vdata),
Tom Stellard229d5e62014-08-05 14:48:12 +00001713 (ins SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1714 asm#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001715 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellard155bbb72014-08-11 22:18:17 +00001716 i64:$vaddr, i16:$offset)))]>, MUBUFAddr64Table<1>;
Michel Danzer13736222014-01-27 07:20:51 +00001717 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001718 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001719}
1720
Marek Olsak5df00d62014-12-07 12:18:57 +00001721multiclass MUBUF_Load_Helper_vi <bits<7> op, string asm, RegisterClass regClass,
1722 ValueType load_vt = i32,
1723 SDPatternOperator ld = null_frag> {
1724
1725 let lds = 0, mayLoad = 1 in {
1726 let offen = 0, idxen = 0, vaddr = 0 in {
1727 def _OFFSET : MUBUF_vi <op, (outs regClass:$vdata),
1728 (ins SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001729 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
Marek Olsak5df00d62014-12-07 12:18:57 +00001730 slc:$slc, tfe:$tfe),
1731 asm#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1732 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1733 i32:$soffset, i16:$offset,
1734 i1:$glc, i1:$slc, i1:$tfe)))]>,
1735 MUBUFAddr64Table<0>;
1736 }
1737
1738 let offen = 1, idxen = 0 in {
1739 def _OFFEN : MUBUF_vi <op, (outs regClass:$vdata),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001740 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001741 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
Marek Olsak5df00d62014-12-07 12:18:57 +00001742 tfe:$tfe),
1743 asm#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1744 }
1745
1746 let offen = 0, idxen = 1 in {
1747 def _IDXEN : MUBUF_vi <op, (outs regClass:$vdata),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001748 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001749 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
Marek Olsak5df00d62014-12-07 12:18:57 +00001750 slc:$slc, tfe:$tfe),
1751 asm#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1752 }
1753
1754 let offen = 1, idxen = 1 in {
1755 def _BOTHEN : MUBUF_vi <op, (outs regClass:$vdata),
1756 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001757 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak5df00d62014-12-07 12:18:57 +00001758 asm#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
1759 }
1760 }
1761}
1762
Tom Stellardb02094e2014-07-21 15:45:01 +00001763multiclass MUBUF_Store_Helper <bits<7> op, string name, RegisterClass vdataClass,
1764 ValueType store_vt, SDPatternOperator st> {
Tom Stellard754f80f2013-04-05 23:31:51 +00001765
Tom Stellard42fb60e2015-01-14 15:42:31 +00001766 let mayLoad = 0, mayStore = 1 in {
Tom Stellard3260ec42014-12-09 00:03:51 +00001767 let addr64 = 0 in {
Tom Stellardddea4862014-08-11 22:18:14 +00001768
Marek Olsak5df00d62014-12-07 12:18:57 +00001769 def "" : MUBUF_si <
Tom Stellardddea4862014-08-11 22:18:14 +00001770 op, (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001771 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
Tom Stellardddea4862014-08-11 22:18:14 +00001772 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1773 tfe:$tfe),
1774 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
1775 "$glc"#"$slc"#"$tfe",
1776 []
1777 >;
1778
Tom Stellard155bbb72014-08-11 22:18:17 +00001779 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001780 def _OFFSET : MUBUF_si <
Tom Stellard155bbb72014-08-11 22:18:17 +00001781 op, (outs),
1782 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001783 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
Tom Stellard155bbb72014-08-11 22:18:17 +00001784 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1785 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1786 i16:$offset, i1:$glc, i1:$slc,
1787 i1:$tfe))]
1788 >, MUBUFAddr64Table<0>;
1789 } // offen = 0, idxen = 0, vaddr = 0
1790
Tom Stellardddea4862014-08-11 22:18:14 +00001791 let offen = 1, idxen = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001792 def _OFFEN : MUBUF_si <
Tom Stellardddea4862014-08-11 22:18:14 +00001793 op, (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001794 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
Tom Stellardddea4862014-08-11 22:18:14 +00001795 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1796 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1797 "$glc"#"$slc"#"$tfe",
1798 []
1799 >;
1800 } // end offen = 1, idxen = 0
1801
Tom Stellard3260ec42014-12-09 00:03:51 +00001802 } // End addr64 = 0
Tom Stellard754f80f2013-04-05 23:31:51 +00001803
Marek Olsak5df00d62014-12-07 12:18:57 +00001804 def _ADDR64 : MUBUF_si <
Tom Stellardb02094e2014-07-21 15:45:01 +00001805 op, (outs),
Tom Stellard229d5e62014-08-05 14:48:12 +00001806 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1807 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellardb02094e2014-07-21 15:45:01 +00001808 [(st store_vt:$vdata,
Tom Stellard155bbb72014-08-11 22:18:17 +00001809 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))]>, MUBUFAddr64Table<1>
1810 {
Tom Stellardb02094e2014-07-21 15:45:01 +00001811
1812 let mayLoad = 0;
1813 let mayStore = 1;
1814
1815 // Encoding
1816 let offen = 0;
1817 let idxen = 0;
1818 let glc = 0;
1819 let addr64 = 1;
Tom Stellardb02094e2014-07-21 15:45:01 +00001820 let slc = 0;
1821 let tfe = 0;
1822 let soffset = 128; // ZERO
1823 }
Tom Stellard42fb60e2015-01-14 15:42:31 +00001824 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00001825}
1826
Matt Arsenault3f981402014-09-15 15:41:53 +00001827class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
1828 FLAT <op, (outs regClass:$data),
1829 (ins VReg_64:$addr),
1830 asm#" $data, $addr, [M0, FLAT_SCRATCH]", []> {
1831 let glc = 0;
1832 let slc = 0;
1833 let tfe = 0;
1834 let mayLoad = 1;
1835}
1836
1837class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
1838 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
1839 name#" $data, $addr, [M0, FLAT_SCRATCH]",
1840 []> {
1841
1842 let mayLoad = 0;
1843 let mayStore = 1;
1844
1845 // Encoding
1846 let glc = 0;
1847 let slc = 0;
1848 let tfe = 0;
1849}
1850
Tom Stellard682bfbc2013-10-10 17:11:24 +00001851class MIMG_Mask <string op, int channels> {
1852 string Op = op;
1853 int Channels = channels;
1854}
1855
Tom Stellard16a9a202013-08-14 23:24:17 +00001856class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001857 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001858 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001859 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001860 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001861 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001862 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00001863 SReg_256:$srsrc),
1864 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1865 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
1866 []> {
1867 let SSAMP = 0;
1868 let mayLoad = 1;
1869 let mayStore = 0;
1870 let hasPostISelHook = 1;
1871}
1872
Tom Stellard682bfbc2013-10-10 17:11:24 +00001873multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
1874 RegisterClass dst_rc,
1875 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001876 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001877 MIMG_Mask<asm#"_V1", channels>;
1878 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
1879 MIMG_Mask<asm#"_V2", channels>;
1880 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
1881 MIMG_Mask<asm#"_V4", channels>;
1882}
1883
Tom Stellard16a9a202013-08-14 23:24:17 +00001884multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001885 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001886 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
1887 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
1888 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001889}
1890
1891class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001892 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001893 RegisterClass src_rc> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00001894 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001895 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00001896 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001897 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00001898 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00001899 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1900 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001901 []> {
1902 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001903 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00001904 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001905}
1906
Tom Stellard682bfbc2013-10-10 17:11:24 +00001907multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
1908 RegisterClass dst_rc,
1909 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001910 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001911 MIMG_Mask<asm#"_V1", channels>;
1912 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64>,
1913 MIMG_Mask<asm#"_V2", channels>;
1914 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128>,
1915 MIMG_Mask<asm#"_V4", channels>;
1916 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256>,
1917 MIMG_Mask<asm#"_V8", channels>;
1918 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512>,
1919 MIMG_Mask<asm#"_V16", channels>;
1920}
1921
Tom Stellard16a9a202013-08-14 23:24:17 +00001922multiclass MIMG_Sampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001923 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001924 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2>;
1925 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3>;
1926 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001927}
1928
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001929class MIMG_Gather_Helper <bits<7> op, string asm,
1930 RegisterClass dst_rc,
1931 RegisterClass src_rc> : MIMG <
1932 op,
1933 (outs dst_rc:$vdata),
1934 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
1935 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
1936 SReg_256:$srsrc, SReg_128:$ssamp),
1937 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1938 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
1939 []> {
1940 let mayLoad = 1;
1941 let mayStore = 0;
1942
1943 // DMASK was repurposed for GATHER4. 4 components are always
1944 // returned and DMASK works like a swizzle - it selects
1945 // the component to fetch. The only useful DMASK values are
1946 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
1947 // (red,red,red,red) etc.) The ISA document doesn't mention
1948 // this.
1949 // Therefore, disable all code which updates DMASK by setting these two:
1950 let MIMG = 0;
1951 let hasPostISelHook = 0;
1952}
1953
1954multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
1955 RegisterClass dst_rc,
1956 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001957 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001958 MIMG_Mask<asm#"_V1", channels>;
1959 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64>,
1960 MIMG_Mask<asm#"_V2", channels>;
1961 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128>,
1962 MIMG_Mask<asm#"_V4", channels>;
1963 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256>,
1964 MIMG_Mask<asm#"_V8", channels>;
1965 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512>,
1966 MIMG_Mask<asm#"_V16", channels>;
1967}
1968
1969multiclass MIMG_Gather <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001970 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001971 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2>;
1972 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3>;
1973 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4>;
1974}
1975
Christian Konigf741fbf2013-02-26 17:52:42 +00001976//===----------------------------------------------------------------------===//
1977// Vector instruction mappings
1978//===----------------------------------------------------------------------===//
1979
1980// Maps an opcode in e32 form to its e64 equivalent
1981def getVOPe64 : InstrMapping {
1982 let FilterClass = "VOP";
1983 let RowFields = ["OpName"];
1984 let ColFields = ["Size"];
1985 let KeyCol = ["4"];
1986 let ValueCols = [["8"]];
1987}
1988
Tom Stellard1aaad692014-07-21 16:55:33 +00001989// Maps an opcode in e64 form to its e32 equivalent
1990def getVOPe32 : InstrMapping {
1991 let FilterClass = "VOP";
1992 let RowFields = ["OpName"];
1993 let ColFields = ["Size"];
1994 let KeyCol = ["8"];
1995 let ValueCols = [["4"]];
1996}
1997
Christian Konig3c145802013-03-27 09:12:59 +00001998// Maps an original opcode to its commuted version
1999def getCommuteRev : InstrMapping {
2000 let FilterClass = "VOP2_REV";
2001 let RowFields = ["RevOp"];
2002 let ColFields = ["IsOrig"];
2003 let KeyCol = ["1"];
2004 let ValueCols = [["0"]];
2005}
2006
Tom Stellard682bfbc2013-10-10 17:11:24 +00002007def getMaskedMIMGOp : InstrMapping {
2008 let FilterClass = "MIMG_Mask";
2009 let RowFields = ["Op"];
2010 let ColFields = ["Channels"];
2011 let KeyCol = ["4"];
2012 let ValueCols = [["1"], ["2"], ["3"] ];
2013}
2014
Christian Konig3c145802013-03-27 09:12:59 +00002015// Maps an commuted opcode to its original version
2016def getCommuteOrig : InstrMapping {
2017 let FilterClass = "VOP2_REV";
2018 let RowFields = ["RevOp"];
2019 let ColFields = ["IsOrig"];
2020 let KeyCol = ["0"];
2021 let ValueCols = [["1"]];
2022}
2023
Marek Olsak5df00d62014-12-07 12:18:57 +00002024def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002025 let FilterClass = "SIMCInstr";
2026 let RowFields = ["PseudoInstr"];
2027 let ColFields = ["Subtarget"];
2028 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002029 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002030}
2031
Tom Stellard155bbb72014-08-11 22:18:17 +00002032def getAddr64Inst : InstrMapping {
2033 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002034 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002035 let ColFields = ["IsAddr64"];
2036 let KeyCol = ["0"];
2037 let ValueCols = [["1"]];
2038}
2039
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002040// Maps an atomic opcode to its version with a return value.
2041def getAtomicRetOp : InstrMapping {
2042 let FilterClass = "AtomicNoRet";
2043 let RowFields = ["NoRetOp"];
2044 let ColFields = ["IsRet"];
2045 let KeyCol = ["0"];
2046 let ValueCols = [["1"]];
2047}
2048
2049// Maps an atomic opcode to its returnless version.
2050def getAtomicNoRetOp : InstrMapping {
2051 let FilterClass = "AtomicNoRet";
2052 let RowFields = ["NoRetOp"];
2053 let ColFields = ["IsRet"];
2054 let KeyCol = ["1"];
2055 let ValueCols = [["0"]];
2056}
2057
Tom Stellard75aadc22012-12-11 21:25:42 +00002058include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002059include "CIInstructions.td"
2060include "VIInstructions.td"