blob: 03794511414e8daae8d135465a851473603ffb9a [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonInstrInfo.cpp - Hexagon Instruction Information ------------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Hexagon implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000014#include "Hexagon.h"
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000015#include "HexagonHazardRecognizer.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000016#include "HexagonInstrInfo.h"
Craig Topperb25fda92012-03-17 18:46:09 +000017#include "HexagonRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000018#include "HexagonSubtarget.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000019#include "llvm/ADT/SmallPtrSet.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000020#include "llvm/ADT/SmallVector.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000021#include "llvm/ADT/StringRef.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000022#include "llvm/CodeGen/DFAPacketizer.h"
Ron Lieberman88159e52016-09-02 22:56:24 +000023#include "llvm/CodeGen/LivePhysRegs.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000024#include "llvm/CodeGen/MachineBasicBlock.h"
25#include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000027#include "llvm/CodeGen/MachineFunction.h"
28#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000030#include "llvm/CodeGen/MachineInstrBundle.h"
31#include "llvm/CodeGen/MachineLoopInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000032#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000033#include "llvm/CodeGen/MachineOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000035#include "llvm/CodeGen/ScheduleDAG.h"
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000036#include "llvm/MC/MCAsmInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000037#include "llvm/MC/MCInstrDesc.h"
38#include "llvm/MC/MCInstrItineraries.h"
39#include "llvm/MC/MCRegisterInfo.h"
40#include "llvm/Support/BranchProbability.h"
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +000041#include "llvm/Support/CommandLine.h"
Jyotsna Verma5ed51812013-05-01 21:37:34 +000042#include "llvm/Support/Debug.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000043#include "llvm/Support/ErrorHandling.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000044#include "llvm/Support/MathExtras.h"
Reid Kleckner1c76f1552013-05-03 00:54:56 +000045#include "llvm/Support/raw_ostream.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000046#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetSubtargetInfo.h"
48#include <cassert>
Krzysztof Parzyszekaa935752015-11-24 15:11:13 +000049#include <cctype>
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000050#include <cstdint>
51#include <cstring>
52#include <iterator>
Tony Linthicum1213a7a2011-12-12 21:14:40 +000053
Tony Linthicum1213a7a2011-12-12 21:14:40 +000054using namespace llvm;
55
Chandler Carruthe96dd892014-04-21 22:55:11 +000056#define DEBUG_TYPE "hexagon-instrinfo"
57
Chandler Carruthd174b722014-04-22 02:03:14 +000058#define GET_INSTRINFO_CTOR_DTOR
59#define GET_INSTRMAP_INFO
60#include "HexagonGenInstrInfo.inc"
61#include "HexagonGenDFAPacketizer.inc"
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +000062#include "HexagonDepTimingClasses.h"
Chandler Carruthd174b722014-04-22 02:03:14 +000063
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000064cl::opt<bool> ScheduleInlineAsm("hexagon-sched-inline-asm", cl::Hidden,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000065 cl::init(false), cl::desc("Do not consider inline-asm a scheduling/"
66 "packetization boundary."));
67
68static cl::opt<bool> EnableBranchPrediction("hexagon-enable-branch-prediction",
69 cl::Hidden, cl::init(true), cl::desc("Enable branch prediction"));
70
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000071static cl::opt<bool> DisableNVSchedule("disable-hexagon-nv-schedule",
72 cl::Hidden, cl::ZeroOrMore, cl::init(false),
73 cl::desc("Disable schedule adjustment for new value stores."));
74
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000075static cl::opt<bool> EnableTimingClassLatency(
76 "enable-timing-class-latency", cl::Hidden, cl::init(false),
77 cl::desc("Enable timing class latency"));
78
79static cl::opt<bool> EnableALUForwarding(
80 "enable-alu-forwarding", cl::Hidden, cl::init(true),
81 cl::desc("Enable vec alu forwarding"));
82
83static cl::opt<bool> EnableACCForwarding(
84 "enable-acc-forwarding", cl::Hidden, cl::init(true),
85 cl::desc("Enable vec acc forwarding"));
86
87static cl::opt<bool> BranchRelaxAsmLarge("branch-relax-asm-large",
88 cl::init(true), cl::Hidden, cl::ZeroOrMore, cl::desc("branch relax asm"));
89
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000090static cl::opt<bool> UseDFAHazardRec("dfa-hazard-rec",
91 cl::init(true), cl::Hidden, cl::ZeroOrMore,
92 cl::desc("Use the DFA based hazard recognizer."));
93
Tony Linthicum1213a7a2011-12-12 21:14:40 +000094///
95/// Constants for Hexagon instructions.
96///
Krzysztof Parzyszek6bd42682016-05-05 21:58:02 +000097const int Hexagon_MEMV_OFFSET_MAX_128B = 896; // #s4: -8*128...7*128
98const int Hexagon_MEMV_OFFSET_MIN_128B = -1024; // #s4
99const int Hexagon_MEMV_OFFSET_MAX = 448; // #s4: -8*64...7*64
100const int Hexagon_MEMV_OFFSET_MIN = -512; // #s4
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000101const int Hexagon_MEMW_OFFSET_MAX = 4095;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000102const int Hexagon_MEMW_OFFSET_MIN = -4096;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000103const int Hexagon_MEMD_OFFSET_MAX = 8191;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000104const int Hexagon_MEMD_OFFSET_MIN = -8192;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000105const int Hexagon_MEMH_OFFSET_MAX = 2047;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000106const int Hexagon_MEMH_OFFSET_MIN = -2048;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000107const int Hexagon_MEMB_OFFSET_MAX = 1023;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000108const int Hexagon_MEMB_OFFSET_MIN = -1024;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000109const int Hexagon_ADDI_OFFSET_MAX = 32767;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000110const int Hexagon_ADDI_OFFSET_MIN = -32768;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000111const int Hexagon_MEMD_AUTOINC_MAX = 56;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000112const int Hexagon_MEMD_AUTOINC_MIN = -64;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000113const int Hexagon_MEMW_AUTOINC_MAX = 28;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000114const int Hexagon_MEMW_AUTOINC_MIN = -32;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000115const int Hexagon_MEMH_AUTOINC_MAX = 14;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000116const int Hexagon_MEMH_AUTOINC_MIN = -16;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000117const int Hexagon_MEMB_AUTOINC_MAX = 7;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000118const int Hexagon_MEMB_AUTOINC_MIN = -8;
Krzysztof Parzyszek6bd42682016-05-05 21:58:02 +0000119const int Hexagon_MEMV_AUTOINC_MAX = 192; // #s3
120const int Hexagon_MEMV_AUTOINC_MIN = -256; // #s3
121const int Hexagon_MEMV_AUTOINC_MAX_128B = 384; // #s3
122const int Hexagon_MEMV_AUTOINC_MIN_128B = -512; // #s3
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000123
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000124// Pin the vtable to this file.
125void HexagonInstrInfo::anchor() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000126
127HexagonInstrInfo::HexagonInstrInfo(HexagonSubtarget &ST)
Eric Christopherc4d31402015-03-10 23:45:55 +0000128 : HexagonGenInstrInfo(Hexagon::ADJCALLSTACKDOWN, Hexagon::ADJCALLSTACKUP),
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000129 RI() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000130
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000131static bool isIntRegForSubInst(unsigned Reg) {
132 return (Reg >= Hexagon::R0 && Reg <= Hexagon::R7) ||
133 (Reg >= Hexagon::R16 && Reg <= Hexagon::R23);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000134}
135
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000136static bool isDblRegForSubInst(unsigned Reg, const HexagonRegisterInfo &HRI) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000137 return isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::isub_lo)) &&
138 isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::isub_hi));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000139}
140
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000141/// Calculate number of instructions excluding the debug instructions.
142static unsigned nonDbgMICount(MachineBasicBlock::const_instr_iterator MIB,
143 MachineBasicBlock::const_instr_iterator MIE) {
144 unsigned Count = 0;
145 for (; MIB != MIE; ++MIB) {
146 if (!MIB->isDebugValue())
147 ++Count;
148 }
149 return Count;
150}
151
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000152/// Find the hardware loop instruction used to set-up the specified loop.
153/// On Hexagon, we have two instructions used to set-up the hardware loop
154/// (LOOP0, LOOP1) with corresponding endloop (ENDLOOP0, ENDLOOP1) instructions
155/// to indicate the end of a loop.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000156static MachineInstr *findLoopInstr(MachineBasicBlock *BB, unsigned EndLoopOp,
157 MachineBasicBlock *TargetBB,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000158 SmallPtrSet<MachineBasicBlock *, 8> &Visited) {
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000159 unsigned LOOPi;
160 unsigned LOOPr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000161 if (EndLoopOp == Hexagon::ENDLOOP0) {
162 LOOPi = Hexagon::J2_loop0i;
163 LOOPr = Hexagon::J2_loop0r;
164 } else { // EndLoopOp == Hexagon::EndLOOP1
165 LOOPi = Hexagon::J2_loop1i;
166 LOOPr = Hexagon::J2_loop1r;
167 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000168
Brendon Cahoondf43e682015-05-08 16:16:29 +0000169 // The loop set-up instruction will be in a predecessor block
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000170 for (MachineBasicBlock *PB : BB->predecessors()) {
Brendon Cahoondf43e682015-05-08 16:16:29 +0000171 // If this has been visited, already skip it.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000172 if (!Visited.insert(PB).second)
Brendon Cahoondf43e682015-05-08 16:16:29 +0000173 continue;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000174 if (PB == BB)
Brendon Cahoondf43e682015-05-08 16:16:29 +0000175 continue;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000176 for (auto I = PB->instr_rbegin(), E = PB->instr_rend(); I != E; ++I) {
177 unsigned Opc = I->getOpcode();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000178 if (Opc == LOOPi || Opc == LOOPr)
179 return &*I;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000180 // We've reached a different loop, which means the loop01 has been
181 // removed.
182 if (Opc == EndLoopOp && I->getOperand(0).getMBB() != TargetBB)
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000183 return nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000184 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000185 // Check the predecessors for the LOOP instruction.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000186 if (MachineInstr *Loop = findLoopInstr(PB, EndLoopOp, TargetBB, Visited))
187 return Loop;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000188 }
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000189 return nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000190}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000191
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000192/// Gather register def/uses from MI.
193/// This treats possible (predicated) defs as actually happening ones
194/// (conservatively).
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000195static inline void parseOperands(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000196 SmallVector<unsigned, 4> &Defs, SmallVector<unsigned, 8> &Uses) {
197 Defs.clear();
198 Uses.clear();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000199
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand &MO = MI.getOperand(i);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000202
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000203 if (!MO.isReg())
204 continue;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000205
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000206 unsigned Reg = MO.getReg();
207 if (!Reg)
208 continue;
209
210 if (MO.isUse())
211 Uses.push_back(MO.getReg());
212
213 if (MO.isDef())
214 Defs.push_back(MO.getReg());
215 }
216}
217
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000218// Position dependent, so check twice for swap.
219static bool isDuplexPairMatch(unsigned Ga, unsigned Gb) {
220 switch (Ga) {
221 case HexagonII::HSIG_None:
222 default:
223 return false;
224 case HexagonII::HSIG_L1:
225 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_A);
226 case HexagonII::HSIG_L2:
227 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
228 Gb == HexagonII::HSIG_A);
229 case HexagonII::HSIG_S1:
230 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
231 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_A);
232 case HexagonII::HSIG_S2:
233 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
234 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_S2 ||
235 Gb == HexagonII::HSIG_A);
236 case HexagonII::HSIG_A:
237 return (Gb == HexagonII::HSIG_A);
238 case HexagonII::HSIG_Compound:
239 return (Gb == HexagonII::HSIG_Compound);
240 }
241 return false;
242}
243
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000244/// isLoadFromStackSlot - If the specified machine instruction is a direct
245/// load from a stack slot, return the virtual or physical register number of
246/// the destination along with the FrameIndex of the loaded stack slot. If
247/// not, return 0. This predicate must return 0 if the instruction has
248/// any side effects other than loading from the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000249unsigned HexagonInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000250 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000251 switch (MI.getOpcode()) {
252 default:
253 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000254 case Hexagon::L2_loadri_io:
255 case Hexagon::L2_loadrd_io:
256 case Hexagon::V6_vL32b_ai:
257 case Hexagon::V6_vL32b_ai_128B:
258 case Hexagon::V6_vL32Ub_ai:
259 case Hexagon::V6_vL32Ub_ai_128B:
260 case Hexagon::LDriw_pred:
261 case Hexagon::LDriw_mod:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000262 case Hexagon::PS_vloadrq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000263 case Hexagon::PS_vloadrw_ai:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000264 case Hexagon::PS_vloadrq_ai_128B:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000265 case Hexagon::PS_vloadrw_ai_128B: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000266 const MachineOperand OpFI = MI.getOperand(1);
267 if (!OpFI.isFI())
268 return 0;
269 const MachineOperand OpOff = MI.getOperand(2);
270 if (!OpOff.isImm() || OpOff.getImm() != 0)
271 return 0;
272 FrameIndex = OpFI.getIndex();
273 return MI.getOperand(0).getReg();
274 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000275
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000276 case Hexagon::L2_ploadrit_io:
277 case Hexagon::L2_ploadrif_io:
278 case Hexagon::L2_ploadrdt_io:
279 case Hexagon::L2_ploadrdf_io: {
280 const MachineOperand OpFI = MI.getOperand(2);
281 if (!OpFI.isFI())
282 return 0;
283 const MachineOperand OpOff = MI.getOperand(3);
284 if (!OpOff.isImm() || OpOff.getImm() != 0)
285 return 0;
286 FrameIndex = OpFI.getIndex();
287 return MI.getOperand(0).getReg();
288 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000289 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000290
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000291 return 0;
292}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000293
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000294/// isStoreToStackSlot - If the specified machine instruction is a direct
295/// store to a stack slot, return the virtual or physical register number of
296/// the source reg along with the FrameIndex of the loaded stack slot. If
297/// not, return 0. This predicate must return 0 if the instruction has
298/// any side effects other than storing to the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000299unsigned HexagonInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000300 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000301 switch (MI.getOpcode()) {
302 default:
303 break;
304 case Hexagon::S2_storerb_io:
305 case Hexagon::S2_storerh_io:
306 case Hexagon::S2_storeri_io:
307 case Hexagon::S2_storerd_io:
308 case Hexagon::V6_vS32b_ai:
309 case Hexagon::V6_vS32b_ai_128B:
310 case Hexagon::V6_vS32Ub_ai:
311 case Hexagon::V6_vS32Ub_ai_128B:
312 case Hexagon::STriw_pred:
313 case Hexagon::STriw_mod:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000314 case Hexagon::PS_vstorerq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000315 case Hexagon::PS_vstorerw_ai:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000316 case Hexagon::PS_vstorerq_ai_128B:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000317 case Hexagon::PS_vstorerw_ai_128B: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000318 const MachineOperand &OpFI = MI.getOperand(0);
319 if (!OpFI.isFI())
320 return 0;
321 const MachineOperand &OpOff = MI.getOperand(1);
322 if (!OpOff.isImm() || OpOff.getImm() != 0)
323 return 0;
324 FrameIndex = OpFI.getIndex();
325 return MI.getOperand(2).getReg();
326 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000327
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000328 case Hexagon::S2_pstorerbt_io:
329 case Hexagon::S2_pstorerbf_io:
330 case Hexagon::S2_pstorerht_io:
331 case Hexagon::S2_pstorerhf_io:
332 case Hexagon::S2_pstorerit_io:
333 case Hexagon::S2_pstorerif_io:
334 case Hexagon::S2_pstorerdt_io:
335 case Hexagon::S2_pstorerdf_io: {
336 const MachineOperand &OpFI = MI.getOperand(1);
337 if (!OpFI.isFI())
338 return 0;
339 const MachineOperand &OpOff = MI.getOperand(2);
340 if (!OpOff.isImm() || OpOff.getImm() != 0)
341 return 0;
342 FrameIndex = OpFI.getIndex();
343 return MI.getOperand(3).getReg();
344 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000345 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000346
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000347 return 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000348}
349
Brendon Cahoondf43e682015-05-08 16:16:29 +0000350/// This function can analyze one/two way branching only and should (mostly) be
351/// called by target independent side.
352/// First entry is always the opcode of the branching instruction, except when
353/// the Cond vector is supposed to be empty, e.g., when AnalyzeBranch fails, a
354/// BB with only unconditional jump. Subsequent entries depend upon the opcode,
355/// e.g. Jump_c p will have
356/// Cond[0] = Jump_c
357/// Cond[1] = p
358/// HW-loop ENDLOOP:
359/// Cond[0] = ENDLOOP
360/// Cond[1] = MBB
361/// New value jump:
362/// Cond[0] = Hexagon::CMPEQri_f_Jumpnv_t_V4 -- specific opcode
363/// Cond[1] = R
364/// Cond[2] = Imm
Brendon Cahoondf43e682015-05-08 16:16:29 +0000365///
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000366bool HexagonInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000367 MachineBasicBlock *&TBB,
Brendon Cahoondf43e682015-05-08 16:16:29 +0000368 MachineBasicBlock *&FBB,
369 SmallVectorImpl<MachineOperand> &Cond,
370 bool AllowModify) const {
Craig Topper062a2ba2014-04-25 05:30:21 +0000371 TBB = nullptr;
372 FBB = nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000373 Cond.clear();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000374
375 // If the block has no terminators, it just falls into the block after it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000376 MachineBasicBlock::instr_iterator I = MBB.instr_end();
377 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000378 return false;
379
380 // A basic block may looks like this:
381 //
382 // [ insn
383 // EH_LABEL
384 // insn
385 // insn
386 // insn
387 // EH_LABEL
388 // insn ]
389 //
390 // It has two succs but does not have a terminator
391 // Don't know how to handle it.
392 do {
393 --I;
394 if (I->isEHLabel())
Brendon Cahoondf43e682015-05-08 16:16:29 +0000395 // Don't analyze EH branches.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000396 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000397 } while (I != MBB.instr_begin());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000398
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000399 I = MBB.instr_end();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000400 --I;
401
402 while (I->isDebugValue()) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000403 if (I == MBB.instr_begin())
404 return false;
405 --I;
406 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000407
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000408 bool JumpToBlock = I->getOpcode() == Hexagon::J2_jump &&
409 I->getOperand(0).isMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000410 // Delete the J2_jump if it's equivalent to a fall-through.
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000411 if (AllowModify && JumpToBlock &&
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000412 MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000413 DEBUG(dbgs() << "\nErasing the jump to successor block\n";);
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000414 I->eraseFromParent();
415 I = MBB.instr_end();
416 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000417 return false;
418 --I;
419 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000420 if (!isUnpredicatedTerminator(*I))
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000421 return false;
422
423 // Get the last instruction in the block.
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000424 MachineInstr *LastInst = &*I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000425 MachineInstr *SecondLastInst = nullptr;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000426 // Find one more terminator if present.
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000427 while (true) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000428 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000429 if (!SecondLastInst)
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000430 SecondLastInst = &*I;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000431 else
432 // This is a third branch.
433 return true;
434 }
435 if (I == MBB.instr_begin())
436 break;
437 --I;
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000438 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000439
440 int LastOpcode = LastInst->getOpcode();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000441 int SecLastOpcode = SecondLastInst ? SecondLastInst->getOpcode() : 0;
442 // If the branch target is not a basic block, it could be a tail call.
443 // (It is, if the target is a function.)
444 if (LastOpcode == Hexagon::J2_jump && !LastInst->getOperand(0).isMBB())
445 return true;
446 if (SecLastOpcode == Hexagon::J2_jump &&
447 !SecondLastInst->getOperand(0).isMBB())
448 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000449
450 bool LastOpcodeHasJMP_c = PredOpcodeHasJMP_c(LastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000451 bool LastOpcodeHasNVJump = isNewValueJump(*LastInst);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000452
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000453 if (LastOpcodeHasJMP_c && !LastInst->getOperand(1).isMBB())
454 return true;
455
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000456 // If there is only one terminator instruction, process it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000457 if (LastInst && !SecondLastInst) {
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000458 if (LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000459 TBB = LastInst->getOperand(0).getMBB();
460 return false;
461 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000462 if (isEndLoopN(LastOpcode)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000463 TBB = LastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000464 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000465 Cond.push_back(LastInst->getOperand(0));
466 return false;
467 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000468 if (LastOpcodeHasJMP_c) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000469 TBB = LastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000470 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000471 Cond.push_back(LastInst->getOperand(0));
472 return false;
473 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000474 // Only supporting rr/ri versions of new-value jumps.
475 if (LastOpcodeHasNVJump && (LastInst->getNumExplicitOperands() == 3)) {
476 TBB = LastInst->getOperand(2).getMBB();
477 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
478 Cond.push_back(LastInst->getOperand(0));
479 Cond.push_back(LastInst->getOperand(1));
480 return false;
481 }
482 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
483 << " with one jump\n";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000484 // Otherwise, don't know what this is.
485 return true;
486 }
487
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000488 bool SecLastOpcodeHasJMP_c = PredOpcodeHasJMP_c(SecLastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000489 bool SecLastOpcodeHasNVJump = isNewValueJump(*SecondLastInst);
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000490 if (SecLastOpcodeHasJMP_c && (LastOpcode == Hexagon::J2_jump)) {
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000491 if (!SecondLastInst->getOperand(1).isMBB())
492 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000493 TBB = SecondLastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000494 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000495 Cond.push_back(SecondLastInst->getOperand(0));
496 FBB = LastInst->getOperand(0).getMBB();
497 return false;
498 }
499
Brendon Cahoondf43e682015-05-08 16:16:29 +0000500 // Only supporting rr/ri versions of new-value jumps.
501 if (SecLastOpcodeHasNVJump &&
502 (SecondLastInst->getNumExplicitOperands() == 3) &&
503 (LastOpcode == Hexagon::J2_jump)) {
504 TBB = SecondLastInst->getOperand(2).getMBB();
505 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
506 Cond.push_back(SecondLastInst->getOperand(0));
507 Cond.push_back(SecondLastInst->getOperand(1));
508 FBB = LastInst->getOperand(0).getMBB();
509 return false;
510 }
511
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000512 // If the block ends with two Hexagon:JMPs, handle it. The second one is not
513 // executed, so remove it.
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000514 if (SecLastOpcode == Hexagon::J2_jump && LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000515 TBB = SecondLastInst->getOperand(0).getMBB();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000516 I = LastInst->getIterator();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000517 if (AllowModify)
518 I->eraseFromParent();
519 return false;
520 }
521
Brendon Cahoondf43e682015-05-08 16:16:29 +0000522 // If the block ends with an ENDLOOP, and J2_jump, handle it.
523 if (isEndLoopN(SecLastOpcode) && LastOpcode == Hexagon::J2_jump) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000524 TBB = SecondLastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000525 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000526 Cond.push_back(SecondLastInst->getOperand(0));
527 FBB = LastInst->getOperand(0).getMBB();
528 return false;
529 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000530 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
531 << " with two jumps";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000532 // Otherwise, can't handle this.
533 return true;
534}
535
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000536unsigned HexagonInstrInfo::removeBranch(MachineBasicBlock &MBB,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000537 int *BytesRemoved) const {
538 assert(!BytesRemoved && "code size not handled");
539
Brendon Cahoondf43e682015-05-08 16:16:29 +0000540 DEBUG(dbgs() << "\nRemoving branches out of BB#" << MBB.getNumber());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000541 MachineBasicBlock::iterator I = MBB.end();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000542 unsigned Count = 0;
543 while (I != MBB.begin()) {
544 --I;
545 if (I->isDebugValue())
546 continue;
547 // Only removing branches from end of MBB.
548 if (!I->isBranch())
549 return Count;
550 if (Count && (I->getOpcode() == Hexagon::J2_jump))
551 llvm_unreachable("Malformed basic block: unconditional branch not last");
552 MBB.erase(&MBB.back());
553 I = MBB.end();
554 ++Count;
Krzysztof Parzyszek78cc36f2015-03-18 15:56:43 +0000555 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000556 return Count;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000557}
558
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000559unsigned HexagonInstrInfo::insertBranch(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000560 MachineBasicBlock *TBB,
561 MachineBasicBlock *FBB,
562 ArrayRef<MachineOperand> Cond,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000563 const DebugLoc &DL,
564 int *BytesAdded) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000565 unsigned BOpc = Hexagon::J2_jump;
566 unsigned BccOpc = Hexagon::J2_jumpt;
567 assert(validateBranchCond(Cond) && "Invalid branching condition");
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000568 assert(TBB && "insertBranch must not be told to insert a fallthrough");
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000569 assert(!BytesAdded && "code size not handled");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000570
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000571 // Check if reverseBranchCondition has asked to reverse this branch
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000572 // If we want to reverse the branch an odd number of times, we want
573 // J2_jumpf.
574 if (!Cond.empty() && Cond[0].isImm())
575 BccOpc = Cond[0].getImm();
576
577 if (!FBB) {
578 if (Cond.empty()) {
579 // Due to a bug in TailMerging/CFG Optimization, we need to add a
580 // special case handling of a predicated jump followed by an
581 // unconditional jump. If not, Tail Merging and CFG Optimization go
582 // into an infinite loop.
583 MachineBasicBlock *NewTBB, *NewFBB;
584 SmallVector<MachineOperand, 4> Cond;
Duncan P. N. Exon Smith25b132e2016-07-08 18:26:20 +0000585 auto Term = MBB.getFirstTerminator();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000586 if (Term != MBB.end() && isPredicated(*Term) &&
Duncan P. N. Exon Smithe04fe1a2016-08-17 00:34:00 +0000587 !analyzeBranch(MBB, NewTBB, NewFBB, Cond, false) &&
588 MachineFunction::iterator(NewTBB) == ++MBB.getIterator()) {
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000589 reverseBranchCondition(Cond);
590 removeBranch(MBB);
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000591 return insertBranch(MBB, TBB, nullptr, Cond, DL);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000592 }
593 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
594 } else if (isEndLoopN(Cond[0].getImm())) {
595 int EndLoopOp = Cond[0].getImm();
596 assert(Cond[1].isMBB());
597 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
598 // Check for it, and change the BB target if needed.
599 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000600 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, Cond[1].getMBB(),
601 VisitedBBs);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000602 assert(Loop != 0 && "Inserting an ENDLOOP without a LOOP");
603 Loop->getOperand(0).setMBB(TBB);
604 // Add the ENDLOOP after the finding the LOOP0.
605 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
606 } else if (isNewValueJump(Cond[0].getImm())) {
607 assert((Cond.size() == 3) && "Only supporting rr/ri version of nvjump");
608 // New value jump
609 // (ins IntRegs:$src1, IntRegs:$src2, brtarget:$offset)
610 // (ins IntRegs:$src1, u5Imm:$src2, brtarget:$offset)
611 unsigned Flags1 = getUndefRegState(Cond[1].isUndef());
612 DEBUG(dbgs() << "\nInserting NVJump for BB#" << MBB.getNumber(););
613 if (Cond[2].isReg()) {
614 unsigned Flags2 = getUndefRegState(Cond[2].isUndef());
615 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
616 addReg(Cond[2].getReg(), Flags2).addMBB(TBB);
617 } else if(Cond[2].isImm()) {
618 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
619 addImm(Cond[2].getImm()).addMBB(TBB);
620 } else
621 llvm_unreachable("Invalid condition for branching");
622 } else {
623 assert((Cond.size() == 2) && "Malformed cond vector");
624 const MachineOperand &RO = Cond[1];
625 unsigned Flags = getUndefRegState(RO.isUndef());
626 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
627 }
628 return 1;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000629 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000630 assert((!Cond.empty()) &&
631 "Cond. cannot be empty when multiple branchings are required");
632 assert((!isNewValueJump(Cond[0].getImm())) &&
633 "NV-jump cannot be inserted with another branch");
634 // Special case for hardware loops. The condition is a basic block.
635 if (isEndLoopN(Cond[0].getImm())) {
636 int EndLoopOp = Cond[0].getImm();
637 assert(Cond[1].isMBB());
638 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
639 // Check for it, and change the BB target if needed.
640 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000641 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, Cond[1].getMBB(),
642 VisitedBBs);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000643 assert(Loop != 0 && "Inserting an ENDLOOP without a LOOP");
644 Loop->getOperand(0).setMBB(TBB);
645 // Add the ENDLOOP after the finding the LOOP0.
646 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
647 } else {
648 const MachineOperand &RO = Cond[1];
649 unsigned Flags = getUndefRegState(RO.isUndef());
650 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000651 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000652 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000653
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000654 return 2;
655}
656
Brendon Cahoon254f8892016-07-29 16:44:44 +0000657/// Analyze the loop code to find the loop induction variable and compare used
658/// to compute the number of iterations. Currently, we analyze loop that are
659/// controlled using hardware loops. In this case, the induction variable
660/// instruction is null. For all other cases, this function returns true, which
661/// means we're unable to analyze it.
662bool HexagonInstrInfo::analyzeLoop(MachineLoop &L,
663 MachineInstr *&IndVarInst,
664 MachineInstr *&CmpInst) const {
665
666 MachineBasicBlock *LoopEnd = L.getBottomBlock();
667 MachineBasicBlock::iterator I = LoopEnd->getFirstTerminator();
668 // We really "analyze" only hardware loops right now.
669 if (I != LoopEnd->end() && isEndLoopN(I->getOpcode())) {
670 IndVarInst = nullptr;
671 CmpInst = &*I;
672 return false;
673 }
674 return true;
675}
676
677/// Generate code to reduce the loop iteration by one and check if the loop is
678/// finished. Return the value/register of the new loop count. this function
679/// assumes the nth iteration is peeled first.
680unsigned HexagonInstrInfo::reduceLoopCount(MachineBasicBlock &MBB,
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000681 MachineInstr *IndVar, MachineInstr &Cmp,
Brendon Cahoon254f8892016-07-29 16:44:44 +0000682 SmallVectorImpl<MachineOperand> &Cond,
683 SmallVectorImpl<MachineInstr *> &PrevInsts,
684 unsigned Iter, unsigned MaxIter) const {
685 // We expect a hardware loop currently. This means that IndVar is set
686 // to null, and the compare is the ENDLOOP instruction.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000687 assert((!IndVar) && isEndLoopN(Cmp.getOpcode())
Brendon Cahoon254f8892016-07-29 16:44:44 +0000688 && "Expecting a hardware loop");
689 MachineFunction *MF = MBB.getParent();
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000690 DebugLoc DL = Cmp.getDebugLoc();
Brendon Cahoon254f8892016-07-29 16:44:44 +0000691 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000692 MachineInstr *Loop = findLoopInstr(&MBB, Cmp.getOpcode(),
693 Cmp.getOperand(0).getMBB(), VisitedBBs);
Brendon Cahoon254f8892016-07-29 16:44:44 +0000694 if (!Loop)
695 return 0;
696 // If the loop trip count is a compile-time value, then just change the
697 // value.
698 if (Loop->getOpcode() == Hexagon::J2_loop0i ||
699 Loop->getOpcode() == Hexagon::J2_loop1i) {
700 int64_t Offset = Loop->getOperand(1).getImm();
701 if (Offset <= 1)
702 Loop->eraseFromParent();
703 else
704 Loop->getOperand(1).setImm(Offset - 1);
705 return Offset - 1;
706 }
707 // The loop trip count is a run-time value. We generate code to subtract
708 // one from the trip count, and update the loop instruction.
709 assert(Loop->getOpcode() == Hexagon::J2_loop0r && "Unexpected instruction");
710 unsigned LoopCount = Loop->getOperand(1).getReg();
711 // Check if we're done with the loop.
712 unsigned LoopEnd = createVR(MF, MVT::i1);
713 MachineInstr *NewCmp = BuildMI(&MBB, DL, get(Hexagon::C2_cmpgtui), LoopEnd).
714 addReg(LoopCount).addImm(1);
715 unsigned NewLoopCount = createVR(MF, MVT::i32);
716 MachineInstr *NewAdd = BuildMI(&MBB, DL, get(Hexagon::A2_addi), NewLoopCount).
717 addReg(LoopCount).addImm(-1);
718 // Update the previously generated instructions with the new loop counter.
719 for (SmallVectorImpl<MachineInstr *>::iterator I = PrevInsts.begin(),
720 E = PrevInsts.end(); I != E; ++I)
721 (*I)->substituteRegister(LoopCount, NewLoopCount, 0, getRegisterInfo());
722 PrevInsts.clear();
723 PrevInsts.push_back(NewCmp);
724 PrevInsts.push_back(NewAdd);
725 // Insert the new loop instruction if this is the last time the loop is
726 // decremented.
727 if (Iter == MaxIter)
728 BuildMI(&MBB, DL, get(Hexagon::J2_loop0r)).
729 addMBB(Loop->getOperand(0).getMBB()).addReg(NewLoopCount);
730 // Delete the old loop instruction.
731 if (Iter == 0)
732 Loop->eraseFromParent();
733 Cond.push_back(MachineOperand::CreateImm(Hexagon::J2_jumpf));
734 Cond.push_back(NewCmp->getOperand(0));
735 return NewLoopCount;
736}
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000737
738bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
739 unsigned NumCycles, unsigned ExtraPredCycles,
740 BranchProbability Probability) const {
741 return nonDbgBBSize(&MBB) <= 3;
742}
743
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000744bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
745 unsigned NumTCycles, unsigned ExtraTCycles, MachineBasicBlock &FMBB,
746 unsigned NumFCycles, unsigned ExtraFCycles, BranchProbability Probability)
747 const {
748 return nonDbgBBSize(&TMBB) <= 3 && nonDbgBBSize(&FMBB) <= 3;
749}
750
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000751bool HexagonInstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
752 unsigned NumInstrs, BranchProbability Probability) const {
753 return NumInstrs <= 4;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000754}
755
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000756void HexagonInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000757 MachineBasicBlock::iterator I,
758 const DebugLoc &DL, unsigned DestReg,
759 unsigned SrcReg, bool KillSrc) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000760 auto &HRI = getRegisterInfo();
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000761 unsigned KillFlag = getKillRegState(KillSrc);
762
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000763 if (Hexagon::IntRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +0000764 BuildMI(MBB, I, DL, get(Hexagon::A2_tfr), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000765 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000766 return;
767 }
768 if (Hexagon::DoubleRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000769 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrp), DestReg)
770 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000771 return;
772 }
773 if (Hexagon::PredRegsRegClass.contains(SrcReg, DestReg)) {
774 // Map Pd = Ps to Pd = or(Ps, Ps).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000775 BuildMI(MBB, I, DL, get(Hexagon::C2_or), DestReg)
776 .addReg(SrcReg).addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000777 return;
778 }
Colin LeMahieu402f7722014-12-19 18:56:10 +0000779 if (Hexagon::CtrRegsRegClass.contains(DestReg) &&
Sirish Pande8bb97452012-05-12 05:54:15 +0000780 Hexagon::IntRegsRegClass.contains(SrcReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000781 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
782 .addReg(SrcReg, KillFlag);
783 return;
784 }
785 if (Hexagon::IntRegsRegClass.contains(DestReg) &&
786 Hexagon::CtrRegsRegClass.contains(SrcReg)) {
787 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrcrr), DestReg)
788 .addReg(SrcReg, KillFlag);
789 return;
790 }
791 if (Hexagon::ModRegsRegClass.contains(DestReg) &&
792 Hexagon::IntRegsRegClass.contains(SrcReg)) {
793 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
794 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000795 return;
Sirish Pande30804c22012-02-15 18:52:27 +0000796 }
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000797 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
798 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000799 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
800 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000801 return;
802 }
803 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
804 Hexagon::PredRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000805 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrrp), DestReg)
806 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000807 return;
808 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000809 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
810 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000811 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
812 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000813 return;
814 }
815 if (Hexagon::VectorRegsRegClass.contains(SrcReg, DestReg)) {
816 BuildMI(MBB, I, DL, get(Hexagon::V6_vassign), DestReg).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000817 addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000818 return;
819 }
820 if (Hexagon::VecDblRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000821 unsigned LoSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
822 unsigned HiSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000823 BuildMI(MBB, I, DL, get(Hexagon::V6_vcombine), DestReg)
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000824 .addReg(HiSrc, KillFlag)
825 .addReg(LoSrc, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000826 return;
827 }
828 if (Hexagon::VecPredRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000829 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DestReg)
830 .addReg(SrcReg)
831 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000832 return;
833 }
834 if (Hexagon::VecPredRegsRegClass.contains(SrcReg) &&
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000835 Hexagon::VectorRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000836 llvm_unreachable("Unimplemented pred to vec");
837 return;
838 }
839 if (Hexagon::VecPredRegsRegClass.contains(DestReg) &&
840 Hexagon::VectorRegsRegClass.contains(SrcReg)) {
841 llvm_unreachable("Unimplemented vec to pred");
842 return;
843 }
844 if (Hexagon::VecPredRegs128BRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000845 unsigned HiDst = HRI.getSubReg(DestReg, Hexagon::vsub_hi);
846 unsigned LoDst = HRI.getSubReg(DestReg, Hexagon::vsub_lo);
847 unsigned HiSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
848 unsigned LoSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
849 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), HiDst)
850 .addReg(HiSrc, KillFlag);
851 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), LoDst)
852 .addReg(LoSrc, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000853 return;
854 }
Sirish Pande30804c22012-02-15 18:52:27 +0000855
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000856#ifndef NDEBUG
857 // Show the invalid registers to ease debugging.
858 dbgs() << "Invalid registers for copy in BB#" << MBB.getNumber()
859 << ": " << PrintReg(DestReg, &HRI)
860 << " = " << PrintReg(SrcReg, &HRI) << '\n';
861#endif
Sirish Pande30804c22012-02-15 18:52:27 +0000862 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000863}
864
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000865void HexagonInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
866 MachineBasicBlock::iterator I, unsigned SrcReg, bool isKill, int FI,
867 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000868 DebugLoc DL = MBB.findDebugLoc(I);
869 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000870 MachineFrameInfo &MFI = MF.getFrameInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000871 unsigned Align = MFI.getObjectAlignment(FI);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000872 unsigned KillFlag = getKillRegState(isKill);
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000873 bool HasAlloca = MFI.hasVarSizedObjects();
874 const auto &HST = MF.getSubtarget<HexagonSubtarget>();
875 const HexagonFrameLowering &HFI = *HST.getFrameLowering();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000876
Alex Lorenze40c8a22015-08-11 23:09:45 +0000877 MachineMemOperand *MMO = MF.getMachineMemOperand(
878 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
879 MFI.getObjectSize(FI), Align);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000880
Craig Topperc7242e02012-04-20 07:30:17 +0000881 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000882 BuildMI(MBB, I, DL, get(Hexagon::S2_storeri_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000883 .addFrameIndex(FI).addImm(0)
884 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000885 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000886 BuildMI(MBB, I, DL, get(Hexagon::S2_storerd_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000887 .addFrameIndex(FI).addImm(0)
888 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000889 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000890 BuildMI(MBB, I, DL, get(Hexagon::STriw_pred))
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000891 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000892 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000893 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
894 BuildMI(MBB, I, DL, get(Hexagon::STriw_mod))
895 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000896 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
897 } else if (Hexagon::VecPredRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000898 BuildMI(MBB, I, DL, get(Hexagon::PS_vstorerq_ai_128B))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000899 .addFrameIndex(FI).addImm(0)
900 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
901 } else if (Hexagon::VecPredRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000902 BuildMI(MBB, I, DL, get(Hexagon::PS_vstorerq_ai))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000903 .addFrameIndex(FI).addImm(0)
904 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
905 } else if (Hexagon::VectorRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000906 // If there are variable-sized objects, spills will not be aligned.
907 if (HasAlloca)
908 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000909 unsigned Opc = Align < 128 ? Hexagon::V6_vS32Ub_ai_128B
910 : Hexagon::V6_vS32b_ai_128B;
911 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000912 .addFrameIndex(FI).addImm(0)
913 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
914 } else if (Hexagon::VectorRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000915 // If there are variable-sized objects, spills will not be aligned.
916 if (HasAlloca)
917 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000918 unsigned Opc = Align < 64 ? Hexagon::V6_vS32Ub_ai
919 : Hexagon::V6_vS32b_ai;
920 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000921 .addFrameIndex(FI).addImm(0)
922 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
923 } else if (Hexagon::VecDblRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000924 // If there are variable-sized objects, spills will not be aligned.
925 if (HasAlloca)
926 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000927 unsigned Opc = Align < 64 ? Hexagon::PS_vstorerwu_ai
928 : Hexagon::PS_vstorerw_ai;
929 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000930 .addFrameIndex(FI).addImm(0)
931 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
932 } else if (Hexagon::VecDblRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000933 // If there are variable-sized objects, spills will not be aligned.
934 if (HasAlloca)
935 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000936 unsigned Opc = Align < 128 ? Hexagon::PS_vstorerwu_ai_128B
937 : Hexagon::PS_vstorerw_ai_128B;
938 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000939 .addFrameIndex(FI).addImm(0)
940 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000941 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000942 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000943 }
944}
945
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000946void HexagonInstrInfo::loadRegFromStackSlot(
947 MachineBasicBlock &MBB, MachineBasicBlock::iterator I, unsigned DestReg,
948 int FI, const TargetRegisterClass *RC,
949 const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000950 DebugLoc DL = MBB.findDebugLoc(I);
951 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000952 MachineFrameInfo &MFI = MF.getFrameInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000953 unsigned Align = MFI.getObjectAlignment(FI);
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000954 bool HasAlloca = MFI.hasVarSizedObjects();
955 const auto &HST = MF.getSubtarget<HexagonSubtarget>();
956 const HexagonFrameLowering &HFI = *HST.getFrameLowering();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000957
Alex Lorenze40c8a22015-08-11 23:09:45 +0000958 MachineMemOperand *MMO = MF.getMachineMemOperand(
959 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
960 MFI.getObjectSize(FI), Align);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000961
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000962 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +0000963 BuildMI(MBB, I, DL, get(Hexagon::L2_loadri_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000964 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000965 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu947cd702014-12-23 20:44:59 +0000966 BuildMI(MBB, I, DL, get(Hexagon::L2_loadrd_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000967 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000968 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000969 BuildMI(MBB, I, DL, get(Hexagon::LDriw_pred), DestReg)
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000970 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
971 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
972 BuildMI(MBB, I, DL, get(Hexagon::LDriw_mod), DestReg)
973 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000974 } else if (Hexagon::VecPredRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000975 BuildMI(MBB, I, DL, get(Hexagon::PS_vloadrq_ai_128B), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000976 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
977 } else if (Hexagon::VecPredRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000978 BuildMI(MBB, I, DL, get(Hexagon::PS_vloadrq_ai), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000979 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
980 } else if (Hexagon::VecDblRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000981 // If there are variable-sized objects, spills will not be aligned.
982 if (HasAlloca)
983 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000984 unsigned Opc = Align < 128 ? Hexagon::PS_vloadrwu_ai_128B
985 : Hexagon::PS_vloadrw_ai_128B;
986 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000987 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
988 } else if (Hexagon::VectorRegs128BRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000989 // If there are variable-sized objects, spills will not be aligned.
990 if (HasAlloca)
991 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000992 unsigned Opc = Align < 128 ? Hexagon::V6_vL32Ub_ai_128B
993 : Hexagon::V6_vL32b_ai_128B;
994 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000995 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
996 } else if (Hexagon::VectorRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000997 // If there are variable-sized objects, spills will not be aligned.
998 if (HasAlloca)
999 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001000 unsigned Opc = Align < 64 ? Hexagon::V6_vL32Ub_ai
1001 : Hexagon::V6_vL32b_ai;
1002 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +00001003 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
1004 } else if (Hexagon::VecDblRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +00001005 // If there are variable-sized objects, spills will not be aligned.
1006 if (HasAlloca)
1007 Align = HFI.getStackAlignment();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001008 unsigned Opc = Align < 64 ? Hexagon::PS_vloadrwu_ai
1009 : Hexagon::PS_vloadrw_ai;
1010 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +00001011 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001012 } else {
Craig Toppere55c5562012-02-07 02:50:20 +00001013 llvm_unreachable("Can't store this register to stack slot");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001014 }
1015}
1016
Ron Lieberman88159e52016-09-02 22:56:24 +00001017static void getLiveRegsAt(LivePhysRegs &Regs, const MachineInstr &MI) {
1018 const MachineBasicBlock &B = *MI.getParent();
1019 Regs.addLiveOuts(B);
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +00001020 auto E = ++MachineBasicBlock::const_iterator(MI.getIterator()).getReverse();
Ron Lieberman88159e52016-09-02 22:56:24 +00001021 for (auto I = B.rbegin(); I != E; ++I)
1022 Regs.stepBackward(*I);
1023}
1024
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001025/// expandPostRAPseudo - This function is called for all pseudo instructions
1026/// that remain after register allocation. Many pseudo instructions are
1027/// created to help register allocation. This is the place to convert them
1028/// into real instructions. The target can edit MI in place, or it can insert
1029/// new instructions and erase MI. The function should return true if
1030/// anything was changed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001031bool HexagonInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001032 const HexagonRegisterInfo &HRI = getRegisterInfo();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001033 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1034 MachineBasicBlock &MBB = *MI.getParent();
1035 DebugLoc DL = MI.getDebugLoc();
1036 unsigned Opc = MI.getOpcode();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001037 const unsigned VecOffset = 1;
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001038
1039 switch (Opc) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001040 case TargetOpcode::COPY: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001041 MachineOperand &MD = MI.getOperand(0);
1042 MachineOperand &MS = MI.getOperand(1);
1043 MachineBasicBlock::iterator MBBI = MI.getIterator();
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001044 if (MD.getReg() != MS.getReg() && !MS.isUndef()) {
1045 copyPhysReg(MBB, MI, DL, MD.getReg(), MS.getReg(), MS.isKill());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001046 std::prev(MBBI)->copyImplicitOps(*MBB.getParent(), MI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001047 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001048 MBB.erase(MBBI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001049 return true;
1050 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001051 case Hexagon::PS_aligna:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001052 BuildMI(MBB, MI, DL, get(Hexagon::A2_andir), MI.getOperand(0).getReg())
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001053 .addReg(HRI.getFrameRegister())
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001054 .addImm(-MI.getOperand(1).getImm());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001055 MBB.erase(MI);
1056 return true;
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001057 case Hexagon::V6_vassignp_128B:
1058 case Hexagon::V6_vassignp: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001059 unsigned SrcReg = MI.getOperand(1).getReg();
1060 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001061 unsigned Kill = getKillRegState(MI.getOperand(1).isKill());
1062 BuildMI(MBB, MI, DL, get(Hexagon::V6_vcombine), DstReg)
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001063 .addReg(HRI.getSubReg(SrcReg, Hexagon::vsub_hi), Kill)
1064 .addReg(HRI.getSubReg(SrcReg, Hexagon::vsub_lo), Kill);
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001065 MBB.erase(MI);
1066 return true;
1067 }
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001068 case Hexagon::V6_lo_128B:
1069 case Hexagon::V6_lo: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001070 unsigned SrcReg = MI.getOperand(1).getReg();
1071 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001072 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001073 copyPhysReg(MBB, MI, DL, DstReg, SrcSubLo, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001074 MBB.erase(MI);
1075 MRI.clearKillFlags(SrcSubLo);
1076 return true;
1077 }
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001078 case Hexagon::V6_hi_128B:
1079 case Hexagon::V6_hi: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001080 unsigned SrcReg = MI.getOperand(1).getReg();
1081 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001082 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001083 copyPhysReg(MBB, MI, DL, DstReg, SrcSubHi, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001084 MBB.erase(MI);
1085 MRI.clearKillFlags(SrcSubHi);
1086 return true;
1087 }
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001088 case Hexagon::PS_vstorerw_ai:
1089 case Hexagon::PS_vstorerwu_ai:
1090 case Hexagon::PS_vstorerw_ai_128B:
1091 case Hexagon::PS_vstorerwu_ai_128B: {
1092 bool Is128B = (Opc == Hexagon::PS_vstorerw_ai_128B ||
1093 Opc == Hexagon::PS_vstorerwu_ai_128B);
1094 bool Aligned = (Opc == Hexagon::PS_vstorerw_ai ||
1095 Opc == Hexagon::PS_vstorerw_ai_128B);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001096 unsigned SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001097 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
1098 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001099 unsigned NewOpc;
1100 if (Aligned)
1101 NewOpc = Is128B ? Hexagon::V6_vS32b_ai_128B
1102 : Hexagon::V6_vS32b_ai;
1103 else
1104 NewOpc = Is128B ? Hexagon::V6_vS32Ub_ai_128B
1105 : Hexagon::V6_vS32Ub_ai;
1106
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001107 unsigned Offset = Is128B ? VecOffset << 7 : VecOffset << 6;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001108 MachineInstr *MI1New =
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001109 BuildMI(MBB, MI, DL, get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00001110 .add(MI.getOperand(0))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001111 .addImm(MI.getOperand(1).getImm())
1112 .addReg(SrcSubLo)
1113 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001114 MI1New->getOperand(0).setIsKill(false);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001115 BuildMI(MBB, MI, DL, get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00001116 .add(MI.getOperand(0))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001117 // The Vectors are indexed in multiples of vector size.
1118 .addImm(MI.getOperand(1).getImm() + Offset)
1119 .addReg(SrcSubHi)
1120 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001121 MBB.erase(MI);
1122 return true;
1123 }
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001124 case Hexagon::PS_vloadrw_ai:
1125 case Hexagon::PS_vloadrwu_ai:
1126 case Hexagon::PS_vloadrw_ai_128B:
1127 case Hexagon::PS_vloadrwu_ai_128B: {
1128 bool Is128B = (Opc == Hexagon::PS_vloadrw_ai_128B ||
1129 Opc == Hexagon::PS_vloadrwu_ai_128B);
1130 bool Aligned = (Opc == Hexagon::PS_vloadrw_ai ||
1131 Opc == Hexagon::PS_vloadrw_ai_128B);
1132 unsigned NewOpc;
1133 if (Aligned)
1134 NewOpc = Is128B ? Hexagon::V6_vL32b_ai_128B
1135 : Hexagon::V6_vL32b_ai;
1136 else
1137 NewOpc = Is128B ? Hexagon::V6_vL32Ub_ai_128B
1138 : Hexagon::V6_vL32Ub_ai;
1139
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001140 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001141 unsigned Offset = Is128B ? VecOffset << 7 : VecOffset << 6;
Diana Picus116bbab2017-01-13 09:58:52 +00001142 MachineInstr *MI1New = BuildMI(MBB, MI, DL, get(NewOpc),
1143 HRI.getSubReg(DstReg, Hexagon::vsub_lo))
Krzysztof Parzyszek4be9d922017-05-03 15:26:13 +00001144 .add(MI.getOperand(1))
1145 .addImm(MI.getOperand(2).getImm())
1146 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001147 MI1New->getOperand(1).setIsKill(false);
Diana Picus116bbab2017-01-13 09:58:52 +00001148 BuildMI(MBB, MI, DL, get(NewOpc), HRI.getSubReg(DstReg, Hexagon::vsub_hi))
1149 .add(MI.getOperand(1))
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001150 // The Vectors are indexed in multiples of vector size.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001151 .addImm(MI.getOperand(2).getImm() + Offset)
1152 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001153 MBB.erase(MI);
1154 return true;
1155 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001156 case Hexagon::PS_true: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001157 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001158 BuildMI(MBB, MI, DL, get(Hexagon::C2_orn), Reg)
1159 .addReg(Reg, RegState::Undef)
1160 .addReg(Reg, RegState::Undef);
1161 MBB.erase(MI);
1162 return true;
1163 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001164 case Hexagon::PS_false: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001165 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001166 BuildMI(MBB, MI, DL, get(Hexagon::C2_andn), Reg)
1167 .addReg(Reg, RegState::Undef)
1168 .addReg(Reg, RegState::Undef);
1169 MBB.erase(MI);
1170 return true;
1171 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001172 case Hexagon::PS_vmulw: {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001173 // Expand a 64-bit vector multiply into 2 32-bit scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001174 unsigned DstReg = MI.getOperand(0).getReg();
1175 unsigned Src1Reg = MI.getOperand(1).getReg();
1176 unsigned Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001177 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::isub_hi);
1178 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::isub_lo);
1179 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::isub_hi);
1180 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::isub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001181 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001182 HRI.getSubReg(DstReg, Hexagon::isub_hi))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001183 .addReg(Src1SubHi)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001184 .addReg(Src2SubHi);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001185 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001186 HRI.getSubReg(DstReg, Hexagon::isub_lo))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001187 .addReg(Src1SubLo)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001188 .addReg(Src2SubLo);
1189 MBB.erase(MI);
1190 MRI.clearKillFlags(Src1SubHi);
1191 MRI.clearKillFlags(Src1SubLo);
1192 MRI.clearKillFlags(Src2SubHi);
1193 MRI.clearKillFlags(Src2SubLo);
1194 return true;
1195 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001196 case Hexagon::PS_vmulw_acc: {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001197 // Expand 64-bit vector multiply with addition into 2 scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001198 unsigned DstReg = MI.getOperand(0).getReg();
1199 unsigned Src1Reg = MI.getOperand(1).getReg();
1200 unsigned Src2Reg = MI.getOperand(2).getReg();
1201 unsigned Src3Reg = MI.getOperand(3).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001202 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::isub_hi);
1203 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::isub_lo);
1204 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::isub_hi);
1205 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::isub_lo);
1206 unsigned Src3SubHi = HRI.getSubReg(Src3Reg, Hexagon::isub_hi);
1207 unsigned Src3SubLo = HRI.getSubReg(Src3Reg, Hexagon::isub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001208 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001209 HRI.getSubReg(DstReg, Hexagon::isub_hi))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001210 .addReg(Src1SubHi)
1211 .addReg(Src2SubHi)
1212 .addReg(Src3SubHi);
1213 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001214 HRI.getSubReg(DstReg, Hexagon::isub_lo))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001215 .addReg(Src1SubLo)
1216 .addReg(Src2SubLo)
1217 .addReg(Src3SubLo);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001218 MBB.erase(MI);
1219 MRI.clearKillFlags(Src1SubHi);
1220 MRI.clearKillFlags(Src1SubLo);
1221 MRI.clearKillFlags(Src2SubHi);
1222 MRI.clearKillFlags(Src2SubLo);
1223 MRI.clearKillFlags(Src3SubHi);
1224 MRI.clearKillFlags(Src3SubLo);
1225 return true;
1226 }
Krzysztof Parzyszek258af192016-08-11 19:12:18 +00001227 case Hexagon::PS_pselect: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001228 const MachineOperand &Op0 = MI.getOperand(0);
1229 const MachineOperand &Op1 = MI.getOperand(1);
1230 const MachineOperand &Op2 = MI.getOperand(2);
1231 const MachineOperand &Op3 = MI.getOperand(3);
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001232 unsigned Rd = Op0.getReg();
1233 unsigned Pu = Op1.getReg();
1234 unsigned Rs = Op2.getReg();
1235 unsigned Rt = Op3.getReg();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001236 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001237 unsigned K1 = getKillRegState(Op1.isKill());
1238 unsigned K2 = getKillRegState(Op2.isKill());
1239 unsigned K3 = getKillRegState(Op3.isKill());
1240 if (Rd != Rs)
1241 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpt), Rd)
1242 .addReg(Pu, (Rd == Rt) ? K1 : 0)
1243 .addReg(Rs, K2);
1244 if (Rd != Rt)
1245 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpf), Rd)
1246 .addReg(Pu, K1)
1247 .addReg(Rt, K3);
1248 MBB.erase(MI);
1249 return true;
1250 }
Krzysztof Parzyszek258af192016-08-11 19:12:18 +00001251 case Hexagon::PS_vselect:
1252 case Hexagon::PS_vselect_128B: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001253 const MachineOperand &Op0 = MI.getOperand(0);
1254 const MachineOperand &Op1 = MI.getOperand(1);
1255 const MachineOperand &Op2 = MI.getOperand(2);
1256 const MachineOperand &Op3 = MI.getOperand(3);
Ron Lieberman88159e52016-09-02 22:56:24 +00001257 LivePhysRegs LiveAtMI(&HRI);
1258 getLiveRegsAt(LiveAtMI, MI);
1259 bool IsDestLive = !LiveAtMI.available(MRI, Op0.getReg());
1260 if (Op0.getReg() != Op2.getReg()) {
1261 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vcmov))
Diana Picus116bbab2017-01-13 09:58:52 +00001262 .add(Op0)
1263 .add(Op1)
1264 .add(Op2);
Ron Lieberman88159e52016-09-02 22:56:24 +00001265 if (IsDestLive)
1266 T.addReg(Op0.getReg(), RegState::Implicit);
1267 IsDestLive = true;
1268 }
1269 if (Op0.getReg() != Op3.getReg()) {
1270 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vncmov))
Diana Picus116bbab2017-01-13 09:58:52 +00001271 .add(Op0)
1272 .add(Op1)
1273 .add(Op3);
Ron Lieberman88159e52016-09-02 22:56:24 +00001274 if (IsDestLive)
1275 T.addReg(Op0.getReg(), RegState::Implicit);
1276 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001277 MBB.erase(MI);
1278 return true;
1279 }
Krzysztof Parzyszek258af192016-08-11 19:12:18 +00001280 case Hexagon::PS_wselect:
1281 case Hexagon::PS_wselect_128B: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001282 MachineOperand &Op0 = MI.getOperand(0);
1283 MachineOperand &Op1 = MI.getOperand(1);
1284 MachineOperand &Op2 = MI.getOperand(2);
1285 MachineOperand &Op3 = MI.getOperand(3);
Ron Lieberman88159e52016-09-02 22:56:24 +00001286 LivePhysRegs LiveAtMI(&HRI);
1287 getLiveRegsAt(LiveAtMI, MI);
1288 bool IsDestLive = !LiveAtMI.available(MRI, Op0.getReg());
1289
1290 if (Op0.getReg() != Op2.getReg()) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001291 unsigned SrcLo = HRI.getSubReg(Op2.getReg(), Hexagon::vsub_lo);
1292 unsigned SrcHi = HRI.getSubReg(Op2.getReg(), Hexagon::vsub_hi);
Ron Lieberman88159e52016-09-02 22:56:24 +00001293 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vccombine))
Diana Picus116bbab2017-01-13 09:58:52 +00001294 .add(Op0)
1295 .add(Op1)
1296 .addReg(SrcHi)
1297 .addReg(SrcLo);
Ron Lieberman88159e52016-09-02 22:56:24 +00001298 if (IsDestLive)
1299 T.addReg(Op0.getReg(), RegState::Implicit);
1300 IsDestLive = true;
1301 }
1302 if (Op0.getReg() != Op3.getReg()) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001303 unsigned SrcLo = HRI.getSubReg(Op3.getReg(), Hexagon::vsub_lo);
1304 unsigned SrcHi = HRI.getSubReg(Op3.getReg(), Hexagon::vsub_hi);
Ron Lieberman88159e52016-09-02 22:56:24 +00001305 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vnccombine))
Diana Picus116bbab2017-01-13 09:58:52 +00001306 .add(Op0)
1307 .add(Op1)
1308 .addReg(SrcHi)
1309 .addReg(SrcLo);
Ron Lieberman88159e52016-09-02 22:56:24 +00001310 if (IsDestLive)
1311 T.addReg(Op0.getReg(), RegState::Implicit);
1312 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001313 MBB.erase(MI);
1314 return true;
1315 }
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00001316 case Hexagon::PS_tailcall_i:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001317 MI.setDesc(get(Hexagon::J2_jump));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001318 return true;
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00001319 case Hexagon::PS_tailcall_r:
Krzysztof Parzyszek6421b932016-08-19 14:04:45 +00001320 case Hexagon::PS_jmpret:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001321 MI.setDesc(get(Hexagon::J2_jumpr));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001322 return true;
Krzysztof Parzyszek6421b932016-08-19 14:04:45 +00001323 case Hexagon::PS_jmprett:
1324 MI.setDesc(get(Hexagon::J2_jumprt));
1325 return true;
1326 case Hexagon::PS_jmpretf:
1327 MI.setDesc(get(Hexagon::J2_jumprf));
1328 return true;
1329 case Hexagon::PS_jmprettnewpt:
1330 MI.setDesc(get(Hexagon::J2_jumprtnewpt));
1331 return true;
1332 case Hexagon::PS_jmpretfnewpt:
1333 MI.setDesc(get(Hexagon::J2_jumprfnewpt));
1334 return true;
1335 case Hexagon::PS_jmprettnew:
1336 MI.setDesc(get(Hexagon::J2_jumprtnew));
1337 return true;
1338 case Hexagon::PS_jmpretfnew:
1339 MI.setDesc(get(Hexagon::J2_jumprfnew));
1340 return true;
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001341 }
1342
1343 return false;
1344}
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001345
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001346// We indicate that we want to reverse the branch by
1347// inserting the reversed branching opcode.
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +00001348bool HexagonInstrInfo::reverseBranchCondition(
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001349 SmallVectorImpl<MachineOperand> &Cond) const {
1350 if (Cond.empty())
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001351 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001352 assert(Cond[0].isImm() && "First entry in the cond vector not imm-val");
1353 unsigned opcode = Cond[0].getImm();
1354 //unsigned temp;
1355 assert(get(opcode).isBranch() && "Should be a branching condition.");
1356 if (isEndLoopN(opcode))
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001357 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001358 unsigned NewOpcode = getInvertedPredicatedOpcode(opcode);
1359 Cond[0].setImm(NewOpcode);
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001360 return false;
1361}
1362
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001363void HexagonInstrInfo::insertNoop(MachineBasicBlock &MBB,
1364 MachineBasicBlock::iterator MI) const {
1365 DebugLoc DL;
1366 BuildMI(MBB, MI, DL, get(Hexagon::A2_nop));
1367}
1368
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001369bool HexagonInstrInfo::isPostIncrement(const MachineInstr &MI) const {
1370 return getAddrMode(MI) == HexagonII::PostInc;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001371}
1372
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001373// Returns true if an instruction is predicated irrespective of the predicate
1374// sense. For example, all of the following will return true.
1375// if (p0) R1 = add(R2, R3)
1376// if (!p0) R1 = add(R2, R3)
1377// if (p0.new) R1 = add(R2, R3)
1378// if (!p0.new) R1 = add(R2, R3)
1379// Note: New-value stores are not included here as in the current
1380// implementation, we don't need to check their predicate sense.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001381bool HexagonInstrInfo::isPredicated(const MachineInstr &MI) const {
1382 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001383 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001384}
1385
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001386bool HexagonInstrInfo::PredicateInstruction(
1387 MachineInstr &MI, ArrayRef<MachineOperand> Cond) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001388 if (Cond.empty() || isNewValueJump(Cond[0].getImm()) ||
1389 isEndLoopN(Cond[0].getImm())) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001390 DEBUG(dbgs() << "\nCannot predicate:"; MI.dump(););
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001391 return false;
1392 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001393 int Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001394 assert (isPredicable(MI) && "Expected predicable instruction");
1395 bool invertJump = predOpcodeHasNot(Cond);
1396
1397 // We have to predicate MI "in place", i.e. after this function returns,
1398 // MI will need to be transformed into a predicated form. To avoid com-
1399 // plicated manipulations with the operands (handling tied operands,
1400 // etc.), build a new temporary instruction, then overwrite MI with it.
1401
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001402 MachineBasicBlock &B = *MI.getParent();
1403 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001404 unsigned PredOpc = getCondOpcode(Opc, invertJump);
1405 MachineInstrBuilder T = BuildMI(B, MI, DL, get(PredOpc));
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001406 unsigned NOp = 0, NumOps = MI.getNumOperands();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001407 while (NOp < NumOps) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001408 MachineOperand &Op = MI.getOperand(NOp);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001409 if (!Op.isReg() || !Op.isDef() || Op.isImplicit())
1410 break;
Diana Picus116bbab2017-01-13 09:58:52 +00001411 T.add(Op);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001412 NOp++;
1413 }
1414
1415 unsigned PredReg, PredRegPos, PredRegFlags;
1416 bool GotPredReg = getPredReg(Cond, PredReg, PredRegPos, PredRegFlags);
1417 (void)GotPredReg;
1418 assert(GotPredReg);
1419 T.addReg(PredReg, PredRegFlags);
1420 while (NOp < NumOps)
Diana Picus116bbab2017-01-13 09:58:52 +00001421 T.add(MI.getOperand(NOp++));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001422
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001423 MI.setDesc(get(PredOpc));
1424 while (unsigned n = MI.getNumOperands())
1425 MI.RemoveOperand(n-1);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001426 for (unsigned i = 0, n = T->getNumOperands(); i < n; ++i)
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001427 MI.addOperand(T->getOperand(i));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001428
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001429 MachineBasicBlock::instr_iterator TI = T->getIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001430 B.erase(TI);
1431
1432 MachineRegisterInfo &MRI = B.getParent()->getRegInfo();
1433 MRI.clearKillFlags(PredReg);
1434 return true;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001435}
1436
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001437bool HexagonInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
1438 ArrayRef<MachineOperand> Pred2) const {
1439 // TODO: Fix this
1440 return false;
1441}
1442
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001443bool HexagonInstrInfo::DefinesPredicate(
1444 MachineInstr &MI, std::vector<MachineOperand> &Pred) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001445 auto &HRI = getRegisterInfo();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001446 for (unsigned oper = 0; oper < MI.getNumOperands(); ++oper) {
1447 MachineOperand MO = MI.getOperand(oper);
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001448 if (MO.isReg()) {
1449 if (!MO.isDef())
1450 continue;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001451 const TargetRegisterClass* RC = HRI.getMinimalPhysRegClass(MO.getReg());
1452 if (RC == &Hexagon::PredRegsRegClass) {
1453 Pred.push_back(MO);
1454 return true;
1455 }
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001456 continue;
1457 } else if (MO.isRegMask()) {
1458 for (unsigned PR : Hexagon::PredRegsRegClass) {
1459 if (!MI.modifiesRegister(PR, &HRI))
1460 continue;
1461 Pred.push_back(MO);
1462 return true;
1463 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001464 }
1465 }
1466 return false;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +00001467}
Andrew Trickd06df962012-02-01 22:13:57 +00001468
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +00001469bool HexagonInstrInfo::isPredicable(const MachineInstr &MI) const {
Krzysztof Parzyszekee93e002017-05-05 22:13:57 +00001470 if (!MI.getDesc().isPredicable())
1471 return false;
1472
1473 if (MI.isCall() || isTailCall(MI)) {
1474 const MachineFunction &MF = *MI.getParent()->getParent();
1475 if (!MF.getSubtarget<HexagonSubtarget>().usePredicatedCalls())
1476 return false;
1477 }
1478 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001479}
1480
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001481bool HexagonInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
1482 const MachineBasicBlock *MBB,
1483 const MachineFunction &MF) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001484 // Debug info is never a scheduling boundary. It's necessary to be explicit
1485 // due to the special treatment of IT instructions below, otherwise a
1486 // dbg_value followed by an IT will result in the IT instruction being
1487 // considered a scheduling hazard, which is wrong. It should be the actual
1488 // instruction preceding the dbg_value instruction(s), just like it is
1489 // when debug info is not present.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001490 if (MI.isDebugValue())
Brendon Cahoondf43e682015-05-08 16:16:29 +00001491 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001492
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001493 // Throwing call is a boundary.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001494 if (MI.isCall()) {
Krzysztof Parzyszekab9127c2016-08-12 11:01:10 +00001495 // Don't mess around with no return calls.
1496 if (doesNotReturn(MI))
1497 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001498 // If any of the block's successors is a landing pad, this could be a
1499 // throwing call.
1500 for (auto I : MBB->successors())
1501 if (I->isEHPad())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001502 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001503 }
1504
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001505 // Terminators and labels can't be scheduled around.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001506 if (MI.getDesc().isTerminator() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001507 return true;
1508
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001509 if (MI.isInlineAsm() && !ScheduleInlineAsm)
1510 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001511
1512 return false;
1513}
1514
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001515/// Measure the specified inline asm to determine an approximation of its
1516/// length.
1517/// Comments (which run till the next SeparatorString or newline) do not
1518/// count as an instruction.
1519/// Any other non-whitespace text is considered an instruction, with
1520/// multiple instructions separated by SeparatorString or newlines.
1521/// Variable-length instructions are not handled here; this function
1522/// may be overloaded in the target code to do that.
1523/// Hexagon counts the number of ##'s and adjust for that many
1524/// constant exenders.
1525unsigned HexagonInstrInfo::getInlineAsmLength(const char *Str,
1526 const MCAsmInfo &MAI) const {
1527 StringRef AStr(Str);
1528 // Count the number of instructions in the asm.
1529 bool atInsnStart = true;
1530 unsigned Length = 0;
1531 for (; *Str; ++Str) {
1532 if (*Str == '\n' || strncmp(Str, MAI.getSeparatorString(),
1533 strlen(MAI.getSeparatorString())) == 0)
1534 atInsnStart = true;
1535 if (atInsnStart && !std::isspace(static_cast<unsigned char>(*Str))) {
1536 Length += MAI.getMaxInstLength();
1537 atInsnStart = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001538 }
Mehdi Amini36d33fc2016-10-01 06:46:33 +00001539 if (atInsnStart && strncmp(Str, MAI.getCommentString().data(),
1540 MAI.getCommentString().size()) == 0)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001541 atInsnStart = false;
1542 }
1543
1544 // Add to size number of constant extenders seen * 4.
1545 StringRef Occ("##");
1546 Length += AStr.count(Occ)*4;
1547 return Length;
1548}
1549
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001550ScheduleHazardRecognizer*
1551HexagonInstrInfo::CreateTargetPostRAHazardRecognizer(
1552 const InstrItineraryData *II, const ScheduleDAG *DAG) const {
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +00001553 if (UseDFAHazardRec) {
1554 auto &HST = DAG->MF.getSubtarget<HexagonSubtarget>();
1555 return new HexagonHazardRecognizer(II, this, HST);
1556 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001557 return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG);
1558}
1559
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001560/// \brief For a comparison instruction, return the source registers in
1561/// \p SrcReg and \p SrcReg2 if having two register operands, and the value it
1562/// compares against in CmpValue. Return true if the comparison instruction
1563/// can be analyzed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001564bool HexagonInstrInfo::analyzeCompare(const MachineInstr &MI, unsigned &SrcReg,
1565 unsigned &SrcReg2, int &Mask,
1566 int &Value) const {
1567 unsigned Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001568
1569 // Set mask and the first source register.
1570 switch (Opc) {
1571 case Hexagon::C2_cmpeq:
1572 case Hexagon::C2_cmpeqp:
1573 case Hexagon::C2_cmpgt:
1574 case Hexagon::C2_cmpgtp:
1575 case Hexagon::C2_cmpgtu:
1576 case Hexagon::C2_cmpgtup:
1577 case Hexagon::C4_cmpneq:
1578 case Hexagon::C4_cmplte:
1579 case Hexagon::C4_cmplteu:
1580 case Hexagon::C2_cmpeqi:
1581 case Hexagon::C2_cmpgti:
1582 case Hexagon::C2_cmpgtui:
1583 case Hexagon::C4_cmpneqi:
1584 case Hexagon::C4_cmplteui:
1585 case Hexagon::C4_cmpltei:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001586 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001587 Mask = ~0;
1588 break;
1589 case Hexagon::A4_cmpbeq:
1590 case Hexagon::A4_cmpbgt:
1591 case Hexagon::A4_cmpbgtu:
1592 case Hexagon::A4_cmpbeqi:
1593 case Hexagon::A4_cmpbgti:
1594 case Hexagon::A4_cmpbgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001595 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001596 Mask = 0xFF;
1597 break;
1598 case Hexagon::A4_cmpheq:
1599 case Hexagon::A4_cmphgt:
1600 case Hexagon::A4_cmphgtu:
1601 case Hexagon::A4_cmpheqi:
1602 case Hexagon::A4_cmphgti:
1603 case Hexagon::A4_cmphgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001604 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001605 Mask = 0xFFFF;
1606 break;
1607 }
1608
1609 // Set the value/second source register.
1610 switch (Opc) {
1611 case Hexagon::C2_cmpeq:
1612 case Hexagon::C2_cmpeqp:
1613 case Hexagon::C2_cmpgt:
1614 case Hexagon::C2_cmpgtp:
1615 case Hexagon::C2_cmpgtu:
1616 case Hexagon::C2_cmpgtup:
1617 case Hexagon::A4_cmpbeq:
1618 case Hexagon::A4_cmpbgt:
1619 case Hexagon::A4_cmpbgtu:
1620 case Hexagon::A4_cmpheq:
1621 case Hexagon::A4_cmphgt:
1622 case Hexagon::A4_cmphgtu:
1623 case Hexagon::C4_cmpneq:
1624 case Hexagon::C4_cmplte:
1625 case Hexagon::C4_cmplteu:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001626 SrcReg2 = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001627 return true;
1628
1629 case Hexagon::C2_cmpeqi:
1630 case Hexagon::C2_cmpgtui:
1631 case Hexagon::C2_cmpgti:
1632 case Hexagon::C4_cmpneqi:
1633 case Hexagon::C4_cmplteui:
1634 case Hexagon::C4_cmpltei:
1635 case Hexagon::A4_cmpbeqi:
1636 case Hexagon::A4_cmpbgti:
1637 case Hexagon::A4_cmpbgtui:
1638 case Hexagon::A4_cmpheqi:
1639 case Hexagon::A4_cmphgti:
1640 case Hexagon::A4_cmphgtui:
1641 SrcReg2 = 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001642 Value = MI.getOperand(2).getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001643 return true;
1644 }
1645
1646 return false;
1647}
1648
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001649unsigned HexagonInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001650 const MachineInstr &MI,
1651 unsigned *PredCost) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001652 return getInstrTimingClassLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001653}
1654
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00001655
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001656DFAPacketizer *HexagonInstrInfo::CreateTargetScheduleState(
1657 const TargetSubtargetInfo &STI) const {
1658 const InstrItineraryData *II = STI.getInstrItineraryData();
1659 return static_cast<const HexagonSubtarget&>(STI).createDFAPacketizer(II);
1660}
1661
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001662// Inspired by this pair:
1663// %R13<def> = L2_loadri_io %R29, 136; mem:LD4[FixedStack0]
1664// S2_storeri_io %R29, 132, %R1<kill>; flags: mem:ST4[FixedStack1]
1665// Currently AA considers the addresses in these instructions to be aliasing.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001666bool HexagonInstrInfo::areMemAccessesTriviallyDisjoint(
1667 MachineInstr &MIa, MachineInstr &MIb, AliasAnalysis *AA) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001668 int OffsetA = 0, OffsetB = 0;
1669 unsigned SizeA = 0, SizeB = 0;
1670
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001671 if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects() ||
1672 MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001673 return false;
1674
1675 // Instructions that are pure loads, not loads and stores like memops are not
1676 // dependent.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001677 if (MIa.mayLoad() && !isMemOp(MIa) && MIb.mayLoad() && !isMemOp(MIb))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001678 return true;
1679
1680 // Get base, offset, and access size in MIa.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001681 unsigned BaseRegA = getBaseAndOffset(MIa, OffsetA, SizeA);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001682 if (!BaseRegA || !SizeA)
1683 return false;
1684
1685 // Get base, offset, and access size in MIb.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001686 unsigned BaseRegB = getBaseAndOffset(MIb, OffsetB, SizeB);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001687 if (!BaseRegB || !SizeB)
1688 return false;
1689
1690 if (BaseRegA != BaseRegB)
1691 return false;
1692
1693 // This is a mem access with the same base register and known offsets from it.
1694 // Reason about it.
1695 if (OffsetA > OffsetB) {
1696 uint64_t offDiff = (uint64_t)((int64_t)OffsetA - (int64_t)OffsetB);
1697 return (SizeB <= offDiff);
1698 } else if (OffsetA < OffsetB) {
1699 uint64_t offDiff = (uint64_t)((int64_t)OffsetB - (int64_t)OffsetA);
1700 return (SizeA <= offDiff);
1701 }
1702
1703 return false;
1704}
1705
Brendon Cahoon254f8892016-07-29 16:44:44 +00001706/// If the instruction is an increment of a constant value, return the amount.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001707bool HexagonInstrInfo::getIncrementValue(const MachineInstr &MI,
Brendon Cahoon254f8892016-07-29 16:44:44 +00001708 int &Value) const {
1709 if (isPostIncrement(MI)) {
1710 unsigned AccessSize;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001711 return getBaseAndOffset(MI, Value, AccessSize);
Brendon Cahoon254f8892016-07-29 16:44:44 +00001712 }
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001713 if (MI.getOpcode() == Hexagon::A2_addi) {
1714 Value = MI.getOperand(2).getImm();
Brendon Cahoon254f8892016-07-29 16:44:44 +00001715 return true;
1716 }
1717
1718 return false;
1719}
1720
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001721unsigned HexagonInstrInfo::createVR(MachineFunction *MF, MVT VT) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001722 MachineRegisterInfo &MRI = MF->getRegInfo();
1723 const TargetRegisterClass *TRC;
1724 if (VT == MVT::i1) {
1725 TRC = &Hexagon::PredRegsRegClass;
1726 } else if (VT == MVT::i32 || VT == MVT::f32) {
1727 TRC = &Hexagon::IntRegsRegClass;
1728 } else if (VT == MVT::i64 || VT == MVT::f64) {
1729 TRC = &Hexagon::DoubleRegsRegClass;
1730 } else {
1731 llvm_unreachable("Cannot handle this register class");
1732 }
1733
1734 unsigned NewReg = MRI.createVirtualRegister(TRC);
1735 return NewReg;
1736}
1737
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001738bool HexagonInstrInfo::isAbsoluteSet(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001739 return (getAddrMode(MI) == HexagonII::AbsoluteSet);
1740}
1741
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001742bool HexagonInstrInfo::isAccumulator(const MachineInstr &MI) const {
1743 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001744 return((F >> HexagonII::AccumulatorPos) & HexagonII::AccumulatorMask);
1745}
1746
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001747bool HexagonInstrInfo::isComplex(const MachineInstr &MI) const {
1748 const MachineFunction *MF = MI.getParent()->getParent();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001749 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
1750 const HexagonInstrInfo *QII = (const HexagonInstrInfo *) TII;
1751
1752 if (!(isTC1(MI))
1753 && !(QII->isTC2Early(MI))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001754 && !(MI.getDesc().mayLoad())
1755 && !(MI.getDesc().mayStore())
1756 && (MI.getDesc().getOpcode() != Hexagon::S2_allocframe)
1757 && (MI.getDesc().getOpcode() != Hexagon::L2_deallocframe)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001758 && !(QII->isMemOp(MI))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001759 && !(MI.isBranch())
1760 && !(MI.isReturn())
1761 && !MI.isCall())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001762 return true;
1763
1764 return false;
1765}
1766
Sanjay Patele4b9f502015-12-07 19:21:39 +00001767// Return true if the instruction is a compund branch instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001768bool HexagonInstrInfo::isCompoundBranchInstr(const MachineInstr &MI) const {
Krzysztof Parzyszekf65b8f12017-02-02 15:03:30 +00001769 return getType(MI) == HexagonII::TypeCJ && MI.isBranch();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001770}
1771
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001772bool HexagonInstrInfo::isCondInst(const MachineInstr &MI) const {
1773 return (MI.isBranch() && isPredicated(MI)) ||
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001774 isConditionalTransfer(MI) ||
1775 isConditionalALU32(MI) ||
1776 isConditionalLoad(MI) ||
1777 // Predicated stores which don't have a .new on any operands.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001778 (MI.mayStore() && isPredicated(MI) && !isNewValueStore(MI) &&
1779 !isPredicatedNew(MI));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001780}
1781
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001782bool HexagonInstrInfo::isConditionalALU32(const MachineInstr &MI) const {
1783 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001784 case Hexagon::A2_paddf:
1785 case Hexagon::A2_paddfnew:
1786 case Hexagon::A2_paddif:
1787 case Hexagon::A2_paddifnew:
1788 case Hexagon::A2_paddit:
1789 case Hexagon::A2_padditnew:
1790 case Hexagon::A2_paddt:
1791 case Hexagon::A2_paddtnew:
1792 case Hexagon::A2_pandf:
1793 case Hexagon::A2_pandfnew:
1794 case Hexagon::A2_pandt:
1795 case Hexagon::A2_pandtnew:
1796 case Hexagon::A2_porf:
1797 case Hexagon::A2_porfnew:
1798 case Hexagon::A2_port:
1799 case Hexagon::A2_portnew:
1800 case Hexagon::A2_psubf:
1801 case Hexagon::A2_psubfnew:
1802 case Hexagon::A2_psubt:
1803 case Hexagon::A2_psubtnew:
1804 case Hexagon::A2_pxorf:
1805 case Hexagon::A2_pxorfnew:
1806 case Hexagon::A2_pxort:
1807 case Hexagon::A2_pxortnew:
1808 case Hexagon::A4_paslhf:
1809 case Hexagon::A4_paslhfnew:
1810 case Hexagon::A4_paslht:
1811 case Hexagon::A4_paslhtnew:
1812 case Hexagon::A4_pasrhf:
1813 case Hexagon::A4_pasrhfnew:
1814 case Hexagon::A4_pasrht:
1815 case Hexagon::A4_pasrhtnew:
1816 case Hexagon::A4_psxtbf:
1817 case Hexagon::A4_psxtbfnew:
1818 case Hexagon::A4_psxtbt:
1819 case Hexagon::A4_psxtbtnew:
1820 case Hexagon::A4_psxthf:
1821 case Hexagon::A4_psxthfnew:
1822 case Hexagon::A4_psxtht:
1823 case Hexagon::A4_psxthtnew:
1824 case Hexagon::A4_pzxtbf:
1825 case Hexagon::A4_pzxtbfnew:
1826 case Hexagon::A4_pzxtbt:
1827 case Hexagon::A4_pzxtbtnew:
1828 case Hexagon::A4_pzxthf:
1829 case Hexagon::A4_pzxthfnew:
1830 case Hexagon::A4_pzxtht:
1831 case Hexagon::A4_pzxthtnew:
1832 case Hexagon::C2_ccombinewf:
1833 case Hexagon::C2_ccombinewt:
1834 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001835 }
1836 return false;
1837}
1838
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001839// FIXME - Function name and it's functionality don't match.
1840// It should be renamed to hasPredNewOpcode()
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001841bool HexagonInstrInfo::isConditionalLoad(const MachineInstr &MI) const {
1842 if (!MI.getDesc().mayLoad() || !isPredicated(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001843 return false;
1844
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001845 int PNewOpcode = Hexagon::getPredNewOpcode(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001846 // Instruction with valid predicated-new opcode can be promoted to .new.
1847 return PNewOpcode >= 0;
1848}
1849
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001850// Returns true if an instruction is a conditional store.
1851//
1852// Note: It doesn't include conditional new-value stores as they can't be
1853// converted to .new predicate.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001854bool HexagonInstrInfo::isConditionalStore(const MachineInstr &MI) const {
1855 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001856 default: return false;
1857 case Hexagon::S4_storeirbt_io:
1858 case Hexagon::S4_storeirbf_io:
1859 case Hexagon::S4_pstorerbt_rr:
1860 case Hexagon::S4_pstorerbf_rr:
1861 case Hexagon::S2_pstorerbt_io:
1862 case Hexagon::S2_pstorerbf_io:
1863 case Hexagon::S2_pstorerbt_pi:
1864 case Hexagon::S2_pstorerbf_pi:
1865 case Hexagon::S2_pstorerdt_io:
1866 case Hexagon::S2_pstorerdf_io:
1867 case Hexagon::S4_pstorerdt_rr:
1868 case Hexagon::S4_pstorerdf_rr:
1869 case Hexagon::S2_pstorerdt_pi:
1870 case Hexagon::S2_pstorerdf_pi:
1871 case Hexagon::S2_pstorerht_io:
1872 case Hexagon::S2_pstorerhf_io:
1873 case Hexagon::S4_storeirht_io:
1874 case Hexagon::S4_storeirhf_io:
1875 case Hexagon::S4_pstorerht_rr:
1876 case Hexagon::S4_pstorerhf_rr:
1877 case Hexagon::S2_pstorerht_pi:
1878 case Hexagon::S2_pstorerhf_pi:
1879 case Hexagon::S2_pstorerit_io:
1880 case Hexagon::S2_pstorerif_io:
1881 case Hexagon::S4_storeirit_io:
1882 case Hexagon::S4_storeirif_io:
1883 case Hexagon::S4_pstorerit_rr:
1884 case Hexagon::S4_pstorerif_rr:
1885 case Hexagon::S2_pstorerit_pi:
1886 case Hexagon::S2_pstorerif_pi:
1887
1888 // V4 global address store before promoting to dot new.
1889 case Hexagon::S4_pstorerdt_abs:
1890 case Hexagon::S4_pstorerdf_abs:
1891 case Hexagon::S4_pstorerbt_abs:
1892 case Hexagon::S4_pstorerbf_abs:
1893 case Hexagon::S4_pstorerht_abs:
1894 case Hexagon::S4_pstorerhf_abs:
1895 case Hexagon::S4_pstorerit_abs:
1896 case Hexagon::S4_pstorerif_abs:
1897 return true;
1898
1899 // Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
1900 // from the "Conditional Store" list. Because a predicated new value store
1901 // would NOT be promoted to a double dot new store.
1902 // This function returns yes for those stores that are predicated but not
1903 // yet promoted to predicate dot new instructions.
1904 }
1905}
1906
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001907bool HexagonInstrInfo::isConditionalTransfer(const MachineInstr &MI) const {
1908 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001909 case Hexagon::A2_tfrt:
1910 case Hexagon::A2_tfrf:
1911 case Hexagon::C2_cmoveit:
1912 case Hexagon::C2_cmoveif:
1913 case Hexagon::A2_tfrtnew:
1914 case Hexagon::A2_tfrfnew:
1915 case Hexagon::C2_cmovenewit:
1916 case Hexagon::C2_cmovenewif:
1917 case Hexagon::A2_tfrpt:
1918 case Hexagon::A2_tfrpf:
1919 return true;
1920
1921 default:
1922 return false;
1923 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001924 return false;
1925}
1926
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001927// TODO: In order to have isExtendable for fpimm/f32Ext, we need to handle
1928// isFPImm and later getFPImm as well.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001929bool HexagonInstrInfo::isConstExtended(const MachineInstr &MI) const {
1930 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001931 unsigned isExtended = (F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask;
1932 if (isExtended) // Instruction must be extended.
Krzysztof Parzyszekc6f19332015-03-19 15:18:57 +00001933 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001934
1935 unsigned isExtendable =
1936 (F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask;
1937 if (!isExtendable)
1938 return false;
1939
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001940 if (MI.isCall())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001941 return false;
1942
1943 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001944 const MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001945 // Use MO operand flags to determine if MO
1946 // has the HMOTF_ConstExtended flag set.
1947 if (MO.getTargetFlags() && HexagonII::HMOTF_ConstExtended)
Brendon Cahoondf43e682015-05-08 16:16:29 +00001948 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001949 // If this is a Machine BB address we are talking about, and it is
1950 // not marked as extended, say so.
1951 if (MO.isMBB())
1952 return false;
1953
1954 // We could be using an instruction with an extendable immediate and shoehorn
1955 // a global address into it. If it is a global address it will be constant
1956 // extended. We do this for COMBINE.
1957 // We currently only handle isGlobal() because it is the only kind of
1958 // object we are going to end up with here for now.
1959 // In the future we probably should add isSymbol(), etc.
1960 if (MO.isGlobal() || MO.isSymbol() || MO.isBlockAddress() ||
Krzysztof Parzyszeka3386502016-08-10 16:46:36 +00001961 MO.isJTI() || MO.isCPI() || MO.isFPImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001962 return true;
1963
1964 // If the extendable operand is not 'Immediate' type, the instruction should
1965 // have 'isExtended' flag set.
1966 assert(MO.isImm() && "Extendable operand must be Immediate type");
1967
1968 int MinValue = getMinValue(MI);
1969 int MaxValue = getMaxValue(MI);
1970 int ImmValue = MO.getImm();
1971
1972 return (ImmValue < MinValue || ImmValue > MaxValue);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001973}
1974
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001975bool HexagonInstrInfo::isDeallocRet(const MachineInstr &MI) const {
1976 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001977 case Hexagon::L4_return :
1978 case Hexagon::L4_return_t :
1979 case Hexagon::L4_return_f :
1980 case Hexagon::L4_return_tnew_pnt :
1981 case Hexagon::L4_return_fnew_pnt :
1982 case Hexagon::L4_return_tnew_pt :
1983 case Hexagon::L4_return_fnew_pt :
Krzysztof Parzyszek700a5f92017-05-03 15:34:52 +00001984 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001985 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001986 return false;
1987}
1988
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001989// Return true when ConsMI uses a register defined by ProdMI.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001990bool HexagonInstrInfo::isDependent(const MachineInstr &ProdMI,
1991 const MachineInstr &ConsMI) const {
1992 if (!ProdMI.getDesc().getNumDefs())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001993 return false;
1994
1995 auto &HRI = getRegisterInfo();
1996
1997 SmallVector<unsigned, 4> DefsA;
1998 SmallVector<unsigned, 4> DefsB;
1999 SmallVector<unsigned, 8> UsesA;
2000 SmallVector<unsigned, 8> UsesB;
2001
2002 parseOperands(ProdMI, DefsA, UsesA);
2003 parseOperands(ConsMI, DefsB, UsesB);
2004
2005 for (auto &RegA : DefsA)
2006 for (auto &RegB : UsesB) {
2007 // True data dependency.
2008 if (RegA == RegB)
2009 return true;
2010
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002011 if (TargetRegisterInfo::isPhysicalRegister(RegA))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002012 for (MCSubRegIterator SubRegs(RegA, &HRI); SubRegs.isValid(); ++SubRegs)
2013 if (RegB == *SubRegs)
2014 return true;
2015
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002016 if (TargetRegisterInfo::isPhysicalRegister(RegB))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002017 for (MCSubRegIterator SubRegs(RegB, &HRI); SubRegs.isValid(); ++SubRegs)
2018 if (RegA == *SubRegs)
2019 return true;
2020 }
2021
2022 return false;
2023}
2024
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002025// Returns true if the instruction is alread a .cur.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002026bool HexagonInstrInfo::isDotCurInst(const MachineInstr &MI) const {
2027 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002028 case Hexagon::V6_vL32b_cur_pi:
2029 case Hexagon::V6_vL32b_cur_ai:
2030 case Hexagon::V6_vL32b_cur_pi_128B:
2031 case Hexagon::V6_vL32b_cur_ai_128B:
2032 return true;
2033 }
2034 return false;
2035}
2036
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002037// Returns true, if any one of the operands is a dot new
2038// insn, whether it is predicated dot new or register dot new.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002039bool HexagonInstrInfo::isDotNewInst(const MachineInstr &MI) const {
2040 if (isNewValueInst(MI) || (isPredicated(MI) && isPredicatedNew(MI)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002041 return true;
2042
2043 return false;
2044}
2045
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002046/// Symmetrical. See if these two instructions are fit for duplex pair.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002047bool HexagonInstrInfo::isDuplexPair(const MachineInstr &MIa,
2048 const MachineInstr &MIb) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002049 HexagonII::SubInstructionGroup MIaG = getDuplexCandidateGroup(MIa);
2050 HexagonII::SubInstructionGroup MIbG = getDuplexCandidateGroup(MIb);
2051 return (isDuplexPairMatch(MIaG, MIbG) || isDuplexPairMatch(MIbG, MIaG));
2052}
2053
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002054bool HexagonInstrInfo::isEarlySourceInstr(const MachineInstr &MI) const {
2055 if (MI.mayLoad() || MI.mayStore() || MI.isCompare())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002056 return true;
2057
2058 // Multiply
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002059 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002060 return is_TC4x(SchedClass) || is_TC3x(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002061}
2062
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002063bool HexagonInstrInfo::isEndLoopN(unsigned Opcode) const {
2064 return (Opcode == Hexagon::ENDLOOP0 ||
2065 Opcode == Hexagon::ENDLOOP1);
2066}
2067
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002068bool HexagonInstrInfo::isExpr(unsigned OpType) const {
2069 switch(OpType) {
2070 case MachineOperand::MO_MachineBasicBlock:
2071 case MachineOperand::MO_GlobalAddress:
2072 case MachineOperand::MO_ExternalSymbol:
2073 case MachineOperand::MO_JumpTableIndex:
2074 case MachineOperand::MO_ConstantPoolIndex:
2075 case MachineOperand::MO_BlockAddress:
2076 return true;
2077 default:
2078 return false;
2079 }
2080}
2081
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002082bool HexagonInstrInfo::isExtendable(const MachineInstr &MI) const {
2083 const MCInstrDesc &MID = MI.getDesc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002084 const uint64_t F = MID.TSFlags;
2085 if ((F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask)
2086 return true;
2087
2088 // TODO: This is largely obsolete now. Will need to be removed
2089 // in consecutive patches.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002090 switch (MI.getOpcode()) {
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00002091 // PS_fi and PS_fia remain special cases.
2092 case Hexagon::PS_fi:
2093 case Hexagon::PS_fia:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002094 return true;
2095 default:
2096 return false;
2097 }
2098 return false;
2099}
2100
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002101// This returns true in two cases:
2102// - The OP code itself indicates that this is an extended instruction.
2103// - One of MOs has been marked with HMOTF_ConstExtended flag.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002104bool HexagonInstrInfo::isExtended(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002105 // First check if this is permanently extended op code.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002106 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002107 if ((F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask)
2108 return true;
2109 // Use MO operand flags to determine if one of MI's operands
2110 // has HMOTF_ConstExtended flag set.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002111 for (MachineInstr::const_mop_iterator I = MI.operands_begin(),
2112 E = MI.operands_end(); I != E; ++I) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002113 if (I->getTargetFlags() && HexagonII::HMOTF_ConstExtended)
2114 return true;
2115 }
2116 return false;
2117}
2118
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002119bool HexagonInstrInfo::isFloat(const MachineInstr &MI) const {
2120 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002121 const uint64_t F = get(Opcode).TSFlags;
2122 return (F >> HexagonII::FPPos) & HexagonII::FPMask;
2123}
2124
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002125// No V60 HVX VMEM with A_INDIRECT.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002126bool HexagonInstrInfo::isHVXMemWithAIndirect(const MachineInstr &I,
2127 const MachineInstr &J) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002128 if (!isHVXVec(I))
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002129 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002130 if (!I.mayLoad() && !I.mayStore())
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002131 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002132 return J.isIndirectBranch() || isIndirectCall(J) || isIndirectL4Return(J);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002133}
2134
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002135bool HexagonInstrInfo::isIndirectCall(const MachineInstr &MI) const {
2136 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002137 case Hexagon::J2_callr :
2138 case Hexagon::J2_callrf :
2139 case Hexagon::J2_callrt :
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00002140 case Hexagon::PS_call_nr :
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002141 return true;
2142 }
2143 return false;
2144}
2145
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002146bool HexagonInstrInfo::isIndirectL4Return(const MachineInstr &MI) const {
2147 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002148 case Hexagon::L4_return :
2149 case Hexagon::L4_return_t :
2150 case Hexagon::L4_return_f :
2151 case Hexagon::L4_return_fnew_pnt :
2152 case Hexagon::L4_return_fnew_pt :
2153 case Hexagon::L4_return_tnew_pnt :
2154 case Hexagon::L4_return_tnew_pt :
2155 return true;
2156 }
2157 return false;
2158}
2159
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002160bool HexagonInstrInfo::isJumpR(const MachineInstr &MI) const {
2161 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002162 case Hexagon::J2_jumpr :
2163 case Hexagon::J2_jumprt :
2164 case Hexagon::J2_jumprf :
2165 case Hexagon::J2_jumprtnewpt :
2166 case Hexagon::J2_jumprfnewpt :
2167 case Hexagon::J2_jumprtnew :
2168 case Hexagon::J2_jumprfnew :
2169 return true;
2170 }
2171 return false;
2172}
2173
Simon Pilgrim6ba672e2016-11-17 19:21:20 +00002174// Return true if a given MI can accommodate given offset.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002175// Use abs estimate as oppose to the exact number.
2176// TODO: This will need to be changed to use MC level
2177// definition of instruction extendable field size.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002178bool HexagonInstrInfo::isJumpWithinBranchRange(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002179 unsigned offset) const {
2180 // This selection of jump instructions matches to that what
Krzysztof Parzyszek700a5f92017-05-03 15:34:52 +00002181 // analyzeBranch can parse, plus NVJ.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002182 if (isNewValueJump(MI)) // r9:2
2183 return isInt<11>(offset);
2184
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002185 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002186 // Still missing Jump to address condition on register value.
2187 default:
2188 return false;
2189 case Hexagon::J2_jump: // bits<24> dst; // r22:2
2190 case Hexagon::J2_call:
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002191 case Hexagon::PS_call_nr:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002192 return isInt<24>(offset);
2193 case Hexagon::J2_jumpt: //bits<17> dst; // r15:2
2194 case Hexagon::J2_jumpf:
2195 case Hexagon::J2_jumptnew:
2196 case Hexagon::J2_jumptnewpt:
2197 case Hexagon::J2_jumpfnew:
2198 case Hexagon::J2_jumpfnewpt:
2199 case Hexagon::J2_callt:
2200 case Hexagon::J2_callf:
2201 return isInt<17>(offset);
2202 case Hexagon::J2_loop0i:
2203 case Hexagon::J2_loop0iext:
2204 case Hexagon::J2_loop0r:
2205 case Hexagon::J2_loop0rext:
2206 case Hexagon::J2_loop1i:
2207 case Hexagon::J2_loop1iext:
2208 case Hexagon::J2_loop1r:
2209 case Hexagon::J2_loop1rext:
2210 return isInt<9>(offset);
2211 // TODO: Add all the compound branches here. Can we do this in Relation model?
2212 case Hexagon::J4_cmpeqi_tp0_jump_nt:
2213 case Hexagon::J4_cmpeqi_tp1_jump_nt:
2214 return isInt<11>(offset);
2215 }
2216}
2217
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002218bool HexagonInstrInfo::isLateInstrFeedsEarlyInstr(const MachineInstr &LRMI,
2219 const MachineInstr &ESMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002220 bool isLate = isLateResultInstr(LRMI);
2221 bool isEarly = isEarlySourceInstr(ESMI);
2222
2223 DEBUG(dbgs() << "V60" << (isLate ? "-LR " : " -- "));
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002224 DEBUG(LRMI.dump());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002225 DEBUG(dbgs() << "V60" << (isEarly ? "-ES " : " -- "));
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002226 DEBUG(ESMI.dump());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002227
2228 if (isLate && isEarly) {
2229 DEBUG(dbgs() << "++Is Late Result feeding Early Source\n");
2230 return true;
2231 }
2232
2233 return false;
2234}
2235
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002236bool HexagonInstrInfo::isLateResultInstr(const MachineInstr &MI) const {
2237 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002238 case TargetOpcode::EXTRACT_SUBREG:
2239 case TargetOpcode::INSERT_SUBREG:
2240 case TargetOpcode::SUBREG_TO_REG:
2241 case TargetOpcode::REG_SEQUENCE:
2242 case TargetOpcode::IMPLICIT_DEF:
2243 case TargetOpcode::COPY:
2244 case TargetOpcode::INLINEASM:
2245 case TargetOpcode::PHI:
2246 return false;
2247 default:
2248 break;
2249 }
2250
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002251 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002252 return !is_TC1(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002253}
2254
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002255bool HexagonInstrInfo::isLateSourceInstr(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002256 // Instructions with iclass A_CVI_VX and attribute A_CVI_LATE uses a multiply
2257 // resource, but all operands can be received late like an ALU instruction.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002258 return getType(MI) == HexagonII::TypeCVI_VX_LATE;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002259}
2260
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002261bool HexagonInstrInfo::isLoopN(const MachineInstr &MI) const {
2262 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002263 return Opcode == Hexagon::J2_loop0i ||
2264 Opcode == Hexagon::J2_loop0r ||
2265 Opcode == Hexagon::J2_loop0iext ||
2266 Opcode == Hexagon::J2_loop0rext ||
2267 Opcode == Hexagon::J2_loop1i ||
2268 Opcode == Hexagon::J2_loop1r ||
2269 Opcode == Hexagon::J2_loop1iext ||
2270 Opcode == Hexagon::J2_loop1rext;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002271}
2272
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002273bool HexagonInstrInfo::isMemOp(const MachineInstr &MI) const {
2274 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002275 default: return false;
2276 case Hexagon::L4_iadd_memopw_io :
2277 case Hexagon::L4_isub_memopw_io :
2278 case Hexagon::L4_add_memopw_io :
2279 case Hexagon::L4_sub_memopw_io :
2280 case Hexagon::L4_and_memopw_io :
2281 case Hexagon::L4_or_memopw_io :
2282 case Hexagon::L4_iadd_memoph_io :
2283 case Hexagon::L4_isub_memoph_io :
2284 case Hexagon::L4_add_memoph_io :
2285 case Hexagon::L4_sub_memoph_io :
2286 case Hexagon::L4_and_memoph_io :
2287 case Hexagon::L4_or_memoph_io :
2288 case Hexagon::L4_iadd_memopb_io :
2289 case Hexagon::L4_isub_memopb_io :
2290 case Hexagon::L4_add_memopb_io :
2291 case Hexagon::L4_sub_memopb_io :
2292 case Hexagon::L4_and_memopb_io :
2293 case Hexagon::L4_or_memopb_io :
2294 case Hexagon::L4_ior_memopb_io:
2295 case Hexagon::L4_ior_memoph_io:
2296 case Hexagon::L4_ior_memopw_io:
2297 case Hexagon::L4_iand_memopb_io:
2298 case Hexagon::L4_iand_memoph_io:
2299 case Hexagon::L4_iand_memopw_io:
2300 return true;
2301 }
2302 return false;
2303}
2304
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002305bool HexagonInstrInfo::isNewValue(const MachineInstr &MI) const {
2306 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002307 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2308}
2309
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002310bool HexagonInstrInfo::isNewValue(unsigned Opcode) const {
2311 const uint64_t F = get(Opcode).TSFlags;
2312 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2313}
2314
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002315bool HexagonInstrInfo::isNewValueInst(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002316 return isNewValueJump(MI) || isNewValueStore(MI);
2317}
2318
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002319bool HexagonInstrInfo::isNewValueJump(const MachineInstr &MI) const {
2320 return isNewValue(MI) && MI.isBranch();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002321}
2322
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002323bool HexagonInstrInfo::isNewValueJump(unsigned Opcode) const {
2324 return isNewValue(Opcode) && get(Opcode).isBranch() && isPredicated(Opcode);
2325}
2326
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002327bool HexagonInstrInfo::isNewValueStore(const MachineInstr &MI) const {
2328 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002329 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2330}
2331
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002332bool HexagonInstrInfo::isNewValueStore(unsigned Opcode) const {
2333 const uint64_t F = get(Opcode).TSFlags;
2334 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2335}
2336
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002337// Returns true if a particular operand is extendable for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002338bool HexagonInstrInfo::isOperandExtended(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002339 unsigned OperandNum) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002340 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002341 return ((F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask)
2342 == OperandNum;
2343}
2344
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002345bool HexagonInstrInfo::isPredicatedNew(const MachineInstr &MI) const {
2346 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002347 assert(isPredicated(MI));
2348 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2349}
2350
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002351bool HexagonInstrInfo::isPredicatedNew(unsigned Opcode) const {
2352 const uint64_t F = get(Opcode).TSFlags;
2353 assert(isPredicated(Opcode));
2354 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2355}
2356
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002357bool HexagonInstrInfo::isPredicatedTrue(const MachineInstr &MI) const {
2358 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002359 return !((F >> HexagonII::PredicatedFalsePos) &
2360 HexagonII::PredicatedFalseMask);
2361}
2362
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002363bool HexagonInstrInfo::isPredicatedTrue(unsigned Opcode) const {
2364 const uint64_t F = get(Opcode).TSFlags;
2365 // Make sure that the instruction is predicated.
2366 assert((F>> HexagonII::PredicatedPos) & HexagonII::PredicatedMask);
2367 return !((F >> HexagonII::PredicatedFalsePos) &
2368 HexagonII::PredicatedFalseMask);
2369}
2370
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002371bool HexagonInstrInfo::isPredicated(unsigned Opcode) const {
2372 const uint64_t F = get(Opcode).TSFlags;
2373 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
2374}
2375
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002376bool HexagonInstrInfo::isPredicateLate(unsigned Opcode) const {
2377 const uint64_t F = get(Opcode).TSFlags;
2378 return ~(F >> HexagonII::PredicateLatePos) & HexagonII::PredicateLateMask;
2379}
2380
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002381bool HexagonInstrInfo::isPredictedTaken(unsigned Opcode) const {
2382 const uint64_t F = get(Opcode).TSFlags;
2383 assert(get(Opcode).isBranch() &&
2384 (isPredicatedNew(Opcode) || isNewValue(Opcode)));
2385 return (F >> HexagonII::TakenPos) & HexagonII::TakenMask;
2386}
2387
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002388bool HexagonInstrInfo::isSaveCalleeSavedRegsCall(const MachineInstr &MI) const {
2389 return MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4 ||
2390 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT ||
2391 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_PIC ||
2392 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT_PIC;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002393}
2394
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002395bool HexagonInstrInfo::isSignExtendingLoad(const MachineInstr &MI) const {
2396 switch (MI.getOpcode()) {
2397 // Byte
2398 case Hexagon::L2_loadrb_io:
2399 case Hexagon::L4_loadrb_ur:
2400 case Hexagon::L4_loadrb_ap:
2401 case Hexagon::L2_loadrb_pr:
2402 case Hexagon::L2_loadrb_pbr:
2403 case Hexagon::L2_loadrb_pi:
2404 case Hexagon::L2_loadrb_pci:
2405 case Hexagon::L2_loadrb_pcr:
2406 case Hexagon::L2_loadbsw2_io:
2407 case Hexagon::L4_loadbsw2_ur:
2408 case Hexagon::L4_loadbsw2_ap:
2409 case Hexagon::L2_loadbsw2_pr:
2410 case Hexagon::L2_loadbsw2_pbr:
2411 case Hexagon::L2_loadbsw2_pi:
2412 case Hexagon::L2_loadbsw2_pci:
2413 case Hexagon::L2_loadbsw2_pcr:
2414 case Hexagon::L2_loadbsw4_io:
2415 case Hexagon::L4_loadbsw4_ur:
2416 case Hexagon::L4_loadbsw4_ap:
2417 case Hexagon::L2_loadbsw4_pr:
2418 case Hexagon::L2_loadbsw4_pbr:
2419 case Hexagon::L2_loadbsw4_pi:
2420 case Hexagon::L2_loadbsw4_pci:
2421 case Hexagon::L2_loadbsw4_pcr:
2422 case Hexagon::L4_loadrb_rr:
2423 case Hexagon::L2_ploadrbt_io:
2424 case Hexagon::L2_ploadrbt_pi:
2425 case Hexagon::L2_ploadrbf_io:
2426 case Hexagon::L2_ploadrbf_pi:
2427 case Hexagon::L2_ploadrbtnew_io:
2428 case Hexagon::L2_ploadrbfnew_io:
2429 case Hexagon::L4_ploadrbt_rr:
2430 case Hexagon::L4_ploadrbf_rr:
2431 case Hexagon::L4_ploadrbtnew_rr:
2432 case Hexagon::L4_ploadrbfnew_rr:
2433 case Hexagon::L2_ploadrbtnew_pi:
2434 case Hexagon::L2_ploadrbfnew_pi:
2435 case Hexagon::L4_ploadrbt_abs:
2436 case Hexagon::L4_ploadrbf_abs:
2437 case Hexagon::L4_ploadrbtnew_abs:
2438 case Hexagon::L4_ploadrbfnew_abs:
2439 case Hexagon::L2_loadrbgp:
2440 // Half
2441 case Hexagon::L2_loadrh_io:
2442 case Hexagon::L4_loadrh_ur:
2443 case Hexagon::L4_loadrh_ap:
2444 case Hexagon::L2_loadrh_pr:
2445 case Hexagon::L2_loadrh_pbr:
2446 case Hexagon::L2_loadrh_pi:
2447 case Hexagon::L2_loadrh_pci:
2448 case Hexagon::L2_loadrh_pcr:
2449 case Hexagon::L4_loadrh_rr:
2450 case Hexagon::L2_ploadrht_io:
2451 case Hexagon::L2_ploadrht_pi:
2452 case Hexagon::L2_ploadrhf_io:
2453 case Hexagon::L2_ploadrhf_pi:
2454 case Hexagon::L2_ploadrhtnew_io:
2455 case Hexagon::L2_ploadrhfnew_io:
2456 case Hexagon::L4_ploadrht_rr:
2457 case Hexagon::L4_ploadrhf_rr:
2458 case Hexagon::L4_ploadrhtnew_rr:
2459 case Hexagon::L4_ploadrhfnew_rr:
2460 case Hexagon::L2_ploadrhtnew_pi:
2461 case Hexagon::L2_ploadrhfnew_pi:
2462 case Hexagon::L4_ploadrht_abs:
2463 case Hexagon::L4_ploadrhf_abs:
2464 case Hexagon::L4_ploadrhtnew_abs:
2465 case Hexagon::L4_ploadrhfnew_abs:
2466 case Hexagon::L2_loadrhgp:
2467 return true;
2468 default:
2469 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002470 }
2471}
2472
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002473bool HexagonInstrInfo::isSolo(const MachineInstr &MI) const {
2474 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002475 return (F >> HexagonII::SoloPos) & HexagonII::SoloMask;
2476}
2477
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002478bool HexagonInstrInfo::isSpillPredRegOp(const MachineInstr &MI) const {
2479 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002480 case Hexagon::STriw_pred :
2481 case Hexagon::LDriw_pred :
2482 return true;
2483 default:
2484 return false;
2485 }
2486}
2487
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002488bool HexagonInstrInfo::isTailCall(const MachineInstr &MI) const {
2489 if (!MI.isBranch())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002490 return false;
2491
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002492 for (auto &Op : MI.operands())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002493 if (Op.isGlobal() || Op.isSymbol())
2494 return true;
2495 return false;
2496}
2497
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002498// Returns true when SU has a timing class TC1.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002499bool HexagonInstrInfo::isTC1(const MachineInstr &MI) const {
2500 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002501 return is_TC1(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002502}
2503
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002504bool HexagonInstrInfo::isTC2(const MachineInstr &MI) const {
2505 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002506 return is_TC2(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002507}
2508
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002509bool HexagonInstrInfo::isTC2Early(const MachineInstr &MI) const {
2510 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002511 return is_TC2early(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002512}
2513
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002514bool HexagonInstrInfo::isTC4x(const MachineInstr &MI) const {
2515 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002516 return is_TC4x(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002517}
2518
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002519// Schedule this ASAP.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002520bool HexagonInstrInfo::isToBeScheduledASAP(const MachineInstr &MI1,
2521 const MachineInstr &MI2) const {
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002522 if (mayBeCurLoad(MI1)) {
2523 // if (result of SU is used in Next) return true;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002524 unsigned DstReg = MI1.getOperand(0).getReg();
2525 int N = MI2.getNumOperands();
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002526 for (int I = 0; I < N; I++)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002527 if (MI2.getOperand(I).isReg() && DstReg == MI2.getOperand(I).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002528 return true;
2529 }
2530 if (mayBeNewStore(MI2))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002531 if (MI2.getOpcode() == Hexagon::V6_vS32b_pi)
2532 if (MI1.getOperand(0).isReg() && MI2.getOperand(3).isReg() &&
2533 MI1.getOperand(0).getReg() == MI2.getOperand(3).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002534 return true;
2535 return false;
2536}
2537
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002538bool HexagonInstrInfo::isHVXVec(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002539 const uint64_t V = getType(MI);
2540 return HexagonII::TypeCVI_FIRST <= V && V <= HexagonII::TypeCVI_LAST;
2541}
2542
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002543// Check if the Offset is a valid auto-inc imm by Load/Store Type.
2544//
2545bool HexagonInstrInfo::isValidAutoIncImm(const EVT VT, const int Offset) const {
2546 if (VT == MVT::v16i32 || VT == MVT::v8i64 ||
2547 VT == MVT::v32i16 || VT == MVT::v64i8) {
2548 return (Offset >= Hexagon_MEMV_AUTOINC_MIN &&
2549 Offset <= Hexagon_MEMV_AUTOINC_MAX &&
2550 (Offset & 0x3f) == 0);
2551 }
2552 // 128B
2553 if (VT == MVT::v32i32 || VT == MVT::v16i64 ||
2554 VT == MVT::v64i16 || VT == MVT::v128i8) {
2555 return (Offset >= Hexagon_MEMV_AUTOINC_MIN_128B &&
2556 Offset <= Hexagon_MEMV_AUTOINC_MAX_128B &&
2557 (Offset & 0x7f) == 0);
2558 }
2559 if (VT == MVT::i64) {
2560 return (Offset >= Hexagon_MEMD_AUTOINC_MIN &&
2561 Offset <= Hexagon_MEMD_AUTOINC_MAX &&
2562 (Offset & 0x7) == 0);
2563 }
2564 if (VT == MVT::i32) {
2565 return (Offset >= Hexagon_MEMW_AUTOINC_MIN &&
2566 Offset <= Hexagon_MEMW_AUTOINC_MAX &&
2567 (Offset & 0x3) == 0);
2568 }
2569 if (VT == MVT::i16) {
2570 return (Offset >= Hexagon_MEMH_AUTOINC_MIN &&
2571 Offset <= Hexagon_MEMH_AUTOINC_MAX &&
2572 (Offset & 0x1) == 0);
2573 }
2574 if (VT == MVT::i8) {
2575 return (Offset >= Hexagon_MEMB_AUTOINC_MIN &&
2576 Offset <= Hexagon_MEMB_AUTOINC_MAX);
2577 }
2578 llvm_unreachable("Not an auto-inc opc!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002579}
2580
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002581bool HexagonInstrInfo::isValidOffset(unsigned Opcode, int Offset,
2582 bool Extend) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002583 // This function is to check whether the "Offset" is in the correct range of
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002584 // the given "Opcode". If "Offset" is not in the correct range, "A2_addi" is
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002585 // inserted to calculate the final address. Due to this reason, the function
2586 // assumes that the "Offset" has correct alignment.
Jyotsna Vermaec613662013-03-14 19:08:03 +00002587 // We used to assert if the offset was not properly aligned, however,
2588 // there are cases where a misaligned pointer recast can cause this
2589 // problem, and we need to allow for it. The front end warns of such
2590 // misaligns with respect to load size.
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002591
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002592 switch (Opcode) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002593 case Hexagon::PS_vstorerq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002594 case Hexagon::PS_vstorerw_ai:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002595 case Hexagon::PS_vloadrq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002596 case Hexagon::PS_vloadrw_ai:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002597 case Hexagon::V6_vL32b_ai:
2598 case Hexagon::V6_vS32b_ai:
2599 case Hexagon::V6_vL32Ub_ai:
2600 case Hexagon::V6_vS32Ub_ai:
2601 return (Offset >= Hexagon_MEMV_OFFSET_MIN) &&
2602 (Offset <= Hexagon_MEMV_OFFSET_MAX);
2603
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002604 case Hexagon::PS_vstorerq_ai_128B:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002605 case Hexagon::PS_vstorerw_ai_128B:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002606 case Hexagon::PS_vloadrq_ai_128B:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002607 case Hexagon::PS_vloadrw_ai_128B:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002608 case Hexagon::V6_vL32b_ai_128B:
2609 case Hexagon::V6_vS32b_ai_128B:
2610 case Hexagon::V6_vL32Ub_ai_128B:
2611 case Hexagon::V6_vS32Ub_ai_128B:
2612 return (Offset >= Hexagon_MEMV_OFFSET_MIN_128B) &&
2613 (Offset <= Hexagon_MEMV_OFFSET_MAX_128B);
2614
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002615 case Hexagon::J2_loop0i:
2616 case Hexagon::J2_loop1i:
2617 return isUInt<10>(Offset);
Krzysztof Parzyszekbba0bf72016-07-15 15:35:52 +00002618
2619 case Hexagon::S4_storeirb_io:
2620 case Hexagon::S4_storeirbt_io:
2621 case Hexagon::S4_storeirbf_io:
2622 return isUInt<6>(Offset);
2623
2624 case Hexagon::S4_storeirh_io:
2625 case Hexagon::S4_storeirht_io:
2626 case Hexagon::S4_storeirhf_io:
2627 return isShiftedUInt<6,1>(Offset);
2628
2629 case Hexagon::S4_storeiri_io:
2630 case Hexagon::S4_storeirit_io:
2631 case Hexagon::S4_storeirif_io:
2632 return isShiftedUInt<6,2>(Offset);
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002633 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002634
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002635 if (Extend)
2636 return true;
2637
2638 switch (Opcode) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +00002639 case Hexagon::L2_loadri_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002640 case Hexagon::S2_storeri_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002641 return (Offset >= Hexagon_MEMW_OFFSET_MIN) &&
2642 (Offset <= Hexagon_MEMW_OFFSET_MAX);
2643
Colin LeMahieu947cd702014-12-23 20:44:59 +00002644 case Hexagon::L2_loadrd_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002645 case Hexagon::S2_storerd_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002646 return (Offset >= Hexagon_MEMD_OFFSET_MIN) &&
2647 (Offset <= Hexagon_MEMD_OFFSET_MAX);
2648
Colin LeMahieu8e39cad2014-12-23 17:25:57 +00002649 case Hexagon::L2_loadrh_io:
Colin LeMahieua9386d22014-12-23 16:42:57 +00002650 case Hexagon::L2_loadruh_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002651 case Hexagon::S2_storerh_io:
Krzysztof Parzyszekd10df492017-05-03 15:36:51 +00002652 case Hexagon::S2_storerf_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002653 return (Offset >= Hexagon_MEMH_OFFSET_MIN) &&
2654 (Offset <= Hexagon_MEMH_OFFSET_MAX);
2655
Colin LeMahieu4b1eac42014-12-22 21:40:43 +00002656 case Hexagon::L2_loadrb_io:
Colin LeMahieuaf1e5de2014-12-22 21:20:03 +00002657 case Hexagon::L2_loadrub_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002658 case Hexagon::S2_storerb_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002659 return (Offset >= Hexagon_MEMB_OFFSET_MIN) &&
2660 (Offset <= Hexagon_MEMB_OFFSET_MAX);
2661
Colin LeMahieuf297dbe2015-02-05 17:49:13 +00002662 case Hexagon::A2_addi:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002663 return (Offset >= Hexagon_ADDI_OFFSET_MIN) &&
2664 (Offset <= Hexagon_ADDI_OFFSET_MAX);
2665
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002666 case Hexagon::L4_iadd_memopw_io :
2667 case Hexagon::L4_isub_memopw_io :
2668 case Hexagon::L4_add_memopw_io :
2669 case Hexagon::L4_sub_memopw_io :
2670 case Hexagon::L4_and_memopw_io :
2671 case Hexagon::L4_or_memopw_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002672 return (0 <= Offset && Offset <= 255);
2673
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002674 case Hexagon::L4_iadd_memoph_io :
2675 case Hexagon::L4_isub_memoph_io :
2676 case Hexagon::L4_add_memoph_io :
2677 case Hexagon::L4_sub_memoph_io :
2678 case Hexagon::L4_and_memoph_io :
2679 case Hexagon::L4_or_memoph_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002680 return (0 <= Offset && Offset <= 127);
2681
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002682 case Hexagon::L4_iadd_memopb_io :
2683 case Hexagon::L4_isub_memopb_io :
2684 case Hexagon::L4_add_memopb_io :
2685 case Hexagon::L4_sub_memopb_io :
2686 case Hexagon::L4_and_memopb_io :
2687 case Hexagon::L4_or_memopb_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002688 return (0 <= Offset && Offset <= 63);
2689
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002690 // LDriw_xxx and STriw_xxx are pseudo operations, so it has to take offset of
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002691 // any size. Later pass knows how to handle it.
2692 case Hexagon::STriw_pred:
2693 case Hexagon::LDriw_pred:
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00002694 case Hexagon::STriw_mod:
2695 case Hexagon::LDriw_mod:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002696 return true;
2697
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00002698 case Hexagon::PS_fi:
2699 case Hexagon::PS_fia:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002700 case Hexagon::INLINEASM:
2701 return true;
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002702
2703 case Hexagon::L2_ploadrbt_io:
2704 case Hexagon::L2_ploadrbf_io:
2705 case Hexagon::L2_ploadrubt_io:
2706 case Hexagon::L2_ploadrubf_io:
2707 case Hexagon::S2_pstorerbt_io:
2708 case Hexagon::S2_pstorerbf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002709 return isUInt<6>(Offset);
2710
2711 case Hexagon::L2_ploadrht_io:
2712 case Hexagon::L2_ploadrhf_io:
2713 case Hexagon::L2_ploadruht_io:
2714 case Hexagon::L2_ploadruhf_io:
2715 case Hexagon::S2_pstorerht_io:
2716 case Hexagon::S2_pstorerhf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002717 return isShiftedUInt<6,1>(Offset);
2718
2719 case Hexagon::L2_ploadrit_io:
2720 case Hexagon::L2_ploadrif_io:
2721 case Hexagon::S2_pstorerit_io:
2722 case Hexagon::S2_pstorerif_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002723 return isShiftedUInt<6,2>(Offset);
2724
2725 case Hexagon::L2_ploadrdt_io:
2726 case Hexagon::L2_ploadrdf_io:
2727 case Hexagon::S2_pstorerdt_io:
2728 case Hexagon::S2_pstorerdf_io:
2729 return isShiftedUInt<6,3>(Offset);
2730 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002731
Benjamin Kramerb6684012011-12-27 11:41:05 +00002732 llvm_unreachable("No offset range is defined for this opcode. "
2733 "Please define it in the above switch statement!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002734}
2735
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002736bool HexagonInstrInfo::isVecAcc(const MachineInstr &MI) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002737 return isHVXVec(MI) && isAccumulator(MI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002738}
2739
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002740bool HexagonInstrInfo::isVecALU(const MachineInstr &MI) const {
2741 const uint64_t F = get(MI.getOpcode()).TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002742 const uint64_t V = ((F >> HexagonII::TypePos) & HexagonII::TypeMask);
2743 return
2744 V == HexagonII::TypeCVI_VA ||
2745 V == HexagonII::TypeCVI_VA_DV;
2746}
Andrew Trickd06df962012-02-01 22:13:57 +00002747
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002748bool HexagonInstrInfo::isVecUsableNextPacket(const MachineInstr &ProdMI,
2749 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002750 if (EnableACCForwarding && isVecAcc(ProdMI) && isVecAcc(ConsMI))
2751 return true;
2752
2753 if (EnableALUForwarding && (isVecALU(ConsMI) || isLateSourceInstr(ConsMI)))
2754 return true;
2755
2756 if (mayBeNewStore(ConsMI))
Andrew Trickd06df962012-02-01 22:13:57 +00002757 return true;
2758
2759 return false;
2760}
Jyotsna Verma84256432013-03-01 17:37:13 +00002761
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002762bool HexagonInstrInfo::isZeroExtendingLoad(const MachineInstr &MI) const {
2763 switch (MI.getOpcode()) {
2764 // Byte
2765 case Hexagon::L2_loadrub_io:
2766 case Hexagon::L4_loadrub_ur:
2767 case Hexagon::L4_loadrub_ap:
2768 case Hexagon::L2_loadrub_pr:
2769 case Hexagon::L2_loadrub_pbr:
2770 case Hexagon::L2_loadrub_pi:
2771 case Hexagon::L2_loadrub_pci:
2772 case Hexagon::L2_loadrub_pcr:
2773 case Hexagon::L2_loadbzw2_io:
2774 case Hexagon::L4_loadbzw2_ur:
2775 case Hexagon::L4_loadbzw2_ap:
2776 case Hexagon::L2_loadbzw2_pr:
2777 case Hexagon::L2_loadbzw2_pbr:
2778 case Hexagon::L2_loadbzw2_pi:
2779 case Hexagon::L2_loadbzw2_pci:
2780 case Hexagon::L2_loadbzw2_pcr:
2781 case Hexagon::L2_loadbzw4_io:
2782 case Hexagon::L4_loadbzw4_ur:
2783 case Hexagon::L4_loadbzw4_ap:
2784 case Hexagon::L2_loadbzw4_pr:
2785 case Hexagon::L2_loadbzw4_pbr:
2786 case Hexagon::L2_loadbzw4_pi:
2787 case Hexagon::L2_loadbzw4_pci:
2788 case Hexagon::L2_loadbzw4_pcr:
2789 case Hexagon::L4_loadrub_rr:
2790 case Hexagon::L2_ploadrubt_io:
2791 case Hexagon::L2_ploadrubt_pi:
2792 case Hexagon::L2_ploadrubf_io:
2793 case Hexagon::L2_ploadrubf_pi:
2794 case Hexagon::L2_ploadrubtnew_io:
2795 case Hexagon::L2_ploadrubfnew_io:
2796 case Hexagon::L4_ploadrubt_rr:
2797 case Hexagon::L4_ploadrubf_rr:
2798 case Hexagon::L4_ploadrubtnew_rr:
2799 case Hexagon::L4_ploadrubfnew_rr:
2800 case Hexagon::L2_ploadrubtnew_pi:
2801 case Hexagon::L2_ploadrubfnew_pi:
2802 case Hexagon::L4_ploadrubt_abs:
2803 case Hexagon::L4_ploadrubf_abs:
2804 case Hexagon::L4_ploadrubtnew_abs:
2805 case Hexagon::L4_ploadrubfnew_abs:
2806 case Hexagon::L2_loadrubgp:
2807 // Half
2808 case Hexagon::L2_loadruh_io:
2809 case Hexagon::L4_loadruh_ur:
2810 case Hexagon::L4_loadruh_ap:
2811 case Hexagon::L2_loadruh_pr:
2812 case Hexagon::L2_loadruh_pbr:
2813 case Hexagon::L2_loadruh_pi:
2814 case Hexagon::L2_loadruh_pci:
2815 case Hexagon::L2_loadruh_pcr:
2816 case Hexagon::L4_loadruh_rr:
2817 case Hexagon::L2_ploadruht_io:
2818 case Hexagon::L2_ploadruht_pi:
2819 case Hexagon::L2_ploadruhf_io:
2820 case Hexagon::L2_ploadruhf_pi:
2821 case Hexagon::L2_ploadruhtnew_io:
2822 case Hexagon::L2_ploadruhfnew_io:
2823 case Hexagon::L4_ploadruht_rr:
2824 case Hexagon::L4_ploadruhf_rr:
2825 case Hexagon::L4_ploadruhtnew_rr:
2826 case Hexagon::L4_ploadruhfnew_rr:
2827 case Hexagon::L2_ploadruhtnew_pi:
2828 case Hexagon::L2_ploadruhfnew_pi:
2829 case Hexagon::L4_ploadruht_abs:
2830 case Hexagon::L4_ploadruhf_abs:
2831 case Hexagon::L4_ploadruhtnew_abs:
2832 case Hexagon::L4_ploadruhfnew_abs:
2833 case Hexagon::L2_loadruhgp:
2834 return true;
2835 default:
2836 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002837 }
2838}
2839
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002840// Add latency to instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002841bool HexagonInstrInfo::addLatencyToSchedule(const MachineInstr &MI1,
2842 const MachineInstr &MI2) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002843 if (isHVXVec(MI1) && isHVXVec(MI2))
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002844 if (!isVecUsableNextPacket(MI1, MI2))
2845 return true;
2846 return false;
2847}
2848
Brendon Cahoon254f8892016-07-29 16:44:44 +00002849/// \brief Get the base register and byte offset of a load/store instr.
2850bool HexagonInstrInfo::getMemOpBaseRegImmOfs(MachineInstr &LdSt,
2851 unsigned &BaseReg, int64_t &Offset, const TargetRegisterInfo *TRI)
2852 const {
2853 unsigned AccessSize = 0;
2854 int OffsetVal = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002855 BaseReg = getBaseAndOffset(LdSt, OffsetVal, AccessSize);
Brendon Cahoon254f8892016-07-29 16:44:44 +00002856 Offset = OffsetVal;
2857 return BaseReg != 0;
2858}
2859
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002860/// \brief Can these instructions execute at the same time in a bundle.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002861bool HexagonInstrInfo::canExecuteInBundle(const MachineInstr &First,
2862 const MachineInstr &Second) const {
Krzysztof Parzyszek4763c2d2017-05-03 15:33:09 +00002863 if (Second.mayStore() && First.getOpcode() == Hexagon::S2_allocframe) {
2864 const MachineOperand &Op = Second.getOperand(0);
2865 if (Op.isReg() && Op.isUse() && Op.getReg() == Hexagon::R29)
2866 return true;
2867 }
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002868 if (DisableNVSchedule)
2869 return false;
2870 if (mayBeNewStore(Second)) {
2871 // Make sure the definition of the first instruction is the value being
2872 // stored.
2873 const MachineOperand &Stored =
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002874 Second.getOperand(Second.getNumOperands() - 1);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002875 if (!Stored.isReg())
2876 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002877 for (unsigned i = 0, e = First.getNumOperands(); i < e; ++i) {
2878 const MachineOperand &Op = First.getOperand(i);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002879 if (Op.isReg() && Op.isDef() && Op.getReg() == Stored.getReg())
2880 return true;
2881 }
2882 }
2883 return false;
2884}
2885
Krzysztof Parzyszek1b689da2016-08-11 21:14:25 +00002886bool HexagonInstrInfo::doesNotReturn(const MachineInstr &CallMI) const {
2887 unsigned Opc = CallMI.getOpcode();
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002888 return Opc == Hexagon::PS_call_nr || Opc == Hexagon::PS_callr_nr;
Krzysztof Parzyszek1b689da2016-08-11 21:14:25 +00002889}
2890
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002891bool HexagonInstrInfo::hasEHLabel(const MachineBasicBlock *B) const {
2892 for (auto &I : *B)
2893 if (I.isEHLabel())
2894 return true;
2895 return false;
Jyotsna Verma84256432013-03-01 17:37:13 +00002896}
2897
Jyotsna Verma84256432013-03-01 17:37:13 +00002898// Returns true if an instruction can be converted into a non-extended
2899// equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002900bool HexagonInstrInfo::hasNonExtEquivalent(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00002901 short NonExtOpcode;
2902 // Check if the instruction has a register form that uses register in place
2903 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002904 if (Hexagon::getRegForm(MI.getOpcode()) >= 0)
Jyotsna Verma84256432013-03-01 17:37:13 +00002905 return true;
2906
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002907 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00002908 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00002909
2910 switch (getAddrMode(MI)) {
2911 case HexagonII::Absolute :
2912 // Load/store with absolute addressing mode can be converted into
2913 // base+offset mode.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002914 NonExtOpcode = Hexagon::getBaseWithImmOffset(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002915 break;
2916 case HexagonII::BaseImmOffset :
2917 // Load/store with base+offset addressing mode can be converted into
2918 // base+register offset addressing mode. However left shift operand should
2919 // be set to 0.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002920 NonExtOpcode = Hexagon::getBaseWithRegOffset(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002921 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002922 case HexagonII::BaseLongOffset:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002923 NonExtOpcode = Hexagon::getRegShlForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002924 break;
Jyotsna Verma84256432013-03-01 17:37:13 +00002925 default:
2926 return false;
2927 }
2928 if (NonExtOpcode < 0)
2929 return false;
2930 return true;
2931 }
2932 return false;
2933}
2934
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002935bool HexagonInstrInfo::hasPseudoInstrPair(const MachineInstr &MI) const {
2936 return Hexagon::getRealHWInstr(MI.getOpcode(),
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002937 Hexagon::InstrType_Pseudo) >= 0;
2938}
2939
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002940bool HexagonInstrInfo::hasUncondBranch(const MachineBasicBlock *B)
2941 const {
2942 MachineBasicBlock::const_iterator I = B->getFirstTerminator(), E = B->end();
2943 while (I != E) {
2944 if (I->isBarrier())
2945 return true;
2946 ++I;
2947 }
2948 return false;
2949}
2950
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002951// Returns true, if a LD insn can be promoted to a cur load.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002952bool HexagonInstrInfo::mayBeCurLoad(const MachineInstr &MI) const {
2953 auto &HST = MI.getParent()->getParent()->getSubtarget<HexagonSubtarget>();
2954 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002955 return ((F >> HexagonII::mayCVLoadPos) & HexagonII::mayCVLoadMask) &&
2956 HST.hasV60TOps();
2957}
2958
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002959// Returns true, if a ST insn can be promoted to a new-value store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002960bool HexagonInstrInfo::mayBeNewStore(const MachineInstr &MI) const {
2961 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002962 return (F >> HexagonII::mayNVStorePos) & HexagonII::mayNVStoreMask;
2963}
2964
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002965bool HexagonInstrInfo::producesStall(const MachineInstr &ProdMI,
2966 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002967 // There is no stall when ProdMI is not a V60 vector.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002968 if (!isHVXVec(ProdMI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002969 return false;
2970
2971 // There is no stall when ProdMI and ConsMI are not dependent.
2972 if (!isDependent(ProdMI, ConsMI))
2973 return false;
2974
2975 // When Forward Scheduling is enabled, there is no stall if ProdMI and ConsMI
2976 // are scheduled in consecutive packets.
2977 if (isVecUsableNextPacket(ProdMI, ConsMI))
2978 return false;
2979
2980 return true;
2981}
2982
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002983bool HexagonInstrInfo::producesStall(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002984 MachineBasicBlock::const_instr_iterator BII) const {
2985 // There is no stall when I is not a V60 vector.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002986 if (!isHVXVec(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002987 return false;
2988
2989 MachineBasicBlock::const_instr_iterator MII = BII;
2990 MachineBasicBlock::const_instr_iterator MIE = MII->getParent()->instr_end();
2991
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002992 if (!(*MII).isBundle()) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002993 const MachineInstr &J = *MII;
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002994 return producesStall(J, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002995 }
2996
2997 for (++MII; MII != MIE && MII->isInsideBundle(); ++MII) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002998 const MachineInstr &J = *MII;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002999 if (producesStall(J, MI))
3000 return true;
3001 }
3002 return false;
3003}
3004
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003005bool HexagonInstrInfo::predCanBeUsedAsDotNew(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003006 unsigned PredReg) const {
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00003007 for (const MachineOperand &MO : MI.operands()) {
3008 // Predicate register must be explicitly defined.
3009 if (MO.isRegMask() && MO.clobbersPhysReg(PredReg))
3010 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003011 if (MO.isReg() && MO.isDef() && MO.isImplicit() && (MO.getReg() == PredReg))
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00003012 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003013 }
3014
3015 // Hexagon Programmer's Reference says that decbin, memw_locked, and
3016 // memd_locked cannot be used as .new as well,
3017 // but we don't seem to have these instructions defined.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003018 return MI.getOpcode() != Hexagon::A4_tlbmatch;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003019}
3020
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003021bool HexagonInstrInfo::PredOpcodeHasJMP_c(unsigned Opcode) const {
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003022 return Opcode == Hexagon::J2_jumpt ||
3023 Opcode == Hexagon::J2_jumptpt ||
3024 Opcode == Hexagon::J2_jumpf ||
3025 Opcode == Hexagon::J2_jumpfpt ||
3026 Opcode == Hexagon::J2_jumptnew ||
3027 Opcode == Hexagon::J2_jumpfnew ||
3028 Opcode == Hexagon::J2_jumptnewpt ||
3029 Opcode == Hexagon::J2_jumpfnewpt;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003030}
3031
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003032bool HexagonInstrInfo::predOpcodeHasNot(ArrayRef<MachineOperand> Cond) const {
3033 if (Cond.empty() || !isPredicated(Cond[0].getImm()))
3034 return false;
3035 return !isPredicatedTrue(Cond[0].getImm());
3036}
3037
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003038short HexagonInstrInfo::getAbsoluteForm(const MachineInstr &MI) const {
3039 return Hexagon::getAbsoluteForm(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003040}
3041
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003042unsigned HexagonInstrInfo::getAddrMode(const MachineInstr &MI) const {
3043 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003044 return (F >> HexagonII::AddrModePos) & HexagonII::AddrModeMask;
3045}
3046
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003047// Returns the base register in a memory access (load/store). The offset is
3048// returned in Offset and the access size is returned in AccessSize.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003049unsigned HexagonInstrInfo::getBaseAndOffset(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003050 int &Offset, unsigned &AccessSize) const {
3051 // Return if it is not a base+offset type instruction or a MemOp.
3052 if (getAddrMode(MI) != HexagonII::BaseImmOffset &&
3053 getAddrMode(MI) != HexagonII::BaseLongOffset &&
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003054 !isMemOp(MI) && !isPostIncrement(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003055 return 0;
3056
3057 // Since it is a memory access instruction, getMemAccessSize() should never
3058 // return 0.
3059 assert (getMemAccessSize(MI) &&
3060 "BaseImmOffset or BaseLongOffset or MemOp without accessSize");
3061
3062 // Return Values of getMemAccessSize() are
3063 // 0 - Checked in the assert above.
3064 // 1, 2, 3, 4 & 7, 8 - The statement below is correct for all these.
3065 // MemAccessSize is represented as 1+log2(N) where N is size in bits.
3066 AccessSize = (1U << (getMemAccessSize(MI) - 1));
3067
3068 unsigned basePos = 0, offsetPos = 0;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003069 if (!getBaseAndOffsetPosition(MI, basePos, offsetPos))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003070 return 0;
3071
3072 // Post increment updates its EA after the mem access,
3073 // so we need to treat its offset as zero.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003074 if (isPostIncrement(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003075 Offset = 0;
3076 else {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003077 Offset = MI.getOperand(offsetPos).getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003078 }
3079
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003080 return MI.getOperand(basePos).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003081}
3082
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003083/// Return the position of the base and offset operands for this instruction.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003084bool HexagonInstrInfo::getBaseAndOffsetPosition(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003085 unsigned &BasePos, unsigned &OffsetPos) const {
3086 // Deal with memops first.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003087 if (isMemOp(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003088 BasePos = 0;
3089 OffsetPos = 1;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003090 } else if (MI.mayStore()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003091 BasePos = 0;
3092 OffsetPos = 1;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003093 } else if (MI.mayLoad()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003094 BasePos = 1;
3095 OffsetPos = 2;
3096 } else
3097 return false;
3098
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003099 if (isPredicated(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003100 BasePos++;
3101 OffsetPos++;
3102 }
3103 if (isPostIncrement(MI)) {
3104 BasePos++;
3105 OffsetPos++;
3106 }
3107
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003108 if (!MI.getOperand(BasePos).isReg() || !MI.getOperand(OffsetPos).isImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003109 return false;
3110
3111 return true;
3112}
3113
Simon Pilgrim6ba672e2016-11-17 19:21:20 +00003114// Inserts branching instructions in reverse order of their occurrence.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003115// e.g. jump_t t1 (i1)
3116// jump t2 (i2)
3117// Jumpers = {i2, i1}
3118SmallVector<MachineInstr*, 2> HexagonInstrInfo::getBranchingInstrs(
3119 MachineBasicBlock& MBB) const {
3120 SmallVector<MachineInstr*, 2> Jumpers;
3121 // If the block has no terminators, it just falls into the block after it.
3122 MachineBasicBlock::instr_iterator I = MBB.instr_end();
3123 if (I == MBB.instr_begin())
3124 return Jumpers;
3125
3126 // A basic block may looks like this:
3127 //
3128 // [ insn
3129 // EH_LABEL
3130 // insn
3131 // insn
3132 // insn
3133 // EH_LABEL
3134 // insn ]
3135 //
3136 // It has two succs but does not have a terminator
3137 // Don't know how to handle it.
3138 do {
3139 --I;
3140 if (I->isEHLabel())
3141 return Jumpers;
3142 } while (I != MBB.instr_begin());
3143
3144 I = MBB.instr_end();
3145 --I;
3146
3147 while (I->isDebugValue()) {
3148 if (I == MBB.instr_begin())
3149 return Jumpers;
3150 --I;
3151 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003152 if (!isUnpredicatedTerminator(*I))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003153 return Jumpers;
3154
3155 // Get the last instruction in the block.
3156 MachineInstr *LastInst = &*I;
3157 Jumpers.push_back(LastInst);
3158 MachineInstr *SecondLastInst = nullptr;
3159 // Find one more terminator if present.
3160 do {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003161 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003162 if (!SecondLastInst) {
3163 SecondLastInst = &*I;
3164 Jumpers.push_back(SecondLastInst);
3165 } else // This is a third branch.
3166 return Jumpers;
3167 }
3168 if (I == MBB.instr_begin())
3169 break;
3170 --I;
3171 } while (true);
3172 return Jumpers;
3173}
3174
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003175short HexagonInstrInfo::getBaseWithLongOffset(short Opcode) const {
3176 if (Opcode < 0)
3177 return -1;
3178 return Hexagon::getBaseWithLongOffset(Opcode);
3179}
3180
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003181short HexagonInstrInfo::getBaseWithLongOffset(const MachineInstr &MI) const {
3182 return Hexagon::getBaseWithLongOffset(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003183}
3184
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003185short HexagonInstrInfo::getBaseWithRegOffset(const MachineInstr &MI) const {
3186 return Hexagon::getBaseWithRegOffset(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003187}
3188
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003189// Returns Operand Index for the constant extended instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003190unsigned HexagonInstrInfo::getCExtOpNum(const MachineInstr &MI) const {
3191 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003192 return (F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask;
3193}
3194
3195// See if instruction could potentially be a duplex candidate.
3196// If so, return its group. Zero otherwise.
3197HexagonII::CompoundGroup HexagonInstrInfo::getCompoundCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003198 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003199 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3200
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003201 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003202 default:
3203 return HexagonII::HCG_None;
3204 //
3205 // Compound pairs.
3206 // "p0=cmp.eq(Rs16,Rt16); if (p0.new) jump:nt #r9:2"
3207 // "Rd16=#U6 ; jump #r9:2"
3208 // "Rd16=Rs16 ; jump #r9:2"
3209 //
3210 case Hexagon::C2_cmpeq:
3211 case Hexagon::C2_cmpgt:
3212 case Hexagon::C2_cmpgtu:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003213 DstReg = MI.getOperand(0).getReg();
3214 Src1Reg = MI.getOperand(1).getReg();
3215 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003216 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3217 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3218 isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg))
3219 return HexagonII::HCG_A;
3220 break;
3221 case Hexagon::C2_cmpeqi:
3222 case Hexagon::C2_cmpgti:
3223 case Hexagon::C2_cmpgtui:
3224 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003225 DstReg = MI.getOperand(0).getReg();
3226 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003227 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3228 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003229 isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3230 ((isUInt<5>(MI.getOperand(2).getImm())) ||
3231 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003232 return HexagonII::HCG_A;
3233 break;
3234 case Hexagon::A2_tfr:
3235 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003236 DstReg = MI.getOperand(0).getReg();
3237 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003238 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3239 return HexagonII::HCG_A;
3240 break;
3241 case Hexagon::A2_tfrsi:
3242 // Rd = #u6
3243 // Do not test for #u6 size since the const is getting extended
3244 // regardless and compound could be formed.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003245 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003246 if (isIntRegForSubInst(DstReg))
3247 return HexagonII::HCG_A;
3248 break;
3249 case Hexagon::S2_tstbit_i:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003250 DstReg = MI.getOperand(0).getReg();
3251 Src1Reg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003252 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3253 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003254 MI.getOperand(2).isImm() &&
3255 isIntRegForSubInst(Src1Reg) && (MI.getOperand(2).getImm() == 0))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003256 return HexagonII::HCG_A;
3257 break;
3258 // The fact that .new form is used pretty much guarantees
3259 // that predicate register will match. Nevertheless,
3260 // there could be some false positives without additional
3261 // checking.
3262 case Hexagon::J2_jumptnew:
3263 case Hexagon::J2_jumpfnew:
3264 case Hexagon::J2_jumptnewpt:
3265 case Hexagon::J2_jumpfnewpt:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003266 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003267 if (Hexagon::PredRegsRegClass.contains(Src1Reg) &&
3268 (Hexagon::P0 == Src1Reg || Hexagon::P1 == Src1Reg))
3269 return HexagonII::HCG_B;
3270 break;
3271 // Transfer and jump:
3272 // Rd=#U6 ; jump #r9:2
3273 // Rd=Rs ; jump #r9:2
3274 // Do not test for jump range here.
3275 case Hexagon::J2_jump:
3276 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00003277 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003278 return HexagonII::HCG_C;
3279 break;
3280 }
3281
3282 return HexagonII::HCG_None;
3283}
3284
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003285// Returns -1 when there is no opcode found.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003286unsigned HexagonInstrInfo::getCompoundOpcode(const MachineInstr &GA,
3287 const MachineInstr &GB) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003288 assert(getCompoundCandidateGroup(GA) == HexagonII::HCG_A);
3289 assert(getCompoundCandidateGroup(GB) == HexagonII::HCG_B);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003290 if ((GA.getOpcode() != Hexagon::C2_cmpeqi) ||
3291 (GB.getOpcode() != Hexagon::J2_jumptnew))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003292 return -1;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003293 unsigned DestReg = GA.getOperand(0).getReg();
3294 if (!GB.readsRegister(DestReg))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003295 return -1;
3296 if (DestReg == Hexagon::P0)
3297 return Hexagon::J4_cmpeqi_tp0_jump_nt;
3298 if (DestReg == Hexagon::P1)
3299 return Hexagon::J4_cmpeqi_tp1_jump_nt;
3300 return -1;
3301}
3302
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003303int HexagonInstrInfo::getCondOpcode(int Opc, bool invertPredicate) const {
3304 enum Hexagon::PredSense inPredSense;
3305 inPredSense = invertPredicate ? Hexagon::PredSense_false :
3306 Hexagon::PredSense_true;
3307 int CondOpcode = Hexagon::getPredOpcode(Opc, inPredSense);
3308 if (CondOpcode >= 0) // Valid Conditional opcode/instruction
3309 return CondOpcode;
3310
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003311 llvm_unreachable("Unexpected predicable instruction");
3312}
3313
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003314// Return the cur value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003315int HexagonInstrInfo::getDotCurOp(const MachineInstr &MI) const {
3316 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003317 default: llvm_unreachable("Unknown .cur type");
3318 case Hexagon::V6_vL32b_pi:
3319 return Hexagon::V6_vL32b_cur_pi;
3320 case Hexagon::V6_vL32b_ai:
3321 return Hexagon::V6_vL32b_cur_ai;
3322 //128B
3323 case Hexagon::V6_vL32b_pi_128B:
3324 return Hexagon::V6_vL32b_cur_pi_128B;
3325 case Hexagon::V6_vL32b_ai_128B:
3326 return Hexagon::V6_vL32b_cur_ai_128B;
3327 }
3328 return 0;
3329}
3330
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003331// Return the regular version of the .cur instruction.
3332int HexagonInstrInfo::getNonDotCurOp(const MachineInstr &MI) const {
3333 switch (MI.getOpcode()) {
3334 default: llvm_unreachable("Unknown .cur type");
3335 case Hexagon::V6_vL32b_cur_pi:
3336 return Hexagon::V6_vL32b_pi;
3337 case Hexagon::V6_vL32b_cur_ai:
3338 return Hexagon::V6_vL32b_ai;
3339 //128B
3340 case Hexagon::V6_vL32b_cur_pi_128B:
3341 return Hexagon::V6_vL32b_pi_128B;
3342 case Hexagon::V6_vL32b_cur_ai_128B:
3343 return Hexagon::V6_vL32b_ai_128B;
3344 }
3345 return 0;
3346}
3347
3348
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003349// The diagram below shows the steps involved in the conversion of a predicated
3350// store instruction to its .new predicated new-value form.
3351//
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003352// Note: It doesn't include conditional new-value stores as they can't be
3353// converted to .new predicate.
3354//
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003355// p.new NV store [ if(p0.new)memw(R0+#0)=R2.new ]
3356// ^ ^
3357// / \ (not OK. it will cause new-value store to be
3358// / X conditional on p0.new while R2 producer is
3359// / \ on p0)
3360// / \.
3361// p.new store p.old NV store
3362// [if(p0.new)memw(R0+#0)=R2] [if(p0)memw(R0+#0)=R2.new]
3363// ^ ^
3364// \ /
3365// \ /
3366// \ /
3367// p.old store
3368// [if (p0)memw(R0+#0)=R2]
3369//
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003370// The following set of instructions further explains the scenario where
3371// conditional new-value store becomes invalid when promoted to .new predicate
3372// form.
3373//
3374// { 1) if (p0) r0 = add(r1, r2)
3375// 2) p0 = cmp.eq(r3, #0) }
3376//
3377// 3) if (p0) memb(r1+#0) = r0 --> this instruction can't be grouped with
3378// the first two instructions because in instr 1, r0 is conditional on old value
3379// of p0 but its use in instr 3 is conditional on p0 modified by instr 2 which
3380// is not valid for new-value stores.
3381// Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
3382// from the "Conditional Store" list. Because a predicated new value store
3383// would NOT be promoted to a double dot new store. See diagram below:
3384// This function returns yes for those stores that are predicated but not
3385// yet promoted to predicate dot new instructions.
3386//
3387// +---------------------+
3388// /-----| if (p0) memw(..)=r0 |---------\~
3389// || +---------------------+ ||
3390// promote || /\ /\ || promote
3391// || /||\ /||\ ||
3392// \||/ demote || \||/
3393// \/ || || \/
3394// +-------------------------+ || +-------------------------+
3395// | if (p0.new) memw(..)=r0 | || | if (p0) memw(..)=r0.new |
3396// +-------------------------+ || +-------------------------+
3397// || || ||
3398// || demote \||/
3399// promote || \/ NOT possible
3400// || || /\~
3401// \||/ || /||\~
3402// \/ || ||
3403// +-----------------------------+
3404// | if (p0.new) memw(..)=r0.new |
3405// +-----------------------------+
3406// Double Dot New Store
3407//
3408// Returns the most basic instruction for the .new predicated instructions and
3409// new-value stores.
3410// For example, all of the following instructions will be converted back to the
3411// same instruction:
3412// 1) if (p0.new) memw(R0+#0) = R1.new --->
3413// 2) if (p0) memw(R0+#0)= R1.new -------> if (p0) memw(R0+#0) = R1
3414// 3) if (p0.new) memw(R0+#0) = R1 --->
3415//
3416// To understand the translation of instruction 1 to its original form, consider
3417// a packet with 3 instructions.
3418// { p0 = cmp.eq(R0,R1)
3419// if (p0.new) R2 = add(R3, R4)
3420// R5 = add (R3, R1)
3421// }
3422// if (p0) memw(R5+#0) = R2 <--- trying to include it in the previous packet
3423//
3424// This instruction can be part of the previous packet only if both p0 and R2
3425// are promoted to .new values. This promotion happens in steps, first
3426// predicate register is promoted to .new and in the next iteration R2 is
3427// promoted. Therefore, in case of dependence check failure (due to R5) during
3428// next iteration, it should be converted back to its most basic form.
3429
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003430// Return the new value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003431int HexagonInstrInfo::getDotNewOp(const MachineInstr &MI) const {
3432 int NVOpcode = Hexagon::getNewValueOpcode(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003433 if (NVOpcode >= 0) // Valid new-value store instruction.
3434 return NVOpcode;
3435
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003436 switch (MI.getOpcode()) {
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003437 default:
3438 llvm::report_fatal_error(std::string("Unknown .new type: ") +
3439 std::to_string(MI.getOpcode()).c_str());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003440 case Hexagon::S4_storerb_ur:
3441 return Hexagon::S4_storerbnew_ur;
3442
3443 case Hexagon::S2_storerb_pci:
3444 return Hexagon::S2_storerb_pci;
3445
3446 case Hexagon::S2_storeri_pci:
3447 return Hexagon::S2_storeri_pci;
3448
3449 case Hexagon::S2_storerh_pci:
3450 return Hexagon::S2_storerh_pci;
3451
3452 case Hexagon::S2_storerd_pci:
3453 return Hexagon::S2_storerd_pci;
3454
3455 case Hexagon::S2_storerf_pci:
3456 return Hexagon::S2_storerf_pci;
3457
3458 case Hexagon::V6_vS32b_ai:
3459 return Hexagon::V6_vS32b_new_ai;
3460
3461 case Hexagon::V6_vS32b_pi:
3462 return Hexagon::V6_vS32b_new_pi;
3463
3464 // 128B
3465 case Hexagon::V6_vS32b_ai_128B:
3466 return Hexagon::V6_vS32b_new_ai_128B;
3467
3468 case Hexagon::V6_vS32b_pi_128B:
3469 return Hexagon::V6_vS32b_new_pi_128B;
3470 }
3471 return 0;
3472}
3473
3474// Returns the opcode to use when converting MI, which is a conditional jump,
3475// into a conditional instruction which uses the .new value of the predicate.
3476// We also use branch probabilities to add a hint to the jump.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003477int HexagonInstrInfo::getDotNewPredJumpOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003478 const MachineBranchProbabilityInfo *MBPI) const {
3479 // We assume that block can have at most two successors.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003480 const MachineBasicBlock *Src = MI.getParent();
3481 const MachineOperand &BrTarget = MI.getOperand(1);
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003482 bool Taken = false;
3483 const BranchProbability OneHalf(1, 2);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003484
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003485 if (BrTarget.isMBB()) {
3486 const MachineBasicBlock *Dst = BrTarget.getMBB();
3487 Taken = MBPI->getEdgeProbability(Src, Dst) >= OneHalf;
3488 } else {
3489 // The branch target is not a basic block (most likely a function).
3490 // Since BPI only gives probabilities for targets that are basic blocks,
3491 // try to identify another target of this branch (potentially a fall-
3492 // -through) and check the probability of that target.
3493 //
3494 // The only handled branch combinations are:
3495 // - one conditional branch,
3496 // - one conditional branch followed by one unconditional branch.
3497 // Otherwise, assume not-taken.
3498 assert(MI.isConditionalBranch());
3499 const MachineBasicBlock &B = *MI.getParent();
3500 bool SawCond = false, Bad = false;
3501 for (const MachineInstr &I : B) {
3502 if (!I.isBranch())
3503 continue;
3504 if (I.isConditionalBranch()) {
3505 SawCond = true;
3506 if (&I != &MI) {
3507 Bad = true;
3508 break;
3509 }
3510 }
3511 if (I.isUnconditionalBranch() && !SawCond) {
3512 Bad = true;
3513 break;
3514 }
3515 }
3516 if (!Bad) {
3517 MachineBasicBlock::const_instr_iterator It(MI);
3518 MachineBasicBlock::const_instr_iterator NextIt = std::next(It);
3519 if (NextIt == B.instr_end()) {
3520 // If this branch is the last, look for the fall-through block.
3521 for (const MachineBasicBlock *SB : B.successors()) {
3522 if (!B.isLayoutSuccessor(SB))
3523 continue;
3524 Taken = MBPI->getEdgeProbability(Src, SB) < OneHalf;
3525 break;
3526 }
3527 } else {
3528 assert(NextIt->isUnconditionalBranch());
3529 // Find the first MBB operand and assume it's the target.
3530 const MachineBasicBlock *BT = nullptr;
3531 for (const MachineOperand &Op : NextIt->operands()) {
3532 if (!Op.isMBB())
3533 continue;
3534 BT = Op.getMBB();
3535 break;
3536 }
3537 Taken = BT && MBPI->getEdgeProbability(Src, BT) < OneHalf;
3538 }
3539 } // if (!Bad)
3540 }
3541
3542 // The Taken flag should be set to something reasonable by this point.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003543
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003544 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003545 case Hexagon::J2_jumpt:
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003546 return Taken ? Hexagon::J2_jumptnewpt : Hexagon::J2_jumptnew;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003547 case Hexagon::J2_jumpf:
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003548 return Taken ? Hexagon::J2_jumpfnewpt : Hexagon::J2_jumpfnew;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003549
3550 default:
3551 llvm_unreachable("Unexpected jump instruction.");
3552 }
3553}
3554
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003555// Return .new predicate version for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003556int HexagonInstrInfo::getDotNewPredOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003557 const MachineBranchProbabilityInfo *MBPI) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003558 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003559 // Condtional Jumps
3560 case Hexagon::J2_jumpt:
3561 case Hexagon::J2_jumpf:
3562 return getDotNewPredJumpOp(MI, MBPI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003563 }
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003564
3565 int NewOpcode = Hexagon::getPredNewOpcode(MI.getOpcode());
3566 if (NewOpcode >= 0)
3567 return NewOpcode;
3568
3569 dbgs() << "Cannot convert to .new: " << getName(MI.getOpcode()) << '\n';
3570 llvm_unreachable(nullptr);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003571}
3572
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003573int HexagonInstrInfo::getDotOldOp(const MachineInstr &MI) const {
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003574 const MachineFunction &MF = *MI.getParent()->getParent();
3575 const HexagonSubtarget &HST = MF.getSubtarget<HexagonSubtarget>();
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003576 int NewOp = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003577 if (isPredicated(NewOp) && isPredicatedNew(NewOp)) { // Get predicate old form
3578 NewOp = Hexagon::getPredOldOpcode(NewOp);
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003579 // All Hexagon architectures have prediction bits on dot-new branches,
3580 // but only Hexagon V60+ has prediction bits on dot-old ones. Make sure
3581 // to pick the right opcode when converting back to dot-old.
3582 if (!HST.getFeatureBits()[Hexagon::ArchV60]) {
3583 switch (NewOp) {
3584 case Hexagon::J2_jumptpt:
3585 NewOp = Hexagon::J2_jumpt;
3586 break;
3587 case Hexagon::J2_jumpfpt:
3588 NewOp = Hexagon::J2_jumpf;
3589 break;
3590 case Hexagon::J2_jumprtpt:
3591 NewOp = Hexagon::J2_jumprt;
3592 break;
3593 case Hexagon::J2_jumprfpt:
3594 NewOp = Hexagon::J2_jumprf;
3595 break;
3596 }
3597 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003598 assert(NewOp >= 0 &&
3599 "Couldn't change predicate new instruction to its old form.");
3600 }
3601
3602 if (isNewValueStore(NewOp)) { // Convert into non-new-value format
3603 NewOp = Hexagon::getNonNVStore(NewOp);
3604 assert(NewOp >= 0 && "Couldn't change new-value store to its old form.");
3605 }
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003606
3607 if (HST.hasV60TOps())
3608 return NewOp;
3609
3610 // Subtargets prior to V60 didn't support 'taken' forms of predicated jumps.
3611 switch (NewOp) {
3612 case Hexagon::J2_jumpfpt:
3613 return Hexagon::J2_jumpf;
3614 case Hexagon::J2_jumptpt:
3615 return Hexagon::J2_jumpt;
3616 case Hexagon::J2_jumprfpt:
3617 return Hexagon::J2_jumprf;
3618 case Hexagon::J2_jumprtpt:
3619 return Hexagon::J2_jumprt;
3620 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003621 return NewOp;
3622}
3623
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003624// See if instruction could potentially be a duplex candidate.
3625// If so, return its group. Zero otherwise.
3626HexagonII::SubInstructionGroup HexagonInstrInfo::getDuplexCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003627 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003628 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3629 auto &HRI = getRegisterInfo();
3630
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003631 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003632 default:
3633 return HexagonII::HSIG_None;
3634 //
3635 // Group L1:
3636 //
3637 // Rd = memw(Rs+#u4:2)
3638 // Rd = memub(Rs+#u4:0)
3639 case Hexagon::L2_loadri_io:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003640 DstReg = MI.getOperand(0).getReg();
3641 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003642 // Special case this one from Group L2.
3643 // Rd = memw(r29+#u5:2)
3644 if (isIntRegForSubInst(DstReg)) {
3645 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
3646 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003647 MI.getOperand(2).isImm() &&
3648 isShiftedUInt<5,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003649 return HexagonII::HSIG_L2;
3650 // Rd = memw(Rs+#u4:2)
3651 if (isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003652 (MI.getOperand(2).isImm() &&
3653 isShiftedUInt<4,2>(MI.getOperand(2).getImm())))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003654 return HexagonII::HSIG_L1;
3655 }
3656 break;
3657 case Hexagon::L2_loadrub_io:
3658 // Rd = memub(Rs+#u4:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003659 DstReg = MI.getOperand(0).getReg();
3660 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003661 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003662 MI.getOperand(2).isImm() && isUInt<4>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003663 return HexagonII::HSIG_L1;
3664 break;
3665 //
3666 // Group L2:
3667 //
3668 // Rd = memh/memuh(Rs+#u3:1)
3669 // Rd = memb(Rs+#u3:0)
3670 // Rd = memw(r29+#u5:2) - Handled above.
3671 // Rdd = memd(r29+#u5:3)
3672 // deallocframe
3673 // [if ([!]p0[.new])] dealloc_return
3674 // [if ([!]p0[.new])] jumpr r31
3675 case Hexagon::L2_loadrh_io:
3676 case Hexagon::L2_loadruh_io:
3677 // Rd = memh/memuh(Rs+#u3:1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003678 DstReg = MI.getOperand(0).getReg();
3679 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003680 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003681 MI.getOperand(2).isImm() &&
3682 isShiftedUInt<3,1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003683 return HexagonII::HSIG_L2;
3684 break;
3685 case Hexagon::L2_loadrb_io:
3686 // Rd = memb(Rs+#u3:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003687 DstReg = MI.getOperand(0).getReg();
3688 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003689 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003690 MI.getOperand(2).isImm() &&
3691 isUInt<3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003692 return HexagonII::HSIG_L2;
3693 break;
3694 case Hexagon::L2_loadrd_io:
3695 // Rdd = memd(r29+#u5:3)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003696 DstReg = MI.getOperand(0).getReg();
3697 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003698 if (isDblRegForSubInst(DstReg, HRI) &&
3699 Hexagon::IntRegsRegClass.contains(SrcReg) &&
3700 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003701 MI.getOperand(2).isImm() &&
3702 isShiftedUInt<5,3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003703 return HexagonII::HSIG_L2;
3704 break;
3705 // dealloc_return is not documented in Hexagon Manual, but marked
3706 // with A_SUBINSN attribute in iset_v4classic.py.
3707 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00003708 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003709 case Hexagon::L4_return:
3710 case Hexagon::L2_deallocframe:
3711 return HexagonII::HSIG_L2;
3712 case Hexagon::EH_RETURN_JMPR:
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00003713 case Hexagon::PS_jmpret:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003714 // jumpr r31
3715 // Actual form JMPR %PC<imp-def>, %R31<imp-use>, %R0<imp-use,internal>.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003716 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003717 if (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg))
3718 return HexagonII::HSIG_L2;
3719 break;
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00003720 case Hexagon::PS_jmprett:
3721 case Hexagon::PS_jmpretf:
3722 case Hexagon::PS_jmprettnewpt:
3723 case Hexagon::PS_jmpretfnewpt:
3724 case Hexagon::PS_jmprettnew:
3725 case Hexagon::PS_jmpretfnew:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003726 DstReg = MI.getOperand(1).getReg();
3727 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003728 // [if ([!]p0[.new])] jumpr r31
3729 if ((Hexagon::PredRegsRegClass.contains(SrcReg) &&
3730 (Hexagon::P0 == SrcReg)) &&
3731 (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg)))
3732 return HexagonII::HSIG_L2;
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003733 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003734 case Hexagon::L4_return_t :
3735 case Hexagon::L4_return_f :
3736 case Hexagon::L4_return_tnew_pnt :
3737 case Hexagon::L4_return_fnew_pnt :
3738 case Hexagon::L4_return_tnew_pt :
3739 case Hexagon::L4_return_fnew_pt :
3740 // [if ([!]p0[.new])] dealloc_return
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003741 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003742 if (Hexagon::PredRegsRegClass.contains(SrcReg) && (Hexagon::P0 == SrcReg))
3743 return HexagonII::HSIG_L2;
3744 break;
3745 //
3746 // Group S1:
3747 //
3748 // memw(Rs+#u4:2) = Rt
3749 // memb(Rs+#u4:0) = Rt
3750 case Hexagon::S2_storeri_io:
3751 // Special case this one from Group S2.
3752 // memw(r29+#u5:2) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003753 Src1Reg = MI.getOperand(0).getReg();
3754 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003755 if (Hexagon::IntRegsRegClass.contains(Src1Reg) &&
3756 isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003757 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3758 isShiftedUInt<5,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003759 return HexagonII::HSIG_S2;
3760 // memw(Rs+#u4:2) = Rt
3761 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003762 MI.getOperand(1).isImm() &&
3763 isShiftedUInt<4,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003764 return HexagonII::HSIG_S1;
3765 break;
3766 case Hexagon::S2_storerb_io:
3767 // memb(Rs+#u4:0) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003768 Src1Reg = MI.getOperand(0).getReg();
3769 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003770 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003771 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003772 return HexagonII::HSIG_S1;
3773 break;
3774 //
3775 // Group S2:
3776 //
3777 // memh(Rs+#u3:1) = Rt
3778 // memw(r29+#u5:2) = Rt
3779 // memd(r29+#s6:3) = Rtt
3780 // memw(Rs+#u4:2) = #U1
3781 // memb(Rs+#u4) = #U1
3782 // allocframe(#u5:3)
3783 case Hexagon::S2_storerh_io:
3784 // memh(Rs+#u3:1) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003785 Src1Reg = MI.getOperand(0).getReg();
3786 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003787 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003788 MI.getOperand(1).isImm() &&
3789 isShiftedUInt<3,1>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003790 return HexagonII::HSIG_S1;
3791 break;
3792 case Hexagon::S2_storerd_io:
3793 // memd(r29+#s6:3) = Rtt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003794 Src1Reg = MI.getOperand(0).getReg();
3795 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003796 if (isDblRegForSubInst(Src2Reg, HRI) &&
3797 Hexagon::IntRegsRegClass.contains(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003798 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3799 isShiftedInt<6,3>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003800 return HexagonII::HSIG_S2;
3801 break;
3802 case Hexagon::S4_storeiri_io:
3803 // memw(Rs+#u4:2) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003804 Src1Reg = MI.getOperand(0).getReg();
3805 if (isIntRegForSubInst(Src1Reg) && MI.getOperand(1).isImm() &&
3806 isShiftedUInt<4,2>(MI.getOperand(1).getImm()) &&
3807 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003808 return HexagonII::HSIG_S2;
3809 break;
3810 case Hexagon::S4_storeirb_io:
3811 // memb(Rs+#u4) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003812 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekf2a4f8f2016-06-15 21:05:04 +00003813 if (isIntRegForSubInst(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003814 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()) &&
3815 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003816 return HexagonII::HSIG_S2;
3817 break;
3818 case Hexagon::S2_allocframe:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003819 if (MI.getOperand(0).isImm() &&
3820 isShiftedUInt<5,3>(MI.getOperand(0).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003821 return HexagonII::HSIG_S1;
3822 break;
3823 //
3824 // Group A:
3825 //
3826 // Rx = add(Rx,#s7)
3827 // Rd = Rs
3828 // Rd = #u6
3829 // Rd = #-1
3830 // if ([!]P0[.new]) Rd = #0
3831 // Rd = add(r29,#u6:2)
3832 // Rx = add(Rx,Rs)
3833 // P0 = cmp.eq(Rs,#u2)
3834 // Rdd = combine(#0,Rs)
3835 // Rdd = combine(Rs,#0)
3836 // Rdd = combine(#u2,#U2)
3837 // Rd = add(Rs,#1)
3838 // Rd = add(Rs,#-1)
3839 // Rd = sxth/sxtb/zxtb/zxth(Rs)
3840 // Rd = and(Rs,#1)
3841 case Hexagon::A2_addi:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003842 DstReg = MI.getOperand(0).getReg();
3843 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003844 if (isIntRegForSubInst(DstReg)) {
3845 // Rd = add(r29,#u6:2)
3846 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003847 HRI.getStackRegister() == SrcReg && MI.getOperand(2).isImm() &&
3848 isShiftedUInt<6,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003849 return HexagonII::HSIG_A;
3850 // Rx = add(Rx,#s7)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003851 if ((DstReg == SrcReg) && MI.getOperand(2).isImm() &&
3852 isInt<7>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003853 return HexagonII::HSIG_A;
3854 // Rd = add(Rs,#1)
3855 // Rd = add(Rs,#-1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003856 if (isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3857 ((MI.getOperand(2).getImm() == 1) ||
3858 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003859 return HexagonII::HSIG_A;
3860 }
3861 break;
3862 case Hexagon::A2_add:
3863 // Rx = add(Rx,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003864 DstReg = MI.getOperand(0).getReg();
3865 Src1Reg = MI.getOperand(1).getReg();
3866 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003867 if (isIntRegForSubInst(DstReg) && (DstReg == Src1Reg) &&
3868 isIntRegForSubInst(Src2Reg))
3869 return HexagonII::HSIG_A;
3870 break;
3871 case Hexagon::A2_andir:
3872 // Same as zxtb.
3873 // Rd16=and(Rs16,#255)
3874 // Rd16=and(Rs16,#1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003875 DstReg = MI.getOperand(0).getReg();
3876 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003877 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003878 MI.getOperand(2).isImm() &&
3879 ((MI.getOperand(2).getImm() == 1) ||
3880 (MI.getOperand(2).getImm() == 255)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003881 return HexagonII::HSIG_A;
3882 break;
3883 case Hexagon::A2_tfr:
3884 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003885 DstReg = MI.getOperand(0).getReg();
3886 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003887 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3888 return HexagonII::HSIG_A;
3889 break;
3890 case Hexagon::A2_tfrsi:
3891 // Rd = #u6
3892 // Do not test for #u6 size since the const is getting extended
3893 // regardless and compound could be formed.
3894 // Rd = #-1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003895 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003896 if (isIntRegForSubInst(DstReg))
3897 return HexagonII::HSIG_A;
3898 break;
3899 case Hexagon::C2_cmoveit:
3900 case Hexagon::C2_cmovenewit:
3901 case Hexagon::C2_cmoveif:
3902 case Hexagon::C2_cmovenewif:
3903 // if ([!]P0[.new]) Rd = #0
3904 // Actual form:
3905 // %R16<def> = C2_cmovenewit %P0<internal>, 0, %R16<imp-use,undef>;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003906 DstReg = MI.getOperand(0).getReg();
3907 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003908 if (isIntRegForSubInst(DstReg) &&
3909 Hexagon::PredRegsRegClass.contains(SrcReg) && Hexagon::P0 == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003910 MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003911 return HexagonII::HSIG_A;
3912 break;
3913 case Hexagon::C2_cmpeqi:
3914 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003915 DstReg = MI.getOperand(0).getReg();
3916 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003917 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3918 Hexagon::P0 == DstReg && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003919 MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003920 return HexagonII::HSIG_A;
3921 break;
3922 case Hexagon::A2_combineii:
3923 case Hexagon::A4_combineii:
3924 // Rdd = combine(#u2,#U2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003925 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003926 if (isDblRegForSubInst(DstReg, HRI) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003927 ((MI.getOperand(1).isImm() && isUInt<2>(MI.getOperand(1).getImm())) ||
3928 (MI.getOperand(1).isGlobal() &&
3929 isUInt<2>(MI.getOperand(1).getOffset()))) &&
3930 ((MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm())) ||
3931 (MI.getOperand(2).isGlobal() &&
3932 isUInt<2>(MI.getOperand(2).getOffset()))))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003933 return HexagonII::HSIG_A;
3934 break;
3935 case Hexagon::A4_combineri:
3936 // Rdd = combine(Rs,#0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003937 DstReg = MI.getOperand(0).getReg();
3938 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003939 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003940 ((MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0) ||
3941 (MI.getOperand(2).isGlobal() && MI.getOperand(2).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003942 return HexagonII::HSIG_A;
3943 break;
3944 case Hexagon::A4_combineir:
3945 // Rdd = combine(#0,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003946 DstReg = MI.getOperand(0).getReg();
3947 SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003948 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003949 ((MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) ||
3950 (MI.getOperand(1).isGlobal() && MI.getOperand(1).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003951 return HexagonII::HSIG_A;
3952 break;
3953 case Hexagon::A2_sxtb:
3954 case Hexagon::A2_sxth:
3955 case Hexagon::A2_zxtb:
3956 case Hexagon::A2_zxth:
3957 // Rd = sxth/sxtb/zxtb/zxth(Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003958 DstReg = MI.getOperand(0).getReg();
3959 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003960 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3961 return HexagonII::HSIG_A;
3962 break;
3963 }
3964
3965 return HexagonII::HSIG_None;
3966}
3967
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003968short HexagonInstrInfo::getEquivalentHWInstr(const MachineInstr &MI) const {
3969 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Real);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003970}
3971
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003972unsigned HexagonInstrInfo::getInstrTimingClassLatency(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003973 const InstrItineraryData *ItinData, const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003974 // Default to one cycle for no itinerary. However, an "empty" itinerary may
3975 // still have a MinLatency property, which getStageLatency checks.
3976 if (!ItinData)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003977 return getInstrLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003978
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003979 if (MI.isTransient())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003980 return 0;
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00003981 return ItinData->getStageLatency(MI.getDesc().getSchedClass());
3982}
3983
3984/// getOperandLatency - Compute and return the use operand latency of a given
3985/// pair of def and use.
3986/// In most cases, the static scheduling itinerary was enough to determine the
3987/// operand latency. But it may not be possible for instructions with variable
3988/// number of defs / uses.
3989///
3990/// This is a raw interface to the itinerary that may be directly overriden by
3991/// a target. Use computeOperandLatency to get the best estimate of latency.
3992int HexagonInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
3993 const MachineInstr &DefMI,
3994 unsigned DefIdx,
3995 const MachineInstr &UseMI,
3996 unsigned UseIdx) const {
3997 auto &RI = getRegisterInfo();
3998 // Get DefIdx and UseIdx for super registers.
3999 MachineOperand DefMO = DefMI.getOperand(DefIdx);
4000
4001 if (RI.isPhysicalRegister(DefMO.getReg())) {
4002 if (DefMO.isImplicit()) {
4003 for (MCSuperRegIterator SR(DefMO.getReg(), &RI); SR.isValid(); ++SR) {
4004 int Idx = DefMI.findRegisterDefOperandIdx(*SR, false, false, &RI);
4005 if (Idx != -1) {
4006 DefIdx = Idx;
4007 break;
4008 }
4009 }
4010 }
4011
4012 MachineOperand UseMO = UseMI.getOperand(UseIdx);
4013 if (UseMO.isImplicit()) {
4014 for (MCSuperRegIterator SR(UseMO.getReg(), &RI); SR.isValid(); ++SR) {
4015 int Idx = UseMI.findRegisterUseOperandIdx(*SR, false, &RI);
4016 if (Idx != -1) {
4017 UseIdx = Idx;
4018 break;
4019 }
4020 }
4021 }
4022 }
4023
4024 return TargetInstrInfo::getOperandLatency(ItinData, DefMI, DefIdx,
4025 UseMI, UseIdx);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004026}
4027
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004028// inverts the predication logic.
4029// p -> NotP
4030// NotP -> P
4031bool HexagonInstrInfo::getInvertedPredSense(
4032 SmallVectorImpl<MachineOperand> &Cond) const {
4033 if (Cond.empty())
4034 return false;
4035 unsigned Opc = getInvertedPredicatedOpcode(Cond[0].getImm());
4036 Cond[0].setImm(Opc);
4037 return true;
4038}
4039
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004040unsigned HexagonInstrInfo::getInvertedPredicatedOpcode(const int Opc) const {
4041 int InvPredOpcode;
4042 InvPredOpcode = isPredicatedTrue(Opc) ? Hexagon::getFalsePredOpcode(Opc)
4043 : Hexagon::getTruePredOpcode(Opc);
4044 if (InvPredOpcode >= 0) // Valid instruction with the inverted predicate.
4045 return InvPredOpcode;
4046
4047 llvm_unreachable("Unexpected predicated instruction");
4048}
4049
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004050// Returns the max value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004051int HexagonInstrInfo::getMaxValue(const MachineInstr &MI) const {
4052 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004053 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
4054 & HexagonII::ExtentSignedMask;
4055 unsigned bits = (F >> HexagonII::ExtentBitsPos)
4056 & HexagonII::ExtentBitsMask;
4057
4058 if (isSigned) // if value is signed
4059 return ~(-1U << (bits - 1));
4060 else
4061 return ~(-1U << bits);
4062}
4063
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004064unsigned HexagonInstrInfo::getMemAccessSize(const MachineInstr &MI) const {
4065 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004066 return (F >> HexagonII::MemAccessSizePos) & HexagonII::MemAccesSizeMask;
4067}
4068
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004069// Returns the min value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004070int HexagonInstrInfo::getMinValue(const MachineInstr &MI) const {
4071 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004072 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
4073 & HexagonII::ExtentSignedMask;
4074 unsigned bits = (F >> HexagonII::ExtentBitsPos)
4075 & HexagonII::ExtentBitsMask;
4076
4077 if (isSigned) // if value is signed
4078 return -1U << (bits - 1);
4079 else
4080 return 0;
4081}
4082
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004083// Returns opcode of the non-extended equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004084short HexagonInstrInfo::getNonExtOpcode(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00004085 // Check if the instruction has a register form that uses register in place
4086 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004087 short NonExtOpcode = Hexagon::getRegForm(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00004088 if (NonExtOpcode >= 0)
4089 return NonExtOpcode;
4090
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004091 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00004092 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00004093 switch (getAddrMode(MI)) {
4094 case HexagonII::Absolute :
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004095 return Hexagon::getBaseWithImmOffset(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00004096 case HexagonII::BaseImmOffset :
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004097 return Hexagon::getBaseWithRegOffset(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004098 case HexagonII::BaseLongOffset:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004099 return Hexagon::getRegShlForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004100
Jyotsna Verma84256432013-03-01 17:37:13 +00004101 default:
4102 return -1;
4103 }
4104 }
4105 return -1;
4106}
Jyotsna Verma5ed51812013-05-01 21:37:34 +00004107
Ahmed Bougachac88bf542015-06-11 19:30:37 +00004108bool HexagonInstrInfo::getPredReg(ArrayRef<MachineOperand> Cond,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004109 unsigned &PredReg, unsigned &PredRegPos, unsigned &PredRegFlags) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +00004110 if (Cond.empty())
4111 return false;
4112 assert(Cond.size() == 2);
4113 if (isNewValueJump(Cond[0].getImm()) || Cond[1].isMBB()) {
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00004114 DEBUG(dbgs() << "No predregs for new-value jumps/endloop");
4115 return false;
Brendon Cahoondf43e682015-05-08 16:16:29 +00004116 }
4117 PredReg = Cond[1].getReg();
4118 PredRegPos = 1;
4119 // See IfConversion.cpp why we add RegState::Implicit | RegState::Undef
4120 PredRegFlags = 0;
4121 if (Cond[1].isImplicit())
4122 PredRegFlags = RegState::Implicit;
4123 if (Cond[1].isUndef())
4124 PredRegFlags |= RegState::Undef;
4125 return true;
4126}
4127
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004128short HexagonInstrInfo::getPseudoInstrPair(const MachineInstr &MI) const {
4129 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Pseudo);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004130}
4131
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004132short HexagonInstrInfo::getRegForm(const MachineInstr &MI) const {
4133 return Hexagon::getRegForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004134}
4135
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004136// Return the number of bytes required to encode the instruction.
4137// Hexagon instructions are fixed length, 4 bytes, unless they
4138// use a constant extender, which requires another 4 bytes.
4139// For debug instructions and prolog labels, return 0.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004140unsigned HexagonInstrInfo::getSize(const MachineInstr &MI) const {
4141 if (MI.isDebugValue() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004142 return 0;
4143
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004144 unsigned Size = MI.getDesc().getSize();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004145 if (!Size)
4146 // Assume the default insn size in case it cannot be determined
4147 // for whatever reason.
4148 Size = HEXAGON_INSTR_SIZE;
4149
4150 if (isConstExtended(MI) || isExtended(MI))
4151 Size += HEXAGON_INSTR_SIZE;
4152
4153 // Try and compute number of instructions in asm.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004154 if (BranchRelaxAsmLarge && MI.getOpcode() == Hexagon::INLINEASM) {
4155 const MachineBasicBlock &MBB = *MI.getParent();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004156 const MachineFunction *MF = MBB.getParent();
4157 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
4158
4159 // Count the number of register definitions to find the asm string.
4160 unsigned NumDefs = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004161 for (; MI.getOperand(NumDefs).isReg() && MI.getOperand(NumDefs).isDef();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004162 ++NumDefs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004163 assert(NumDefs != MI.getNumOperands()-2 && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004164
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004165 assert(MI.getOperand(NumDefs).isSymbol() && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004166 // Disassemble the AsmStr and approximate number of instructions.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004167 const char *AsmStr = MI.getOperand(NumDefs).getSymbolName();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004168 Size = getInlineAsmLength(AsmStr, *MAI);
4169 }
4170
4171 return Size;
4172}
4173
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004174uint64_t HexagonInstrInfo::getType(const MachineInstr &MI) const {
4175 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004176 return (F >> HexagonII::TypePos) & HexagonII::TypeMask;
4177}
4178
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004179unsigned HexagonInstrInfo::getUnits(const MachineInstr &MI) const {
4180 const TargetSubtargetInfo &ST = MI.getParent()->getParent()->getSubtarget();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004181 const InstrItineraryData &II = *ST.getInstrItineraryData();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004182 const InstrStage &IS = *II.beginStage(MI.getDesc().getSchedClass());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004183
4184 return IS.getUnits();
4185}
4186
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004187// Calculate size of the basic block without debug instructions.
4188unsigned HexagonInstrInfo::nonDbgBBSize(const MachineBasicBlock *BB) const {
4189 return nonDbgMICount(BB->instr_begin(), BB->instr_end());
4190}
4191
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004192unsigned HexagonInstrInfo::nonDbgBundleSize(
4193 MachineBasicBlock::const_iterator BundleHead) const {
4194 assert(BundleHead->isBundle() && "Not a bundle header");
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +00004195 auto MII = BundleHead.getInstrIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004196 // Skip the bundle header.
Matthias Braunc8440dd2016-10-25 02:55:17 +00004197 return nonDbgMICount(++MII, getBundleEnd(BundleHead.getInstrIterator()));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004198}
4199
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004200/// immediateExtend - Changes the instruction in place to one using an immediate
4201/// extender.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004202void HexagonInstrInfo::immediateExtend(MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004203 assert((isExtendable(MI)||isConstExtended(MI)) &&
4204 "Instruction must be extendable");
4205 // Find which operand is extendable.
4206 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004207 MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004208 // This needs to be something we understand.
4209 assert((MO.isMBB() || MO.isImm()) &&
4210 "Branch with unknown extendable field type");
4211 // Mark given operand as extended.
4212 MO.addTargetFlag(HexagonII::HMOTF_ConstExtended);
4213}
4214
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004215bool HexagonInstrInfo::invertAndChangeJumpTarget(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004216 MachineInstr &MI, MachineBasicBlock *NewTarget) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004217 DEBUG(dbgs() << "\n[invertAndChangeJumpTarget] to BB#"
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004218 << NewTarget->getNumber(); MI.dump(););
4219 assert(MI.isBranch());
4220 unsigned NewOpcode = getInvertedPredicatedOpcode(MI.getOpcode());
4221 int TargetPos = MI.getNumOperands() - 1;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004222 // In general branch target is the last operand,
4223 // but some implicit defs added at the end might change it.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004224 while ((TargetPos > -1) && !MI.getOperand(TargetPos).isMBB())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004225 --TargetPos;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004226 assert((TargetPos >= 0) && MI.getOperand(TargetPos).isMBB());
4227 MI.getOperand(TargetPos).setMBB(NewTarget);
4228 if (EnableBranchPrediction && isPredicatedNew(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004229 NewOpcode = reversePrediction(NewOpcode);
4230 }
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004231 MI.setDesc(get(NewOpcode));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004232 return true;
4233}
4234
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004235void HexagonInstrInfo::genAllInsnTimingClasses(MachineFunction &MF) const {
4236 /* +++ The code below is used to generate complete set of Hexagon Insn +++ */
4237 MachineFunction::iterator A = MF.begin();
4238 MachineBasicBlock &B = *A;
4239 MachineBasicBlock::iterator I = B.begin();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004240 DebugLoc DL = I->getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004241 MachineInstr *NewMI;
4242
4243 for (unsigned insn = TargetOpcode::GENERIC_OP_END+1;
4244 insn < Hexagon::INSTRUCTION_LIST_END; ++insn) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004245 NewMI = BuildMI(B, I, DL, get(insn));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004246 DEBUG(dbgs() << "\n" << getName(NewMI->getOpcode()) <<
4247 " Class: " << NewMI->getDesc().getSchedClass());
4248 NewMI->eraseFromParent();
4249 }
4250 /* --- The code above is used to generate complete set of Hexagon Insn --- */
4251}
4252
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004253// inverts the predication logic.
4254// p -> NotP
4255// NotP -> P
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004256bool HexagonInstrInfo::reversePredSense(MachineInstr &MI) const {
4257 DEBUG(dbgs() << "\nTrying to reverse pred. sense of:"; MI.dump());
4258 MI.setDesc(get(getInvertedPredicatedOpcode(MI.getOpcode())));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004259 return true;
4260}
4261
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004262// Reverse the branch prediction.
4263unsigned HexagonInstrInfo::reversePrediction(unsigned Opcode) const {
4264 int PredRevOpcode = -1;
4265 if (isPredictedTaken(Opcode))
4266 PredRevOpcode = Hexagon::notTakenBranchPrediction(Opcode);
4267 else
4268 PredRevOpcode = Hexagon::takenBranchPrediction(Opcode);
4269 assert(PredRevOpcode > 0);
4270 return PredRevOpcode;
4271}
4272
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004273// TODO: Add more rigorous validation.
4274bool HexagonInstrInfo::validateBranchCond(const ArrayRef<MachineOperand> &Cond)
4275 const {
4276 return Cond.empty() || (Cond[0].isImm() && (Cond.size() != 1));
4277}
4278
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004279short HexagonInstrInfo::xformRegToImmOffset(const MachineInstr &MI) const {
4280 return Hexagon::xformRegToImmOffset(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00004281}