blob: f7115dd61c3031a90e1b120ac51ad5aedbb54555 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonInstrInfo.cpp - Hexagon Instruction Information ------------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Hexagon implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000014#include "HexagonHazardRecognizer.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000015#include "HexagonInstrInfo.h"
Craig Topperb25fda92012-03-17 18:46:09 +000016#include "HexagonRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000017#include "HexagonSubtarget.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000018#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/SmallVector.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000020#include "llvm/CodeGen/DFAPacketizer.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/CodeGen/PseudoSourceValue.h"
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000026#include "llvm/CodeGen/ScheduleDAG.h"
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000027#include "llvm/MC/MCAsmInfo.h"
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +000028#include "llvm/Support/CommandLine.h"
Jyotsna Verma5ed51812013-05-01 21:37:34 +000029#include "llvm/Support/Debug.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000030#include "llvm/Support/MathExtras.h"
Reid Kleckner1c76f1552013-05-03 00:54:56 +000031#include "llvm/Support/raw_ostream.h"
Krzysztof Parzyszekaa935752015-11-24 15:11:13 +000032#include <cctype>
Tony Linthicum1213a7a2011-12-12 21:14:40 +000033
Tony Linthicum1213a7a2011-12-12 21:14:40 +000034using namespace llvm;
35
Chandler Carruthe96dd892014-04-21 22:55:11 +000036#define DEBUG_TYPE "hexagon-instrinfo"
37
Chandler Carruthd174b722014-04-22 02:03:14 +000038#define GET_INSTRINFO_CTOR_DTOR
39#define GET_INSTRMAP_INFO
40#include "HexagonGenInstrInfo.inc"
41#include "HexagonGenDFAPacketizer.inc"
42
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000043cl::opt<bool> ScheduleInlineAsm("hexagon-sched-inline-asm", cl::Hidden,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000044 cl::init(false), cl::desc("Do not consider inline-asm a scheduling/"
45 "packetization boundary."));
46
47static cl::opt<bool> EnableBranchPrediction("hexagon-enable-branch-prediction",
48 cl::Hidden, cl::init(true), cl::desc("Enable branch prediction"));
49
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000050static cl::opt<bool> DisableNVSchedule("disable-hexagon-nv-schedule",
51 cl::Hidden, cl::ZeroOrMore, cl::init(false),
52 cl::desc("Disable schedule adjustment for new value stores."));
53
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000054static cl::opt<bool> EnableTimingClassLatency(
55 "enable-timing-class-latency", cl::Hidden, cl::init(false),
56 cl::desc("Enable timing class latency"));
57
58static cl::opt<bool> EnableALUForwarding(
59 "enable-alu-forwarding", cl::Hidden, cl::init(true),
60 cl::desc("Enable vec alu forwarding"));
61
62static cl::opt<bool> EnableACCForwarding(
63 "enable-acc-forwarding", cl::Hidden, cl::init(true),
64 cl::desc("Enable vec acc forwarding"));
65
66static cl::opt<bool> BranchRelaxAsmLarge("branch-relax-asm-large",
67 cl::init(true), cl::Hidden, cl::ZeroOrMore, cl::desc("branch relax asm"));
68
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000069static cl::opt<bool> UseDFAHazardRec("dfa-hazard-rec",
70 cl::init(true), cl::Hidden, cl::ZeroOrMore,
71 cl::desc("Use the DFA based hazard recognizer."));
72
Tony Linthicum1213a7a2011-12-12 21:14:40 +000073///
74/// Constants for Hexagon instructions.
75///
Krzysztof Parzyszek6bd42682016-05-05 21:58:02 +000076const int Hexagon_MEMV_OFFSET_MAX_128B = 896; // #s4: -8*128...7*128
77const int Hexagon_MEMV_OFFSET_MIN_128B = -1024; // #s4
78const int Hexagon_MEMV_OFFSET_MAX = 448; // #s4: -8*64...7*64
79const int Hexagon_MEMV_OFFSET_MIN = -512; // #s4
Tony Linthicum1213a7a2011-12-12 21:14:40 +000080const int Hexagon_MEMW_OFFSET_MAX = 4095;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000081const int Hexagon_MEMW_OFFSET_MIN = -4096;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000082const int Hexagon_MEMD_OFFSET_MAX = 8191;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000083const int Hexagon_MEMD_OFFSET_MIN = -8192;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000084const int Hexagon_MEMH_OFFSET_MAX = 2047;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000085const int Hexagon_MEMH_OFFSET_MIN = -2048;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000086const int Hexagon_MEMB_OFFSET_MAX = 1023;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000087const int Hexagon_MEMB_OFFSET_MIN = -1024;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000088const int Hexagon_ADDI_OFFSET_MAX = 32767;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000089const int Hexagon_ADDI_OFFSET_MIN = -32768;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000090const int Hexagon_MEMD_AUTOINC_MAX = 56;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000091const int Hexagon_MEMD_AUTOINC_MIN = -64;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000092const int Hexagon_MEMW_AUTOINC_MAX = 28;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000093const int Hexagon_MEMW_AUTOINC_MIN = -32;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000094const int Hexagon_MEMH_AUTOINC_MAX = 14;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000095const int Hexagon_MEMH_AUTOINC_MIN = -16;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000096const int Hexagon_MEMB_AUTOINC_MAX = 7;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000097const int Hexagon_MEMB_AUTOINC_MIN = -8;
Krzysztof Parzyszek6bd42682016-05-05 21:58:02 +000098const int Hexagon_MEMV_AUTOINC_MAX = 192; // #s3
99const int Hexagon_MEMV_AUTOINC_MIN = -256; // #s3
100const int Hexagon_MEMV_AUTOINC_MAX_128B = 384; // #s3
101const int Hexagon_MEMV_AUTOINC_MIN_128B = -512; // #s3
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000102
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000103// Pin the vtable to this file.
104void HexagonInstrInfo::anchor() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000105
106HexagonInstrInfo::HexagonInstrInfo(HexagonSubtarget &ST)
Eric Christopherc4d31402015-03-10 23:45:55 +0000107 : HexagonGenInstrInfo(Hexagon::ADJCALLSTACKDOWN, Hexagon::ADJCALLSTACKUP),
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000108 RI() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000109
110
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000111static bool isIntRegForSubInst(unsigned Reg) {
112 return (Reg >= Hexagon::R0 && Reg <= Hexagon::R7) ||
113 (Reg >= Hexagon::R16 && Reg <= Hexagon::R23);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000114}
115
116
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000117static bool isDblRegForSubInst(unsigned Reg, const HexagonRegisterInfo &HRI) {
118 return isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::subreg_loreg)) &&
119 isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::subreg_hireg));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000120}
121
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000122
123/// Calculate number of instructions excluding the debug instructions.
124static unsigned nonDbgMICount(MachineBasicBlock::const_instr_iterator MIB,
125 MachineBasicBlock::const_instr_iterator MIE) {
126 unsigned Count = 0;
127 for (; MIB != MIE; ++MIB) {
128 if (!MIB->isDebugValue())
129 ++Count;
130 }
131 return Count;
132}
133
134
135/// Find the hardware loop instruction used to set-up the specified loop.
136/// On Hexagon, we have two instructions used to set-up the hardware loop
137/// (LOOP0, LOOP1) with corresponding endloop (ENDLOOP0, ENDLOOP1) instructions
138/// to indicate the end of a loop.
139static MachineInstr *findLoopInstr(MachineBasicBlock *BB, int EndLoopOp,
140 SmallPtrSet<MachineBasicBlock *, 8> &Visited) {
Brendon Cahoondf43e682015-05-08 16:16:29 +0000141 int LOOPi;
142 int LOOPr;
143 if (EndLoopOp == Hexagon::ENDLOOP0) {
144 LOOPi = Hexagon::J2_loop0i;
145 LOOPr = Hexagon::J2_loop0r;
146 } else { // EndLoopOp == Hexagon::EndLOOP1
147 LOOPi = Hexagon::J2_loop1i;
148 LOOPr = Hexagon::J2_loop1r;
149 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000150
Brendon Cahoondf43e682015-05-08 16:16:29 +0000151 // The loop set-up instruction will be in a predecessor block
152 for (MachineBasicBlock::pred_iterator PB = BB->pred_begin(),
153 PE = BB->pred_end(); PB != PE; ++PB) {
154 // If this has been visited, already skip it.
155 if (!Visited.insert(*PB).second)
156 continue;
157 if (*PB == BB)
158 continue;
159 for (MachineBasicBlock::reverse_instr_iterator I = (*PB)->instr_rbegin(),
160 E = (*PB)->instr_rend(); I != E; ++I) {
161 int Opc = I->getOpcode();
162 if (Opc == LOOPi || Opc == LOOPr)
163 return &*I;
164 // We've reached a different loop, which means the loop0 has been removed.
165 if (Opc == EndLoopOp)
166 return 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000167 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000168 // Check the predecessors for the LOOP instruction.
169 MachineInstr *loop = findLoopInstr(*PB, EndLoopOp, Visited);
170 if (loop)
171 return loop;
172 }
173 return 0;
174}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000175
Brendon Cahoondf43e682015-05-08 16:16:29 +0000176
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000177/// Gather register def/uses from MI.
178/// This treats possible (predicated) defs as actually happening ones
179/// (conservatively).
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000180static inline void parseOperands(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000181 SmallVector<unsigned, 4> &Defs, SmallVector<unsigned, 8> &Uses) {
182 Defs.clear();
183 Uses.clear();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000184
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000185 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
186 const MachineOperand &MO = MI.getOperand(i);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000187
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000188 if (!MO.isReg())
189 continue;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000190
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000191 unsigned Reg = MO.getReg();
192 if (!Reg)
193 continue;
194
195 if (MO.isUse())
196 Uses.push_back(MO.getReg());
197
198 if (MO.isDef())
199 Defs.push_back(MO.getReg());
200 }
201}
202
203
204// Position dependent, so check twice for swap.
205static bool isDuplexPairMatch(unsigned Ga, unsigned Gb) {
206 switch (Ga) {
207 case HexagonII::HSIG_None:
208 default:
209 return false;
210 case HexagonII::HSIG_L1:
211 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_A);
212 case HexagonII::HSIG_L2:
213 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
214 Gb == HexagonII::HSIG_A);
215 case HexagonII::HSIG_S1:
216 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
217 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_A);
218 case HexagonII::HSIG_S2:
219 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
220 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_S2 ||
221 Gb == HexagonII::HSIG_A);
222 case HexagonII::HSIG_A:
223 return (Gb == HexagonII::HSIG_A);
224 case HexagonII::HSIG_Compound:
225 return (Gb == HexagonII::HSIG_Compound);
226 }
227 return false;
228}
229
230
231
232/// isLoadFromStackSlot - If the specified machine instruction is a direct
233/// load from a stack slot, return the virtual or physical register number of
234/// the destination along with the FrameIndex of the loaded stack slot. If
235/// not, return 0. This predicate must return 0 if the instruction has
236/// any side effects other than loading from the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000237unsigned HexagonInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000238 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000239 switch (MI.getOpcode()) {
240 default:
241 break;
242 case Hexagon::L2_loadrb_io:
243 case Hexagon::L2_loadrub_io:
244 case Hexagon::L2_loadrh_io:
245 case Hexagon::L2_loadruh_io:
246 case Hexagon::L2_loadri_io:
247 case Hexagon::L2_loadrd_io:
248 case Hexagon::V6_vL32b_ai:
249 case Hexagon::V6_vL32b_ai_128B:
250 case Hexagon::V6_vL32Ub_ai:
251 case Hexagon::V6_vL32Ub_ai_128B:
252 case Hexagon::LDriw_pred:
253 case Hexagon::LDriw_mod:
254 case Hexagon::LDriq_pred_V6:
255 case Hexagon::LDriq_pred_vec_V6:
256 case Hexagon::LDriv_pseudo_V6:
257 case Hexagon::LDrivv_pseudo_V6:
258 case Hexagon::LDriq_pred_V6_128B:
259 case Hexagon::LDriq_pred_vec_V6_128B:
260 case Hexagon::LDriv_pseudo_V6_128B:
261 case Hexagon::LDrivv_pseudo_V6_128B: {
262 const MachineOperand OpFI = MI.getOperand(1);
263 if (!OpFI.isFI())
264 return 0;
265 const MachineOperand OpOff = MI.getOperand(2);
266 if (!OpOff.isImm() || OpOff.getImm() != 0)
267 return 0;
268 FrameIndex = OpFI.getIndex();
269 return MI.getOperand(0).getReg();
270 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000271
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000272 case Hexagon::L2_ploadrbt_io:
273 case Hexagon::L2_ploadrbf_io:
274 case Hexagon::L2_ploadrubt_io:
275 case Hexagon::L2_ploadrubf_io:
276 case Hexagon::L2_ploadrht_io:
277 case Hexagon::L2_ploadrhf_io:
278 case Hexagon::L2_ploadruht_io:
279 case Hexagon::L2_ploadruhf_io:
280 case Hexagon::L2_ploadrit_io:
281 case Hexagon::L2_ploadrif_io:
282 case Hexagon::L2_ploadrdt_io:
283 case Hexagon::L2_ploadrdf_io: {
284 const MachineOperand OpFI = MI.getOperand(2);
285 if (!OpFI.isFI())
286 return 0;
287 const MachineOperand OpOff = MI.getOperand(3);
288 if (!OpOff.isImm() || OpOff.getImm() != 0)
289 return 0;
290 FrameIndex = OpFI.getIndex();
291 return MI.getOperand(0).getReg();
292 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000293 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000294
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000295 return 0;
296}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000297
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000298
299/// isStoreToStackSlot - If the specified machine instruction is a direct
300/// store to a stack slot, return the virtual or physical register number of
301/// the source reg along with the FrameIndex of the loaded stack slot. If
302/// not, return 0. This predicate must return 0 if the instruction has
303/// any side effects other than storing to the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000304unsigned HexagonInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000305 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000306 switch (MI.getOpcode()) {
307 default:
308 break;
309 case Hexagon::S2_storerb_io:
310 case Hexagon::S2_storerh_io:
311 case Hexagon::S2_storeri_io:
312 case Hexagon::S2_storerd_io:
313 case Hexagon::V6_vS32b_ai:
314 case Hexagon::V6_vS32b_ai_128B:
315 case Hexagon::V6_vS32Ub_ai:
316 case Hexagon::V6_vS32Ub_ai_128B:
317 case Hexagon::STriw_pred:
318 case Hexagon::STriw_mod:
319 case Hexagon::STriq_pred_V6:
320 case Hexagon::STriq_pred_vec_V6:
321 case Hexagon::STriv_pseudo_V6:
322 case Hexagon::STrivv_pseudo_V6:
323 case Hexagon::STriq_pred_V6_128B:
324 case Hexagon::STriq_pred_vec_V6_128B:
325 case Hexagon::STriv_pseudo_V6_128B:
326 case Hexagon::STrivv_pseudo_V6_128B: {
327 const MachineOperand &OpFI = MI.getOperand(0);
328 if (!OpFI.isFI())
329 return 0;
330 const MachineOperand &OpOff = MI.getOperand(1);
331 if (!OpOff.isImm() || OpOff.getImm() != 0)
332 return 0;
333 FrameIndex = OpFI.getIndex();
334 return MI.getOperand(2).getReg();
335 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000336
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000337 case Hexagon::S2_pstorerbt_io:
338 case Hexagon::S2_pstorerbf_io:
339 case Hexagon::S2_pstorerht_io:
340 case Hexagon::S2_pstorerhf_io:
341 case Hexagon::S2_pstorerit_io:
342 case Hexagon::S2_pstorerif_io:
343 case Hexagon::S2_pstorerdt_io:
344 case Hexagon::S2_pstorerdf_io: {
345 const MachineOperand &OpFI = MI.getOperand(1);
346 if (!OpFI.isFI())
347 return 0;
348 const MachineOperand &OpOff = MI.getOperand(2);
349 if (!OpOff.isImm() || OpOff.getImm() != 0)
350 return 0;
351 FrameIndex = OpFI.getIndex();
352 return MI.getOperand(3).getReg();
353 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000354 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000355
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000356 return 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000357}
358
359
Brendon Cahoondf43e682015-05-08 16:16:29 +0000360/// This function can analyze one/two way branching only and should (mostly) be
361/// called by target independent side.
362/// First entry is always the opcode of the branching instruction, except when
363/// the Cond vector is supposed to be empty, e.g., when AnalyzeBranch fails, a
364/// BB with only unconditional jump. Subsequent entries depend upon the opcode,
365/// e.g. Jump_c p will have
366/// Cond[0] = Jump_c
367/// Cond[1] = p
368/// HW-loop ENDLOOP:
369/// Cond[0] = ENDLOOP
370/// Cond[1] = MBB
371/// New value jump:
372/// Cond[0] = Hexagon::CMPEQri_f_Jumpnv_t_V4 -- specific opcode
373/// Cond[1] = R
374/// Cond[2] = Imm
Brendon Cahoondf43e682015-05-08 16:16:29 +0000375///
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000376bool HexagonInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000377 MachineBasicBlock *&TBB,
Brendon Cahoondf43e682015-05-08 16:16:29 +0000378 MachineBasicBlock *&FBB,
379 SmallVectorImpl<MachineOperand> &Cond,
380 bool AllowModify) const {
Craig Topper062a2ba2014-04-25 05:30:21 +0000381 TBB = nullptr;
382 FBB = nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000383 Cond.clear();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000384
385 // If the block has no terminators, it just falls into the block after it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000386 MachineBasicBlock::instr_iterator I = MBB.instr_end();
387 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000388 return false;
389
390 // A basic block may looks like this:
391 //
392 // [ insn
393 // EH_LABEL
394 // insn
395 // insn
396 // insn
397 // EH_LABEL
398 // insn ]
399 //
400 // It has two succs but does not have a terminator
401 // Don't know how to handle it.
402 do {
403 --I;
404 if (I->isEHLabel())
Brendon Cahoondf43e682015-05-08 16:16:29 +0000405 // Don't analyze EH branches.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000406 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000407 } while (I != MBB.instr_begin());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000408
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000409 I = MBB.instr_end();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000410 --I;
411
412 while (I->isDebugValue()) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000413 if (I == MBB.instr_begin())
414 return false;
415 --I;
416 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000417
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000418 bool JumpToBlock = I->getOpcode() == Hexagon::J2_jump &&
419 I->getOperand(0).isMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000420 // Delete the J2_jump if it's equivalent to a fall-through.
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000421 if (AllowModify && JumpToBlock &&
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000422 MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
423 DEBUG(dbgs()<< "\nErasing the jump to successor block\n";);
424 I->eraseFromParent();
425 I = MBB.instr_end();
426 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000427 return false;
428 --I;
429 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000430 if (!isUnpredicatedTerminator(*I))
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000431 return false;
432
433 // Get the last instruction in the block.
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000434 MachineInstr *LastInst = &*I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000435 MachineInstr *SecondLastInst = nullptr;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000436 // Find one more terminator if present.
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000437 for (;;) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000438 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000439 if (!SecondLastInst)
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000440 SecondLastInst = &*I;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000441 else
442 // This is a third branch.
443 return true;
444 }
445 if (I == MBB.instr_begin())
446 break;
447 --I;
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000448 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000449
450 int LastOpcode = LastInst->getOpcode();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000451 int SecLastOpcode = SecondLastInst ? SecondLastInst->getOpcode() : 0;
452 // If the branch target is not a basic block, it could be a tail call.
453 // (It is, if the target is a function.)
454 if (LastOpcode == Hexagon::J2_jump && !LastInst->getOperand(0).isMBB())
455 return true;
456 if (SecLastOpcode == Hexagon::J2_jump &&
457 !SecondLastInst->getOperand(0).isMBB())
458 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000459
460 bool LastOpcodeHasJMP_c = PredOpcodeHasJMP_c(LastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000461 bool LastOpcodeHasNVJump = isNewValueJump(*LastInst);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000462
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000463 if (LastOpcodeHasJMP_c && !LastInst->getOperand(1).isMBB())
464 return true;
465
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000466 // If there is only one terminator instruction, process it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000467 if (LastInst && !SecondLastInst) {
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000468 if (LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000469 TBB = LastInst->getOperand(0).getMBB();
470 return false;
471 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000472 if (isEndLoopN(LastOpcode)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000473 TBB = LastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000474 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000475 Cond.push_back(LastInst->getOperand(0));
476 return false;
477 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000478 if (LastOpcodeHasJMP_c) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000479 TBB = LastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000480 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000481 Cond.push_back(LastInst->getOperand(0));
482 return false;
483 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000484 // Only supporting rr/ri versions of new-value jumps.
485 if (LastOpcodeHasNVJump && (LastInst->getNumExplicitOperands() == 3)) {
486 TBB = LastInst->getOperand(2).getMBB();
487 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
488 Cond.push_back(LastInst->getOperand(0));
489 Cond.push_back(LastInst->getOperand(1));
490 return false;
491 }
492 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
493 << " with one jump\n";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000494 // Otherwise, don't know what this is.
495 return true;
496 }
497
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000498 bool SecLastOpcodeHasJMP_c = PredOpcodeHasJMP_c(SecLastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000499 bool SecLastOpcodeHasNVJump = isNewValueJump(*SecondLastInst);
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000500 if (SecLastOpcodeHasJMP_c && (LastOpcode == Hexagon::J2_jump)) {
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000501 if (!SecondLastInst->getOperand(1).isMBB())
502 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000503 TBB = SecondLastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000504 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000505 Cond.push_back(SecondLastInst->getOperand(0));
506 FBB = LastInst->getOperand(0).getMBB();
507 return false;
508 }
509
Brendon Cahoondf43e682015-05-08 16:16:29 +0000510 // Only supporting rr/ri versions of new-value jumps.
511 if (SecLastOpcodeHasNVJump &&
512 (SecondLastInst->getNumExplicitOperands() == 3) &&
513 (LastOpcode == Hexagon::J2_jump)) {
514 TBB = SecondLastInst->getOperand(2).getMBB();
515 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
516 Cond.push_back(SecondLastInst->getOperand(0));
517 Cond.push_back(SecondLastInst->getOperand(1));
518 FBB = LastInst->getOperand(0).getMBB();
519 return false;
520 }
521
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000522 // If the block ends with two Hexagon:JMPs, handle it. The second one is not
523 // executed, so remove it.
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000524 if (SecLastOpcode == Hexagon::J2_jump && LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000525 TBB = SecondLastInst->getOperand(0).getMBB();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000526 I = LastInst->getIterator();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000527 if (AllowModify)
528 I->eraseFromParent();
529 return false;
530 }
531
Brendon Cahoondf43e682015-05-08 16:16:29 +0000532 // If the block ends with an ENDLOOP, and J2_jump, handle it.
533 if (isEndLoopN(SecLastOpcode) && LastOpcode == Hexagon::J2_jump) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000534 TBB = SecondLastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000535 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000536 Cond.push_back(SecondLastInst->getOperand(0));
537 FBB = LastInst->getOperand(0).getMBB();
538 return false;
539 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000540 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
541 << " with two jumps";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000542 // Otherwise, can't handle this.
543 return true;
544}
545
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000546
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000547unsigned HexagonInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +0000548 DEBUG(dbgs() << "\nRemoving branches out of BB#" << MBB.getNumber());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000549 MachineBasicBlock::iterator I = MBB.end();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000550 unsigned Count = 0;
551 while (I != MBB.begin()) {
552 --I;
553 if (I->isDebugValue())
554 continue;
555 // Only removing branches from end of MBB.
556 if (!I->isBranch())
557 return Count;
558 if (Count && (I->getOpcode() == Hexagon::J2_jump))
559 llvm_unreachable("Malformed basic block: unconditional branch not last");
560 MBB.erase(&MBB.back());
561 I = MBB.end();
562 ++Count;
Krzysztof Parzyszek78cc36f2015-03-18 15:56:43 +0000563 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000564 return Count;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000565}
566
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000567unsigned HexagonInstrInfo::InsertBranch(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000568 MachineBasicBlock *TBB,
569 MachineBasicBlock *FBB,
570 ArrayRef<MachineOperand> Cond,
571 const DebugLoc &DL) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000572 unsigned BOpc = Hexagon::J2_jump;
573 unsigned BccOpc = Hexagon::J2_jumpt;
574 assert(validateBranchCond(Cond) && "Invalid branching condition");
575 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
576
577 // Check if ReverseBranchCondition has asked to reverse this branch
578 // If we want to reverse the branch an odd number of times, we want
579 // J2_jumpf.
580 if (!Cond.empty() && Cond[0].isImm())
581 BccOpc = Cond[0].getImm();
582
583 if (!FBB) {
584 if (Cond.empty()) {
585 // Due to a bug in TailMerging/CFG Optimization, we need to add a
586 // special case handling of a predicated jump followed by an
587 // unconditional jump. If not, Tail Merging and CFG Optimization go
588 // into an infinite loop.
589 MachineBasicBlock *NewTBB, *NewFBB;
590 SmallVector<MachineOperand, 4> Cond;
Duncan P. N. Exon Smith25b132e2016-07-08 18:26:20 +0000591 auto Term = MBB.getFirstTerminator();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000592 if (Term != MBB.end() && isPredicated(*Term) &&
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000593 !analyzeBranch(MBB, NewTBB, NewFBB, Cond, false)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000594 MachineBasicBlock *NextBB = &*++MBB.getIterator();
595 if (NewTBB == NextBB) {
596 ReverseBranchCondition(Cond);
597 RemoveBranch(MBB);
598 return InsertBranch(MBB, TBB, nullptr, Cond, DL);
599 }
600 }
601 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
602 } else if (isEndLoopN(Cond[0].getImm())) {
603 int EndLoopOp = Cond[0].getImm();
604 assert(Cond[1].isMBB());
605 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
606 // Check for it, and change the BB target if needed.
607 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
608 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, VisitedBBs);
609 assert(Loop != 0 && "Inserting an ENDLOOP without a LOOP");
610 Loop->getOperand(0).setMBB(TBB);
611 // Add the ENDLOOP after the finding the LOOP0.
612 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
613 } else if (isNewValueJump(Cond[0].getImm())) {
614 assert((Cond.size() == 3) && "Only supporting rr/ri version of nvjump");
615 // New value jump
616 // (ins IntRegs:$src1, IntRegs:$src2, brtarget:$offset)
617 // (ins IntRegs:$src1, u5Imm:$src2, brtarget:$offset)
618 unsigned Flags1 = getUndefRegState(Cond[1].isUndef());
619 DEBUG(dbgs() << "\nInserting NVJump for BB#" << MBB.getNumber(););
620 if (Cond[2].isReg()) {
621 unsigned Flags2 = getUndefRegState(Cond[2].isUndef());
622 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
623 addReg(Cond[2].getReg(), Flags2).addMBB(TBB);
624 } else if(Cond[2].isImm()) {
625 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
626 addImm(Cond[2].getImm()).addMBB(TBB);
627 } else
628 llvm_unreachable("Invalid condition for branching");
629 } else {
630 assert((Cond.size() == 2) && "Malformed cond vector");
631 const MachineOperand &RO = Cond[1];
632 unsigned Flags = getUndefRegState(RO.isUndef());
633 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
634 }
635 return 1;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000636 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000637 assert((!Cond.empty()) &&
638 "Cond. cannot be empty when multiple branchings are required");
639 assert((!isNewValueJump(Cond[0].getImm())) &&
640 "NV-jump cannot be inserted with another branch");
641 // Special case for hardware loops. The condition is a basic block.
642 if (isEndLoopN(Cond[0].getImm())) {
643 int EndLoopOp = Cond[0].getImm();
644 assert(Cond[1].isMBB());
645 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
646 // Check for it, and change the BB target if needed.
647 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
648 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, VisitedBBs);
649 assert(Loop != 0 && "Inserting an ENDLOOP without a LOOP");
650 Loop->getOperand(0).setMBB(TBB);
651 // Add the ENDLOOP after the finding the LOOP0.
652 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
653 } else {
654 const MachineOperand &RO = Cond[1];
655 unsigned Flags = getUndefRegState(RO.isUndef());
656 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000657 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000658 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000659
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000660 return 2;
661}
662
Brendon Cahoon254f8892016-07-29 16:44:44 +0000663/// Analyze the loop code to find the loop induction variable and compare used
664/// to compute the number of iterations. Currently, we analyze loop that are
665/// controlled using hardware loops. In this case, the induction variable
666/// instruction is null. For all other cases, this function returns true, which
667/// means we're unable to analyze it.
668bool HexagonInstrInfo::analyzeLoop(MachineLoop &L,
669 MachineInstr *&IndVarInst,
670 MachineInstr *&CmpInst) const {
671
672 MachineBasicBlock *LoopEnd = L.getBottomBlock();
673 MachineBasicBlock::iterator I = LoopEnd->getFirstTerminator();
674 // We really "analyze" only hardware loops right now.
675 if (I != LoopEnd->end() && isEndLoopN(I->getOpcode())) {
676 IndVarInst = nullptr;
677 CmpInst = &*I;
678 return false;
679 }
680 return true;
681}
682
683/// Generate code to reduce the loop iteration by one and check if the loop is
684/// finished. Return the value/register of the new loop count. this function
685/// assumes the nth iteration is peeled first.
686unsigned HexagonInstrInfo::reduceLoopCount(MachineBasicBlock &MBB,
687 MachineInstr *IndVar, MachineInstr *Cmp,
688 SmallVectorImpl<MachineOperand> &Cond,
689 SmallVectorImpl<MachineInstr *> &PrevInsts,
690 unsigned Iter, unsigned MaxIter) const {
691 // We expect a hardware loop currently. This means that IndVar is set
692 // to null, and the compare is the ENDLOOP instruction.
693 assert((!IndVar) && isEndLoopN(Cmp->getOpcode())
694 && "Expecting a hardware loop");
695 MachineFunction *MF = MBB.getParent();
696 DebugLoc DL = Cmp->getDebugLoc();
697 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
698 MachineInstr *Loop = findLoopInstr(&MBB, Cmp->getOpcode(), VisitedBBs);
699 if (!Loop)
700 return 0;
701 // If the loop trip count is a compile-time value, then just change the
702 // value.
703 if (Loop->getOpcode() == Hexagon::J2_loop0i ||
704 Loop->getOpcode() == Hexagon::J2_loop1i) {
705 int64_t Offset = Loop->getOperand(1).getImm();
706 if (Offset <= 1)
707 Loop->eraseFromParent();
708 else
709 Loop->getOperand(1).setImm(Offset - 1);
710 return Offset - 1;
711 }
712 // The loop trip count is a run-time value. We generate code to subtract
713 // one from the trip count, and update the loop instruction.
714 assert(Loop->getOpcode() == Hexagon::J2_loop0r && "Unexpected instruction");
715 unsigned LoopCount = Loop->getOperand(1).getReg();
716 // Check if we're done with the loop.
717 unsigned LoopEnd = createVR(MF, MVT::i1);
718 MachineInstr *NewCmp = BuildMI(&MBB, DL, get(Hexagon::C2_cmpgtui), LoopEnd).
719 addReg(LoopCount).addImm(1);
720 unsigned NewLoopCount = createVR(MF, MVT::i32);
721 MachineInstr *NewAdd = BuildMI(&MBB, DL, get(Hexagon::A2_addi), NewLoopCount).
722 addReg(LoopCount).addImm(-1);
723 // Update the previously generated instructions with the new loop counter.
724 for (SmallVectorImpl<MachineInstr *>::iterator I = PrevInsts.begin(),
725 E = PrevInsts.end(); I != E; ++I)
726 (*I)->substituteRegister(LoopCount, NewLoopCount, 0, getRegisterInfo());
727 PrevInsts.clear();
728 PrevInsts.push_back(NewCmp);
729 PrevInsts.push_back(NewAdd);
730 // Insert the new loop instruction if this is the last time the loop is
731 // decremented.
732 if (Iter == MaxIter)
733 BuildMI(&MBB, DL, get(Hexagon::J2_loop0r)).
734 addMBB(Loop->getOperand(0).getMBB()).addReg(NewLoopCount);
735 // Delete the old loop instruction.
736 if (Iter == 0)
737 Loop->eraseFromParent();
738 Cond.push_back(MachineOperand::CreateImm(Hexagon::J2_jumpf));
739 Cond.push_back(NewCmp->getOperand(0));
740 return NewLoopCount;
741}
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000742
743bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
744 unsigned NumCycles, unsigned ExtraPredCycles,
745 BranchProbability Probability) const {
746 return nonDbgBBSize(&MBB) <= 3;
747}
748
749
750bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
751 unsigned NumTCycles, unsigned ExtraTCycles, MachineBasicBlock &FMBB,
752 unsigned NumFCycles, unsigned ExtraFCycles, BranchProbability Probability)
753 const {
754 return nonDbgBBSize(&TMBB) <= 3 && nonDbgBBSize(&FMBB) <= 3;
755}
756
757
758bool HexagonInstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
759 unsigned NumInstrs, BranchProbability Probability) const {
760 return NumInstrs <= 4;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000761}
762
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000763void HexagonInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000764 MachineBasicBlock::iterator I,
765 const DebugLoc &DL, unsigned DestReg,
766 unsigned SrcReg, bool KillSrc) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000767 auto &HRI = getRegisterInfo();
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000768 unsigned KillFlag = getKillRegState(KillSrc);
769
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000770 if (Hexagon::IntRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +0000771 BuildMI(MBB, I, DL, get(Hexagon::A2_tfr), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000772 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000773 return;
774 }
775 if (Hexagon::DoubleRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000776 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrp), DestReg)
777 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000778 return;
779 }
780 if (Hexagon::PredRegsRegClass.contains(SrcReg, DestReg)) {
781 // Map Pd = Ps to Pd = or(Ps, Ps).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000782 BuildMI(MBB, I, DL, get(Hexagon::C2_or), DestReg)
783 .addReg(SrcReg).addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000784 return;
785 }
Colin LeMahieu402f7722014-12-19 18:56:10 +0000786 if (Hexagon::CtrRegsRegClass.contains(DestReg) &&
Sirish Pande8bb97452012-05-12 05:54:15 +0000787 Hexagon::IntRegsRegClass.contains(SrcReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000788 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
789 .addReg(SrcReg, KillFlag);
790 return;
791 }
792 if (Hexagon::IntRegsRegClass.contains(DestReg) &&
793 Hexagon::CtrRegsRegClass.contains(SrcReg)) {
794 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrcrr), DestReg)
795 .addReg(SrcReg, KillFlag);
796 return;
797 }
798 if (Hexagon::ModRegsRegClass.contains(DestReg) &&
799 Hexagon::IntRegsRegClass.contains(SrcReg)) {
800 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
801 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000802 return;
Sirish Pande30804c22012-02-15 18:52:27 +0000803 }
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000804 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
805 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000806 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
807 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000808 return;
809 }
810 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
811 Hexagon::PredRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000812 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrrp), DestReg)
813 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000814 return;
815 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000816 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
817 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000818 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
819 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000820 return;
821 }
822 if (Hexagon::VectorRegsRegClass.contains(SrcReg, DestReg)) {
823 BuildMI(MBB, I, DL, get(Hexagon::V6_vassign), DestReg).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000824 addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000825 return;
826 }
827 if (Hexagon::VecDblRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000828 BuildMI(MBB, I, DL, get(Hexagon::V6_vcombine), DestReg)
829 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_hireg), KillFlag)
830 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_loreg), KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000831 return;
832 }
833 if (Hexagon::VecPredRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000834 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DestReg)
835 .addReg(SrcReg)
836 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000837 return;
838 }
839 if (Hexagon::VecPredRegsRegClass.contains(SrcReg) &&
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000840 Hexagon::VectorRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000841 llvm_unreachable("Unimplemented pred to vec");
842 return;
843 }
844 if (Hexagon::VecPredRegsRegClass.contains(DestReg) &&
845 Hexagon::VectorRegsRegClass.contains(SrcReg)) {
846 llvm_unreachable("Unimplemented vec to pred");
847 return;
848 }
849 if (Hexagon::VecPredRegs128BRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000850 unsigned DstHi = HRI.getSubReg(DestReg, Hexagon::subreg_hireg);
851 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DstHi)
852 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_hireg), KillFlag);
853 unsigned DstLo = HRI.getSubReg(DestReg, Hexagon::subreg_loreg);
854 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DstLo)
855 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_loreg), KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000856 return;
857 }
Sirish Pande30804c22012-02-15 18:52:27 +0000858
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000859#ifndef NDEBUG
860 // Show the invalid registers to ease debugging.
861 dbgs() << "Invalid registers for copy in BB#" << MBB.getNumber()
862 << ": " << PrintReg(DestReg, &HRI)
863 << " = " << PrintReg(SrcReg, &HRI) << '\n';
864#endif
Sirish Pande30804c22012-02-15 18:52:27 +0000865 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000866}
867
868
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000869void HexagonInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
870 MachineBasicBlock::iterator I, unsigned SrcReg, bool isKill, int FI,
871 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000872 DebugLoc DL = MBB.findDebugLoc(I);
873 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000874 MachineFrameInfo &MFI = MF.getFrameInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000875 unsigned Align = MFI.getObjectAlignment(FI);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000876 unsigned KillFlag = getKillRegState(isKill);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000877
Alex Lorenze40c8a22015-08-11 23:09:45 +0000878 MachineMemOperand *MMO = MF.getMachineMemOperand(
879 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
880 MFI.getObjectSize(FI), Align);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000881
Craig Topperc7242e02012-04-20 07:30:17 +0000882 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000883 BuildMI(MBB, I, DL, get(Hexagon::S2_storeri_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000884 .addFrameIndex(FI).addImm(0)
885 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000886 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000887 BuildMI(MBB, I, DL, get(Hexagon::S2_storerd_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000888 .addFrameIndex(FI).addImm(0)
889 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000890 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000891 BuildMI(MBB, I, DL, get(Hexagon::STriw_pred))
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000892 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000893 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000894 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
895 BuildMI(MBB, I, DL, get(Hexagon::STriw_mod))
896 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000897 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
898 } else if (Hexagon::VecPredRegs128BRegClass.hasSubClassEq(RC)) {
899 BuildMI(MBB, I, DL, get(Hexagon::STriq_pred_V6_128B))
900 .addFrameIndex(FI).addImm(0)
901 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
902 } else if (Hexagon::VecPredRegsRegClass.hasSubClassEq(RC)) {
903 BuildMI(MBB, I, DL, get(Hexagon::STriq_pred_V6))
904 .addFrameIndex(FI).addImm(0)
905 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
906 } else if (Hexagon::VectorRegs128BRegClass.hasSubClassEq(RC)) {
907 DEBUG(dbgs() << "++Generating 128B vector spill");
908 BuildMI(MBB, I, DL, get(Hexagon::STriv_pseudo_V6_128B))
909 .addFrameIndex(FI).addImm(0)
910 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
911 } else if (Hexagon::VectorRegsRegClass.hasSubClassEq(RC)) {
912 DEBUG(dbgs() << "++Generating vector spill");
913 BuildMI(MBB, I, DL, get(Hexagon::STriv_pseudo_V6))
914 .addFrameIndex(FI).addImm(0)
915 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
916 } else if (Hexagon::VecDblRegsRegClass.hasSubClassEq(RC)) {
917 DEBUG(dbgs() << "++Generating double vector spill");
918 BuildMI(MBB, I, DL, get(Hexagon::STrivv_pseudo_V6))
919 .addFrameIndex(FI).addImm(0)
920 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
921 } else if (Hexagon::VecDblRegs128BRegClass.hasSubClassEq(RC)) {
922 DEBUG(dbgs() << "++Generating 128B double vector spill");
923 BuildMI(MBB, I, DL, get(Hexagon::STrivv_pseudo_V6_128B))
924 .addFrameIndex(FI).addImm(0)
925 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000926 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000927 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000928 }
929}
930
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000931void HexagonInstrInfo::loadRegFromStackSlot(
932 MachineBasicBlock &MBB, MachineBasicBlock::iterator I, unsigned DestReg,
933 int FI, const TargetRegisterClass *RC,
934 const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000935 DebugLoc DL = MBB.findDebugLoc(I);
936 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000937 MachineFrameInfo &MFI = MF.getFrameInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000938 unsigned Align = MFI.getObjectAlignment(FI);
939
Alex Lorenze40c8a22015-08-11 23:09:45 +0000940 MachineMemOperand *MMO = MF.getMachineMemOperand(
941 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
942 MFI.getObjectSize(FI), Align);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000943
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000944 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +0000945 BuildMI(MBB, I, DL, get(Hexagon::L2_loadri_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000946 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000947 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu947cd702014-12-23 20:44:59 +0000948 BuildMI(MBB, I, DL, get(Hexagon::L2_loadrd_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000949 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000950 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000951 BuildMI(MBB, I, DL, get(Hexagon::LDriw_pred), DestReg)
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000952 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
953 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
954 BuildMI(MBB, I, DL, get(Hexagon::LDriw_mod), DestReg)
955 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000956 } else if (Hexagon::VecPredRegs128BRegClass.hasSubClassEq(RC)) {
957 BuildMI(MBB, I, DL, get(Hexagon::LDriq_pred_V6_128B), DestReg)
958 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
959 } else if (Hexagon::VecPredRegsRegClass.hasSubClassEq(RC)) {
960 BuildMI(MBB, I, DL, get(Hexagon::LDriq_pred_V6), DestReg)
961 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
962 } else if (Hexagon::VecDblRegs128BRegClass.hasSubClassEq(RC)) {
963 DEBUG(dbgs() << "++Generating 128B double vector restore");
964 BuildMI(MBB, I, DL, get(Hexagon::LDrivv_pseudo_V6_128B), DestReg)
965 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
966 } else if (Hexagon::VectorRegs128BRegClass.hasSubClassEq(RC)) {
967 DEBUG(dbgs() << "++Generating 128B vector restore");
968 BuildMI(MBB, I, DL, get(Hexagon::LDriv_pseudo_V6_128B), DestReg)
969 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
970 } else if (Hexagon::VectorRegsRegClass.hasSubClassEq(RC)) {
971 DEBUG(dbgs() << "++Generating vector restore");
972 BuildMI(MBB, I, DL, get(Hexagon::LDriv_pseudo_V6), DestReg)
973 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
974 } else if (Hexagon::VecDblRegsRegClass.hasSubClassEq(RC)) {
975 DEBUG(dbgs() << "++Generating double vector restore");
976 BuildMI(MBB, I, DL, get(Hexagon::LDrivv_pseudo_V6), DestReg)
977 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000978 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000979 llvm_unreachable("Can't store this register to stack slot");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000980 }
981}
982
983
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000984/// expandPostRAPseudo - This function is called for all pseudo instructions
985/// that remain after register allocation. Many pseudo instructions are
986/// created to help register allocation. This is the place to convert them
987/// into real instructions. The target can edit MI in place, or it can insert
988/// new instructions and erase MI. The function should return true if
989/// anything was changed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000990bool HexagonInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000991 const HexagonRegisterInfo &HRI = getRegisterInfo();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000992 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
993 MachineBasicBlock &MBB = *MI.getParent();
994 DebugLoc DL = MI.getDebugLoc();
995 unsigned Opc = MI.getOpcode();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +0000996 const unsigned VecOffset = 1;
997 bool Is128B = false;
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000998
999 switch (Opc) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001000 case TargetOpcode::COPY: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001001 MachineOperand &MD = MI.getOperand(0);
1002 MachineOperand &MS = MI.getOperand(1);
1003 MachineBasicBlock::iterator MBBI = MI.getIterator();
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001004 if (MD.getReg() != MS.getReg() && !MS.isUndef()) {
1005 copyPhysReg(MBB, MI, DL, MD.getReg(), MS.getReg(), MS.isKill());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001006 std::prev(MBBI)->copyImplicitOps(*MBB.getParent(), MI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001007 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001008 MBB.erase(MBBI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001009 return true;
1010 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001011 case Hexagon::ALIGNA:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001012 BuildMI(MBB, MI, DL, get(Hexagon::A2_andir), MI.getOperand(0).getReg())
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001013 .addReg(HRI.getFrameRegister())
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001014 .addImm(-MI.getOperand(1).getImm());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001015 MBB.erase(MI);
1016 return true;
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001017 case Hexagon::HEXAGON_V6_vassignp_128B:
1018 case Hexagon::HEXAGON_V6_vassignp: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001019 unsigned SrcReg = MI.getOperand(1).getReg();
1020 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001021 if (SrcReg != DstReg)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001022 copyPhysReg(MBB, MI, DL, DstReg, SrcReg, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001023 MBB.erase(MI);
1024 return true;
1025 }
1026 case Hexagon::HEXAGON_V6_lo_128B:
1027 case Hexagon::HEXAGON_V6_lo: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001028 unsigned SrcReg = MI.getOperand(1).getReg();
1029 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001030 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::subreg_loreg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001031 copyPhysReg(MBB, MI, DL, DstReg, SrcSubLo, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001032 MBB.erase(MI);
1033 MRI.clearKillFlags(SrcSubLo);
1034 return true;
1035 }
1036 case Hexagon::HEXAGON_V6_hi_128B:
1037 case Hexagon::HEXAGON_V6_hi: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001038 unsigned SrcReg = MI.getOperand(1).getReg();
1039 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001040 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::subreg_hireg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001041 copyPhysReg(MBB, MI, DL, DstReg, SrcSubHi, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001042 MBB.erase(MI);
1043 MRI.clearKillFlags(SrcSubHi);
1044 return true;
1045 }
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001046 case Hexagon::STrivv_indexed_128B:
1047 Is128B = true;
1048 case Hexagon::STrivv_indexed: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001049 unsigned SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001050 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::subreg_hireg);
1051 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::subreg_loreg);
1052 unsigned NewOpcd = Is128B ? Hexagon::V6_vS32b_ai_128B
1053 : Hexagon::V6_vS32b_ai;
1054 unsigned Offset = Is128B ? VecOffset << 7 : VecOffset << 6;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001055 MachineInstr *MI1New =
1056 BuildMI(MBB, MI, DL, get(NewOpcd))
1057 .addOperand(MI.getOperand(0))
1058 .addImm(MI.getOperand(1).getImm())
1059 .addReg(SrcSubLo)
1060 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001061 MI1New->getOperand(0).setIsKill(false);
1062 BuildMI(MBB, MI, DL, get(NewOpcd))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001063 .addOperand(MI.getOperand(0))
1064 // The Vectors are indexed in multiples of vector size.
1065 .addImm(MI.getOperand(1).getImm() + Offset)
1066 .addReg(SrcSubHi)
1067 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001068 MBB.erase(MI);
1069 return true;
1070 }
1071 case Hexagon::LDrivv_pseudo_V6_128B:
1072 case Hexagon::LDrivv_indexed_128B:
1073 Is128B = true;
1074 case Hexagon::LDrivv_pseudo_V6:
1075 case Hexagon::LDrivv_indexed: {
1076 unsigned NewOpcd = Is128B ? Hexagon::V6_vL32b_ai_128B
1077 : Hexagon::V6_vL32b_ai;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001078 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001079 unsigned Offset = Is128B ? VecOffset << 7 : VecOffset << 6;
1080 MachineInstr *MI1New =
1081 BuildMI(MBB, MI, DL, get(NewOpcd),
1082 HRI.getSubReg(DstReg, Hexagon::subreg_loreg))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001083 .addOperand(MI.getOperand(1))
1084 .addImm(MI.getOperand(2).getImm());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001085 MI1New->getOperand(1).setIsKill(false);
1086 BuildMI(MBB, MI, DL, get(NewOpcd),
1087 HRI.getSubReg(DstReg, Hexagon::subreg_hireg))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001088 .addOperand(MI.getOperand(1))
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001089 // The Vectors are indexed in multiples of vector size.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001090 .addImm(MI.getOperand(2).getImm() + Offset)
1091 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001092 MBB.erase(MI);
1093 return true;
1094 }
1095 case Hexagon::LDriv_pseudo_V6_128B:
1096 Is128B = true;
1097 case Hexagon::LDriv_pseudo_V6: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001098 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001099 unsigned NewOpc = Is128B ? Hexagon::V6_vL32b_ai_128B
1100 : Hexagon::V6_vL32b_ai;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001101 int32_t Off = MI.getOperand(2).getImm();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001102 BuildMI(MBB, MI, DL, get(NewOpc), DstReg)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001103 .addOperand(MI.getOperand(1))
1104 .addImm(Off)
1105 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001106 MBB.erase(MI);
1107 return true;
1108 }
1109 case Hexagon::STriv_pseudo_V6_128B:
1110 Is128B = true;
1111 case Hexagon::STriv_pseudo_V6: {
1112 unsigned NewOpc = Is128B ? Hexagon::V6_vS32b_ai_128B
1113 : Hexagon::V6_vS32b_ai;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001114 int32_t Off = MI.getOperand(1).getImm();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001115 BuildMI(MBB, MI, DL, get(NewOpc))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001116 .addOperand(MI.getOperand(0))
1117 .addImm(Off)
1118 .addOperand(MI.getOperand(2))
1119 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001120 MBB.erase(MI);
1121 return true;
1122 }
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001123 case Hexagon::TFR_PdTrue: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001124 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001125 BuildMI(MBB, MI, DL, get(Hexagon::C2_orn), Reg)
1126 .addReg(Reg, RegState::Undef)
1127 .addReg(Reg, RegState::Undef);
1128 MBB.erase(MI);
1129 return true;
1130 }
1131 case Hexagon::TFR_PdFalse: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001132 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001133 BuildMI(MBB, MI, DL, get(Hexagon::C2_andn), Reg)
1134 .addReg(Reg, RegState::Undef)
1135 .addReg(Reg, RegState::Undef);
1136 MBB.erase(MI);
1137 return true;
1138 }
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001139 case Hexagon::VMULW: {
1140 // Expand a 64-bit vector multiply into 2 32-bit scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001141 unsigned DstReg = MI.getOperand(0).getReg();
1142 unsigned Src1Reg = MI.getOperand(1).getReg();
1143 unsigned Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001144 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::subreg_hireg);
1145 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::subreg_loreg);
1146 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::subreg_hireg);
1147 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::subreg_loreg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001148 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
1149 HRI.getSubReg(DstReg, Hexagon::subreg_hireg))
1150 .addReg(Src1SubHi)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001151 .addReg(Src2SubHi);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001152 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
1153 HRI.getSubReg(DstReg, Hexagon::subreg_loreg))
1154 .addReg(Src1SubLo)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001155 .addReg(Src2SubLo);
1156 MBB.erase(MI);
1157 MRI.clearKillFlags(Src1SubHi);
1158 MRI.clearKillFlags(Src1SubLo);
1159 MRI.clearKillFlags(Src2SubHi);
1160 MRI.clearKillFlags(Src2SubLo);
1161 return true;
1162 }
1163 case Hexagon::VMULW_ACC: {
1164 // Expand 64-bit vector multiply with addition into 2 scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001165 unsigned DstReg = MI.getOperand(0).getReg();
1166 unsigned Src1Reg = MI.getOperand(1).getReg();
1167 unsigned Src2Reg = MI.getOperand(2).getReg();
1168 unsigned Src3Reg = MI.getOperand(3).getReg();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001169 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::subreg_hireg);
1170 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::subreg_loreg);
1171 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::subreg_hireg);
1172 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::subreg_loreg);
1173 unsigned Src3SubHi = HRI.getSubReg(Src3Reg, Hexagon::subreg_hireg);
1174 unsigned Src3SubLo = HRI.getSubReg(Src3Reg, Hexagon::subreg_loreg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001175 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
1176 HRI.getSubReg(DstReg, Hexagon::subreg_hireg))
1177 .addReg(Src1SubHi)
1178 .addReg(Src2SubHi)
1179 .addReg(Src3SubHi);
1180 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
1181 HRI.getSubReg(DstReg, Hexagon::subreg_loreg))
1182 .addReg(Src1SubLo)
1183 .addReg(Src2SubLo)
1184 .addReg(Src3SubLo);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001185 MBB.erase(MI);
1186 MRI.clearKillFlags(Src1SubHi);
1187 MRI.clearKillFlags(Src1SubLo);
1188 MRI.clearKillFlags(Src2SubHi);
1189 MRI.clearKillFlags(Src2SubLo);
1190 MRI.clearKillFlags(Src3SubHi);
1191 MRI.clearKillFlags(Src3SubLo);
1192 return true;
1193 }
Krzysztof Parzyszek237b9612016-01-14 15:37:16 +00001194 case Hexagon::Insert4: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001195 unsigned DstReg = MI.getOperand(0).getReg();
1196 unsigned Src1Reg = MI.getOperand(1).getReg();
1197 unsigned Src2Reg = MI.getOperand(2).getReg();
1198 unsigned Src3Reg = MI.getOperand(3).getReg();
1199 unsigned Src4Reg = MI.getOperand(4).getReg();
1200 unsigned Src1RegIsKill = getKillRegState(MI.getOperand(1).isKill());
1201 unsigned Src2RegIsKill = getKillRegState(MI.getOperand(2).isKill());
1202 unsigned Src3RegIsKill = getKillRegState(MI.getOperand(3).isKill());
1203 unsigned Src4RegIsKill = getKillRegState(MI.getOperand(4).isKill());
Krzysztof Parzyszek237b9612016-01-14 15:37:16 +00001204 unsigned DstSubHi = HRI.getSubReg(DstReg, Hexagon::subreg_hireg);
1205 unsigned DstSubLo = HRI.getSubReg(DstReg, Hexagon::subreg_loreg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001206 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::S2_insert),
1207 HRI.getSubReg(DstReg, Hexagon::subreg_loreg))
1208 .addReg(DstSubLo)
1209 .addReg(Src1Reg, Src1RegIsKill)
1210 .addImm(16)
1211 .addImm(0);
1212 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::S2_insert),
1213 HRI.getSubReg(DstReg, Hexagon::subreg_loreg))
1214 .addReg(DstSubLo)
1215 .addReg(Src2Reg, Src2RegIsKill)
1216 .addImm(16)
1217 .addImm(16);
1218 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::S2_insert),
1219 HRI.getSubReg(DstReg, Hexagon::subreg_hireg))
1220 .addReg(DstSubHi)
1221 .addReg(Src3Reg, Src3RegIsKill)
1222 .addImm(16)
1223 .addImm(0);
1224 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::S2_insert),
1225 HRI.getSubReg(DstReg, Hexagon::subreg_hireg))
1226 .addReg(DstSubHi)
1227 .addReg(Src4Reg, Src4RegIsKill)
1228 .addImm(16)
1229 .addImm(16);
Krzysztof Parzyszek237b9612016-01-14 15:37:16 +00001230 MBB.erase(MI);
1231 MRI.clearKillFlags(DstReg);
1232 MRI.clearKillFlags(DstSubHi);
1233 MRI.clearKillFlags(DstSubLo);
1234 return true;
1235 }
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001236 case Hexagon::MUX64_rr: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001237 const MachineOperand &Op0 = MI.getOperand(0);
1238 const MachineOperand &Op1 = MI.getOperand(1);
1239 const MachineOperand &Op2 = MI.getOperand(2);
1240 const MachineOperand &Op3 = MI.getOperand(3);
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001241 unsigned Rd = Op0.getReg();
1242 unsigned Pu = Op1.getReg();
1243 unsigned Rs = Op2.getReg();
1244 unsigned Rt = Op3.getReg();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001245 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001246 unsigned K1 = getKillRegState(Op1.isKill());
1247 unsigned K2 = getKillRegState(Op2.isKill());
1248 unsigned K3 = getKillRegState(Op3.isKill());
1249 if (Rd != Rs)
1250 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpt), Rd)
1251 .addReg(Pu, (Rd == Rt) ? K1 : 0)
1252 .addReg(Rs, K2);
1253 if (Rd != Rt)
1254 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpf), Rd)
1255 .addReg(Pu, K1)
1256 .addReg(Rt, K3);
1257 MBB.erase(MI);
1258 return true;
1259 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001260 case Hexagon::VSelectPseudo_V6: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001261 const MachineOperand &Op0 = MI.getOperand(0);
1262 const MachineOperand &Op1 = MI.getOperand(1);
1263 const MachineOperand &Op2 = MI.getOperand(2);
1264 const MachineOperand &Op3 = MI.getOperand(3);
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001265 BuildMI(MBB, MI, DL, get(Hexagon::V6_vcmov))
1266 .addOperand(Op0)
1267 .addOperand(Op1)
1268 .addOperand(Op2);
1269 BuildMI(MBB, MI, DL, get(Hexagon::V6_vncmov))
1270 .addOperand(Op0)
1271 .addOperand(Op1)
1272 .addOperand(Op3);
1273 MBB.erase(MI);
1274 return true;
1275 }
1276 case Hexagon::VSelectDblPseudo_V6: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001277 MachineOperand &Op0 = MI.getOperand(0);
1278 MachineOperand &Op1 = MI.getOperand(1);
1279 MachineOperand &Op2 = MI.getOperand(2);
1280 MachineOperand &Op3 = MI.getOperand(3);
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001281 unsigned SrcLo = HRI.getSubReg(Op2.getReg(), Hexagon::subreg_loreg);
1282 unsigned SrcHi = HRI.getSubReg(Op2.getReg(), Hexagon::subreg_hireg);
1283 BuildMI(MBB, MI, DL, get(Hexagon::V6_vccombine))
1284 .addOperand(Op0)
1285 .addOperand(Op1)
1286 .addReg(SrcHi)
1287 .addReg(SrcLo);
1288 SrcLo = HRI.getSubReg(Op3.getReg(), Hexagon::subreg_loreg);
1289 SrcHi = HRI.getSubReg(Op3.getReg(), Hexagon::subreg_hireg);
1290 BuildMI(MBB, MI, DL, get(Hexagon::V6_vnccombine))
1291 .addOperand(Op0)
1292 .addOperand(Op1)
1293 .addReg(SrcHi)
1294 .addReg(SrcLo);
1295 MBB.erase(MI);
1296 return true;
1297 }
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001298 case Hexagon::TCRETURNi:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001299 MI.setDesc(get(Hexagon::J2_jump));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001300 return true;
1301 case Hexagon::TCRETURNr:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001302 MI.setDesc(get(Hexagon::J2_jumpr));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001303 return true;
Krzysztof Parzyszek70a134d2015-11-25 21:40:03 +00001304 case Hexagon::TFRI_f:
1305 case Hexagon::TFRI_cPt_f:
1306 case Hexagon::TFRI_cNotPt_f: {
1307 unsigned Opx = (Opc == Hexagon::TFRI_f) ? 1 : 2;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001308 APFloat FVal = MI.getOperand(Opx).getFPImm()->getValueAPF();
Krzysztof Parzyszek70a134d2015-11-25 21:40:03 +00001309 APInt IVal = FVal.bitcastToAPInt();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001310 MI.RemoveOperand(Opx);
Krzysztof Parzyszek70a134d2015-11-25 21:40:03 +00001311 unsigned NewOpc = (Opc == Hexagon::TFRI_f) ? Hexagon::A2_tfrsi :
1312 (Opc == Hexagon::TFRI_cPt_f) ? Hexagon::C2_cmoveit :
1313 Hexagon::C2_cmoveif;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001314 MI.setDesc(get(NewOpc));
1315 MI.addOperand(MachineOperand::CreateImm(IVal.getZExtValue()));
Krzysztof Parzyszek70a134d2015-11-25 21:40:03 +00001316 return true;
1317 }
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001318 }
1319
1320 return false;
1321}
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001322
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001323
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001324// We indicate that we want to reverse the branch by
1325// inserting the reversed branching opcode.
1326bool HexagonInstrInfo::ReverseBranchCondition(
1327 SmallVectorImpl<MachineOperand> &Cond) const {
1328 if (Cond.empty())
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001329 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001330 assert(Cond[0].isImm() && "First entry in the cond vector not imm-val");
1331 unsigned opcode = Cond[0].getImm();
1332 //unsigned temp;
1333 assert(get(opcode).isBranch() && "Should be a branching condition.");
1334 if (isEndLoopN(opcode))
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001335 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001336 unsigned NewOpcode = getInvertedPredicatedOpcode(opcode);
1337 Cond[0].setImm(NewOpcode);
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001338 return false;
1339}
1340
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001341
1342void HexagonInstrInfo::insertNoop(MachineBasicBlock &MBB,
1343 MachineBasicBlock::iterator MI) const {
1344 DebugLoc DL;
1345 BuildMI(MBB, MI, DL, get(Hexagon::A2_nop));
1346}
1347
1348
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001349bool HexagonInstrInfo::isPostIncrement(const MachineInstr *MI) const {
1350 return getAddrMode(*MI) == HexagonII::PostInc;
1351}
1352
1353
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001354// Returns true if an instruction is predicated irrespective of the predicate
1355// sense. For example, all of the following will return true.
1356// if (p0) R1 = add(R2, R3)
1357// if (!p0) R1 = add(R2, R3)
1358// if (p0.new) R1 = add(R2, R3)
1359// if (!p0.new) R1 = add(R2, R3)
1360// Note: New-value stores are not included here as in the current
1361// implementation, we don't need to check their predicate sense.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001362bool HexagonInstrInfo::isPredicated(const MachineInstr &MI) const {
1363 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001364 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001365}
1366
Krzysztof Parzyszek0a04ac22016-05-16 16:56:10 +00001367
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001368bool HexagonInstrInfo::PredicateInstruction(
1369 MachineInstr &MI, ArrayRef<MachineOperand> Cond) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001370 if (Cond.empty() || isNewValueJump(Cond[0].getImm()) ||
1371 isEndLoopN(Cond[0].getImm())) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001372 DEBUG(dbgs() << "\nCannot predicate:"; MI.dump(););
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001373 return false;
1374 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001375 int Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001376 assert (isPredicable(MI) && "Expected predicable instruction");
1377 bool invertJump = predOpcodeHasNot(Cond);
1378
1379 // We have to predicate MI "in place", i.e. after this function returns,
1380 // MI will need to be transformed into a predicated form. To avoid com-
1381 // plicated manipulations with the operands (handling tied operands,
1382 // etc.), build a new temporary instruction, then overwrite MI with it.
1383
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001384 MachineBasicBlock &B = *MI.getParent();
1385 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001386 unsigned PredOpc = getCondOpcode(Opc, invertJump);
1387 MachineInstrBuilder T = BuildMI(B, MI, DL, get(PredOpc));
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001388 unsigned NOp = 0, NumOps = MI.getNumOperands();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001389 while (NOp < NumOps) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001390 MachineOperand &Op = MI.getOperand(NOp);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001391 if (!Op.isReg() || !Op.isDef() || Op.isImplicit())
1392 break;
1393 T.addOperand(Op);
1394 NOp++;
1395 }
1396
1397 unsigned PredReg, PredRegPos, PredRegFlags;
1398 bool GotPredReg = getPredReg(Cond, PredReg, PredRegPos, PredRegFlags);
1399 (void)GotPredReg;
1400 assert(GotPredReg);
1401 T.addReg(PredReg, PredRegFlags);
1402 while (NOp < NumOps)
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001403 T.addOperand(MI.getOperand(NOp++));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001404
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001405 MI.setDesc(get(PredOpc));
1406 while (unsigned n = MI.getNumOperands())
1407 MI.RemoveOperand(n-1);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001408 for (unsigned i = 0, n = T->getNumOperands(); i < n; ++i)
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001409 MI.addOperand(T->getOperand(i));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001410
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001411 MachineBasicBlock::instr_iterator TI = T->getIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001412 B.erase(TI);
1413
1414 MachineRegisterInfo &MRI = B.getParent()->getRegInfo();
1415 MRI.clearKillFlags(PredReg);
1416 return true;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001417}
1418
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001419
1420bool HexagonInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
1421 ArrayRef<MachineOperand> Pred2) const {
1422 // TODO: Fix this
1423 return false;
1424}
1425
Krzysztof Parzyszek0a04ac22016-05-16 16:56:10 +00001426
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001427bool HexagonInstrInfo::DefinesPredicate(
1428 MachineInstr &MI, std::vector<MachineOperand> &Pred) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001429 auto &HRI = getRegisterInfo();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001430 for (unsigned oper = 0; oper < MI.getNumOperands(); ++oper) {
1431 MachineOperand MO = MI.getOperand(oper);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001432 if (MO.isReg() && MO.isDef()) {
1433 const TargetRegisterClass* RC = HRI.getMinimalPhysRegClass(MO.getReg());
1434 if (RC == &Hexagon::PredRegsRegClass) {
1435 Pred.push_back(MO);
1436 return true;
1437 }
1438 }
1439 }
1440 return false;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +00001441}
Andrew Trickd06df962012-02-01 22:13:57 +00001442
Krzysztof Parzyszek0a04ac22016-05-16 16:56:10 +00001443
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001444bool HexagonInstrInfo::isPredicable(MachineInstr &MI) const {
Krzysztof Parzyszek0a04ac22016-05-16 16:56:10 +00001445 return MI.getDesc().isPredicable();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001446}
1447
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001448bool HexagonInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
1449 const MachineBasicBlock *MBB,
1450 const MachineFunction &MF) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001451 // Debug info is never a scheduling boundary. It's necessary to be explicit
1452 // due to the special treatment of IT instructions below, otherwise a
1453 // dbg_value followed by an IT will result in the IT instruction being
1454 // considered a scheduling hazard, which is wrong. It should be the actual
1455 // instruction preceding the dbg_value instruction(s), just like it is
1456 // when debug info is not present.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001457 if (MI.isDebugValue())
Brendon Cahoondf43e682015-05-08 16:16:29 +00001458 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001459
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001460 // Throwing call is a boundary.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001461 if (MI.isCall()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001462 // If any of the block's successors is a landing pad, this could be a
1463 // throwing call.
1464 for (auto I : MBB->successors())
1465 if (I->isEHPad())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001466 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001467 }
1468
1469 // Don't mess around with no return calls.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001470 if (MI.getOpcode() == Hexagon::CALLv3nr)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001471 return true;
1472
1473 // Terminators and labels can't be scheduled around.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001474 if (MI.getDesc().isTerminator() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001475 return true;
1476
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001477 if (MI.isInlineAsm() && !ScheduleInlineAsm)
1478 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001479
1480 return false;
1481}
1482
1483
1484/// Measure the specified inline asm to determine an approximation of its
1485/// length.
1486/// Comments (which run till the next SeparatorString or newline) do not
1487/// count as an instruction.
1488/// Any other non-whitespace text is considered an instruction, with
1489/// multiple instructions separated by SeparatorString or newlines.
1490/// Variable-length instructions are not handled here; this function
1491/// may be overloaded in the target code to do that.
1492/// Hexagon counts the number of ##'s and adjust for that many
1493/// constant exenders.
1494unsigned HexagonInstrInfo::getInlineAsmLength(const char *Str,
1495 const MCAsmInfo &MAI) const {
1496 StringRef AStr(Str);
1497 // Count the number of instructions in the asm.
1498 bool atInsnStart = true;
1499 unsigned Length = 0;
1500 for (; *Str; ++Str) {
1501 if (*Str == '\n' || strncmp(Str, MAI.getSeparatorString(),
1502 strlen(MAI.getSeparatorString())) == 0)
1503 atInsnStart = true;
1504 if (atInsnStart && !std::isspace(static_cast<unsigned char>(*Str))) {
1505 Length += MAI.getMaxInstLength();
1506 atInsnStart = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001507 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001508 if (atInsnStart && strncmp(Str, MAI.getCommentString(),
1509 strlen(MAI.getCommentString())) == 0)
1510 atInsnStart = false;
1511 }
1512
1513 // Add to size number of constant extenders seen * 4.
1514 StringRef Occ("##");
1515 Length += AStr.count(Occ)*4;
1516 return Length;
1517}
1518
1519
1520ScheduleHazardRecognizer*
1521HexagonInstrInfo::CreateTargetPostRAHazardRecognizer(
1522 const InstrItineraryData *II, const ScheduleDAG *DAG) const {
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +00001523 if (UseDFAHazardRec) {
1524 auto &HST = DAG->MF.getSubtarget<HexagonSubtarget>();
1525 return new HexagonHazardRecognizer(II, this, HST);
1526 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001527 return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG);
1528}
1529
1530
1531/// \brief For a comparison instruction, return the source registers in
1532/// \p SrcReg and \p SrcReg2 if having two register operands, and the value it
1533/// compares against in CmpValue. Return true if the comparison instruction
1534/// can be analyzed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001535bool HexagonInstrInfo::analyzeCompare(const MachineInstr &MI, unsigned &SrcReg,
1536 unsigned &SrcReg2, int &Mask,
1537 int &Value) const {
1538 unsigned Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001539
1540 // Set mask and the first source register.
1541 switch (Opc) {
1542 case Hexagon::C2_cmpeq:
1543 case Hexagon::C2_cmpeqp:
1544 case Hexagon::C2_cmpgt:
1545 case Hexagon::C2_cmpgtp:
1546 case Hexagon::C2_cmpgtu:
1547 case Hexagon::C2_cmpgtup:
1548 case Hexagon::C4_cmpneq:
1549 case Hexagon::C4_cmplte:
1550 case Hexagon::C4_cmplteu:
1551 case Hexagon::C2_cmpeqi:
1552 case Hexagon::C2_cmpgti:
1553 case Hexagon::C2_cmpgtui:
1554 case Hexagon::C4_cmpneqi:
1555 case Hexagon::C4_cmplteui:
1556 case Hexagon::C4_cmpltei:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001557 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001558 Mask = ~0;
1559 break;
1560 case Hexagon::A4_cmpbeq:
1561 case Hexagon::A4_cmpbgt:
1562 case Hexagon::A4_cmpbgtu:
1563 case Hexagon::A4_cmpbeqi:
1564 case Hexagon::A4_cmpbgti:
1565 case Hexagon::A4_cmpbgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001566 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001567 Mask = 0xFF;
1568 break;
1569 case Hexagon::A4_cmpheq:
1570 case Hexagon::A4_cmphgt:
1571 case Hexagon::A4_cmphgtu:
1572 case Hexagon::A4_cmpheqi:
1573 case Hexagon::A4_cmphgti:
1574 case Hexagon::A4_cmphgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001575 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001576 Mask = 0xFFFF;
1577 break;
1578 }
1579
1580 // Set the value/second source register.
1581 switch (Opc) {
1582 case Hexagon::C2_cmpeq:
1583 case Hexagon::C2_cmpeqp:
1584 case Hexagon::C2_cmpgt:
1585 case Hexagon::C2_cmpgtp:
1586 case Hexagon::C2_cmpgtu:
1587 case Hexagon::C2_cmpgtup:
1588 case Hexagon::A4_cmpbeq:
1589 case Hexagon::A4_cmpbgt:
1590 case Hexagon::A4_cmpbgtu:
1591 case Hexagon::A4_cmpheq:
1592 case Hexagon::A4_cmphgt:
1593 case Hexagon::A4_cmphgtu:
1594 case Hexagon::C4_cmpneq:
1595 case Hexagon::C4_cmplte:
1596 case Hexagon::C4_cmplteu:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001597 SrcReg2 = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001598 return true;
1599
1600 case Hexagon::C2_cmpeqi:
1601 case Hexagon::C2_cmpgtui:
1602 case Hexagon::C2_cmpgti:
1603 case Hexagon::C4_cmpneqi:
1604 case Hexagon::C4_cmplteui:
1605 case Hexagon::C4_cmpltei:
1606 case Hexagon::A4_cmpbeqi:
1607 case Hexagon::A4_cmpbgti:
1608 case Hexagon::A4_cmpbgtui:
1609 case Hexagon::A4_cmpheqi:
1610 case Hexagon::A4_cmphgti:
1611 case Hexagon::A4_cmphgtui:
1612 SrcReg2 = 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001613 Value = MI.getOperand(2).getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001614 return true;
1615 }
1616
1617 return false;
1618}
1619
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001620unsigned HexagonInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001621 const MachineInstr &MI,
1622 unsigned *PredCost) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001623 return getInstrTimingClassLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001624}
1625
1626
1627DFAPacketizer *HexagonInstrInfo::CreateTargetScheduleState(
1628 const TargetSubtargetInfo &STI) const {
1629 const InstrItineraryData *II = STI.getInstrItineraryData();
1630 return static_cast<const HexagonSubtarget&>(STI).createDFAPacketizer(II);
1631}
1632
1633
1634// Inspired by this pair:
1635// %R13<def> = L2_loadri_io %R29, 136; mem:LD4[FixedStack0]
1636// S2_storeri_io %R29, 132, %R1<kill>; flags: mem:ST4[FixedStack1]
1637// Currently AA considers the addresses in these instructions to be aliasing.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001638bool HexagonInstrInfo::areMemAccessesTriviallyDisjoint(
1639 MachineInstr &MIa, MachineInstr &MIb, AliasAnalysis *AA) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001640 int OffsetA = 0, OffsetB = 0;
1641 unsigned SizeA = 0, SizeB = 0;
1642
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001643 if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects() ||
1644 MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001645 return false;
1646
1647 // Instructions that are pure loads, not loads and stores like memops are not
1648 // dependent.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001649 if (MIa.mayLoad() && !isMemOp(MIa) && MIb.mayLoad() && !isMemOp(MIb))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001650 return true;
1651
1652 // Get base, offset, and access size in MIa.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001653 unsigned BaseRegA = getBaseAndOffset(MIa, OffsetA, SizeA);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001654 if (!BaseRegA || !SizeA)
1655 return false;
1656
1657 // Get base, offset, and access size in MIb.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001658 unsigned BaseRegB = getBaseAndOffset(MIb, OffsetB, SizeB);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001659 if (!BaseRegB || !SizeB)
1660 return false;
1661
1662 if (BaseRegA != BaseRegB)
1663 return false;
1664
1665 // This is a mem access with the same base register and known offsets from it.
1666 // Reason about it.
1667 if (OffsetA > OffsetB) {
1668 uint64_t offDiff = (uint64_t)((int64_t)OffsetA - (int64_t)OffsetB);
1669 return (SizeB <= offDiff);
1670 } else if (OffsetA < OffsetB) {
1671 uint64_t offDiff = (uint64_t)((int64_t)OffsetB - (int64_t)OffsetA);
1672 return (SizeA <= offDiff);
1673 }
1674
1675 return false;
1676}
1677
1678
Brendon Cahoon254f8892016-07-29 16:44:44 +00001679/// If the instruction is an increment of a constant value, return the amount.
1680bool HexagonInstrInfo::getIncrementValue(const MachineInstr *MI,
1681 int &Value) const {
1682 if (isPostIncrement(MI)) {
1683 unsigned AccessSize;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001684 return getBaseAndOffset(*MI, Value, AccessSize);
Brendon Cahoon254f8892016-07-29 16:44:44 +00001685 }
1686 if (MI->getOpcode() == Hexagon::A2_addi) {
1687 Value = MI->getOperand(2).getImm();
1688 return true;
1689 }
1690
1691 return false;
1692}
1693
1694
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001695unsigned HexagonInstrInfo::createVR(MachineFunction *MF, MVT VT) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001696 MachineRegisterInfo &MRI = MF->getRegInfo();
1697 const TargetRegisterClass *TRC;
1698 if (VT == MVT::i1) {
1699 TRC = &Hexagon::PredRegsRegClass;
1700 } else if (VT == MVT::i32 || VT == MVT::f32) {
1701 TRC = &Hexagon::IntRegsRegClass;
1702 } else if (VT == MVT::i64 || VT == MVT::f64) {
1703 TRC = &Hexagon::DoubleRegsRegClass;
1704 } else {
1705 llvm_unreachable("Cannot handle this register class");
1706 }
1707
1708 unsigned NewReg = MRI.createVirtualRegister(TRC);
1709 return NewReg;
1710}
1711
1712
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001713bool HexagonInstrInfo::isAbsoluteSet(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001714 return (getAddrMode(MI) == HexagonII::AbsoluteSet);
1715}
1716
1717
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001718bool HexagonInstrInfo::isAccumulator(const MachineInstr &MI) const {
1719 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001720 return((F >> HexagonII::AccumulatorPos) & HexagonII::AccumulatorMask);
1721}
1722
1723
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001724bool HexagonInstrInfo::isComplex(const MachineInstr &MI) const {
1725 const MachineFunction *MF = MI.getParent()->getParent();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001726 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
1727 const HexagonInstrInfo *QII = (const HexagonInstrInfo *) TII;
1728
1729 if (!(isTC1(MI))
1730 && !(QII->isTC2Early(MI))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001731 && !(MI.getDesc().mayLoad())
1732 && !(MI.getDesc().mayStore())
1733 && (MI.getDesc().getOpcode() != Hexagon::S2_allocframe)
1734 && (MI.getDesc().getOpcode() != Hexagon::L2_deallocframe)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001735 && !(QII->isMemOp(MI))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001736 && !(MI.isBranch())
1737 && !(MI.isReturn())
1738 && !MI.isCall())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001739 return true;
1740
1741 return false;
1742}
1743
1744
Sanjay Patele4b9f502015-12-07 19:21:39 +00001745// Return true if the instruction is a compund branch instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001746bool HexagonInstrInfo::isCompoundBranchInstr(const MachineInstr &MI) const {
1747 return (getType(MI) == HexagonII::TypeCOMPOUND && MI.isBranch());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001748}
1749
1750
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001751bool HexagonInstrInfo::isCondInst(const MachineInstr &MI) const {
1752 return (MI.isBranch() && isPredicated(MI)) ||
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001753 isConditionalTransfer(MI) ||
1754 isConditionalALU32(MI) ||
1755 isConditionalLoad(MI) ||
1756 // Predicated stores which don't have a .new on any operands.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001757 (MI.mayStore() && isPredicated(MI) && !isNewValueStore(MI) &&
1758 !isPredicatedNew(MI));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001759}
1760
1761
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001762bool HexagonInstrInfo::isConditionalALU32(const MachineInstr &MI) const {
1763 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001764 case Hexagon::A2_paddf:
1765 case Hexagon::A2_paddfnew:
1766 case Hexagon::A2_paddif:
1767 case Hexagon::A2_paddifnew:
1768 case Hexagon::A2_paddit:
1769 case Hexagon::A2_padditnew:
1770 case Hexagon::A2_paddt:
1771 case Hexagon::A2_paddtnew:
1772 case Hexagon::A2_pandf:
1773 case Hexagon::A2_pandfnew:
1774 case Hexagon::A2_pandt:
1775 case Hexagon::A2_pandtnew:
1776 case Hexagon::A2_porf:
1777 case Hexagon::A2_porfnew:
1778 case Hexagon::A2_port:
1779 case Hexagon::A2_portnew:
1780 case Hexagon::A2_psubf:
1781 case Hexagon::A2_psubfnew:
1782 case Hexagon::A2_psubt:
1783 case Hexagon::A2_psubtnew:
1784 case Hexagon::A2_pxorf:
1785 case Hexagon::A2_pxorfnew:
1786 case Hexagon::A2_pxort:
1787 case Hexagon::A2_pxortnew:
1788 case Hexagon::A4_paslhf:
1789 case Hexagon::A4_paslhfnew:
1790 case Hexagon::A4_paslht:
1791 case Hexagon::A4_paslhtnew:
1792 case Hexagon::A4_pasrhf:
1793 case Hexagon::A4_pasrhfnew:
1794 case Hexagon::A4_pasrht:
1795 case Hexagon::A4_pasrhtnew:
1796 case Hexagon::A4_psxtbf:
1797 case Hexagon::A4_psxtbfnew:
1798 case Hexagon::A4_psxtbt:
1799 case Hexagon::A4_psxtbtnew:
1800 case Hexagon::A4_psxthf:
1801 case Hexagon::A4_psxthfnew:
1802 case Hexagon::A4_psxtht:
1803 case Hexagon::A4_psxthtnew:
1804 case Hexagon::A4_pzxtbf:
1805 case Hexagon::A4_pzxtbfnew:
1806 case Hexagon::A4_pzxtbt:
1807 case Hexagon::A4_pzxtbtnew:
1808 case Hexagon::A4_pzxthf:
1809 case Hexagon::A4_pzxthfnew:
1810 case Hexagon::A4_pzxtht:
1811 case Hexagon::A4_pzxthtnew:
1812 case Hexagon::C2_ccombinewf:
1813 case Hexagon::C2_ccombinewt:
1814 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001815 }
1816 return false;
1817}
1818
1819
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001820// FIXME - Function name and it's functionality don't match.
1821// It should be renamed to hasPredNewOpcode()
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001822bool HexagonInstrInfo::isConditionalLoad(const MachineInstr &MI) const {
1823 if (!MI.getDesc().mayLoad() || !isPredicated(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001824 return false;
1825
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001826 int PNewOpcode = Hexagon::getPredNewOpcode(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001827 // Instruction with valid predicated-new opcode can be promoted to .new.
1828 return PNewOpcode >= 0;
1829}
1830
1831
1832// Returns true if an instruction is a conditional store.
1833//
1834// Note: It doesn't include conditional new-value stores as they can't be
1835// converted to .new predicate.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001836bool HexagonInstrInfo::isConditionalStore(const MachineInstr &MI) const {
1837 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001838 default: return false;
1839 case Hexagon::S4_storeirbt_io:
1840 case Hexagon::S4_storeirbf_io:
1841 case Hexagon::S4_pstorerbt_rr:
1842 case Hexagon::S4_pstorerbf_rr:
1843 case Hexagon::S2_pstorerbt_io:
1844 case Hexagon::S2_pstorerbf_io:
1845 case Hexagon::S2_pstorerbt_pi:
1846 case Hexagon::S2_pstorerbf_pi:
1847 case Hexagon::S2_pstorerdt_io:
1848 case Hexagon::S2_pstorerdf_io:
1849 case Hexagon::S4_pstorerdt_rr:
1850 case Hexagon::S4_pstorerdf_rr:
1851 case Hexagon::S2_pstorerdt_pi:
1852 case Hexagon::S2_pstorerdf_pi:
1853 case Hexagon::S2_pstorerht_io:
1854 case Hexagon::S2_pstorerhf_io:
1855 case Hexagon::S4_storeirht_io:
1856 case Hexagon::S4_storeirhf_io:
1857 case Hexagon::S4_pstorerht_rr:
1858 case Hexagon::S4_pstorerhf_rr:
1859 case Hexagon::S2_pstorerht_pi:
1860 case Hexagon::S2_pstorerhf_pi:
1861 case Hexagon::S2_pstorerit_io:
1862 case Hexagon::S2_pstorerif_io:
1863 case Hexagon::S4_storeirit_io:
1864 case Hexagon::S4_storeirif_io:
1865 case Hexagon::S4_pstorerit_rr:
1866 case Hexagon::S4_pstorerif_rr:
1867 case Hexagon::S2_pstorerit_pi:
1868 case Hexagon::S2_pstorerif_pi:
1869
1870 // V4 global address store before promoting to dot new.
1871 case Hexagon::S4_pstorerdt_abs:
1872 case Hexagon::S4_pstorerdf_abs:
1873 case Hexagon::S4_pstorerbt_abs:
1874 case Hexagon::S4_pstorerbf_abs:
1875 case Hexagon::S4_pstorerht_abs:
1876 case Hexagon::S4_pstorerhf_abs:
1877 case Hexagon::S4_pstorerit_abs:
1878 case Hexagon::S4_pstorerif_abs:
1879 return true;
1880
1881 // Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
1882 // from the "Conditional Store" list. Because a predicated new value store
1883 // would NOT be promoted to a double dot new store.
1884 // This function returns yes for those stores that are predicated but not
1885 // yet promoted to predicate dot new instructions.
1886 }
1887}
1888
1889
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001890bool HexagonInstrInfo::isConditionalTransfer(const MachineInstr &MI) const {
1891 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001892 case Hexagon::A2_tfrt:
1893 case Hexagon::A2_tfrf:
1894 case Hexagon::C2_cmoveit:
1895 case Hexagon::C2_cmoveif:
1896 case Hexagon::A2_tfrtnew:
1897 case Hexagon::A2_tfrfnew:
1898 case Hexagon::C2_cmovenewit:
1899 case Hexagon::C2_cmovenewif:
1900 case Hexagon::A2_tfrpt:
1901 case Hexagon::A2_tfrpf:
1902 return true;
1903
1904 default:
1905 return false;
1906 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001907 return false;
1908}
1909
1910
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001911// TODO: In order to have isExtendable for fpimm/f32Ext, we need to handle
1912// isFPImm and later getFPImm as well.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001913bool HexagonInstrInfo::isConstExtended(const MachineInstr &MI) const {
1914 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001915 unsigned isExtended = (F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask;
1916 if (isExtended) // Instruction must be extended.
Krzysztof Parzyszekc6f19332015-03-19 15:18:57 +00001917 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001918
1919 unsigned isExtendable =
1920 (F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask;
1921 if (!isExtendable)
1922 return false;
1923
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001924 if (MI.isCall())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001925 return false;
1926
1927 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001928 const MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001929 // Use MO operand flags to determine if MO
1930 // has the HMOTF_ConstExtended flag set.
1931 if (MO.getTargetFlags() && HexagonII::HMOTF_ConstExtended)
Brendon Cahoondf43e682015-05-08 16:16:29 +00001932 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001933 // If this is a Machine BB address we are talking about, and it is
1934 // not marked as extended, say so.
1935 if (MO.isMBB())
1936 return false;
1937
1938 // We could be using an instruction with an extendable immediate and shoehorn
1939 // a global address into it. If it is a global address it will be constant
1940 // extended. We do this for COMBINE.
1941 // We currently only handle isGlobal() because it is the only kind of
1942 // object we are going to end up with here for now.
1943 // In the future we probably should add isSymbol(), etc.
1944 if (MO.isGlobal() || MO.isSymbol() || MO.isBlockAddress() ||
1945 MO.isJTI() || MO.isCPI())
1946 return true;
1947
1948 // If the extendable operand is not 'Immediate' type, the instruction should
1949 // have 'isExtended' flag set.
1950 assert(MO.isImm() && "Extendable operand must be Immediate type");
1951
1952 int MinValue = getMinValue(MI);
1953 int MaxValue = getMaxValue(MI);
1954 int ImmValue = MO.getImm();
1955
1956 return (ImmValue < MinValue || ImmValue > MaxValue);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001957}
1958
1959
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001960bool HexagonInstrInfo::isDeallocRet(const MachineInstr &MI) const {
1961 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001962 case Hexagon::L4_return :
1963 case Hexagon::L4_return_t :
1964 case Hexagon::L4_return_f :
1965 case Hexagon::L4_return_tnew_pnt :
1966 case Hexagon::L4_return_fnew_pnt :
1967 case Hexagon::L4_return_tnew_pt :
1968 case Hexagon::L4_return_fnew_pt :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001969 return true;
1970 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001971 return false;
1972}
1973
1974
1975// Return true when ConsMI uses a register defined by ProdMI.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001976bool HexagonInstrInfo::isDependent(const MachineInstr &ProdMI,
1977 const MachineInstr &ConsMI) const {
1978 if (!ProdMI.getDesc().getNumDefs())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001979 return false;
1980
1981 auto &HRI = getRegisterInfo();
1982
1983 SmallVector<unsigned, 4> DefsA;
1984 SmallVector<unsigned, 4> DefsB;
1985 SmallVector<unsigned, 8> UsesA;
1986 SmallVector<unsigned, 8> UsesB;
1987
1988 parseOperands(ProdMI, DefsA, UsesA);
1989 parseOperands(ConsMI, DefsB, UsesB);
1990
1991 for (auto &RegA : DefsA)
1992 for (auto &RegB : UsesB) {
1993 // True data dependency.
1994 if (RegA == RegB)
1995 return true;
1996
1997 if (Hexagon::DoubleRegsRegClass.contains(RegA))
1998 for (MCSubRegIterator SubRegs(RegA, &HRI); SubRegs.isValid(); ++SubRegs)
1999 if (RegB == *SubRegs)
2000 return true;
2001
2002 if (Hexagon::DoubleRegsRegClass.contains(RegB))
2003 for (MCSubRegIterator SubRegs(RegB, &HRI); SubRegs.isValid(); ++SubRegs)
2004 if (RegA == *SubRegs)
2005 return true;
2006 }
2007
2008 return false;
2009}
2010
2011
2012// Returns true if the instruction is alread a .cur.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002013bool HexagonInstrInfo::isDotCurInst(const MachineInstr &MI) const {
2014 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002015 case Hexagon::V6_vL32b_cur_pi:
2016 case Hexagon::V6_vL32b_cur_ai:
2017 case Hexagon::V6_vL32b_cur_pi_128B:
2018 case Hexagon::V6_vL32b_cur_ai_128B:
2019 return true;
2020 }
2021 return false;
2022}
2023
2024
2025// Returns true, if any one of the operands is a dot new
2026// insn, whether it is predicated dot new or register dot new.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002027bool HexagonInstrInfo::isDotNewInst(const MachineInstr &MI) const {
2028 if (isNewValueInst(MI) || (isPredicated(MI) && isPredicatedNew(MI)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002029 return true;
2030
2031 return false;
2032}
2033
2034
2035/// Symmetrical. See if these two instructions are fit for duplex pair.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002036bool HexagonInstrInfo::isDuplexPair(const MachineInstr &MIa,
2037 const MachineInstr &MIb) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002038 HexagonII::SubInstructionGroup MIaG = getDuplexCandidateGroup(MIa);
2039 HexagonII::SubInstructionGroup MIbG = getDuplexCandidateGroup(MIb);
2040 return (isDuplexPairMatch(MIaG, MIbG) || isDuplexPairMatch(MIbG, MIaG));
2041}
2042
2043
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002044bool HexagonInstrInfo::isEarlySourceInstr(const MachineInstr &MI) const {
2045 if (MI.mayLoad() || MI.mayStore() || MI.isCompare())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002046 return true;
2047
2048 // Multiply
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002049 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002050 if (SchedClass == Hexagon::Sched::M_tc_3or4x_SLOT23)
2051 return true;
2052 return false;
2053}
2054
2055
2056bool HexagonInstrInfo::isEndLoopN(unsigned Opcode) const {
2057 return (Opcode == Hexagon::ENDLOOP0 ||
2058 Opcode == Hexagon::ENDLOOP1);
2059}
2060
2061
2062bool HexagonInstrInfo::isExpr(unsigned OpType) const {
2063 switch(OpType) {
2064 case MachineOperand::MO_MachineBasicBlock:
2065 case MachineOperand::MO_GlobalAddress:
2066 case MachineOperand::MO_ExternalSymbol:
2067 case MachineOperand::MO_JumpTableIndex:
2068 case MachineOperand::MO_ConstantPoolIndex:
2069 case MachineOperand::MO_BlockAddress:
2070 return true;
2071 default:
2072 return false;
2073 }
2074}
2075
2076
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002077bool HexagonInstrInfo::isExtendable(const MachineInstr &MI) const {
2078 const MCInstrDesc &MID = MI.getDesc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002079 const uint64_t F = MID.TSFlags;
2080 if ((F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask)
2081 return true;
2082
2083 // TODO: This is largely obsolete now. Will need to be removed
2084 // in consecutive patches.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002085 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002086 // TFR_FI Remains a special case.
2087 case Hexagon::TFR_FI:
2088 return true;
2089 default:
2090 return false;
2091 }
2092 return false;
2093}
2094
2095
2096// This returns true in two cases:
2097// - The OP code itself indicates that this is an extended instruction.
2098// - One of MOs has been marked with HMOTF_ConstExtended flag.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002099bool HexagonInstrInfo::isExtended(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002100 // First check if this is permanently extended op code.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002101 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002102 if ((F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask)
2103 return true;
2104 // Use MO operand flags to determine if one of MI's operands
2105 // has HMOTF_ConstExtended flag set.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002106 for (MachineInstr::const_mop_iterator I = MI.operands_begin(),
2107 E = MI.operands_end(); I != E; ++I) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002108 if (I->getTargetFlags() && HexagonII::HMOTF_ConstExtended)
2109 return true;
2110 }
2111 return false;
2112}
2113
2114
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002115bool HexagonInstrInfo::isFloat(const MachineInstr &MI) const {
2116 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002117 const uint64_t F = get(Opcode).TSFlags;
2118 return (F >> HexagonII::FPPos) & HexagonII::FPMask;
2119}
2120
2121
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002122// No V60 HVX VMEM with A_INDIRECT.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002123bool HexagonInstrInfo::isHVXMemWithAIndirect(const MachineInstr &I,
2124 const MachineInstr &J) const {
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002125 if (!isV60VectorInstruction(I))
2126 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002127 if (!I.mayLoad() && !I.mayStore())
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002128 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002129 return J.isIndirectBranch() || isIndirectCall(J) || isIndirectL4Return(J);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002130}
2131
2132
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002133bool HexagonInstrInfo::isIndirectCall(const MachineInstr &MI) const {
2134 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002135 case Hexagon::J2_callr :
2136 case Hexagon::J2_callrf :
2137 case Hexagon::J2_callrt :
2138 return true;
2139 }
2140 return false;
2141}
2142
2143
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002144bool HexagonInstrInfo::isIndirectL4Return(const MachineInstr &MI) const {
2145 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002146 case Hexagon::L4_return :
2147 case Hexagon::L4_return_t :
2148 case Hexagon::L4_return_f :
2149 case Hexagon::L4_return_fnew_pnt :
2150 case Hexagon::L4_return_fnew_pt :
2151 case Hexagon::L4_return_tnew_pnt :
2152 case Hexagon::L4_return_tnew_pt :
2153 return true;
2154 }
2155 return false;
2156}
2157
2158
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002159bool HexagonInstrInfo::isJumpR(const MachineInstr &MI) const {
2160 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002161 case Hexagon::J2_jumpr :
2162 case Hexagon::J2_jumprt :
2163 case Hexagon::J2_jumprf :
2164 case Hexagon::J2_jumprtnewpt :
2165 case Hexagon::J2_jumprfnewpt :
2166 case Hexagon::J2_jumprtnew :
2167 case Hexagon::J2_jumprfnew :
2168 return true;
2169 }
2170 return false;
2171}
2172
2173
2174// Return true if a given MI can accomodate given offset.
2175// Use abs estimate as oppose to the exact number.
2176// TODO: This will need to be changed to use MC level
2177// definition of instruction extendable field size.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002178bool HexagonInstrInfo::isJumpWithinBranchRange(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002179 unsigned offset) const {
2180 // This selection of jump instructions matches to that what
2181 // AnalyzeBranch can parse, plus NVJ.
2182 if (isNewValueJump(MI)) // r9:2
2183 return isInt<11>(offset);
2184
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002185 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002186 // Still missing Jump to address condition on register value.
2187 default:
2188 return false;
2189 case Hexagon::J2_jump: // bits<24> dst; // r22:2
2190 case Hexagon::J2_call:
2191 case Hexagon::CALLv3nr:
2192 return isInt<24>(offset);
2193 case Hexagon::J2_jumpt: //bits<17> dst; // r15:2
2194 case Hexagon::J2_jumpf:
2195 case Hexagon::J2_jumptnew:
2196 case Hexagon::J2_jumptnewpt:
2197 case Hexagon::J2_jumpfnew:
2198 case Hexagon::J2_jumpfnewpt:
2199 case Hexagon::J2_callt:
2200 case Hexagon::J2_callf:
2201 return isInt<17>(offset);
2202 case Hexagon::J2_loop0i:
2203 case Hexagon::J2_loop0iext:
2204 case Hexagon::J2_loop0r:
2205 case Hexagon::J2_loop0rext:
2206 case Hexagon::J2_loop1i:
2207 case Hexagon::J2_loop1iext:
2208 case Hexagon::J2_loop1r:
2209 case Hexagon::J2_loop1rext:
2210 return isInt<9>(offset);
2211 // TODO: Add all the compound branches here. Can we do this in Relation model?
2212 case Hexagon::J4_cmpeqi_tp0_jump_nt:
2213 case Hexagon::J4_cmpeqi_tp1_jump_nt:
2214 return isInt<11>(offset);
2215 }
2216}
2217
2218
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002219bool HexagonInstrInfo::isLateInstrFeedsEarlyInstr(const MachineInstr &LRMI,
2220 const MachineInstr &ESMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002221 bool isLate = isLateResultInstr(LRMI);
2222 bool isEarly = isEarlySourceInstr(ESMI);
2223
2224 DEBUG(dbgs() << "V60" << (isLate ? "-LR " : " -- "));
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002225 DEBUG(LRMI.dump());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002226 DEBUG(dbgs() << "V60" << (isEarly ? "-ES " : " -- "));
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002227 DEBUG(ESMI.dump());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002228
2229 if (isLate && isEarly) {
2230 DEBUG(dbgs() << "++Is Late Result feeding Early Source\n");
2231 return true;
2232 }
2233
2234 return false;
2235}
2236
2237
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002238bool HexagonInstrInfo::isLateResultInstr(const MachineInstr &MI) const {
2239 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002240 case TargetOpcode::EXTRACT_SUBREG:
2241 case TargetOpcode::INSERT_SUBREG:
2242 case TargetOpcode::SUBREG_TO_REG:
2243 case TargetOpcode::REG_SEQUENCE:
2244 case TargetOpcode::IMPLICIT_DEF:
2245 case TargetOpcode::COPY:
2246 case TargetOpcode::INLINEASM:
2247 case TargetOpcode::PHI:
2248 return false;
2249 default:
2250 break;
2251 }
2252
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002253 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002254
2255 switch (SchedClass) {
2256 case Hexagon::Sched::ALU32_2op_tc_1_SLOT0123:
2257 case Hexagon::Sched::ALU32_3op_tc_1_SLOT0123:
2258 case Hexagon::Sched::ALU32_ADDI_tc_1_SLOT0123:
2259 case Hexagon::Sched::ALU64_tc_1_SLOT23:
2260 case Hexagon::Sched::EXTENDER_tc_1_SLOT0123:
2261 case Hexagon::Sched::S_2op_tc_1_SLOT23:
2262 case Hexagon::Sched::S_3op_tc_1_SLOT23:
2263 case Hexagon::Sched::V2LDST_tc_ld_SLOT01:
2264 case Hexagon::Sched::V2LDST_tc_st_SLOT0:
2265 case Hexagon::Sched::V2LDST_tc_st_SLOT01:
2266 case Hexagon::Sched::V4LDST_tc_ld_SLOT01:
2267 case Hexagon::Sched::V4LDST_tc_st_SLOT0:
2268 case Hexagon::Sched::V4LDST_tc_st_SLOT01:
2269 return false;
2270 }
2271 return true;
2272}
2273
2274
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002275bool HexagonInstrInfo::isLateSourceInstr(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002276 // Instructions with iclass A_CVI_VX and attribute A_CVI_LATE uses a multiply
2277 // resource, but all operands can be received late like an ALU instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002278 return MI.getDesc().getSchedClass() == Hexagon::Sched::CVI_VX_LATE;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002279}
2280
2281
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002282bool HexagonInstrInfo::isLoopN(const MachineInstr &MI) const {
2283 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002284 return Opcode == Hexagon::J2_loop0i ||
2285 Opcode == Hexagon::J2_loop0r ||
2286 Opcode == Hexagon::J2_loop0iext ||
2287 Opcode == Hexagon::J2_loop0rext ||
2288 Opcode == Hexagon::J2_loop1i ||
2289 Opcode == Hexagon::J2_loop1r ||
2290 Opcode == Hexagon::J2_loop1iext ||
2291 Opcode == Hexagon::J2_loop1rext;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002292}
2293
2294
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002295bool HexagonInstrInfo::isMemOp(const MachineInstr &MI) const {
2296 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002297 default: return false;
2298 case Hexagon::L4_iadd_memopw_io :
2299 case Hexagon::L4_isub_memopw_io :
2300 case Hexagon::L4_add_memopw_io :
2301 case Hexagon::L4_sub_memopw_io :
2302 case Hexagon::L4_and_memopw_io :
2303 case Hexagon::L4_or_memopw_io :
2304 case Hexagon::L4_iadd_memoph_io :
2305 case Hexagon::L4_isub_memoph_io :
2306 case Hexagon::L4_add_memoph_io :
2307 case Hexagon::L4_sub_memoph_io :
2308 case Hexagon::L4_and_memoph_io :
2309 case Hexagon::L4_or_memoph_io :
2310 case Hexagon::L4_iadd_memopb_io :
2311 case Hexagon::L4_isub_memopb_io :
2312 case Hexagon::L4_add_memopb_io :
2313 case Hexagon::L4_sub_memopb_io :
2314 case Hexagon::L4_and_memopb_io :
2315 case Hexagon::L4_or_memopb_io :
2316 case Hexagon::L4_ior_memopb_io:
2317 case Hexagon::L4_ior_memoph_io:
2318 case Hexagon::L4_ior_memopw_io:
2319 case Hexagon::L4_iand_memopb_io:
2320 case Hexagon::L4_iand_memoph_io:
2321 case Hexagon::L4_iand_memopw_io:
2322 return true;
2323 }
2324 return false;
2325}
2326
2327
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002328bool HexagonInstrInfo::isNewValue(const MachineInstr &MI) const {
2329 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002330 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2331}
2332
2333
2334bool HexagonInstrInfo::isNewValue(unsigned Opcode) const {
2335 const uint64_t F = get(Opcode).TSFlags;
2336 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2337}
2338
2339
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002340bool HexagonInstrInfo::isNewValueInst(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002341 return isNewValueJump(MI) || isNewValueStore(MI);
2342}
2343
2344
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002345bool HexagonInstrInfo::isNewValueJump(const MachineInstr &MI) const {
2346 return isNewValue(MI) && MI.isBranch();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002347}
2348
2349
2350bool HexagonInstrInfo::isNewValueJump(unsigned Opcode) const {
2351 return isNewValue(Opcode) && get(Opcode).isBranch() && isPredicated(Opcode);
2352}
2353
2354
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002355bool HexagonInstrInfo::isNewValueStore(const MachineInstr &MI) const {
2356 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002357 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2358}
2359
2360
2361bool HexagonInstrInfo::isNewValueStore(unsigned Opcode) const {
2362 const uint64_t F = get(Opcode).TSFlags;
2363 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2364}
2365
2366
2367// Returns true if a particular operand is extendable for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002368bool HexagonInstrInfo::isOperandExtended(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002369 unsigned OperandNum) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002370 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002371 return ((F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask)
2372 == OperandNum;
2373}
2374
2375
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002376bool HexagonInstrInfo::isPredicatedNew(const MachineInstr &MI) const {
2377 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002378 assert(isPredicated(MI));
2379 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2380}
2381
2382
2383bool HexagonInstrInfo::isPredicatedNew(unsigned Opcode) const {
2384 const uint64_t F = get(Opcode).TSFlags;
2385 assert(isPredicated(Opcode));
2386 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2387}
2388
2389
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002390bool HexagonInstrInfo::isPredicatedTrue(const MachineInstr &MI) const {
2391 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002392 return !((F >> HexagonII::PredicatedFalsePos) &
2393 HexagonII::PredicatedFalseMask);
2394}
2395
2396
2397bool HexagonInstrInfo::isPredicatedTrue(unsigned Opcode) const {
2398 const uint64_t F = get(Opcode).TSFlags;
2399 // Make sure that the instruction is predicated.
2400 assert((F>> HexagonII::PredicatedPos) & HexagonII::PredicatedMask);
2401 return !((F >> HexagonII::PredicatedFalsePos) &
2402 HexagonII::PredicatedFalseMask);
2403}
2404
2405
2406bool HexagonInstrInfo::isPredicated(unsigned Opcode) const {
2407 const uint64_t F = get(Opcode).TSFlags;
2408 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
2409}
2410
2411
2412bool HexagonInstrInfo::isPredicateLate(unsigned Opcode) const {
2413 const uint64_t F = get(Opcode).TSFlags;
2414 return ~(F >> HexagonII::PredicateLatePos) & HexagonII::PredicateLateMask;
2415}
2416
2417
2418bool HexagonInstrInfo::isPredictedTaken(unsigned Opcode) const {
2419 const uint64_t F = get(Opcode).TSFlags;
2420 assert(get(Opcode).isBranch() &&
2421 (isPredicatedNew(Opcode) || isNewValue(Opcode)));
2422 return (F >> HexagonII::TakenPos) & HexagonII::TakenMask;
2423}
2424
2425
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002426bool HexagonInstrInfo::isSaveCalleeSavedRegsCall(const MachineInstr &MI) const {
2427 return MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4 ||
2428 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT ||
2429 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_PIC ||
2430 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT_PIC;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002431}
2432
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002433bool HexagonInstrInfo::isSignExtendingLoad(const MachineInstr &MI) const {
2434 switch (MI.getOpcode()) {
2435 // Byte
2436 case Hexagon::L2_loadrb_io:
2437 case Hexagon::L4_loadrb_ur:
2438 case Hexagon::L4_loadrb_ap:
2439 case Hexagon::L2_loadrb_pr:
2440 case Hexagon::L2_loadrb_pbr:
2441 case Hexagon::L2_loadrb_pi:
2442 case Hexagon::L2_loadrb_pci:
2443 case Hexagon::L2_loadrb_pcr:
2444 case Hexagon::L2_loadbsw2_io:
2445 case Hexagon::L4_loadbsw2_ur:
2446 case Hexagon::L4_loadbsw2_ap:
2447 case Hexagon::L2_loadbsw2_pr:
2448 case Hexagon::L2_loadbsw2_pbr:
2449 case Hexagon::L2_loadbsw2_pi:
2450 case Hexagon::L2_loadbsw2_pci:
2451 case Hexagon::L2_loadbsw2_pcr:
2452 case Hexagon::L2_loadbsw4_io:
2453 case Hexagon::L4_loadbsw4_ur:
2454 case Hexagon::L4_loadbsw4_ap:
2455 case Hexagon::L2_loadbsw4_pr:
2456 case Hexagon::L2_loadbsw4_pbr:
2457 case Hexagon::L2_loadbsw4_pi:
2458 case Hexagon::L2_loadbsw4_pci:
2459 case Hexagon::L2_loadbsw4_pcr:
2460 case Hexagon::L4_loadrb_rr:
2461 case Hexagon::L2_ploadrbt_io:
2462 case Hexagon::L2_ploadrbt_pi:
2463 case Hexagon::L2_ploadrbf_io:
2464 case Hexagon::L2_ploadrbf_pi:
2465 case Hexagon::L2_ploadrbtnew_io:
2466 case Hexagon::L2_ploadrbfnew_io:
2467 case Hexagon::L4_ploadrbt_rr:
2468 case Hexagon::L4_ploadrbf_rr:
2469 case Hexagon::L4_ploadrbtnew_rr:
2470 case Hexagon::L4_ploadrbfnew_rr:
2471 case Hexagon::L2_ploadrbtnew_pi:
2472 case Hexagon::L2_ploadrbfnew_pi:
2473 case Hexagon::L4_ploadrbt_abs:
2474 case Hexagon::L4_ploadrbf_abs:
2475 case Hexagon::L4_ploadrbtnew_abs:
2476 case Hexagon::L4_ploadrbfnew_abs:
2477 case Hexagon::L2_loadrbgp:
2478 // Half
2479 case Hexagon::L2_loadrh_io:
2480 case Hexagon::L4_loadrh_ur:
2481 case Hexagon::L4_loadrh_ap:
2482 case Hexagon::L2_loadrh_pr:
2483 case Hexagon::L2_loadrh_pbr:
2484 case Hexagon::L2_loadrh_pi:
2485 case Hexagon::L2_loadrh_pci:
2486 case Hexagon::L2_loadrh_pcr:
2487 case Hexagon::L4_loadrh_rr:
2488 case Hexagon::L2_ploadrht_io:
2489 case Hexagon::L2_ploadrht_pi:
2490 case Hexagon::L2_ploadrhf_io:
2491 case Hexagon::L2_ploadrhf_pi:
2492 case Hexagon::L2_ploadrhtnew_io:
2493 case Hexagon::L2_ploadrhfnew_io:
2494 case Hexagon::L4_ploadrht_rr:
2495 case Hexagon::L4_ploadrhf_rr:
2496 case Hexagon::L4_ploadrhtnew_rr:
2497 case Hexagon::L4_ploadrhfnew_rr:
2498 case Hexagon::L2_ploadrhtnew_pi:
2499 case Hexagon::L2_ploadrhfnew_pi:
2500 case Hexagon::L4_ploadrht_abs:
2501 case Hexagon::L4_ploadrhf_abs:
2502 case Hexagon::L4_ploadrhtnew_abs:
2503 case Hexagon::L4_ploadrhfnew_abs:
2504 case Hexagon::L2_loadrhgp:
2505 return true;
2506 default:
2507 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002508 }
2509}
2510
2511
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002512bool HexagonInstrInfo::isSolo(const MachineInstr &MI) const {
2513 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002514 return (F >> HexagonII::SoloPos) & HexagonII::SoloMask;
2515}
2516
2517
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002518bool HexagonInstrInfo::isSpillPredRegOp(const MachineInstr &MI) const {
2519 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002520 case Hexagon::STriw_pred :
2521 case Hexagon::LDriw_pred :
2522 return true;
2523 default:
2524 return false;
2525 }
2526}
2527
2528
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002529bool HexagonInstrInfo::isTailCall(const MachineInstr &MI) const {
2530 if (!MI.isBranch())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002531 return false;
2532
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002533 for (auto &Op : MI.operands())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002534 if (Op.isGlobal() || Op.isSymbol())
2535 return true;
2536 return false;
2537}
2538
2539
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002540// Returns true when SU has a timing class TC1.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002541bool HexagonInstrInfo::isTC1(const MachineInstr &MI) const {
2542 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002543 switch (SchedClass) {
2544 case Hexagon::Sched::ALU32_2op_tc_1_SLOT0123:
2545 case Hexagon::Sched::ALU32_3op_tc_1_SLOT0123:
2546 case Hexagon::Sched::ALU32_ADDI_tc_1_SLOT0123:
2547 case Hexagon::Sched::ALU64_tc_1_SLOT23:
2548 case Hexagon::Sched::EXTENDER_tc_1_SLOT0123:
2549 //case Hexagon::Sched::M_tc_1_SLOT23:
2550 case Hexagon::Sched::S_2op_tc_1_SLOT23:
2551 case Hexagon::Sched::S_3op_tc_1_SLOT23:
2552 return true;
2553
2554 default:
2555 return false;
2556 }
2557}
2558
2559
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002560bool HexagonInstrInfo::isTC2(const MachineInstr &MI) const {
2561 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002562 switch (SchedClass) {
2563 case Hexagon::Sched::ALU32_3op_tc_2_SLOT0123:
2564 case Hexagon::Sched::ALU64_tc_2_SLOT23:
2565 case Hexagon::Sched::CR_tc_2_SLOT3:
2566 case Hexagon::Sched::M_tc_2_SLOT23:
2567 case Hexagon::Sched::S_2op_tc_2_SLOT23:
2568 case Hexagon::Sched::S_3op_tc_2_SLOT23:
2569 return true;
2570
2571 default:
2572 return false;
2573 }
2574}
2575
2576
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002577bool HexagonInstrInfo::isTC2Early(const MachineInstr &MI) const {
2578 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002579 switch (SchedClass) {
2580 case Hexagon::Sched::ALU32_2op_tc_2early_SLOT0123:
2581 case Hexagon::Sched::ALU32_3op_tc_2early_SLOT0123:
2582 case Hexagon::Sched::ALU64_tc_2early_SLOT23:
2583 case Hexagon::Sched::CR_tc_2early_SLOT23:
2584 case Hexagon::Sched::CR_tc_2early_SLOT3:
2585 case Hexagon::Sched::J_tc_2early_SLOT0123:
2586 case Hexagon::Sched::J_tc_2early_SLOT2:
2587 case Hexagon::Sched::J_tc_2early_SLOT23:
2588 case Hexagon::Sched::S_2op_tc_2early_SLOT23:
2589 case Hexagon::Sched::S_3op_tc_2early_SLOT23:
2590 return true;
2591
2592 default:
2593 return false;
2594 }
2595}
2596
2597
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002598bool HexagonInstrInfo::isTC4x(const MachineInstr &MI) const {
2599 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002600 return SchedClass == Hexagon::Sched::M_tc_3or4x_SLOT23;
2601}
2602
2603
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002604// Schedule this ASAP.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002605bool HexagonInstrInfo::isToBeScheduledASAP(const MachineInstr &MI1,
2606 const MachineInstr &MI2) const {
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002607 if (mayBeCurLoad(MI1)) {
2608 // if (result of SU is used in Next) return true;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002609 unsigned DstReg = MI1.getOperand(0).getReg();
2610 int N = MI2.getNumOperands();
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002611 for (int I = 0; I < N; I++)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002612 if (MI2.getOperand(I).isReg() && DstReg == MI2.getOperand(I).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002613 return true;
2614 }
2615 if (mayBeNewStore(MI2))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002616 if (MI2.getOpcode() == Hexagon::V6_vS32b_pi)
2617 if (MI1.getOperand(0).isReg() && MI2.getOperand(3).isReg() &&
2618 MI1.getOperand(0).getReg() == MI2.getOperand(3).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002619 return true;
2620 return false;
2621}
2622
2623
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002624bool HexagonInstrInfo::isV60VectorInstruction(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002625 const uint64_t V = getType(MI);
2626 return HexagonII::TypeCVI_FIRST <= V && V <= HexagonII::TypeCVI_LAST;
2627}
2628
2629
2630// Check if the Offset is a valid auto-inc imm by Load/Store Type.
2631//
2632bool HexagonInstrInfo::isValidAutoIncImm(const EVT VT, const int Offset) const {
2633 if (VT == MVT::v16i32 || VT == MVT::v8i64 ||
2634 VT == MVT::v32i16 || VT == MVT::v64i8) {
2635 return (Offset >= Hexagon_MEMV_AUTOINC_MIN &&
2636 Offset <= Hexagon_MEMV_AUTOINC_MAX &&
2637 (Offset & 0x3f) == 0);
2638 }
2639 // 128B
2640 if (VT == MVT::v32i32 || VT == MVT::v16i64 ||
2641 VT == MVT::v64i16 || VT == MVT::v128i8) {
2642 return (Offset >= Hexagon_MEMV_AUTOINC_MIN_128B &&
2643 Offset <= Hexagon_MEMV_AUTOINC_MAX_128B &&
2644 (Offset & 0x7f) == 0);
2645 }
2646 if (VT == MVT::i64) {
2647 return (Offset >= Hexagon_MEMD_AUTOINC_MIN &&
2648 Offset <= Hexagon_MEMD_AUTOINC_MAX &&
2649 (Offset & 0x7) == 0);
2650 }
2651 if (VT == MVT::i32) {
2652 return (Offset >= Hexagon_MEMW_AUTOINC_MIN &&
2653 Offset <= Hexagon_MEMW_AUTOINC_MAX &&
2654 (Offset & 0x3) == 0);
2655 }
2656 if (VT == MVT::i16) {
2657 return (Offset >= Hexagon_MEMH_AUTOINC_MIN &&
2658 Offset <= Hexagon_MEMH_AUTOINC_MAX &&
2659 (Offset & 0x1) == 0);
2660 }
2661 if (VT == MVT::i8) {
2662 return (Offset >= Hexagon_MEMB_AUTOINC_MIN &&
2663 Offset <= Hexagon_MEMB_AUTOINC_MAX);
2664 }
2665 llvm_unreachable("Not an auto-inc opc!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002666}
2667
2668
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002669bool HexagonInstrInfo::isValidOffset(unsigned Opcode, int Offset,
2670 bool Extend) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002671 // This function is to check whether the "Offset" is in the correct range of
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002672 // the given "Opcode". If "Offset" is not in the correct range, "A2_addi" is
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002673 // inserted to calculate the final address. Due to this reason, the function
2674 // assumes that the "Offset" has correct alignment.
Jyotsna Vermaec613662013-03-14 19:08:03 +00002675 // We used to assert if the offset was not properly aligned, however,
2676 // there are cases where a misaligned pointer recast can cause this
2677 // problem, and we need to allow for it. The front end warns of such
2678 // misaligns with respect to load size.
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002679
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002680 switch (Opcode) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002681 case Hexagon::STriq_pred_V6:
2682 case Hexagon::STriq_pred_vec_V6:
2683 case Hexagon::STriv_pseudo_V6:
2684 case Hexagon::STrivv_pseudo_V6:
2685 case Hexagon::LDriq_pred_V6:
2686 case Hexagon::LDriq_pred_vec_V6:
2687 case Hexagon::LDriv_pseudo_V6:
2688 case Hexagon::LDrivv_pseudo_V6:
2689 case Hexagon::LDrivv_indexed:
2690 case Hexagon::STrivv_indexed:
2691 case Hexagon::V6_vL32b_ai:
2692 case Hexagon::V6_vS32b_ai:
2693 case Hexagon::V6_vL32Ub_ai:
2694 case Hexagon::V6_vS32Ub_ai:
2695 return (Offset >= Hexagon_MEMV_OFFSET_MIN) &&
2696 (Offset <= Hexagon_MEMV_OFFSET_MAX);
2697
2698 case Hexagon::STriq_pred_V6_128B:
2699 case Hexagon::STriq_pred_vec_V6_128B:
2700 case Hexagon::STriv_pseudo_V6_128B:
2701 case Hexagon::STrivv_pseudo_V6_128B:
2702 case Hexagon::LDriq_pred_V6_128B:
2703 case Hexagon::LDriq_pred_vec_V6_128B:
2704 case Hexagon::LDriv_pseudo_V6_128B:
2705 case Hexagon::LDrivv_pseudo_V6_128B:
2706 case Hexagon::LDrivv_indexed_128B:
2707 case Hexagon::STrivv_indexed_128B:
2708 case Hexagon::V6_vL32b_ai_128B:
2709 case Hexagon::V6_vS32b_ai_128B:
2710 case Hexagon::V6_vL32Ub_ai_128B:
2711 case Hexagon::V6_vS32Ub_ai_128B:
2712 return (Offset >= Hexagon_MEMV_OFFSET_MIN_128B) &&
2713 (Offset <= Hexagon_MEMV_OFFSET_MAX_128B);
2714
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002715 case Hexagon::J2_loop0i:
2716 case Hexagon::J2_loop1i:
2717 return isUInt<10>(Offset);
Krzysztof Parzyszekbba0bf72016-07-15 15:35:52 +00002718
2719 case Hexagon::S4_storeirb_io:
2720 case Hexagon::S4_storeirbt_io:
2721 case Hexagon::S4_storeirbf_io:
2722 return isUInt<6>(Offset);
2723
2724 case Hexagon::S4_storeirh_io:
2725 case Hexagon::S4_storeirht_io:
2726 case Hexagon::S4_storeirhf_io:
2727 return isShiftedUInt<6,1>(Offset);
2728
2729 case Hexagon::S4_storeiri_io:
2730 case Hexagon::S4_storeirit_io:
2731 case Hexagon::S4_storeirif_io:
2732 return isShiftedUInt<6,2>(Offset);
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002733 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002734
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002735 if (Extend)
2736 return true;
2737
2738 switch (Opcode) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +00002739 case Hexagon::L2_loadri_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002740 case Hexagon::S2_storeri_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002741 return (Offset >= Hexagon_MEMW_OFFSET_MIN) &&
2742 (Offset <= Hexagon_MEMW_OFFSET_MAX);
2743
Colin LeMahieu947cd702014-12-23 20:44:59 +00002744 case Hexagon::L2_loadrd_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002745 case Hexagon::S2_storerd_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002746 return (Offset >= Hexagon_MEMD_OFFSET_MIN) &&
2747 (Offset <= Hexagon_MEMD_OFFSET_MAX);
2748
Colin LeMahieu8e39cad2014-12-23 17:25:57 +00002749 case Hexagon::L2_loadrh_io:
Colin LeMahieua9386d22014-12-23 16:42:57 +00002750 case Hexagon::L2_loadruh_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002751 case Hexagon::S2_storerh_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002752 return (Offset >= Hexagon_MEMH_OFFSET_MIN) &&
2753 (Offset <= Hexagon_MEMH_OFFSET_MAX);
2754
Colin LeMahieu4b1eac42014-12-22 21:40:43 +00002755 case Hexagon::L2_loadrb_io:
Colin LeMahieuaf1e5de2014-12-22 21:20:03 +00002756 case Hexagon::L2_loadrub_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002757 case Hexagon::S2_storerb_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002758 return (Offset >= Hexagon_MEMB_OFFSET_MIN) &&
2759 (Offset <= Hexagon_MEMB_OFFSET_MAX);
2760
Colin LeMahieuf297dbe2015-02-05 17:49:13 +00002761 case Hexagon::A2_addi:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002762 return (Offset >= Hexagon_ADDI_OFFSET_MIN) &&
2763 (Offset <= Hexagon_ADDI_OFFSET_MAX);
2764
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002765 case Hexagon::L4_iadd_memopw_io :
2766 case Hexagon::L4_isub_memopw_io :
2767 case Hexagon::L4_add_memopw_io :
2768 case Hexagon::L4_sub_memopw_io :
2769 case Hexagon::L4_and_memopw_io :
2770 case Hexagon::L4_or_memopw_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002771 return (0 <= Offset && Offset <= 255);
2772
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002773 case Hexagon::L4_iadd_memoph_io :
2774 case Hexagon::L4_isub_memoph_io :
2775 case Hexagon::L4_add_memoph_io :
2776 case Hexagon::L4_sub_memoph_io :
2777 case Hexagon::L4_and_memoph_io :
2778 case Hexagon::L4_or_memoph_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002779 return (0 <= Offset && Offset <= 127);
2780
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002781 case Hexagon::L4_iadd_memopb_io :
2782 case Hexagon::L4_isub_memopb_io :
2783 case Hexagon::L4_add_memopb_io :
2784 case Hexagon::L4_sub_memopb_io :
2785 case Hexagon::L4_and_memopb_io :
2786 case Hexagon::L4_or_memopb_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002787 return (0 <= Offset && Offset <= 63);
2788
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002789 // LDriw_xxx and STriw_xxx are pseudo operations, so it has to take offset of
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002790 // any size. Later pass knows how to handle it.
2791 case Hexagon::STriw_pred:
2792 case Hexagon::LDriw_pred:
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00002793 case Hexagon::STriw_mod:
2794 case Hexagon::LDriw_mod:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002795 return true;
2796
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002797 case Hexagon::TFR_FI:
2798 case Hexagon::TFR_FIA:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002799 case Hexagon::INLINEASM:
2800 return true;
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002801
2802 case Hexagon::L2_ploadrbt_io:
2803 case Hexagon::L2_ploadrbf_io:
2804 case Hexagon::L2_ploadrubt_io:
2805 case Hexagon::L2_ploadrubf_io:
2806 case Hexagon::S2_pstorerbt_io:
2807 case Hexagon::S2_pstorerbf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002808 return isUInt<6>(Offset);
2809
2810 case Hexagon::L2_ploadrht_io:
2811 case Hexagon::L2_ploadrhf_io:
2812 case Hexagon::L2_ploadruht_io:
2813 case Hexagon::L2_ploadruhf_io:
2814 case Hexagon::S2_pstorerht_io:
2815 case Hexagon::S2_pstorerhf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002816 return isShiftedUInt<6,1>(Offset);
2817
2818 case Hexagon::L2_ploadrit_io:
2819 case Hexagon::L2_ploadrif_io:
2820 case Hexagon::S2_pstorerit_io:
2821 case Hexagon::S2_pstorerif_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002822 return isShiftedUInt<6,2>(Offset);
2823
2824 case Hexagon::L2_ploadrdt_io:
2825 case Hexagon::L2_ploadrdf_io:
2826 case Hexagon::S2_pstorerdt_io:
2827 case Hexagon::S2_pstorerdf_io:
2828 return isShiftedUInt<6,3>(Offset);
2829 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002830
Benjamin Kramerb6684012011-12-27 11:41:05 +00002831 llvm_unreachable("No offset range is defined for this opcode. "
2832 "Please define it in the above switch statement!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002833}
2834
2835
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002836bool HexagonInstrInfo::isVecAcc(const MachineInstr &MI) const {
2837 return isV60VectorInstruction(MI) && isAccumulator(MI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002838}
2839
2840
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002841bool HexagonInstrInfo::isVecALU(const MachineInstr &MI) const {
2842 const uint64_t F = get(MI.getOpcode()).TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002843 const uint64_t V = ((F >> HexagonII::TypePos) & HexagonII::TypeMask);
2844 return
2845 V == HexagonII::TypeCVI_VA ||
2846 V == HexagonII::TypeCVI_VA_DV;
2847}
Andrew Trickd06df962012-02-01 22:13:57 +00002848
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002849
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002850bool HexagonInstrInfo::isVecUsableNextPacket(const MachineInstr &ProdMI,
2851 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002852 if (EnableACCForwarding && isVecAcc(ProdMI) && isVecAcc(ConsMI))
2853 return true;
2854
2855 if (EnableALUForwarding && (isVecALU(ConsMI) || isLateSourceInstr(ConsMI)))
2856 return true;
2857
2858 if (mayBeNewStore(ConsMI))
Andrew Trickd06df962012-02-01 22:13:57 +00002859 return true;
2860
2861 return false;
2862}
Jyotsna Verma84256432013-03-01 17:37:13 +00002863
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002864bool HexagonInstrInfo::isZeroExtendingLoad(const MachineInstr &MI) const {
2865 switch (MI.getOpcode()) {
2866 // Byte
2867 case Hexagon::L2_loadrub_io:
2868 case Hexagon::L4_loadrub_ur:
2869 case Hexagon::L4_loadrub_ap:
2870 case Hexagon::L2_loadrub_pr:
2871 case Hexagon::L2_loadrub_pbr:
2872 case Hexagon::L2_loadrub_pi:
2873 case Hexagon::L2_loadrub_pci:
2874 case Hexagon::L2_loadrub_pcr:
2875 case Hexagon::L2_loadbzw2_io:
2876 case Hexagon::L4_loadbzw2_ur:
2877 case Hexagon::L4_loadbzw2_ap:
2878 case Hexagon::L2_loadbzw2_pr:
2879 case Hexagon::L2_loadbzw2_pbr:
2880 case Hexagon::L2_loadbzw2_pi:
2881 case Hexagon::L2_loadbzw2_pci:
2882 case Hexagon::L2_loadbzw2_pcr:
2883 case Hexagon::L2_loadbzw4_io:
2884 case Hexagon::L4_loadbzw4_ur:
2885 case Hexagon::L4_loadbzw4_ap:
2886 case Hexagon::L2_loadbzw4_pr:
2887 case Hexagon::L2_loadbzw4_pbr:
2888 case Hexagon::L2_loadbzw4_pi:
2889 case Hexagon::L2_loadbzw4_pci:
2890 case Hexagon::L2_loadbzw4_pcr:
2891 case Hexagon::L4_loadrub_rr:
2892 case Hexagon::L2_ploadrubt_io:
2893 case Hexagon::L2_ploadrubt_pi:
2894 case Hexagon::L2_ploadrubf_io:
2895 case Hexagon::L2_ploadrubf_pi:
2896 case Hexagon::L2_ploadrubtnew_io:
2897 case Hexagon::L2_ploadrubfnew_io:
2898 case Hexagon::L4_ploadrubt_rr:
2899 case Hexagon::L4_ploadrubf_rr:
2900 case Hexagon::L4_ploadrubtnew_rr:
2901 case Hexagon::L4_ploadrubfnew_rr:
2902 case Hexagon::L2_ploadrubtnew_pi:
2903 case Hexagon::L2_ploadrubfnew_pi:
2904 case Hexagon::L4_ploadrubt_abs:
2905 case Hexagon::L4_ploadrubf_abs:
2906 case Hexagon::L4_ploadrubtnew_abs:
2907 case Hexagon::L4_ploadrubfnew_abs:
2908 case Hexagon::L2_loadrubgp:
2909 // Half
2910 case Hexagon::L2_loadruh_io:
2911 case Hexagon::L4_loadruh_ur:
2912 case Hexagon::L4_loadruh_ap:
2913 case Hexagon::L2_loadruh_pr:
2914 case Hexagon::L2_loadruh_pbr:
2915 case Hexagon::L2_loadruh_pi:
2916 case Hexagon::L2_loadruh_pci:
2917 case Hexagon::L2_loadruh_pcr:
2918 case Hexagon::L4_loadruh_rr:
2919 case Hexagon::L2_ploadruht_io:
2920 case Hexagon::L2_ploadruht_pi:
2921 case Hexagon::L2_ploadruhf_io:
2922 case Hexagon::L2_ploadruhf_pi:
2923 case Hexagon::L2_ploadruhtnew_io:
2924 case Hexagon::L2_ploadruhfnew_io:
2925 case Hexagon::L4_ploadruht_rr:
2926 case Hexagon::L4_ploadruhf_rr:
2927 case Hexagon::L4_ploadruhtnew_rr:
2928 case Hexagon::L4_ploadruhfnew_rr:
2929 case Hexagon::L2_ploadruhtnew_pi:
2930 case Hexagon::L2_ploadruhfnew_pi:
2931 case Hexagon::L4_ploadruht_abs:
2932 case Hexagon::L4_ploadruhf_abs:
2933 case Hexagon::L4_ploadruhtnew_abs:
2934 case Hexagon::L4_ploadruhfnew_abs:
2935 case Hexagon::L2_loadruhgp:
2936 return true;
2937 default:
2938 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002939 }
2940}
2941
2942
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002943// Add latency to instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002944bool HexagonInstrInfo::addLatencyToSchedule(const MachineInstr &MI1,
2945 const MachineInstr &MI2) const {
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002946 if (isV60VectorInstruction(MI1) && isV60VectorInstruction(MI2))
2947 if (!isVecUsableNextPacket(MI1, MI2))
2948 return true;
2949 return false;
2950}
2951
2952
Brendon Cahoon254f8892016-07-29 16:44:44 +00002953/// \brief Get the base register and byte offset of a load/store instr.
2954bool HexagonInstrInfo::getMemOpBaseRegImmOfs(MachineInstr &LdSt,
2955 unsigned &BaseReg, int64_t &Offset, const TargetRegisterInfo *TRI)
2956 const {
2957 unsigned AccessSize = 0;
2958 int OffsetVal = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002959 BaseReg = getBaseAndOffset(LdSt, OffsetVal, AccessSize);
Brendon Cahoon254f8892016-07-29 16:44:44 +00002960 Offset = OffsetVal;
2961 return BaseReg != 0;
2962}
2963
2964
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002965/// \brief Can these instructions execute at the same time in a bundle.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002966bool HexagonInstrInfo::canExecuteInBundle(const MachineInstr &First,
2967 const MachineInstr &Second) const {
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002968 if (DisableNVSchedule)
2969 return false;
2970 if (mayBeNewStore(Second)) {
2971 // Make sure the definition of the first instruction is the value being
2972 // stored.
2973 const MachineOperand &Stored =
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002974 Second.getOperand(Second.getNumOperands() - 1);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002975 if (!Stored.isReg())
2976 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002977 for (unsigned i = 0, e = First.getNumOperands(); i < e; ++i) {
2978 const MachineOperand &Op = First.getOperand(i);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002979 if (Op.isReg() && Op.isDef() && Op.getReg() == Stored.getReg())
2980 return true;
2981 }
2982 }
2983 return false;
2984}
2985
2986
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002987bool HexagonInstrInfo::hasEHLabel(const MachineBasicBlock *B) const {
2988 for (auto &I : *B)
2989 if (I.isEHLabel())
2990 return true;
2991 return false;
Jyotsna Verma84256432013-03-01 17:37:13 +00002992}
2993
Jyotsna Verma84256432013-03-01 17:37:13 +00002994
2995// Returns true if an instruction can be converted into a non-extended
2996// equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002997bool HexagonInstrInfo::hasNonExtEquivalent(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00002998 short NonExtOpcode;
2999 // Check if the instruction has a register form that uses register in place
3000 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003001 if (Hexagon::getRegForm(MI.getOpcode()) >= 0)
Jyotsna Verma84256432013-03-01 17:37:13 +00003002 return true;
3003
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003004 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00003005 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00003006
3007 switch (getAddrMode(MI)) {
3008 case HexagonII::Absolute :
3009 // Load/store with absolute addressing mode can be converted into
3010 // base+offset mode.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003011 NonExtOpcode = Hexagon::getBaseWithImmOffset(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00003012 break;
3013 case HexagonII::BaseImmOffset :
3014 // Load/store with base+offset addressing mode can be converted into
3015 // base+register offset addressing mode. However left shift operand should
3016 // be set to 0.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003017 NonExtOpcode = Hexagon::getBaseWithRegOffset(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00003018 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003019 case HexagonII::BaseLongOffset:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003020 NonExtOpcode = Hexagon::getRegShlForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003021 break;
Jyotsna Verma84256432013-03-01 17:37:13 +00003022 default:
3023 return false;
3024 }
3025 if (NonExtOpcode < 0)
3026 return false;
3027 return true;
3028 }
3029 return false;
3030}
3031
Jyotsna Verma84256432013-03-01 17:37:13 +00003032
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003033bool HexagonInstrInfo::hasPseudoInstrPair(const MachineInstr &MI) const {
3034 return Hexagon::getRealHWInstr(MI.getOpcode(),
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003035 Hexagon::InstrType_Pseudo) >= 0;
3036}
3037
3038
3039bool HexagonInstrInfo::hasUncondBranch(const MachineBasicBlock *B)
3040 const {
3041 MachineBasicBlock::const_iterator I = B->getFirstTerminator(), E = B->end();
3042 while (I != E) {
3043 if (I->isBarrier())
3044 return true;
3045 ++I;
3046 }
3047 return false;
3048}
3049
3050
3051// Returns true, if a LD insn can be promoted to a cur load.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003052bool HexagonInstrInfo::mayBeCurLoad(const MachineInstr &MI) const {
3053 auto &HST = MI.getParent()->getParent()->getSubtarget<HexagonSubtarget>();
3054 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003055 return ((F >> HexagonII::mayCVLoadPos) & HexagonII::mayCVLoadMask) &&
3056 HST.hasV60TOps();
3057}
3058
3059
3060// Returns true, if a ST insn can be promoted to a new-value store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003061bool HexagonInstrInfo::mayBeNewStore(const MachineInstr &MI) const {
3062 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003063 return (F >> HexagonII::mayNVStorePos) & HexagonII::mayNVStoreMask;
3064}
3065
3066
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003067bool HexagonInstrInfo::producesStall(const MachineInstr &ProdMI,
3068 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003069 // There is no stall when ProdMI is not a V60 vector.
3070 if (!isV60VectorInstruction(ProdMI))
3071 return false;
3072
3073 // There is no stall when ProdMI and ConsMI are not dependent.
3074 if (!isDependent(ProdMI, ConsMI))
3075 return false;
3076
3077 // When Forward Scheduling is enabled, there is no stall if ProdMI and ConsMI
3078 // are scheduled in consecutive packets.
3079 if (isVecUsableNextPacket(ProdMI, ConsMI))
3080 return false;
3081
3082 return true;
3083}
3084
3085
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003086bool HexagonInstrInfo::producesStall(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003087 MachineBasicBlock::const_instr_iterator BII) const {
3088 // There is no stall when I is not a V60 vector.
3089 if (!isV60VectorInstruction(MI))
3090 return false;
3091
3092 MachineBasicBlock::const_instr_iterator MII = BII;
3093 MachineBasicBlock::const_instr_iterator MIE = MII->getParent()->instr_end();
3094
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003095 if (!MII->isBundle()) {
3096 const MachineInstr &J = *MII;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003097 if (!isV60VectorInstruction(J))
3098 return false;
3099 else if (isVecUsableNextPacket(J, MI))
3100 return false;
3101 return true;
3102 }
3103
3104 for (++MII; MII != MIE && MII->isInsideBundle(); ++MII) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003105 const MachineInstr &J = *MII;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003106 if (producesStall(J, MI))
3107 return true;
3108 }
3109 return false;
3110}
3111
3112
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003113bool HexagonInstrInfo::predCanBeUsedAsDotNew(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003114 unsigned PredReg) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003115 for (unsigned opNum = 0; opNum < MI.getNumOperands(); opNum++) {
3116 const MachineOperand &MO = MI.getOperand(opNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003117 if (MO.isReg() && MO.isDef() && MO.isImplicit() && (MO.getReg() == PredReg))
3118 return false; // Predicate register must be explicitly defined.
3119 }
3120
3121 // Hexagon Programmer's Reference says that decbin, memw_locked, and
3122 // memd_locked cannot be used as .new as well,
3123 // but we don't seem to have these instructions defined.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003124 return MI.getOpcode() != Hexagon::A4_tlbmatch;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003125}
3126
3127
3128bool HexagonInstrInfo::PredOpcodeHasJMP_c(unsigned Opcode) const {
3129 return (Opcode == Hexagon::J2_jumpt) ||
3130 (Opcode == Hexagon::J2_jumpf) ||
3131 (Opcode == Hexagon::J2_jumptnew) ||
3132 (Opcode == Hexagon::J2_jumpfnew) ||
3133 (Opcode == Hexagon::J2_jumptnewpt) ||
3134 (Opcode == Hexagon::J2_jumpfnewpt);
3135}
3136
3137
3138bool HexagonInstrInfo::predOpcodeHasNot(ArrayRef<MachineOperand> Cond) const {
3139 if (Cond.empty() || !isPredicated(Cond[0].getImm()))
3140 return false;
3141 return !isPredicatedTrue(Cond[0].getImm());
3142}
3143
3144
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003145short HexagonInstrInfo::getAbsoluteForm(const MachineInstr &MI) const {
3146 return Hexagon::getAbsoluteForm(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003147}
3148
3149
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003150unsigned HexagonInstrInfo::getAddrMode(const MachineInstr &MI) const {
3151 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003152 return (F >> HexagonII::AddrModePos) & HexagonII::AddrModeMask;
3153}
3154
3155
3156// Returns the base register in a memory access (load/store). The offset is
3157// returned in Offset and the access size is returned in AccessSize.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003158unsigned HexagonInstrInfo::getBaseAndOffset(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003159 int &Offset, unsigned &AccessSize) const {
3160 // Return if it is not a base+offset type instruction or a MemOp.
3161 if (getAddrMode(MI) != HexagonII::BaseImmOffset &&
3162 getAddrMode(MI) != HexagonII::BaseLongOffset &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003163 !isMemOp(MI) && !isPostIncrement(&MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003164 return 0;
3165
3166 // Since it is a memory access instruction, getMemAccessSize() should never
3167 // return 0.
3168 assert (getMemAccessSize(MI) &&
3169 "BaseImmOffset or BaseLongOffset or MemOp without accessSize");
3170
3171 // Return Values of getMemAccessSize() are
3172 // 0 - Checked in the assert above.
3173 // 1, 2, 3, 4 & 7, 8 - The statement below is correct for all these.
3174 // MemAccessSize is represented as 1+log2(N) where N is size in bits.
3175 AccessSize = (1U << (getMemAccessSize(MI) - 1));
3176
3177 unsigned basePos = 0, offsetPos = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003178 if (!getBaseAndOffsetPosition(&MI, basePos, offsetPos))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003179 return 0;
3180
3181 // Post increment updates its EA after the mem access,
3182 // so we need to treat its offset as zero.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003183 if (isPostIncrement(&MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003184 Offset = 0;
3185 else {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003186 Offset = MI.getOperand(offsetPos).getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003187 }
3188
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003189 return MI.getOperand(basePos).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003190}
3191
3192
3193/// Return the position of the base and offset operands for this instruction.
3194bool HexagonInstrInfo::getBaseAndOffsetPosition(const MachineInstr *MI,
3195 unsigned &BasePos, unsigned &OffsetPos) const {
3196 // Deal with memops first.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003197 if (isMemOp(*MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003198 BasePos = 0;
3199 OffsetPos = 1;
3200 } else if (MI->mayStore()) {
3201 BasePos = 0;
3202 OffsetPos = 1;
3203 } else if (MI->mayLoad()) {
3204 BasePos = 1;
3205 OffsetPos = 2;
3206 } else
3207 return false;
3208
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003209 if (isPredicated(*MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003210 BasePos++;
3211 OffsetPos++;
3212 }
3213 if (isPostIncrement(MI)) {
3214 BasePos++;
3215 OffsetPos++;
3216 }
3217
3218 if (!MI->getOperand(BasePos).isReg() || !MI->getOperand(OffsetPos).isImm())
3219 return false;
3220
3221 return true;
3222}
3223
3224
3225// Inserts branching instructions in reverse order of their occurence.
3226// e.g. jump_t t1 (i1)
3227// jump t2 (i2)
3228// Jumpers = {i2, i1}
3229SmallVector<MachineInstr*, 2> HexagonInstrInfo::getBranchingInstrs(
3230 MachineBasicBlock& MBB) const {
3231 SmallVector<MachineInstr*, 2> Jumpers;
3232 // If the block has no terminators, it just falls into the block after it.
3233 MachineBasicBlock::instr_iterator I = MBB.instr_end();
3234 if (I == MBB.instr_begin())
3235 return Jumpers;
3236
3237 // A basic block may looks like this:
3238 //
3239 // [ insn
3240 // EH_LABEL
3241 // insn
3242 // insn
3243 // insn
3244 // EH_LABEL
3245 // insn ]
3246 //
3247 // It has two succs but does not have a terminator
3248 // Don't know how to handle it.
3249 do {
3250 --I;
3251 if (I->isEHLabel())
3252 return Jumpers;
3253 } while (I != MBB.instr_begin());
3254
3255 I = MBB.instr_end();
3256 --I;
3257
3258 while (I->isDebugValue()) {
3259 if (I == MBB.instr_begin())
3260 return Jumpers;
3261 --I;
3262 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003263 if (!isUnpredicatedTerminator(*I))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003264 return Jumpers;
3265
3266 // Get the last instruction in the block.
3267 MachineInstr *LastInst = &*I;
3268 Jumpers.push_back(LastInst);
3269 MachineInstr *SecondLastInst = nullptr;
3270 // Find one more terminator if present.
3271 do {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003272 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003273 if (!SecondLastInst) {
3274 SecondLastInst = &*I;
3275 Jumpers.push_back(SecondLastInst);
3276 } else // This is a third branch.
3277 return Jumpers;
3278 }
3279 if (I == MBB.instr_begin())
3280 break;
3281 --I;
3282 } while (true);
3283 return Jumpers;
3284}
3285
3286
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003287short HexagonInstrInfo::getBaseWithLongOffset(short Opcode) const {
3288 if (Opcode < 0)
3289 return -1;
3290 return Hexagon::getBaseWithLongOffset(Opcode);
3291}
3292
3293
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003294short HexagonInstrInfo::getBaseWithLongOffset(const MachineInstr &MI) const {
3295 return Hexagon::getBaseWithLongOffset(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003296}
3297
3298
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003299short HexagonInstrInfo::getBaseWithRegOffset(const MachineInstr &MI) const {
3300 return Hexagon::getBaseWithRegOffset(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003301}
3302
3303
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003304// Returns Operand Index for the constant extended instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003305unsigned HexagonInstrInfo::getCExtOpNum(const MachineInstr &MI) const {
3306 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003307 return (F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask;
3308}
3309
3310// See if instruction could potentially be a duplex candidate.
3311// If so, return its group. Zero otherwise.
3312HexagonII::CompoundGroup HexagonInstrInfo::getCompoundCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003313 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003314 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3315
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003316 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003317 default:
3318 return HexagonII::HCG_None;
3319 //
3320 // Compound pairs.
3321 // "p0=cmp.eq(Rs16,Rt16); if (p0.new) jump:nt #r9:2"
3322 // "Rd16=#U6 ; jump #r9:2"
3323 // "Rd16=Rs16 ; jump #r9:2"
3324 //
3325 case Hexagon::C2_cmpeq:
3326 case Hexagon::C2_cmpgt:
3327 case Hexagon::C2_cmpgtu:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003328 DstReg = MI.getOperand(0).getReg();
3329 Src1Reg = MI.getOperand(1).getReg();
3330 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003331 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3332 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3333 isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg))
3334 return HexagonII::HCG_A;
3335 break;
3336 case Hexagon::C2_cmpeqi:
3337 case Hexagon::C2_cmpgti:
3338 case Hexagon::C2_cmpgtui:
3339 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003340 DstReg = MI.getOperand(0).getReg();
3341 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003342 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3343 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003344 isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3345 ((isUInt<5>(MI.getOperand(2).getImm())) ||
3346 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003347 return HexagonII::HCG_A;
3348 break;
3349 case Hexagon::A2_tfr:
3350 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003351 DstReg = MI.getOperand(0).getReg();
3352 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003353 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3354 return HexagonII::HCG_A;
3355 break;
3356 case Hexagon::A2_tfrsi:
3357 // Rd = #u6
3358 // Do not test for #u6 size since the const is getting extended
3359 // regardless and compound could be formed.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003360 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003361 if (isIntRegForSubInst(DstReg))
3362 return HexagonII::HCG_A;
3363 break;
3364 case Hexagon::S2_tstbit_i:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003365 DstReg = MI.getOperand(0).getReg();
3366 Src1Reg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003367 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3368 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003369 MI.getOperand(2).isImm() &&
3370 isIntRegForSubInst(Src1Reg) && (MI.getOperand(2).getImm() == 0))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003371 return HexagonII::HCG_A;
3372 break;
3373 // The fact that .new form is used pretty much guarantees
3374 // that predicate register will match. Nevertheless,
3375 // there could be some false positives without additional
3376 // checking.
3377 case Hexagon::J2_jumptnew:
3378 case Hexagon::J2_jumpfnew:
3379 case Hexagon::J2_jumptnewpt:
3380 case Hexagon::J2_jumpfnewpt:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003381 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003382 if (Hexagon::PredRegsRegClass.contains(Src1Reg) &&
3383 (Hexagon::P0 == Src1Reg || Hexagon::P1 == Src1Reg))
3384 return HexagonII::HCG_B;
3385 break;
3386 // Transfer and jump:
3387 // Rd=#U6 ; jump #r9:2
3388 // Rd=Rs ; jump #r9:2
3389 // Do not test for jump range here.
3390 case Hexagon::J2_jump:
3391 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
3392 return HexagonII::HCG_C;
3393 break;
3394 }
3395
3396 return HexagonII::HCG_None;
3397}
3398
3399
3400// Returns -1 when there is no opcode found.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003401unsigned HexagonInstrInfo::getCompoundOpcode(const MachineInstr &GA,
3402 const MachineInstr &GB) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003403 assert(getCompoundCandidateGroup(GA) == HexagonII::HCG_A);
3404 assert(getCompoundCandidateGroup(GB) == HexagonII::HCG_B);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003405 if ((GA.getOpcode() != Hexagon::C2_cmpeqi) ||
3406 (GB.getOpcode() != Hexagon::J2_jumptnew))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003407 return -1;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003408 unsigned DestReg = GA.getOperand(0).getReg();
3409 if (!GB.readsRegister(DestReg))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003410 return -1;
3411 if (DestReg == Hexagon::P0)
3412 return Hexagon::J4_cmpeqi_tp0_jump_nt;
3413 if (DestReg == Hexagon::P1)
3414 return Hexagon::J4_cmpeqi_tp1_jump_nt;
3415 return -1;
3416}
3417
3418
3419int HexagonInstrInfo::getCondOpcode(int Opc, bool invertPredicate) const {
3420 enum Hexagon::PredSense inPredSense;
3421 inPredSense = invertPredicate ? Hexagon::PredSense_false :
3422 Hexagon::PredSense_true;
3423 int CondOpcode = Hexagon::getPredOpcode(Opc, inPredSense);
3424 if (CondOpcode >= 0) // Valid Conditional opcode/instruction
3425 return CondOpcode;
3426
3427 // This switch case will be removed once all the instructions have been
3428 // modified to use relation maps.
3429 switch(Opc) {
3430 case Hexagon::TFRI_f:
3431 return !invertPredicate ? Hexagon::TFRI_cPt_f :
3432 Hexagon::TFRI_cNotPt_f;
3433 }
3434
3435 llvm_unreachable("Unexpected predicable instruction");
3436}
3437
3438
3439// Return the cur value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003440int HexagonInstrInfo::getDotCurOp(const MachineInstr &MI) const {
3441 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003442 default: llvm_unreachable("Unknown .cur type");
3443 case Hexagon::V6_vL32b_pi:
3444 return Hexagon::V6_vL32b_cur_pi;
3445 case Hexagon::V6_vL32b_ai:
3446 return Hexagon::V6_vL32b_cur_ai;
3447 //128B
3448 case Hexagon::V6_vL32b_pi_128B:
3449 return Hexagon::V6_vL32b_cur_pi_128B;
3450 case Hexagon::V6_vL32b_ai_128B:
3451 return Hexagon::V6_vL32b_cur_ai_128B;
3452 }
3453 return 0;
3454}
3455
3456
3457
3458// The diagram below shows the steps involved in the conversion of a predicated
3459// store instruction to its .new predicated new-value form.
3460//
3461// p.new NV store [ if(p0.new)memw(R0+#0)=R2.new ]
3462// ^ ^
3463// / \ (not OK. it will cause new-value store to be
3464// / X conditional on p0.new while R2 producer is
3465// / \ on p0)
3466// / \.
3467// p.new store p.old NV store
3468// [if(p0.new)memw(R0+#0)=R2] [if(p0)memw(R0+#0)=R2.new]
3469// ^ ^
3470// \ /
3471// \ /
3472// \ /
3473// p.old store
3474// [if (p0)memw(R0+#0)=R2]
3475//
3476//
3477// The following set of instructions further explains the scenario where
3478// conditional new-value store becomes invalid when promoted to .new predicate
3479// form.
3480//
3481// { 1) if (p0) r0 = add(r1, r2)
3482// 2) p0 = cmp.eq(r3, #0) }
3483//
3484// 3) if (p0) memb(r1+#0) = r0 --> this instruction can't be grouped with
3485// the first two instructions because in instr 1, r0 is conditional on old value
3486// of p0 but its use in instr 3 is conditional on p0 modified by instr 2 which
3487// is not valid for new-value stores.
3488// Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
3489// from the "Conditional Store" list. Because a predicated new value store
3490// would NOT be promoted to a double dot new store. See diagram below:
3491// This function returns yes for those stores that are predicated but not
3492// yet promoted to predicate dot new instructions.
3493//
3494// +---------------------+
3495// /-----| if (p0) memw(..)=r0 |---------\~
3496// || +---------------------+ ||
3497// promote || /\ /\ || promote
3498// || /||\ /||\ ||
3499// \||/ demote || \||/
3500// \/ || || \/
3501// +-------------------------+ || +-------------------------+
3502// | if (p0.new) memw(..)=r0 | || | if (p0) memw(..)=r0.new |
3503// +-------------------------+ || +-------------------------+
3504// || || ||
3505// || demote \||/
3506// promote || \/ NOT possible
3507// || || /\~
3508// \||/ || /||\~
3509// \/ || ||
3510// +-----------------------------+
3511// | if (p0.new) memw(..)=r0.new |
3512// +-----------------------------+
3513// Double Dot New Store
3514//
3515// Returns the most basic instruction for the .new predicated instructions and
3516// new-value stores.
3517// For example, all of the following instructions will be converted back to the
3518// same instruction:
3519// 1) if (p0.new) memw(R0+#0) = R1.new --->
3520// 2) if (p0) memw(R0+#0)= R1.new -------> if (p0) memw(R0+#0) = R1
3521// 3) if (p0.new) memw(R0+#0) = R1 --->
3522//
3523// To understand the translation of instruction 1 to its original form, consider
3524// a packet with 3 instructions.
3525// { p0 = cmp.eq(R0,R1)
3526// if (p0.new) R2 = add(R3, R4)
3527// R5 = add (R3, R1)
3528// }
3529// if (p0) memw(R5+#0) = R2 <--- trying to include it in the previous packet
3530//
3531// This instruction can be part of the previous packet only if both p0 and R2
3532// are promoted to .new values. This promotion happens in steps, first
3533// predicate register is promoted to .new and in the next iteration R2 is
3534// promoted. Therefore, in case of dependence check failure (due to R5) during
3535// next iteration, it should be converted back to its most basic form.
3536
3537
3538// Return the new value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003539int HexagonInstrInfo::getDotNewOp(const MachineInstr &MI) const {
3540 int NVOpcode = Hexagon::getNewValueOpcode(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003541 if (NVOpcode >= 0) // Valid new-value store instruction.
3542 return NVOpcode;
3543
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003544 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003545 default: llvm_unreachable("Unknown .new type");
3546 case Hexagon::S4_storerb_ur:
3547 return Hexagon::S4_storerbnew_ur;
3548
3549 case Hexagon::S2_storerb_pci:
3550 return Hexagon::S2_storerb_pci;
3551
3552 case Hexagon::S2_storeri_pci:
3553 return Hexagon::S2_storeri_pci;
3554
3555 case Hexagon::S2_storerh_pci:
3556 return Hexagon::S2_storerh_pci;
3557
3558 case Hexagon::S2_storerd_pci:
3559 return Hexagon::S2_storerd_pci;
3560
3561 case Hexagon::S2_storerf_pci:
3562 return Hexagon::S2_storerf_pci;
3563
3564 case Hexagon::V6_vS32b_ai:
3565 return Hexagon::V6_vS32b_new_ai;
3566
3567 case Hexagon::V6_vS32b_pi:
3568 return Hexagon::V6_vS32b_new_pi;
3569
3570 // 128B
3571 case Hexagon::V6_vS32b_ai_128B:
3572 return Hexagon::V6_vS32b_new_ai_128B;
3573
3574 case Hexagon::V6_vS32b_pi_128B:
3575 return Hexagon::V6_vS32b_new_pi_128B;
3576 }
3577 return 0;
3578}
3579
Krzysztof Parzyszek0a04ac22016-05-16 16:56:10 +00003580
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003581// Returns the opcode to use when converting MI, which is a conditional jump,
3582// into a conditional instruction which uses the .new value of the predicate.
3583// We also use branch probabilities to add a hint to the jump.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003584int HexagonInstrInfo::getDotNewPredJumpOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003585 const MachineBranchProbabilityInfo *MBPI) const {
3586 // We assume that block can have at most two successors.
3587 bool taken = false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003588 const MachineBasicBlock *Src = MI.getParent();
3589 const MachineOperand &BrTarget = MI.getOperand(1);
3590 const MachineBasicBlock *Dst = BrTarget.getMBB();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003591
3592 const BranchProbability Prediction = MBPI->getEdgeProbability(Src, Dst);
3593 if (Prediction >= BranchProbability(1,2))
3594 taken = true;
3595
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003596 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003597 case Hexagon::J2_jumpt:
3598 return taken ? Hexagon::J2_jumptnewpt : Hexagon::J2_jumptnew;
3599 case Hexagon::J2_jumpf:
3600 return taken ? Hexagon::J2_jumpfnewpt : Hexagon::J2_jumpfnew;
3601
3602 default:
3603 llvm_unreachable("Unexpected jump instruction.");
3604 }
3605}
3606
3607
3608// Return .new predicate version for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003609int HexagonInstrInfo::getDotNewPredOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003610 const MachineBranchProbabilityInfo *MBPI) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003611 int NewOpcode = Hexagon::getPredNewOpcode(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003612 if (NewOpcode >= 0) // Valid predicate new instruction
3613 return NewOpcode;
3614
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003615 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003616 // Condtional Jumps
3617 case Hexagon::J2_jumpt:
3618 case Hexagon::J2_jumpf:
3619 return getDotNewPredJumpOp(MI, MBPI);
3620
3621 default:
3622 assert(0 && "Unknown .new type");
3623 }
3624 return 0;
3625}
3626
3627
3628int HexagonInstrInfo::getDotOldOp(const int opc) const {
3629 int NewOp = opc;
3630 if (isPredicated(NewOp) && isPredicatedNew(NewOp)) { // Get predicate old form
3631 NewOp = Hexagon::getPredOldOpcode(NewOp);
3632 assert(NewOp >= 0 &&
3633 "Couldn't change predicate new instruction to its old form.");
3634 }
3635
3636 if (isNewValueStore(NewOp)) { // Convert into non-new-value format
3637 NewOp = Hexagon::getNonNVStore(NewOp);
3638 assert(NewOp >= 0 && "Couldn't change new-value store to its old form.");
3639 }
3640 return NewOp;
3641}
3642
3643
3644// See if instruction could potentially be a duplex candidate.
3645// If so, return its group. Zero otherwise.
3646HexagonII::SubInstructionGroup HexagonInstrInfo::getDuplexCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003647 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003648 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3649 auto &HRI = getRegisterInfo();
3650
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003651 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003652 default:
3653 return HexagonII::HSIG_None;
3654 //
3655 // Group L1:
3656 //
3657 // Rd = memw(Rs+#u4:2)
3658 // Rd = memub(Rs+#u4:0)
3659 case Hexagon::L2_loadri_io:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003660 DstReg = MI.getOperand(0).getReg();
3661 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003662 // Special case this one from Group L2.
3663 // Rd = memw(r29+#u5:2)
3664 if (isIntRegForSubInst(DstReg)) {
3665 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
3666 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003667 MI.getOperand(2).isImm() &&
3668 isShiftedUInt<5,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003669 return HexagonII::HSIG_L2;
3670 // Rd = memw(Rs+#u4:2)
3671 if (isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003672 (MI.getOperand(2).isImm() &&
3673 isShiftedUInt<4,2>(MI.getOperand(2).getImm())))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003674 return HexagonII::HSIG_L1;
3675 }
3676 break;
3677 case Hexagon::L2_loadrub_io:
3678 // Rd = memub(Rs+#u4:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003679 DstReg = MI.getOperand(0).getReg();
3680 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003681 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003682 MI.getOperand(2).isImm() && isUInt<4>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003683 return HexagonII::HSIG_L1;
3684 break;
3685 //
3686 // Group L2:
3687 //
3688 // Rd = memh/memuh(Rs+#u3:1)
3689 // Rd = memb(Rs+#u3:0)
3690 // Rd = memw(r29+#u5:2) - Handled above.
3691 // Rdd = memd(r29+#u5:3)
3692 // deallocframe
3693 // [if ([!]p0[.new])] dealloc_return
3694 // [if ([!]p0[.new])] jumpr r31
3695 case Hexagon::L2_loadrh_io:
3696 case Hexagon::L2_loadruh_io:
3697 // Rd = memh/memuh(Rs+#u3:1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003698 DstReg = MI.getOperand(0).getReg();
3699 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003700 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003701 MI.getOperand(2).isImm() &&
3702 isShiftedUInt<3,1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003703 return HexagonII::HSIG_L2;
3704 break;
3705 case Hexagon::L2_loadrb_io:
3706 // Rd = memb(Rs+#u3:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003707 DstReg = MI.getOperand(0).getReg();
3708 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003709 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003710 MI.getOperand(2).isImm() &&
3711 isUInt<3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003712 return HexagonII::HSIG_L2;
3713 break;
3714 case Hexagon::L2_loadrd_io:
3715 // Rdd = memd(r29+#u5:3)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003716 DstReg = MI.getOperand(0).getReg();
3717 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003718 if (isDblRegForSubInst(DstReg, HRI) &&
3719 Hexagon::IntRegsRegClass.contains(SrcReg) &&
3720 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003721 MI.getOperand(2).isImm() &&
3722 isShiftedUInt<5,3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003723 return HexagonII::HSIG_L2;
3724 break;
3725 // dealloc_return is not documented in Hexagon Manual, but marked
3726 // with A_SUBINSN attribute in iset_v4classic.py.
3727 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
3728 case Hexagon::L4_return:
3729 case Hexagon::L2_deallocframe:
3730 return HexagonII::HSIG_L2;
3731 case Hexagon::EH_RETURN_JMPR:
3732 case Hexagon::JMPret :
3733 // jumpr r31
3734 // Actual form JMPR %PC<imp-def>, %R31<imp-use>, %R0<imp-use,internal>.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003735 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003736 if (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg))
3737 return HexagonII::HSIG_L2;
3738 break;
3739 case Hexagon::JMPrett:
3740 case Hexagon::JMPretf:
3741 case Hexagon::JMPrettnewpt:
3742 case Hexagon::JMPretfnewpt :
3743 case Hexagon::JMPrettnew :
3744 case Hexagon::JMPretfnew :
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003745 DstReg = MI.getOperand(1).getReg();
3746 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003747 // [if ([!]p0[.new])] jumpr r31
3748 if ((Hexagon::PredRegsRegClass.contains(SrcReg) &&
3749 (Hexagon::P0 == SrcReg)) &&
3750 (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg)))
3751 return HexagonII::HSIG_L2;
3752 break;
3753 case Hexagon::L4_return_t :
3754 case Hexagon::L4_return_f :
3755 case Hexagon::L4_return_tnew_pnt :
3756 case Hexagon::L4_return_fnew_pnt :
3757 case Hexagon::L4_return_tnew_pt :
3758 case Hexagon::L4_return_fnew_pt :
3759 // [if ([!]p0[.new])] dealloc_return
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003760 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003761 if (Hexagon::PredRegsRegClass.contains(SrcReg) && (Hexagon::P0 == SrcReg))
3762 return HexagonII::HSIG_L2;
3763 break;
3764 //
3765 // Group S1:
3766 //
3767 // memw(Rs+#u4:2) = Rt
3768 // memb(Rs+#u4:0) = Rt
3769 case Hexagon::S2_storeri_io:
3770 // Special case this one from Group S2.
3771 // memw(r29+#u5:2) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003772 Src1Reg = MI.getOperand(0).getReg();
3773 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003774 if (Hexagon::IntRegsRegClass.contains(Src1Reg) &&
3775 isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003776 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3777 isShiftedUInt<5,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003778 return HexagonII::HSIG_S2;
3779 // memw(Rs+#u4:2) = Rt
3780 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003781 MI.getOperand(1).isImm() &&
3782 isShiftedUInt<4,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003783 return HexagonII::HSIG_S1;
3784 break;
3785 case Hexagon::S2_storerb_io:
3786 // memb(Rs+#u4:0) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003787 Src1Reg = MI.getOperand(0).getReg();
3788 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003789 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003790 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003791 return HexagonII::HSIG_S1;
3792 break;
3793 //
3794 // Group S2:
3795 //
3796 // memh(Rs+#u3:1) = Rt
3797 // memw(r29+#u5:2) = Rt
3798 // memd(r29+#s6:3) = Rtt
3799 // memw(Rs+#u4:2) = #U1
3800 // memb(Rs+#u4) = #U1
3801 // allocframe(#u5:3)
3802 case Hexagon::S2_storerh_io:
3803 // memh(Rs+#u3:1) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003804 Src1Reg = MI.getOperand(0).getReg();
3805 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003806 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003807 MI.getOperand(1).isImm() &&
3808 isShiftedUInt<3,1>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003809 return HexagonII::HSIG_S1;
3810 break;
3811 case Hexagon::S2_storerd_io:
3812 // memd(r29+#s6:3) = Rtt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003813 Src1Reg = MI.getOperand(0).getReg();
3814 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003815 if (isDblRegForSubInst(Src2Reg, HRI) &&
3816 Hexagon::IntRegsRegClass.contains(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003817 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3818 isShiftedInt<6,3>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003819 return HexagonII::HSIG_S2;
3820 break;
3821 case Hexagon::S4_storeiri_io:
3822 // memw(Rs+#u4:2) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003823 Src1Reg = MI.getOperand(0).getReg();
3824 if (isIntRegForSubInst(Src1Reg) && MI.getOperand(1).isImm() &&
3825 isShiftedUInt<4,2>(MI.getOperand(1).getImm()) &&
3826 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003827 return HexagonII::HSIG_S2;
3828 break;
3829 case Hexagon::S4_storeirb_io:
3830 // memb(Rs+#u4) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003831 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekf2a4f8f2016-06-15 21:05:04 +00003832 if (isIntRegForSubInst(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003833 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()) &&
3834 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003835 return HexagonII::HSIG_S2;
3836 break;
3837 case Hexagon::S2_allocframe:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003838 if (MI.getOperand(0).isImm() &&
3839 isShiftedUInt<5,3>(MI.getOperand(0).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003840 return HexagonII::HSIG_S1;
3841 break;
3842 //
3843 // Group A:
3844 //
3845 // Rx = add(Rx,#s7)
3846 // Rd = Rs
3847 // Rd = #u6
3848 // Rd = #-1
3849 // if ([!]P0[.new]) Rd = #0
3850 // Rd = add(r29,#u6:2)
3851 // Rx = add(Rx,Rs)
3852 // P0 = cmp.eq(Rs,#u2)
3853 // Rdd = combine(#0,Rs)
3854 // Rdd = combine(Rs,#0)
3855 // Rdd = combine(#u2,#U2)
3856 // Rd = add(Rs,#1)
3857 // Rd = add(Rs,#-1)
3858 // Rd = sxth/sxtb/zxtb/zxth(Rs)
3859 // Rd = and(Rs,#1)
3860 case Hexagon::A2_addi:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003861 DstReg = MI.getOperand(0).getReg();
3862 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003863 if (isIntRegForSubInst(DstReg)) {
3864 // Rd = add(r29,#u6:2)
3865 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003866 HRI.getStackRegister() == SrcReg && MI.getOperand(2).isImm() &&
3867 isShiftedUInt<6,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003868 return HexagonII::HSIG_A;
3869 // Rx = add(Rx,#s7)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003870 if ((DstReg == SrcReg) && MI.getOperand(2).isImm() &&
3871 isInt<7>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003872 return HexagonII::HSIG_A;
3873 // Rd = add(Rs,#1)
3874 // Rd = add(Rs,#-1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003875 if (isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3876 ((MI.getOperand(2).getImm() == 1) ||
3877 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003878 return HexagonII::HSIG_A;
3879 }
3880 break;
3881 case Hexagon::A2_add:
3882 // Rx = add(Rx,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003883 DstReg = MI.getOperand(0).getReg();
3884 Src1Reg = MI.getOperand(1).getReg();
3885 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003886 if (isIntRegForSubInst(DstReg) && (DstReg == Src1Reg) &&
3887 isIntRegForSubInst(Src2Reg))
3888 return HexagonII::HSIG_A;
3889 break;
3890 case Hexagon::A2_andir:
3891 // Same as zxtb.
3892 // Rd16=and(Rs16,#255)
3893 // Rd16=and(Rs16,#1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003894 DstReg = MI.getOperand(0).getReg();
3895 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003896 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003897 MI.getOperand(2).isImm() &&
3898 ((MI.getOperand(2).getImm() == 1) ||
3899 (MI.getOperand(2).getImm() == 255)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003900 return HexagonII::HSIG_A;
3901 break;
3902 case Hexagon::A2_tfr:
3903 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003904 DstReg = MI.getOperand(0).getReg();
3905 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003906 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3907 return HexagonII::HSIG_A;
3908 break;
3909 case Hexagon::A2_tfrsi:
3910 // Rd = #u6
3911 // Do not test for #u6 size since the const is getting extended
3912 // regardless and compound could be formed.
3913 // Rd = #-1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003914 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003915 if (isIntRegForSubInst(DstReg))
3916 return HexagonII::HSIG_A;
3917 break;
3918 case Hexagon::C2_cmoveit:
3919 case Hexagon::C2_cmovenewit:
3920 case Hexagon::C2_cmoveif:
3921 case Hexagon::C2_cmovenewif:
3922 // if ([!]P0[.new]) Rd = #0
3923 // Actual form:
3924 // %R16<def> = C2_cmovenewit %P0<internal>, 0, %R16<imp-use,undef>;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003925 DstReg = MI.getOperand(0).getReg();
3926 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003927 if (isIntRegForSubInst(DstReg) &&
3928 Hexagon::PredRegsRegClass.contains(SrcReg) && Hexagon::P0 == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003929 MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003930 return HexagonII::HSIG_A;
3931 break;
3932 case Hexagon::C2_cmpeqi:
3933 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003934 DstReg = MI.getOperand(0).getReg();
3935 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003936 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3937 Hexagon::P0 == DstReg && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003938 MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003939 return HexagonII::HSIG_A;
3940 break;
3941 case Hexagon::A2_combineii:
3942 case Hexagon::A4_combineii:
3943 // Rdd = combine(#u2,#U2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003944 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003945 if (isDblRegForSubInst(DstReg, HRI) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003946 ((MI.getOperand(1).isImm() && isUInt<2>(MI.getOperand(1).getImm())) ||
3947 (MI.getOperand(1).isGlobal() &&
3948 isUInt<2>(MI.getOperand(1).getOffset()))) &&
3949 ((MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm())) ||
3950 (MI.getOperand(2).isGlobal() &&
3951 isUInt<2>(MI.getOperand(2).getOffset()))))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003952 return HexagonII::HSIG_A;
3953 break;
3954 case Hexagon::A4_combineri:
3955 // Rdd = combine(Rs,#0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003956 DstReg = MI.getOperand(0).getReg();
3957 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003958 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003959 ((MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0) ||
3960 (MI.getOperand(2).isGlobal() && MI.getOperand(2).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003961 return HexagonII::HSIG_A;
3962 break;
3963 case Hexagon::A4_combineir:
3964 // Rdd = combine(#0,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003965 DstReg = MI.getOperand(0).getReg();
3966 SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003967 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003968 ((MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) ||
3969 (MI.getOperand(1).isGlobal() && MI.getOperand(1).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003970 return HexagonII::HSIG_A;
3971 break;
3972 case Hexagon::A2_sxtb:
3973 case Hexagon::A2_sxth:
3974 case Hexagon::A2_zxtb:
3975 case Hexagon::A2_zxth:
3976 // Rd = sxth/sxtb/zxtb/zxth(Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003977 DstReg = MI.getOperand(0).getReg();
3978 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003979 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3980 return HexagonII::HSIG_A;
3981 break;
3982 }
3983
3984 return HexagonII::HSIG_None;
3985}
3986
3987
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003988short HexagonInstrInfo::getEquivalentHWInstr(const MachineInstr &MI) const {
3989 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Real);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003990}
3991
3992
3993// Return first non-debug instruction in the basic block.
3994MachineInstr *HexagonInstrInfo::getFirstNonDbgInst(MachineBasicBlock *BB)
3995 const {
3996 for (auto MII = BB->instr_begin(), End = BB->instr_end(); MII != End; MII++) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003997 MachineInstr &MI = *MII;
3998 if (MI.isDebugValue())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003999 continue;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004000 return &MI;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004001 }
4002 return nullptr;
4003}
4004
4005
4006unsigned HexagonInstrInfo::getInstrTimingClassLatency(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004007 const InstrItineraryData *ItinData, const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004008 // Default to one cycle for no itinerary. However, an "empty" itinerary may
4009 // still have a MinLatency property, which getStageLatency checks.
4010 if (!ItinData)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004011 return getInstrLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004012
4013 // Get the latency embedded in the itinerary. If we're not using timing class
4014 // latencies or if we using BSB scheduling, then restrict the maximum latency
4015 // to 1 (that is, either 0 or 1).
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004016 if (MI.isTransient())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004017 return 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004018 unsigned Latency = ItinData->getStageLatency(MI.getDesc().getSchedClass());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004019 if (!EnableTimingClassLatency ||
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004020 MI.getParent()->getParent()->getSubtarget<HexagonSubtarget>().
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004021 useBSBScheduling())
4022 if (Latency > 1)
4023 Latency = 1;
4024 return Latency;
4025}
4026
4027
4028// inverts the predication logic.
4029// p -> NotP
4030// NotP -> P
4031bool HexagonInstrInfo::getInvertedPredSense(
4032 SmallVectorImpl<MachineOperand> &Cond) const {
4033 if (Cond.empty())
4034 return false;
4035 unsigned Opc = getInvertedPredicatedOpcode(Cond[0].getImm());
4036 Cond[0].setImm(Opc);
4037 return true;
4038}
4039
4040
4041unsigned HexagonInstrInfo::getInvertedPredicatedOpcode(const int Opc) const {
4042 int InvPredOpcode;
4043 InvPredOpcode = isPredicatedTrue(Opc) ? Hexagon::getFalsePredOpcode(Opc)
4044 : Hexagon::getTruePredOpcode(Opc);
4045 if (InvPredOpcode >= 0) // Valid instruction with the inverted predicate.
4046 return InvPredOpcode;
4047
4048 llvm_unreachable("Unexpected predicated instruction");
4049}
4050
4051
4052// Returns the max value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004053int HexagonInstrInfo::getMaxValue(const MachineInstr &MI) const {
4054 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004055 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
4056 & HexagonII::ExtentSignedMask;
4057 unsigned bits = (F >> HexagonII::ExtentBitsPos)
4058 & HexagonII::ExtentBitsMask;
4059
4060 if (isSigned) // if value is signed
4061 return ~(-1U << (bits - 1));
4062 else
4063 return ~(-1U << bits);
4064}
4065
4066
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004067unsigned HexagonInstrInfo::getMemAccessSize(const MachineInstr &MI) const {
4068 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004069 return (F >> HexagonII::MemAccessSizePos) & HexagonII::MemAccesSizeMask;
4070}
4071
4072
4073// Returns the min value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004074int HexagonInstrInfo::getMinValue(const MachineInstr &MI) const {
4075 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004076 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
4077 & HexagonII::ExtentSignedMask;
4078 unsigned bits = (F >> HexagonII::ExtentBitsPos)
4079 & HexagonII::ExtentBitsMask;
4080
4081 if (isSigned) // if value is signed
4082 return -1U << (bits - 1);
4083 else
4084 return 0;
4085}
4086
4087
4088// Returns opcode of the non-extended equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004089short HexagonInstrInfo::getNonExtOpcode(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00004090 // Check if the instruction has a register form that uses register in place
4091 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004092 short NonExtOpcode = Hexagon::getRegForm(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00004093 if (NonExtOpcode >= 0)
4094 return NonExtOpcode;
4095
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004096 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00004097 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00004098 switch (getAddrMode(MI)) {
4099 case HexagonII::Absolute :
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004100 return Hexagon::getBaseWithImmOffset(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00004101 case HexagonII::BaseImmOffset :
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004102 return Hexagon::getBaseWithRegOffset(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004103 case HexagonII::BaseLongOffset:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004104 return Hexagon::getRegShlForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004105
Jyotsna Verma84256432013-03-01 17:37:13 +00004106 default:
4107 return -1;
4108 }
4109 }
4110 return -1;
4111}
Jyotsna Verma5ed51812013-05-01 21:37:34 +00004112
Brendon Cahoondf43e682015-05-08 16:16:29 +00004113
Ahmed Bougachac88bf542015-06-11 19:30:37 +00004114bool HexagonInstrInfo::getPredReg(ArrayRef<MachineOperand> Cond,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004115 unsigned &PredReg, unsigned &PredRegPos, unsigned &PredRegFlags) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +00004116 if (Cond.empty())
4117 return false;
4118 assert(Cond.size() == 2);
4119 if (isNewValueJump(Cond[0].getImm()) || Cond[1].isMBB()) {
4120 DEBUG(dbgs() << "No predregs for new-value jumps/endloop");
4121 return false;
4122 }
4123 PredReg = Cond[1].getReg();
4124 PredRegPos = 1;
4125 // See IfConversion.cpp why we add RegState::Implicit | RegState::Undef
4126 PredRegFlags = 0;
4127 if (Cond[1].isImplicit())
4128 PredRegFlags = RegState::Implicit;
4129 if (Cond[1].isUndef())
4130 PredRegFlags |= RegState::Undef;
4131 return true;
4132}
4133
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004134
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004135short HexagonInstrInfo::getPseudoInstrPair(const MachineInstr &MI) const {
4136 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Pseudo);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004137}
4138
4139
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004140short HexagonInstrInfo::getRegForm(const MachineInstr &MI) const {
4141 return Hexagon::getRegForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004142}
4143
4144
4145// Return the number of bytes required to encode the instruction.
4146// Hexagon instructions are fixed length, 4 bytes, unless they
4147// use a constant extender, which requires another 4 bytes.
4148// For debug instructions and prolog labels, return 0.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004149unsigned HexagonInstrInfo::getSize(const MachineInstr &MI) const {
4150 if (MI.isDebugValue() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004151 return 0;
4152
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004153 unsigned Size = MI.getDesc().getSize();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004154 if (!Size)
4155 // Assume the default insn size in case it cannot be determined
4156 // for whatever reason.
4157 Size = HEXAGON_INSTR_SIZE;
4158
4159 if (isConstExtended(MI) || isExtended(MI))
4160 Size += HEXAGON_INSTR_SIZE;
4161
4162 // Try and compute number of instructions in asm.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004163 if (BranchRelaxAsmLarge && MI.getOpcode() == Hexagon::INLINEASM) {
4164 const MachineBasicBlock &MBB = *MI.getParent();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004165 const MachineFunction *MF = MBB.getParent();
4166 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
4167
4168 // Count the number of register definitions to find the asm string.
4169 unsigned NumDefs = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004170 for (; MI.getOperand(NumDefs).isReg() && MI.getOperand(NumDefs).isDef();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004171 ++NumDefs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004172 assert(NumDefs != MI.getNumOperands()-2 && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004173
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004174 assert(MI.getOperand(NumDefs).isSymbol() && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004175 // Disassemble the AsmStr and approximate number of instructions.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004176 const char *AsmStr = MI.getOperand(NumDefs).getSymbolName();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004177 Size = getInlineAsmLength(AsmStr, *MAI);
4178 }
4179
4180 return Size;
4181}
4182
4183
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004184uint64_t HexagonInstrInfo::getType(const MachineInstr &MI) const {
4185 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004186 return (F >> HexagonII::TypePos) & HexagonII::TypeMask;
4187}
4188
4189
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004190unsigned HexagonInstrInfo::getUnits(const MachineInstr &MI) const {
4191 const TargetSubtargetInfo &ST = MI.getParent()->getParent()->getSubtarget();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004192 const InstrItineraryData &II = *ST.getInstrItineraryData();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004193 const InstrStage &IS = *II.beginStage(MI.getDesc().getSchedClass());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004194
4195 return IS.getUnits();
4196}
4197
4198
4199unsigned HexagonInstrInfo::getValidSubTargets(const unsigned Opcode) const {
4200 const uint64_t F = get(Opcode).TSFlags;
4201 return (F >> HexagonII::validSubTargetPos) & HexagonII::validSubTargetMask;
4202}
4203
4204
4205// Calculate size of the basic block without debug instructions.
4206unsigned HexagonInstrInfo::nonDbgBBSize(const MachineBasicBlock *BB) const {
4207 return nonDbgMICount(BB->instr_begin(), BB->instr_end());
4208}
4209
4210
4211unsigned HexagonInstrInfo::nonDbgBundleSize(
4212 MachineBasicBlock::const_iterator BundleHead) const {
4213 assert(BundleHead->isBundle() && "Not a bundle header");
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +00004214 auto MII = BundleHead.getInstrIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004215 // Skip the bundle header.
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00004216 return nonDbgMICount(++MII, getBundleEnd(*BundleHead));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004217}
4218
4219
4220/// immediateExtend - Changes the instruction in place to one using an immediate
4221/// extender.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004222void HexagonInstrInfo::immediateExtend(MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004223 assert((isExtendable(MI)||isConstExtended(MI)) &&
4224 "Instruction must be extendable");
4225 // Find which operand is extendable.
4226 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004227 MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004228 // This needs to be something we understand.
4229 assert((MO.isMBB() || MO.isImm()) &&
4230 "Branch with unknown extendable field type");
4231 // Mark given operand as extended.
4232 MO.addTargetFlag(HexagonII::HMOTF_ConstExtended);
4233}
4234
4235
4236bool HexagonInstrInfo::invertAndChangeJumpTarget(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004237 MachineInstr &MI, MachineBasicBlock *NewTarget) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004238 DEBUG(dbgs() << "\n[invertAndChangeJumpTarget] to BB#"
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004239 << NewTarget->getNumber(); MI.dump(););
4240 assert(MI.isBranch());
4241 unsigned NewOpcode = getInvertedPredicatedOpcode(MI.getOpcode());
4242 int TargetPos = MI.getNumOperands() - 1;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004243 // In general branch target is the last operand,
4244 // but some implicit defs added at the end might change it.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004245 while ((TargetPos > -1) && !MI.getOperand(TargetPos).isMBB())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004246 --TargetPos;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004247 assert((TargetPos >= 0) && MI.getOperand(TargetPos).isMBB());
4248 MI.getOperand(TargetPos).setMBB(NewTarget);
4249 if (EnableBranchPrediction && isPredicatedNew(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004250 NewOpcode = reversePrediction(NewOpcode);
4251 }
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004252 MI.setDesc(get(NewOpcode));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004253 return true;
4254}
4255
4256
4257void HexagonInstrInfo::genAllInsnTimingClasses(MachineFunction &MF) const {
4258 /* +++ The code below is used to generate complete set of Hexagon Insn +++ */
4259 MachineFunction::iterator A = MF.begin();
4260 MachineBasicBlock &B = *A;
4261 MachineBasicBlock::iterator I = B.begin();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004262 DebugLoc DL = I->getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004263 MachineInstr *NewMI;
4264
4265 for (unsigned insn = TargetOpcode::GENERIC_OP_END+1;
4266 insn < Hexagon::INSTRUCTION_LIST_END; ++insn) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004267 NewMI = BuildMI(B, I, DL, get(insn));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004268 DEBUG(dbgs() << "\n" << getName(NewMI->getOpcode()) <<
4269 " Class: " << NewMI->getDesc().getSchedClass());
4270 NewMI->eraseFromParent();
4271 }
4272 /* --- The code above is used to generate complete set of Hexagon Insn --- */
4273}
4274
4275
4276// inverts the predication logic.
4277// p -> NotP
4278// NotP -> P
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004279bool HexagonInstrInfo::reversePredSense(MachineInstr &MI) const {
4280 DEBUG(dbgs() << "\nTrying to reverse pred. sense of:"; MI.dump());
4281 MI.setDesc(get(getInvertedPredicatedOpcode(MI.getOpcode())));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004282 return true;
4283}
4284
4285
4286// Reverse the branch prediction.
4287unsigned HexagonInstrInfo::reversePrediction(unsigned Opcode) const {
4288 int PredRevOpcode = -1;
4289 if (isPredictedTaken(Opcode))
4290 PredRevOpcode = Hexagon::notTakenBranchPrediction(Opcode);
4291 else
4292 PredRevOpcode = Hexagon::takenBranchPrediction(Opcode);
4293 assert(PredRevOpcode > 0);
4294 return PredRevOpcode;
4295}
4296
4297
4298// TODO: Add more rigorous validation.
4299bool HexagonInstrInfo::validateBranchCond(const ArrayRef<MachineOperand> &Cond)
4300 const {
4301 return Cond.empty() || (Cond[0].isImm() && (Cond.size() != 1));
4302}
4303
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00004304
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004305short HexagonInstrInfo::xformRegToImmOffset(const MachineInstr &MI) const {
4306 return Hexagon::xformRegToImmOffset(MI.getOpcode());
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00004307}