blob: a8d098189788ea27b17a68dbd075815a5e77c796 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000016#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000017#include "ARMBaseRegisterInfo.h"
James Molloy556763d2014-05-16 14:14:30 +000018#include "ARMISelLowering.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
James Molloy556763d2014-05-16 14:14:30 +000022#include "Thumb1RegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/STLExtras.h"
25#include "llvm/ADT/SmallPtrSet.h"
26#include "llvm/ADT/SmallSet.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFunctionPass.h"
31#include "llvm/CodeGen/MachineInstr.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengd28de672007-03-06 18:02:41 +000034#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chenga20cde32011-07-20 23:34:39 +000035#include "llvm/CodeGen/SelectionDAGNodes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/DataLayout.h"
37#include "llvm/IR/DerivedTypes.h"
38#include "llvm/IR/Function.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Support/Debug.h"
40#include "llvm/Support/ErrorHandling.h"
Evan Cheng10043e22007-01-19 07:51:42 +000041#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000043#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000044using namespace llvm;
45
Chandler Carruth84e68b22014-04-22 02:41:26 +000046#define DEBUG_TYPE "arm-ldst-opt"
47
Evan Cheng10043e22007-01-19 07:51:42 +000048STATISTIC(NumLDMGened , "Number of ldm instructions generated");
49STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000050STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
51STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000052STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000053STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
54STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
55STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
56STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
57STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
58STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000059
60/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
61/// load / store instructions to form ldm / stm instructions.
Evan Cheng10043e22007-01-19 07:51:42 +000062
63namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000064 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000065 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000066 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000067
Evan Cheng10043e22007-01-19 07:51:42 +000068 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000069 const TargetRegisterInfo *TRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000070 const ARMSubtarget *STI;
James Molloy556763d2014-05-16 14:14:30 +000071 const TargetLowering *TL;
Evan Chengf030f2d2007-03-07 20:30:36 +000072 ARMFunctionInfo *AFI;
Evan Chengd28de672007-03-06 18:02:41 +000073 RegScavenger *RS;
James Molloy92a15072014-05-16 14:11:38 +000074 bool isThumb1, isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000075
Craig Topper6bc27bf2014-03-10 02:09:33 +000076 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +000077
Craig Topper6bc27bf2014-03-10 02:09:33 +000078 const char *getPassName() const override {
Evan Cheng10043e22007-01-19 07:51:42 +000079 return "ARM load / store optimization pass";
80 }
81
82 private:
83 struct MemOpQueueEntry {
84 int Offset;
Evan Cheng1fb4de82010-06-21 21:21:14 +000085 unsigned Reg;
86 bool isKill;
Evan Cheng10043e22007-01-19 07:51:42 +000087 unsigned Position;
88 MachineBasicBlock::iterator MBBI;
89 bool Merged;
Owen Andersond6c5a742011-03-29 16:45:53 +000090 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Cheng1fb4de82010-06-21 21:21:14 +000091 MachineBasicBlock::iterator i)
92 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Cheng10043e22007-01-19 07:51:42 +000093 };
94 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
95 typedef MemOpQueue::iterator MemOpQueueIter;
96
Tim Northover569f69d2013-10-10 09:28:20 +000097 void findUsesOfImpDef(SmallVectorImpl<MachineOperand *> &UsesOfImpDefs,
98 const MemOpQueue &MemOps, unsigned DefReg,
99 unsigned RangeBegin, unsigned RangeEnd);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000100 void UpdateBaseRegUses(MachineBasicBlock &MBB,
101 MachineBasicBlock::iterator MBBI,
102 DebugLoc dl, unsigned Base, unsigned WordOffset,
103 ARMCC::CondCodes Pred, unsigned PredReg);
Evan Cheng31587902009-06-05 19:08:58 +0000104 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000105 int Offset, unsigned Base, bool BaseKill, int Opcode,
106 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000107 DebugLoc dl,
108 ArrayRef<std::pair<unsigned, bool> > Regs,
109 ArrayRef<unsigned> ImpDefs);
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000110 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000111 MemOpQueue &MemOps,
112 unsigned memOpsBegin,
113 unsigned memOpsEnd,
114 unsigned insertAfter,
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000115 int Offset,
116 unsigned Base,
117 bool BaseKill,
118 int Opcode,
119 ARMCC::CondCodes Pred,
120 unsigned PredReg,
121 unsigned Scratch,
122 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000123 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000124 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
125 int Opcode, unsigned Size,
126 ARMCC::CondCodes Pred, unsigned PredReg,
127 unsigned Scratch, MemOpQueue &MemOps,
Craig Topperb94011f2013-07-14 04:42:23 +0000128 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Cheng977195e2007-03-08 02:55:08 +0000129 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000130 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
131 MachineBasicBlock::iterator &MBBI);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000132 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
133 MachineBasicBlock::iterator MBBI,
134 const TargetInstrInfo *TII,
135 bool &Advance,
136 MachineBasicBlock::iterator &I);
137 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
138 MachineBasicBlock::iterator MBBI,
139 bool &Advance,
140 MachineBasicBlock::iterator &I);
Evan Cheng10043e22007-01-19 07:51:42 +0000141 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
142 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
143 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000144 char ARMLoadStoreOpt::ID = 0;
Evan Cheng10043e22007-01-19 07:51:42 +0000145}
146
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000147static bool definesCPSR(const MachineInstr *MI) {
148 for (const auto &MO : MI->operands()) {
149 if (!MO.isReg())
150 continue;
151 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
152 // If the instruction has live CPSR def, then it's not safe to fold it
153 // into load / store.
154 return true;
155 }
156
157 return false;
158}
159
160static int getMemoryOpOffset(const MachineInstr *MI) {
161 int Opcode = MI->getOpcode();
162 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
163 unsigned NumOperands = MI->getDesc().getNumOperands();
164 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
165
166 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
167 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
168 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
169 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
170 return OffField;
171
172 // Thumb1 immediate offsets are scaled by 4
Renato Golinb9887ef2015-02-25 14:41:06 +0000173 if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi ||
174 Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi)
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000175 return OffField * 4;
176
177 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
178 : ARM_AM::getAM5Offset(OffField) * 4;
179 ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField)
180 : ARM_AM::getAM5Op(OffField);
181
182 if (Op == ARM_AM::sub)
183 return -Offset;
184
185 return Offset;
186}
187
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000188static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000189 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000190 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000191 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000192 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000193 switch (Mode) {
194 default: llvm_unreachable("Unhandled submode!");
195 case ARM_AM::ia: return ARM::LDMIA;
196 case ARM_AM::da: return ARM::LDMDA;
197 case ARM_AM::db: return ARM::LDMDB;
198 case ARM_AM::ib: return ARM::LDMIB;
199 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000200 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000201 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000202 switch (Mode) {
203 default: llvm_unreachable("Unhandled submode!");
204 case ARM_AM::ia: return ARM::STMIA;
205 case ARM_AM::da: return ARM::STMDA;
206 case ARM_AM::db: return ARM::STMDB;
207 case ARM_AM::ib: return ARM::STMIB;
208 }
James Molloy556763d2014-05-16 14:14:30 +0000209 case ARM::tLDRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000210 case ARM::tLDRspi:
James Molloy556763d2014-05-16 14:14:30 +0000211 // tLDMIA is writeback-only - unless the base register is in the input
212 // reglist.
213 ++NumLDMGened;
214 switch (Mode) {
215 default: llvm_unreachable("Unhandled submode!");
216 case ARM_AM::ia: return ARM::tLDMIA;
217 }
218 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000219 case ARM::tSTRspi:
James Molloy556763d2014-05-16 14:14:30 +0000220 // There is no non-writeback tSTMIA either.
221 ++NumSTMGened;
222 switch (Mode) {
223 default: llvm_unreachable("Unhandled submode!");
224 case ARM_AM::ia: return ARM::tSTMIA_UPD;
225 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000226 case ARM::t2LDRi8:
227 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000228 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000229 switch (Mode) {
230 default: llvm_unreachable("Unhandled submode!");
231 case ARM_AM::ia: return ARM::t2LDMIA;
232 case ARM_AM::db: return ARM::t2LDMDB;
233 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000234 case ARM::t2STRi8:
235 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000236 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000237 switch (Mode) {
238 default: llvm_unreachable("Unhandled submode!");
239 case ARM_AM::ia: return ARM::t2STMIA;
240 case ARM_AM::db: return ARM::t2STMDB;
241 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000242 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000243 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000244 switch (Mode) {
245 default: llvm_unreachable("Unhandled submode!");
246 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000247 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000248 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000249 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000250 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000251 switch (Mode) {
252 default: llvm_unreachable("Unhandled submode!");
253 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000254 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000255 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000256 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000257 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000258 switch (Mode) {
259 default: llvm_unreachable("Unhandled submode!");
260 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000261 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000262 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000263 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000264 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000265 switch (Mode) {
266 default: llvm_unreachable("Unhandled submode!");
267 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000268 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000269 }
Evan Cheng10043e22007-01-19 07:51:42 +0000270 }
Evan Cheng10043e22007-01-19 07:51:42 +0000271}
272
Bill Wendlingb100f912010-11-17 05:31:09 +0000273namespace llvm {
274 namespace ARM_AM {
275
276AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000277 switch (Opcode) {
278 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000279 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000280 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000281 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000282 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000283 case ARM::STMIA_UPD:
James Molloy556763d2014-05-16 14:14:30 +0000284 case ARM::tLDMIA:
285 case ARM::tLDMIA_UPD:
286 case ARM::tSTMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000287 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000288 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000289 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000290 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000291 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000292 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000293 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000294 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000295 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000296 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000297 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000298 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000299 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000300 return ARM_AM::ia;
301
302 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000303 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000304 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000305 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000306 return ARM_AM::da;
307
308 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000309 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000310 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000311 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000312 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000313 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000314 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000315 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000316 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000317 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000318 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000319 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000320 return ARM_AM::db;
321
322 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000323 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000324 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000325 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000326 return ARM_AM::ib;
327 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000328}
329
Bill Wendlingb100f912010-11-17 05:31:09 +0000330 } // end namespace ARM_AM
331} // end namespace llvm
332
James Molloy556763d2014-05-16 14:14:30 +0000333static bool isT1i32Load(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000334 return Opc == ARM::tLDRi || Opc == ARM::tLDRspi;
James Molloy556763d2014-05-16 14:14:30 +0000335}
336
Evan Cheng71756e72009-08-04 01:43:45 +0000337static bool isT2i32Load(unsigned Opc) {
338 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
339}
340
Evan Cheng4605e8a2009-07-09 23:11:34 +0000341static bool isi32Load(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000342 return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
343}
344
345static bool isT1i32Store(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000346 return Opc == ARM::tSTRi || Opc == ARM::tSTRspi;
Evan Cheng71756e72009-08-04 01:43:45 +0000347}
348
349static bool isT2i32Store(unsigned Opc) {
350 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000351}
352
353static bool isi32Store(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000354 return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
355}
356
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000357static unsigned getImmScale(unsigned Opc) {
358 switch (Opc) {
359 default: llvm_unreachable("Unhandled opcode!");
360 case ARM::tLDRi:
361 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000362 case ARM::tLDRspi:
363 case ARM::tSTRspi:
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000364 return 1;
365 case ARM::tLDRHi:
366 case ARM::tSTRHi:
367 return 2;
368 case ARM::tLDRBi:
369 case ARM::tSTRBi:
370 return 4;
371 }
372}
373
374/// Update future uses of the base register with the offset introduced
375/// due to writeback. This function only works on Thumb1.
376void
377ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
378 MachineBasicBlock::iterator MBBI,
379 DebugLoc dl, unsigned Base,
380 unsigned WordOffset,
381 ARMCC::CondCodes Pred, unsigned PredReg) {
382 assert(isThumb1 && "Can only update base register uses for Thumb1!");
383 // Start updating any instructions with immediate offsets. Insert a SUB before
384 // the first non-updateable instruction (if any).
385 for (; MBBI != MBB.end(); ++MBBI) {
386 bool InsertSub = false;
387 unsigned Opc = MBBI->getOpcode();
388
389 if (MBBI->readsRegister(Base)) {
390 int Offset;
391 bool IsLoad =
392 Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi;
393 bool IsStore =
394 Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi;
395
396 if (IsLoad || IsStore) {
397 // Loads and stores with immediate offsets can be updated, but only if
398 // the new offset isn't negative.
399 // The MachineOperand containing the offset immediate is the last one
400 // before predicates.
401 MachineOperand &MO =
402 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
403 // The offsets are scaled by 1, 2 or 4 depending on the Opcode.
404 Offset = MO.getImm() - WordOffset * getImmScale(Opc);
405
406 // If storing the base register, it needs to be reset first.
407 unsigned InstrSrcReg = MBBI->getOperand(0).getReg();
408
409 if (Offset >= 0 && !(IsStore && InstrSrcReg == Base))
410 MO.setImm(Offset);
411 else
412 InsertSub = true;
413
414 } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) &&
415 !definesCPSR(MBBI)) {
416 // SUBS/ADDS using this register, with a dead def of the CPSR.
417 // Merge it with the update; if the merged offset is too large,
418 // insert a new sub instead.
419 MachineOperand &MO =
420 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
421 Offset = (Opc == ARM::tSUBi8) ?
422 MO.getImm() + WordOffset * 4 :
423 MO.getImm() - WordOffset * 4 ;
424 if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) {
425 // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if
426 // Offset == 0.
427 MO.setImm(Offset);
428 // The base register has now been reset, so exit early.
429 return;
430 } else {
431 InsertSub = true;
432 }
433
434 } else {
435 // Can't update the instruction.
436 InsertSub = true;
437 }
438
439 } else if (definesCPSR(MBBI) || MBBI->isCall() || MBBI->isBranch()) {
440 // Since SUBS sets the condition flags, we can't place the base reset
441 // after an instruction that has a live CPSR def.
442 // The base register might also contain an argument for a function call.
443 InsertSub = true;
444 }
445
446 if (InsertSub) {
447 // An instruction above couldn't be updated, so insert a sub.
448 AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base), true)
449 .addReg(Base, getKillRegState(false)).addImm(WordOffset * 4)
450 .addImm(Pred).addReg(PredReg);
451 return;
452 }
453
454 if (MBBI->killsRegister(Base))
455 // Register got killed. Stop updating.
456 return;
457 }
458
459 // End of block was reached.
460 if (MBB.succ_size() > 0) {
461 // FIXME: Because of a bug, live registers are sometimes missing from
462 // the successor blocks' live-in sets. This means we can't trust that
463 // information and *always* have to reset at the end of a block.
464 // See PR21029.
465 if (MBBI != MBB.end()) --MBBI;
466 AddDefaultT1CC(
467 BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base), true)
468 .addReg(Base, getKillRegState(false)).addImm(WordOffset * 4)
469 .addImm(Pred).addReg(PredReg);
470 }
471}
472
Evan Cheng31587902009-06-05 19:08:58 +0000473/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Cheng10043e22007-01-19 07:51:42 +0000474/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000475/// It returns true if the transformation is done.
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000476bool
Evan Cheng31587902009-06-05 19:08:58 +0000477ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000478 MachineBasicBlock::iterator MBBI,
479 int Offset, unsigned Base, bool BaseKill,
480 int Opcode, ARMCC::CondCodes Pred,
481 unsigned PredReg, unsigned Scratch, DebugLoc dl,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000482 ArrayRef<std::pair<unsigned, bool> > Regs,
483 ArrayRef<unsigned> ImpDefs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000484 // Only a single register to load / store. Don't bother.
485 unsigned NumRegs = Regs.size();
486 if (NumRegs <= 1)
487 return false;
488
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000489 // For Thumb1 targets, it might be necessary to clobber the CPSR to merge.
490 // Compute liveness information for that register to make the decision.
491 bool SafeToClobberCPSR = !isThumb1 ||
492 (MBB.computeRegisterLiveness(TRI, ARM::CPSR, std::prev(MBBI), 15) ==
493 MachineBasicBlock::LQR_Dead);
494
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000495 bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
496
497 // Exception: If the base register is in the input reglist, Thumb1 LDM is
498 // non-writeback.
499 // It's also not possible to merge an STR of the base register in Thumb1.
500 if (isThumb1)
501 for (unsigned I = 0; I < NumRegs; ++I)
502 if (Base == Regs[I].first) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000503 assert(Base != ARM::SP && "Thumb1 does not allow SP in register list");
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000504 if (Opcode == ARM::tLDRi) {
505 Writeback = false;
506 break;
507 } else if (Opcode == ARM::tSTRi) {
508 return false;
509 }
510 }
511
Evan Cheng10043e22007-01-19 07:51:42 +0000512 ARM_AM::AMSubMode Mode = ARM_AM::ia;
James Molloy556763d2014-05-16 14:14:30 +0000513 // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000514 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000515 bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
516
James Molloybb73c232014-05-16 14:08:46 +0000517 if (Offset == 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000518 Mode = ARM_AM::ib;
James Molloybb73c232014-05-16 14:08:46 +0000519 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000520 Mode = ARM_AM::da;
James Molloy556763d2014-05-16 14:14:30 +0000521 } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
Bob Wilsonca5af122010-08-27 23:57:52 +0000522 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000523 Mode = ARM_AM::db;
Renato Golinb9887ef2015-02-25 14:41:06 +0000524 } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) {
James Molloybb73c232014-05-16 14:08:46 +0000525 // Check if this is a supported opcode before inserting instructions to
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000526 // calculate a new base register.
527 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
528
Evan Cheng10043e22007-01-19 07:51:42 +0000529 // If starting offset isn't zero, insert a MI to materialize a new base.
530 // But only do so if it is cost effective, i.e. merging more than two
531 // loads / stores.
532 if (NumRegs <= 2)
533 return false;
534
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000535 // On Thumb1, it's not worth materializing a new base register without
536 // clobbering the CPSR (i.e. not using ADDS/SUBS).
537 if (!SafeToClobberCPSR)
538 return false;
539
Evan Cheng10043e22007-01-19 07:51:42 +0000540 unsigned NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000541 if (isi32Load(Opcode)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000542 // If it is a load, then just use one of the destination register to
543 // use as the new base.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000544 NewBase = Regs[NumRegs-1].first;
James Molloybb73c232014-05-16 14:08:46 +0000545 } else {
Evan Cheng2818fdd2007-03-07 02:38:05 +0000546 // Use the scratch register to use as a new base.
547 NewBase = Scratch;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000548 if (NewBase == 0)
549 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000550 }
James Molloy556763d2014-05-16 14:14:30 +0000551
552 int BaseOpc =
553 isThumb2 ? ARM::t2ADDri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000554 (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi :
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000555 (isThumb1 && Offset < 8) ? ARM::tADDi3 :
James Molloy556763d2014-05-16 14:14:30 +0000556 isThumb1 ? ARM::tADDi8 : ARM::ADDri;
557
Evan Cheng10043e22007-01-19 07:51:42 +0000558 if (Offset < 0) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000559 Offset = - Offset;
James Molloy556763d2014-05-16 14:14:30 +0000560 BaseOpc =
561 isThumb2 ? ARM::t2SUBri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000562 (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 :
James Molloy556763d2014-05-16 14:14:30 +0000563 isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000564 }
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000565
James Molloy556763d2014-05-16 14:14:30 +0000566 if (!TL->isLegalAddImmediate(Offset))
567 // FIXME: Try add with register operand?
568 return false; // Probably not worth it then.
569
570 if (isThumb1) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000571 // Thumb1: depending on immediate size, use either
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000572 // ADDS NewBase, Base, #imm3
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000573 // or
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000574 // MOV NewBase, Base
575 // ADDS NewBase, #imm8.
Renato Golinb9887ef2015-02-25 14:41:06 +0000576 if (Base != NewBase &&
577 (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) {
James Molloy556763d2014-05-16 14:14:30 +0000578 // Need to insert a MOV to the new base first.
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000579 if (isARMLowRegister(NewBase) && isARMLowRegister(Base) &&
Eric Christopher1b21f002015-01-29 00:19:33 +0000580 !STI->hasV6Ops()) {
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000581 // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr
582 if (Pred != ARMCC::AL)
583 return false;
584 BuildMI(MBB, MBBI, dl, TII->get(ARM::tMOVSr), NewBase)
585 .addReg(Base, getKillRegState(BaseKill));
586 } else
587 BuildMI(MBB, MBBI, dl, TII->get(ARM::tMOVr), NewBase)
588 .addReg(Base, getKillRegState(BaseKill))
589 .addImm(Pred).addReg(PredReg);
590
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000591 // Set up BaseKill and Base correctly to insert the ADDS/SUBS below.
592 Base = NewBase;
593 BaseKill = false;
James Molloy556763d2014-05-16 14:14:30 +0000594 }
Renato Golinb9887ef2015-02-25 14:41:06 +0000595 if (BaseOpc == ARM::tADDrSPi) {
596 assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4");
597 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
598 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset/4)
599 .addImm(Pred).addReg(PredReg);
600 } else
601 AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase), true)
602 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
603 .addImm(Pred).addReg(PredReg);
James Molloy556763d2014-05-16 14:14:30 +0000604 } else {
605 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
606 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
607 .addImm(Pred).addReg(PredReg).addReg(0);
608 }
Evan Cheng10043e22007-01-19 07:51:42 +0000609 Base = NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000610 BaseKill = true; // New base is always killed straight away.
Evan Cheng10043e22007-01-19 07:51:42 +0000611 }
612
Bob Wilsonba75e812010-03-16 00:31:15 +0000613 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
614 Opcode == ARM::VLDRD);
James Molloy556763d2014-05-16 14:14:30 +0000615
616 // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
617 // base register writeback.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000618 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Andersonc48981f2011-03-29 17:42:25 +0000619 if (!Opcode) return false;
James Molloy556763d2014-05-16 14:14:30 +0000620
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000621 // Check if a Thumb1 LDM/STM merge is safe. This is the case if:
622 // - There is no writeback (LDM of base register),
623 // - the base register is killed by the merged instruction,
624 // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS
625 // to reset the base register.
626 // Otherwise, don't merge.
627 // It's safe to return here since the code to materialize a new base register
628 // above is also conditional on SafeToClobberCPSR.
629 if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill)
630 return false;
Moritz Roth8f376562014-08-15 17:00:30 +0000631
James Molloy556763d2014-05-16 14:14:30 +0000632 MachineInstrBuilder MIB;
633
634 if (Writeback) {
635 if (Opcode == ARM::tLDMIA)
636 // Update tLDMIA with writeback if necessary.
637 Opcode = ARM::tLDMIA_UPD;
638
James Molloy556763d2014-05-16 14:14:30 +0000639 MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode));
640
641 // Thumb1: we might need to set base writeback when building the MI.
642 MIB.addReg(Base, getDefRegState(true))
643 .addReg(Base, getKillRegState(BaseKill));
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000644
645 // The base isn't dead after a merged instruction with writeback.
646 // Insert a sub instruction after the newly formed instruction to reset.
647 if (!BaseKill)
648 UpdateBaseRegUses(MBB, MBBI, dl, Base, NumRegs, Pred, PredReg);
649
James Molloy556763d2014-05-16 14:14:30 +0000650 } else {
651 // No writeback, simply build the MachineInstr.
652 MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode));
653 MIB.addReg(Base, getKillRegState(BaseKill));
654 }
655
656 MIB.addImm(Pred).addReg(PredReg);
657
Evan Cheng10043e22007-01-19 07:51:42 +0000658 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000659 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
660 | getKillRegState(Regs[i].second));
Evan Cheng10043e22007-01-19 07:51:42 +0000661
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000662 // Add implicit defs for super-registers.
663 for (unsigned i = 0, e = ImpDefs.size(); i != e; ++i)
664 MIB.addReg(ImpDefs[i], RegState::ImplicitDefine);
665
Evan Cheng10043e22007-01-19 07:51:42 +0000666 return true;
667}
668
Tim Northover569f69d2013-10-10 09:28:20 +0000669/// \brief Find all instructions using a given imp-def within a range.
670///
671/// We are trying to combine a range of instructions, one of which (located at
672/// position RangeBegin) implicitly defines a register. The final LDM/STM will
673/// be placed at RangeEnd, and so any uses of this definition between RangeStart
674/// and RangeEnd must be modified to use an undefined value.
675///
676/// The live range continues until we find a second definition or one of the
677/// uses we find is a kill. Unfortunately MemOps is not sorted by Position, so
678/// we must consider all uses and decide which are relevant in a second pass.
679void ARMLoadStoreOpt::findUsesOfImpDef(
680 SmallVectorImpl<MachineOperand *> &UsesOfImpDefs, const MemOpQueue &MemOps,
681 unsigned DefReg, unsigned RangeBegin, unsigned RangeEnd) {
682 std::map<unsigned, MachineOperand *> Uses;
683 unsigned LastLivePos = RangeEnd;
684
685 // First we find all uses of this register with Position between RangeBegin
686 // and RangeEnd, any or all of these could be uses of a definition at
687 // RangeBegin. We also record the latest position a definition at RangeBegin
688 // would be considered live.
689 for (unsigned i = 0; i < MemOps.size(); ++i) {
690 MachineInstr &MI = *MemOps[i].MBBI;
691 unsigned MIPosition = MemOps[i].Position;
692 if (MIPosition <= RangeBegin || MIPosition > RangeEnd)
693 continue;
694
695 // If this instruction defines the register, then any later use will be of
696 // that definition rather than ours.
697 if (MI.definesRegister(DefReg))
698 LastLivePos = std::min(LastLivePos, MIPosition);
699
700 MachineOperand *UseOp = MI.findRegisterUseOperand(DefReg);
701 if (!UseOp)
702 continue;
703
704 // If this instruction kills the register then (assuming liveness is
705 // correct when we start) we don't need to think about anything after here.
706 if (UseOp->isKill())
707 LastLivePos = std::min(LastLivePos, MIPosition);
708
709 Uses[MIPosition] = UseOp;
710 }
711
712 // Now we traverse the list of all uses, and append the ones that actually use
713 // our definition to the requested list.
714 for (std::map<unsigned, MachineOperand *>::iterator I = Uses.begin(),
715 E = Uses.end();
716 I != E; ++I) {
717 // List is sorted by position so once we've found one out of range there
718 // will be no more to consider.
719 if (I->first > LastLivePos)
720 break;
721 UsesOfImpDefs.push_back(I->second);
722 }
723}
724
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000725// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
726// success.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000727void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
728 MemOpQueue &memOps,
729 unsigned memOpsBegin, unsigned memOpsEnd,
730 unsigned insertAfter, int Offset,
731 unsigned Base, bool BaseKill,
732 int Opcode,
733 ARMCC::CondCodes Pred, unsigned PredReg,
734 unsigned Scratch,
735 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000736 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000737 // First calculate which of the registers should be killed by the merged
738 // instruction.
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000739 const unsigned insertPos = memOps[insertAfter].Position;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000740 SmallSet<unsigned, 4> KilledRegs;
741 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000742 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
743 if (i == memOpsBegin) {
744 i = memOpsEnd;
745 if (i == e)
746 break;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000747 }
Evan Cheng1fb4de82010-06-21 21:21:14 +0000748 if (memOps[i].Position < insertPos && memOps[i].isKill) {
749 unsigned Reg = memOps[i].Reg;
750 KilledRegs.insert(Reg);
751 Killer[Reg] = i;
752 }
753 }
754
755 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000756 SmallVector<unsigned, 8> ImpDefs;
Tim Northover569f69d2013-10-10 09:28:20 +0000757 SmallVector<MachineOperand *, 8> UsesOfImpDefs;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000758 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Cheng1fb4de82010-06-21 21:21:14 +0000759 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000760 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000761 // uses the same register, make sure to transfer any kill flag.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000762 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000763 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000764
765 // Collect any implicit defs of super-registers. They must be preserved.
766 for (MIOperands MO(memOps[i].MBBI); MO.isValid(); ++MO) {
767 if (!MO->isReg() || !MO->isDef() || !MO->isImplicit() || MO->isDead())
768 continue;
769 unsigned DefReg = MO->getReg();
770 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end())
771 ImpDefs.push_back(DefReg);
Tim Northover569f69d2013-10-10 09:28:20 +0000772
773 // There may be other uses of the definition between this instruction and
774 // the eventual LDM/STM position. These should be marked undef if the
775 // merge takes place.
776 findUsesOfImpDef(UsesOfImpDefs, memOps, DefReg, memOps[i].Position,
777 insertPos);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000778 }
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000779 }
780
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000781 // Try to do the merge.
782 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000783 ++Loc;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000784 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000785 Pred, PredReg, Scratch, dl, Regs, ImpDefs))
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000786 return;
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000787
788 // Merge succeeded, update records.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000789 Merges.push_back(std::prev(Loc));
Tim Northover569f69d2013-10-10 09:28:20 +0000790
791 // In gathering loads together, we may have moved the imp-def of a register
792 // past one of its uses. This is OK, since we know better than the rest of
793 // LLVM what's OK with ARM loads and stores; but we still have to adjust the
794 // affected uses.
795 for (SmallVectorImpl<MachineOperand *>::iterator I = UsesOfImpDefs.begin(),
796 E = UsesOfImpDefs.end();
James Molloybb73c232014-05-16 14:08:46 +0000797 I != E; ++I)
Tim Northover569f69d2013-10-10 09:28:20 +0000798 (*I)->setIsUndef();
799
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000800 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000801 // Remove kill flags from any memops that come before insertPos.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000802 if (Regs[i-memOpsBegin].second) {
803 unsigned Reg = Regs[i-memOpsBegin].first;
804 if (KilledRegs.count(Reg)) {
805 unsigned j = Killer[Reg];
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000806 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
807 assert(Idx >= 0 && "Cannot find killing operand");
808 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen4d30f902010-08-30 21:52:40 +0000809 memOps[j].isKill = false;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000810 }
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000811 memOps[i].isKill = true;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000812 }
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000813 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000814 // Update this memop to refer to the merged instruction.
815 // We may need to move kill flags again.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000816 memOps[i].Merged = true;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000817 memOps[i].MBBI = Merges.back();
818 memOps[i].Position = insertPos;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000819 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000820
821 // Update memOps offsets, since they may have been modified by MergeOps.
822 for (auto &MemOp : memOps) {
823 MemOp.Offset = getMemoryOpOffset(MemOp.MBBI);
824 }
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000825}
826
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000827/// MergeLDR_STR - Merge a number of load / store instructions into one or more
828/// load / store multiple instructions.
Evan Chengc154c112009-06-05 17:56:14 +0000829void
Evan Cheng2818fdd2007-03-07 02:38:05 +0000830ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Craig Topperb94011f2013-07-14 04:42:23 +0000831 unsigned Base, int Opcode, unsigned Size,
832 ARMCC::CondCodes Pred, unsigned PredReg,
833 unsigned Scratch, MemOpQueue &MemOps,
834 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Bob Wilson13ce07f2010-08-27 23:18:17 +0000835 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +0000836 int Offset = MemOps[SIndex].Offset;
837 int SOffset = Offset;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000838 unsigned insertAfter = SIndex;
Evan Cheng10043e22007-01-19 07:51:42 +0000839 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000840 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000841 const MachineOperand &PMO = Loc->getOperand(0);
842 unsigned PReg = PMO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000843 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
Jim Grosbachbf598592010-03-26 18:41:09 +0000844 unsigned Count = 1;
Bob Wilsond135c692011-04-05 23:03:25 +0000845 unsigned Limit = ~0U;
Moritz Roth378a43b2014-08-15 17:00:20 +0000846 bool BaseKill = false;
Bob Wilsond135c692011-04-05 23:03:25 +0000847 // vldm / vstm limit are 32 for S variants, 16 for D variants.
848
849 switch (Opcode) {
850 default: break;
851 case ARM::VSTRS:
852 Limit = 32;
853 break;
854 case ARM::VSTRD:
855 Limit = 16;
856 break;
857 case ARM::VLDRD:
858 Limit = 16;
859 break;
860 case ARM::VLDRS:
861 Limit = 32;
862 break;
863 }
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000864
Evan Cheng10043e22007-01-19 07:51:42 +0000865 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
866 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000867 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
868 unsigned Reg = MO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000869 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
Bob Wilsond135c692011-04-05 23:03:25 +0000870 // Register numbers must be in ascending order. For VFP / NEON load and
871 // store multiples, the registers must also be consecutive and within the
872 // limit on the number of registers per instruction.
Evan Cheng439bda92010-02-12 22:17:21 +0000873 if (Reg != ARM::SP &&
874 NewOffset == Offset + (int)Size &&
Bob Wilsond135c692011-04-05 23:03:25 +0000875 ((isNotVFP && RegNum > PRegNum) ||
Arnold Schwaighoferd7e8d922013-09-04 17:41:16 +0000876 ((Count < Limit) && RegNum == PRegNum+1)) &&
877 // On Swift we don't want vldm/vstm to start with a odd register num
878 // because Q register unaligned vldm/vstm need more uops.
879 (!STI->isSwift() || isNotVFP || Count != 1 || !(PRegNum & 0x1))) {
Evan Cheng10043e22007-01-19 07:51:42 +0000880 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +0000881 PRegNum = RegNum;
Jim Grosbachbf598592010-03-26 18:41:09 +0000882 ++Count;
Evan Cheng10043e22007-01-19 07:51:42 +0000883 } else {
884 // Can't merge this in. Try merge the earlier ones first.
Moritz Roth378a43b2014-08-15 17:00:20 +0000885 // We need to compute BaseKill here because the MemOps may have been
886 // reordered.
887 BaseKill = Loc->killsRegister(Base);
888
889 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset, Base,
890 BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000891 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
892 MemOps, Merges);
893 return;
Evan Cheng10043e22007-01-19 07:51:42 +0000894 }
895
Moritz Roth378a43b2014-08-15 17:00:20 +0000896 if (MemOps[i].Position > MemOps[insertAfter].Position) {
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000897 insertAfter = i;
Moritz Roth378a43b2014-08-15 17:00:20 +0000898 Loc = MemOps[i].MBBI;
899 }
Evan Cheng10043e22007-01-19 07:51:42 +0000900 }
901
Moritz Roth378a43b2014-08-15 17:00:20 +0000902 BaseKill = Loc->killsRegister(Base);
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000903 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
904 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng10043e22007-01-19 07:51:42 +0000905}
906
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000907static bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
908 unsigned Bytes, unsigned Limit,
909 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000910 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000911 if (!MI)
912 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000913
914 bool CheckCPSRDef = false;
915 switch (MI->getOpcode()) {
916 default: return false;
James Molloy556763d2014-05-16 14:14:30 +0000917 case ARM::tSUBi8:
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000918 case ARM::t2SUBri:
919 case ARM::SUBri:
920 CheckCPSRDef = true;
921 // fallthrough
922 case ARM::tSUBspi:
923 break;
924 }
Evan Cheng71756e72009-08-04 01:43:45 +0000925
926 // Make sure the offset fits in 8 bits.
Bob Wilsonaf371b42010-08-27 21:44:35 +0000927 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng71756e72009-08-04 01:43:45 +0000928 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000929
James Molloy556763d2014-05-16 14:14:30 +0000930 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi ||
931 MI->getOpcode() == ARM::tSUBi8) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000932 if (!(MI->getOperand(0).getReg() == Base &&
933 MI->getOperand(1).getReg() == Base &&
James Molloy556763d2014-05-16 14:14:30 +0000934 (MI->getOperand(2).getImm() * Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000935 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000936 MyPredReg == PredReg))
937 return false;
938
939 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000940}
941
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000942static bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
943 unsigned Bytes, unsigned Limit,
944 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000945 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000946 if (!MI)
947 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000948
949 bool CheckCPSRDef = false;
950 switch (MI->getOpcode()) {
951 default: return false;
James Molloy556763d2014-05-16 14:14:30 +0000952 case ARM::tADDi8:
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000953 case ARM::t2ADDri:
954 case ARM::ADDri:
955 CheckCPSRDef = true;
956 // fallthrough
957 case ARM::tADDspi:
958 break;
959 }
Evan Cheng71756e72009-08-04 01:43:45 +0000960
Bob Wilsonaf371b42010-08-27 21:44:35 +0000961 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng4605e8a2009-07-09 23:11:34 +0000962 // Make sure the offset fits in 8 bits.
Evan Cheng71756e72009-08-04 01:43:45 +0000963 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000964
James Molloy556763d2014-05-16 14:14:30 +0000965 unsigned Scale = (MI->getOpcode() == ARM::tADDspi ||
966 MI->getOpcode() == ARM::tADDi8) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000967 if (!(MI->getOperand(0).getReg() == Base &&
968 MI->getOperand(1).getReg() == Base &&
James Molloy556763d2014-05-16 14:14:30 +0000969 (MI->getOperand(2).getImm() * Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000970 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000971 MyPredReg == PredReg))
972 return false;
973
974 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000975}
976
977static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
978 switch (MI->getOpcode()) {
979 default: return 0;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000980 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +0000981 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +0000982 case ARM::tLDRi:
983 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000984 case ARM::tLDRspi:
985 case ARM::tSTRspi:
Evan Cheng4605e8a2009-07-09 23:11:34 +0000986 case ARM::t2LDRi8:
987 case ARM::t2LDRi12:
988 case ARM::t2STRi8:
989 case ARM::t2STRi12:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000990 case ARM::VLDRS:
991 case ARM::VSTRS:
Evan Cheng10043e22007-01-19 07:51:42 +0000992 return 4;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000993 case ARM::VLDRD:
994 case ARM::VSTRD:
Evan Cheng10043e22007-01-19 07:51:42 +0000995 return 8;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000996 case ARM::LDMIA:
997 case ARM::LDMDA:
998 case ARM::LDMDB:
999 case ARM::LDMIB:
1000 case ARM::STMIA:
1001 case ARM::STMDA:
1002 case ARM::STMDB:
1003 case ARM::STMIB:
James Molloy556763d2014-05-16 14:14:30 +00001004 case ARM::tLDMIA:
1005 case ARM::tLDMIA_UPD:
1006 case ARM::tSTMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001007 case ARM::t2LDMIA:
1008 case ARM::t2LDMDB:
1009 case ARM::t2STMIA:
1010 case ARM::t2STMDB:
1011 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001012 case ARM::VSTMSIA:
Bob Wilsoned197682010-09-10 18:25:35 +00001013 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001014 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001015 case ARM::VSTMDIA:
Bob Wilsoned197682010-09-10 18:25:35 +00001016 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Cheng10043e22007-01-19 07:51:42 +00001017 }
1018}
1019
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001020static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
1021 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001022 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001023 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001024 case ARM::LDMIA:
1025 case ARM::LDMDA:
1026 case ARM::LDMDB:
1027 case ARM::LDMIB:
1028 switch (Mode) {
1029 default: llvm_unreachable("Unhandled submode!");
1030 case ARM_AM::ia: return ARM::LDMIA_UPD;
1031 case ARM_AM::ib: return ARM::LDMIB_UPD;
1032 case ARM_AM::da: return ARM::LDMDA_UPD;
1033 case ARM_AM::db: return ARM::LDMDB_UPD;
1034 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001035 case ARM::STMIA:
1036 case ARM::STMDA:
1037 case ARM::STMDB:
1038 case ARM::STMIB:
1039 switch (Mode) {
1040 default: llvm_unreachable("Unhandled submode!");
1041 case ARM_AM::ia: return ARM::STMIA_UPD;
1042 case ARM_AM::ib: return ARM::STMIB_UPD;
1043 case ARM_AM::da: return ARM::STMDA_UPD;
1044 case ARM_AM::db: return ARM::STMDB_UPD;
1045 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001046 case ARM::t2LDMIA:
1047 case ARM::t2LDMDB:
1048 switch (Mode) {
1049 default: llvm_unreachable("Unhandled submode!");
1050 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
1051 case ARM_AM::db: return ARM::t2LDMDB_UPD;
1052 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001053 case ARM::t2STMIA:
1054 case ARM::t2STMDB:
1055 switch (Mode) {
1056 default: llvm_unreachable("Unhandled submode!");
1057 case ARM_AM::ia: return ARM::t2STMIA_UPD;
1058 case ARM_AM::db: return ARM::t2STMDB_UPD;
1059 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001060 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001061 switch (Mode) {
1062 default: llvm_unreachable("Unhandled submode!");
1063 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
1064 case ARM_AM::db: return ARM::VLDMSDB_UPD;
1065 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001066 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001067 switch (Mode) {
1068 default: llvm_unreachable("Unhandled submode!");
1069 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
1070 case ARM_AM::db: return ARM::VLDMDDB_UPD;
1071 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001072 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001073 switch (Mode) {
1074 default: llvm_unreachable("Unhandled submode!");
1075 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
1076 case ARM_AM::db: return ARM::VSTMSDB_UPD;
1077 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001078 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001079 switch (Mode) {
1080 default: llvm_unreachable("Unhandled submode!");
1081 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
1082 case ARM_AM::db: return ARM::VSTMDDB_UPD;
1083 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001084 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001085}
1086
Evan Cheng4605e8a2009-07-09 23:11:34 +00001087/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001088/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +00001089///
1090/// stmia rn, <ra, rb, rc>
1091/// rn := rn + 4 * 3;
1092/// =>
1093/// stmia rn!, <ra, rb, rc>
1094///
1095/// rn := rn - 4 * 3;
1096/// ldmia rn, <ra, rb, rc>
1097/// =>
1098/// ldmdb rn!, <ra, rb, rc>
Evan Cheng4605e8a2009-07-09 23:11:34 +00001099bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
1100 MachineBasicBlock::iterator MBBI,
1101 bool &Advance,
1102 MachineBasicBlock::iterator &I) {
James Molloy556763d2014-05-16 14:14:30 +00001103 // Thumb1 is already using updating loads/stores.
1104 if (isThumb1) return false;
1105
Evan Cheng10043e22007-01-19 07:51:42 +00001106 MachineInstr *MI = MBBI;
1107 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +00001108 bool BaseKill = MI->getOperand(0).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001109 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng94f04c62007-07-05 07:18:20 +00001110 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001111 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +00001112 int Opcode = MI->getOpcode();
Bob Wilson947f04b2010-03-13 01:08:20 +00001113 DebugLoc dl = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +00001114
Bob Wilson13ce07f2010-08-27 23:18:17 +00001115 // Can't use an updating ld/st if the base register is also a dest
1116 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001117 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +00001118 if (MI->getOperand(i).getReg() == Base)
1119 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001120
1121 bool DoMerge = false;
Bill Wendlingb100f912010-11-17 05:31:09 +00001122 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +00001123
Bob Wilson947f04b2010-03-13 01:08:20 +00001124 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001125 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1126 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001127 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001128 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
1129 --PrevMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +00001130 if (Mode == ARM_AM::ia &&
1131 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
1132 Mode = ARM_AM::db;
1133 DoMerge = true;
1134 } else if (Mode == ARM_AM::ib &&
1135 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
1136 Mode = ARM_AM::da;
1137 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001138 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001139 if (DoMerge)
1140 MBB.erase(PrevMBBI);
1141 }
Evan Cheng10043e22007-01-19 07:51:42 +00001142
Bob Wilson947f04b2010-03-13 01:08:20 +00001143 // Try merging with the next instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001144 MachineBasicBlock::iterator EndMBBI = MBB.end();
1145 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001146 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001147 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1148 ++NextMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +00001149 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
1150 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
1151 DoMerge = true;
1152 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
1153 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
1154 DoMerge = true;
Bob Wilson947f04b2010-03-13 01:08:20 +00001155 }
1156 if (DoMerge) {
1157 if (NextMBBI == I) {
1158 Advance = true;
1159 ++I;
1160 }
1161 MBB.erase(NextMBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001162 }
1163 }
1164
Bob Wilson947f04b2010-03-13 01:08:20 +00001165 if (!DoMerge)
1166 return false;
1167
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001168 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson947f04b2010-03-13 01:08:20 +00001169 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
1170 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +00001171 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +00001172 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001173
Bob Wilson947f04b2010-03-13 01:08:20 +00001174 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001175 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +00001176 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001177
Bob Wilson947f04b2010-03-13 01:08:20 +00001178 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +00001179 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +00001180
1181 MBB.erase(MBBI);
1182 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001183}
1184
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001185static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1186 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001187 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001188 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +00001189 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001190 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001191 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001192 case ARM::VLDRS:
1193 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1194 case ARM::VLDRD:
1195 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1196 case ARM::VSTRS:
1197 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1198 case ARM::VSTRD:
1199 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001200 case ARM::t2LDRi8:
1201 case ARM::t2LDRi12:
1202 return ARM::t2LDR_PRE;
1203 case ARM::t2STRi8:
1204 case ARM::t2STRi12:
1205 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001206 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001207 }
Evan Cheng10043e22007-01-19 07:51:42 +00001208}
1209
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001210static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1211 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001212 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001213 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001214 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001215 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001216 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001217 case ARM::VLDRS:
1218 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1219 case ARM::VLDRD:
1220 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1221 case ARM::VSTRS:
1222 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1223 case ARM::VSTRD:
1224 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001225 case ARM::t2LDRi8:
1226 case ARM::t2LDRi12:
1227 return ARM::t2LDR_POST;
1228 case ARM::t2STRi8:
1229 case ARM::t2STRi12:
1230 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001231 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001232 }
Evan Cheng10043e22007-01-19 07:51:42 +00001233}
1234
Evan Cheng4605e8a2009-07-09 23:11:34 +00001235/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Cheng10043e22007-01-19 07:51:42 +00001236/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001237bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
1238 MachineBasicBlock::iterator MBBI,
1239 const TargetInstrInfo *TII,
1240 bool &Advance,
1241 MachineBasicBlock::iterator &I) {
James Molloy556763d2014-05-16 14:14:30 +00001242 // Thumb1 doesn't have updating LDR/STR.
1243 // FIXME: Use LDM/STM with single register instead.
1244 if (isThumb1) return false;
1245
Evan Cheng10043e22007-01-19 07:51:42 +00001246 MachineInstr *MI = MBBI;
1247 unsigned Base = MI->getOperand(1).getReg();
Evan Cheng41bc2fd2007-03-06 21:59:20 +00001248 bool BaseKill = MI->getOperand(1).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001249 unsigned Bytes = getLSMultipleTransferSize(MI);
1250 int Opcode = MI->getOpcode();
Dale Johannesen7647da62009-02-13 02:25:56 +00001251 DebugLoc dl = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +00001252 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1253 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001254 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1255 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001256 if (MI->getOperand(2).getImm() != 0)
1257 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +00001258 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001259 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001260
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001261 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Cheng10043e22007-01-19 07:51:42 +00001262 // Can't do the merge if the destination register is the same as the would-be
1263 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +00001264 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +00001265 return false;
1266
Evan Cheng94f04c62007-07-05 07:18:20 +00001267 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001268 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +00001269 bool DoMerge = false;
1270 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1271 unsigned NewOpc = 0;
Evan Cheng71756e72009-08-04 01:43:45 +00001272 // AM2 - 12 bits, thumb2 - 8 bits.
1273 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsonaf10d272010-03-12 22:50:09 +00001274
1275 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001276 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1277 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001278 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001279 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
1280 --PrevMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +00001281 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001282 DoMerge = true;
1283 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +00001284 } else if (!isAM5 &&
1285 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001286 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001287 }
Bob Wilsonaf10d272010-03-12 22:50:09 +00001288 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001289 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Cheng10043e22007-01-19 07:51:42 +00001290 MBB.erase(PrevMBBI);
Bob Wilsonaf10d272010-03-12 22:50:09 +00001291 }
Evan Cheng10043e22007-01-19 07:51:42 +00001292 }
1293
Bob Wilsonaf10d272010-03-12 22:50:09 +00001294 // Try merging with the next instruction.
Jim Grosbach8fe3cc82010-06-08 22:53:32 +00001295 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001296 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001297 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001298 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1299 ++NextMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +00001300 if (!isAM5 &&
1301 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001302 DoMerge = true;
1303 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +00001304 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001305 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001306 }
Evan Chengd0e360e2007-09-19 21:48:07 +00001307 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001308 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chengd0e360e2007-09-19 21:48:07 +00001309 if (NextMBBI == I) {
1310 Advance = true;
1311 ++I;
1312 }
Evan Cheng10043e22007-01-19 07:51:42 +00001313 MBB.erase(NextMBBI);
Evan Chengd0e360e2007-09-19 21:48:07 +00001314 }
Evan Cheng10043e22007-01-19 07:51:42 +00001315 }
1316
1317 if (!DoMerge)
1318 return false;
1319
Bob Wilson53149402010-03-13 00:43:32 +00001320 if (isAM5) {
James Molloybb73c232014-05-16 14:08:46 +00001321 // VLDM[SD]_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001322 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1323 // updating load/store-multiple instructions can be used with only one
1324 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001325 MachineOperand &MO = MI->getOperand(0);
1326 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001327 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001328 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001329 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001330 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1331 getKillRegState(MO.isKill())));
1332 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001333 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001334 // LDR_PRE, LDR_POST
1335 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Anderson243274c2011-08-29 21:14:19 +00001336 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson63143432011-08-29 17:59:41 +00001337 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1338 .addReg(Base, RegState::Define)
1339 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1340 } else {
Owen Anderson243274c2011-08-29 21:14:19 +00001341 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson63143432011-08-29 17:59:41 +00001342 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1343 .addReg(Base, RegState::Define)
1344 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
1345 }
Jim Grosbach23254742011-08-12 22:20:41 +00001346 } else {
1347 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001348 // t2LDR_PRE, t2LDR_POST
1349 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1350 .addReg(Base, RegState::Define)
1351 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001352 }
Evan Cheng71756e72009-08-04 01:43:45 +00001353 } else {
1354 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001355 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1356 // the vestigal zero-reg offset register. When that's fixed, this clause
1357 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001358 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
1359 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001360 // STR_PRE, STR_POST
1361 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1362 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1363 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001364 } else {
1365 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001366 // t2STR_PRE, t2STR_POST
1367 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1368 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1369 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001370 }
Evan Cheng10043e22007-01-19 07:51:42 +00001371 }
1372 MBB.erase(MBBI);
1373
1374 return true;
1375}
1376
Eric Christopher8f2cd022011-05-25 21:19:19 +00001377/// isMemoryOp - Returns true if instruction is a memory operation that this
1378/// pass is capable of operating on.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001379static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001380 // When no memory operands are present, conservatively assume unaligned,
1381 // volatile, unfoldable.
1382 if (!MI->hasOneMemOperand())
1383 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001384
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001385 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001386
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001387 // Don't touch volatile memory accesses - we may be changing their order.
1388 if (MMO->isVolatile())
1389 return false;
1390
1391 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1392 // not.
1393 if (MMO->getAlignment() < 4)
1394 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001395
Jakob Stoklund Olesen0b94eb12010-02-24 18:57:08 +00001396 // str <undef> could probably be eliminated entirely, but for now we just want
1397 // to avoid making a mess of it.
1398 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1399 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1400 MI->getOperand(0).isUndef())
1401 return false;
1402
Bob Wilsoncf6e29a2010-03-04 21:04:38 +00001403 // Likewise don't mess with references to undefined addresses.
1404 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1405 MI->getOperand(1).isUndef())
1406 return false;
1407
Evan Chengd28de672007-03-06 18:02:41 +00001408 int Opcode = MI->getOpcode();
1409 switch (Opcode) {
1410 default: break;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001411 case ARM::VLDRS:
1412 case ARM::VSTRS:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001413 return MI->getOperand(1).isReg();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001414 case ARM::VLDRD:
1415 case ARM::VSTRD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001416 return MI->getOperand(1).isReg();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001417 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001418 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +00001419 case ARM::tLDRi:
1420 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +00001421 case ARM::tLDRspi:
1422 case ARM::tSTRspi:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001423 case ARM::t2LDRi8:
1424 case ARM::t2LDRi12:
1425 case ARM::t2STRi8:
1426 case ARM::t2STRi12:
Evan Chenga6b9cab2009-09-27 09:46:04 +00001427 return MI->getOperand(1).isReg();
Evan Chengd28de672007-03-06 18:02:41 +00001428 }
1429 return false;
1430}
1431
Evan Cheng977195e2007-03-08 02:55:08 +00001432/// AdvanceRS - Advance register scavenger to just before the earliest memory
1433/// op that is being merged.
1434void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1435 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1436 unsigned Position = MemOps[0].Position;
1437 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1438 if (MemOps[i].Position < Position) {
1439 Position = MemOps[i].Position;
1440 Loc = MemOps[i].MBBI;
1441 }
1442 }
1443
1444 if (Loc != MBB.begin())
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001445 RS->forward(std::prev(Loc));
Evan Cheng977195e2007-03-08 02:55:08 +00001446}
1447
Evan Cheng1283c6a2009-06-15 08:28:29 +00001448static void InsertLDR_STR(MachineBasicBlock &MBB,
1449 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001450 int Offset, bool isDef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001451 DebugLoc dl, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001452 unsigned Reg, bool RegDeadKill, bool RegUndef,
1453 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001454 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001455 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001456 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001457 if (isDef) {
1458 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1459 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001460 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001461 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001462 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1463 } else {
1464 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1465 TII->get(NewOpc))
1466 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1467 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001468 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1469 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001470}
1471
1472bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1473 MachineBasicBlock::iterator &MBBI) {
1474 MachineInstr *MI = &*MBBI;
1475 unsigned Opcode = MI->getOpcode();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001476 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1477 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Chengc3770ac2011-11-08 21:21:09 +00001478 const MachineOperand &BaseOp = MI->getOperand(2);
1479 unsigned BaseReg = BaseOp.getReg();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001480 unsigned EvenReg = MI->getOperand(0).getReg();
1481 unsigned OddReg = MI->getOperand(1).getReg();
1482 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1483 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Chengc3770ac2011-11-08 21:21:09 +00001484 // ARM errata 602117: LDRD with base in list may result in incorrect base
1485 // register when interrupted or faulted.
Evan Cheng94307f62011-11-09 01:57:03 +00001486 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Chengc3770ac2011-11-08 21:21:09 +00001487 if (!Errata602117 &&
1488 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng1283c6a2009-06-15 08:28:29 +00001489 return false;
1490
Evan Cheng1fb4de82010-06-21 21:21:14 +00001491 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001492 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1493 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001494 bool EvenDeadKill = isLd ?
1495 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001496 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001497 bool OddDeadKill = isLd ?
1498 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001499 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001500 bool BaseKill = BaseOp.isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001501 bool BaseUndef = BaseOp.isUndef();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001502 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1503 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001504 int OffImm = getMemoryOpOffset(MI);
1505 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001506 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001507
Jim Grosbach338de3e2010-10-27 23:12:14 +00001508 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001509 // Ascending register numbers and no offset. It's safe to change it to a
1510 // ldm or stm.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001511 unsigned NewOpc = (isLd)
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001512 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1513 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Cheng0e796032009-06-18 02:04:01 +00001514 if (isLd) {
1515 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1516 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001517 .addImm(Pred).addReg(PredReg)
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001518 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001519 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Cheng0e796032009-06-18 02:04:01 +00001520 ++NumLDRD2LDM;
1521 } else {
1522 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1523 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001524 .addImm(Pred).addReg(PredReg)
Evan Chenga6b9cab2009-09-27 09:46:04 +00001525 .addReg(EvenReg,
1526 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1527 .addReg(OddReg,
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001528 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Cheng0e796032009-06-18 02:04:01 +00001529 ++NumSTRD2STM;
1530 }
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001531 NewBBI = std::prev(MBBI);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001532 } else {
1533 // Split into two instructions.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001534 unsigned NewOpc = (isLd)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001535 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach338de3e2010-10-27 23:12:14 +00001536 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001537 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1538 // so adjust and use t2LDRi12 here for that.
1539 unsigned NewOpc2 = (isLd)
1540 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1541 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001542 DebugLoc dl = MBBI->getDebugLoc();
1543 // If this is a load and base register is killed, it may have been
1544 // re-defed by the load, make sure the first load does not clobber it.
Evan Cheng0e796032009-06-18 02:04:01 +00001545 if (isLd &&
Evan Cheng1283c6a2009-06-15 08:28:29 +00001546 (BaseKill || OffKill) &&
Jim Grosbach338de3e2010-10-27 23:12:14 +00001547 (TRI->regsOverlap(EvenReg, BaseReg))) {
1548 assert(!TRI->regsOverlap(OddReg, BaseReg));
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001549 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001550 OddReg, OddDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001551 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001552 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001553 NewBBI = std::prev(MBBI);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001554 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1555 EvenReg, EvenDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001556 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001557 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001558 } else {
Evan Cheng66401c92009-11-14 01:50:00 +00001559 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach84511e12010-06-02 21:53:11 +00001560 // If the two source operands are the same, the kill marker is
1561 // probably on the first one. e.g.
Evan Cheng66401c92009-11-14 01:50:00 +00001562 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1563 EvenDeadKill = false;
1564 OddDeadKill = true;
1565 }
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001566 // Never kill the base register in the first instruction.
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001567 if (EvenReg == BaseReg)
1568 EvenDeadKill = false;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001569 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001570 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001571 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001572 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001573 NewBBI = std::prev(MBBI);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001574 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001575 OddReg, OddDeadKill, OddUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001576 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001577 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001578 }
Evan Cheng0e796032009-06-18 02:04:01 +00001579 if (isLd)
1580 ++NumLDRD2LDR;
1581 else
1582 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001583 }
1584
Evan Cheng1283c6a2009-06-15 08:28:29 +00001585 MBB.erase(MI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001586 MBBI = NewBBI;
1587 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001588 }
1589 return false;
1590}
1591
Evan Cheng10043e22007-01-19 07:51:42 +00001592/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1593/// ops of the same base and incrementing offset into LDM / STM ops.
1594bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1595 unsigned NumMerges = 0;
1596 unsigned NumMemOps = 0;
1597 MemOpQueue MemOps;
1598 unsigned CurrBase = 0;
1599 int CurrOpc = -1;
1600 unsigned CurrSize = 0;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001601 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001602 unsigned CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001603 unsigned Position = 0;
Evan Chengc154c112009-06-05 17:56:14 +00001604 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengd28de672007-03-06 18:02:41 +00001605
Evan Cheng2818fdd2007-03-07 02:38:05 +00001606 RS->enterBasicBlock(&MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001607 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1608 while (MBBI != E) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001609 if (FixInvalidRegPairOp(MBB, MBBI))
1610 continue;
1611
Evan Cheng10043e22007-01-19 07:51:42 +00001612 bool Advance = false;
1613 bool TryMerge = false;
1614 bool Clobber = false;
1615
Evan Chengd28de672007-03-06 18:02:41 +00001616 bool isMemOp = isMemoryOp(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001617 if (isMemOp) {
Evan Chengd28de672007-03-06 18:02:41 +00001618 int Opcode = MBBI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001619 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001620 const MachineOperand &MO = MBBI->getOperand(0);
1621 unsigned Reg = MO.getReg();
1622 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001623 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001624 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001625 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001626 int Offset = getMemoryOpOffset(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001627 // Watch out for:
1628 // r4 := ldr [r5]
1629 // r5 := ldr [r5, #4]
1630 // r6 := ldr [r5, #8]
1631 //
1632 // The second ldr has effectively broken the chain even though it
1633 // looks like the later ldr(s) use the same base register. Try to
1634 // merge the ldr's so far, including this one. But don't try to
1635 // combine the following ldr(s).
Evan Cheng4605e8a2009-07-09 23:11:34 +00001636 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Hao Liua2ff6982013-04-18 09:11:08 +00001637
1638 // Watch out for:
1639 // r4 := ldr [r0, #8]
1640 // r4 := ldr [r0, #4]
1641 //
1642 // The optimization may reorder the second ldr in front of the first
1643 // ldr, which violates write after write(WAW) dependence. The same as
1644 // str. Try to merge inst(s) already in MemOps.
1645 bool Overlap = false;
1646 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); I != E; ++I) {
1647 if (TRI->regsOverlap(Reg, I->MBBI->getOperand(0).getReg())) {
1648 Overlap = true;
1649 break;
1650 }
1651 }
1652
Evan Cheng10043e22007-01-19 07:51:42 +00001653 if (CurrBase == 0 && !Clobber) {
1654 // Start of a new chain.
1655 CurrBase = Base;
1656 CurrOpc = Opcode;
1657 CurrSize = Size;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001658 CurrPred = Pred;
Evan Cheng94f04c62007-07-05 07:18:20 +00001659 CurrPredReg = PredReg;
Evan Cheng1fb4de82010-06-21 21:21:14 +00001660 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001661 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001662 Advance = true;
Hao Liua2ff6982013-04-18 09:11:08 +00001663 } else if (!Overlap) {
Evan Cheng10043e22007-01-19 07:51:42 +00001664 if (Clobber) {
1665 TryMerge = true;
1666 Advance = true;
1667 }
1668
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001669 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng94f04c62007-07-05 07:18:20 +00001670 // No need to match PredReg.
Evan Cheng10043e22007-01-19 07:51:42 +00001671 // Continue adding to the queue.
1672 if (Offset > MemOps.back().Offset) {
Renato Golin91de8282013-04-05 16:39:53 +00001673 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1674 Position, MBBI));
1675 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001676 Advance = true;
1677 } else {
Renato Golin91de8282013-04-05 16:39:53 +00001678 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1679 I != E; ++I) {
1680 if (Offset < I->Offset) {
1681 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1682 Position, MBBI));
1683 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001684 Advance = true;
1685 break;
Renato Golin91de8282013-04-05 16:39:53 +00001686 } else if (Offset == I->Offset) {
Evan Cheng10043e22007-01-19 07:51:42 +00001687 // Collision! This can't be merged!
1688 break;
1689 }
1690 }
1691 }
1692 }
1693 }
1694 }
1695
Jim Grosbach5fa01582010-06-09 22:21:24 +00001696 if (MBBI->isDebugValue()) {
1697 ++MBBI;
1698 if (MBBI == E)
1699 // Reach the end of the block, try merging the memory instructions.
1700 TryMerge = true;
1701 } else if (Advance) {
Evan Cheng10043e22007-01-19 07:51:42 +00001702 ++Position;
1703 ++MBBI;
Evan Cheng943f4f42009-10-22 06:47:35 +00001704 if (MBBI == E)
1705 // Reach the end of the block, try merging the memory instructions.
1706 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001707 } else {
Evan Cheng10043e22007-01-19 07:51:42 +00001708 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001709 }
Evan Cheng10043e22007-01-19 07:51:42 +00001710
1711 if (TryMerge) {
1712 if (NumMemOps > 1) {
Evan Cheng2818fdd2007-03-07 02:38:05 +00001713 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng2818fdd2007-03-07 02:38:05 +00001714 // First advance to the instruction just before the start of the chain.
Evan Cheng977195e2007-03-08 02:55:08 +00001715 AdvanceRS(MBB, MemOps);
James Molloy556763d2014-05-16 14:14:30 +00001716
Jakob Stoklund Olesen36d74772009-08-18 21:14:54 +00001717 // Find a scratch register.
James Molloy556763d2014-05-16 14:14:30 +00001718 unsigned Scratch =
1719 RS->FindUnusedReg(isThumb1 ? &ARM::tGPRRegClass : &ARM::GPRRegClass);
1720
Evan Cheng2818fdd2007-03-07 02:38:05 +00001721 // Process the load / store instructions.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001722 RS->forward(std::prev(MBBI));
Evan Cheng2818fdd2007-03-07 02:38:05 +00001723
1724 // Merge ops.
Evan Chengc154c112009-06-05 17:56:14 +00001725 Merges.clear();
1726 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1727 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng2818fdd2007-03-07 02:38:05 +00001728
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001729 // Try folding preceding/trailing base inc/dec into the generated
Evan Cheng10043e22007-01-19 07:51:42 +00001730 // LDM/STM ops.
Evan Chengc154c112009-06-05 17:56:14 +00001731 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001732 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001733 ++NumMerges;
Evan Chengc154c112009-06-05 17:56:14 +00001734 NumMerges += Merges.size();
Evan Cheng10043e22007-01-19 07:51:42 +00001735
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001736 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng2818fdd2007-03-07 02:38:05 +00001737 // that were not merged to form LDM/STM ops.
1738 for (unsigned i = 0; i != NumMemOps; ++i)
1739 if (!MemOps[i].Merged)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001740 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001741 ++NumMerges;
Evan Cheng2818fdd2007-03-07 02:38:05 +00001742
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001743 // RS may be pointing to an instruction that's deleted.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001744 RS->skipTo(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001745 } else if (NumMemOps == 1) {
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001746 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng7f5976e2009-06-04 01:15:28 +00001747 // load/store.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001748 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng7f5976e2009-06-04 01:15:28 +00001749 ++NumMerges;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001750 RS->forward(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001751 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001752 }
Evan Cheng10043e22007-01-19 07:51:42 +00001753
1754 CurrBase = 0;
1755 CurrOpc = -1;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001756 CurrSize = 0;
1757 CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001758 CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001759 if (NumMemOps) {
1760 MemOps.clear();
1761 NumMemOps = 0;
1762 }
1763
1764 // If iterator hasn't been advanced and this is not a memory op, skip it.
1765 // It can't start a new chain anyway.
1766 if (!Advance && !isMemOp && MBBI != E) {
1767 ++Position;
1768 ++MBBI;
1769 }
1770 }
1771 }
1772 return NumMerges > 0;
1773}
1774
Bob Wilson162242b2010-03-20 22:20:40 +00001775/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001776/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilson162242b2010-03-20 22:20:40 +00001777/// directly restore the value of LR into pc.
1778/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001779/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001780/// or
1781/// ldmfd sp!, {..., lr}
1782/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001783/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001784/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001785bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
James Molloy556763d2014-05-16 14:14:30 +00001786 // Thumb1 LDM doesn't allow high registers.
1787 if (isThumb1) return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001788 if (MBB.empty()) return false;
1789
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001790 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001791 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001792 (MBBI->getOpcode() == ARM::BX_RET ||
1793 MBBI->getOpcode() == ARM::tBX_RET ||
1794 MBBI->getOpcode() == ARM::MOVPCLR)) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001795 MachineInstr *PrevMI = std::prev(MBBI);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001796 unsigned Opcode = PrevMI->getOpcode();
1797 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1798 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1799 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001800 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001801 if (MO.getReg() != ARM::LR)
1802 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001803 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1804 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1805 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001806 PrevMI->setDesc(TII->get(NewOpc));
1807 MO.setReg(ARM::PC);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001808 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001809 MBB.erase(MBBI);
1810 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001811 }
1812 }
1813 return false;
1814}
1815
1816bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopher1b21f002015-01-29 00:19:33 +00001817 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
1818 TL = STI->getTargetLowering();
Evan Chengf030f2d2007-03-07 20:30:36 +00001819 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +00001820 TII = STI->getInstrInfo();
1821 TRI = STI->getRegisterInfo();
Evan Cheng2818fdd2007-03-07 02:38:05 +00001822 RS = new RegScavenger();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001823 isThumb2 = AFI->isThumb2Function();
James Molloy92a15072014-05-16 14:11:38 +00001824 isThumb1 = AFI->isThumbFunction() && !isThumb2;
1825
Evan Cheng10043e22007-01-19 07:51:42 +00001826 bool Modified = false;
1827 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1828 ++MFI) {
1829 MachineBasicBlock &MBB = *MFI;
1830 Modified |= LoadStoreMultipleOpti(MBB);
Eric Christopher1b21f002015-01-29 00:19:33 +00001831 if (STI->hasV5TOps())
Bob Wilson914df822011-01-06 19:24:41 +00001832 Modified |= MergeReturnIntoLDM(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001833 }
Evan Chengd28de672007-03-06 18:02:41 +00001834
1835 delete RS;
Evan Cheng10043e22007-01-19 07:51:42 +00001836 return Modified;
1837}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001838
1839
1840/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1841/// load / stores from consecutive locations close to make it more
1842/// likely they will be combined later.
1843
1844namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +00001845 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001846 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00001847 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001848
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001849 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001850 const TargetInstrInfo *TII;
1851 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001852 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001853 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001854 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001855
Craig Topper6bc27bf2014-03-10 02:09:33 +00001856 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001857
Craig Topper6bc27bf2014-03-10 02:09:33 +00001858 const char *getPassName() const override {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001859 return "ARM pre- register allocation load / store optimization pass";
1860 }
1861
1862 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001863 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1864 unsigned &NewOpc, unsigned &EvenReg,
1865 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001866 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001867 unsigned &PredReg, ARMCC::CondCodes &Pred,
1868 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001869 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001870 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001871 unsigned Base, bool isLd,
1872 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1873 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1874 };
1875 char ARMPreAllocLoadStoreOpt::ID = 0;
1876}
1877
1878bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopher8b770652015-01-26 19:03:15 +00001879 TD = Fn.getTarget().getDataLayout();
Eric Christopher7c558cf2014-10-14 08:44:19 +00001880 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
Eric Christopher1b21f002015-01-29 00:19:33 +00001881 TII = STI->getInstrInfo();
1882 TRI = STI->getRegisterInfo();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001883 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001884 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001885
1886 bool Modified = false;
1887 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1888 ++MFI)
1889 Modified |= RescheduleLoadStoreInstrs(MFI);
1890
1891 return Modified;
1892}
1893
Evan Chengb4b20bb2009-06-19 23:17:27 +00001894static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1895 MachineBasicBlock::iterator I,
1896 MachineBasicBlock::iterator E,
Craig Topper71b7b682014-08-21 05:55:13 +00001897 SmallPtrSetImpl<MachineInstr*> &MemOps,
Evan Chengb4b20bb2009-06-19 23:17:27 +00001898 SmallSet<unsigned, 4> &MemRegs,
1899 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001900 // Are there stores / loads / calls between them?
1901 // FIXME: This is overly conservative. We should make use of alias information
1902 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001903 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001904 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001905 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001906 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001907 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001908 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001909 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001910 return false;
1911 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001912 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001913 return false;
1914 // It's not safe to move the first 'str' down.
1915 // str r1, [r0]
1916 // strh r5, [r0]
1917 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00001918 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001919 return false;
1920 }
1921 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1922 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00001923 if (!MO.isReg())
1924 continue;
1925 unsigned Reg = MO.getReg();
1926 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001927 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00001928 if (Reg != Base && !MemRegs.count(Reg))
1929 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001930 }
1931 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00001932
1933 // Estimate register pressure increase due to the transformation.
1934 if (MemRegs.size() <= 4)
1935 // Ok if we are moving small number of instructions.
1936 return true;
1937 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001938}
1939
Andrew Trick28c1d182011-11-11 22:18:09 +00001940
1941/// Copy Op0 and Op1 operands into a new array assigned to MI.
1942static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1943 MachineInstr *Op1) {
1944 assert(MI->memoperands_empty() && "expected a new machineinstr");
1945 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1946 + (Op1->memoperands_end() - Op1->memoperands_begin());
1947
1948 MachineFunction *MF = MI->getParent()->getParent();
1949 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1950 MachineSDNode::mmo_iterator MemEnd =
1951 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1952 MemEnd =
1953 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1954 MI->setMemRefs(MemBegin, MemEnd);
1955}
1956
Evan Chengeba57e42009-06-15 20:54:56 +00001957bool
1958ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1959 DebugLoc &dl,
1960 unsigned &NewOpc, unsigned &EvenReg,
1961 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001962 int &Offset, unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001963 ARMCC::CondCodes &Pred,
1964 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00001965 // Make sure we're allowed to generate LDRD/STRD.
1966 if (!STI->hasV5TEOps())
1967 return false;
1968
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001969 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00001970 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00001971 unsigned Opcode = Op0->getOpcode();
James Molloybb73c232014-05-16 14:08:46 +00001972 if (Opcode == ARM::LDRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001973 NewOpc = ARM::LDRD;
James Molloybb73c232014-05-16 14:08:46 +00001974 } else if (Opcode == ARM::STRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001975 NewOpc = ARM::STRD;
James Molloybb73c232014-05-16 14:08:46 +00001976 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
Evan Chengfd6aad72009-09-25 21:44:53 +00001977 NewOpc = ARM::t2LDRDi8;
1978 Scale = 4;
1979 isT2 = true;
1980 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1981 NewOpc = ARM::t2STRDi8;
1982 Scale = 4;
1983 isT2 = true;
James Molloybb73c232014-05-16 14:08:46 +00001984 } else {
Evan Chengfd6aad72009-09-25 21:44:53 +00001985 return false;
James Molloybb73c232014-05-16 14:08:46 +00001986 }
Evan Chengfd6aad72009-09-25 21:44:53 +00001987
Jim Grosbach9302bfd2010-10-26 19:34:41 +00001988 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00001989 // At the moment, we ignore the memoryoperand's value.
1990 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00001991 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00001992 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00001993 return false;
1994
Dan Gohman48b185d2009-09-25 20:36:54 +00001995 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00001996 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001997 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00001998 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00001999 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00002000 if (Align < ReqAlign)
2001 return false;
2002
2003 // Then make sure the immediate offset fits.
2004 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002005 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00002006 int Limit = (1 << 8) * Scale;
2007 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
2008 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002009 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002010 } else {
2011 ARM_AM::AddrOpc AddSub = ARM_AM::add;
2012 if (OffImm < 0) {
2013 AddSub = ARM_AM::sub;
2014 OffImm = - OffImm;
2015 }
2016 int Limit = (1 << 8) * Scale;
2017 if (OffImm >= Limit || (OffImm & (Scale-1)))
2018 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002019 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002020 }
Evan Chengeba57e42009-06-15 20:54:56 +00002021 EvenReg = Op0->getOperand(0).getReg();
Evan Chengad0dba52009-06-15 21:18:20 +00002022 OddReg = Op1->getOperand(0).getReg();
Evan Chengeba57e42009-06-15 20:54:56 +00002023 if (EvenReg == OddReg)
2024 return false;
2025 BaseReg = Op0->getOperand(1).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00002026 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002027 dl = Op0->getDebugLoc();
2028 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002029}
2030
Evan Cheng185c9ef2009-06-13 09:12:55 +00002031bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00002032 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00002033 unsigned Base, bool isLd,
2034 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
2035 bool RetVal = false;
2036
2037 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00002038 std::sort(Ops.begin(), Ops.end(),
2039 [](const MachineInstr *LHS, const MachineInstr *RHS) {
2040 int LOffset = getMemoryOpOffset(LHS);
2041 int ROffset = getMemoryOpOffset(RHS);
2042 assert(LHS == RHS || LOffset != ROffset);
2043 return LOffset > ROffset;
2044 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00002045
2046 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00002047 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00002048 // 1. Any def of base.
2049 // 2. Any gaps.
2050 while (Ops.size() > 1) {
2051 unsigned FirstLoc = ~0U;
2052 unsigned LastLoc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00002053 MachineInstr *FirstOp = nullptr;
2054 MachineInstr *LastOp = nullptr;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002055 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00002056 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002057 unsigned LastBytes = 0;
2058 unsigned NumMove = 0;
2059 for (int i = Ops.size() - 1; i >= 0; --i) {
2060 MachineInstr *Op = Ops[i];
2061 unsigned Loc = MI2LocMap[Op];
2062 if (Loc <= FirstLoc) {
2063 FirstLoc = Loc;
2064 FirstOp = Op;
2065 }
2066 if (Loc >= LastLoc) {
2067 LastLoc = Loc;
2068 LastOp = Op;
2069 }
2070
Andrew Trick642f0f62012-01-11 03:56:08 +00002071 unsigned LSMOpcode
2072 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
2073 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00002074 break;
2075
Evan Cheng185c9ef2009-06-13 09:12:55 +00002076 int Offset = getMemoryOpOffset(Op);
2077 unsigned Bytes = getLSMultipleTransferSize(Op);
2078 if (LastBytes) {
2079 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2080 break;
2081 }
2082 LastOffset = Offset;
2083 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00002084 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00002085 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002086 break;
2087 }
2088
2089 if (NumMove <= 1)
2090 Ops.pop_back();
2091 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002092 SmallPtrSet<MachineInstr*, 4> MemOps;
2093 SmallSet<unsigned, 4> MemRegs;
2094 for (int i = NumMove-1; i >= 0; --i) {
2095 MemOps.insert(Ops[i]);
2096 MemRegs.insert(Ops[i]->getOperand(0).getReg());
2097 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002098
2099 // Be conservative, if the instructions are too far apart, don't
2100 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00002101 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002102 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00002103 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2104 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002105 if (!DoMove) {
2106 for (unsigned i = 0; i != NumMove; ++i)
2107 Ops.pop_back();
2108 } else {
2109 // This is the new location for the loads / stores.
2110 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00002111 while (InsertPos != MBB->end()
2112 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002113 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002114
2115 // If we are moving a pair of loads / stores, see if it makes sense
2116 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00002117 MachineInstr *Op0 = Ops.back();
2118 MachineInstr *Op1 = Ops[Ops.size()-2];
2119 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00002120 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002121 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00002122 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00002123 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002124 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002125 DebugLoc dl;
2126 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach338de3e2010-10-27 23:12:14 +00002127 EvenReg, OddReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002128 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00002129 Ops.pop_back();
2130 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002131
Evan Cheng6cc775f2011-06-28 19:10:37 +00002132 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002133 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00002134 MRI->constrainRegClass(EvenReg, TRC);
2135 MRI->constrainRegClass(OddReg, TRC);
2136
Evan Chengeba57e42009-06-15 20:54:56 +00002137 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00002138 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002139 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00002140 .addReg(EvenReg, RegState::Define)
2141 .addReg(OddReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00002142 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002143 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002144 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00002145 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002146 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002147 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002148 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002149 concatenateMemOperands(MIB, Op0, Op1);
2150 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002151 ++NumLDRDFormed;
2152 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002153 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00002154 .addReg(EvenReg)
2155 .addReg(OddReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00002156 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002157 // FIXME: We're converting from LDRi12 to an insn that still
2158 // uses addrmode2, so we need an explicit offset reg. It should
2159 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002160 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00002161 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002162 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002163 concatenateMemOperands(MIB, Op0, Op1);
2164 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002165 ++NumSTRDFormed;
2166 }
2167 MBB->erase(Op0);
2168 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00002169
2170 // Add register allocation hints to form register pairs.
2171 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
2172 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002173 } else {
2174 for (unsigned i = 0; i != NumMove; ++i) {
2175 MachineInstr *Op = Ops.back();
2176 Ops.pop_back();
2177 MBB->splice(InsertPos, MBB, Op);
2178 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002179 }
2180
2181 NumLdStMoved += NumMove;
2182 RetVal = true;
2183 }
2184 }
2185 }
2186
2187 return RetVal;
2188}
2189
2190bool
2191ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2192 bool RetVal = false;
2193
2194 DenseMap<MachineInstr*, unsigned> MI2LocMap;
2195 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
2196 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
2197 SmallVector<unsigned, 4> LdBases;
2198 SmallVector<unsigned, 4> StBases;
2199
2200 unsigned Loc = 0;
2201 MachineBasicBlock::iterator MBBI = MBB->begin();
2202 MachineBasicBlock::iterator E = MBB->end();
2203 while (MBBI != E) {
2204 for (; MBBI != E; ++MBBI) {
2205 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002206 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002207 // Stop at barriers.
2208 ++MBBI;
2209 break;
2210 }
2211
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00002212 if (!MI->isDebugValue())
2213 MI2LocMap[MI] = ++Loc;
2214
Evan Cheng185c9ef2009-06-13 09:12:55 +00002215 if (!isMemoryOp(MI))
2216 continue;
2217 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00002218 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00002219 continue;
2220
Evan Chengfd6aad72009-09-25 21:44:53 +00002221 int Opc = MI->getOpcode();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002222 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002223 unsigned Base = MI->getOperand(1).getReg();
2224 int Offset = getMemoryOpOffset(MI);
2225
2226 bool StopHere = false;
2227 if (isLd) {
2228 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2229 Base2LdsMap.find(Base);
2230 if (BI != Base2LdsMap.end()) {
2231 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2232 if (Offset == getMemoryOpOffset(BI->second[i])) {
2233 StopHere = true;
2234 break;
2235 }
2236 }
2237 if (!StopHere)
2238 BI->second.push_back(MI);
2239 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002240 Base2LdsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002241 LdBases.push_back(Base);
2242 }
2243 } else {
2244 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2245 Base2StsMap.find(Base);
2246 if (BI != Base2StsMap.end()) {
2247 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2248 if (Offset == getMemoryOpOffset(BI->second[i])) {
2249 StopHere = true;
2250 break;
2251 }
2252 }
2253 if (!StopHere)
2254 BI->second.push_back(MI);
2255 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002256 Base2StsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002257 StBases.push_back(Base);
2258 }
2259 }
2260
2261 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002262 // Found a duplicate (a base+offset combination that's seen earlier).
2263 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002264 --Loc;
2265 break;
2266 }
2267 }
2268
2269 // Re-schedule loads.
2270 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2271 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002272 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002273 if (Lds.size() > 1)
2274 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2275 }
2276
2277 // Re-schedule stores.
2278 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2279 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002280 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002281 if (Sts.size() > 1)
2282 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2283 }
2284
2285 if (MBBI != E) {
2286 Base2LdsMap.clear();
2287 Base2StsMap.clear();
2288 LdBases.clear();
2289 StBases.clear();
2290 }
2291 }
2292
2293 return RetVal;
2294}
2295
2296
2297/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
2298/// optimization pass.
2299FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2300 if (PreAlloc)
2301 return new ARMPreAllocLoadStoreOpt();
2302 return new ARMLoadStoreOpt();
2303}