blob: 3d060eed177d5fdbfe91fd08abd0171a6d6637d8 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000016#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000017#include "ARMBaseRegisterInfo.h"
James Molloy556763d2014-05-16 14:14:30 +000018#include "ARMISelLowering.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
James Molloy556763d2014-05-16 14:14:30 +000022#include "Thumb1RegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/STLExtras.h"
25#include "llvm/ADT/SmallPtrSet.h"
26#include "llvm/ADT/SmallSet.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFunctionPass.h"
31#include "llvm/CodeGen/MachineInstr.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengd28de672007-03-06 18:02:41 +000034#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chenga20cde32011-07-20 23:34:39 +000035#include "llvm/CodeGen/SelectionDAGNodes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/DataLayout.h"
37#include "llvm/IR/DerivedTypes.h"
38#include "llvm/IR/Function.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Support/Debug.h"
40#include "llvm/Support/ErrorHandling.h"
Evan Cheng10043e22007-01-19 07:51:42 +000041#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000043#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000044using namespace llvm;
45
Chandler Carruth84e68b22014-04-22 02:41:26 +000046#define DEBUG_TYPE "arm-ldst-opt"
47
Evan Cheng10043e22007-01-19 07:51:42 +000048STATISTIC(NumLDMGened , "Number of ldm instructions generated");
49STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000050STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
51STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000052STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000053STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
54STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
55STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
56STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
57STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
58STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000059
60/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
61/// load / store instructions to form ldm / stm instructions.
Evan Cheng10043e22007-01-19 07:51:42 +000062
63namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000064 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000065 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000066 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000067
Evan Cheng10043e22007-01-19 07:51:42 +000068 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000069 const TargetRegisterInfo *TRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000070 const ARMSubtarget *STI;
James Molloy556763d2014-05-16 14:14:30 +000071 const TargetLowering *TL;
Evan Chengf030f2d2007-03-07 20:30:36 +000072 ARMFunctionInfo *AFI;
Evan Chengd28de672007-03-06 18:02:41 +000073 RegScavenger *RS;
James Molloy92a15072014-05-16 14:11:38 +000074 bool isThumb1, isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000075
Craig Topper6bc27bf2014-03-10 02:09:33 +000076 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +000077
Craig Topper6bc27bf2014-03-10 02:09:33 +000078 const char *getPassName() const override {
Evan Cheng10043e22007-01-19 07:51:42 +000079 return "ARM load / store optimization pass";
80 }
81
82 private:
83 struct MemOpQueueEntry {
84 int Offset;
Evan Cheng1fb4de82010-06-21 21:21:14 +000085 unsigned Reg;
86 bool isKill;
Evan Cheng10043e22007-01-19 07:51:42 +000087 unsigned Position;
88 MachineBasicBlock::iterator MBBI;
89 bool Merged;
Owen Andersond6c5a742011-03-29 16:45:53 +000090 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Cheng1fb4de82010-06-21 21:21:14 +000091 MachineBasicBlock::iterator i)
92 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Cheng10043e22007-01-19 07:51:42 +000093 };
94 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
95 typedef MemOpQueue::iterator MemOpQueueIter;
96
Tim Northover569f69d2013-10-10 09:28:20 +000097 void findUsesOfImpDef(SmallVectorImpl<MachineOperand *> &UsesOfImpDefs,
98 const MemOpQueue &MemOps, unsigned DefReg,
99 unsigned RangeBegin, unsigned RangeEnd);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000100 void UpdateBaseRegUses(MachineBasicBlock &MBB,
101 MachineBasicBlock::iterator MBBI,
102 DebugLoc dl, unsigned Base, unsigned WordOffset,
103 ARMCC::CondCodes Pred, unsigned PredReg);
Evan Cheng31587902009-06-05 19:08:58 +0000104 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000105 int Offset, unsigned Base, bool BaseKill, int Opcode,
106 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000107 DebugLoc dl,
108 ArrayRef<std::pair<unsigned, bool> > Regs,
109 ArrayRef<unsigned> ImpDefs);
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000110 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000111 MemOpQueue &MemOps,
112 unsigned memOpsBegin,
113 unsigned memOpsEnd,
114 unsigned insertAfter,
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000115 int Offset,
116 unsigned Base,
117 bool BaseKill,
118 int Opcode,
119 ARMCC::CondCodes Pred,
120 unsigned PredReg,
121 unsigned Scratch,
122 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000123 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000124 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
125 int Opcode, unsigned Size,
126 ARMCC::CondCodes Pred, unsigned PredReg,
127 unsigned Scratch, MemOpQueue &MemOps,
Craig Topperb94011f2013-07-14 04:42:23 +0000128 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Cheng977195e2007-03-08 02:55:08 +0000129 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000130 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
131 MachineBasicBlock::iterator &MBBI);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000132 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
133 MachineBasicBlock::iterator MBBI,
134 const TargetInstrInfo *TII,
135 bool &Advance,
136 MachineBasicBlock::iterator &I);
137 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
138 MachineBasicBlock::iterator MBBI,
139 bool &Advance,
140 MachineBasicBlock::iterator &I);
Evan Cheng10043e22007-01-19 07:51:42 +0000141 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
142 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
143 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000144 char ARMLoadStoreOpt::ID = 0;
Evan Cheng10043e22007-01-19 07:51:42 +0000145}
146
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000147static bool definesCPSR(const MachineInstr *MI) {
148 for (const auto &MO : MI->operands()) {
149 if (!MO.isReg())
150 continue;
151 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
152 // If the instruction has live CPSR def, then it's not safe to fold it
153 // into load / store.
154 return true;
155 }
156
157 return false;
158}
159
160static int getMemoryOpOffset(const MachineInstr *MI) {
161 int Opcode = MI->getOpcode();
162 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
163 unsigned NumOperands = MI->getDesc().getNumOperands();
164 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
165
166 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
167 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
168 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
169 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
170 return OffField;
171
172 // Thumb1 immediate offsets are scaled by 4
173 if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi)
174 return OffField * 4;
175
176 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
177 : ARM_AM::getAM5Offset(OffField) * 4;
178 ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField)
179 : ARM_AM::getAM5Op(OffField);
180
181 if (Op == ARM_AM::sub)
182 return -Offset;
183
184 return Offset;
185}
186
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000187static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000188 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000189 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000190 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000191 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000192 switch (Mode) {
193 default: llvm_unreachable("Unhandled submode!");
194 case ARM_AM::ia: return ARM::LDMIA;
195 case ARM_AM::da: return ARM::LDMDA;
196 case ARM_AM::db: return ARM::LDMDB;
197 case ARM_AM::ib: return ARM::LDMIB;
198 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000199 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000200 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000201 switch (Mode) {
202 default: llvm_unreachable("Unhandled submode!");
203 case ARM_AM::ia: return ARM::STMIA;
204 case ARM_AM::da: return ARM::STMDA;
205 case ARM_AM::db: return ARM::STMDB;
206 case ARM_AM::ib: return ARM::STMIB;
207 }
James Molloy556763d2014-05-16 14:14:30 +0000208 case ARM::tLDRi:
209 // tLDMIA is writeback-only - unless the base register is in the input
210 // reglist.
211 ++NumLDMGened;
212 switch (Mode) {
213 default: llvm_unreachable("Unhandled submode!");
214 case ARM_AM::ia: return ARM::tLDMIA;
215 }
216 case ARM::tSTRi:
217 // There is no non-writeback tSTMIA either.
218 ++NumSTMGened;
219 switch (Mode) {
220 default: llvm_unreachable("Unhandled submode!");
221 case ARM_AM::ia: return ARM::tSTMIA_UPD;
222 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000223 case ARM::t2LDRi8:
224 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000225 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000226 switch (Mode) {
227 default: llvm_unreachable("Unhandled submode!");
228 case ARM_AM::ia: return ARM::t2LDMIA;
229 case ARM_AM::db: return ARM::t2LDMDB;
230 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000231 case ARM::t2STRi8:
232 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000233 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000234 switch (Mode) {
235 default: llvm_unreachable("Unhandled submode!");
236 case ARM_AM::ia: return ARM::t2STMIA;
237 case ARM_AM::db: return ARM::t2STMDB;
238 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000239 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000240 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000241 switch (Mode) {
242 default: llvm_unreachable("Unhandled submode!");
243 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000244 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000245 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000246 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000247 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000248 switch (Mode) {
249 default: llvm_unreachable("Unhandled submode!");
250 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000251 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000252 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000253 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000254 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000255 switch (Mode) {
256 default: llvm_unreachable("Unhandled submode!");
257 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000258 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000259 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000260 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000261 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000262 switch (Mode) {
263 default: llvm_unreachable("Unhandled submode!");
264 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000265 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000266 }
Evan Cheng10043e22007-01-19 07:51:42 +0000267 }
Evan Cheng10043e22007-01-19 07:51:42 +0000268}
269
Bill Wendlingb100f912010-11-17 05:31:09 +0000270namespace llvm {
271 namespace ARM_AM {
272
273AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000274 switch (Opcode) {
275 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000276 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000277 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000278 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000279 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000280 case ARM::STMIA_UPD:
James Molloy556763d2014-05-16 14:14:30 +0000281 case ARM::tLDMIA:
282 case ARM::tLDMIA_UPD:
283 case ARM::tSTMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000284 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000285 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000286 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000287 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000288 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000289 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000290 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000291 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000292 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000293 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000294 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000295 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000296 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000297 return ARM_AM::ia;
298
299 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000300 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000301 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000302 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000303 return ARM_AM::da;
304
305 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000306 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000307 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000308 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000309 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000310 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000311 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000312 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000313 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000314 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000315 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000316 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000317 return ARM_AM::db;
318
319 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000320 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000321 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000322 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000323 return ARM_AM::ib;
324 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000325}
326
Bill Wendlingb100f912010-11-17 05:31:09 +0000327 } // end namespace ARM_AM
328} // end namespace llvm
329
James Molloy556763d2014-05-16 14:14:30 +0000330static bool isT1i32Load(unsigned Opc) {
331 return Opc == ARM::tLDRi;
332}
333
Evan Cheng71756e72009-08-04 01:43:45 +0000334static bool isT2i32Load(unsigned Opc) {
335 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
336}
337
Evan Cheng4605e8a2009-07-09 23:11:34 +0000338static bool isi32Load(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000339 return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
340}
341
342static bool isT1i32Store(unsigned Opc) {
343 return Opc == ARM::tSTRi;
Evan Cheng71756e72009-08-04 01:43:45 +0000344}
345
346static bool isT2i32Store(unsigned Opc) {
347 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000348}
349
350static bool isi32Store(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000351 return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
352}
353
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000354static unsigned getImmScale(unsigned Opc) {
355 switch (Opc) {
356 default: llvm_unreachable("Unhandled opcode!");
357 case ARM::tLDRi:
358 case ARM::tSTRi:
359 return 1;
360 case ARM::tLDRHi:
361 case ARM::tSTRHi:
362 return 2;
363 case ARM::tLDRBi:
364 case ARM::tSTRBi:
365 return 4;
366 }
367}
368
369/// Update future uses of the base register with the offset introduced
370/// due to writeback. This function only works on Thumb1.
371void
372ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
373 MachineBasicBlock::iterator MBBI,
374 DebugLoc dl, unsigned Base,
375 unsigned WordOffset,
376 ARMCC::CondCodes Pred, unsigned PredReg) {
377 assert(isThumb1 && "Can only update base register uses for Thumb1!");
378 // Start updating any instructions with immediate offsets. Insert a SUB before
379 // the first non-updateable instruction (if any).
380 for (; MBBI != MBB.end(); ++MBBI) {
381 bool InsertSub = false;
382 unsigned Opc = MBBI->getOpcode();
383
384 if (MBBI->readsRegister(Base)) {
385 int Offset;
386 bool IsLoad =
387 Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi;
388 bool IsStore =
389 Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi;
390
391 if (IsLoad || IsStore) {
392 // Loads and stores with immediate offsets can be updated, but only if
393 // the new offset isn't negative.
394 // The MachineOperand containing the offset immediate is the last one
395 // before predicates.
396 MachineOperand &MO =
397 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
398 // The offsets are scaled by 1, 2 or 4 depending on the Opcode.
399 Offset = MO.getImm() - WordOffset * getImmScale(Opc);
400
401 // If storing the base register, it needs to be reset first.
402 unsigned InstrSrcReg = MBBI->getOperand(0).getReg();
403
404 if (Offset >= 0 && !(IsStore && InstrSrcReg == Base))
405 MO.setImm(Offset);
406 else
407 InsertSub = true;
408
409 } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) &&
410 !definesCPSR(MBBI)) {
411 // SUBS/ADDS using this register, with a dead def of the CPSR.
412 // Merge it with the update; if the merged offset is too large,
413 // insert a new sub instead.
414 MachineOperand &MO =
415 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
416 Offset = (Opc == ARM::tSUBi8) ?
417 MO.getImm() + WordOffset * 4 :
418 MO.getImm() - WordOffset * 4 ;
419 if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) {
420 // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if
421 // Offset == 0.
422 MO.setImm(Offset);
423 // The base register has now been reset, so exit early.
424 return;
425 } else {
426 InsertSub = true;
427 }
428
429 } else {
430 // Can't update the instruction.
431 InsertSub = true;
432 }
433
434 } else if (definesCPSR(MBBI) || MBBI->isCall() || MBBI->isBranch()) {
435 // Since SUBS sets the condition flags, we can't place the base reset
436 // after an instruction that has a live CPSR def.
437 // The base register might also contain an argument for a function call.
438 InsertSub = true;
439 }
440
441 if (InsertSub) {
442 // An instruction above couldn't be updated, so insert a sub.
443 AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base), true)
444 .addReg(Base, getKillRegState(false)).addImm(WordOffset * 4)
445 .addImm(Pred).addReg(PredReg);
446 return;
447 }
448
449 if (MBBI->killsRegister(Base))
450 // Register got killed. Stop updating.
451 return;
452 }
453
454 // End of block was reached.
455 if (MBB.succ_size() > 0) {
456 // FIXME: Because of a bug, live registers are sometimes missing from
457 // the successor blocks' live-in sets. This means we can't trust that
458 // information and *always* have to reset at the end of a block.
459 // See PR21029.
460 if (MBBI != MBB.end()) --MBBI;
461 AddDefaultT1CC(
462 BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base), true)
463 .addReg(Base, getKillRegState(false)).addImm(WordOffset * 4)
464 .addImm(Pred).addReg(PredReg);
465 }
466}
467
Evan Cheng31587902009-06-05 19:08:58 +0000468/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Cheng10043e22007-01-19 07:51:42 +0000469/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000470/// It returns true if the transformation is done.
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000471bool
Evan Cheng31587902009-06-05 19:08:58 +0000472ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000473 MachineBasicBlock::iterator MBBI,
474 int Offset, unsigned Base, bool BaseKill,
475 int Opcode, ARMCC::CondCodes Pred,
476 unsigned PredReg, unsigned Scratch, DebugLoc dl,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000477 ArrayRef<std::pair<unsigned, bool> > Regs,
478 ArrayRef<unsigned> ImpDefs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000479 // Only a single register to load / store. Don't bother.
480 unsigned NumRegs = Regs.size();
481 if (NumRegs <= 1)
482 return false;
483
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000484 // For Thumb1 targets, it might be necessary to clobber the CPSR to merge.
485 // Compute liveness information for that register to make the decision.
486 bool SafeToClobberCPSR = !isThumb1 ||
487 (MBB.computeRegisterLiveness(TRI, ARM::CPSR, std::prev(MBBI), 15) ==
488 MachineBasicBlock::LQR_Dead);
489
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000490 bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
491
492 // Exception: If the base register is in the input reglist, Thumb1 LDM is
493 // non-writeback.
494 // It's also not possible to merge an STR of the base register in Thumb1.
495 if (isThumb1)
496 for (unsigned I = 0; I < NumRegs; ++I)
497 if (Base == Regs[I].first) {
498 if (Opcode == ARM::tLDRi) {
499 Writeback = false;
500 break;
501 } else if (Opcode == ARM::tSTRi) {
502 return false;
503 }
504 }
505
Evan Cheng10043e22007-01-19 07:51:42 +0000506 ARM_AM::AMSubMode Mode = ARM_AM::ia;
James Molloy556763d2014-05-16 14:14:30 +0000507 // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000508 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000509 bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
510
James Molloybb73c232014-05-16 14:08:46 +0000511 if (Offset == 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000512 Mode = ARM_AM::ib;
James Molloybb73c232014-05-16 14:08:46 +0000513 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000514 Mode = ARM_AM::da;
James Molloy556763d2014-05-16 14:14:30 +0000515 } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
Bob Wilsonca5af122010-08-27 23:57:52 +0000516 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000517 Mode = ARM_AM::db;
James Molloybb73c232014-05-16 14:08:46 +0000518 } else if (Offset != 0) {
519 // Check if this is a supported opcode before inserting instructions to
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000520 // calculate a new base register.
521 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
522
Evan Cheng10043e22007-01-19 07:51:42 +0000523 // If starting offset isn't zero, insert a MI to materialize a new base.
524 // But only do so if it is cost effective, i.e. merging more than two
525 // loads / stores.
526 if (NumRegs <= 2)
527 return false;
528
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000529 // On Thumb1, it's not worth materializing a new base register without
530 // clobbering the CPSR (i.e. not using ADDS/SUBS).
531 if (!SafeToClobberCPSR)
532 return false;
533
Evan Cheng10043e22007-01-19 07:51:42 +0000534 unsigned NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000535 if (isi32Load(Opcode)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000536 // If it is a load, then just use one of the destination register to
537 // use as the new base.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000538 NewBase = Regs[NumRegs-1].first;
James Molloybb73c232014-05-16 14:08:46 +0000539 } else {
Evan Cheng2818fdd2007-03-07 02:38:05 +0000540 // Use the scratch register to use as a new base.
541 NewBase = Scratch;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000542 if (NewBase == 0)
543 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000544 }
James Molloy556763d2014-05-16 14:14:30 +0000545
546 int BaseOpc =
547 isThumb2 ? ARM::t2ADDri :
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000548 (isThumb1 && Offset < 8) ? ARM::tADDi3 :
James Molloy556763d2014-05-16 14:14:30 +0000549 isThumb1 ? ARM::tADDi8 : ARM::ADDri;
550
Evan Cheng10043e22007-01-19 07:51:42 +0000551 if (Offset < 0) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000552 Offset = - Offset;
James Molloy556763d2014-05-16 14:14:30 +0000553 BaseOpc =
554 isThumb2 ? ARM::t2SUBri :
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000555 (isThumb1 && Offset < 8) ? ARM::tSUBi3 :
James Molloy556763d2014-05-16 14:14:30 +0000556 isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000557 }
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000558
James Molloy556763d2014-05-16 14:14:30 +0000559 if (!TL->isLegalAddImmediate(Offset))
560 // FIXME: Try add with register operand?
561 return false; // Probably not worth it then.
562
563 if (isThumb1) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000564 // Thumb1: depending on immediate size, use either
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000565 // ADDS NewBase, Base, #imm3
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000566 // or
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000567 // MOV NewBase, Base
568 // ADDS NewBase, #imm8.
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000569 if (Base != NewBase && Offset >= 8) {
James Molloy556763d2014-05-16 14:14:30 +0000570 // Need to insert a MOV to the new base first.
James Molloy556763d2014-05-16 14:14:30 +0000571 BuildMI(MBB, MBBI, dl, TII->get(ARM::tMOVr), NewBase)
572 .addReg(Base, getKillRegState(BaseKill))
573 .addImm(Pred).addReg(PredReg);
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000574 // Set up BaseKill and Base correctly to insert the ADDS/SUBS below.
575 Base = NewBase;
576 BaseKill = false;
James Molloy556763d2014-05-16 14:14:30 +0000577 }
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000578 AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase), true)
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000579 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
James Molloy556763d2014-05-16 14:14:30 +0000580 .addImm(Pred).addReg(PredReg);
581 } else {
582 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
583 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
584 .addImm(Pred).addReg(PredReg).addReg(0);
585 }
Evan Cheng10043e22007-01-19 07:51:42 +0000586 Base = NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000587 BaseKill = true; // New base is always killed straight away.
Evan Cheng10043e22007-01-19 07:51:42 +0000588 }
589
Bob Wilsonba75e812010-03-16 00:31:15 +0000590 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
591 Opcode == ARM::VLDRD);
James Molloy556763d2014-05-16 14:14:30 +0000592
593 // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
594 // base register writeback.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000595 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Andersonc48981f2011-03-29 17:42:25 +0000596 if (!Opcode) return false;
James Molloy556763d2014-05-16 14:14:30 +0000597
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000598 // Check if a Thumb1 LDM/STM merge is safe. This is the case if:
599 // - There is no writeback (LDM of base register),
600 // - the base register is killed by the merged instruction,
601 // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS
602 // to reset the base register.
603 // Otherwise, don't merge.
604 // It's safe to return here since the code to materialize a new base register
605 // above is also conditional on SafeToClobberCPSR.
606 if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill)
607 return false;
Moritz Roth8f376562014-08-15 17:00:30 +0000608
James Molloy556763d2014-05-16 14:14:30 +0000609 MachineInstrBuilder MIB;
610
611 if (Writeback) {
612 if (Opcode == ARM::tLDMIA)
613 // Update tLDMIA with writeback if necessary.
614 Opcode = ARM::tLDMIA_UPD;
615
James Molloy556763d2014-05-16 14:14:30 +0000616 MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode));
617
618 // Thumb1: we might need to set base writeback when building the MI.
619 MIB.addReg(Base, getDefRegState(true))
620 .addReg(Base, getKillRegState(BaseKill));
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000621
622 // The base isn't dead after a merged instruction with writeback.
623 // Insert a sub instruction after the newly formed instruction to reset.
624 if (!BaseKill)
625 UpdateBaseRegUses(MBB, MBBI, dl, Base, NumRegs, Pred, PredReg);
626
James Molloy556763d2014-05-16 14:14:30 +0000627 } else {
628 // No writeback, simply build the MachineInstr.
629 MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode));
630 MIB.addReg(Base, getKillRegState(BaseKill));
631 }
632
633 MIB.addImm(Pred).addReg(PredReg);
634
Evan Cheng10043e22007-01-19 07:51:42 +0000635 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000636 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
637 | getKillRegState(Regs[i].second));
Evan Cheng10043e22007-01-19 07:51:42 +0000638
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000639 // Add implicit defs for super-registers.
640 for (unsigned i = 0, e = ImpDefs.size(); i != e; ++i)
641 MIB.addReg(ImpDefs[i], RegState::ImplicitDefine);
642
Evan Cheng10043e22007-01-19 07:51:42 +0000643 return true;
644}
645
Tim Northover569f69d2013-10-10 09:28:20 +0000646/// \brief Find all instructions using a given imp-def within a range.
647///
648/// We are trying to combine a range of instructions, one of which (located at
649/// position RangeBegin) implicitly defines a register. The final LDM/STM will
650/// be placed at RangeEnd, and so any uses of this definition between RangeStart
651/// and RangeEnd must be modified to use an undefined value.
652///
653/// The live range continues until we find a second definition or one of the
654/// uses we find is a kill. Unfortunately MemOps is not sorted by Position, so
655/// we must consider all uses and decide which are relevant in a second pass.
656void ARMLoadStoreOpt::findUsesOfImpDef(
657 SmallVectorImpl<MachineOperand *> &UsesOfImpDefs, const MemOpQueue &MemOps,
658 unsigned DefReg, unsigned RangeBegin, unsigned RangeEnd) {
659 std::map<unsigned, MachineOperand *> Uses;
660 unsigned LastLivePos = RangeEnd;
661
662 // First we find all uses of this register with Position between RangeBegin
663 // and RangeEnd, any or all of these could be uses of a definition at
664 // RangeBegin. We also record the latest position a definition at RangeBegin
665 // would be considered live.
666 for (unsigned i = 0; i < MemOps.size(); ++i) {
667 MachineInstr &MI = *MemOps[i].MBBI;
668 unsigned MIPosition = MemOps[i].Position;
669 if (MIPosition <= RangeBegin || MIPosition > RangeEnd)
670 continue;
671
672 // If this instruction defines the register, then any later use will be of
673 // that definition rather than ours.
674 if (MI.definesRegister(DefReg))
675 LastLivePos = std::min(LastLivePos, MIPosition);
676
677 MachineOperand *UseOp = MI.findRegisterUseOperand(DefReg);
678 if (!UseOp)
679 continue;
680
681 // If this instruction kills the register then (assuming liveness is
682 // correct when we start) we don't need to think about anything after here.
683 if (UseOp->isKill())
684 LastLivePos = std::min(LastLivePos, MIPosition);
685
686 Uses[MIPosition] = UseOp;
687 }
688
689 // Now we traverse the list of all uses, and append the ones that actually use
690 // our definition to the requested list.
691 for (std::map<unsigned, MachineOperand *>::iterator I = Uses.begin(),
692 E = Uses.end();
693 I != E; ++I) {
694 // List is sorted by position so once we've found one out of range there
695 // will be no more to consider.
696 if (I->first > LastLivePos)
697 break;
698 UsesOfImpDefs.push_back(I->second);
699 }
700}
701
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000702// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
703// success.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000704void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
705 MemOpQueue &memOps,
706 unsigned memOpsBegin, unsigned memOpsEnd,
707 unsigned insertAfter, int Offset,
708 unsigned Base, bool BaseKill,
709 int Opcode,
710 ARMCC::CondCodes Pred, unsigned PredReg,
711 unsigned Scratch,
712 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000713 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000714 // First calculate which of the registers should be killed by the merged
715 // instruction.
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000716 const unsigned insertPos = memOps[insertAfter].Position;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000717 SmallSet<unsigned, 4> KilledRegs;
718 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000719 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
720 if (i == memOpsBegin) {
721 i = memOpsEnd;
722 if (i == e)
723 break;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000724 }
Evan Cheng1fb4de82010-06-21 21:21:14 +0000725 if (memOps[i].Position < insertPos && memOps[i].isKill) {
726 unsigned Reg = memOps[i].Reg;
727 KilledRegs.insert(Reg);
728 Killer[Reg] = i;
729 }
730 }
731
732 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000733 SmallVector<unsigned, 8> ImpDefs;
Tim Northover569f69d2013-10-10 09:28:20 +0000734 SmallVector<MachineOperand *, 8> UsesOfImpDefs;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000735 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Cheng1fb4de82010-06-21 21:21:14 +0000736 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000737 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000738 // uses the same register, make sure to transfer any kill flag.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000739 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000740 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000741
742 // Collect any implicit defs of super-registers. They must be preserved.
743 for (MIOperands MO(memOps[i].MBBI); MO.isValid(); ++MO) {
744 if (!MO->isReg() || !MO->isDef() || !MO->isImplicit() || MO->isDead())
745 continue;
746 unsigned DefReg = MO->getReg();
747 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end())
748 ImpDefs.push_back(DefReg);
Tim Northover569f69d2013-10-10 09:28:20 +0000749
750 // There may be other uses of the definition between this instruction and
751 // the eventual LDM/STM position. These should be marked undef if the
752 // merge takes place.
753 findUsesOfImpDef(UsesOfImpDefs, memOps, DefReg, memOps[i].Position,
754 insertPos);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000755 }
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000756 }
757
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000758 // Try to do the merge.
759 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000760 ++Loc;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000761 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000762 Pred, PredReg, Scratch, dl, Regs, ImpDefs))
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000763 return;
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000764
765 // Merge succeeded, update records.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000766 Merges.push_back(std::prev(Loc));
Tim Northover569f69d2013-10-10 09:28:20 +0000767
768 // In gathering loads together, we may have moved the imp-def of a register
769 // past one of its uses. This is OK, since we know better than the rest of
770 // LLVM what's OK with ARM loads and stores; but we still have to adjust the
771 // affected uses.
772 for (SmallVectorImpl<MachineOperand *>::iterator I = UsesOfImpDefs.begin(),
773 E = UsesOfImpDefs.end();
James Molloybb73c232014-05-16 14:08:46 +0000774 I != E; ++I)
Tim Northover569f69d2013-10-10 09:28:20 +0000775 (*I)->setIsUndef();
776
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000777 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000778 // Remove kill flags from any memops that come before insertPos.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000779 if (Regs[i-memOpsBegin].second) {
780 unsigned Reg = Regs[i-memOpsBegin].first;
781 if (KilledRegs.count(Reg)) {
782 unsigned j = Killer[Reg];
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000783 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
784 assert(Idx >= 0 && "Cannot find killing operand");
785 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen4d30f902010-08-30 21:52:40 +0000786 memOps[j].isKill = false;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000787 }
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000788 memOps[i].isKill = true;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000789 }
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000790 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000791 // Update this memop to refer to the merged instruction.
792 // We may need to move kill flags again.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000793 memOps[i].Merged = true;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000794 memOps[i].MBBI = Merges.back();
795 memOps[i].Position = insertPos;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000796 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000797
798 // Update memOps offsets, since they may have been modified by MergeOps.
799 for (auto &MemOp : memOps) {
800 MemOp.Offset = getMemoryOpOffset(MemOp.MBBI);
801 }
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000802}
803
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000804/// MergeLDR_STR - Merge a number of load / store instructions into one or more
805/// load / store multiple instructions.
Evan Chengc154c112009-06-05 17:56:14 +0000806void
Evan Cheng2818fdd2007-03-07 02:38:05 +0000807ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Craig Topperb94011f2013-07-14 04:42:23 +0000808 unsigned Base, int Opcode, unsigned Size,
809 ARMCC::CondCodes Pred, unsigned PredReg,
810 unsigned Scratch, MemOpQueue &MemOps,
811 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Bob Wilson13ce07f2010-08-27 23:18:17 +0000812 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +0000813 int Offset = MemOps[SIndex].Offset;
814 int SOffset = Offset;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000815 unsigned insertAfter = SIndex;
Evan Cheng10043e22007-01-19 07:51:42 +0000816 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000817 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000818 const MachineOperand &PMO = Loc->getOperand(0);
819 unsigned PReg = PMO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000820 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
Jim Grosbachbf598592010-03-26 18:41:09 +0000821 unsigned Count = 1;
Bob Wilsond135c692011-04-05 23:03:25 +0000822 unsigned Limit = ~0U;
Moritz Roth378a43b2014-08-15 17:00:20 +0000823 bool BaseKill = false;
Bob Wilsond135c692011-04-05 23:03:25 +0000824 // vldm / vstm limit are 32 for S variants, 16 for D variants.
825
826 switch (Opcode) {
827 default: break;
828 case ARM::VSTRS:
829 Limit = 32;
830 break;
831 case ARM::VSTRD:
832 Limit = 16;
833 break;
834 case ARM::VLDRD:
835 Limit = 16;
836 break;
837 case ARM::VLDRS:
838 Limit = 32;
839 break;
840 }
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000841
Evan Cheng10043e22007-01-19 07:51:42 +0000842 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
843 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000844 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
845 unsigned Reg = MO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000846 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
Bob Wilsond135c692011-04-05 23:03:25 +0000847 // Register numbers must be in ascending order. For VFP / NEON load and
848 // store multiples, the registers must also be consecutive and within the
849 // limit on the number of registers per instruction.
Evan Cheng439bda92010-02-12 22:17:21 +0000850 if (Reg != ARM::SP &&
851 NewOffset == Offset + (int)Size &&
Bob Wilsond135c692011-04-05 23:03:25 +0000852 ((isNotVFP && RegNum > PRegNum) ||
Arnold Schwaighoferd7e8d922013-09-04 17:41:16 +0000853 ((Count < Limit) && RegNum == PRegNum+1)) &&
854 // On Swift we don't want vldm/vstm to start with a odd register num
855 // because Q register unaligned vldm/vstm need more uops.
856 (!STI->isSwift() || isNotVFP || Count != 1 || !(PRegNum & 0x1))) {
Evan Cheng10043e22007-01-19 07:51:42 +0000857 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +0000858 PRegNum = RegNum;
Jim Grosbachbf598592010-03-26 18:41:09 +0000859 ++Count;
Evan Cheng10043e22007-01-19 07:51:42 +0000860 } else {
861 // Can't merge this in. Try merge the earlier ones first.
Moritz Roth378a43b2014-08-15 17:00:20 +0000862 // We need to compute BaseKill here because the MemOps may have been
863 // reordered.
864 BaseKill = Loc->killsRegister(Base);
865
866 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset, Base,
867 BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000868 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
869 MemOps, Merges);
870 return;
Evan Cheng10043e22007-01-19 07:51:42 +0000871 }
872
Moritz Roth378a43b2014-08-15 17:00:20 +0000873 if (MemOps[i].Position > MemOps[insertAfter].Position) {
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000874 insertAfter = i;
Moritz Roth378a43b2014-08-15 17:00:20 +0000875 Loc = MemOps[i].MBBI;
876 }
Evan Cheng10043e22007-01-19 07:51:42 +0000877 }
878
Moritz Roth378a43b2014-08-15 17:00:20 +0000879 BaseKill = Loc->killsRegister(Base);
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000880 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
881 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng10043e22007-01-19 07:51:42 +0000882}
883
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000884static bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
885 unsigned Bytes, unsigned Limit,
886 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000887 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000888 if (!MI)
889 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000890
891 bool CheckCPSRDef = false;
892 switch (MI->getOpcode()) {
893 default: return false;
James Molloy556763d2014-05-16 14:14:30 +0000894 case ARM::tSUBi8:
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000895 case ARM::t2SUBri:
896 case ARM::SUBri:
897 CheckCPSRDef = true;
898 // fallthrough
899 case ARM::tSUBspi:
900 break;
901 }
Evan Cheng71756e72009-08-04 01:43:45 +0000902
903 // Make sure the offset fits in 8 bits.
Bob Wilsonaf371b42010-08-27 21:44:35 +0000904 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng71756e72009-08-04 01:43:45 +0000905 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000906
James Molloy556763d2014-05-16 14:14:30 +0000907 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi ||
908 MI->getOpcode() == ARM::tSUBi8) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000909 if (!(MI->getOperand(0).getReg() == Base &&
910 MI->getOperand(1).getReg() == Base &&
James Molloy556763d2014-05-16 14:14:30 +0000911 (MI->getOperand(2).getImm() * Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000912 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000913 MyPredReg == PredReg))
914 return false;
915
916 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000917}
918
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000919static bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
920 unsigned Bytes, unsigned Limit,
921 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000922 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000923 if (!MI)
924 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000925
926 bool CheckCPSRDef = false;
927 switch (MI->getOpcode()) {
928 default: return false;
James Molloy556763d2014-05-16 14:14:30 +0000929 case ARM::tADDi8:
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000930 case ARM::t2ADDri:
931 case ARM::ADDri:
932 CheckCPSRDef = true;
933 // fallthrough
934 case ARM::tADDspi:
935 break;
936 }
Evan Cheng71756e72009-08-04 01:43:45 +0000937
Bob Wilsonaf371b42010-08-27 21:44:35 +0000938 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng4605e8a2009-07-09 23:11:34 +0000939 // Make sure the offset fits in 8 bits.
Evan Cheng71756e72009-08-04 01:43:45 +0000940 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000941
James Molloy556763d2014-05-16 14:14:30 +0000942 unsigned Scale = (MI->getOpcode() == ARM::tADDspi ||
943 MI->getOpcode() == ARM::tADDi8) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000944 if (!(MI->getOperand(0).getReg() == Base &&
945 MI->getOperand(1).getReg() == Base &&
James Molloy556763d2014-05-16 14:14:30 +0000946 (MI->getOperand(2).getImm() * Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000947 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000948 MyPredReg == PredReg))
949 return false;
950
951 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000952}
953
954static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
955 switch (MI->getOpcode()) {
956 default: return 0;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000957 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +0000958 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +0000959 case ARM::tLDRi:
960 case ARM::tSTRi:
Evan Cheng4605e8a2009-07-09 23:11:34 +0000961 case ARM::t2LDRi8:
962 case ARM::t2LDRi12:
963 case ARM::t2STRi8:
964 case ARM::t2STRi12:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000965 case ARM::VLDRS:
966 case ARM::VSTRS:
Evan Cheng10043e22007-01-19 07:51:42 +0000967 return 4;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000968 case ARM::VLDRD:
969 case ARM::VSTRD:
Evan Cheng10043e22007-01-19 07:51:42 +0000970 return 8;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000971 case ARM::LDMIA:
972 case ARM::LDMDA:
973 case ARM::LDMDB:
974 case ARM::LDMIB:
975 case ARM::STMIA:
976 case ARM::STMDA:
977 case ARM::STMDB:
978 case ARM::STMIB:
James Molloy556763d2014-05-16 14:14:30 +0000979 case ARM::tLDMIA:
980 case ARM::tLDMIA_UPD:
981 case ARM::tSTMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000982 case ARM::t2LDMIA:
983 case ARM::t2LDMDB:
984 case ARM::t2STMIA:
985 case ARM::t2STMDB:
986 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000987 case ARM::VSTMSIA:
Bob Wilsoned197682010-09-10 18:25:35 +0000988 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000989 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000990 case ARM::VSTMDIA:
Bob Wilsoned197682010-09-10 18:25:35 +0000991 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Cheng10043e22007-01-19 07:51:42 +0000992 }
993}
994
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000995static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
996 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000997 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000998 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000999 case ARM::LDMIA:
1000 case ARM::LDMDA:
1001 case ARM::LDMDB:
1002 case ARM::LDMIB:
1003 switch (Mode) {
1004 default: llvm_unreachable("Unhandled submode!");
1005 case ARM_AM::ia: return ARM::LDMIA_UPD;
1006 case ARM_AM::ib: return ARM::LDMIB_UPD;
1007 case ARM_AM::da: return ARM::LDMDA_UPD;
1008 case ARM_AM::db: return ARM::LDMDB_UPD;
1009 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001010 case ARM::STMIA:
1011 case ARM::STMDA:
1012 case ARM::STMDB:
1013 case ARM::STMIB:
1014 switch (Mode) {
1015 default: llvm_unreachable("Unhandled submode!");
1016 case ARM_AM::ia: return ARM::STMIA_UPD;
1017 case ARM_AM::ib: return ARM::STMIB_UPD;
1018 case ARM_AM::da: return ARM::STMDA_UPD;
1019 case ARM_AM::db: return ARM::STMDB_UPD;
1020 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001021 case ARM::t2LDMIA:
1022 case ARM::t2LDMDB:
1023 switch (Mode) {
1024 default: llvm_unreachable("Unhandled submode!");
1025 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
1026 case ARM_AM::db: return ARM::t2LDMDB_UPD;
1027 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001028 case ARM::t2STMIA:
1029 case ARM::t2STMDB:
1030 switch (Mode) {
1031 default: llvm_unreachable("Unhandled submode!");
1032 case ARM_AM::ia: return ARM::t2STMIA_UPD;
1033 case ARM_AM::db: return ARM::t2STMDB_UPD;
1034 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001035 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001036 switch (Mode) {
1037 default: llvm_unreachable("Unhandled submode!");
1038 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
1039 case ARM_AM::db: return ARM::VLDMSDB_UPD;
1040 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001041 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001042 switch (Mode) {
1043 default: llvm_unreachable("Unhandled submode!");
1044 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
1045 case ARM_AM::db: return ARM::VLDMDDB_UPD;
1046 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001047 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001048 switch (Mode) {
1049 default: llvm_unreachable("Unhandled submode!");
1050 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
1051 case ARM_AM::db: return ARM::VSTMSDB_UPD;
1052 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001053 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001054 switch (Mode) {
1055 default: llvm_unreachable("Unhandled submode!");
1056 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
1057 case ARM_AM::db: return ARM::VSTMDDB_UPD;
1058 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001059 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001060}
1061
Evan Cheng4605e8a2009-07-09 23:11:34 +00001062/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001063/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +00001064///
1065/// stmia rn, <ra, rb, rc>
1066/// rn := rn + 4 * 3;
1067/// =>
1068/// stmia rn!, <ra, rb, rc>
1069///
1070/// rn := rn - 4 * 3;
1071/// ldmia rn, <ra, rb, rc>
1072/// =>
1073/// ldmdb rn!, <ra, rb, rc>
Evan Cheng4605e8a2009-07-09 23:11:34 +00001074bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
1075 MachineBasicBlock::iterator MBBI,
1076 bool &Advance,
1077 MachineBasicBlock::iterator &I) {
James Molloy556763d2014-05-16 14:14:30 +00001078 // Thumb1 is already using updating loads/stores.
1079 if (isThumb1) return false;
1080
Evan Cheng10043e22007-01-19 07:51:42 +00001081 MachineInstr *MI = MBBI;
1082 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +00001083 bool BaseKill = MI->getOperand(0).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001084 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng94f04c62007-07-05 07:18:20 +00001085 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001086 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +00001087 int Opcode = MI->getOpcode();
Bob Wilson947f04b2010-03-13 01:08:20 +00001088 DebugLoc dl = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +00001089
Bob Wilson13ce07f2010-08-27 23:18:17 +00001090 // Can't use an updating ld/st if the base register is also a dest
1091 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001092 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +00001093 if (MI->getOperand(i).getReg() == Base)
1094 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001095
1096 bool DoMerge = false;
Bill Wendlingb100f912010-11-17 05:31:09 +00001097 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +00001098
Bob Wilson947f04b2010-03-13 01:08:20 +00001099 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001100 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1101 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001102 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001103 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
1104 --PrevMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +00001105 if (Mode == ARM_AM::ia &&
1106 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
1107 Mode = ARM_AM::db;
1108 DoMerge = true;
1109 } else if (Mode == ARM_AM::ib &&
1110 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
1111 Mode = ARM_AM::da;
1112 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001113 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001114 if (DoMerge)
1115 MBB.erase(PrevMBBI);
1116 }
Evan Cheng10043e22007-01-19 07:51:42 +00001117
Bob Wilson947f04b2010-03-13 01:08:20 +00001118 // Try merging with the next instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001119 MachineBasicBlock::iterator EndMBBI = MBB.end();
1120 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001121 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001122 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1123 ++NextMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +00001124 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
1125 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
1126 DoMerge = true;
1127 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
1128 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
1129 DoMerge = true;
Bob Wilson947f04b2010-03-13 01:08:20 +00001130 }
1131 if (DoMerge) {
1132 if (NextMBBI == I) {
1133 Advance = true;
1134 ++I;
1135 }
1136 MBB.erase(NextMBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001137 }
1138 }
1139
Bob Wilson947f04b2010-03-13 01:08:20 +00001140 if (!DoMerge)
1141 return false;
1142
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001143 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson947f04b2010-03-13 01:08:20 +00001144 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
1145 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +00001146 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +00001147 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001148
Bob Wilson947f04b2010-03-13 01:08:20 +00001149 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001150 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +00001151 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001152
Bob Wilson947f04b2010-03-13 01:08:20 +00001153 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +00001154 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +00001155
1156 MBB.erase(MBBI);
1157 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001158}
1159
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001160static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1161 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001162 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001163 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +00001164 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001165 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001166 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001167 case ARM::VLDRS:
1168 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1169 case ARM::VLDRD:
1170 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1171 case ARM::VSTRS:
1172 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1173 case ARM::VSTRD:
1174 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001175 case ARM::t2LDRi8:
1176 case ARM::t2LDRi12:
1177 return ARM::t2LDR_PRE;
1178 case ARM::t2STRi8:
1179 case ARM::t2STRi12:
1180 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001181 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001182 }
Evan Cheng10043e22007-01-19 07:51:42 +00001183}
1184
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001185static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1186 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001187 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001188 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001189 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001190 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001191 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001192 case ARM::VLDRS:
1193 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1194 case ARM::VLDRD:
1195 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1196 case ARM::VSTRS:
1197 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1198 case ARM::VSTRD:
1199 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001200 case ARM::t2LDRi8:
1201 case ARM::t2LDRi12:
1202 return ARM::t2LDR_POST;
1203 case ARM::t2STRi8:
1204 case ARM::t2STRi12:
1205 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001206 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001207 }
Evan Cheng10043e22007-01-19 07:51:42 +00001208}
1209
Evan Cheng4605e8a2009-07-09 23:11:34 +00001210/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Cheng10043e22007-01-19 07:51:42 +00001211/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001212bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
1213 MachineBasicBlock::iterator MBBI,
1214 const TargetInstrInfo *TII,
1215 bool &Advance,
1216 MachineBasicBlock::iterator &I) {
James Molloy556763d2014-05-16 14:14:30 +00001217 // Thumb1 doesn't have updating LDR/STR.
1218 // FIXME: Use LDM/STM with single register instead.
1219 if (isThumb1) return false;
1220
Evan Cheng10043e22007-01-19 07:51:42 +00001221 MachineInstr *MI = MBBI;
1222 unsigned Base = MI->getOperand(1).getReg();
Evan Cheng41bc2fd2007-03-06 21:59:20 +00001223 bool BaseKill = MI->getOperand(1).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001224 unsigned Bytes = getLSMultipleTransferSize(MI);
1225 int Opcode = MI->getOpcode();
Dale Johannesen7647da62009-02-13 02:25:56 +00001226 DebugLoc dl = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +00001227 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1228 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001229 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1230 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001231 if (MI->getOperand(2).getImm() != 0)
1232 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +00001233 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001234 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001235
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001236 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Cheng10043e22007-01-19 07:51:42 +00001237 // Can't do the merge if the destination register is the same as the would-be
1238 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +00001239 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +00001240 return false;
1241
Evan Cheng94f04c62007-07-05 07:18:20 +00001242 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001243 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +00001244 bool DoMerge = false;
1245 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1246 unsigned NewOpc = 0;
Evan Cheng71756e72009-08-04 01:43:45 +00001247 // AM2 - 12 bits, thumb2 - 8 bits.
1248 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsonaf10d272010-03-12 22:50:09 +00001249
1250 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001251 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1252 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001253 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001254 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
1255 --PrevMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +00001256 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001257 DoMerge = true;
1258 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +00001259 } else if (!isAM5 &&
1260 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001261 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001262 }
Bob Wilsonaf10d272010-03-12 22:50:09 +00001263 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001264 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Cheng10043e22007-01-19 07:51:42 +00001265 MBB.erase(PrevMBBI);
Bob Wilsonaf10d272010-03-12 22:50:09 +00001266 }
Evan Cheng10043e22007-01-19 07:51:42 +00001267 }
1268
Bob Wilsonaf10d272010-03-12 22:50:09 +00001269 // Try merging with the next instruction.
Jim Grosbach8fe3cc82010-06-08 22:53:32 +00001270 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001271 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001272 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001273 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1274 ++NextMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +00001275 if (!isAM5 &&
1276 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001277 DoMerge = true;
1278 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +00001279 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001280 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001281 }
Evan Chengd0e360e2007-09-19 21:48:07 +00001282 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001283 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chengd0e360e2007-09-19 21:48:07 +00001284 if (NextMBBI == I) {
1285 Advance = true;
1286 ++I;
1287 }
Evan Cheng10043e22007-01-19 07:51:42 +00001288 MBB.erase(NextMBBI);
Evan Chengd0e360e2007-09-19 21:48:07 +00001289 }
Evan Cheng10043e22007-01-19 07:51:42 +00001290 }
1291
1292 if (!DoMerge)
1293 return false;
1294
Bob Wilson53149402010-03-13 00:43:32 +00001295 if (isAM5) {
James Molloybb73c232014-05-16 14:08:46 +00001296 // VLDM[SD]_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001297 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1298 // updating load/store-multiple instructions can be used with only one
1299 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001300 MachineOperand &MO = MI->getOperand(0);
1301 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001302 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001303 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001304 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001305 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1306 getKillRegState(MO.isKill())));
1307 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001308 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001309 // LDR_PRE, LDR_POST
1310 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Anderson243274c2011-08-29 21:14:19 +00001311 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson63143432011-08-29 17:59:41 +00001312 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1313 .addReg(Base, RegState::Define)
1314 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1315 } else {
Owen Anderson243274c2011-08-29 21:14:19 +00001316 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson63143432011-08-29 17:59:41 +00001317 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1318 .addReg(Base, RegState::Define)
1319 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
1320 }
Jim Grosbach23254742011-08-12 22:20:41 +00001321 } else {
1322 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001323 // t2LDR_PRE, t2LDR_POST
1324 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1325 .addReg(Base, RegState::Define)
1326 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001327 }
Evan Cheng71756e72009-08-04 01:43:45 +00001328 } else {
1329 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001330 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1331 // the vestigal zero-reg offset register. When that's fixed, this clause
1332 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001333 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
1334 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001335 // STR_PRE, STR_POST
1336 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1337 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1338 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001339 } else {
1340 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001341 // t2STR_PRE, t2STR_POST
1342 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1343 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1344 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001345 }
Evan Cheng10043e22007-01-19 07:51:42 +00001346 }
1347 MBB.erase(MBBI);
1348
1349 return true;
1350}
1351
Eric Christopher8f2cd022011-05-25 21:19:19 +00001352/// isMemoryOp - Returns true if instruction is a memory operation that this
1353/// pass is capable of operating on.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001354static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001355 // When no memory operands are present, conservatively assume unaligned,
1356 // volatile, unfoldable.
1357 if (!MI->hasOneMemOperand())
1358 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001359
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001360 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001361
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001362 // Don't touch volatile memory accesses - we may be changing their order.
1363 if (MMO->isVolatile())
1364 return false;
1365
1366 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1367 // not.
1368 if (MMO->getAlignment() < 4)
1369 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001370
Jakob Stoklund Olesen0b94eb12010-02-24 18:57:08 +00001371 // str <undef> could probably be eliminated entirely, but for now we just want
1372 // to avoid making a mess of it.
1373 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1374 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1375 MI->getOperand(0).isUndef())
1376 return false;
1377
Bob Wilsoncf6e29a2010-03-04 21:04:38 +00001378 // Likewise don't mess with references to undefined addresses.
1379 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1380 MI->getOperand(1).isUndef())
1381 return false;
1382
Evan Chengd28de672007-03-06 18:02:41 +00001383 int Opcode = MI->getOpcode();
1384 switch (Opcode) {
1385 default: break;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001386 case ARM::VLDRS:
1387 case ARM::VSTRS:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001388 return MI->getOperand(1).isReg();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001389 case ARM::VLDRD:
1390 case ARM::VSTRD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001391 return MI->getOperand(1).isReg();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001392 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001393 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +00001394 case ARM::tLDRi:
1395 case ARM::tSTRi:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001396 case ARM::t2LDRi8:
1397 case ARM::t2LDRi12:
1398 case ARM::t2STRi8:
1399 case ARM::t2STRi12:
Evan Chenga6b9cab2009-09-27 09:46:04 +00001400 return MI->getOperand(1).isReg();
Evan Chengd28de672007-03-06 18:02:41 +00001401 }
1402 return false;
1403}
1404
Evan Cheng977195e2007-03-08 02:55:08 +00001405/// AdvanceRS - Advance register scavenger to just before the earliest memory
1406/// op that is being merged.
1407void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1408 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1409 unsigned Position = MemOps[0].Position;
1410 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1411 if (MemOps[i].Position < Position) {
1412 Position = MemOps[i].Position;
1413 Loc = MemOps[i].MBBI;
1414 }
1415 }
1416
1417 if (Loc != MBB.begin())
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001418 RS->forward(std::prev(Loc));
Evan Cheng977195e2007-03-08 02:55:08 +00001419}
1420
Evan Cheng1283c6a2009-06-15 08:28:29 +00001421static void InsertLDR_STR(MachineBasicBlock &MBB,
1422 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001423 int Offset, bool isDef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001424 DebugLoc dl, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001425 unsigned Reg, bool RegDeadKill, bool RegUndef,
1426 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001427 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001428 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001429 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001430 if (isDef) {
1431 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1432 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001433 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001434 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001435 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1436 } else {
1437 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1438 TII->get(NewOpc))
1439 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1440 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001441 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1442 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001443}
1444
1445bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1446 MachineBasicBlock::iterator &MBBI) {
1447 MachineInstr *MI = &*MBBI;
1448 unsigned Opcode = MI->getOpcode();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001449 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1450 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Chengc3770ac2011-11-08 21:21:09 +00001451 const MachineOperand &BaseOp = MI->getOperand(2);
1452 unsigned BaseReg = BaseOp.getReg();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001453 unsigned EvenReg = MI->getOperand(0).getReg();
1454 unsigned OddReg = MI->getOperand(1).getReg();
1455 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1456 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Chengc3770ac2011-11-08 21:21:09 +00001457 // ARM errata 602117: LDRD with base in list may result in incorrect base
1458 // register when interrupted or faulted.
Evan Cheng94307f62011-11-09 01:57:03 +00001459 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Chengc3770ac2011-11-08 21:21:09 +00001460 if (!Errata602117 &&
1461 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng1283c6a2009-06-15 08:28:29 +00001462 return false;
1463
Evan Cheng1fb4de82010-06-21 21:21:14 +00001464 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001465 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1466 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001467 bool EvenDeadKill = isLd ?
1468 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001469 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001470 bool OddDeadKill = isLd ?
1471 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001472 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001473 bool BaseKill = BaseOp.isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001474 bool BaseUndef = BaseOp.isUndef();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001475 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1476 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001477 int OffImm = getMemoryOpOffset(MI);
1478 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001479 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001480
Jim Grosbach338de3e2010-10-27 23:12:14 +00001481 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001482 // Ascending register numbers and no offset. It's safe to change it to a
1483 // ldm or stm.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001484 unsigned NewOpc = (isLd)
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001485 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1486 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Cheng0e796032009-06-18 02:04:01 +00001487 if (isLd) {
1488 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1489 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001490 .addImm(Pred).addReg(PredReg)
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001491 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001492 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Cheng0e796032009-06-18 02:04:01 +00001493 ++NumLDRD2LDM;
1494 } else {
1495 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1496 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001497 .addImm(Pred).addReg(PredReg)
Evan Chenga6b9cab2009-09-27 09:46:04 +00001498 .addReg(EvenReg,
1499 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1500 .addReg(OddReg,
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001501 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Cheng0e796032009-06-18 02:04:01 +00001502 ++NumSTRD2STM;
1503 }
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001504 NewBBI = std::prev(MBBI);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001505 } else {
1506 // Split into two instructions.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001507 unsigned NewOpc = (isLd)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001508 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach338de3e2010-10-27 23:12:14 +00001509 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001510 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1511 // so adjust and use t2LDRi12 here for that.
1512 unsigned NewOpc2 = (isLd)
1513 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1514 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001515 DebugLoc dl = MBBI->getDebugLoc();
1516 // If this is a load and base register is killed, it may have been
1517 // re-defed by the load, make sure the first load does not clobber it.
Evan Cheng0e796032009-06-18 02:04:01 +00001518 if (isLd &&
Evan Cheng1283c6a2009-06-15 08:28:29 +00001519 (BaseKill || OffKill) &&
Jim Grosbach338de3e2010-10-27 23:12:14 +00001520 (TRI->regsOverlap(EvenReg, BaseReg))) {
1521 assert(!TRI->regsOverlap(OddReg, BaseReg));
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001522 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001523 OddReg, OddDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001524 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001525 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001526 NewBBI = std::prev(MBBI);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001527 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1528 EvenReg, EvenDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001529 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001530 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001531 } else {
Evan Cheng66401c92009-11-14 01:50:00 +00001532 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach84511e12010-06-02 21:53:11 +00001533 // If the two source operands are the same, the kill marker is
1534 // probably on the first one. e.g.
Evan Cheng66401c92009-11-14 01:50:00 +00001535 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1536 EvenDeadKill = false;
1537 OddDeadKill = true;
1538 }
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001539 // Never kill the base register in the first instruction.
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001540 if (EvenReg == BaseReg)
1541 EvenDeadKill = false;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001542 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001543 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001544 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001545 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001546 NewBBI = std::prev(MBBI);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001547 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001548 OddReg, OddDeadKill, OddUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001549 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001550 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001551 }
Evan Cheng0e796032009-06-18 02:04:01 +00001552 if (isLd)
1553 ++NumLDRD2LDR;
1554 else
1555 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001556 }
1557
Evan Cheng1283c6a2009-06-15 08:28:29 +00001558 MBB.erase(MI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001559 MBBI = NewBBI;
1560 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001561 }
1562 return false;
1563}
1564
Evan Cheng10043e22007-01-19 07:51:42 +00001565/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1566/// ops of the same base and incrementing offset into LDM / STM ops.
1567bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1568 unsigned NumMerges = 0;
1569 unsigned NumMemOps = 0;
1570 MemOpQueue MemOps;
1571 unsigned CurrBase = 0;
1572 int CurrOpc = -1;
1573 unsigned CurrSize = 0;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001574 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001575 unsigned CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001576 unsigned Position = 0;
Evan Chengc154c112009-06-05 17:56:14 +00001577 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengd28de672007-03-06 18:02:41 +00001578
Evan Cheng2818fdd2007-03-07 02:38:05 +00001579 RS->enterBasicBlock(&MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001580 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1581 while (MBBI != E) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001582 if (FixInvalidRegPairOp(MBB, MBBI))
1583 continue;
1584
Evan Cheng10043e22007-01-19 07:51:42 +00001585 bool Advance = false;
1586 bool TryMerge = false;
1587 bool Clobber = false;
1588
Evan Chengd28de672007-03-06 18:02:41 +00001589 bool isMemOp = isMemoryOp(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001590 if (isMemOp) {
Evan Chengd28de672007-03-06 18:02:41 +00001591 int Opcode = MBBI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001592 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001593 const MachineOperand &MO = MBBI->getOperand(0);
1594 unsigned Reg = MO.getReg();
1595 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001596 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001597 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001598 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001599 int Offset = getMemoryOpOffset(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001600 // Watch out for:
1601 // r4 := ldr [r5]
1602 // r5 := ldr [r5, #4]
1603 // r6 := ldr [r5, #8]
1604 //
1605 // The second ldr has effectively broken the chain even though it
1606 // looks like the later ldr(s) use the same base register. Try to
1607 // merge the ldr's so far, including this one. But don't try to
1608 // combine the following ldr(s).
Evan Cheng4605e8a2009-07-09 23:11:34 +00001609 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Hao Liua2ff6982013-04-18 09:11:08 +00001610
1611 // Watch out for:
1612 // r4 := ldr [r0, #8]
1613 // r4 := ldr [r0, #4]
1614 //
1615 // The optimization may reorder the second ldr in front of the first
1616 // ldr, which violates write after write(WAW) dependence. The same as
1617 // str. Try to merge inst(s) already in MemOps.
1618 bool Overlap = false;
1619 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); I != E; ++I) {
1620 if (TRI->regsOverlap(Reg, I->MBBI->getOperand(0).getReg())) {
1621 Overlap = true;
1622 break;
1623 }
1624 }
1625
Evan Cheng10043e22007-01-19 07:51:42 +00001626 if (CurrBase == 0 && !Clobber) {
1627 // Start of a new chain.
1628 CurrBase = Base;
1629 CurrOpc = Opcode;
1630 CurrSize = Size;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001631 CurrPred = Pred;
Evan Cheng94f04c62007-07-05 07:18:20 +00001632 CurrPredReg = PredReg;
Evan Cheng1fb4de82010-06-21 21:21:14 +00001633 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001634 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001635 Advance = true;
Hao Liua2ff6982013-04-18 09:11:08 +00001636 } else if (!Overlap) {
Evan Cheng10043e22007-01-19 07:51:42 +00001637 if (Clobber) {
1638 TryMerge = true;
1639 Advance = true;
1640 }
1641
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001642 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng94f04c62007-07-05 07:18:20 +00001643 // No need to match PredReg.
Evan Cheng10043e22007-01-19 07:51:42 +00001644 // Continue adding to the queue.
1645 if (Offset > MemOps.back().Offset) {
Renato Golin91de8282013-04-05 16:39:53 +00001646 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1647 Position, MBBI));
1648 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001649 Advance = true;
1650 } else {
Renato Golin91de8282013-04-05 16:39:53 +00001651 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1652 I != E; ++I) {
1653 if (Offset < I->Offset) {
1654 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1655 Position, MBBI));
1656 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001657 Advance = true;
1658 break;
Renato Golin91de8282013-04-05 16:39:53 +00001659 } else if (Offset == I->Offset) {
Evan Cheng10043e22007-01-19 07:51:42 +00001660 // Collision! This can't be merged!
1661 break;
1662 }
1663 }
1664 }
1665 }
1666 }
1667 }
1668
Jim Grosbach5fa01582010-06-09 22:21:24 +00001669 if (MBBI->isDebugValue()) {
1670 ++MBBI;
1671 if (MBBI == E)
1672 // Reach the end of the block, try merging the memory instructions.
1673 TryMerge = true;
1674 } else if (Advance) {
Evan Cheng10043e22007-01-19 07:51:42 +00001675 ++Position;
1676 ++MBBI;
Evan Cheng943f4f42009-10-22 06:47:35 +00001677 if (MBBI == E)
1678 // Reach the end of the block, try merging the memory instructions.
1679 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001680 } else {
Evan Cheng10043e22007-01-19 07:51:42 +00001681 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001682 }
Evan Cheng10043e22007-01-19 07:51:42 +00001683
1684 if (TryMerge) {
1685 if (NumMemOps > 1) {
Evan Cheng2818fdd2007-03-07 02:38:05 +00001686 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng2818fdd2007-03-07 02:38:05 +00001687 // First advance to the instruction just before the start of the chain.
Evan Cheng977195e2007-03-08 02:55:08 +00001688 AdvanceRS(MBB, MemOps);
James Molloy556763d2014-05-16 14:14:30 +00001689
Jakob Stoklund Olesen36d74772009-08-18 21:14:54 +00001690 // Find a scratch register.
James Molloy556763d2014-05-16 14:14:30 +00001691 unsigned Scratch =
1692 RS->FindUnusedReg(isThumb1 ? &ARM::tGPRRegClass : &ARM::GPRRegClass);
1693
Evan Cheng2818fdd2007-03-07 02:38:05 +00001694 // Process the load / store instructions.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001695 RS->forward(std::prev(MBBI));
Evan Cheng2818fdd2007-03-07 02:38:05 +00001696
1697 // Merge ops.
Evan Chengc154c112009-06-05 17:56:14 +00001698 Merges.clear();
1699 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1700 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng2818fdd2007-03-07 02:38:05 +00001701
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001702 // Try folding preceding/trailing base inc/dec into the generated
Evan Cheng10043e22007-01-19 07:51:42 +00001703 // LDM/STM ops.
Evan Chengc154c112009-06-05 17:56:14 +00001704 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001705 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001706 ++NumMerges;
Evan Chengc154c112009-06-05 17:56:14 +00001707 NumMerges += Merges.size();
Evan Cheng10043e22007-01-19 07:51:42 +00001708
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001709 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng2818fdd2007-03-07 02:38:05 +00001710 // that were not merged to form LDM/STM ops.
1711 for (unsigned i = 0; i != NumMemOps; ++i)
1712 if (!MemOps[i].Merged)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001713 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001714 ++NumMerges;
Evan Cheng2818fdd2007-03-07 02:38:05 +00001715
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001716 // RS may be pointing to an instruction that's deleted.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001717 RS->skipTo(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001718 } else if (NumMemOps == 1) {
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001719 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng7f5976e2009-06-04 01:15:28 +00001720 // load/store.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001721 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng7f5976e2009-06-04 01:15:28 +00001722 ++NumMerges;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001723 RS->forward(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001724 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001725 }
Evan Cheng10043e22007-01-19 07:51:42 +00001726
1727 CurrBase = 0;
1728 CurrOpc = -1;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001729 CurrSize = 0;
1730 CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001731 CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001732 if (NumMemOps) {
1733 MemOps.clear();
1734 NumMemOps = 0;
1735 }
1736
1737 // If iterator hasn't been advanced and this is not a memory op, skip it.
1738 // It can't start a new chain anyway.
1739 if (!Advance && !isMemOp && MBBI != E) {
1740 ++Position;
1741 ++MBBI;
1742 }
1743 }
1744 }
1745 return NumMerges > 0;
1746}
1747
Bob Wilson162242b2010-03-20 22:20:40 +00001748/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001749/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilson162242b2010-03-20 22:20:40 +00001750/// directly restore the value of LR into pc.
1751/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001752/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001753/// or
1754/// ldmfd sp!, {..., lr}
1755/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001756/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001757/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001758bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
James Molloy556763d2014-05-16 14:14:30 +00001759 // Thumb1 LDM doesn't allow high registers.
1760 if (isThumb1) return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001761 if (MBB.empty()) return false;
1762
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001763 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001764 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001765 (MBBI->getOpcode() == ARM::BX_RET ||
1766 MBBI->getOpcode() == ARM::tBX_RET ||
1767 MBBI->getOpcode() == ARM::MOVPCLR)) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001768 MachineInstr *PrevMI = std::prev(MBBI);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001769 unsigned Opcode = PrevMI->getOpcode();
1770 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1771 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1772 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001773 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001774 if (MO.getReg() != ARM::LR)
1775 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001776 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1777 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1778 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001779 PrevMI->setDesc(TII->get(NewOpc));
1780 MO.setReg(ARM::PC);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001781 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001782 MBB.erase(MBBI);
1783 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001784 }
1785 }
1786 return false;
1787}
1788
1789bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengd28de672007-03-06 18:02:41 +00001790 const TargetMachine &TM = Fn.getTarget();
Eric Christopherd9134482014-08-04 21:25:23 +00001791 TL = TM.getSubtargetImpl()->getTargetLowering();
Evan Chengf030f2d2007-03-07 20:30:36 +00001792 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopherd9134482014-08-04 21:25:23 +00001793 TII = TM.getSubtargetImpl()->getInstrInfo();
1794 TRI = TM.getSubtargetImpl()->getRegisterInfo();
Evan Chengc3770ac2011-11-08 21:21:09 +00001795 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng2818fdd2007-03-07 02:38:05 +00001796 RS = new RegScavenger();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001797 isThumb2 = AFI->isThumb2Function();
James Molloy92a15072014-05-16 14:11:38 +00001798 isThumb1 = AFI->isThumbFunction() && !isThumb2;
1799
Evan Cheng10043e22007-01-19 07:51:42 +00001800 bool Modified = false;
1801 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1802 ++MFI) {
1803 MachineBasicBlock &MBB = *MFI;
1804 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson914df822011-01-06 19:24:41 +00001805 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1806 Modified |= MergeReturnIntoLDM(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001807 }
Evan Chengd28de672007-03-06 18:02:41 +00001808
1809 delete RS;
Evan Cheng10043e22007-01-19 07:51:42 +00001810 return Modified;
1811}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001812
1813
1814/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1815/// load / stores from consecutive locations close to make it more
1816/// likely they will be combined later.
1817
1818namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +00001819 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001820 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00001821 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001822
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001823 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001824 const TargetInstrInfo *TII;
1825 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001826 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001827 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001828 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001829
Craig Topper6bc27bf2014-03-10 02:09:33 +00001830 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001831
Craig Topper6bc27bf2014-03-10 02:09:33 +00001832 const char *getPassName() const override {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001833 return "ARM pre- register allocation load / store optimization pass";
1834 }
1835
1836 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001837 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1838 unsigned &NewOpc, unsigned &EvenReg,
1839 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001840 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001841 unsigned &PredReg, ARMCC::CondCodes &Pred,
1842 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001843 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001844 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001845 unsigned Base, bool isLd,
1846 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1847 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1848 };
1849 char ARMPreAllocLoadStoreOpt::ID = 0;
1850}
1851
1852bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopherfc6de422014-08-05 02:39:49 +00001853 TD = Fn.getSubtarget().getDataLayout();
1854 TII = Fn.getSubtarget().getInstrInfo();
1855 TRI = Fn.getSubtarget().getRegisterInfo();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001856 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001857 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001858 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001859
1860 bool Modified = false;
1861 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1862 ++MFI)
1863 Modified |= RescheduleLoadStoreInstrs(MFI);
1864
1865 return Modified;
1866}
1867
Evan Chengb4b20bb2009-06-19 23:17:27 +00001868static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1869 MachineBasicBlock::iterator I,
1870 MachineBasicBlock::iterator E,
Craig Topper71b7b682014-08-21 05:55:13 +00001871 SmallPtrSetImpl<MachineInstr*> &MemOps,
Evan Chengb4b20bb2009-06-19 23:17:27 +00001872 SmallSet<unsigned, 4> &MemRegs,
1873 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001874 // Are there stores / loads / calls between them?
1875 // FIXME: This is overly conservative. We should make use of alias information
1876 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001877 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001878 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001879 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001880 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001881 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001882 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001883 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001884 return false;
1885 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001886 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001887 return false;
1888 // It's not safe to move the first 'str' down.
1889 // str r1, [r0]
1890 // strh r5, [r0]
1891 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00001892 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001893 return false;
1894 }
1895 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1896 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00001897 if (!MO.isReg())
1898 continue;
1899 unsigned Reg = MO.getReg();
1900 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001901 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00001902 if (Reg != Base && !MemRegs.count(Reg))
1903 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001904 }
1905 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00001906
1907 // Estimate register pressure increase due to the transformation.
1908 if (MemRegs.size() <= 4)
1909 // Ok if we are moving small number of instructions.
1910 return true;
1911 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001912}
1913
Andrew Trick28c1d182011-11-11 22:18:09 +00001914
1915/// Copy Op0 and Op1 operands into a new array assigned to MI.
1916static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1917 MachineInstr *Op1) {
1918 assert(MI->memoperands_empty() && "expected a new machineinstr");
1919 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1920 + (Op1->memoperands_end() - Op1->memoperands_begin());
1921
1922 MachineFunction *MF = MI->getParent()->getParent();
1923 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1924 MachineSDNode::mmo_iterator MemEnd =
1925 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1926 MemEnd =
1927 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1928 MI->setMemRefs(MemBegin, MemEnd);
1929}
1930
Evan Chengeba57e42009-06-15 20:54:56 +00001931bool
1932ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1933 DebugLoc &dl,
1934 unsigned &NewOpc, unsigned &EvenReg,
1935 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001936 int &Offset, unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001937 ARMCC::CondCodes &Pred,
1938 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00001939 // Make sure we're allowed to generate LDRD/STRD.
1940 if (!STI->hasV5TEOps())
1941 return false;
1942
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001943 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00001944 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00001945 unsigned Opcode = Op0->getOpcode();
James Molloybb73c232014-05-16 14:08:46 +00001946 if (Opcode == ARM::LDRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001947 NewOpc = ARM::LDRD;
James Molloybb73c232014-05-16 14:08:46 +00001948 } else if (Opcode == ARM::STRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001949 NewOpc = ARM::STRD;
James Molloybb73c232014-05-16 14:08:46 +00001950 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
Evan Chengfd6aad72009-09-25 21:44:53 +00001951 NewOpc = ARM::t2LDRDi8;
1952 Scale = 4;
1953 isT2 = true;
1954 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1955 NewOpc = ARM::t2STRDi8;
1956 Scale = 4;
1957 isT2 = true;
James Molloybb73c232014-05-16 14:08:46 +00001958 } else {
Evan Chengfd6aad72009-09-25 21:44:53 +00001959 return false;
James Molloybb73c232014-05-16 14:08:46 +00001960 }
Evan Chengfd6aad72009-09-25 21:44:53 +00001961
Jim Grosbach9302bfd2010-10-26 19:34:41 +00001962 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00001963 // At the moment, we ignore the memoryoperand's value.
1964 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00001965 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00001966 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00001967 return false;
1968
Dan Gohman48b185d2009-09-25 20:36:54 +00001969 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00001970 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001971 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00001972 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00001973 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00001974 if (Align < ReqAlign)
1975 return false;
1976
1977 // Then make sure the immediate offset fits.
1978 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001979 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00001980 int Limit = (1 << 8) * Scale;
1981 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1982 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00001983 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001984 } else {
1985 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1986 if (OffImm < 0) {
1987 AddSub = ARM_AM::sub;
1988 OffImm = - OffImm;
1989 }
1990 int Limit = (1 << 8) * Scale;
1991 if (OffImm >= Limit || (OffImm & (Scale-1)))
1992 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00001993 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001994 }
Evan Chengeba57e42009-06-15 20:54:56 +00001995 EvenReg = Op0->getOperand(0).getReg();
Evan Chengad0dba52009-06-15 21:18:20 +00001996 OddReg = Op1->getOperand(0).getReg();
Evan Chengeba57e42009-06-15 20:54:56 +00001997 if (EvenReg == OddReg)
1998 return false;
1999 BaseReg = Op0->getOperand(1).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00002000 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002001 dl = Op0->getDebugLoc();
2002 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002003}
2004
Evan Cheng185c9ef2009-06-13 09:12:55 +00002005bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00002006 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00002007 unsigned Base, bool isLd,
2008 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
2009 bool RetVal = false;
2010
2011 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00002012 std::sort(Ops.begin(), Ops.end(),
2013 [](const MachineInstr *LHS, const MachineInstr *RHS) {
2014 int LOffset = getMemoryOpOffset(LHS);
2015 int ROffset = getMemoryOpOffset(RHS);
2016 assert(LHS == RHS || LOffset != ROffset);
2017 return LOffset > ROffset;
2018 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00002019
2020 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00002021 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00002022 // 1. Any def of base.
2023 // 2. Any gaps.
2024 while (Ops.size() > 1) {
2025 unsigned FirstLoc = ~0U;
2026 unsigned LastLoc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00002027 MachineInstr *FirstOp = nullptr;
2028 MachineInstr *LastOp = nullptr;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002029 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00002030 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002031 unsigned LastBytes = 0;
2032 unsigned NumMove = 0;
2033 for (int i = Ops.size() - 1; i >= 0; --i) {
2034 MachineInstr *Op = Ops[i];
2035 unsigned Loc = MI2LocMap[Op];
2036 if (Loc <= FirstLoc) {
2037 FirstLoc = Loc;
2038 FirstOp = Op;
2039 }
2040 if (Loc >= LastLoc) {
2041 LastLoc = Loc;
2042 LastOp = Op;
2043 }
2044
Andrew Trick642f0f62012-01-11 03:56:08 +00002045 unsigned LSMOpcode
2046 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
2047 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00002048 break;
2049
Evan Cheng185c9ef2009-06-13 09:12:55 +00002050 int Offset = getMemoryOpOffset(Op);
2051 unsigned Bytes = getLSMultipleTransferSize(Op);
2052 if (LastBytes) {
2053 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2054 break;
2055 }
2056 LastOffset = Offset;
2057 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00002058 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00002059 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002060 break;
2061 }
2062
2063 if (NumMove <= 1)
2064 Ops.pop_back();
2065 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002066 SmallPtrSet<MachineInstr*, 4> MemOps;
2067 SmallSet<unsigned, 4> MemRegs;
2068 for (int i = NumMove-1; i >= 0; --i) {
2069 MemOps.insert(Ops[i]);
2070 MemRegs.insert(Ops[i]->getOperand(0).getReg());
2071 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002072
2073 // Be conservative, if the instructions are too far apart, don't
2074 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00002075 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002076 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00002077 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2078 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002079 if (!DoMove) {
2080 for (unsigned i = 0; i != NumMove; ++i)
2081 Ops.pop_back();
2082 } else {
2083 // This is the new location for the loads / stores.
2084 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00002085 while (InsertPos != MBB->end()
2086 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002087 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002088
2089 // If we are moving a pair of loads / stores, see if it makes sense
2090 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00002091 MachineInstr *Op0 = Ops.back();
2092 MachineInstr *Op1 = Ops[Ops.size()-2];
2093 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00002094 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002095 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00002096 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00002097 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002098 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002099 DebugLoc dl;
2100 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach338de3e2010-10-27 23:12:14 +00002101 EvenReg, OddReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002102 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00002103 Ops.pop_back();
2104 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002105
Evan Cheng6cc775f2011-06-28 19:10:37 +00002106 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002107 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00002108 MRI->constrainRegClass(EvenReg, TRC);
2109 MRI->constrainRegClass(OddReg, TRC);
2110
Evan Chengeba57e42009-06-15 20:54:56 +00002111 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00002112 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002113 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00002114 .addReg(EvenReg, RegState::Define)
2115 .addReg(OddReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00002116 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002117 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002118 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00002119 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002120 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002121 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002122 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002123 concatenateMemOperands(MIB, Op0, Op1);
2124 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002125 ++NumLDRDFormed;
2126 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002127 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00002128 .addReg(EvenReg)
2129 .addReg(OddReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00002130 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002131 // FIXME: We're converting from LDRi12 to an insn that still
2132 // uses addrmode2, so we need an explicit offset reg. It should
2133 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002134 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00002135 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002136 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002137 concatenateMemOperands(MIB, Op0, Op1);
2138 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002139 ++NumSTRDFormed;
2140 }
2141 MBB->erase(Op0);
2142 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00002143
2144 // Add register allocation hints to form register pairs.
2145 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
2146 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002147 } else {
2148 for (unsigned i = 0; i != NumMove; ++i) {
2149 MachineInstr *Op = Ops.back();
2150 Ops.pop_back();
2151 MBB->splice(InsertPos, MBB, Op);
2152 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002153 }
2154
2155 NumLdStMoved += NumMove;
2156 RetVal = true;
2157 }
2158 }
2159 }
2160
2161 return RetVal;
2162}
2163
2164bool
2165ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2166 bool RetVal = false;
2167
2168 DenseMap<MachineInstr*, unsigned> MI2LocMap;
2169 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
2170 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
2171 SmallVector<unsigned, 4> LdBases;
2172 SmallVector<unsigned, 4> StBases;
2173
2174 unsigned Loc = 0;
2175 MachineBasicBlock::iterator MBBI = MBB->begin();
2176 MachineBasicBlock::iterator E = MBB->end();
2177 while (MBBI != E) {
2178 for (; MBBI != E; ++MBBI) {
2179 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002180 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002181 // Stop at barriers.
2182 ++MBBI;
2183 break;
2184 }
2185
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00002186 if (!MI->isDebugValue())
2187 MI2LocMap[MI] = ++Loc;
2188
Evan Cheng185c9ef2009-06-13 09:12:55 +00002189 if (!isMemoryOp(MI))
2190 continue;
2191 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00002192 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00002193 continue;
2194
Evan Chengfd6aad72009-09-25 21:44:53 +00002195 int Opc = MI->getOpcode();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002196 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002197 unsigned Base = MI->getOperand(1).getReg();
2198 int Offset = getMemoryOpOffset(MI);
2199
2200 bool StopHere = false;
2201 if (isLd) {
2202 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2203 Base2LdsMap.find(Base);
2204 if (BI != Base2LdsMap.end()) {
2205 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2206 if (Offset == getMemoryOpOffset(BI->second[i])) {
2207 StopHere = true;
2208 break;
2209 }
2210 }
2211 if (!StopHere)
2212 BI->second.push_back(MI);
2213 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002214 Base2LdsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002215 LdBases.push_back(Base);
2216 }
2217 } else {
2218 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2219 Base2StsMap.find(Base);
2220 if (BI != Base2StsMap.end()) {
2221 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2222 if (Offset == getMemoryOpOffset(BI->second[i])) {
2223 StopHere = true;
2224 break;
2225 }
2226 }
2227 if (!StopHere)
2228 BI->second.push_back(MI);
2229 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002230 Base2StsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002231 StBases.push_back(Base);
2232 }
2233 }
2234
2235 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002236 // Found a duplicate (a base+offset combination that's seen earlier).
2237 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002238 --Loc;
2239 break;
2240 }
2241 }
2242
2243 // Re-schedule loads.
2244 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2245 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002246 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002247 if (Lds.size() > 1)
2248 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2249 }
2250
2251 // Re-schedule stores.
2252 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2253 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002254 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002255 if (Sts.size() > 1)
2256 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2257 }
2258
2259 if (MBBI != E) {
2260 Base2LdsMap.clear();
2261 Base2StsMap.clear();
2262 LdBases.clear();
2263 StBases.clear();
2264 }
2265 }
2266
2267 return RetVal;
2268}
2269
2270
2271/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
2272/// optimization pass.
2273FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2274 if (PreAlloc)
2275 return new ARMPreAllocLoadStoreOpt();
2276 return new ARMLoadStoreOpt();
2277}