blob: c648f826edd48508c2a9593e2354ef98125dacb9 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindola185c5c22006-07-11 11:36:48 +000015// Address operands
Rafael Espindolae45a79a2006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3130a752006-09-13 12:09:43 +000018 let NumMIOperands = 3;
19 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindolae45a79a2006-09-11 17:25:40 +000020}
21
Rafael Espindola185c5c22006-07-11 11:36:48 +000022def memri : Operand<iPTR> {
23 let PrintMethod = "printMemRegImm";
24 let NumMIOperands = 2;
25 let MIOperandInfo = (ops i32imm, ptr_rc);
26}
27
Rafael Espindolae40a7e22006-07-10 01:41:35 +000028// Define ARM specific addressing mode.
Rafael Espindolae45a79a2006-09-11 17:25:40 +000029//Addressing Mode 1: data processing operands
Evan Cheng577ef762006-10-11 21:03:53 +000030def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl],
31 []>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000032
Rafael Espindola185c5c22006-07-11 11:36:48 +000033//register plus/minus 12 bit offset
Evan Cheng577ef762006-10-11 21:03:53 +000034def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex], []>;
Rafael Espindola185c5c22006-07-11 11:36:48 +000035//register plus scaled register
Evan Cheng577ef762006-10-11 21:03:53 +000036//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", [], []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000037
38//===----------------------------------------------------------------------===//
Rafael Espindola203922d2006-10-16 17:57:20 +000039// Instruction Class Templates
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000040//===----------------------------------------------------------------------===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000041class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
42 let Namespace = "ARM";
43
44 dag OperandList = ops;
45 let AsmString = asmstr;
46 let Pattern = pattern;
47}
48
Rafael Espindola203922d2006-10-16 17:57:20 +000049class IntBinOp<string OpcStr, SDNode OpNode> :
50 InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
51 !strconcat(OpcStr, " $dst, $a, $b"),
52 [(set IntRegs:$dst, (OpNode IntRegs:$a, IntRegs:$b))]>;
53
Rafael Espindolab23dc142006-10-16 18:18:14 +000054class Addr1BinOp<string OpcStr, SDNode OpNode> :
55 InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
56 !strconcat(OpcStr, " $dst, $a, $b"),
57 [(set IntRegs:$dst, (OpNode IntRegs:$a, addr_mode1:$b))]>;
58
Rafael Espindola203922d2006-10-16 17:57:20 +000059//===----------------------------------------------------------------------===//
60// Instructions
61//===----------------------------------------------------------------------===//
62
Rafael Espindolae08b9852006-08-24 13:45:55 +000063def brtarget : Operand<OtherVT>;
64
Rafael Espindolafe03fe92006-08-24 16:13:15 +000065// Operand for printing out a condition code.
66let PrintMethod = "printCCOperand" in
67 def CCOp : Operand<i32>;
68
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000069def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Cheng81b645a2006-08-11 09:03:33 +000070def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
71 [SDNPHasChain, SDNPOutFlag]>;
72def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
73 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000074
Rafael Espindola75269be2006-07-16 01:02:57 +000075def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
76def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
77 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000078def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
79 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindola29e48752006-08-24 17:19:08 +000080
81def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
Rafael Espindola29e48752006-08-24 17:19:08 +000082def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +000083
Rafael Espindolad15c8922006-10-10 12:56:00 +000084def SDTarmfmstat : SDTypeProfile<0, 0, []>;
85def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>;
86
Rafael Espindolafe03fe92006-08-24 16:13:15 +000087def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +000088def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
89
Rafael Espindolad0dee772006-08-21 22:00:32 +000090def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
91def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola75269be2006-07-16 01:02:57 +000092
Rafael Espindolab5093882006-10-07 14:24:52 +000093def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +000094def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +000095def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +000096def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +000097def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +000098def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +000099def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000100def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000101
102def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindolaaa2a12f2006-10-06 20:33:26 +0000103def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
104 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000105
Rafael Espindolae04df412006-10-05 16:48:49 +0000106def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
107def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
108
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000109def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
110 "!ADJCALLSTACKUP $amt",
Chris Lattner8c9422c2006-10-12 18:00:26 +0000111 [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000112
113def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
114 "!ADJCALLSTACKDOWN $amt",
Chris Lattner8c9422c2006-10-12 18:00:26 +0000115 [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000116
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000117let isReturn = 1 in {
Rafael Espindolaa94b9e32006-08-03 17:02:20 +0000118 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000119}
Rafael Espindolab15597b2006-05-18 21:45:49 +0000120
Rafael Espindolabf8e7512006-08-16 14:43:33 +0000121let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000122 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
123}
Rafael Espindola75269be2006-07-16 01:02:57 +0000124
Rafael Espindola185c5c22006-07-11 11:36:48 +0000125def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000126 "ldr $dst, $addr",
Rafael Espindola185c5c22006-07-11 11:36:48 +0000127 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000128
Rafael Espindola677ee832006-10-16 17:17:22 +0000129def LDRB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000130 "ldrb $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000131 [(set IntRegs:$dst, (zextloadi8 IntRegs:$addr))]>;
132
133def LDRSB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000134 "ldrsb $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000135 [(set IntRegs:$dst, (sextloadi8 IntRegs:$addr))]>;
136
137def LDRH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000138 "ldrh $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000139 [(set IntRegs:$dst, (zextloadi16 IntRegs:$addr))]>;
140
141def LDRSH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000142 "ldrsh $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000143 [(set IntRegs:$dst, (sextloadi16 IntRegs:$addr))]>;
144
Rafael Espindola8c41f992006-08-08 20:35:03 +0000145def str : InstARM<(ops IntRegs:$src, memri:$addr),
146 "str $src, $addr",
147 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000148
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000149def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
150 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindolab15597b2006-05-18 21:45:49 +0000151
Rafael Espindolab23dc142006-10-16 18:18:14 +0000152def ADD : Addr1BinOp<"add", add>;
153def ADCS : Addr1BinOp<"adcs", adde>;
154def ADDS : Addr1BinOp<"adds", addc>;
Rafael Espindola396b4a62006-10-09 17:18:28 +0000155
Rafael Espindolac3ed77e2006-08-17 17:09:40 +0000156// "LEA" forms of add
157def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
158 "add $dst, ${addr:arith}",
159 [(set IntRegs:$dst, iaddr:$addr)]>;
160
161
Rafael Espindolab23dc142006-10-16 18:18:14 +0000162def SUB : Addr1BinOp<"sub", sub>;
163def SBCS : Addr1BinOp<"sbcs", sube>;
164def SUBS : Addr1BinOp<"subs", subc>;
165def AND : Addr1BinOp<"and", and>;
166def EOR : Addr1BinOp<"eor", xor>;
167def ORR : Addr1BinOp<"orr", or>;
Rafael Espindola4443c7d2006-09-08 16:59:47 +0000168
Rafael Espindolad0dee772006-08-21 22:00:32 +0000169let isTwoAddress = 1 in {
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000170 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
171 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindola29e48752006-08-24 17:19:08 +0000172 "mov$cc $dst, $true",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000173 [(set IntRegs:$dst, (armselect addr_mode1:$true,
174 IntRegs:$false, imm:$cc))]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000175}
176
Rafael Espindola203922d2006-10-16 17:57:20 +0000177def MUL : IntBinOp<"mul", mul>;
Rafael Espindolac7829d62006-09-11 19:24:19 +0000178
Rafael Espindola595dc4c2006-10-16 16:33:29 +0000179let Defs = [R0] in {
Rafael Espindola203922d2006-10-16 17:57:20 +0000180 def SMULL : IntBinOp<"smull r12,", mulhs>;
181 def UMULL : IntBinOp<"umull r12,", mulhu>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +0000182}
183
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000184def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
185 "b$cc $dst",
186 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000187
Rafael Espindola778769a2006-09-08 12:47:03 +0000188def b : InstARM<(ops brtarget:$dst),
189 "b $dst",
190 [(br bb:$dst)]>;
191
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000192def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindolad0dee772006-08-21 22:00:32 +0000193 "cmp $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000194 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000195
Rafael Espindolad15c8922006-10-10 12:56:00 +0000196// Floating Point Compare
Rafael Espindola3874a162006-10-13 13:14:59 +0000197def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b),
198 "fcmps $a, $b",
199 [(armcmp FPRegs:$a, FPRegs:$b)]>;
200
Rafael Espindola3874a162006-10-13 13:14:59 +0000201def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
202 "fcmpd $a, $b",
Rafael Espindolad1a4ea42006-10-10 16:33:47 +0000203 [(armcmp DFPRegs:$a, DFPRegs:$b)]>;
204
Rafael Espindola53f78be2006-09-29 21:20:16 +0000205// Floating Point Conversion
206// We use bitconvert for moving the data between the register classes.
207// The format conversion is done with ARM specific nodes
208
209def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
210 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
211
212def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
213 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
214
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000215def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
216 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
217
Rafael Espindolae04df412006-10-05 16:48:49 +0000218def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
219 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
220
Rafael Espindola53f78be2006-09-29 21:20:16 +0000221def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
222 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000223
Rafael Espindola57d109f2006-10-10 18:55:14 +0000224def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
225 "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>;
226
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000227def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
228 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000229
Rafael Espindola57d109f2006-10-10 18:55:14 +0000230def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
231 "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>;
232
Rafael Espindolab5093882006-10-07 14:24:52 +0000233def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
234 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
235
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000236def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
237 "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>;
238
Rafael Espindolab5093882006-10-07 14:24:52 +0000239def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
240 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
241
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000242def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
243 "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>;
244
Rafael Espindola9e29ec32006-10-09 17:50:29 +0000245def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
246 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
247
248def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
249 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000250
Rafael Espindolad15c8922006-10-10 12:56:00 +0000251def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>;
252
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000253// Floating Point Arithmetic
254def FADDS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
255 "fadds $dst, $a, $b",
256 [(set FPRegs:$dst, (fadd FPRegs:$a, FPRegs:$b))]>;
257
258def FADDD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
259 "faddd $dst, $a, $b",
260 [(set DFPRegs:$dst, (fadd DFPRegs:$a, DFPRegs:$b))]>;
261
Rafael Espindolab5f1ff332006-10-10 19:35:01 +0000262def FSUBS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
263 "fsubs $dst, $a, $b",
264 [(set FPRegs:$dst, (fsub FPRegs:$a, FPRegs:$b))]>;
265
266def FSUBD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
267 "fsubd $dst, $a, $b",
268 [(set DFPRegs:$dst, (fsub DFPRegs:$a, DFPRegs:$b))]>;
269
Rafael Espindola5ab31662006-10-13 17:37:35 +0000270def FNEGS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
271 "fnegs $dst, $src",
272 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
273
274def FNEGD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src),
275 "fnegd $dst, $src",
276 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
277
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000278def FMULS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
279 "fmuls $dst, $a, $b",
280 [(set FPRegs:$dst, (fmul FPRegs:$a, FPRegs:$b))]>;
281
282def FMULD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
283 "fmuld $dst, $a, $b",
284 [(set DFPRegs:$dst, (fmul DFPRegs:$a, DFPRegs:$b))]>;
Rafael Espindola58c368b2006-10-07 14:03:39 +0000285
286
287// Floating Point Load
288def FLDS : InstARM<(ops FPRegs:$dst, IntRegs:$addr),
289 "flds $dst, $addr",
290 [(set FPRegs:$dst, (load IntRegs:$addr))]>;
291
292def FLDD : InstARM<(ops DFPRegs:$dst, IntRegs:$addr),
293 "fldd $dst, $addr",
294 [(set DFPRegs:$dst, (load IntRegs:$addr))]>;