Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the "Instituto Nokia de Tecnologia" and |
| 6 | // is distributed under the University of Illinois Open Source |
| 7 | // License. See LICENSE.TXT for details. |
| 8 | // |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | // |
| 11 | // This file describes the ARM instructions in TableGen format. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 15 | // Address operands |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 16 | def op_addr_mode1 : Operand<iPTR> { |
| 17 | let PrintMethod = "printAddrMode1"; |
Rafael Espindola | 3130a75 | 2006-09-13 12:09:43 +0000 | [diff] [blame] | 18 | let NumMIOperands = 3; |
| 19 | let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm); |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 20 | } |
| 21 | |
Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 22 | def memri : Operand<iPTR> { |
| 23 | let PrintMethod = "printMemRegImm"; |
| 24 | let NumMIOperands = 2; |
| 25 | let MIOperandInfo = (ops i32imm, ptr_rc); |
| 26 | } |
| 27 | |
Rafael Espindola | e40a7e2 | 2006-07-10 01:41:35 +0000 | [diff] [blame] | 28 | // Define ARM specific addressing mode. |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 29 | //Addressing Mode 1: data processing operands |
Evan Cheng | 577ef76 | 2006-10-11 21:03:53 +0000 | [diff] [blame] | 30 | def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl], |
| 31 | []>; |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 32 | |
Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 33 | //register plus/minus 12 bit offset |
Evan Cheng | 577ef76 | 2006-10-11 21:03:53 +0000 | [diff] [blame] | 34 | def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex], []>; |
Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 35 | //register plus scaled register |
Evan Cheng | 577ef76 | 2006-10-11 21:03:53 +0000 | [diff] [blame] | 36 | //def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", [], []>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 37 | |
| 38 | //===----------------------------------------------------------------------===// |
Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 39 | // Instruction Class Templates |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 40 | //===----------------------------------------------------------------------===// |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 41 | class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction { |
| 42 | let Namespace = "ARM"; |
| 43 | |
| 44 | dag OperandList = ops; |
| 45 | let AsmString = asmstr; |
| 46 | let Pattern = pattern; |
| 47 | } |
| 48 | |
Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 49 | class IntBinOp<string OpcStr, SDNode OpNode> : |
| 50 | InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b), |
| 51 | !strconcat(OpcStr, " $dst, $a, $b"), |
| 52 | [(set IntRegs:$dst, (OpNode IntRegs:$a, IntRegs:$b))]>; |
| 53 | |
Rafael Espindola | b23dc14 | 2006-10-16 18:18:14 +0000 | [diff] [blame^] | 54 | class Addr1BinOp<string OpcStr, SDNode OpNode> : |
| 55 | InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b), |
| 56 | !strconcat(OpcStr, " $dst, $a, $b"), |
| 57 | [(set IntRegs:$dst, (OpNode IntRegs:$a, addr_mode1:$b))]>; |
| 58 | |
Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 59 | //===----------------------------------------------------------------------===// |
| 60 | // Instructions |
| 61 | //===----------------------------------------------------------------------===// |
| 62 | |
Rafael Espindola | e08b985 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 63 | def brtarget : Operand<OtherVT>; |
| 64 | |
Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 65 | // Operand for printing out a condition code. |
| 66 | let PrintMethod = "printCCOperand" in |
| 67 | def CCOp : Operand<i32>; |
| 68 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 69 | def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
Evan Cheng | 81b645a | 2006-08-11 09:03:33 +0000 | [diff] [blame] | 70 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq, |
| 71 | [SDNPHasChain, SDNPOutFlag]>; |
| 72 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq, |
| 73 | [SDNPHasChain, SDNPOutFlag]>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 74 | |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 75 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
| 76 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
| 77 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Rafael Espindola | a94b9e3 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 78 | def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet, |
| 79 | [SDNPHasChain, SDNPOptInFlag]>; |
Rafael Espindola | 29e4875 | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 80 | |
| 81 | def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>; |
Rafael Espindola | 29e4875 | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 82 | def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>; |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 83 | |
Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 84 | def SDTarmfmstat : SDTypeProfile<0, 0, []>; |
| 85 | def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>; |
| 86 | |
Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 87 | def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
Rafael Espindola | e08b985 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 88 | def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>; |
| 89 | |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 90 | def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 91 | def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>; |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 92 | |
Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 93 | def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>; |
Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 94 | def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>; |
Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 95 | def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>; |
Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 96 | def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>; |
Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 97 | def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>; |
Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 98 | def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>; |
Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 99 | def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>; |
Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 100 | def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>; |
Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 101 | |
| 102 | def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>; |
Rafael Espindola | aa2a12f | 2006-10-06 20:33:26 +0000 | [diff] [blame] | 103 | def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd, |
| 104 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 105 | |
Rafael Espindola | e04df41 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 106 | def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>; |
| 107 | def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>; |
| 108 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 109 | def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt), |
| 110 | "!ADJCALLSTACKUP $amt", |
Chris Lattner | 8c9422c | 2006-10-12 18:00:26 +0000 | [diff] [blame] | 111 | [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 112 | |
| 113 | def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt), |
| 114 | "!ADJCALLSTACKDOWN $amt", |
Chris Lattner | 8c9422c | 2006-10-12 18:00:26 +0000 | [diff] [blame] | 115 | [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 116 | |
Rafael Espindola | bf3a17c | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 117 | let isReturn = 1 in { |
Rafael Espindola | a94b9e3 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 118 | def bx: InstARM<(ops), "bx r14", [(retflag)]>; |
Rafael Espindola | bf3a17c | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 119 | } |
Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 120 | |
Rafael Espindola | bf8e751 | 2006-08-16 14:43:33 +0000 | [diff] [blame] | 121 | let Defs = [R0, R1, R2, R3, R14] in { |
Rafael Espindola | 8b7bd82 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 122 | def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>; |
| 123 | } |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 124 | |
Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 125 | def ldr : InstARM<(ops IntRegs:$dst, memri:$addr), |
Rafael Espindola | 8b7bd82 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 126 | "ldr $dst, $addr", |
Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 127 | [(set IntRegs:$dst, (load iaddr:$addr))]>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 128 | |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 129 | def LDRB : InstARM<(ops IntRegs:$dst, IntRegs:$addr), |
Rafael Espindola | c4abf8d | 2006-10-16 17:38:12 +0000 | [diff] [blame] | 130 | "ldrb $dst, [$addr]", |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 131 | [(set IntRegs:$dst, (zextloadi8 IntRegs:$addr))]>; |
| 132 | |
| 133 | def LDRSB : InstARM<(ops IntRegs:$dst, IntRegs:$addr), |
Rafael Espindola | c4abf8d | 2006-10-16 17:38:12 +0000 | [diff] [blame] | 134 | "ldrsb $dst, [$addr]", |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 135 | [(set IntRegs:$dst, (sextloadi8 IntRegs:$addr))]>; |
| 136 | |
| 137 | def LDRH : InstARM<(ops IntRegs:$dst, IntRegs:$addr), |
Rafael Espindola | c4abf8d | 2006-10-16 17:38:12 +0000 | [diff] [blame] | 138 | "ldrh $dst, [$addr]", |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 139 | [(set IntRegs:$dst, (zextloadi16 IntRegs:$addr))]>; |
| 140 | |
| 141 | def LDRSH : InstARM<(ops IntRegs:$dst, IntRegs:$addr), |
Rafael Espindola | c4abf8d | 2006-10-16 17:38:12 +0000 | [diff] [blame] | 142 | "ldrsh $dst, [$addr]", |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 143 | [(set IntRegs:$dst, (sextloadi16 IntRegs:$addr))]>; |
| 144 | |
Rafael Espindola | 8c41f99 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 145 | def str : InstARM<(ops IntRegs:$src, memri:$addr), |
| 146 | "str $src, $addr", |
| 147 | [(store IntRegs:$src, iaddr:$addr)]>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 148 | |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 149 | def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src), |
| 150 | "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>; |
Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 151 | |
Rafael Espindola | b23dc14 | 2006-10-16 18:18:14 +0000 | [diff] [blame^] | 152 | def ADD : Addr1BinOp<"add", add>; |
| 153 | def ADCS : Addr1BinOp<"adcs", adde>; |
| 154 | def ADDS : Addr1BinOp<"adds", addc>; |
Rafael Espindola | 396b4a6 | 2006-10-09 17:18:28 +0000 | [diff] [blame] | 155 | |
Rafael Espindola | c3ed77e | 2006-08-17 17:09:40 +0000 | [diff] [blame] | 156 | // "LEA" forms of add |
| 157 | def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr), |
| 158 | "add $dst, ${addr:arith}", |
| 159 | [(set IntRegs:$dst, iaddr:$addr)]>; |
| 160 | |
| 161 | |
Rafael Espindola | b23dc14 | 2006-10-16 18:18:14 +0000 | [diff] [blame^] | 162 | def SUB : Addr1BinOp<"sub", sub>; |
| 163 | def SBCS : Addr1BinOp<"sbcs", sube>; |
| 164 | def SUBS : Addr1BinOp<"subs", subc>; |
| 165 | def AND : Addr1BinOp<"and", and>; |
| 166 | def EOR : Addr1BinOp<"eor", xor>; |
| 167 | def ORR : Addr1BinOp<"orr", or>; |
Rafael Espindola | 4443c7d | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 168 | |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 169 | let isTwoAddress = 1 in { |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 170 | def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false, |
| 171 | op_addr_mode1:$true, CCOp:$cc), |
Rafael Espindola | 29e4875 | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 172 | "mov$cc $dst, $true", |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 173 | [(set IntRegs:$dst, (armselect addr_mode1:$true, |
| 174 | IntRegs:$false, imm:$cc))]>; |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 175 | } |
| 176 | |
Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 177 | def MUL : IntBinOp<"mul", mul>; |
Rafael Espindola | c7829d6 | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 178 | |
Rafael Espindola | 595dc4c | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 179 | let Defs = [R0] in { |
Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 180 | def SMULL : IntBinOp<"smull r12,", mulhs>; |
| 181 | def UMULL : IntBinOp<"umull r12,", mulhu>; |
Rafael Espindola | 595dc4c | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 182 | } |
| 183 | |
Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 184 | def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc), |
| 185 | "b$cc $dst", |
| 186 | [(armbr bb:$dst, imm:$cc)]>; |
Rafael Espindola | e08b985 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 187 | |
Rafael Espindola | 778769a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 188 | def b : InstARM<(ops brtarget:$dst), |
| 189 | "b $dst", |
| 190 | [(br bb:$dst)]>; |
| 191 | |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 192 | def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b), |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 193 | "cmp $a, $b", |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 194 | [(armcmp IntRegs:$a, addr_mode1:$b)]>; |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 195 | |
Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 196 | // Floating Point Compare |
Rafael Espindola | 3874a16 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 197 | def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b), |
| 198 | "fcmps $a, $b", |
| 199 | [(armcmp FPRegs:$a, FPRegs:$b)]>; |
| 200 | |
Rafael Espindola | 3874a16 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 201 | def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b), |
| 202 | "fcmpd $a, $b", |
Rafael Espindola | d1a4ea4 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 203 | [(armcmp DFPRegs:$a, DFPRegs:$b)]>; |
| 204 | |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 205 | // Floating Point Conversion |
| 206 | // We use bitconvert for moving the data between the register classes. |
| 207 | // The format conversion is done with ARM specific nodes |
| 208 | |
| 209 | def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src), |
| 210 | "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>; |
| 211 | |
| 212 | def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src), |
| 213 | "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>; |
| 214 | |
Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 215 | def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src), |
| 216 | "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>; |
| 217 | |
Rafael Espindola | e04df41 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 218 | def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1), |
| 219 | "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>; |
| 220 | |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 221 | def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 222 | "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>; |
Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 223 | |
Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 224 | def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 225 | "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>; |
| 226 | |
Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 227 | def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src), |
| 228 | "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>; |
Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 229 | |
Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 230 | def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src), |
| 231 | "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>; |
| 232 | |
Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 233 | def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 234 | "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>; |
| 235 | |
Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 236 | def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 237 | "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>; |
| 238 | |
Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 239 | def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src), |
| 240 | "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>; |
| 241 | |
Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 242 | def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src), |
| 243 | "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>; |
| 244 | |
Rafael Espindola | 9e29ec3 | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 245 | def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src), |
| 246 | "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>; |
| 247 | |
| 248 | def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src), |
| 249 | "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>; |
Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 250 | |
Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 251 | def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>; |
| 252 | |
Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 253 | // Floating Point Arithmetic |
| 254 | def FADDS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b), |
| 255 | "fadds $dst, $a, $b", |
| 256 | [(set FPRegs:$dst, (fadd FPRegs:$a, FPRegs:$b))]>; |
| 257 | |
| 258 | def FADDD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b), |
| 259 | "faddd $dst, $a, $b", |
| 260 | [(set DFPRegs:$dst, (fadd DFPRegs:$a, DFPRegs:$b))]>; |
| 261 | |
Rafael Espindola | b5f1ff33 | 2006-10-10 19:35:01 +0000 | [diff] [blame] | 262 | def FSUBS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b), |
| 263 | "fsubs $dst, $a, $b", |
| 264 | [(set FPRegs:$dst, (fsub FPRegs:$a, FPRegs:$b))]>; |
| 265 | |
| 266 | def FSUBD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b), |
| 267 | "fsubd $dst, $a, $b", |
| 268 | [(set DFPRegs:$dst, (fsub DFPRegs:$a, DFPRegs:$b))]>; |
| 269 | |
Rafael Espindola | 5ab3166 | 2006-10-13 17:37:35 +0000 | [diff] [blame] | 270 | def FNEGS : InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 271 | "fnegs $dst, $src", |
| 272 | [(set FPRegs:$dst, (fneg FPRegs:$src))]>; |
| 273 | |
| 274 | def FNEGD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src), |
| 275 | "fnegd $dst, $src", |
| 276 | [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>; |
| 277 | |
Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 278 | def FMULS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b), |
| 279 | "fmuls $dst, $a, $b", |
| 280 | [(set FPRegs:$dst, (fmul FPRegs:$a, FPRegs:$b))]>; |
| 281 | |
| 282 | def FMULD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b), |
| 283 | "fmuld $dst, $a, $b", |
| 284 | [(set DFPRegs:$dst, (fmul DFPRegs:$a, DFPRegs:$b))]>; |
Rafael Espindola | 58c368b | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 285 | |
| 286 | |
| 287 | // Floating Point Load |
| 288 | def FLDS : InstARM<(ops FPRegs:$dst, IntRegs:$addr), |
| 289 | "flds $dst, $addr", |
| 290 | [(set FPRegs:$dst, (load IntRegs:$addr))]>; |
| 291 | |
| 292 | def FLDD : InstARM<(ops DFPRegs:$dst, IntRegs:$addr), |
| 293 | "fldd $dst, $addr", |
| 294 | [(set DFPRegs:$dst, (load IntRegs:$addr))]>; |