blob: d699e0fdd82905339ae5878073c581bcb40b5b87 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Hal Finkel595817e2012-06-04 02:21:00 +000042static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
43cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000044
Hal Finkel4e9f1a82012-06-10 19:32:29 +000045static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
46cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
47
Hal Finkel8d7fbc92013-03-15 15:27:13 +000048static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
49cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
50
Hal Finkel940ab932014-02-28 00:27:01 +000051// FIXME: Remove this once the bug has been fixed!
52extern cl::opt<bool> ANDIGlueBug;
53
Eric Christopher89958332014-05-31 00:07:32 +000054static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
Eric Christophera84189a2014-06-02 17:29:07 +000055 // If it isn't a Mach-O file then it's going to be a linux ELF
56 // object file.
Eric Christopher89958332014-05-31 00:07:32 +000057 if (TT.isOSDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000058 return new TargetLoweringObjectFileMachO();
Eric Christophera84189a2014-06-02 17:29:07 +000059
60 return new PPC64LinuxTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +000061}
62
Chris Lattner584a11a2006-11-02 01:44:04 +000063PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +000064 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000065 Subtarget(*TM.getSubtargetImpl()) {
Nate Begeman4dd38312005-10-21 00:02:42 +000066 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000067
Chris Lattnera028e7a2005-09-27 22:18:25 +000068 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000069 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000071
Chris Lattnerd10babf2010-10-10 18:34:00 +000072 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
73 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000074 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000075 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000076
Chris Lattnerf22556d2005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000085
Owen Anderson9f944592009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000087
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000103 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
108 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
123 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
125 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
126 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
127 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
128 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000179 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000180 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000183 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000184 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000185 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000188 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000196 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000218 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000230 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000299 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000319 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000352 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000362 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000370 if (Subtarget.hasFPCVT()) {
371 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000384 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000400 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
404 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
405 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000406
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::ADD , VT, Legal);
409 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000410
Chris Lattner95c7adc2006-04-04 17:25:31 +0000411 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000414
415 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000428
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::MUL , VT, Expand);
431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
435 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000436 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000438 setOperationAction(ISD::FSQRT, VT, Expand);
439 setOperationAction(ISD::FLOG, VT, Expand);
440 setOperationAction(ISD::FLOG10, VT, Expand);
441 setOperationAction(ISD::FLOG2, VT, Expand);
442 setOperationAction(ISD::FEXP, VT, Expand);
443 setOperationAction(ISD::FEXP2, VT, Expand);
444 setOperationAction(ISD::FSIN, VT, Expand);
445 setOperationAction(ISD::FCOS, VT, Expand);
446 setOperationAction(ISD::FABS, VT, Expand);
447 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000448 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000449 setOperationAction(ISD::FCEIL, VT, Expand);
450 setOperationAction(ISD::FTRUNC, VT, Expand);
451 setOperationAction(ISD::FRINT, VT, Expand);
452 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
454 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
455 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
456 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
457 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
458 setOperationAction(ISD::UDIVREM, VT, Expand);
459 setOperationAction(ISD::SDIVREM, VT, Expand);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
461 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000462 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000463 setOperationAction(ISD::CTPOP, VT, Expand);
464 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000465 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000466 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000467 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000468 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000469 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
470
471 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
472 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
473 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
474 setTruncStoreAction(VT, InnerVT, Expand);
475 }
476 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
477 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
478 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000479 }
480
Chris Lattner95c7adc2006-04-04 17:25:31 +0000481 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
482 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000483 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000484
Owen Anderson9f944592009-08-11 20:47:22 +0000485 setOperationAction(ISD::AND , MVT::v4i32, Legal);
486 setOperationAction(ISD::OR , MVT::v4i32, Legal);
487 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
488 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000489 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000490 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000491 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000492 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
493 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
494 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
495 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000496 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
497 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
498 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
499 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000500
Craig Topperabadc662012-04-20 06:31:50 +0000501 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
502 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
503 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
504 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000505
Owen Anderson9f944592009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000507 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000508
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000509 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000510 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
511 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
512 }
513
Owen Anderson9f944592009-08-11 20:47:22 +0000514 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
515 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
516 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000517
Owen Anderson9f944592009-08-11 20:47:22 +0000518 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
519 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000520
Owen Anderson9f944592009-08-11 20:47:22 +0000521 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
522 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
523 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
524 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000525
526 // Altivec does not contain unordered floating-point compare instructions
527 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
528 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
529 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
530 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
531 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
532 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000533
534 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
535 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000536
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000537 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000538 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000539 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000540
541 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
542 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
543 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
544 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
545 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
546
547 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
548
549 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
550 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
551
552 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
553 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
554
Hal Finkel732f0f72014-03-26 12:49:28 +0000555 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
559 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
560
Hal Finkel27774d92014-03-13 07:58:58 +0000561 // Share the Altivec comparison restrictions.
562 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUGT, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETUGE, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETULT, MVT::v2f64, Expand);
567 setCondCodeAction(ISD::SETULE, MVT::v2f64, Expand);
568
569 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
570 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
571
Hal Finkel9281c9a2014-03-26 18:26:30 +0000572 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
573 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
574
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000575 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
576
Hal Finkel19be5062014-03-29 05:29:01 +0000577 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000578
579 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
580 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000581
582 // VSX v2i64 only supports non-arithmetic operations.
583 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
584 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
585
Hal Finkelad801b72014-03-27 21:26:33 +0000586 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
587 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
588 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
589
Hal Finkel777c9dd2014-03-29 16:04:40 +0000590 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
591
Hal Finkel9281c9a2014-03-26 18:26:30 +0000592 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
593 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
594 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
595 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
596
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000597 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
598
Hal Finkel7279f4b2014-03-26 19:13:54 +0000599 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
600 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
601 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
602 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
603
Hal Finkel5c0d1452014-03-30 13:22:59 +0000604 // Vector operation legalization checks the result type of
605 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
610
Hal Finkela6c8b512014-03-26 16:12:58 +0000611 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000612 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000613 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000614
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000615 if (Subtarget.has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000616 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000617 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
618 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000619
Eli Friedman7dfa7912011-08-29 18:23:02 +0000620 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
621 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000622 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
623 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000624
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000625 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000626 // Altivec instructions set fields to all zeros or all ones.
627 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000628
Evan Cheng39e90022012-07-02 22:39:56 +0000629 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000630 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000631 setExceptionPointerRegister(PPC::X3);
632 setExceptionSelectorRegister(PPC::X4);
633 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000634 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000635 setExceptionPointerRegister(PPC::R3);
636 setExceptionSelectorRegister(PPC::R4);
637 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000638
Chris Lattnerf4184352006-03-01 04:57:39 +0000639 // We have target-specific dag combine patterns for the following nodes:
640 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000641 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000642 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000643 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000644 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000645 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000646 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000647 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000648
Hal Finkel46043ed2014-03-01 21:36:57 +0000649 setTargetDAGCombine(ISD::SIGN_EXTEND);
650 setTargetDAGCombine(ISD::ZERO_EXTEND);
651 setTargetDAGCombine(ISD::ANY_EXTEND);
652
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000653 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000654 setTargetDAGCombine(ISD::TRUNCATE);
655 setTargetDAGCombine(ISD::SETCC);
656 setTargetDAGCombine(ISD::SELECT_CC);
657 }
658
Hal Finkel2e103312013-04-03 04:01:11 +0000659 // Use reciprocal estimates.
660 if (TM.Options.UnsafeFPMath) {
661 setTargetDAGCombine(ISD::FDIV);
662 setTargetDAGCombine(ISD::FSQRT);
663 }
664
Dale Johannesen10432e52007-10-19 00:59:18 +0000665 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000666 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000667 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000668 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
669 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000670 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
671 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000672 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
673 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
674 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
675 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
676 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000677 }
678
Hal Finkel940ab932014-02-28 00:27:01 +0000679 // With 32 condition bits, we don't need to sink (and duplicate) compares
680 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000681 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000682 setHasMultipleConditionRegisters();
683
Hal Finkel65298572011-10-17 18:53:03 +0000684 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000685 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000686 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000687
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000688 if (isPPC64 && Subtarget.isJITCodeModel())
Evan Cheng39e90022012-07-02 22:39:56 +0000689 // Temporary workaround for the inability of PPC64 JIT to handle jump
690 // tables.
691 setSupportJumpTables(false);
692
Eli Friedman30a49e92011-08-03 21:06:02 +0000693 setInsertFencesForAtomic(true);
694
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000695 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000696 setSchedulingPreference(Sched::Source);
697 else
698 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000699
Chris Lattnerf22556d2005-08-16 17:14:42 +0000700 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000701
702 // The Freescale cores does better with aggressive inlining of memcpy and
703 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000704 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
705 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000706 MaxStoresPerMemset = 32;
707 MaxStoresPerMemsetOptSize = 16;
708 MaxStoresPerMemcpy = 32;
709 MaxStoresPerMemcpyOptSize = 8;
710 MaxStoresPerMemmove = 32;
711 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000712
713 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000714 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000715}
716
Hal Finkel262a2242013-09-12 23:20:06 +0000717/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
718/// the desired ByVal argument alignment.
719static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
720 unsigned MaxMaxAlign) {
721 if (MaxAlign == MaxMaxAlign)
722 return;
723 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
724 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
725 MaxAlign = 32;
726 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
727 MaxAlign = 16;
728 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
729 unsigned EltAlign = 0;
730 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
731 if (EltAlign > MaxAlign)
732 MaxAlign = EltAlign;
733 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
734 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
735 unsigned EltAlign = 0;
736 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
737 if (EltAlign > MaxAlign)
738 MaxAlign = EltAlign;
739 if (MaxAlign == MaxMaxAlign)
740 break;
741 }
742 }
743}
744
Dale Johannesencbde4c22008-02-28 22:31:51 +0000745/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
746/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000747unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000748 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000749 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000750 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000751
752 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000753 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000754 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
755 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
756 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000757 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000758}
759
Chris Lattner347ed8a2006-01-09 23:52:17 +0000760const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
761 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000762 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000763 case PPCISD::FSEL: return "PPCISD::FSEL";
764 case PPCISD::FCFID: return "PPCISD::FCFID";
765 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
766 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000767 case PPCISD::FRE: return "PPCISD::FRE";
768 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000769 case PPCISD::STFIWX: return "PPCISD::STFIWX";
770 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
771 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
772 case PPCISD::VPERM: return "PPCISD::VPERM";
773 case PPCISD::Hi: return "PPCISD::Hi";
774 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000775 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000776 case PPCISD::LOAD: return "PPCISD::LOAD";
777 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000778 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
779 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
780 case PPCISD::SRL: return "PPCISD::SRL";
781 case PPCISD::SRA: return "PPCISD::SRA";
782 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000783 case PPCISD::CALL: return "PPCISD::CALL";
784 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000785 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000786 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000787 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000788 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
789 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000790 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000791 case PPCISD::VCMP: return "PPCISD::VCMP";
792 case PPCISD::VCMPo: return "PPCISD::VCMPo";
793 case PPCISD::LBRX: return "PPCISD::LBRX";
794 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000795 case PPCISD::LARX: return "PPCISD::LARX";
796 case PPCISD::STCX: return "PPCISD::STCX";
797 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000798 case PPCISD::BDNZ: return "PPCISD::BDNZ";
799 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000800 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000801 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000802 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000803 case PPCISD::CR6SET: return "PPCISD::CR6SET";
804 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000805 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
806 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
807 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000808 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000809 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
810 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000811 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000812 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
813 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
814 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000815 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
816 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
817 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
818 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
819 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000820 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000821 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000822 }
823}
824
Matt Arsenault758659232013-05-18 00:21:46 +0000825EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000826 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000827 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000828 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000829}
830
Chris Lattner4211ca92006-04-14 06:01:58 +0000831//===----------------------------------------------------------------------===//
832// Node matching predicates, for use by the tblgen matching code.
833//===----------------------------------------------------------------------===//
834
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000835/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000836static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000837 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000838 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000839 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000840 // Maybe this has already been legalized into the constant pool?
841 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000842 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000843 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000844 }
845 return false;
846}
847
Chris Lattnere8b83b42006-04-06 17:23:16 +0000848/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
849/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000850static bool isConstantOrUndef(int Op, int Val) {
851 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000852}
853
854/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
855/// VPKUHUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000856bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
857 SelectionDAG &DAG) {
858 unsigned j = DAG.getTarget().getDataLayout()->isLittleEndian() ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000859 if (!isUnary) {
860 for (unsigned i = 0; i != 16; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000861 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000862 return false;
863 } else {
864 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000865 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
866 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000867 return false;
868 }
Chris Lattner1d338192006-04-06 18:26:28 +0000869 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000870}
871
872/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
873/// VPKUWUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000874bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
875 SelectionDAG &DAG) {
876 unsigned j, k;
877 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
878 j = 0;
879 k = 1;
880 } else {
881 j = 2;
882 k = 3;
883 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000884 if (!isUnary) {
885 for (unsigned i = 0; i != 16; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000886 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
887 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000888 return false;
889 } else {
890 for (unsigned i = 0; i != 8; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000891 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
892 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k) ||
893 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
894 !isConstantOrUndef(N->getMaskElt(i+9), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000895 return false;
896 }
Chris Lattner1d338192006-04-06 18:26:28 +0000897 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000898}
899
Chris Lattnerf38e0332006-04-06 22:02:42 +0000900/// isVMerge - Common function, used to match vmrg* shuffles.
901///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000902static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000903 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000904 if (N->getValueType(0) != MVT::v16i8)
905 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000906 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
907 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000908
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000909 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
910 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000911 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000912 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000913 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000914 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000915 return false;
916 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000917 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000918}
919
920/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000921/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000922bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000923 bool isUnary, SelectionDAG &DAG) {
924 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
925 if (!isUnary)
926 return isVMerge(N, UnitSize, 0, 16);
927 return isVMerge(N, UnitSize, 0, 0);
928 } else {
929 if (!isUnary)
930 return isVMerge(N, UnitSize, 8, 24);
931 return isVMerge(N, UnitSize, 8, 8);
932 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000933}
934
935/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000936/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000937bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000938 bool isUnary, SelectionDAG &DAG) {
939 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
940 if (!isUnary)
941 return isVMerge(N, UnitSize, 8, 24);
942 return isVMerge(N, UnitSize, 8, 8);
943 } else {
944 if (!isUnary)
945 return isVMerge(N, UnitSize, 0, 16);
946 return isVMerge(N, UnitSize, 0, 0);
947 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000948}
949
950
Chris Lattner1d338192006-04-06 18:26:28 +0000951/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
952/// amount, otherwise return -1.
Bill Schmidtf910a062014-06-10 14:35:01 +0000953int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary, SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000954 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +0000955 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000956
957 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000958
Chris Lattner1d338192006-04-06 18:26:28 +0000959 // Find the first non-undef value in the shuffle mask.
960 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000961 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +0000962 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000963
Chris Lattner1d338192006-04-06 18:26:28 +0000964 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +0000965
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000966 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +0000967 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000968 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +0000969 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000970
Bill Schmidtf910a062014-06-10 14:35:01 +0000971 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
972
973 ShiftAmt += i;
974
975 if (!isUnary) {
976 // Check the rest of the elements to see if they are consecutive.
977 for (++i; i != 16; ++i)
978 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt - i))
979 return -1;
980 } else {
981 // Check the rest of the elements to see if they are consecutive.
982 for (++i; i != 16; ++i)
983 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt - i) & 15))
984 return -1;
985 }
986
987 } else { // Big Endian
988
989 ShiftAmt -= i;
990
991 if (!isUnary) {
992 // Check the rest of the elements to see if they are consecutive.
993 for (++i; i != 16; ++i)
994 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
995 return -1;
996 } else {
997 // Check the rest of the elements to see if they are consecutive.
998 for (++i; i != 16; ++i)
999 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1000 return -1;
1001 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001002 }
Chris Lattner1d338192006-04-06 18:26:28 +00001003 return ShiftAmt;
1004}
Chris Lattnerffc47562006-03-20 06:33:01 +00001005
1006/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1007/// specifies a splat of a single element that is suitable for input to
1008/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001009bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001010 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001011 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001012
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001013 // This is a splat operation if each element of the permute is the same, and
1014 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001015 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001016
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001017 // FIXME: Handle UNDEF elements too!
1018 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001019 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001020
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001021 // Check that the indices are consecutive, in the case of a multi-byte element
1022 // splatted with a v16i8 mask.
1023 for (unsigned i = 1; i != EltSize; ++i)
1024 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001025 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001026
Chris Lattner95c7adc2006-04-04 17:25:31 +00001027 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001028 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001029 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001030 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001031 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001032 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001033 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001034}
1035
Evan Cheng581d2792007-07-30 07:51:22 +00001036/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1037/// are -0.0.
1038bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001039 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1040
1041 APInt APVal, APUndef;
1042 unsigned BitSize;
1043 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001044
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001045 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001046 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001047 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001048
Evan Cheng581d2792007-07-30 07:51:22 +00001049 return false;
1050}
1051
Chris Lattnerffc47562006-03-20 06:33:01 +00001052/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1053/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001054unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1055 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001056 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1057 assert(isSplatShuffleMask(SVOp, EltSize));
Bill Schmidtf910a062014-06-10 14:35:01 +00001058 if (DAG.getTarget().getDataLayout()->isLittleEndian())
1059 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1060 else
1061 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001062}
1063
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001064/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001065/// by using a vspltis[bhw] instruction of the specified element size, return
1066/// the constant being splatted. The ByteSize field indicates the number of
1067/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001068SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001069 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001070
1071 // If ByteSize of the splat is bigger than the element size of the
1072 // build_vector, then we have a case where we are checking for a splat where
1073 // multiple elements of the buildvector are folded together into a single
1074 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1075 unsigned EltSize = 16/N->getNumOperands();
1076 if (EltSize < ByteSize) {
1077 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001078 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001079 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001080
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001081 // See if all of the elements in the buildvector agree across.
1082 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1083 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1084 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001085 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001086
Scott Michelcf0da6c2009-02-17 22:15:04 +00001087
Craig Topper062a2ba2014-04-25 05:30:21 +00001088 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001089 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1090 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001091 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001092 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001093
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001094 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1095 // either constant or undef values that are identical for each chunk. See
1096 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001097
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001098 // Check to see if all of the leading entries are either 0 or -1. If
1099 // neither, then this won't fit into the immediate field.
1100 bool LeadingZero = true;
1101 bool LeadingOnes = true;
1102 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001103 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001104
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001105 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1106 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1107 }
1108 // Finally, check the least significant entry.
1109 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001110 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001111 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001112 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001113 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001114 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001115 }
1116 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001117 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001118 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001119 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001120 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001121 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001122 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001123
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001124 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001125 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001126
Chris Lattner2771e2c2006-03-25 06:12:06 +00001127 // Check to see if this buildvec has a single non-undef value in its elements.
1128 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1129 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001130 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001131 OpVal = N->getOperand(i);
1132 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001133 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001134 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001135
Craig Topper062a2ba2014-04-25 05:30:21 +00001136 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001137
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001138 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001139 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001140 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001141 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001142 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001143 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001144 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001145 }
1146
1147 // If the splat value is larger than the element value, then we can never do
1148 // this splat. The only case that we could fit the replicated bits into our
1149 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001150 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001151
Chris Lattner2771e2c2006-03-25 06:12:06 +00001152 // If the element value is larger than the splat value, cut it in half and
1153 // check to see if the two halves are equal. Continue doing this until we
1154 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1155 while (ValSizeInBytes > ByteSize) {
1156 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001157
Chris Lattner2771e2c2006-03-25 06:12:06 +00001158 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001159 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1160 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001161 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001162 }
1163
1164 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001165 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001166
Evan Chengb1ddc982006-03-26 09:52:32 +00001167 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001168 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001169
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001170 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001171 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001172 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001173 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001174}
1175
Chris Lattner4211ca92006-04-14 06:01:58 +00001176//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001177// Addressing Mode Selection
1178//===----------------------------------------------------------------------===//
1179
1180/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1181/// or 64-bit immediate, and if the value can be accurately represented as a
1182/// sign extension from a 16-bit value. If so, this returns true and the
1183/// immediate.
1184static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001185 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001186 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001187
Dan Gohmaneffb8942008-09-12 16:56:44 +00001188 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001189 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001190 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001191 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001192 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001193}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001194static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001195 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001196}
1197
1198
1199/// SelectAddressRegReg - Given the specified addressed, check to see if it
1200/// can be represented as an indexed [r+r] operation. Returns false if it
1201/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001202bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1203 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001204 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001205 short imm = 0;
1206 if (N.getOpcode() == ISD::ADD) {
1207 if (isIntS16Immediate(N.getOperand(1), imm))
1208 return false; // r+i
1209 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1210 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001211
Chris Lattnera801fced2006-11-08 02:15:41 +00001212 Base = N.getOperand(0);
1213 Index = N.getOperand(1);
1214 return true;
1215 } else if (N.getOpcode() == ISD::OR) {
1216 if (isIntS16Immediate(N.getOperand(1), imm))
1217 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001218
Chris Lattnera801fced2006-11-08 02:15:41 +00001219 // If this is an or of disjoint bitfields, we can codegen this as an add
1220 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1221 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001222 APInt LHSKnownZero, LHSKnownOne;
1223 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001224 DAG.computeKnownBits(N.getOperand(0),
1225 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001226
Dan Gohmanf19609a2008-02-27 01:23:58 +00001227 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001228 DAG.computeKnownBits(N.getOperand(1),
1229 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001230 // If all of the bits are known zero on the LHS or RHS, the add won't
1231 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001232 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001233 Base = N.getOperand(0);
1234 Index = N.getOperand(1);
1235 return true;
1236 }
1237 }
1238 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001239
Chris Lattnera801fced2006-11-08 02:15:41 +00001240 return false;
1241}
1242
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001243// If we happen to be doing an i64 load or store into a stack slot that has
1244// less than a 4-byte alignment, then the frame-index elimination may need to
1245// use an indexed load or store instruction (because the offset may not be a
1246// multiple of 4). The extra register needed to hold the offset comes from the
1247// register scavenger, and it is possible that the scavenger will need to use
1248// an emergency spill slot. As a result, we need to make sure that a spill slot
1249// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1250// stack slot.
1251static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1252 // FIXME: This does not handle the LWA case.
1253 if (VT != MVT::i64)
1254 return;
1255
Hal Finkel7ab3db52013-07-10 15:29:01 +00001256 // NOTE: We'll exclude negative FIs here, which come from argument
1257 // lowering, because there are no known test cases triggering this problem
1258 // using packed structures (or similar). We can remove this exclusion if
1259 // we find such a test case. The reason why this is so test-case driven is
1260 // because this entire 'fixup' is only to prevent crashes (from the
1261 // register scavenger) on not-really-valid inputs. For example, if we have:
1262 // %a = alloca i1
1263 // %b = bitcast i1* %a to i64*
1264 // store i64* a, i64 b
1265 // then the store should really be marked as 'align 1', but is not. If it
1266 // were marked as 'align 1' then the indexed form would have been
1267 // instruction-selected initially, and the problem this 'fixup' is preventing
1268 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001269 if (FrameIdx < 0)
1270 return;
1271
1272 MachineFunction &MF = DAG.getMachineFunction();
1273 MachineFrameInfo *MFI = MF.getFrameInfo();
1274
1275 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1276 if (Align >= 4)
1277 return;
1278
1279 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1280 FuncInfo->setHasNonRISpills();
1281}
1282
Chris Lattnera801fced2006-11-08 02:15:41 +00001283/// Returns true if the address N can be represented by a base register plus
1284/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001285/// represented as reg+reg. If Aligned is true, only accept displacements
1286/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001287bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001288 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001289 SelectionDAG &DAG,
1290 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001291 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001292 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001293 // If this can be more profitably realized as r+r, fail.
1294 if (SelectAddressRegReg(N, Disp, Base, DAG))
1295 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001296
Chris Lattnera801fced2006-11-08 02:15:41 +00001297 if (N.getOpcode() == ISD::ADD) {
1298 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001299 if (isIntS16Immediate(N.getOperand(1), imm) &&
1300 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001301 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001302 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1303 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001304 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001305 } else {
1306 Base = N.getOperand(0);
1307 }
1308 return true; // [r+i]
1309 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1310 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001311 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001312 && "Cannot handle constant offsets yet!");
1313 Disp = N.getOperand(1).getOperand(0); // The global address.
1314 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001315 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001316 Disp.getOpcode() == ISD::TargetConstantPool ||
1317 Disp.getOpcode() == ISD::TargetJumpTable);
1318 Base = N.getOperand(0);
1319 return true; // [&g+r]
1320 }
1321 } else if (N.getOpcode() == ISD::OR) {
1322 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001323 if (isIntS16Immediate(N.getOperand(1), imm) &&
1324 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001325 // If this is an or of disjoint bitfields, we can codegen this as an add
1326 // (for better address arithmetic) if the LHS and RHS of the OR are
1327 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001328 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001329 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001330
Dan Gohmanf19609a2008-02-27 01:23:58 +00001331 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001332 // If all of the bits are known zero on the LHS or RHS, the add won't
1333 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001334 if (FrameIndexSDNode *FI =
1335 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1336 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1337 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1338 } else {
1339 Base = N.getOperand(0);
1340 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001341 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001342 return true;
1343 }
1344 }
1345 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1346 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001347
Chris Lattnera801fced2006-11-08 02:15:41 +00001348 // If this address fits entirely in a 16-bit sext immediate field, codegen
1349 // this as "d, 0"
1350 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001351 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001352 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001353 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001354 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001355 return true;
1356 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001357
1358 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001359 if ((CN->getValueType(0) == MVT::i32 ||
1360 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1361 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001362 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001363
Chris Lattnera801fced2006-11-08 02:15:41 +00001364 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001365 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001366
Owen Anderson9f944592009-08-11 20:47:22 +00001367 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1368 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001369 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001370 return true;
1371 }
1372 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001373
Chris Lattnera801fced2006-11-08 02:15:41 +00001374 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001375 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001376 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001377 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1378 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001379 Base = N;
1380 return true; // [r+0]
1381}
1382
1383/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1384/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001385bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1386 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001387 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001388 // Check to see if we can easily represent this as an [r+r] address. This
1389 // will fail if it thinks that the address is more profitably represented as
1390 // reg+imm, e.g. where imm = 0.
1391 if (SelectAddressRegReg(N, Base, Index, DAG))
1392 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001393
Chris Lattnera801fced2006-11-08 02:15:41 +00001394 // If the operand is an addition, always emit this as [r+r], since this is
1395 // better (for code size, and execution, as the memop does the add for free)
1396 // than emitting an explicit add.
1397 if (N.getOpcode() == ISD::ADD) {
1398 Base = N.getOperand(0);
1399 Index = N.getOperand(1);
1400 return true;
1401 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001402
Chris Lattnera801fced2006-11-08 02:15:41 +00001403 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001404 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001405 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001406 Index = N;
1407 return true;
1408}
1409
Chris Lattnera801fced2006-11-08 02:15:41 +00001410/// getPreIndexedAddressParts - returns true by value, base pointer and
1411/// offset pointer and addressing mode by reference if the node's address
1412/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001413bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1414 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001415 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001416 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001417 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001418
Ulrich Weigande90b0222013-03-22 14:58:48 +00001419 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001420 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001421 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001422 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001423 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1424 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001425 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001426 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001427 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001428 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001429 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001430 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001431 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001432 } else
1433 return false;
1434
Chris Lattner68371252006-11-14 01:38:31 +00001435 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001436 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001437 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001438
Ulrich Weigande90b0222013-03-22 14:58:48 +00001439 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1440
1441 // Common code will reject creating a pre-inc form if the base pointer
1442 // is a frame index, or if N is a store and the base pointer is either
1443 // the same as or a predecessor of the value being stored. Check for
1444 // those situations here, and try with swapped Base/Offset instead.
1445 bool Swap = false;
1446
1447 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1448 Swap = true;
1449 else if (!isLoad) {
1450 SDValue Val = cast<StoreSDNode>(N)->getValue();
1451 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1452 Swap = true;
1453 }
1454
1455 if (Swap)
1456 std::swap(Base, Offset);
1457
Hal Finkelca542be2012-06-20 15:43:03 +00001458 AM = ISD::PRE_INC;
1459 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001460 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001461
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001462 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001463 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001464 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001465 return false;
1466 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001467 // LDU/STU need an address with at least 4-byte alignment.
1468 if (Alignment < 4)
1469 return false;
1470
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001471 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001472 return false;
1473 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001474
Chris Lattnerb314b152006-11-11 00:08:42 +00001475 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001476 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1477 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001478 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001479 LD->getExtensionType() == ISD::SEXTLOAD &&
1480 isa<ConstantSDNode>(Offset))
1481 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001482 }
1483
Chris Lattnerce645542006-11-10 02:08:47 +00001484 AM = ISD::PRE_INC;
1485 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001486}
1487
1488//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001489// LowerOperation implementation
1490//===----------------------------------------------------------------------===//
1491
Chris Lattneredb9d842010-11-15 02:46:57 +00001492/// GetLabelAccessInfo - Return true if we should reference labels using a
1493/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1494static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001495 unsigned &LoOpFlags,
1496 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001497 HiOpFlags = PPCII::MO_HA;
1498 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001499
Hal Finkel3ee2af72014-07-18 23:29:49 +00001500 // Don't use the pic base if not in PIC relocation model.
1501 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1502
Chris Lattnerdd6df842010-11-15 03:13:19 +00001503 if (isPIC) {
1504 HiOpFlags |= PPCII::MO_PIC_FLAG;
1505 LoOpFlags |= PPCII::MO_PIC_FLAG;
1506 }
1507
1508 // If this is a reference to a global value that requires a non-lazy-ptr, make
1509 // sure that instruction lowering adds it.
1510 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1511 HiOpFlags |= PPCII::MO_NLP_FLAG;
1512 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001513
Chris Lattnerdd6df842010-11-15 03:13:19 +00001514 if (GV->hasHiddenVisibility()) {
1515 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1516 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1517 }
1518 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001519
Chris Lattneredb9d842010-11-15 02:46:57 +00001520 return isPIC;
1521}
1522
1523static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1524 SelectionDAG &DAG) {
1525 EVT PtrVT = HiPart.getValueType();
1526 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001527 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001528
1529 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1530 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001531
Chris Lattneredb9d842010-11-15 02:46:57 +00001532 // With PIC, the first instruction is actually "GR+hi(&G)".
1533 if (isPIC)
1534 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1535 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001536
Chris Lattneredb9d842010-11-15 02:46:57 +00001537 // Generate non-pic code that has direct accesses to the constant pool.
1538 // The address of the global is just (hi(&g)+lo(&g)).
1539 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1540}
1541
Scott Michelcf0da6c2009-02-17 22:15:04 +00001542SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001543 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001544 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001545 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001546 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001547
Roman Divackyace47072012-08-24 16:26:02 +00001548 // 64-bit SVR4 ABI code is always position-independent.
1549 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001550 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001551 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001552 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001553 DAG.getRegister(PPC::X2, MVT::i64));
1554 }
1555
Chris Lattneredb9d842010-11-15 02:46:57 +00001556 unsigned MOHiFlag, MOLoFlag;
1557 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001558
1559 if (isPIC && Subtarget.isSVR4ABI()) {
1560 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1561 PPCII::MO_PIC_FLAG);
1562 SDLoc DL(CP);
1563 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1564 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1565 }
1566
Chris Lattneredb9d842010-11-15 02:46:57 +00001567 SDValue CPIHi =
1568 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1569 SDValue CPILo =
1570 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1571 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001572}
1573
Dan Gohman21cea8a2010-04-17 15:26:15 +00001574SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001575 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001576 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001577
Roman Divackyace47072012-08-24 16:26:02 +00001578 // 64-bit SVR4 ABI code is always position-independent.
1579 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001580 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001581 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001582 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001583 DAG.getRegister(PPC::X2, MVT::i64));
1584 }
1585
Chris Lattneredb9d842010-11-15 02:46:57 +00001586 unsigned MOHiFlag, MOLoFlag;
1587 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001588
1589 if (isPIC && Subtarget.isSVR4ABI()) {
1590 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1591 PPCII::MO_PIC_FLAG);
1592 SDLoc DL(GA);
1593 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1594 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1595 }
1596
Chris Lattneredb9d842010-11-15 02:46:57 +00001597 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1598 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1599 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001600}
1601
Dan Gohman21cea8a2010-04-17 15:26:15 +00001602SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1603 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001604 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001605
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001606 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001607
Chris Lattneredb9d842010-11-15 02:46:57 +00001608 unsigned MOHiFlag, MOLoFlag;
1609 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001610 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1611 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001612 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1613}
1614
Roman Divackye3f15c982012-06-04 17:36:38 +00001615SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1616 SelectionDAG &DAG) const {
1617
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001618 // FIXME: TLS addresses currently use medium model code sequences,
1619 // which is the most useful form. Eventually support for small and
1620 // large models could be added if users need it, at the cost of
1621 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001622 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001623 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001624 const GlobalValue *GV = GA->getGlobal();
1625 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001626 bool is64bit = Subtarget.isPPC64();
Roman Divackye3f15c982012-06-04 17:36:38 +00001627
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001628 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001629
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001630 if (Model == TLSModel::LocalExec) {
1631 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001632 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001633 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001634 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001635 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1636 is64bit ? MVT::i64 : MVT::i32);
1637 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1638 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1639 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001640
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001641 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001642 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001643 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1644 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001645 SDValue GOTPtr;
1646 if (is64bit) {
1647 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1648 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1649 PtrVT, GOTReg, TGA);
1650 } else
1651 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001652 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001653 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001654 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001655 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001656
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001657 if (Model == TLSModel::GeneralDynamic) {
1658 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1659 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1660 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1661 GOTReg, TGA);
1662 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1663 GOTEntryHi, TGA);
1664
1665 // We need a chain node, and don't have one handy. The underlying
1666 // call has no side effects, so using the function entry node
1667 // suffices.
1668 SDValue Chain = DAG.getEntryNode();
1669 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1670 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1671 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1672 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001673 // The return value from GET_TLS_ADDR really is in X3 already, but
1674 // some hacks are needed here to tie everything together. The extra
1675 // copies dissolve during subsequent transforms.
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001676 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1677 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1678 }
1679
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001680 if (Model == TLSModel::LocalDynamic) {
1681 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1682 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1683 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1684 GOTReg, TGA);
1685 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1686 GOTEntryHi, TGA);
1687
1688 // We need a chain node, and don't have one handy. The underlying
1689 // call has no side effects, so using the function entry node
1690 // suffices.
1691 SDValue Chain = DAG.getEntryNode();
1692 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1693 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1694 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1695 PtrVT, ParmReg, TGA);
1696 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1697 // some hacks are needed here to tie everything together. The extra
1698 // copies dissolve during subsequent transforms.
1699 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1700 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001701 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001702 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1703 }
1704
1705 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001706}
1707
Chris Lattneredb9d842010-11-15 02:46:57 +00001708SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1709 SelectionDAG &DAG) const {
1710 EVT PtrVT = Op.getValueType();
1711 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001712 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001713 const GlobalValue *GV = GSDN->getGlobal();
1714
Chris Lattneredb9d842010-11-15 02:46:57 +00001715 // 64-bit SVR4 ABI code is always position-independent.
1716 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001717 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001718 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1719 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1720 DAG.getRegister(PPC::X2, MVT::i64));
1721 }
1722
Chris Lattnerdd6df842010-11-15 03:13:19 +00001723 unsigned MOHiFlag, MOLoFlag;
1724 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001725
Hal Finkel3ee2af72014-07-18 23:29:49 +00001726 if (isPIC && Subtarget.isSVR4ABI()) {
1727 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1728 GSDN->getOffset(),
1729 PPCII::MO_PIC_FLAG);
1730 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1731 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1732 }
1733
Chris Lattnerdd6df842010-11-15 03:13:19 +00001734 SDValue GAHi =
1735 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1736 SDValue GALo =
1737 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001738
Chris Lattnerdd6df842010-11-15 03:13:19 +00001739 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001740
Chris Lattnerdd6df842010-11-15 03:13:19 +00001741 // If the global reference is actually to a non-lazy-pointer, we have to do an
1742 // extra load to get the address of the global.
1743 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1744 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001745 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001746 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001747}
1748
Dan Gohman21cea8a2010-04-17 15:26:15 +00001749SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001750 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001751 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001752
Hal Finkel777c9dd2014-03-29 16:04:40 +00001753 if (Op.getValueType() == MVT::v2i64) {
1754 // When the operands themselves are v2i64 values, we need to do something
1755 // special because VSX has no underlying comparison operations for these.
1756 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1757 // Equality can be handled by casting to the legal type for Altivec
1758 // comparisons, everything else needs to be expanded.
1759 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1760 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1761 DAG.getSetCC(dl, MVT::v4i32,
1762 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1763 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1764 CC));
1765 }
1766
1767 return SDValue();
1768 }
1769
1770 // We handle most of these in the usual way.
1771 return Op;
1772 }
1773
Chris Lattner4211ca92006-04-14 06:01:58 +00001774 // If we're comparing for equality to zero, expose the fact that this is
1775 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1776 // fold the new nodes.
1777 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1778 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001779 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001780 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001781 if (VT.bitsLT(MVT::i32)) {
1782 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001783 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001784 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001785 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001786 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1787 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001788 DAG.getConstant(Log2b, MVT::i32));
1789 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001790 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001791 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001792 // optimized. FIXME: revisit this when we can custom lower all setcc
1793 // optimizations.
1794 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001795 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001796 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001797
Chris Lattner4211ca92006-04-14 06:01:58 +00001798 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001799 // by xor'ing the rhs with the lhs, which is faster than setting a
1800 // condition register, reading it back out, and masking the correct bit. The
1801 // normal approach here uses sub to do this instead of xor. Using xor exposes
1802 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001803 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001804 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001805 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001806 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001807 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001808 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001809 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001810 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001811}
1812
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001813SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001814 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001815 SDNode *Node = Op.getNode();
1816 EVT VT = Node->getValueType(0);
1817 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1818 SDValue InChain = Node->getOperand(0);
1819 SDValue VAListPtr = Node->getOperand(1);
1820 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001821 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001822
Roman Divacky4394e682011-06-28 15:30:42 +00001823 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1824
1825 // gpr_index
1826 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1827 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1828 false, false, 0);
1829 InChain = GprIndex.getValue(1);
1830
1831 if (VT == MVT::i64) {
1832 // Check if GprIndex is even
1833 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1834 DAG.getConstant(1, MVT::i32));
1835 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1836 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1837 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1838 DAG.getConstant(1, MVT::i32));
1839 // Align GprIndex to be even if it isn't
1840 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1841 GprIndex);
1842 }
1843
1844 // fpr index is 1 byte after gpr
1845 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1846 DAG.getConstant(1, MVT::i32));
1847
1848 // fpr
1849 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1850 FprPtr, MachinePointerInfo(SV), MVT::i8,
1851 false, false, 0);
1852 InChain = FprIndex.getValue(1);
1853
1854 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1855 DAG.getConstant(8, MVT::i32));
1856
1857 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1858 DAG.getConstant(4, MVT::i32));
1859
1860 // areas
1861 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001862 MachinePointerInfo(), false, false,
1863 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001864 InChain = OverflowArea.getValue(1);
1865
1866 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001867 MachinePointerInfo(), false, false,
1868 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001869 InChain = RegSaveArea.getValue(1);
1870
1871 // select overflow_area if index > 8
1872 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1873 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1874
Roman Divacky4394e682011-06-28 15:30:42 +00001875 // adjustment constant gpr_index * 4/8
1876 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1877 VT.isInteger() ? GprIndex : FprIndex,
1878 DAG.getConstant(VT.isInteger() ? 4 : 8,
1879 MVT::i32));
1880
1881 // OurReg = RegSaveArea + RegConstant
1882 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1883 RegConstant);
1884
1885 // Floating types are 32 bytes into RegSaveArea
1886 if (VT.isFloatingPoint())
1887 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1888 DAG.getConstant(32, MVT::i32));
1889
1890 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1891 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1892 VT.isInteger() ? GprIndex : FprIndex,
1893 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1894 MVT::i32));
1895
1896 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1897 VT.isInteger() ? VAListPtr : FprPtr,
1898 MachinePointerInfo(SV),
1899 MVT::i8, false, false, 0);
1900
1901 // determine if we should load from reg_save_area or overflow_area
1902 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1903
1904 // increase overflow_area by 4/8 if gpr/fpr > 8
1905 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1906 DAG.getConstant(VT.isInteger() ? 4 : 8,
1907 MVT::i32));
1908
1909 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1910 OverflowAreaPlusN);
1911
1912 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1913 OverflowAreaPtr,
1914 MachinePointerInfo(),
1915 MVT::i32, false, false, 0);
1916
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001917 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001918 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001919}
1920
Roman Divackyc3825df2013-07-25 21:36:47 +00001921SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1922 const PPCSubtarget &Subtarget) const {
1923 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1924
1925 // We have to copy the entire va_list struct:
1926 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1927 return DAG.getMemcpy(Op.getOperand(0), Op,
1928 Op.getOperand(1), Op.getOperand(2),
1929 DAG.getConstant(12, MVT::i32), 8, false, true,
1930 MachinePointerInfo(), MachinePointerInfo());
1931}
1932
Duncan Sandsa0984362011-09-06 13:37:06 +00001933SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1934 SelectionDAG &DAG) const {
1935 return Op.getOperand(0);
1936}
1937
1938SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1939 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001940 SDValue Chain = Op.getOperand(0);
1941 SDValue Trmp = Op.getOperand(1); // trampoline
1942 SDValue FPtr = Op.getOperand(2); // nested function
1943 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001944 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001945
Owen Anderson53aa7a92009-08-10 22:56:29 +00001946 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001947 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001948 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001949 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00001950 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00001951
Scott Michelcf0da6c2009-02-17 22:15:04 +00001952 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00001953 TargetLowering::ArgListEntry Entry;
1954
1955 Entry.Ty = IntPtrTy;
1956 Entry.Node = Trmp; Args.push_back(Entry);
1957
1958 // TrampSize == (isPPC64 ? 48 : 40);
1959 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00001960 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00001961 Args.push_back(Entry);
1962
1963 Entry.Node = FPtr; Args.push_back(Entry);
1964 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001965
Bill Wendling95e1af22008-09-17 00:30:57 +00001966 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001967 TargetLowering::CallLoweringInfo CLI(DAG);
1968 CLI.setDebugLoc(dl).setChain(Chain)
1969 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00001970 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
1971 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00001972
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001973 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00001974 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00001975}
1976
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001977SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001978 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001979 MachineFunction &MF = DAG.getMachineFunction();
1980 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1981
Andrew Trickef9de2a2013-05-25 02:42:55 +00001982 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001983
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001984 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001985 // vastart just stores the address of the VarArgsFrameIndex slot into the
1986 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001987 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00001988 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001989 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00001990 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1991 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00001992 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001993 }
1994
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001995 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001996 // We suppose the given va_list is already allocated.
1997 //
1998 // typedef struct {
1999 // char gpr; /* index into the array of 8 GPRs
2000 // * stored in the register save area
2001 // * gpr=0 corresponds to r3,
2002 // * gpr=1 to r4, etc.
2003 // */
2004 // char fpr; /* index into the array of 8 FPRs
2005 // * stored in the register save area
2006 // * fpr=0 corresponds to f1,
2007 // * fpr=1 to f2, etc.
2008 // */
2009 // char *overflow_arg_area;
2010 // /* location on stack that holds
2011 // * the next overflow argument
2012 // */
2013 // char *reg_save_area;
2014 // /* where r3:r10 and f1:f8 (if saved)
2015 // * are stored
2016 // */
2017 // } va_list[1];
2018
2019
Dan Gohman31ae5862010-04-17 14:41:14 +00002020 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2021 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002022
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002023
Owen Anderson53aa7a92009-08-10 22:56:29 +00002024 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002025
Dan Gohman31ae5862010-04-17 14:41:14 +00002026 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2027 PtrVT);
2028 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2029 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002030
Duncan Sands13237ac2008-06-06 12:08:01 +00002031 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002032 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002033
Duncan Sands13237ac2008-06-06 12:08:01 +00002034 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002035 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002036
2037 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002038 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002039
Dan Gohman2d489b52008-02-06 22:27:42 +00002040 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002041
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002042 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002043 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002044 Op.getOperand(1),
2045 MachinePointerInfo(SV),
2046 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002047 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002048 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002049 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002050
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002051 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002052 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002053 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2054 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002055 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002056 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002057 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002058
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002059 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002060 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002061 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2062 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002063 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002064 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002065 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002066
2067 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002068 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2069 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002070 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002071
Chris Lattner4211ca92006-04-14 06:01:58 +00002072}
2073
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002074#include "PPCGenCallingConv.inc"
2075
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002076// Function whose sole purpose is to kill compiler warnings
2077// stemming from unused functions included from PPCGenCallingConv.inc.
2078CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002079 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002080}
2081
Bill Schmidt230b4512013-06-12 16:39:22 +00002082bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2083 CCValAssign::LocInfo &LocInfo,
2084 ISD::ArgFlagsTy &ArgFlags,
2085 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002086 return true;
2087}
2088
Bill Schmidt230b4512013-06-12 16:39:22 +00002089bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2090 MVT &LocVT,
2091 CCValAssign::LocInfo &LocInfo,
2092 ISD::ArgFlagsTy &ArgFlags,
2093 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002094 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002095 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2096 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2097 };
2098 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002099
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002100 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2101
2102 // Skip one register if the first unallocated register has an even register
2103 // number and there are still argument registers available which have not been
2104 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2105 // need to skip a register if RegNum is odd.
2106 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2107 State.AllocateReg(ArgRegs[RegNum]);
2108 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002109
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002110 // Always return false here, as this function only makes sure that the first
2111 // unallocated register has an odd register number and does not actually
2112 // allocate a register for the current argument.
2113 return false;
2114}
2115
Bill Schmidt230b4512013-06-12 16:39:22 +00002116bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2117 MVT &LocVT,
2118 CCValAssign::LocInfo &LocInfo,
2119 ISD::ArgFlagsTy &ArgFlags,
2120 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002121 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002122 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2123 PPC::F8
2124 };
2125
2126 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002127
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002128 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2129
2130 // If there is only one Floating-point register left we need to put both f64
2131 // values of a split ppc_fp128 value on the stack.
2132 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2133 State.AllocateReg(ArgRegs[RegNum]);
2134 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002135
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002136 // Always return false here, as this function only makes sure that the two f64
2137 // values a ppc_fp128 value is split into are both passed in registers or both
2138 // passed on the stack and does not actually allocate a register for the
2139 // current argument.
2140 return false;
2141}
2142
Chris Lattner43df5b32007-02-25 05:34:32 +00002143/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002144/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002145static const MCPhysReg *GetFPR() {
2146 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002147 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002148 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002149 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002150
Chris Lattner43df5b32007-02-25 05:34:32 +00002151 return FPR;
2152}
2153
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002154/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2155/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002156static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002157 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002158 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002159 if (Flags.isByVal())
2160 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002161
2162 // Round up to multiples of the pointer size, except for array members,
2163 // which are always packed.
2164 if (!Flags.isInConsecutiveRegs())
2165 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002166
2167 return ArgSize;
2168}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002169
2170/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2171/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002172static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2173 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002174 unsigned PtrByteSize) {
2175 unsigned Align = PtrByteSize;
2176
2177 // Altivec parameters are padded to a 16 byte boundary.
2178 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2179 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2180 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2181 Align = 16;
2182
2183 // ByVal parameters are aligned as requested.
2184 if (Flags.isByVal()) {
2185 unsigned BVAlign = Flags.getByValAlign();
2186 if (BVAlign > PtrByteSize) {
2187 if (BVAlign % PtrByteSize != 0)
2188 llvm_unreachable(
2189 "ByVal alignment is not a multiple of the pointer size");
2190
2191 Align = BVAlign;
2192 }
2193 }
2194
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002195 // Array members are always packed to their original alignment.
2196 if (Flags.isInConsecutiveRegs()) {
2197 // If the array member was split into multiple registers, the first
2198 // needs to be aligned to the size of the full type. (Except for
2199 // ppcf128, which is only aligned as its f64 components.)
2200 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2201 Align = OrigVT.getStoreSize();
2202 else
2203 Align = ArgVT.getStoreSize();
2204 }
2205
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002206 return Align;
2207}
2208
Ulrich Weigand8658f172014-07-20 23:43:15 +00002209/// CalculateStackSlotUsed - Return whether this argument will use its
2210/// stack slot (instead of being passed in registers). ArgOffset,
2211/// AvailableFPRs, and AvailableVRs must hold the current argument
2212/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002213static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2214 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002215 unsigned PtrByteSize,
2216 unsigned LinkageSize,
2217 unsigned ParamAreaSize,
2218 unsigned &ArgOffset,
2219 unsigned &AvailableFPRs,
2220 unsigned &AvailableVRs) {
2221 bool UseMemory = false;
2222
2223 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002224 unsigned Align =
2225 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002226 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2227 // If there's no space left in the argument save area, we must
2228 // use memory (this check also catches zero-sized arguments).
2229 if (ArgOffset >= LinkageSize + ParamAreaSize)
2230 UseMemory = true;
2231
2232 // Allocate argument on the stack.
2233 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002234 if (Flags.isInConsecutiveRegsLast())
2235 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002236 // If we overran the argument save area, we must use memory
2237 // (this check catches arguments passed partially in memory)
2238 if (ArgOffset > LinkageSize + ParamAreaSize)
2239 UseMemory = true;
2240
2241 // However, if the argument is actually passed in an FPR or a VR,
2242 // we don't use memory after all.
2243 if (!Flags.isByVal()) {
2244 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2245 if (AvailableFPRs > 0) {
2246 --AvailableFPRs;
2247 return false;
2248 }
2249 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2250 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2251 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2252 if (AvailableVRs > 0) {
2253 --AvailableVRs;
2254 return false;
2255 }
2256 }
2257
2258 return UseMemory;
2259}
2260
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002261/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2262/// ensure minimum alignment required for target.
2263static unsigned EnsureStackAlignment(const TargetMachine &Target,
2264 unsigned NumBytes) {
2265 unsigned TargetAlign = Target.getFrameLowering()->getStackAlignment();
2266 unsigned AlignMask = TargetAlign - 1;
2267 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2268 return NumBytes;
2269}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002270
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002271SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002272PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002273 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002274 const SmallVectorImpl<ISD::InputArg>
2275 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002276 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002277 SmallVectorImpl<SDValue> &InVals)
2278 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002279 if (Subtarget.isSVR4ABI()) {
2280 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002281 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2282 dl, DAG, InVals);
2283 else
2284 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2285 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002286 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002287 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2288 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002289 }
2290}
2291
2292SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002293PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002294 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002295 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002296 const SmallVectorImpl<ISD::InputArg>
2297 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002298 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002299 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002300
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002301 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002302 // +-----------------------------------+
2303 // +--> | Back chain |
2304 // | +-----------------------------------+
2305 // | | Floating-point register save area |
2306 // | +-----------------------------------+
2307 // | | General register save area |
2308 // | +-----------------------------------+
2309 // | | CR save word |
2310 // | +-----------------------------------+
2311 // | | VRSAVE save word |
2312 // | +-----------------------------------+
2313 // | | Alignment padding |
2314 // | +-----------------------------------+
2315 // | | Vector register save area |
2316 // | +-----------------------------------+
2317 // | | Local variable space |
2318 // | +-----------------------------------+
2319 // | | Parameter list area |
2320 // | +-----------------------------------+
2321 // | | LR save word |
2322 // | +-----------------------------------+
2323 // SP--> +--- | Back chain |
2324 // +-----------------------------------+
2325 //
2326 // Specifications:
2327 // System V Application Binary Interface PowerPC Processor Supplement
2328 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002329
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002330 MachineFunction &MF = DAG.getMachineFunction();
2331 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002332 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002333
Owen Anderson53aa7a92009-08-10 22:56:29 +00002334 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002335 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002336 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2337 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002338 unsigned PtrByteSize = 4;
2339
2340 // Assign locations to all of the incoming arguments.
2341 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002342 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002343 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002344
2345 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002346 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002347 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002348
Bill Schmidtef17c142013-02-06 17:33:58 +00002349 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002350
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002351 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2352 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002353
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002354 // Arguments stored in registers.
2355 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002356 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002357 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002358
Owen Anderson9f944592009-08-11 20:47:22 +00002359 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002360 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002361 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002362 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002363 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002364 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002365 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002366 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002367 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002368 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002369 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002370 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002371 RC = &PPC::VSFRCRegClass;
2372 else
2373 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002374 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002375 case MVT::v16i8:
2376 case MVT::v8i16:
2377 case MVT::v4i32:
2378 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002379 RC = &PPC::VRRCRegClass;
2380 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002381 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002382 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002383 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002384 break;
2385 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002386
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002387 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002388 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002389 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2390 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2391
2392 if (ValVT == MVT::i1)
2393 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002394
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002395 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002396 } else {
2397 // Argument stored in memory.
2398 assert(VA.isMemLoc());
2399
Hal Finkel940ab932014-02-28 00:27:01 +00002400 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002401 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002402 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002403
2404 // Create load nodes to retrieve arguments from the stack.
2405 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002406 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2407 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002408 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002409 }
2410 }
2411
2412 // Assign locations to all of the incoming aggregate by value arguments.
2413 // Aggregates passed by value are stored in the local variable space of the
2414 // caller's stack frame, right above the parameter list area.
2415 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002416 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002417 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002418
2419 // Reserve stack space for the allocations in CCInfo.
2420 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2421
Bill Schmidtef17c142013-02-06 17:33:58 +00002422 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002423
2424 // Area that is at least reserved in the caller of this function.
2425 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002426 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002427
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002428 // Set the size that is at least reserved in caller of this function. Tail
2429 // call optimized function's reserved stack space needs to be aligned so that
2430 // taking the difference between two stack areas will result in an aligned
2431 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002432 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2433 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002434
2435 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002436
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002437 // If the function takes variable number of arguments, make a frame index for
2438 // the start of the first vararg value... for expansion of llvm.va_start.
2439 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002440 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002441 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2442 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2443 };
2444 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2445
Craig Topper840beec2014-04-04 05:16:06 +00002446 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002447 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2448 PPC::F8
2449 };
2450 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2451
Dan Gohman31ae5862010-04-17 14:41:14 +00002452 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2453 NumGPArgRegs));
2454 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2455 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002456
2457 // Make room for NumGPArgRegs and NumFPArgRegs.
2458 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002459 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002460
Dan Gohman31ae5862010-04-17 14:41:14 +00002461 FuncInfo->setVarArgsStackOffset(
2462 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002463 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002464
Dan Gohman31ae5862010-04-17 14:41:14 +00002465 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2466 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002467
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002468 // The fixed integer arguments of a variadic function are stored to the
2469 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2470 // the result of va_next.
2471 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2472 // Get an existing live-in vreg, or add a new one.
2473 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2474 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002475 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002476
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002477 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002478 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2479 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002480 MemOps.push_back(Store);
2481 // Increment the address by four for the next argument to store
2482 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2483 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2484 }
2485
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002486 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2487 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002488 // The double arguments are stored to the VarArgsFrameIndex
2489 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002490 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2491 // Get an existing live-in vreg, or add a new one.
2492 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2493 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002494 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002495
Owen Anderson9f944592009-08-11 20:47:22 +00002496 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002497 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2498 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002499 MemOps.push_back(Store);
2500 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002501 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002502 PtrVT);
2503 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2504 }
2505 }
2506
2507 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002508 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002509
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002510 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002511}
2512
Bill Schmidt57d6de52012-10-23 15:51:16 +00002513// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2514// value to MVT::i64 and then truncate to the correct register size.
2515SDValue
2516PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2517 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002518 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002519 if (Flags.isSExt())
2520 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2521 DAG.getValueType(ObjectVT));
2522 else if (Flags.isZExt())
2523 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2524 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002525
Hal Finkel940ab932014-02-28 00:27:01 +00002526 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002527}
2528
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002529SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002530PPCTargetLowering::LowerFormalArguments_64SVR4(
2531 SDValue Chain,
2532 CallingConv::ID CallConv, bool isVarArg,
2533 const SmallVectorImpl<ISD::InputArg>
2534 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002535 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002536 SmallVectorImpl<SDValue> &InVals) const {
2537 // TODO: add description of PPC stack frame format, or at least some docs.
2538 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002539 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002540 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002541 MachineFunction &MF = DAG.getMachineFunction();
2542 MachineFrameInfo *MFI = MF.getFrameInfo();
2543 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2544
2545 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2546 // Potential tail calls could cause overwriting of argument stack slots.
2547 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2548 (CallConv == CallingConv::Fast));
2549 unsigned PtrByteSize = 8;
2550
Ulrich Weigand8658f172014-07-20 23:43:15 +00002551 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2552 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002553
Craig Topper840beec2014-04-04 05:16:06 +00002554 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002555 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2556 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2557 };
2558
Craig Topper840beec2014-04-04 05:16:06 +00002559 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002560
Craig Topper840beec2014-04-04 05:16:06 +00002561 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002562 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2563 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2564 };
Craig Topper840beec2014-04-04 05:16:06 +00002565 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002566 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2567 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2568 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002569
2570 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2571 const unsigned Num_FPR_Regs = 13;
2572 const unsigned Num_VR_Regs = array_lengthof(VR);
2573
Ulrich Weigand8658f172014-07-20 23:43:15 +00002574 // Do a first pass over the arguments to determine whether the ABI
2575 // guarantees that our caller has allocated the parameter save area
2576 // on its stack frame. In the ELFv1 ABI, this is always the case;
2577 // in the ELFv2 ABI, it is true if this is a vararg function or if
2578 // any parameter is located in a stack slot.
2579
2580 bool HasParameterArea = !isELFv2ABI || isVarArg;
2581 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2582 unsigned NumBytes = LinkageSize;
2583 unsigned AvailableFPRs = Num_FPR_Regs;
2584 unsigned AvailableVRs = Num_VR_Regs;
2585 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002586 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002587 PtrByteSize, LinkageSize, ParamAreaSize,
2588 NumBytes, AvailableFPRs, AvailableVRs))
2589 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002590
2591 // Add DAG nodes to load the arguments or copy them out of registers. On
2592 // entry to a function on PPC, the arguments start after the linkage area,
2593 // although the first ones are often in registers.
2594
Ulrich Weigand8658f172014-07-20 23:43:15 +00002595 unsigned ArgOffset = LinkageSize;
2596 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002597 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002598 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002599 unsigned CurArgIdx = 0;
2600 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002601 SDValue ArgVal;
2602 bool needsLoad = false;
2603 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002604 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002605 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002606 unsigned ArgSize = ObjSize;
2607 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002608 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2609 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002610
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002611 /* Respect alignment of argument on the stack. */
2612 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002613 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002614 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002615 unsigned CurArgOffset = ArgOffset;
2616
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002617 /* Compute GPR index associated with argument offset. */
2618 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2619 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002620
2621 // FIXME the codegen can be much improved in some cases.
2622 // We do not have to keep everything in memory.
2623 if (Flags.isByVal()) {
2624 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2625 ObjSize = Flags.getByValSize();
2626 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002627 // Empty aggregate parameters do not take up registers. Examples:
2628 // struct { } a;
2629 // union { } b;
2630 // int c[0];
2631 // etc. However, we have to provide a place-holder in InVals, so
2632 // pretend we have an 8-byte item at the current address for that
2633 // purpose.
2634 if (!ObjSize) {
2635 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2636 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2637 InVals.push_back(FIN);
2638 continue;
2639 }
Hal Finkel262a2242013-09-12 23:20:06 +00002640
Ulrich Weigand24195972014-07-20 22:36:52 +00002641 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002642 // by the argument. If the argument is (fully or partially) on
2643 // the stack, or if the argument is fully in registers but the
2644 // caller has allocated the parameter save anyway, we can refer
2645 // directly to the caller's stack frame. Otherwise, create a
2646 // local copy in our own frame.
2647 int FI;
2648 if (HasParameterArea ||
2649 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
2650 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, true);
2651 else
2652 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002653 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002654
Ulrich Weigand24195972014-07-20 22:36:52 +00002655 // Handle aggregates smaller than 8 bytes.
2656 if (ObjSize < PtrByteSize) {
2657 // The value of the object is its address, which differs from the
2658 // address of the enclosing doubleword on big-endian systems.
2659 SDValue Arg = FIN;
2660 if (!isLittleEndian) {
2661 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2662 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2663 }
2664 InVals.push_back(Arg);
2665
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002666 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002667 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002668 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002669 SDValue Store;
2670
2671 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2672 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2673 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002674 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002675 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002676 ObjType, false, false, 0);
2677 } else {
2678 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2679 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002680 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002681 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002682 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002683 false, false, 0);
2684 }
2685
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002686 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002687 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002688 // Whether we copied from a register or not, advance the offset
2689 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002690 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002691 continue;
2692 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002693
Ulrich Weigand24195972014-07-20 22:36:52 +00002694 // The value of the object is its address, which is the address of
2695 // its first stack doubleword.
2696 InVals.push_back(FIN);
2697
2698 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002699 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002700 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002701 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002702
2703 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2704 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2705 SDValue Addr = FIN;
2706 if (j) {
2707 SDValue Off = DAG.getConstant(j, PtrVT);
2708 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002709 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002710 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2711 MachinePointerInfo(FuncArg, j),
2712 false, false, 0);
2713 MemOps.push_back(Store);
2714 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002715 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002716 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002717 continue;
2718 }
2719
2720 switch (ObjectVT.getSimpleVT().SimpleTy) {
2721 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002722 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002723 case MVT::i32:
2724 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002725 // These can be scalar arguments or elements of an integer array type
2726 // passed directly. Clang may use those instead of "byval" aggregate
2727 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002728 if (GPR_idx != Num_GPR_Regs) {
2729 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2730 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2731
Hal Finkel940ab932014-02-28 00:27:01 +00002732 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002733 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2734 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002735 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002736 } else {
2737 needsLoad = true;
2738 ArgSize = PtrByteSize;
2739 }
2740 ArgOffset += 8;
2741 break;
2742
2743 case MVT::f32:
2744 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002745 // These can be scalar arguments or elements of a float array type
2746 // passed directly. The latter are used to implement ELFv2 homogenous
2747 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002748 if (FPR_idx != Num_FPR_Regs) {
2749 unsigned VReg;
2750
2751 if (ObjectVT == MVT::f32)
2752 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2753 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002754 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002755 &PPC::VSFRCRegClass :
2756 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002757
2758 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2759 ++FPR_idx;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002760 } else if (GPR_idx != Num_GPR_Regs) {
2761 // This can only ever happen in the presence of f32 array types,
2762 // since otherwise we never run out of FPRs before running out
2763 // of GPRs.
2764 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2765 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2766
2767 if (ObjectVT == MVT::f32) {
2768 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2769 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2770 DAG.getConstant(32, MVT::i32));
2771 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2772 }
2773
2774 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002775 } else {
2776 needsLoad = true;
2777 }
2778
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002779 // When passing an array of floats, the array occupies consecutive
2780 // space in the argument area; only round up to the next doubleword
2781 // at the end of the array. Otherwise, each float takes 8 bytes.
2782 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2783 ArgOffset += ArgSize;
2784 if (Flags.isInConsecutiveRegsLast())
2785 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002786 break;
2787 case MVT::v4f32:
2788 case MVT::v4i32:
2789 case MVT::v8i16:
2790 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002791 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002792 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002793 // These can be scalar arguments or elements of a vector array type
2794 // passed directly. The latter are used to implement ELFv2 homogenous
2795 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002796 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002797 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2798 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2799 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002800 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002801 ++VR_idx;
2802 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002803 needsLoad = true;
2804 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002805 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002806 break;
2807 }
2808
2809 // We need to load the argument to a virtual register if we determined
2810 // above that we ran out of physical registers of the appropriate type.
2811 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002812 if (ObjSize < ArgSize && !isLittleEndian)
2813 CurArgOffset += ArgSize - ObjSize;
2814 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002815 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2816 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2817 false, false, false, 0);
2818 }
2819
2820 InVals.push_back(ArgVal);
2821 }
2822
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002823 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002824 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002825 if (HasParameterArea)
2826 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2827 else
2828 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002829
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002830 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002831 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002832 // taking the difference between two stack areas will result in an aligned
2833 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002834 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2835 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002836
2837 // If the function takes variable number of arguments, make a frame index for
2838 // the start of the first vararg value... for expansion of llvm.va_start.
2839 if (isVarArg) {
2840 int Depth = ArgOffset;
2841
2842 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002843 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002844 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2845
2846 // If this function is vararg, store any remaining integer argument regs
2847 // to their spots on the stack so that they may be loaded by deferencing the
2848 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002849 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2850 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002851 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2852 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2853 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2854 MachinePointerInfo(), false, false, 0);
2855 MemOps.push_back(Store);
2856 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002857 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002858 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2859 }
2860 }
2861
2862 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002863 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002864
2865 return Chain;
2866}
2867
2868SDValue
2869PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002870 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002871 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002872 const SmallVectorImpl<ISD::InputArg>
2873 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002874 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002875 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002876 // TODO: add description of PPC stack frame format, or at least some docs.
2877 //
2878 MachineFunction &MF = DAG.getMachineFunction();
2879 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002880 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002881
Owen Anderson53aa7a92009-08-10 22:56:29 +00002882 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002883 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002884 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002885 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2886 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002887 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002888
Ulrich Weigand8658f172014-07-20 23:43:15 +00002889 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
2890 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002891 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002892 // Area that is at least reserved in caller of this function.
2893 unsigned MinReservedArea = ArgOffset;
2894
Craig Topper840beec2014-04-04 05:16:06 +00002895 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002896 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2897 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2898 };
Craig Topper840beec2014-04-04 05:16:06 +00002899 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002900 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2901 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2902 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002903
Craig Topper840beec2014-04-04 05:16:06 +00002904 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002905
Craig Topper840beec2014-04-04 05:16:06 +00002906 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002907 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2908 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2909 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002910
Owen Andersone2f23a32007-09-07 04:06:50 +00002911 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002912 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002913 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002914
2915 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002916
Craig Topper840beec2014-04-04 05:16:06 +00002917 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002918
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002919 // In 32-bit non-varargs functions, the stack space for vectors is after the
2920 // stack space for non-vectors. We do not use this space unless we have
2921 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002922 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002923 // that out...for the pathological case, compute VecArgOffset as the
2924 // start of the vector parameter area. Computing VecArgOffset is the
2925 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002926 unsigned VecArgOffset = ArgOffset;
2927 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002928 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002929 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002930 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002931 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002932
Duncan Sandsd97eea32008-03-21 09:14:45 +00002933 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002934 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002935 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002936 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002937 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2938 VecArgOffset += ArgSize;
2939 continue;
2940 }
2941
Owen Anderson9f944592009-08-11 20:47:22 +00002942 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002943 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002944 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002945 case MVT::i32:
2946 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002947 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002948 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002949 case MVT::i64: // PPC64
2950 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002951 // FIXME: We are guaranteed to be !isPPC64 at this point.
2952 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002953 VecArgOffset += 8;
2954 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002955 case MVT::v4f32:
2956 case MVT::v4i32:
2957 case MVT::v8i16:
2958 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002959 // Nothing to do, we're only looking at Nonvector args here.
2960 break;
2961 }
2962 }
2963 }
2964 // We've found where the vector parameter area in memory is. Skip the
2965 // first 12 parameters; these don't use that memory.
2966 VecArgOffset = ((VecArgOffset+15)/16)*16;
2967 VecArgOffset += 12*16;
2968
Chris Lattner4302e8f2006-05-16 18:18:50 +00002969 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00002970 // entry to a function on PPC, the arguments start after the linkage area,
2971 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00002972
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002973 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002974 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00002975 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002976 unsigned CurArgIdx = 0;
2977 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002978 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002979 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002980 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00002981 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00002982 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002983 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002984 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2985 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002986
Chris Lattner318f0d22006-05-16 18:51:52 +00002987 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002988
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002989 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00002990 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2991 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002992 if (isVarArg || isPPC64) {
2993 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002994 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002995 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002996 PtrByteSize);
2997 } else nAltivecParamsAtEnd++;
2998 } else
2999 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003000 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003001 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003002 PtrByteSize);
3003
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003004 // FIXME the codegen can be much improved in some cases.
3005 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003006 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003007 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003008 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003009 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003010 // Objects of size 1 and 2 are right justified, everything else is
3011 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003012 if (ObjSize==1 || ObjSize==2) {
3013 CurArgOffset = CurArgOffset + (4 - ObjSize);
3014 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003015 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00003016 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003017 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003018 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003019 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003020 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003021 unsigned VReg;
3022 if (isPPC64)
3023 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3024 else
3025 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003026 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003027 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003028 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003029 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003030 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003031 MemOps.push_back(Store);
3032 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003033 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003034
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003035 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003036
Dale Johannesen21a8f142008-03-08 01:41:42 +00003037 continue;
3038 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003039 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3040 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003041 // to memory. ArgOffset will be the address of the beginning
3042 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003043 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003044 unsigned VReg;
3045 if (isPPC64)
3046 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3047 else
3048 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003049 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003050 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003051 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003052 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003053 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003054 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003055 MemOps.push_back(Store);
3056 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003057 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003058 } else {
3059 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3060 break;
3061 }
3062 }
3063 continue;
3064 }
3065
Owen Anderson9f944592009-08-11 20:47:22 +00003066 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003067 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003068 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003069 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003070 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003071 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003072 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003073 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003074
3075 if (ObjectVT == MVT::i1)
3076 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3077
Bill Wendling968f32c2008-03-07 20:49:02 +00003078 ++GPR_idx;
3079 } else {
3080 needsLoad = true;
3081 ArgSize = PtrByteSize;
3082 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003083 // All int arguments reserve stack space in the Darwin ABI.
3084 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003085 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003086 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003087 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003088 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003089 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003090 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003091 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003092
Hal Finkel940ab932014-02-28 00:27:01 +00003093 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003094 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003095 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003096 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003097
Chris Lattnerec78cad2006-06-26 22:48:35 +00003098 ++GPR_idx;
3099 } else {
3100 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003101 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003102 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003103 // All int arguments reserve stack space in the Darwin ABI.
3104 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003105 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003106
Owen Anderson9f944592009-08-11 20:47:22 +00003107 case MVT::f32:
3108 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003109 // Every 4 bytes of argument space consumes one of the GPRs available for
3110 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003111 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003112 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003113 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003114 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003115 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003116 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003117 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003118
Owen Anderson9f944592009-08-11 20:47:22 +00003119 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003120 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003121 else
Devang Patelf3292b22011-02-21 23:21:26 +00003122 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003123
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003124 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003125 ++FPR_idx;
3126 } else {
3127 needsLoad = true;
3128 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003129
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003130 // All FP arguments reserve stack space in the Darwin ABI.
3131 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003132 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003133 case MVT::v4f32:
3134 case MVT::v4i32:
3135 case MVT::v8i16:
3136 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003137 // Note that vector arguments in registers don't reserve stack space,
3138 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003139 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003140 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003141 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003142 if (isVarArg) {
3143 while ((ArgOffset % 16) != 0) {
3144 ArgOffset += PtrByteSize;
3145 if (GPR_idx != Num_GPR_Regs)
3146 GPR_idx++;
3147 }
3148 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003149 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003150 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003151 ++VR_idx;
3152 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003153 if (!isVarArg && !isPPC64) {
3154 // Vectors go after all the nonvectors.
3155 CurArgOffset = VecArgOffset;
3156 VecArgOffset += 16;
3157 } else {
3158 // Vectors are aligned.
3159 ArgOffset = ((ArgOffset+15)/16)*16;
3160 CurArgOffset = ArgOffset;
3161 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003162 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003163 needsLoad = true;
3164 }
3165 break;
3166 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003167
Chris Lattner4302e8f2006-05-16 18:18:50 +00003168 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003169 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003170 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003171 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003172 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003173 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003174 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003175 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003176 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003177 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003178
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003179 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003180 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003181
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003182 // Allow for Altivec parameters at the end, if needed.
3183 if (nAltivecParamsAtEnd) {
3184 MinReservedArea = ((MinReservedArea+15)/16)*16;
3185 MinReservedArea += 16*nAltivecParamsAtEnd;
3186 }
3187
3188 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003189 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003190
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003191 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003192 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003193 // taking the difference between two stack areas will result in an aligned
3194 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003195 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3196 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003197
Chris Lattner4302e8f2006-05-16 18:18:50 +00003198 // If the function takes variable number of arguments, make a frame index for
3199 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003200 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003201 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003202
Dan Gohman31ae5862010-04-17 14:41:14 +00003203 FuncInfo->setVarArgsFrameIndex(
3204 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003205 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003206 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003207
Chris Lattner4302e8f2006-05-16 18:18:50 +00003208 // If this function is vararg, store any remaining integer argument regs
3209 // to their spots on the stack so that they may be loaded by deferencing the
3210 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003211 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003212 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003213
Chris Lattner2cca3852006-11-18 01:57:19 +00003214 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003215 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003216 else
Devang Patelf3292b22011-02-21 23:21:26 +00003217 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003218
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003219 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003220 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3221 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003222 MemOps.push_back(Store);
3223 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003224 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003225 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003226 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003227 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003228
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003229 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003230 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003231
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003232 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003233}
3234
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003235/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003236/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003237static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003238 unsigned ParamSize) {
3239
Dale Johannesen86dcae12009-11-24 01:09:07 +00003240 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003241
3242 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3243 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3244 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3245 // Remember only if the new adjustement is bigger.
3246 if (SPDiff < FI->getTailCallSPDelta())
3247 FI->setTailCallSPDelta(SPDiff);
3248
3249 return SPDiff;
3250}
3251
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003252/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3253/// for tail call optimization. Targets which want to do tail call
3254/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003255bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003256PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003257 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003258 bool isVarArg,
3259 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003260 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003261 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003262 return false;
3263
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003264 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003265 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003266 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003267
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003268 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003269 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003270 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3271 // Functions containing by val parameters are not supported.
3272 for (unsigned i = 0; i != Ins.size(); i++) {
3273 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3274 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003275 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003276
Alp Tokerf907b892013-12-05 05:44:44 +00003277 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003278 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3279 return true;
3280
3281 // At the moment we can only do local tail calls (in same module, hidden
3282 // or protected) if we are generating PIC.
3283 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3284 return G->getGlobal()->hasHiddenVisibility()
3285 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003286 }
3287
3288 return false;
3289}
3290
Chris Lattnereb755fc2006-05-17 19:00:46 +00003291/// isCallCompatibleAddress - Return the immediate to use if the specified
3292/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003293static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003294 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003295 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003296
Dan Gohmaneffb8942008-09-12 16:56:44 +00003297 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003298 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003299 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003300 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003301
Dan Gohmaneffb8942008-09-12 16:56:44 +00003302 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003303 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003304}
3305
Dan Gohmand78c4002008-05-13 00:00:25 +00003306namespace {
3307
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003308struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003309 SDValue Arg;
3310 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003311 int FrameIdx;
3312
3313 TailCallArgumentInfo() : FrameIdx(0) {}
3314};
3315
Dan Gohmand78c4002008-05-13 00:00:25 +00003316}
3317
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003318/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3319static void
3320StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003321 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003322 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3323 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003324 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003325 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003326 SDValue Arg = TailCallArgs[i].Arg;
3327 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003328 int FI = TailCallArgs[i].FrameIdx;
3329 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003330 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003331 MachinePointerInfo::getFixedStack(FI),
3332 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003333 }
3334}
3335
3336/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3337/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003338static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003339 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003340 SDValue Chain,
3341 SDValue OldRetAddr,
3342 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003343 int SPDiff,
3344 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003345 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003346 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003347 if (SPDiff) {
3348 // Calculate the new stack slot for the return address.
3349 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003350 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003351 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003352 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003353 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003354 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003355 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003356 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003357 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003358 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003359
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003360 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3361 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003362 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003363 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003364 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003365 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003366 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003367 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3368 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003369 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003370 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003371 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003372 }
3373 return Chain;
3374}
3375
3376/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3377/// the position of the argument.
3378static void
3379CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003380 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003381 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003382 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003383 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003384 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003385 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003386 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003387 TailCallArgumentInfo Info;
3388 Info.Arg = Arg;
3389 Info.FrameIdxOp = FIN;
3390 Info.FrameIdx = FI;
3391 TailCallArguments.push_back(Info);
3392}
3393
3394/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3395/// stack slot. Returns the chain as result and the loaded frame pointers in
3396/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003397SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003398 int SPDiff,
3399 SDValue Chain,
3400 SDValue &LROpOut,
3401 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003402 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003403 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003404 if (SPDiff) {
3405 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003406 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003407 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003408 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003409 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003410 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003411
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003412 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3413 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003414 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003415 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003416 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003417 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003418 Chain = SDValue(FPOpOut.getNode(), 1);
3419 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003420 }
3421 return Chain;
3422}
3423
Dale Johannesen85d41a12008-03-04 23:17:14 +00003424/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003425/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003426/// specified by the specific parameter attribute. The copy will be passed as
3427/// a byval function parameter.
3428/// Sometimes what we are copying is the end of a larger object, the part that
3429/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003430static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003431CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003432 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003433 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003434 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003435 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003436 false, false, MachinePointerInfo(),
3437 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003438}
Chris Lattner43df5b32007-02-25 05:34:32 +00003439
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003440/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3441/// tail calls.
3442static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003443LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3444 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003445 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003446 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3447 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003448 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003449 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003450 if (!isTailCall) {
3451 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003452 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003453 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003454 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003455 else
Owen Anderson9f944592009-08-11 20:47:22 +00003456 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003457 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003458 DAG.getConstant(ArgOffset, PtrVT));
3459 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003460 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3461 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003462 // Calculate and remember argument location.
3463 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3464 TailCallArguments);
3465}
3466
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003467static
3468void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003469 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003470 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003471 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003472 MachineFunction &MF = DAG.getMachineFunction();
3473
3474 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3475 // might overwrite each other in case of tail call optimization.
3476 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003477 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003478 InFlag = SDValue();
3479 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3480 MemOpChains2, dl);
3481 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003482 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003483
3484 // Store the return address to the appropriate stack slot.
3485 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3486 isPPC64, isDarwinABI, dl);
3487
3488 // Emit callseq_end just before tailcall node.
3489 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003490 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003491 InFlag = Chain.getValue(1);
3492}
3493
3494static
3495unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003496 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003497 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3498 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003499 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003500
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003501 bool isPPC64 = Subtarget.isPPC64();
3502 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003503 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003504
Owen Anderson53aa7a92009-08-10 22:56:29 +00003505 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003506 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003507 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003508
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003509 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003510
Torok Edwin31e90d22010-08-04 20:47:44 +00003511 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003512 if (!isSVR4ABI || !isPPC64)
3513 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3514 // If this is an absolute destination address, use the munged value.
3515 Callee = SDValue(Dest, 0);
3516 needIndirectCall = false;
3517 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003518
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003519 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3520 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3521 // Use indirect calls for ALL functions calls in JIT mode, since the
3522 // far-call stubs may be outside relocation limits for a BL instruction.
3523 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3524 unsigned OpFlags = 0;
Hal Finkel3ee2af72014-07-18 23:29:49 +00003525 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003526 (Subtarget.getTargetTriple().isMacOSX() &&
3527 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003528 (G->getGlobal()->isDeclaration() ||
Hal Finkel3ee2af72014-07-18 23:29:49 +00003529 G->getGlobal()->isWeakForLinker())) ||
3530 (Subtarget.isTargetELF() && !isPPC64 &&
3531 !G->getGlobal()->hasLocalLinkage() &&
3532 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003533 // PC-relative references to external symbols should go through $stub,
3534 // unless we're building with the leopard linker or later, which
3535 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003536 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003537 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003538
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003539 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3540 // every direct call is) turn it into a TargetGlobalAddress /
3541 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin31e90d22010-08-04 20:47:44 +00003542 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003543 Callee.getValueType(),
3544 0, OpFlags);
Torok Edwin31e90d22010-08-04 20:47:44 +00003545 needIndirectCall = false;
Wesley Peck527da1b2010-11-23 03:31:01 +00003546 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003547 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003548
Torok Edwin31e90d22010-08-04 20:47:44 +00003549 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003550 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003551
Hal Finkel3ee2af72014-07-18 23:29:49 +00003552 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3553 (Subtarget.getTargetTriple().isMacOSX() &&
3554 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3555 (Subtarget.isTargetELF() && !isPPC64 &&
3556 DAG.getTarget().getRelocationModel() == Reloc::PIC_) ) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003557 // PC-relative references to external symbols should go through $stub,
3558 // unless we're building with the leopard linker or later, which
3559 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003560 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003561 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003562
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003563 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3564 OpFlags);
3565 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003566 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003567
Torok Edwin31e90d22010-08-04 20:47:44 +00003568 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003569 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3570 // to do the call, we can't use PPCISD::CALL.
3571 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003572
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003573 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003574 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3575 // entry point, but to the function descriptor (the function entry point
3576 // address is part of the function descriptor though).
3577 // The function descriptor is a three doubleword structure with the
3578 // following fields: function entry point, TOC base address and
3579 // environment pointer.
3580 // Thus for a call through a function pointer, the following actions need
3581 // to be performed:
3582 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003583 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003584 // 2. Load the address of the function entry point from the function
3585 // descriptor.
3586 // 3. Load the TOC of the callee from the function descriptor into r2.
3587 // 4. Load the environment pointer from the function descriptor into
3588 // r11.
3589 // 5. Branch to the function entry point address.
3590 // 6. On return of the callee, the TOC of the caller needs to be
3591 // restored (this is done in FinishCall()).
3592 //
3593 // All those operations are flagged together to ensure that no other
3594 // operations can be scheduled in between. E.g. without flagging the
3595 // operations together, a TOC access in the caller could be scheduled
3596 // between the load of the callee TOC and the branch to the callee, which
3597 // results in the TOC access going through the TOC of the callee instead
3598 // of going through the TOC of the caller, which leads to incorrect code.
3599
3600 // Load the address of the function entry point from the function
3601 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003602 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003603 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003604 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003605 Chain = LoadFuncPtr.getValue(1);
3606 InFlag = LoadFuncPtr.getValue(2);
3607
3608 // Load environment pointer into r11.
3609 // Offset of the environment pointer within the function descriptor.
3610 SDValue PtrOff = DAG.getIntPtrConstant(16);
3611
3612 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3613 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3614 InFlag);
3615 Chain = LoadEnvPtr.getValue(1);
3616 InFlag = LoadEnvPtr.getValue(2);
3617
3618 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3619 InFlag);
3620 Chain = EnvVal.getValue(0);
3621 InFlag = EnvVal.getValue(1);
3622
3623 // Load TOC of the callee into r2. We are using a target-specific load
3624 // with r2 hard coded, because the result of a target-independent load
3625 // would never go directly into r2, since r2 is a reserved register (which
3626 // prevents the register allocator from allocating it), resulting in an
3627 // additional register being allocated and an unnecessary move instruction
3628 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003629 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003630 SDValue TOCOff = DAG.getIntPtrConstant(8);
3631 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003632 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003633 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003634 Chain = LoadTOCPtr.getValue(0);
3635 InFlag = LoadTOCPtr.getValue(1);
3636
3637 MTCTROps[0] = Chain;
3638 MTCTROps[1] = LoadFuncPtr;
3639 MTCTROps[2] = InFlag;
3640 }
3641
Craig Topper48d114b2014-04-26 18:35:24 +00003642 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003643 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003644 InFlag = Chain.getValue(1);
3645
3646 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003647 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003648 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003649 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003650 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003651 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003652 // Add use of X11 (holding environment pointer)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003653 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003654 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003655 // Add CTR register as callee so a bctr can be emitted later.
3656 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003657 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003658 }
3659
3660 // If this is a direct call, pass the chain and the callee.
3661 if (Callee.getNode()) {
3662 Ops.push_back(Chain);
3663 Ops.push_back(Callee);
3664 }
3665 // If this is a tail call add stack pointer delta.
3666 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003667 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003668
3669 // Add argument registers to the end of the list so that they are known live
3670 // into the call.
3671 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3672 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3673 RegsToPass[i].second.getValueType()));
3674
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003675 // Direct calls in the ELFv2 ABI need the TOC register live into the call.
3676 if (Callee.getNode() && isELFv2ABI)
3677 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3678
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003679 return CallOpc;
3680}
3681
Roman Divacky76293062012-09-18 16:47:58 +00003682static
3683bool isLocalCall(const SDValue &Callee)
3684{
3685 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003686 return !G->getGlobal()->isDeclaration() &&
3687 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003688 return false;
3689}
3690
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003691SDValue
3692PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003693 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003694 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003695 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003696 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003697
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003698 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003699 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003700 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003701 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003702
3703 // Copy all of the result registers out of their specified physreg.
3704 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3705 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003706 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003707
3708 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3709 VA.getLocReg(), VA.getLocVT(), InFlag);
3710 Chain = Val.getValue(1);
3711 InFlag = Val.getValue(2);
3712
3713 switch (VA.getLocInfo()) {
3714 default: llvm_unreachable("Unknown loc info!");
3715 case CCValAssign::Full: break;
3716 case CCValAssign::AExt:
3717 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3718 break;
3719 case CCValAssign::ZExt:
3720 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3721 DAG.getValueType(VA.getValVT()));
3722 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3723 break;
3724 case CCValAssign::SExt:
3725 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3726 DAG.getValueType(VA.getValVT()));
3727 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3728 break;
3729 }
3730
3731 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003732 }
3733
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003734 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003735}
3736
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003737SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003738PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003739 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003740 SelectionDAG &DAG,
3741 SmallVector<std::pair<unsigned, SDValue>, 8>
3742 &RegsToPass,
3743 SDValue InFlag, SDValue Chain,
3744 SDValue &Callee,
3745 int SPDiff, unsigned NumBytes,
3746 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003747 SmallVectorImpl<SDValue> &InVals) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003748
3749 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003750 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003751 SmallVector<SDValue, 8> Ops;
3752 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3753 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003754 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003755
Hal Finkel5ab37802012-08-28 02:10:27 +00003756 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003757 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003758 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3759
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003760 // When performing tail call optimization the callee pops its arguments off
3761 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003762 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003763 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003764 (CallConv == CallingConv::Fast &&
3765 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003766
Roman Divackyef21be22012-03-06 16:41:49 +00003767 // Add a register mask operand representing the call-preserved registers.
3768 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3769 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3770 assert(Mask && "Missing call preserved mask for calling convention");
3771 Ops.push_back(DAG.getRegisterMask(Mask));
3772
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003773 if (InFlag.getNode())
3774 Ops.push_back(InFlag);
3775
3776 // Emit tail call.
3777 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003778 assert(((Callee.getOpcode() == ISD::Register &&
3779 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3780 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3781 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3782 isa<ConstantSDNode>(Callee)) &&
3783 "Expecting an global address, external symbol, absolute value or register");
3784
Craig Topper48d114b2014-04-26 18:35:24 +00003785 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003786 }
3787
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003788 // Add a NOP immediately after the branch instruction when using the 64-bit
3789 // SVR4 ABI. At link time, if caller and callee are in a different module and
3790 // thus have a different TOC, the call will be replaced with a call to a stub
3791 // function which saves the current TOC, loads the TOC of the callee and
3792 // branches to the callee. The NOP will be replaced with a load instruction
3793 // which restores the TOC of the caller from the TOC save slot of the current
3794 // stack frame. If caller and callee belong to the same module (and have the
3795 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003796
3797 bool needsTOCRestore = false;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003798 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003799 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003800 // This is a call through a function pointer.
3801 // Restore the caller TOC from the save area into R2.
3802 // See PrepareCall() for more information about calls through function
3803 // pointers in the 64-bit SVR4 ABI.
3804 // We are using a target-specific load with r2 hard coded, because the
3805 // result of a target-independent load would never go directly into r2,
3806 // since r2 is a reserved register (which prevents the register allocator
3807 // from allocating it), resulting in an additional register being
3808 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003809 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003810 } else if ((CallOpc == PPCISD::CALL) &&
3811 (!isLocalCall(Callee) ||
3812 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003813 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003814 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003815 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003816 }
3817
Craig Topper48d114b2014-04-26 18:35:24 +00003818 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003819 InFlag = Chain.getValue(1);
3820
3821 if (needsTOCRestore) {
3822 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003823 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3824 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
Ulrich Weigand8658f172014-07-20 23:43:15 +00003825 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003826 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3827 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3828 Chain = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, AddTOC, InFlag);
Hal Finkel51861b42012-03-31 14:45:15 +00003829 InFlag = Chain.getValue(1);
3830 }
3831
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003832 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3833 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003834 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003835 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003836 InFlag = Chain.getValue(1);
3837
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003838 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3839 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003840}
3841
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003842SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003843PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003844 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003845 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003846 SDLoc &dl = CLI.DL;
3847 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3848 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3849 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003850 SDValue Chain = CLI.Chain;
3851 SDValue Callee = CLI.Callee;
3852 bool &isTailCall = CLI.IsTailCall;
3853 CallingConv::ID CallConv = CLI.CallConv;
3854 bool isVarArg = CLI.IsVarArg;
3855
Evan Cheng67a69dd2010-01-27 00:07:07 +00003856 if (isTailCall)
3857 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3858 Ins, DAG);
3859
Reid Kleckner5772b772014-04-24 20:14:34 +00003860 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3861 report_fatal_error("failed to perform tail call elimination on a call "
3862 "site marked musttail");
3863
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003864 if (Subtarget.isSVR4ABI()) {
3865 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003866 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3867 isTailCall, Outs, OutVals, Ins,
3868 dl, DAG, InVals);
3869 else
3870 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3871 isTailCall, Outs, OutVals, Ins,
3872 dl, DAG, InVals);
3873 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003874
Bill Schmidt57d6de52012-10-23 15:51:16 +00003875 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3876 isTailCall, Outs, OutVals, Ins,
3877 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003878}
3879
3880SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003881PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3882 CallingConv::ID CallConv, bool isVarArg,
3883 bool isTailCall,
3884 const SmallVectorImpl<ISD::OutputArg> &Outs,
3885 const SmallVectorImpl<SDValue> &OutVals,
3886 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003887 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003888 SmallVectorImpl<SDValue> &InVals) const {
3889 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003890 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003891
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003892 assert((CallConv == CallingConv::C ||
3893 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003894
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003895 unsigned PtrByteSize = 4;
3896
3897 MachineFunction &MF = DAG.getMachineFunction();
3898
3899 // Mark this function as potentially containing a function that contains a
3900 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3901 // and restoring the callers stack pointer in this functions epilog. This is
3902 // done because by tail calling the called function might overwrite the value
3903 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003904 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3905 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003906 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003907
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003908 // Count how many bytes are to be pushed on the stack, including the linkage
3909 // area, parameter list area and the part of the local variable space which
3910 // contains copies of aggregates which are passed by value.
3911
3912 // Assign locations to all of the outgoing arguments.
3913 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003914 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003915 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003916
3917 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00003918 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
3919 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003920
3921 if (isVarArg) {
3922 // Handle fixed and variable vector arguments differently.
3923 // Fixed vector arguments go into registers as long as registers are
3924 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003925 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003926
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003927 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003928 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003929 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003930 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003931
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003932 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003933 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3934 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003935 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003936 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3937 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003938 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003939
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003940 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003941#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003942 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003943 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003944#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003945 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003946 }
3947 }
3948 } else {
3949 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00003950 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003951 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003952
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003953 // Assign locations to all of the outgoing aggregate by value arguments.
3954 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003955 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003956 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003957
3958 // Reserve stack space for the allocations in CCInfo.
3959 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3960
Bill Schmidtef17c142013-02-06 17:33:58 +00003961 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003962
3963 // Size of the linkage area, parameter list area and the part of the local
3964 // space variable where copies of aggregates which are passed by value are
3965 // stored.
3966 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003967
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003968 // Calculate by how many bytes the stack has to be adjusted in case of tail
3969 // call optimization.
3970 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3971
3972 // Adjust the stack pointer for the new arguments...
3973 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00003974 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3975 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003976 SDValue CallSeqStart = Chain;
3977
3978 // Load the return address and frame pointer so it can be moved somewhere else
3979 // later.
3980 SDValue LROp, FPOp;
3981 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3982 dl);
3983
3984 // Set up a copy of the stack pointer for use loading and storing any
3985 // arguments that may not fit in the registers available for argument
3986 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00003987 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00003988
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003989 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3990 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3991 SmallVector<SDValue, 8> MemOpChains;
3992
Roman Divacky71038e72011-08-30 17:04:16 +00003993 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003994 // Walk the register/memloc assignments, inserting copies/loads.
3995 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3996 i != e;
3997 ++i) {
3998 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003999 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004000 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004001
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004002 if (Flags.isByVal()) {
4003 // Argument is an aggregate which is passed by value, thus we need to
4004 // create a copy of it in the local variable space of the current stack
4005 // frame (which is the stack frame of the caller) and pass the address of
4006 // this copy to the callee.
4007 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4008 CCValAssign &ByValVA = ByValArgLocs[j++];
4009 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004010
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004011 // Memory reserved in the local variable space of the callers stack frame.
4012 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004013
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004014 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4015 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004016
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004017 // Create a copy of the argument in the local area of the current
4018 // stack frame.
4019 SDValue MemcpyCall =
4020 CreateCopyOfByValArgument(Arg, PtrOff,
4021 CallSeqStart.getNode()->getOperand(0),
4022 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004023
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004024 // This must go outside the CALLSEQ_START..END.
4025 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004026 CallSeqStart.getNode()->getOperand(1),
4027 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004028 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4029 NewCallSeqStart.getNode());
4030 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004031
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004032 // Pass the address of the aggregate copy on the stack either in a
4033 // physical register or in the parameter list area of the current stack
4034 // frame to the callee.
4035 Arg = PtrOff;
4036 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004037
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004038 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004039 if (Arg.getValueType() == MVT::i1)
4040 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4041
Roman Divacky71038e72011-08-30 17:04:16 +00004042 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004043 // Put argument in a physical register.
4044 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4045 } else {
4046 // Put argument in the parameter list area of the current stack frame.
4047 assert(VA.isMemLoc());
4048 unsigned LocMemOffset = VA.getLocMemOffset();
4049
4050 if (!isTailCall) {
4051 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4052 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4053
4054 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004055 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004056 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004057 } else {
4058 // Calculate and remember argument location.
4059 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4060 TailCallArguments);
4061 }
4062 }
4063 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004064
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004065 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004066 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004067
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004068 // Build a sequence of copy-to-reg nodes chained together with token chain
4069 // and flag operands which copy the outgoing args into the appropriate regs.
4070 SDValue InFlag;
4071 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4072 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4073 RegsToPass[i].second, InFlag);
4074 InFlag = Chain.getValue(1);
4075 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004076
Hal Finkel5ab37802012-08-28 02:10:27 +00004077 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4078 // registers.
4079 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004080 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4081 SDValue Ops[] = { Chain, InFlag };
4082
Hal Finkel5ab37802012-08-28 02:10:27 +00004083 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004084 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004085
Hal Finkel5ab37802012-08-28 02:10:27 +00004086 InFlag = Chain.getValue(1);
4087 }
4088
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004089 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004090 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4091 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004092
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004093 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4094 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4095 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004096}
4097
Bill Schmidt57d6de52012-10-23 15:51:16 +00004098// Copy an argument into memory, being careful to do this outside the
4099// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004100SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004101PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4102 SDValue CallSeqStart,
4103 ISD::ArgFlagsTy Flags,
4104 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004105 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004106 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4107 CallSeqStart.getNode()->getOperand(0),
4108 Flags, DAG, dl);
4109 // The MEMCPY must go outside the CALLSEQ_START..END.
4110 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004111 CallSeqStart.getNode()->getOperand(1),
4112 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004113 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4114 NewCallSeqStart.getNode());
4115 return NewCallSeqStart;
4116}
4117
4118SDValue
4119PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004120 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004121 bool isTailCall,
4122 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004123 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004124 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004125 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004126 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004127
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004128 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004129 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004130 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004131
Bill Schmidt57d6de52012-10-23 15:51:16 +00004132 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4133 unsigned PtrByteSize = 8;
4134
4135 MachineFunction &MF = DAG.getMachineFunction();
4136
4137 // Mark this function as potentially containing a function that contains a
4138 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4139 // and restoring the callers stack pointer in this functions epilog. This is
4140 // done because by tail calling the called function might overwrite the value
4141 // in this function's (MF) stack pointer stack slot 0(SP).
4142 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4143 CallConv == CallingConv::Fast)
4144 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4145
Bill Schmidt57d6de52012-10-23 15:51:16 +00004146 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004147 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4148 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4149 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4150 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4151 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004152 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004153
4154 // Add up all the space actually used.
4155 for (unsigned i = 0; i != NumOps; ++i) {
4156 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4157 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004158 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004159
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004160 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004161 unsigned Align =
4162 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004163 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004164
4165 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004166 if (Flags.isInConsecutiveRegsLast())
4167 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004168 }
4169
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004170 unsigned NumBytesActuallyUsed = NumBytes;
4171
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004172 // The prolog code of the callee may store up to 8 GPR argument registers to
4173 // the stack, allowing va_start to index over them in memory if its varargs.
4174 // Because we cannot tell if this is needed on the caller side, we have to
4175 // conservatively assume that it is needed. As such, make sure we have at
4176 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004177 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004178 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004179
4180 // Tail call needs the stack to be aligned.
4181 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4182 CallConv == CallingConv::Fast)
4183 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004184
4185 // Calculate by how many bytes the stack has to be adjusted in case of tail
4186 // call optimization.
4187 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4188
4189 // To protect arguments on the stack from being clobbered in a tail call,
4190 // force all the loads to happen before doing any other lowering.
4191 if (isTailCall)
4192 Chain = DAG.getStackArgumentTokenFactor(Chain);
4193
4194 // Adjust the stack pointer for the new arguments...
4195 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004196 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4197 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004198 SDValue CallSeqStart = Chain;
4199
4200 // Load the return address and frame pointer so it can be move somewhere else
4201 // later.
4202 SDValue LROp, FPOp;
4203 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4204 dl);
4205
4206 // Set up a copy of the stack pointer for use loading and storing any
4207 // arguments that may not fit in the registers available for argument
4208 // passing.
4209 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4210
4211 // Figure out which arguments are going to go in registers, and which in
4212 // memory. Also, if this is a vararg function, floating point operations
4213 // must be stored to our stack, and loaded into integer regs as well, if
4214 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004215 unsigned ArgOffset = LinkageSize;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004216 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004217
Craig Topper840beec2014-04-04 05:16:06 +00004218 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004219 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4220 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4221 };
Craig Topper840beec2014-04-04 05:16:06 +00004222 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004223
Craig Topper840beec2014-04-04 05:16:06 +00004224 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004225 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4226 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4227 };
Craig Topper840beec2014-04-04 05:16:06 +00004228 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004229 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4230 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4231 };
4232
Bill Schmidt57d6de52012-10-23 15:51:16 +00004233 const unsigned NumGPRs = array_lengthof(GPR);
4234 const unsigned NumFPRs = 13;
4235 const unsigned NumVRs = array_lengthof(VR);
4236
4237 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4238 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4239
4240 SmallVector<SDValue, 8> MemOpChains;
4241 for (unsigned i = 0; i != NumOps; ++i) {
4242 SDValue Arg = OutVals[i];
4243 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004244 EVT ArgVT = Outs[i].VT;
4245 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004246
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004247 /* Respect alignment of argument on the stack. */
4248 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004249 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004250 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
4251
4252 /* Compute GPR index associated with argument offset. */
4253 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4254 GPR_idx = std::min(GPR_idx, NumGPRs);
4255
Bill Schmidt57d6de52012-10-23 15:51:16 +00004256 // PtrOff will be used to store the current argument to the stack if a
4257 // register cannot be found for it.
4258 SDValue PtrOff;
4259
4260 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4261
4262 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4263
4264 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004265 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004266 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4267 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4268 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4269 }
4270
4271 // FIXME memcpy is used way more than necessary. Correctness first.
4272 // Note: "by value" is code for passing a structure by value, not
4273 // basic types.
4274 if (Flags.isByVal()) {
4275 // Note: Size includes alignment padding, so
4276 // struct x { short a; char b; }
4277 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4278 // These are the proper values we need for right-justifying the
4279 // aggregate in a parameter register.
4280 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004281
4282 // An empty aggregate parameter takes up no storage and no
4283 // registers.
4284 if (Size == 0)
4285 continue;
4286
Bill Schmidt57d6de52012-10-23 15:51:16 +00004287 // All aggregates smaller than 8 bytes must be passed right-justified.
4288 if (Size==1 || Size==2 || Size==4) {
4289 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4290 if (GPR_idx != NumGPRs) {
4291 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4292 MachinePointerInfo(), VT,
4293 false, false, 0);
4294 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004295 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004296
4297 ArgOffset += PtrByteSize;
4298 continue;
4299 }
4300 }
4301
4302 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004303 SDValue AddPtr = PtrOff;
4304 if (!isLittleEndian) {
4305 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4306 PtrOff.getValueType());
4307 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4308 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004309 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4310 CallSeqStart,
4311 Flags, DAG, dl);
4312 ArgOffset += PtrByteSize;
4313 continue;
4314 }
4315 // Copy entire object into memory. There are cases where gcc-generated
4316 // code assumes it is there, even if it could be put entirely into
4317 // registers. (This is not what the doc says.)
4318
4319 // FIXME: The above statement is likely due to a misunderstanding of the
4320 // documents. All arguments must be copied into the parameter area BY
4321 // THE CALLEE in the event that the callee takes the address of any
4322 // formal argument. That has not yet been implemented. However, it is
4323 // reasonable to use the stack area as a staging area for the register
4324 // load.
4325
4326 // Skip this for small aggregates, as we will use the same slot for a
4327 // right-justified copy, below.
4328 if (Size >= 8)
4329 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4330 CallSeqStart,
4331 Flags, DAG, dl);
4332
4333 // When a register is available, pass a small aggregate right-justified.
4334 if (Size < 8 && GPR_idx != NumGPRs) {
4335 // The easiest way to get this right-justified in a register
4336 // is to copy the structure into the rightmost portion of a
4337 // local variable slot, then load the whole slot into the
4338 // register.
4339 // FIXME: The memcpy seems to produce pretty awful code for
4340 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004341 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004342 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004343 SDValue AddPtr = PtrOff;
4344 if (!isLittleEndian) {
4345 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4346 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4347 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004348 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4349 CallSeqStart,
4350 Flags, DAG, dl);
4351
4352 // Load the slot into the register.
4353 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4354 MachinePointerInfo(),
4355 false, false, false, 0);
4356 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004357 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004358
4359 // Done with this argument.
4360 ArgOffset += PtrByteSize;
4361 continue;
4362 }
4363
4364 // For aggregates larger than PtrByteSize, copy the pieces of the
4365 // object that fit into registers from the parameter save area.
4366 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4367 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4368 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4369 if (GPR_idx != NumGPRs) {
4370 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4371 MachinePointerInfo(),
4372 false, false, false, 0);
4373 MemOpChains.push_back(Load.getValue(1));
4374 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4375 ArgOffset += PtrByteSize;
4376 } else {
4377 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4378 break;
4379 }
4380 }
4381 continue;
4382 }
4383
Craig Topper56710102013-08-15 02:33:50 +00004384 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004385 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004386 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004387 case MVT::i32:
4388 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004389 // These can be scalar arguments or elements of an integer array type
4390 // passed directly. Clang may use those instead of "byval" aggregate
4391 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004392 if (GPR_idx != NumGPRs) {
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004393 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004394 } else {
4395 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4396 true, isTailCall, false, MemOpChains,
4397 TailCallArguments, dl);
4398 }
4399 ArgOffset += PtrByteSize;
4400 break;
4401 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004402 case MVT::f64: {
4403 // These can be scalar arguments or elements of a float array type
4404 // passed directly. The latter are used to implement ELFv2 homogenous
4405 // float aggregates.
4406
4407 // Named arguments go into FPRs first, and once they overflow, the
4408 // remaining arguments go into GPRs and then the parameter save area.
4409 // Unnamed arguments for vararg functions always go to GPRs and
4410 // then the parameter save area. For now, put all arguments to vararg
4411 // routines always in both locations (FPR *and* GPR or stack slot).
4412 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
4413
4414 // First load the argument into the next available FPR.
4415 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004416 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4417
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004418 // Next, load the argument into GPR or stack slot if needed.
4419 if (!NeedGPROrStack)
4420 ;
4421 else if (GPR_idx != NumGPRs) {
4422 // In the non-vararg case, this can only ever happen in the
4423 // presence of f32 array types, since otherwise we never run
4424 // out of FPRs before running out of GPRs.
4425 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004426
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004427 // Double values are always passed in a single GPR.
4428 if (Arg.getValueType() != MVT::f32) {
4429 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004430
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004431 // Non-array float values are extended and passed in a GPR.
4432 } else if (!Flags.isInConsecutiveRegs()) {
4433 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4434 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4435
4436 // If we have an array of floats, we collect every odd element
4437 // together with its predecessor into one GPR.
4438 } else if (ArgOffset % PtrByteSize != 0) {
4439 SDValue Lo, Hi;
4440 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4441 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4442 if (!isLittleEndian)
4443 std::swap(Lo, Hi);
4444 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4445
4446 // The final element, if even, goes into the first half of a GPR.
4447 } else if (Flags.isInConsecutiveRegsLast()) {
4448 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4449 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4450 if (!isLittleEndian)
4451 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4452 DAG.getConstant(32, MVT::i32));
4453
4454 // Non-final even elements are skipped; they will be handled
4455 // together the with subsequent argument on the next go-around.
4456 } else
4457 ArgVal = SDValue();
4458
4459 if (ArgVal.getNode())
4460 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004461 } else {
4462 // Single-precision floating-point values are mapped to the
4463 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004464 if (Arg.getValueType() == MVT::f32 &&
4465 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004466 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4467 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4468 }
4469
4470 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4471 true, isTailCall, false, MemOpChains,
4472 TailCallArguments, dl);
4473 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004474 // When passing an array of floats, the array occupies consecutive
4475 // space in the argument area; only round up to the next doubleword
4476 // at the end of the array. Otherwise, each float takes 8 bytes.
4477 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4478 Flags.isInConsecutiveRegs()) ? 4 : 8;
4479 if (Flags.isInConsecutiveRegsLast())
4480 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004481 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004482 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004483 case MVT::v4f32:
4484 case MVT::v4i32:
4485 case MVT::v8i16:
4486 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004487 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004488 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004489 // These can be scalar arguments or elements of a vector array type
4490 // passed directly. The latter are used to implement ELFv2 homogenous
4491 // vector aggregates.
4492
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004493 // For a varargs call, named arguments go into VRs or on the stack as
4494 // usual; unnamed arguments always go to the stack or the corresponding
4495 // GPRs when within range. For now, we always put the value in both
4496 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004497 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004498 // We could elide this store in the case where the object fits
4499 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004500 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4501 MachinePointerInfo(), false, false, 0);
4502 MemOpChains.push_back(Store);
4503 if (VR_idx != NumVRs) {
4504 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4505 MachinePointerInfo(),
4506 false, false, false, 0);
4507 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004508
4509 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4510 Arg.getSimpleValueType() == MVT::v2i64) ?
4511 VSRH[VR_idx] : VR[VR_idx];
4512 ++VR_idx;
4513
4514 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004515 }
4516 ArgOffset += 16;
4517 for (unsigned i=0; i<16; i+=PtrByteSize) {
4518 if (GPR_idx == NumGPRs)
4519 break;
4520 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4521 DAG.getConstant(i, PtrVT));
4522 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4523 false, false, false, 0);
4524 MemOpChains.push_back(Load.getValue(1));
4525 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4526 }
4527 break;
4528 }
4529
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004530 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004531 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004532 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4533 Arg.getSimpleValueType() == MVT::v2i64) ?
4534 VSRH[VR_idx] : VR[VR_idx];
4535 ++VR_idx;
4536
4537 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004538 } else {
4539 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4540 true, isTailCall, true, MemOpChains,
4541 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004542 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004543 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004544 break;
4545 }
4546 }
4547
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004548 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004549 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004550
Bill Schmidt57d6de52012-10-23 15:51:16 +00004551 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004552 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004553
4554 // Check if this is an indirect call (MTCTR/BCTRL).
4555 // See PrepareCall() for more information about calls through function
4556 // pointers in the 64-bit SVR4 ABI.
4557 if (!isTailCall &&
4558 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004559 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004560 // Load r2 into a virtual register and store it to the TOC save area.
4561 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4562 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004563 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004564 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004565 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4566 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4567 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004568 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4569 // This does not mean the MTCTR instruction must use R12; it's easier
4570 // to model this as an extra parameter, so do that.
4571 if (isELFv2ABI)
4572 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004573 }
4574
4575 // Build a sequence of copy-to-reg nodes chained together with token chain
4576 // and flag operands which copy the outgoing args into the appropriate regs.
4577 SDValue InFlag;
4578 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4579 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4580 RegsToPass[i].second, InFlag);
4581 InFlag = Chain.getValue(1);
4582 }
4583
4584 if (isTailCall)
4585 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4586 FPOp, true, TailCallArguments);
4587
4588 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4589 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4590 Ins, InVals);
4591}
4592
4593SDValue
4594PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4595 CallingConv::ID CallConv, bool isVarArg,
4596 bool isTailCall,
4597 const SmallVectorImpl<ISD::OutputArg> &Outs,
4598 const SmallVectorImpl<SDValue> &OutVals,
4599 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004600 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004601 SmallVectorImpl<SDValue> &InVals) const {
4602
4603 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004604
Owen Anderson53aa7a92009-08-10 22:56:29 +00004605 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004606 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004607 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004608
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004609 MachineFunction &MF = DAG.getMachineFunction();
4610
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004611 // Mark this function as potentially containing a function that contains a
4612 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4613 // and restoring the callers stack pointer in this functions epilog. This is
4614 // done because by tail calling the called function might overwrite the value
4615 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004616 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4617 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004618 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4619
Chris Lattneraa40ec12006-05-16 22:56:08 +00004620 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004621 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004622 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004623 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4624 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004625 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004626
4627 // Add up all the space actually used.
4628 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4629 // they all go in registers, but we must reserve stack space for them for
4630 // possible use by the caller. In varargs or 64-bit calls, parameters are
4631 // assigned stack space in order, with padding so Altivec parameters are
4632 // 16-byte aligned.
4633 unsigned nAltivecParamsAtEnd = 0;
4634 for (unsigned i = 0; i != NumOps; ++i) {
4635 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4636 EVT ArgVT = Outs[i].VT;
4637 // Varargs Altivec parameters are padded to a 16 byte boundary.
4638 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4639 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4640 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4641 if (!isVarArg && !isPPC64) {
4642 // Non-varargs Altivec parameters go after all the non-Altivec
4643 // parameters; handle those later so we know how much padding we need.
4644 nAltivecParamsAtEnd++;
4645 continue;
4646 }
4647 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4648 NumBytes = ((NumBytes+15)/16)*16;
4649 }
4650 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4651 }
4652
4653 // Allow for Altivec parameters at the end, if needed.
4654 if (nAltivecParamsAtEnd) {
4655 NumBytes = ((NumBytes+15)/16)*16;
4656 NumBytes += 16*nAltivecParamsAtEnd;
4657 }
4658
4659 // The prolog code of the callee may store up to 8 GPR argument registers to
4660 // the stack, allowing va_start to index over them in memory if its varargs.
4661 // Because we cannot tell if this is needed on the caller side, we have to
4662 // conservatively assume that it is needed. As such, make sure we have at
4663 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004664 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004665
4666 // Tail call needs the stack to be aligned.
4667 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4668 CallConv == CallingConv::Fast)
4669 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004670
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004671 // Calculate by how many bytes the stack has to be adjusted in case of tail
4672 // call optimization.
4673 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004674
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004675 // To protect arguments on the stack from being clobbered in a tail call,
4676 // force all the loads to happen before doing any other lowering.
4677 if (isTailCall)
4678 Chain = DAG.getStackArgumentTokenFactor(Chain);
4679
Chris Lattnerb7552a82006-05-17 00:15:40 +00004680 // Adjust the stack pointer for the new arguments...
4681 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004682 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4683 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004684 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004685
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004686 // Load the return address and frame pointer so it can be move somewhere else
4687 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004688 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004689 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4690 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004691
Chris Lattnerb7552a82006-05-17 00:15:40 +00004692 // Set up a copy of the stack pointer for use loading and storing any
4693 // arguments that may not fit in the registers available for argument
4694 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004695 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004696 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004697 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004698 else
Owen Anderson9f944592009-08-11 20:47:22 +00004699 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004700
Chris Lattnerb7552a82006-05-17 00:15:40 +00004701 // Figure out which arguments are going to go in registers, and which in
4702 // memory. Also, if this is a vararg function, floating point operations
4703 // must be stored to our stack, and loaded into integer regs as well, if
4704 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004705 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004706 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004707
Craig Topper840beec2014-04-04 05:16:06 +00004708 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004709 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4710 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4711 };
Craig Topper840beec2014-04-04 05:16:06 +00004712 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004713 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4714 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4715 };
Craig Topper840beec2014-04-04 05:16:06 +00004716 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004717
Craig Topper840beec2014-04-04 05:16:06 +00004718 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004719 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4720 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4721 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004722 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004723 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004724 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004725
Craig Topper840beec2014-04-04 05:16:06 +00004726 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004727
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004728 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004729 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4730
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004731 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004732 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004733 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004734 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004735
Chris Lattnerb7552a82006-05-17 00:15:40 +00004736 // PtrOff will be used to store the current argument to the stack if a
4737 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004738 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004739
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004740 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004741
Dale Johannesen679073b2009-02-04 02:34:38 +00004742 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004743
4744 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004745 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004746 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4747 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004748 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004749 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004750
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004751 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004752 // Note: "by value" is code for passing a structure by value, not
4753 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004754 if (Flags.isByVal()) {
4755 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004756 // Very small objects are passed right-justified. Everything else is
4757 // passed left-justified.
4758 if (Size==1 || Size==2) {
4759 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004760 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004761 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004762 MachinePointerInfo(), VT,
4763 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004764 MemOpChains.push_back(Load.getValue(1));
4765 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004766
4767 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004768 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004769 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4770 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004771 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004772 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4773 CallSeqStart,
4774 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004775 ArgOffset += PtrByteSize;
4776 }
4777 continue;
4778 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004779 // Copy entire object into memory. There are cases where gcc-generated
4780 // code assumes it is there, even if it could be put entirely into
4781 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004782 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4783 CallSeqStart,
4784 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004785
4786 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4787 // copy the pieces of the object that fit into registers from the
4788 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004789 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004790 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004791 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004792 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004793 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4794 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004795 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004796 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004797 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004798 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004799 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004800 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004801 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004802 }
4803 }
4804 continue;
4805 }
4806
Craig Topper56710102013-08-15 02:33:50 +00004807 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004808 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004809 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004810 case MVT::i32:
4811 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004812 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004813 if (Arg.getValueType() == MVT::i1)
4814 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4815
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004816 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004817 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004818 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4819 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004820 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004821 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004822 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004823 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004824 case MVT::f32:
4825 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004826 if (FPR_idx != NumFPRs) {
4827 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4828
Chris Lattnerb7552a82006-05-17 00:15:40 +00004829 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004830 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4831 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004832 MemOpChains.push_back(Store);
4833
Chris Lattnerb7552a82006-05-17 00:15:40 +00004834 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004835 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004836 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004837 MachinePointerInfo(), false, false,
4838 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004839 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004840 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004841 }
Owen Anderson9f944592009-08-11 20:47:22 +00004842 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004843 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004844 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004845 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4846 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004847 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004848 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004849 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004850 }
4851 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004852 // If we have any FPRs remaining, we may also have GPRs remaining.
4853 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4854 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004855 if (GPR_idx != NumGPRs)
4856 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004857 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004858 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4859 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004860 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004861 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004862 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4863 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004864 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004865 if (isPPC64)
4866 ArgOffset += 8;
4867 else
Owen Anderson9f944592009-08-11 20:47:22 +00004868 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004869 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004870 case MVT::v4f32:
4871 case MVT::v4i32:
4872 case MVT::v8i16:
4873 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004874 if (isVarArg) {
4875 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004876 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004877 // V registers; in fact gcc does this only for arguments that are
4878 // prototyped, not for those that match the ... We do it for all
4879 // arguments, seems to work.
4880 while (ArgOffset % 16 !=0) {
4881 ArgOffset += PtrByteSize;
4882 if (GPR_idx != NumGPRs)
4883 GPR_idx++;
4884 }
4885 // We could elide this store in the case where the object fits
4886 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004887 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004888 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004889 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4890 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004891 MemOpChains.push_back(Store);
4892 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004893 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004894 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004895 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004896 MemOpChains.push_back(Load.getValue(1));
4897 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4898 }
4899 ArgOffset += 16;
4900 for (unsigned i=0; i<16; i+=PtrByteSize) {
4901 if (GPR_idx == NumGPRs)
4902 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004903 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004904 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004905 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004906 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004907 MemOpChains.push_back(Load.getValue(1));
4908 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4909 }
4910 break;
4911 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004912
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004913 // Non-varargs Altivec params generally go in registers, but have
4914 // stack space allocated at the end.
4915 if (VR_idx != NumVRs) {
4916 // Doesn't have GPR space allocated.
4917 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4918 } else if (nAltivecParamsAtEnd==0) {
4919 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004920 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4921 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004922 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004923 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004924 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004925 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004926 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004927 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004928 // If all Altivec parameters fit in registers, as they usually do,
4929 // they get stack space following the non-Altivec parameters. We
4930 // don't track this here because nobody below needs it.
4931 // If there are more Altivec parameters than fit in registers emit
4932 // the stores here.
4933 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4934 unsigned j = 0;
4935 // Offset is aligned; skip 1st 12 params which go in V registers.
4936 ArgOffset = ((ArgOffset+15)/16)*16;
4937 ArgOffset += 12*16;
4938 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004939 SDValue Arg = OutVals[i];
4940 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004941 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4942 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004943 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004944 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004945 // We are emitting Altivec params in order.
4946 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4947 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004948 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004949 ArgOffset += 16;
4950 }
4951 }
4952 }
4953 }
4954
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004955 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004956 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004957
Dale Johannesen90eab672010-03-09 20:15:42 +00004958 // On Darwin, R12 must contain the address of an indirect callee. This does
4959 // not mean the MTCTR instruction must use R12; it's easier to model this as
4960 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004961 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00004962 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4963 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4964 !isBLACompatibleAddress(Callee, DAG))
4965 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4966 PPC::R12), Callee));
4967
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004968 // Build a sequence of copy-to-reg nodes chained together with token chain
4969 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004970 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004971 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00004972 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00004973 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004974 InFlag = Chain.getValue(1);
4975 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00004976
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004977 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004978 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4979 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004980
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004981 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4982 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4983 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00004984}
4985
Hal Finkel450128a2011-10-14 19:51:36 +00004986bool
4987PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4988 MachineFunction &MF, bool isVarArg,
4989 const SmallVectorImpl<ISD::OutputArg> &Outs,
4990 LLVMContext &Context) const {
4991 SmallVector<CCValAssign, 16> RVLocs;
4992 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4993 RVLocs, Context);
4994 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4995}
4996
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004997SDValue
4998PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004999 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005000 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005001 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005002 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005003
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005004 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00005005 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00005006 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005007 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005008
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005009 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005010 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005011
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005012 // Copy the result values into the output registers.
5013 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5014 CCValAssign &VA = RVLocs[i];
5015 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005016
5017 SDValue Arg = OutVals[i];
5018
5019 switch (VA.getLocInfo()) {
5020 default: llvm_unreachable("Unknown loc info!");
5021 case CCValAssign::Full: break;
5022 case CCValAssign::AExt:
5023 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5024 break;
5025 case CCValAssign::ZExt:
5026 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5027 break;
5028 case CCValAssign::SExt:
5029 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5030 break;
5031 }
5032
5033 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005034 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005035 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005036 }
5037
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005038 RetOps[0] = Chain; // Update chain.
5039
5040 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005041 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005042 RetOps.push_back(Flag);
5043
Craig Topper48d114b2014-04-26 18:35:24 +00005044 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005045}
5046
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005047SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005048 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005049 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005050 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005051
Jim Laskeye4f4d042006-12-04 22:04:42 +00005052 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005053 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005054
5055 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005056 bool isPPC64 = Subtarget.isPPC64();
5057 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005058 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005059
5060 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005061 SDValue Chain = Op.getOperand(0);
5062 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005063
Jim Laskeye4f4d042006-12-04 22:04:42 +00005064 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005065 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5066 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005067 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005068
Jim Laskeye4f4d042006-12-04 22:04:42 +00005069 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005070 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005071
Jim Laskeye4f4d042006-12-04 22:04:42 +00005072 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005073 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005074 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005075}
5076
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005077
5078
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005079SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005080PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005081 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005082 bool isPPC64 = Subtarget.isPPC64();
5083 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005084 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005085
5086 // Get current frame pointer save index. The users of this index will be
5087 // primarily DYNALLOC instructions.
5088 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5089 int RASI = FI->getReturnAddrSaveIndex();
5090
5091 // If the frame pointer save index hasn't been defined yet.
5092 if (!RASI) {
5093 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005094 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005095 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005096 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005097 // Save the result.
5098 FI->setReturnAddrSaveIndex(RASI);
5099 }
5100 return DAG.getFrameIndex(RASI, PtrVT);
5101}
5102
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005103SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005104PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5105 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005106 bool isPPC64 = Subtarget.isPPC64();
5107 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005108 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005109
5110 // Get current frame pointer save index. The users of this index will be
5111 // primarily DYNALLOC instructions.
5112 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5113 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005114
Jim Laskey48850c12006-11-16 22:43:37 +00005115 // If the frame pointer save index hasn't been defined yet.
5116 if (!FPSI) {
5117 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005118 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005119 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005120
Jim Laskey48850c12006-11-16 22:43:37 +00005121 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005122 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005123 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005124 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005125 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005126 return DAG.getFrameIndex(FPSI, PtrVT);
5127}
Jim Laskey48850c12006-11-16 22:43:37 +00005128
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005129SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005130 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005131 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005132 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005133 SDValue Chain = Op.getOperand(0);
5134 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005135 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005136
Jim Laskey48850c12006-11-16 22:43:37 +00005137 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005138 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005139 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005140 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005141 DAG.getConstant(0, PtrVT), Size);
5142 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005143 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005144 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005145 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005146 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005147 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005148}
5149
Hal Finkel756810f2013-03-21 21:37:52 +00005150SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5151 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005152 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005153 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5154 DAG.getVTList(MVT::i32, MVT::Other),
5155 Op.getOperand(0), Op.getOperand(1));
5156}
5157
5158SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5159 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005160 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005161 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5162 Op.getOperand(0), Op.getOperand(1));
5163}
5164
Hal Finkel940ab932014-02-28 00:27:01 +00005165SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5166 assert(Op.getValueType() == MVT::i1 &&
5167 "Custom lowering only for i1 loads");
5168
5169 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5170
5171 SDLoc dl(Op);
5172 LoadSDNode *LD = cast<LoadSDNode>(Op);
5173
5174 SDValue Chain = LD->getChain();
5175 SDValue BasePtr = LD->getBasePtr();
5176 MachineMemOperand *MMO = LD->getMemOperand();
5177
5178 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5179 BasePtr, MVT::i8, MMO);
5180 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5181
5182 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005183 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005184}
5185
5186SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5187 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5188 "Custom lowering only for i1 stores");
5189
5190 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5191
5192 SDLoc dl(Op);
5193 StoreSDNode *ST = cast<StoreSDNode>(Op);
5194
5195 SDValue Chain = ST->getChain();
5196 SDValue BasePtr = ST->getBasePtr();
5197 SDValue Value = ST->getValue();
5198 MachineMemOperand *MMO = ST->getMemOperand();
5199
5200 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5201 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5202}
5203
5204// FIXME: Remove this once the ANDI glue bug is fixed:
5205SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5206 assert(Op.getValueType() == MVT::i1 &&
5207 "Custom lowering only for i1 results");
5208
5209 SDLoc DL(Op);
5210 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5211 Op.getOperand(0));
5212}
5213
Chris Lattner4211ca92006-04-14 06:01:58 +00005214/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5215/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005216SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005217 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005218 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5219 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005220 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005221
Hal Finkel81f87992013-04-07 22:11:09 +00005222 // We might be able to do better than this under some circumstances, but in
5223 // general, fsel-based lowering of select is a finite-math-only optimization.
5224 // For more information, see section F.3 of the 2.06 ISA specification.
5225 if (!DAG.getTarget().Options.NoInfsFPMath ||
5226 !DAG.getTarget().Options.NoNaNsFPMath)
5227 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005228
Hal Finkel81f87992013-04-07 22:11:09 +00005229 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005230
Owen Anderson53aa7a92009-08-10 22:56:29 +00005231 EVT ResVT = Op.getValueType();
5232 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005233 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5234 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005235 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005236
Chris Lattner4211ca92006-04-14 06:01:58 +00005237 // If the RHS of the comparison is a 0.0, we don't need to do the
5238 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005239 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005240 if (isFloatingPointZero(RHS))
5241 switch (CC) {
5242 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005243 case ISD::SETNE:
5244 std::swap(TV, FV);
5245 case ISD::SETEQ:
5246 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5247 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5248 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5249 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5250 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5251 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5252 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005253 case ISD::SETULT:
5254 case ISD::SETLT:
5255 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005256 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005257 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005258 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5259 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005260 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005261 case ISD::SETUGT:
5262 case ISD::SETGT:
5263 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005264 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005265 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005266 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5267 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005268 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005269 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005270 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005271
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005272 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005273 switch (CC) {
5274 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005275 case ISD::SETNE:
5276 std::swap(TV, FV);
5277 case ISD::SETEQ:
5278 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5279 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5280 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5281 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5282 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5283 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5284 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5285 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005286 case ISD::SETULT:
5287 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005288 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005289 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5290 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005291 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005292 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005293 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005294 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005295 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5296 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005297 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005298 case ISD::SETUGT:
5299 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005300 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005301 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5302 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005303 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005304 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005305 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005306 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005307 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5308 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005309 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005310 }
Eli Friedman5806e182009-05-28 04:31:08 +00005311 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005312}
5313
Chris Lattner57ee7c62007-11-28 18:44:47 +00005314// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005315SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005316 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005317 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005318 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005319 if (Src.getValueType() == MVT::f32)
5320 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005321
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005322 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005323 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005324 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005325 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005326 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005327 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005328 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005329 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005330 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005331 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005332 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005333 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005334 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5335 PPCISD::FCTIDUZ,
5336 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005337 break;
5338 }
Duncan Sands2a287912008-07-19 16:26:02 +00005339
Chris Lattner4211ca92006-04-14 06:01:58 +00005340 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005341 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5342 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005343 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5344 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5345 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005346
Chris Lattner06a49542007-10-15 20:14:52 +00005347 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005348 SDValue Chain;
5349 if (i32Stack) {
5350 MachineFunction &MF = DAG.getMachineFunction();
5351 MachineMemOperand *MMO =
5352 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5353 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5354 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005355 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005356 } else
5357 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5358 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005359
5360 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5361 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005362 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005363 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005364 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005365 MPI = MachinePointerInfo();
5366 }
5367
5368 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005369 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005370}
5371
Hal Finkelf6d45f22013-04-01 17:52:07 +00005372SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005373 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005374 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005375 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005376 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005377 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005378
Hal Finkel6a56b212014-03-05 22:14:00 +00005379 if (Op.getOperand(0).getValueType() == MVT::i1)
5380 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5381 DAG.getConstantFP(1.0, Op.getValueType()),
5382 DAG.getConstantFP(0.0, Op.getValueType()));
5383
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005384 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005385 "UINT_TO_FP is supported only with FPCVT");
5386
5387 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005388 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005389 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005390 (Op.getOpcode() == ISD::UINT_TO_FP ?
5391 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5392 (Op.getOpcode() == ISD::UINT_TO_FP ?
5393 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005394 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005395 MVT::f32 : MVT::f64;
5396
Owen Anderson9f944592009-08-11 20:47:22 +00005397 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005398 SDValue SINT = Op.getOperand(0);
5399 // When converting to single-precision, we actually need to convert
5400 // to double-precision first and then round to single-precision.
5401 // To avoid double-rounding effects during that operation, we have
5402 // to prepare the input operand. Bits that might be truncated when
5403 // converting to double-precision are replaced by a bit that won't
5404 // be lost at this stage, but is below the single-precision rounding
5405 // position.
5406 //
5407 // However, if -enable-unsafe-fp-math is in effect, accept double
5408 // rounding to avoid the extra overhead.
5409 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005410 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005411 !DAG.getTarget().Options.UnsafeFPMath) {
5412
5413 // Twiddle input to make sure the low 11 bits are zero. (If this
5414 // is the case, we are guaranteed the value will fit into the 53 bit
5415 // mantissa of an IEEE double-precision value without rounding.)
5416 // If any of those low 11 bits were not zero originally, make sure
5417 // bit 12 (value 2048) is set instead, so that the final rounding
5418 // to single-precision gets the correct result.
5419 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5420 SINT, DAG.getConstant(2047, MVT::i64));
5421 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5422 Round, DAG.getConstant(2047, MVT::i64));
5423 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5424 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5425 Round, DAG.getConstant(-2048, MVT::i64));
5426
5427 // However, we cannot use that value unconditionally: if the magnitude
5428 // of the input value is small, the bit-twiddling we did above might
5429 // end up visibly changing the output. Fortunately, in that case, we
5430 // don't need to twiddle bits since the original input will convert
5431 // exactly to double-precision floating-point already. Therefore,
5432 // construct a conditional to use the original value if the top 11
5433 // bits are all sign-bit copies, and use the rounded value computed
5434 // above otherwise.
5435 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5436 SINT, DAG.getConstant(53, MVT::i32));
5437 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5438 Cond, DAG.getConstant(1, MVT::i64));
5439 Cond = DAG.getSetCC(dl, MVT::i32,
5440 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5441
5442 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5443 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005444
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005445 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005446 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5447
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005448 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005449 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005450 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005451 return FP;
5452 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005453
Owen Anderson9f944592009-08-11 20:47:22 +00005454 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005455 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005456 // Since we only generate this in 64-bit mode, we can take advantage of
5457 // 64-bit registers. In particular, sign extend the input value into the
5458 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5459 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005460 MachineFunction &MF = DAG.getMachineFunction();
5461 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005462 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005463
Hal Finkelbeb296b2013-03-31 10:12:51 +00005464 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005465 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005466 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5467 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005468
Hal Finkelbeb296b2013-03-31 10:12:51 +00005469 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5470 MachinePointerInfo::getFixedStack(FrameIdx),
5471 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005472
Hal Finkelbeb296b2013-03-31 10:12:51 +00005473 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5474 "Expected an i32 store");
5475 MachineMemOperand *MMO =
5476 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5477 MachineMemOperand::MOLoad, 4, 4);
5478 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005479 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5480 PPCISD::LFIWZX : PPCISD::LFIWAX,
5481 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005482 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005483 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005484 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005485 "i32->FP without LFIWAX supported only on PPC64");
5486
Hal Finkelbeb296b2013-03-31 10:12:51 +00005487 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5488 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5489
5490 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5491 Op.getOperand(0));
5492
5493 // STD the extended value into the stack slot.
5494 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5495 MachinePointerInfo::getFixedStack(FrameIdx),
5496 false, false, 0);
5497
5498 // Load the value as a double.
5499 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5500 MachinePointerInfo::getFixedStack(FrameIdx),
5501 false, false, false, 0);
5502 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005503
Chris Lattner4211ca92006-04-14 06:01:58 +00005504 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005505 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005506 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005507 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005508 return FP;
5509}
5510
Dan Gohman21cea8a2010-04-17 15:26:15 +00005511SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5512 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005513 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005514 /*
5515 The rounding mode is in bits 30:31 of FPSR, and has the following
5516 settings:
5517 00 Round to nearest
5518 01 Round to 0
5519 10 Round to +inf
5520 11 Round to -inf
5521
5522 FLT_ROUNDS, on the other hand, expects the following:
5523 -1 Undefined
5524 0 Round to 0
5525 1 Round to nearest
5526 2 Round to +inf
5527 3 Round to -inf
5528
5529 To perform the conversion, we do:
5530 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5531 */
5532
5533 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005534 EVT VT = Op.getValueType();
5535 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005536
5537 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005538 EVT NodeTys[] = {
5539 MVT::f64, // return register
5540 MVT::Glue // unused in this context
5541 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005542 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005543
5544 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005545 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005546 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005547 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005548 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005549
5550 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005551 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005552 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005553 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005554 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005555
5556 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005557 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005558 DAG.getNode(ISD::AND, dl, MVT::i32,
5559 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005560 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005561 DAG.getNode(ISD::SRL, dl, MVT::i32,
5562 DAG.getNode(ISD::AND, dl, MVT::i32,
5563 DAG.getNode(ISD::XOR, dl, MVT::i32,
5564 CWD, DAG.getConstant(3, MVT::i32)),
5565 DAG.getConstant(3, MVT::i32)),
5566 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005567
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005568 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005569 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005570
Duncan Sands13237ac2008-06-06 12:08:01 +00005571 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005572 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005573}
5574
Dan Gohman21cea8a2010-04-17 15:26:15 +00005575SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005576 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005577 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005578 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005579 assert(Op.getNumOperands() == 3 &&
5580 VT == Op.getOperand(1).getValueType() &&
5581 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005582
Chris Lattner601b8652006-09-20 03:47:40 +00005583 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005584 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005585 SDValue Lo = Op.getOperand(0);
5586 SDValue Hi = Op.getOperand(1);
5587 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005588 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005589
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005590 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005591 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005592 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5593 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5594 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5595 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005596 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005597 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5598 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5599 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005600 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005601 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005602}
5603
Dan Gohman21cea8a2010-04-17 15:26:15 +00005604SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005605 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005606 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005607 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005608 assert(Op.getNumOperands() == 3 &&
5609 VT == Op.getOperand(1).getValueType() &&
5610 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005611
Dan Gohman8d2ead22008-03-07 20:36:53 +00005612 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005613 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005614 SDValue Lo = Op.getOperand(0);
5615 SDValue Hi = Op.getOperand(1);
5616 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005617 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005618
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005619 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005620 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005621 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5622 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5623 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5624 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005625 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005626 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5627 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5628 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005629 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005630 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005631}
5632
Dan Gohman21cea8a2010-04-17 15:26:15 +00005633SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005634 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005635 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005636 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005637 assert(Op.getNumOperands() == 3 &&
5638 VT == Op.getOperand(1).getValueType() &&
5639 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005640
Dan Gohman8d2ead22008-03-07 20:36:53 +00005641 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005642 SDValue Lo = Op.getOperand(0);
5643 SDValue Hi = Op.getOperand(1);
5644 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005645 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005646
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005647 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005648 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005649 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5650 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5651 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5652 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005653 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005654 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5655 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5656 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005657 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005658 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005659 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005660}
5661
5662//===----------------------------------------------------------------------===//
5663// Vector related lowering.
5664//
5665
Chris Lattner2a099c02006-04-17 06:00:21 +00005666/// BuildSplatI - Build a canonical splati of Val with an element size of
5667/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005668static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005669 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005670 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005671
Owen Anderson53aa7a92009-08-10 22:56:29 +00005672 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005673 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005674 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005675
Owen Anderson9f944592009-08-11 20:47:22 +00005676 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005677
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005678 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5679 if (Val == -1)
5680 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005681
Owen Anderson53aa7a92009-08-10 22:56:29 +00005682 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005683
Chris Lattner2a099c02006-04-17 06:00:21 +00005684 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005685 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005686 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005687 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005688 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005689 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005690}
5691
Hal Finkelcf2e9082013-05-24 23:00:14 +00005692/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5693/// specified intrinsic ID.
5694static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005695 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005696 EVT DestVT = MVT::Other) {
5697 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5698 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5699 DAG.getConstant(IID, MVT::i32), Op);
5700}
5701
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005702/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005703/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005704static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005705 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005706 EVT DestVT = MVT::Other) {
5707 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005708 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005709 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005710}
5711
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005712/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5713/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005714static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005715 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005716 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005717 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005718 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005719 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005720}
5721
5722
Chris Lattner264c9082006-04-17 17:55:10 +00005723/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5724/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005725static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005726 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005727 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005728 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5729 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005730
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005731 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005732 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005733 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005734 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005735 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005736}
5737
Chris Lattner19e90552006-04-14 05:19:18 +00005738// If this is a case we can't handle, return null and let the default
5739// expansion code take care of it. If we CAN select this case, and if it
5740// selects to a single instruction, return Op. Otherwise, if we can codegen
5741// this case more efficiently than a constant pool load, lower it to the
5742// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005743SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5744 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005745 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005746 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005747 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005748
Bob Wilson85cefe82009-03-02 23:24:16 +00005749 // Check if this is a splat of a constant value.
5750 APInt APSplatBits, APSplatUndef;
5751 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005752 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005753 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005754 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005755 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005756
Bob Wilson530e0382009-03-03 19:26:27 +00005757 unsigned SplatBits = APSplatBits.getZExtValue();
5758 unsigned SplatUndef = APSplatUndef.getZExtValue();
5759 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005760
Bob Wilson530e0382009-03-03 19:26:27 +00005761 // First, handle single instruction cases.
5762
5763 // All zeros?
5764 if (SplatBits == 0) {
5765 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005766 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5767 SDValue Z = DAG.getConstant(0, MVT::i32);
5768 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005769 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005770 }
Bob Wilson530e0382009-03-03 19:26:27 +00005771 return Op;
5772 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005773
Bob Wilson530e0382009-03-03 19:26:27 +00005774 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5775 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5776 (32-SplatBitSize));
5777 if (SextVal >= -16 && SextVal <= 15)
5778 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005779
5780
Bob Wilson530e0382009-03-03 19:26:27 +00005781 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005782
Bob Wilson530e0382009-03-03 19:26:27 +00005783 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005784 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5785 // If this value is in the range [17,31] and is odd, use:
5786 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5787 // If this value is in the range [-31,-17] and is odd, use:
5788 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5789 // Note the last two are three-instruction sequences.
5790 if (SextVal >= -32 && SextVal <= 31) {
5791 // To avoid having these optimizations undone by constant folding,
5792 // we convert to a pseudo that will be expanded later into one of
5793 // the above forms.
5794 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005795 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5796 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5797 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5798 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5799 if (VT == Op.getValueType())
5800 return RetVal;
5801 else
5802 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005803 }
5804
5805 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5806 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5807 // for fneg/fabs.
5808 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5809 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005810 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005811
5812 // Make the VSLW intrinsic, computing 0x8000_0000.
5813 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5814 OnesV, DAG, dl);
5815
5816 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005817 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005818 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005819 }
5820
Bill Schmidt4aedff82014-06-06 14:06:26 +00005821 // The remaining cases assume either big endian element order or
5822 // a splat-size that equates to the element size of the vector
5823 // to be built. An example that doesn't work for little endian is
5824 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5825 // and a vector element size of 16 bits. The code below will
5826 // produce the vector in big endian element order, which for little
5827 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5828
5829 // For now, just avoid these optimizations in that case.
5830 // FIXME: Develop correct optimizations for LE with mismatched
5831 // splat and element sizes.
5832
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005833 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005834 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5835 return SDValue();
5836
Bob Wilson530e0382009-03-03 19:26:27 +00005837 // Check to see if this is a wide variety of vsplti*, binop self cases.
5838 static const signed char SplatCsts[] = {
5839 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5840 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5841 };
5842
5843 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5844 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5845 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5846 int i = SplatCsts[idx];
5847
5848 // Figure out what shift amount will be used by altivec if shifted by i in
5849 // this splat size.
5850 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5851
5852 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005853 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005854 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005855 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5856 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5857 Intrinsic::ppc_altivec_vslw
5858 };
5859 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005860 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005861 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005862
Bob Wilson530e0382009-03-03 19:26:27 +00005863 // vsplti + srl self.
5864 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005865 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005866 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5867 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5868 Intrinsic::ppc_altivec_vsrw
5869 };
5870 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005871 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005872 }
5873
Bob Wilson530e0382009-03-03 19:26:27 +00005874 // vsplti + sra self.
5875 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005876 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005877 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5878 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5879 Intrinsic::ppc_altivec_vsraw
5880 };
5881 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005882 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005883 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005884
Bob Wilson530e0382009-03-03 19:26:27 +00005885 // vsplti + rol self.
5886 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5887 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005888 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005889 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5890 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5891 Intrinsic::ppc_altivec_vrlw
5892 };
5893 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005894 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005895 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005896
Bob Wilson530e0382009-03-03 19:26:27 +00005897 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005898 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005899 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005900 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005901 }
Bob Wilson530e0382009-03-03 19:26:27 +00005902 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005903 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005904 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005905 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005906 }
Bob Wilson530e0382009-03-03 19:26:27 +00005907 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005908 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005909 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005910 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5911 }
5912 }
5913
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005914 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005915}
5916
Chris Lattner071ad012006-04-17 05:28:54 +00005917/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5918/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005919static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005920 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005921 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005922 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005923 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005924 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005925
Chris Lattner071ad012006-04-17 05:28:54 +00005926 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005927 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005928 OP_VMRGHW,
5929 OP_VMRGLW,
5930 OP_VSPLTISW0,
5931 OP_VSPLTISW1,
5932 OP_VSPLTISW2,
5933 OP_VSPLTISW3,
5934 OP_VSLDOI4,
5935 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005936 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005937 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005938
Chris Lattner071ad012006-04-17 05:28:54 +00005939 if (OpNum == OP_COPY) {
5940 if (LHSID == (1*9+2)*9+3) return LHS;
5941 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5942 return RHS;
5943 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005944
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005945 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005946 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5947 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005948
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005949 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00005950 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005951 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00005952 case OP_VMRGHW:
5953 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5954 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5955 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5956 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5957 break;
5958 case OP_VMRGLW:
5959 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5960 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5961 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5962 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5963 break;
5964 case OP_VSPLTISW0:
5965 for (unsigned i = 0; i != 16; ++i)
5966 ShufIdxs[i] = (i&3)+0;
5967 break;
5968 case OP_VSPLTISW1:
5969 for (unsigned i = 0; i != 16; ++i)
5970 ShufIdxs[i] = (i&3)+4;
5971 break;
5972 case OP_VSPLTISW2:
5973 for (unsigned i = 0; i != 16; ++i)
5974 ShufIdxs[i] = (i&3)+8;
5975 break;
5976 case OP_VSPLTISW3:
5977 for (unsigned i = 0; i != 16; ++i)
5978 ShufIdxs[i] = (i&3)+12;
5979 break;
5980 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005981 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005982 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005983 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005984 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005985 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005986 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00005987 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00005988 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5989 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005990 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00005991 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00005992}
5993
Chris Lattner19e90552006-04-14 05:19:18 +00005994/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5995/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5996/// return the code it can be lowered into. Worst case, it can always be
5997/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005998SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005999 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006000 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006001 SDValue V1 = Op.getOperand(0);
6002 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006003 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006004 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006005 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006006
Chris Lattner19e90552006-04-14 05:19:18 +00006007 // Cases that are handled by instructions that take permute immediates
6008 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6009 // selected by the instruction selector.
6010 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006011 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6012 PPC::isSplatShuffleMask(SVOp, 2) ||
6013 PPC::isSplatShuffleMask(SVOp, 4) ||
Bill Schmidtf910a062014-06-10 14:35:01 +00006014 PPC::isVPKUWUMShuffleMask(SVOp, true, DAG) ||
6015 PPC::isVPKUHUMShuffleMask(SVOp, true, DAG) ||
6016 PPC::isVSLDOIShuffleMask(SVOp, true, DAG) != -1 ||
6017 PPC::isVMRGLShuffleMask(SVOp, 1, true, DAG) ||
6018 PPC::isVMRGLShuffleMask(SVOp, 2, true, DAG) ||
6019 PPC::isVMRGLShuffleMask(SVOp, 4, true, DAG) ||
6020 PPC::isVMRGHShuffleMask(SVOp, 1, true, DAG) ||
6021 PPC::isVMRGHShuffleMask(SVOp, 2, true, DAG) ||
6022 PPC::isVMRGHShuffleMask(SVOp, 4, true, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006023 return Op;
6024 }
6025 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006026
Chris Lattner19e90552006-04-14 05:19:18 +00006027 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6028 // and produce a fixed permutation. If any of these match, do not lower to
6029 // VPERM.
Bill Schmidtf910a062014-06-10 14:35:01 +00006030 if (PPC::isVPKUWUMShuffleMask(SVOp, false, DAG) ||
6031 PPC::isVPKUHUMShuffleMask(SVOp, false, DAG) ||
6032 PPC::isVSLDOIShuffleMask(SVOp, false, DAG) != -1 ||
6033 PPC::isVMRGLShuffleMask(SVOp, 1, false, DAG) ||
6034 PPC::isVMRGLShuffleMask(SVOp, 2, false, DAG) ||
6035 PPC::isVMRGLShuffleMask(SVOp, 4, false, DAG) ||
6036 PPC::isVMRGHShuffleMask(SVOp, 1, false, DAG) ||
6037 PPC::isVMRGHShuffleMask(SVOp, 2, false, DAG) ||
6038 PPC::isVMRGHShuffleMask(SVOp, 4, false, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006039 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006040
Chris Lattner071ad012006-04-17 05:28:54 +00006041 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6042 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006043 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006044
Chris Lattner071ad012006-04-17 05:28:54 +00006045 unsigned PFIndexes[4];
6046 bool isFourElementShuffle = true;
6047 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6048 unsigned EltNo = 8; // Start out undef.
6049 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006050 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006051 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006052
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006053 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006054 if ((ByteSource & 3) != j) {
6055 isFourElementShuffle = false;
6056 break;
6057 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006058
Chris Lattner071ad012006-04-17 05:28:54 +00006059 if (EltNo == 8) {
6060 EltNo = ByteSource/4;
6061 } else if (EltNo != ByteSource/4) {
6062 isFourElementShuffle = false;
6063 break;
6064 }
6065 }
6066 PFIndexes[i] = EltNo;
6067 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006068
6069 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006070 // perfect shuffle vector to determine if it is cost effective to do this as
6071 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006072 // For now, we skip this for little endian until such time as we have a
6073 // little-endian perfect shuffle table.
6074 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006075 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006076 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006077 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006078
Chris Lattner071ad012006-04-17 05:28:54 +00006079 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6080 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006081
Chris Lattner071ad012006-04-17 05:28:54 +00006082 // Determining when to avoid vperm is tricky. Many things affect the cost
6083 // of vperm, particularly how many times the perm mask needs to be computed.
6084 // For example, if the perm mask can be hoisted out of a loop or is already
6085 // used (perhaps because there are multiple permutes with the same shuffle
6086 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6087 // the loop requires an extra register.
6088 //
6089 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006090 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006091 // available, if this block is within a loop, we should avoid using vperm
6092 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006093 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006094 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006095 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006096
Chris Lattner19e90552006-04-14 05:19:18 +00006097 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6098 // vector that will get spilled to the constant pool.
6099 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006100
Chris Lattner19e90552006-04-14 05:19:18 +00006101 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6102 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006103
6104 // For little endian, the order of the input vectors is reversed, and
6105 // the permutation mask is complemented with respect to 31. This is
6106 // necessary to produce proper semantics with the big-endian-biased vperm
6107 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006108 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006109 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006110
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006111 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006112 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6113 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006114
Chris Lattner19e90552006-04-14 05:19:18 +00006115 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006116 if (isLittleEndian)
6117 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6118 MVT::i32));
6119 else
6120 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6121 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006122 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006123
Owen Anderson9f944592009-08-11 20:47:22 +00006124 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006125 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006126 if (isLittleEndian)
6127 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6128 V2, V1, VPermMask);
6129 else
6130 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6131 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006132}
6133
Chris Lattner9754d142006-04-18 17:59:36 +00006134/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6135/// altivec comparison. If it is, return true and fill in Opc/isDot with
6136/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006137static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006138 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006139 unsigned IntrinsicID =
6140 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006141 CompareOpc = -1;
6142 isDot = false;
6143 switch (IntrinsicID) {
6144 default: return false;
6145 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006146 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6147 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6148 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6149 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6150 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6151 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6152 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6153 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6154 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6155 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6156 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6157 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6158 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006159
Chris Lattner4211ca92006-04-14 06:01:58 +00006160 // Normal Comparisons.
6161 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6162 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6163 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6164 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6165 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6166 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6167 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6168 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6169 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6170 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6171 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6172 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6173 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6174 }
Chris Lattner9754d142006-04-18 17:59:36 +00006175 return true;
6176}
6177
6178/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6179/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006180SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006181 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006182 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6183 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006184 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006185 int CompareOpc;
6186 bool isDot;
6187 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006188 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006189
Chris Lattner9754d142006-04-18 17:59:36 +00006190 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006191 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006192 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006193 Op.getOperand(1), Op.getOperand(2),
6194 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006195 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006196 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006197
Chris Lattner4211ca92006-04-14 06:01:58 +00006198 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006199 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006200 Op.getOperand(2), // LHS
6201 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006202 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006203 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006204 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006205 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006206
Chris Lattner4211ca92006-04-14 06:01:58 +00006207 // Now that we have the comparison, emit a copy from the CR to a GPR.
6208 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006209 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006210 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006211 CompNode.getValue(1));
6212
Chris Lattner4211ca92006-04-14 06:01:58 +00006213 // Unpack the result based on how the target uses it.
6214 unsigned BitNo; // Bit # of CR6.
6215 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006216 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006217 default: // Can't happen, don't crash on invalid number though.
6218 case 0: // Return the value of the EQ bit of CR6.
6219 BitNo = 0; InvertBit = false;
6220 break;
6221 case 1: // Return the inverted value of the EQ bit of CR6.
6222 BitNo = 0; InvertBit = true;
6223 break;
6224 case 2: // Return the value of the LT bit of CR6.
6225 BitNo = 2; InvertBit = false;
6226 break;
6227 case 3: // Return the inverted value of the LT bit of CR6.
6228 BitNo = 2; InvertBit = true;
6229 break;
6230 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006231
Chris Lattner4211ca92006-04-14 06:01:58 +00006232 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006233 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6234 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006235 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006236 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6237 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006238
Chris Lattner4211ca92006-04-14 06:01:58 +00006239 // If we are supposed to, toggle the bit.
6240 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006241 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6242 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006243 return Flags;
6244}
6245
Hal Finkel5c0d1452014-03-30 13:22:59 +00006246SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6247 SelectionDAG &DAG) const {
6248 SDLoc dl(Op);
6249 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6250 // instructions), but for smaller types, we need to first extend up to v2i32
6251 // before doing going farther.
6252 if (Op.getValueType() == MVT::v2i64) {
6253 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6254 if (ExtVT != MVT::v2i32) {
6255 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6256 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6257 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6258 ExtVT.getVectorElementType(), 4)));
6259 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6260 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6261 DAG.getValueType(MVT::v2i32));
6262 }
6263
6264 return Op;
6265 }
6266
6267 return SDValue();
6268}
6269
Scott Michelcf0da6c2009-02-17 22:15:04 +00006270SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006271 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006272 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006273 // Create a stack slot that is 16-byte aligned.
6274 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006275 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006276 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006277 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006278
Chris Lattner4211ca92006-04-14 06:01:58 +00006279 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006280 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006281 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006282 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006283 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006284 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006285 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006286}
6287
Dan Gohman21cea8a2010-04-17 15:26:15 +00006288SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006289 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006290 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006291 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006292
Owen Anderson9f944592009-08-11 20:47:22 +00006293 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6294 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006295
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006296 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006297 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006298
Chris Lattner7e4398742006-04-18 03:43:48 +00006299 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006300 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6301 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6302 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006303
Chris Lattner7e4398742006-04-18 03:43:48 +00006304 // Low parts multiplied together, generating 32-bit results (we ignore the
6305 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006306 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006307 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006308
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006309 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006310 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006311 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006312 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006313 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006314 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6315 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006316 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006317
Owen Anderson9f944592009-08-11 20:47:22 +00006318 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006319
Chris Lattner96d50482006-04-18 04:28:57 +00006320 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006321 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006322 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006323 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006324 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006325
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006326 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006327 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006328 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006329 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006330
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006331 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006332 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006333 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006334 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006335
Bill Schmidt42995e82014-06-09 16:06:29 +00006336 // Merge the results together. Because vmuleub and vmuloub are
6337 // instructions with a big-endian bias, we must reverse the
6338 // element numbering and reverse the meaning of "odd" and "even"
6339 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006340 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006341 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006342 if (isLittleEndian) {
6343 Ops[i*2 ] = 2*i;
6344 Ops[i*2+1] = 2*i+16;
6345 } else {
6346 Ops[i*2 ] = 2*i+1;
6347 Ops[i*2+1] = 2*i+1+16;
6348 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006349 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006350 if (isLittleEndian)
6351 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6352 else
6353 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006354 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006355 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006356 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006357}
6358
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006359/// LowerOperation - Provide custom lowering hooks for some operations.
6360///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006361SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006362 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006363 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006364 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006365 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006366 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006367 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006368 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006369 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006370 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6371 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006372 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006373 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006374
6375 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006376 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006377
Roman Divackyc3825df2013-07-25 21:36:47 +00006378 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006379 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006380
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006381 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006382 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006383 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006384
Hal Finkel756810f2013-03-21 21:37:52 +00006385 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6386 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6387
Hal Finkel940ab932014-02-28 00:27:01 +00006388 case ISD::LOAD: return LowerLOAD(Op, DAG);
6389 case ISD::STORE: return LowerSTORE(Op, DAG);
6390 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006391 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006392 case ISD::FP_TO_UINT:
6393 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006394 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006395 case ISD::UINT_TO_FP:
6396 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006397 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006398
Chris Lattner4211ca92006-04-14 06:01:58 +00006399 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006400 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6401 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6402 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006403
Chris Lattner4211ca92006-04-14 06:01:58 +00006404 // Vector-related lowering.
6405 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6406 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6407 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6408 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006409 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006410 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006411
Hal Finkel25c19922013-05-15 21:37:41 +00006412 // For counter-based loop handling.
6413 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6414
Chris Lattnerf6a81562007-12-08 06:59:59 +00006415 // Frame & Return address.
6416 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006417 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006418 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006419}
6420
Duncan Sands6ed40142008-12-01 11:39:25 +00006421void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6422 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006423 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006424 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006425 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006426 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006427 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006428 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006429 case ISD::INTRINSIC_W_CHAIN: {
6430 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6431 Intrinsic::ppc_is_decremented_ctr_nonzero)
6432 break;
6433
6434 assert(N->getValueType(0) == MVT::i1 &&
6435 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006436 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006437 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6438 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6439 N->getOperand(1));
6440
6441 Results.push_back(NewInt);
6442 Results.push_back(NewInt.getValue(1));
6443 break;
6444 }
Roman Divacky4394e682011-06-28 15:30:42 +00006445 case ISD::VAARG: {
6446 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6447 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6448 return;
6449
6450 EVT VT = N->getValueType(0);
6451
6452 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006453 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006454
6455 Results.push_back(NewNode);
6456 Results.push_back(NewNode.getValue(1));
6457 }
6458 return;
6459 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006460 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006461 assert(N->getValueType(0) == MVT::ppcf128);
6462 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006463 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006464 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006465 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006466 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006467 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006468 DAG.getIntPtrConstant(1));
6469
Ulrich Weigand874fc622013-03-26 10:56:22 +00006470 // Add the two halves of the long double in round-to-zero mode.
6471 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006472
6473 // We know the low half is about to be thrown away, so just use something
6474 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006475 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006476 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006477 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006478 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006479 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006480 // LowerFP_TO_INT() can only handle f32 and f64.
6481 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6482 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006483 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006484 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006485 }
6486}
6487
6488
Chris Lattner4211ca92006-04-14 06:01:58 +00006489//===----------------------------------------------------------------------===//
6490// Other Lowering Code
6491//===----------------------------------------------------------------------===//
6492
Chris Lattner9b577f12005-08-26 21:23:58 +00006493MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006494PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006495 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006496 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesend4eb0522008-08-25 22:34:37 +00006497 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6498
6499 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6500 MachineFunction *F = BB->getParent();
6501 MachineFunction::iterator It = BB;
6502 ++It;
6503
6504 unsigned dest = MI->getOperand(0).getReg();
6505 unsigned ptrA = MI->getOperand(1).getReg();
6506 unsigned ptrB = MI->getOperand(2).getReg();
6507 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006508 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006509
6510 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6511 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6512 F->insert(It, loopMBB);
6513 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006514 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006515 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006516 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006517
6518 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006519 unsigned TmpReg = (!BinOpcode) ? incr :
6520 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006521 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6522 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006523
6524 // thisMBB:
6525 // ...
6526 // fallthrough --> loopMBB
6527 BB->addSuccessor(loopMBB);
6528
6529 // loopMBB:
6530 // l[wd]arx dest, ptr
6531 // add r0, dest, incr
6532 // st[wd]cx. r0, ptr
6533 // bne- loopMBB
6534 // fallthrough --> exitMBB
6535 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006536 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006537 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006538 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006539 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6540 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006541 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006542 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006543 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006544 BB->addSuccessor(loopMBB);
6545 BB->addSuccessor(exitMBB);
6546
6547 // exitMBB:
6548 // ...
6549 BB = exitMBB;
6550 return BB;
6551}
6552
6553MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006554PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006555 MachineBasicBlock *BB,
6556 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006557 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006558 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesena32affb2008-08-28 17:53:09 +00006559 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6560 // In 64 bit mode we have to use 64 bits for addresses, even though the
6561 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6562 // registers without caring whether they're 32 or 64, but here we're
6563 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006564 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006565 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006566
6567 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6568 MachineFunction *F = BB->getParent();
6569 MachineFunction::iterator It = BB;
6570 ++It;
6571
6572 unsigned dest = MI->getOperand(0).getReg();
6573 unsigned ptrA = MI->getOperand(1).getReg();
6574 unsigned ptrB = MI->getOperand(2).getReg();
6575 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006576 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006577
6578 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6579 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6580 F->insert(It, loopMBB);
6581 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006582 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006583 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006584 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006585
6586 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006587 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006588 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6589 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006590 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6591 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6592 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6593 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6594 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6595 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6596 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6597 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6598 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6599 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006600 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006601 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006602 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006603
6604 // thisMBB:
6605 // ...
6606 // fallthrough --> loopMBB
6607 BB->addSuccessor(loopMBB);
6608
6609 // The 4-byte load must be aligned, while a char or short may be
6610 // anywhere in the word. Hence all this nasty bookkeeping code.
6611 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6612 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006613 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006614 // rlwinm ptr, ptr1, 0, 0, 29
6615 // slw incr2, incr, shift
6616 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6617 // slw mask, mask2, shift
6618 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006619 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006620 // add tmp, tmpDest, incr2
6621 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006622 // and tmp3, tmp, mask
6623 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006624 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006625 // bne- loopMBB
6626 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006627 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006628 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006629 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006630 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006631 .addReg(ptrA).addReg(ptrB);
6632 } else {
6633 Ptr1Reg = ptrB;
6634 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006635 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006636 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006637 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006638 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6639 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006640 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006641 .addReg(Ptr1Reg).addImm(0).addImm(61);
6642 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006643 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006644 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006645 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006646 .addReg(incr).addReg(ShiftReg);
6647 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006648 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006649 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006650 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6651 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006652 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006653 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006654 .addReg(Mask2Reg).addReg(ShiftReg);
6655
6656 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006657 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006658 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006659 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006660 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006661 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006662 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006663 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006664 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006665 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006666 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006667 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006668 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006669 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006670 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006671 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006672 BB->addSuccessor(loopMBB);
6673 BB->addSuccessor(exitMBB);
6674
6675 // exitMBB:
6676 // ...
6677 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006678 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6679 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006680 return BB;
6681}
6682
Hal Finkel756810f2013-03-21 21:37:52 +00006683llvm::MachineBasicBlock*
6684PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6685 MachineBasicBlock *MBB) const {
6686 DebugLoc DL = MI->getDebugLoc();
6687 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6688
6689 MachineFunction *MF = MBB->getParent();
6690 MachineRegisterInfo &MRI = MF->getRegInfo();
6691
6692 const BasicBlock *BB = MBB->getBasicBlock();
6693 MachineFunction::iterator I = MBB;
6694 ++I;
6695
6696 // Memory Reference
6697 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6698 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6699
6700 unsigned DstReg = MI->getOperand(0).getReg();
6701 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6702 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6703 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6704 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6705
6706 MVT PVT = getPointerTy();
6707 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6708 "Invalid Pointer Size!");
6709 // For v = setjmp(buf), we generate
6710 //
6711 // thisMBB:
6712 // SjLjSetup mainMBB
6713 // bl mainMBB
6714 // v_restore = 1
6715 // b sinkMBB
6716 //
6717 // mainMBB:
6718 // buf[LabelOffset] = LR
6719 // v_main = 0
6720 //
6721 // sinkMBB:
6722 // v = phi(main, restore)
6723 //
6724
6725 MachineBasicBlock *thisMBB = MBB;
6726 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6727 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6728 MF->insert(I, mainMBB);
6729 MF->insert(I, sinkMBB);
6730
6731 MachineInstrBuilder MIB;
6732
6733 // Transfer the remainder of BB and its successor edges to sinkMBB.
6734 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006735 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006736 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6737
6738 // Note that the structure of the jmp_buf used here is not compatible
6739 // with that used by libc, and is not designed to be. Specifically, it
6740 // stores only those 'reserved' registers that LLVM does not otherwise
6741 // understand how to spill. Also, by convention, by the time this
6742 // intrinsic is called, Clang has already stored the frame address in the
6743 // first slot of the buffer and stack address in the third. Following the
6744 // X86 target code, we'll store the jump address in the second slot. We also
6745 // need to save the TOC pointer (R2) to handle jumps between shared
6746 // libraries, and that will be stored in the fourth slot. The thread
6747 // identifier (R13) is not affected.
6748
6749 // thisMBB:
6750 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6751 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006752 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006753
6754 // Prepare IP either in reg.
6755 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6756 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6757 unsigned BufReg = MI->getOperand(1).getReg();
6758
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006759 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006760 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6761 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006762 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006763 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006764 MIB.setMemRefs(MMOBegin, MMOEnd);
6765 }
6766
Hal Finkelf05d6c72013-07-17 23:50:51 +00006767 // Naked functions never have a base pointer, and so we use r1. For all
6768 // other functions, this decision must be delayed until during PEI.
6769 unsigned BaseReg;
6770 if (MF->getFunction()->getAttributes().hasAttribute(
6771 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006772 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006773 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006774 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006775
6776 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006777 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006778 .addReg(BaseReg)
6779 .addImm(BPOffset)
6780 .addReg(BufReg);
6781 MIB.setMemRefs(MMOBegin, MMOEnd);
6782
Hal Finkel756810f2013-03-21 21:37:52 +00006783 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006784 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006785 const PPCRegisterInfo *TRI =
6786 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6787 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006788
6789 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6790
6791 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6792 .addMBB(mainMBB);
6793 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6794
6795 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6796 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6797
6798 // mainMBB:
6799 // mainDstReg = 0
6800 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006801 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006802
6803 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006804 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006805 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6806 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006807 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006808 .addReg(BufReg);
6809 } else {
6810 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6811 .addReg(LabelReg)
6812 .addImm(LabelOffset)
6813 .addReg(BufReg);
6814 }
6815
6816 MIB.setMemRefs(MMOBegin, MMOEnd);
6817
6818 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6819 mainMBB->addSuccessor(sinkMBB);
6820
6821 // sinkMBB:
6822 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6823 TII->get(PPC::PHI), DstReg)
6824 .addReg(mainDstReg).addMBB(mainMBB)
6825 .addReg(restoreDstReg).addMBB(thisMBB);
6826
6827 MI->eraseFromParent();
6828 return sinkMBB;
6829}
6830
6831MachineBasicBlock *
6832PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6833 MachineBasicBlock *MBB) const {
6834 DebugLoc DL = MI->getDebugLoc();
6835 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6836
6837 MachineFunction *MF = MBB->getParent();
6838 MachineRegisterInfo &MRI = MF->getRegInfo();
6839
6840 // Memory Reference
6841 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6842 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6843
6844 MVT PVT = getPointerTy();
6845 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6846 "Invalid Pointer Size!");
6847
6848 const TargetRegisterClass *RC =
6849 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6850 unsigned Tmp = MRI.createVirtualRegister(RC);
6851 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6852 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6853 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00006854 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
6855 (Subtarget.isSVR4ABI() &&
6856 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
6857 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00006858
6859 MachineInstrBuilder MIB;
6860
6861 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6862 const int64_t SPOffset = 2 * PVT.getStoreSize();
6863 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006864 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006865
6866 unsigned BufReg = MI->getOperand(0).getReg();
6867
6868 // Reload FP (the jumped-to function may not have had a
6869 // frame pointer, and if so, then its r31 will be restored
6870 // as necessary).
6871 if (PVT == MVT::i64) {
6872 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6873 .addImm(0)
6874 .addReg(BufReg);
6875 } else {
6876 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6877 .addImm(0)
6878 .addReg(BufReg);
6879 }
6880 MIB.setMemRefs(MMOBegin, MMOEnd);
6881
6882 // Reload IP
6883 if (PVT == MVT::i64) {
6884 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006885 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006886 .addReg(BufReg);
6887 } else {
6888 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6889 .addImm(LabelOffset)
6890 .addReg(BufReg);
6891 }
6892 MIB.setMemRefs(MMOBegin, MMOEnd);
6893
6894 // Reload SP
6895 if (PVT == MVT::i64) {
6896 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006897 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006898 .addReg(BufReg);
6899 } else {
6900 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6901 .addImm(SPOffset)
6902 .addReg(BufReg);
6903 }
6904 MIB.setMemRefs(MMOBegin, MMOEnd);
6905
Hal Finkelf05d6c72013-07-17 23:50:51 +00006906 // Reload BP
6907 if (PVT == MVT::i64) {
6908 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6909 .addImm(BPOffset)
6910 .addReg(BufReg);
6911 } else {
6912 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6913 .addImm(BPOffset)
6914 .addReg(BufReg);
6915 }
6916 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006917
6918 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006919 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006920 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006921 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006922 .addReg(BufReg);
6923
6924 MIB.setMemRefs(MMOBegin, MMOEnd);
6925 }
6926
6927 // Jump
6928 BuildMI(*MBB, MI, DL,
6929 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6930 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6931
6932 MI->eraseFromParent();
6933 return MBB;
6934}
6935
Dale Johannesena32affb2008-08-28 17:53:09 +00006936MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006937PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006938 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006939 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6940 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6941 return emitEHSjLjSetJmp(MI, BB);
6942 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6943 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6944 return emitEHSjLjLongJmp(MI, BB);
6945 }
6946
Evan Cheng20350c42006-11-27 23:37:22 +00006947 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00006948
6949 // To "insert" these instructions we actually have to insert their
6950 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00006951 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00006952 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00006953 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00006954
Dan Gohman3b460302008-07-07 23:14:23 +00006955 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00006956
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006957 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006958 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6959 MI->getOpcode() == PPC::SELECT_I4 ||
6960 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00006961 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00006962 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6963 MI->getOpcode() == PPC::SELECT_CC_I8)
6964 Cond.push_back(MI->getOperand(4));
6965 else
6966 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00006967 Cond.push_back(MI->getOperand(1));
6968
Hal Finkel460e94d2012-06-22 23:10:08 +00006969 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006970 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6971 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6972 Cond, MI->getOperand(2).getReg(),
6973 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00006974 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6975 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6976 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6977 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006978 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
6979 MI->getOpcode() == PPC::SELECT_I4 ||
6980 MI->getOpcode() == PPC::SELECT_I8 ||
6981 MI->getOpcode() == PPC::SELECT_F4 ||
6982 MI->getOpcode() == PPC::SELECT_F8 ||
6983 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00006984 // The incoming instruction knows the destination vreg to set, the
6985 // condition code register to branch on, the true/false values to
6986 // select between, and a branch opcode to use.
6987
6988 // thisMBB:
6989 // ...
6990 // TrueVal = ...
6991 // cmpTY ccX, r1, r2
6992 // bCC copy1MBB
6993 // fallthrough --> copy0MBB
6994 MachineBasicBlock *thisMBB = BB;
6995 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6996 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006997 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006998 F->insert(It, copy0MBB);
6999 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007000
7001 // Transfer the remainder of BB and its successor edges to sinkMBB.
7002 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007003 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007004 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7005
Evan Cheng32e376f2008-07-12 02:23:19 +00007006 // Next, add the true and fallthrough blocks as its successors.
7007 BB->addSuccessor(copy0MBB);
7008 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007009
Hal Finkel940ab932014-02-28 00:27:01 +00007010 if (MI->getOpcode() == PPC::SELECT_I4 ||
7011 MI->getOpcode() == PPC::SELECT_I8 ||
7012 MI->getOpcode() == PPC::SELECT_F4 ||
7013 MI->getOpcode() == PPC::SELECT_F8 ||
7014 MI->getOpcode() == PPC::SELECT_VRRC) {
7015 BuildMI(BB, dl, TII->get(PPC::BC))
7016 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7017 } else {
7018 unsigned SelectPred = MI->getOperand(4).getImm();
7019 BuildMI(BB, dl, TII->get(PPC::BCC))
7020 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7021 }
Dan Gohman34396292010-07-06 20:24:04 +00007022
Evan Cheng32e376f2008-07-12 02:23:19 +00007023 // copy0MBB:
7024 // %FalseValue = ...
7025 // # fallthrough to sinkMBB
7026 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007027
Evan Cheng32e376f2008-07-12 02:23:19 +00007028 // Update machine-CFG edges
7029 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007030
Evan Cheng32e376f2008-07-12 02:23:19 +00007031 // sinkMBB:
7032 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7033 // ...
7034 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007035 BuildMI(*BB, BB->begin(), dl,
7036 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007037 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7038 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7039 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007040 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7041 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7042 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7043 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007044 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7045 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7046 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7047 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007048
7049 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7050 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7051 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7052 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007053 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7054 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7055 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7056 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007057
7058 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7059 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7060 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7061 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007062 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7063 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7064 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7065 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007066
7067 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7068 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7069 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7070 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007071 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7072 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7073 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7074 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007075
7076 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007077 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007078 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007079 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007080 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007081 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007082 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007083 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007084
7085 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7086 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7087 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7088 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007089 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7090 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7091 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7092 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007093
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007094 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7095 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7096 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7097 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7098 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7099 BB = EmitAtomicBinary(MI, BB, false, 0);
7100 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7101 BB = EmitAtomicBinary(MI, BB, true, 0);
7102
Evan Cheng32e376f2008-07-12 02:23:19 +00007103 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7104 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7105 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7106
7107 unsigned dest = MI->getOperand(0).getReg();
7108 unsigned ptrA = MI->getOperand(1).getReg();
7109 unsigned ptrB = MI->getOperand(2).getReg();
7110 unsigned oldval = MI->getOperand(3).getReg();
7111 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007112 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007113
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007114 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7115 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7116 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007117 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007118 F->insert(It, loop1MBB);
7119 F->insert(It, loop2MBB);
7120 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007121 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007122 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007123 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007124 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007125
7126 // thisMBB:
7127 // ...
7128 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007129 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007130
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007131 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007132 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007133 // cmp[wd] dest, oldval
7134 // bne- midMBB
7135 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007136 // st[wd]cx. newval, ptr
7137 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007138 // b exitBB
7139 // midMBB:
7140 // st[wd]cx. dest, ptr
7141 // exitBB:
7142 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007143 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007144 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007145 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007146 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007147 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007148 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7149 BB->addSuccessor(loop2MBB);
7150 BB->addSuccessor(midMBB);
7151
7152 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007153 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007154 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007155 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007156 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007157 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007158 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007159 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007160
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007161 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007162 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007163 .addReg(dest).addReg(ptrA).addReg(ptrB);
7164 BB->addSuccessor(exitMBB);
7165
Evan Cheng32e376f2008-07-12 02:23:19 +00007166 // exitMBB:
7167 // ...
7168 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007169 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7170 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7171 // We must use 64-bit registers for addresses when targeting 64-bit,
7172 // since we're actually doing arithmetic on them. Other registers
7173 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007174 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007175 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7176
7177 unsigned dest = MI->getOperand(0).getReg();
7178 unsigned ptrA = MI->getOperand(1).getReg();
7179 unsigned ptrB = MI->getOperand(2).getReg();
7180 unsigned oldval = MI->getOperand(3).getReg();
7181 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007182 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007183
7184 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7185 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7186 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7187 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7188 F->insert(It, loop1MBB);
7189 F->insert(It, loop2MBB);
7190 F->insert(It, midMBB);
7191 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007192 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007193 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007194 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007195
7196 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00007197 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00007198 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
7199 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007200 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7201 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7202 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7203 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7204 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7205 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7206 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7207 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7208 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7209 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7210 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7211 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7212 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7213 unsigned Ptr1Reg;
7214 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007215 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007216 // thisMBB:
7217 // ...
7218 // fallthrough --> loopMBB
7219 BB->addSuccessor(loop1MBB);
7220
7221 // The 4-byte load must be aligned, while a char or short may be
7222 // anywhere in the word. Hence all this nasty bookkeeping code.
7223 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7224 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007225 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007226 // rlwinm ptr, ptr1, 0, 0, 29
7227 // slw newval2, newval, shift
7228 // slw oldval2, oldval,shift
7229 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7230 // slw mask, mask2, shift
7231 // and newval3, newval2, mask
7232 // and oldval3, oldval2, mask
7233 // loop1MBB:
7234 // lwarx tmpDest, ptr
7235 // and tmp, tmpDest, mask
7236 // cmpw tmp, oldval3
7237 // bne- midMBB
7238 // loop2MBB:
7239 // andc tmp2, tmpDest, mask
7240 // or tmp4, tmp2, newval3
7241 // stwcx. tmp4, ptr
7242 // bne- loop1MBB
7243 // b exitBB
7244 // midMBB:
7245 // stwcx. tmpDest, ptr
7246 // exitBB:
7247 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007248 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007249 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007250 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007251 .addReg(ptrA).addReg(ptrB);
7252 } else {
7253 Ptr1Reg = ptrB;
7254 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007255 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007256 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007257 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007258 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7259 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007260 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007261 .addReg(Ptr1Reg).addImm(0).addImm(61);
7262 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007263 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007264 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007265 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007266 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007267 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007268 .addReg(oldval).addReg(ShiftReg);
7269 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007270 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007271 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007272 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7273 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7274 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007275 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007276 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007277 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007278 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007279 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007280 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007281 .addReg(OldVal2Reg).addReg(MaskReg);
7282
7283 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007284 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007285 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007286 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7287 .addReg(TmpDestReg).addReg(MaskReg);
7288 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007289 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007290 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007291 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7292 BB->addSuccessor(loop2MBB);
7293 BB->addSuccessor(midMBB);
7294
7295 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007296 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7297 .addReg(TmpDestReg).addReg(MaskReg);
7298 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7299 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7300 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007301 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007302 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007303 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007304 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007305 BB->addSuccessor(loop1MBB);
7306 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007307
Dale Johannesen340d2642008-08-30 00:08:53 +00007308 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007309 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007310 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007311 BB->addSuccessor(exitMBB);
7312
7313 // exitMBB:
7314 // ...
7315 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007316 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7317 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007318 } else if (MI->getOpcode() == PPC::FADDrtz) {
7319 // This pseudo performs an FADD with rounding mode temporarily forced
7320 // to round-to-zero. We emit this via custom inserter since the FPSCR
7321 // is not modeled at the SelectionDAG level.
7322 unsigned Dest = MI->getOperand(0).getReg();
7323 unsigned Src1 = MI->getOperand(1).getReg();
7324 unsigned Src2 = MI->getOperand(2).getReg();
7325 DebugLoc dl = MI->getDebugLoc();
7326
7327 MachineRegisterInfo &RegInfo = F->getRegInfo();
7328 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7329
7330 // Save FPSCR value.
7331 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7332
7333 // Set rounding mode to round-to-zero.
7334 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7335 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7336
7337 // Perform addition.
7338 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7339
7340 // Restore FPSCR value.
7341 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007342 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7343 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7344 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7345 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7346 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7347 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7348 PPC::ANDIo8 : PPC::ANDIo;
7349 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7350 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7351
7352 MachineRegisterInfo &RegInfo = F->getRegInfo();
7353 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7354 &PPC::GPRCRegClass :
7355 &PPC::G8RCRegClass);
7356
7357 DebugLoc dl = MI->getDebugLoc();
7358 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7359 .addReg(MI->getOperand(1).getReg()).addImm(1);
7360 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7361 MI->getOperand(0).getReg())
7362 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007363 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007364 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007365 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007366
Dan Gohman34396292010-07-06 20:24:04 +00007367 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007368 return BB;
7369}
7370
Chris Lattner4211ca92006-04-14 06:01:58 +00007371//===----------------------------------------------------------------------===//
7372// Target Optimization Hooks
7373//===----------------------------------------------------------------------===//
7374
Hal Finkelb0c810f2013-04-03 17:44:56 +00007375SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7376 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007377 if (DCI.isAfterLegalizeVectorOps())
7378 return SDValue();
7379
Hal Finkelb0c810f2013-04-03 17:44:56 +00007380 EVT VT = Op.getValueType();
7381
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007382 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7383 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7384 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7385 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007386
7387 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7388 // For the reciprocal, we need to find the zero of the function:
7389 // F(X) = A X - 1 [which has a zero at X = 1/A]
7390 // =>
7391 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7392 // does not require additional intermediate precision]
7393
7394 // Convergence is quadratic, so we essentially double the number of digits
7395 // correct after every iteration. The minimum architected relative
7396 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7397 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007398 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007399 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007400 ++Iterations;
7401
7402 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007403 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007404
7405 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007406 DAG.getConstantFP(1.0, VT.getScalarType());
7407 if (VT.isVector()) {
7408 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007409 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007410 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007411 FPOne, FPOne, FPOne, FPOne);
7412 }
7413
Hal Finkelb0c810f2013-04-03 17:44:56 +00007414 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007415 DCI.AddToWorklist(Est.getNode());
7416
7417 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7418 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007419 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007420 DCI.AddToWorklist(NewEst.getNode());
7421
Hal Finkelb0c810f2013-04-03 17:44:56 +00007422 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007423 DCI.AddToWorklist(NewEst.getNode());
7424
Hal Finkelb0c810f2013-04-03 17:44:56 +00007425 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007426 DCI.AddToWorklist(NewEst.getNode());
7427
Hal Finkelb0c810f2013-04-03 17:44:56 +00007428 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007429 DCI.AddToWorklist(Est.getNode());
7430 }
7431
7432 return Est;
7433 }
7434
7435 return SDValue();
7436}
7437
Hal Finkelb0c810f2013-04-03 17:44:56 +00007438SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007439 DAGCombinerInfo &DCI) const {
7440 if (DCI.isAfterLegalizeVectorOps())
7441 return SDValue();
7442
Hal Finkelb0c810f2013-04-03 17:44:56 +00007443 EVT VT = Op.getValueType();
7444
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007445 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7446 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7447 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7448 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007449
7450 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7451 // For the reciprocal sqrt, we need to find the zero of the function:
7452 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7453 // =>
7454 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7455 // As a result, we precompute A/2 prior to the iteration loop.
7456
7457 // Convergence is quadratic, so we essentially double the number of digits
7458 // correct after every iteration. The minimum architected relative
7459 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7460 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007461 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007462 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007463 ++Iterations;
7464
7465 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007466 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007467
Hal Finkelb0c810f2013-04-03 17:44:56 +00007468 SDValue FPThreeHalves =
7469 DAG.getConstantFP(1.5, VT.getScalarType());
7470 if (VT.isVector()) {
7471 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007472 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007473 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7474 FPThreeHalves, FPThreeHalves,
7475 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007476 }
7477
Hal Finkelb0c810f2013-04-03 17:44:56 +00007478 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007479 DCI.AddToWorklist(Est.getNode());
7480
7481 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7482 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007483 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007484 DCI.AddToWorklist(HalfArg.getNode());
7485
Hal Finkelb0c810f2013-04-03 17:44:56 +00007486 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007487 DCI.AddToWorklist(HalfArg.getNode());
7488
7489 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7490 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007491 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007492 DCI.AddToWorklist(NewEst.getNode());
7493
Hal Finkelb0c810f2013-04-03 17:44:56 +00007494 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007495 DCI.AddToWorklist(NewEst.getNode());
7496
Hal Finkelb0c810f2013-04-03 17:44:56 +00007497 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007498 DCI.AddToWorklist(NewEst.getNode());
7499
Hal Finkelb0c810f2013-04-03 17:44:56 +00007500 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007501 DCI.AddToWorklist(Est.getNode());
7502 }
7503
7504 return Est;
7505 }
7506
7507 return SDValue();
7508}
7509
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007510// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7511// not enforce equality of the chain operands.
7512static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
7513 unsigned Bytes, int Dist,
7514 SelectionDAG &DAG) {
7515 EVT VT = LS->getMemoryVT();
7516 if (VT.getSizeInBits() / 8 != Bytes)
7517 return false;
7518
7519 SDValue Loc = LS->getBasePtr();
7520 SDValue BaseLoc = Base->getBasePtr();
7521 if (Loc.getOpcode() == ISD::FrameIndex) {
7522 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7523 return false;
7524 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7525 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7526 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7527 int FS = MFI->getObjectSize(FI);
7528 int BFS = MFI->getObjectSize(BFI);
7529 if (FS != BFS || FS != (int)Bytes) return false;
7530 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7531 }
7532
7533 // Handle X+C
7534 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7535 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7536 return true;
7537
7538 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007539 const GlobalValue *GV1 = nullptr;
7540 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007541 int64_t Offset1 = 0;
7542 int64_t Offset2 = 0;
7543 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7544 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7545 if (isGA1 && isGA2 && GV1 == GV2)
7546 return Offset1 == (Offset2 + Dist*Bytes);
7547 return false;
7548}
7549
Hal Finkel7d8a6912013-05-26 18:08:30 +00007550// Return true is there is a nearyby consecutive load to the one provided
7551// (regardless of alignment). We search up and down the chain, looking though
7552// token factors and other loads (but nothing else). As a result, a true
7553// results indicates that it is safe to create a new consecutive load adjacent
7554// to the load provided.
7555static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7556 SDValue Chain = LD->getChain();
7557 EVT VT = LD->getMemoryVT();
7558
7559 SmallSet<SDNode *, 16> LoadRoots;
7560 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7561 SmallSet<SDNode *, 16> Visited;
7562
7563 // First, search up the chain, branching to follow all token-factor operands.
7564 // If we find a consecutive load, then we're done, otherwise, record all
7565 // nodes just above the top-level loads and token factors.
7566 while (!Queue.empty()) {
7567 SDNode *ChainNext = Queue.pop_back_val();
7568 if (!Visited.insert(ChainNext))
7569 continue;
7570
7571 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007572 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007573 return true;
7574
7575 if (!Visited.count(ChainLD->getChain().getNode()))
7576 Queue.push_back(ChainLD->getChain().getNode());
7577 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00007578 for (const SDUse &O : ChainNext->ops())
7579 if (!Visited.count(O.getNode()))
7580 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00007581 } else
7582 LoadRoots.insert(ChainNext);
7583 }
7584
7585 // Second, search down the chain, starting from the top-level nodes recorded
7586 // in the first phase. These top-level nodes are the nodes just above all
7587 // loads and token factors. Starting with their uses, recursively look though
7588 // all loads (just the chain uses) and token factors to find a consecutive
7589 // load.
7590 Visited.clear();
7591 Queue.clear();
7592
7593 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7594 IE = LoadRoots.end(); I != IE; ++I) {
7595 Queue.push_back(*I);
7596
7597 while (!Queue.empty()) {
7598 SDNode *LoadRoot = Queue.pop_back_val();
7599 if (!Visited.insert(LoadRoot))
7600 continue;
7601
7602 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007603 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007604 return true;
7605
7606 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7607 UE = LoadRoot->use_end(); UI != UE; ++UI)
7608 if (((isa<LoadSDNode>(*UI) &&
7609 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
7610 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7611 Queue.push_back(*UI);
7612 }
7613 }
7614
7615 return false;
7616}
7617
Hal Finkel940ab932014-02-28 00:27:01 +00007618SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7619 DAGCombinerInfo &DCI) const {
7620 SelectionDAG &DAG = DCI.DAG;
7621 SDLoc dl(N);
7622
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007623 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007624 "Expecting to be tracking CR bits");
7625 // If we're tracking CR bits, we need to be careful that we don't have:
7626 // trunc(binary-ops(zext(x), zext(y)))
7627 // or
7628 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7629 // such that we're unnecessarily moving things into GPRs when it would be
7630 // better to keep them in CR bits.
7631
7632 // Note that trunc here can be an actual i1 trunc, or can be the effective
7633 // truncation that comes from a setcc or select_cc.
7634 if (N->getOpcode() == ISD::TRUNCATE &&
7635 N->getValueType(0) != MVT::i1)
7636 return SDValue();
7637
7638 if (N->getOperand(0).getValueType() != MVT::i32 &&
7639 N->getOperand(0).getValueType() != MVT::i64)
7640 return SDValue();
7641
7642 if (N->getOpcode() == ISD::SETCC ||
7643 N->getOpcode() == ISD::SELECT_CC) {
7644 // If we're looking at a comparison, then we need to make sure that the
7645 // high bits (all except for the first) don't matter the result.
7646 ISD::CondCode CC =
7647 cast<CondCodeSDNode>(N->getOperand(
7648 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7649 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7650
7651 if (ISD::isSignedIntSetCC(CC)) {
7652 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7653 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7654 return SDValue();
7655 } else if (ISD::isUnsignedIntSetCC(CC)) {
7656 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7657 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7658 !DAG.MaskedValueIsZero(N->getOperand(1),
7659 APInt::getHighBitsSet(OpBits, OpBits-1)))
7660 return SDValue();
7661 } else {
7662 // This is neither a signed nor an unsigned comparison, just make sure
7663 // that the high bits are equal.
7664 APInt Op1Zero, Op1One;
7665 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007666 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7667 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007668
7669 // We don't really care about what is known about the first bit (if
7670 // anything), so clear it in all masks prior to comparing them.
7671 Op1Zero.clearBit(0); Op1One.clearBit(0);
7672 Op2Zero.clearBit(0); Op2One.clearBit(0);
7673
7674 if (Op1Zero != Op2Zero || Op1One != Op2One)
7675 return SDValue();
7676 }
7677 }
7678
7679 // We now know that the higher-order bits are irrelevant, we just need to
7680 // make sure that all of the intermediate operations are bit operations, and
7681 // all inputs are extensions.
7682 if (N->getOperand(0).getOpcode() != ISD::AND &&
7683 N->getOperand(0).getOpcode() != ISD::OR &&
7684 N->getOperand(0).getOpcode() != ISD::XOR &&
7685 N->getOperand(0).getOpcode() != ISD::SELECT &&
7686 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7687 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7688 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7689 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7690 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7691 return SDValue();
7692
7693 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7694 N->getOperand(1).getOpcode() != ISD::AND &&
7695 N->getOperand(1).getOpcode() != ISD::OR &&
7696 N->getOperand(1).getOpcode() != ISD::XOR &&
7697 N->getOperand(1).getOpcode() != ISD::SELECT &&
7698 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7699 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7700 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7701 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7702 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7703 return SDValue();
7704
7705 SmallVector<SDValue, 4> Inputs;
7706 SmallVector<SDValue, 8> BinOps, PromOps;
7707 SmallPtrSet<SDNode *, 16> Visited;
7708
7709 for (unsigned i = 0; i < 2; ++i) {
7710 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7711 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7712 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7713 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7714 isa<ConstantSDNode>(N->getOperand(i)))
7715 Inputs.push_back(N->getOperand(i));
7716 else
7717 BinOps.push_back(N->getOperand(i));
7718
7719 if (N->getOpcode() == ISD::TRUNCATE)
7720 break;
7721 }
7722
7723 // Visit all inputs, collect all binary operations (and, or, xor and
7724 // select) that are all fed by extensions.
7725 while (!BinOps.empty()) {
7726 SDValue BinOp = BinOps.back();
7727 BinOps.pop_back();
7728
7729 if (!Visited.insert(BinOp.getNode()))
7730 continue;
7731
7732 PromOps.push_back(BinOp);
7733
7734 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7735 // The condition of the select is not promoted.
7736 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7737 continue;
7738 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7739 continue;
7740
7741 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7742 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7743 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7744 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7745 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7746 Inputs.push_back(BinOp.getOperand(i));
7747 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7748 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7749 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7750 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7751 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7752 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7753 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7754 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7755 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7756 BinOps.push_back(BinOp.getOperand(i));
7757 } else {
7758 // We have an input that is not an extension or another binary
7759 // operation; we'll abort this transformation.
7760 return SDValue();
7761 }
7762 }
7763 }
7764
7765 // Make sure that this is a self-contained cluster of operations (which
7766 // is not quite the same thing as saying that everything has only one
7767 // use).
7768 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7769 if (isa<ConstantSDNode>(Inputs[i]))
7770 continue;
7771
7772 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7773 UE = Inputs[i].getNode()->use_end();
7774 UI != UE; ++UI) {
7775 SDNode *User = *UI;
7776 if (User != N && !Visited.count(User))
7777 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007778
7779 // Make sure that we're not going to promote the non-output-value
7780 // operand(s) or SELECT or SELECT_CC.
7781 // FIXME: Although we could sometimes handle this, and it does occur in
7782 // practice that one of the condition inputs to the select is also one of
7783 // the outputs, we currently can't deal with this.
7784 if (User->getOpcode() == ISD::SELECT) {
7785 if (User->getOperand(0) == Inputs[i])
7786 return SDValue();
7787 } else if (User->getOpcode() == ISD::SELECT_CC) {
7788 if (User->getOperand(0) == Inputs[i] ||
7789 User->getOperand(1) == Inputs[i])
7790 return SDValue();
7791 }
Hal Finkel940ab932014-02-28 00:27:01 +00007792 }
7793 }
7794
7795 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7796 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7797 UE = PromOps[i].getNode()->use_end();
7798 UI != UE; ++UI) {
7799 SDNode *User = *UI;
7800 if (User != N && !Visited.count(User))
7801 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007802
7803 // Make sure that we're not going to promote the non-output-value
7804 // operand(s) or SELECT or SELECT_CC.
7805 // FIXME: Although we could sometimes handle this, and it does occur in
7806 // practice that one of the condition inputs to the select is also one of
7807 // the outputs, we currently can't deal with this.
7808 if (User->getOpcode() == ISD::SELECT) {
7809 if (User->getOperand(0) == PromOps[i])
7810 return SDValue();
7811 } else if (User->getOpcode() == ISD::SELECT_CC) {
7812 if (User->getOperand(0) == PromOps[i] ||
7813 User->getOperand(1) == PromOps[i])
7814 return SDValue();
7815 }
Hal Finkel940ab932014-02-28 00:27:01 +00007816 }
7817 }
7818
7819 // Replace all inputs with the extension operand.
7820 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7821 // Constants may have users outside the cluster of to-be-promoted nodes,
7822 // and so we need to replace those as we do the promotions.
7823 if (isa<ConstantSDNode>(Inputs[i]))
7824 continue;
7825 else
7826 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7827 }
7828
7829 // Replace all operations (these are all the same, but have a different
7830 // (i1) return type). DAG.getNode will validate that the types of
7831 // a binary operator match, so go through the list in reverse so that
7832 // we've likely promoted both operands first. Any intermediate truncations or
7833 // extensions disappear.
7834 while (!PromOps.empty()) {
7835 SDValue PromOp = PromOps.back();
7836 PromOps.pop_back();
7837
7838 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7839 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7840 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7841 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7842 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7843 PromOp.getOperand(0).getValueType() != MVT::i1) {
7844 // The operand is not yet ready (see comment below).
7845 PromOps.insert(PromOps.begin(), PromOp);
7846 continue;
7847 }
7848
7849 SDValue RepValue = PromOp.getOperand(0);
7850 if (isa<ConstantSDNode>(RepValue))
7851 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7852
7853 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7854 continue;
7855 }
7856
7857 unsigned C;
7858 switch (PromOp.getOpcode()) {
7859 default: C = 0; break;
7860 case ISD::SELECT: C = 1; break;
7861 case ISD::SELECT_CC: C = 2; break;
7862 }
7863
7864 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7865 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7866 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7867 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7868 // The to-be-promoted operands of this node have not yet been
7869 // promoted (this should be rare because we're going through the
7870 // list backward, but if one of the operands has several users in
7871 // this cluster of to-be-promoted nodes, it is possible).
7872 PromOps.insert(PromOps.begin(), PromOp);
7873 continue;
7874 }
7875
7876 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7877 PromOp.getNode()->op_end());
7878
7879 // If there are any constant inputs, make sure they're replaced now.
7880 for (unsigned i = 0; i < 2; ++i)
7881 if (isa<ConstantSDNode>(Ops[C+i]))
7882 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7883
7884 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007885 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007886 }
7887
7888 // Now we're left with the initial truncation itself.
7889 if (N->getOpcode() == ISD::TRUNCATE)
7890 return N->getOperand(0);
7891
7892 // Otherwise, this is a comparison. The operands to be compared have just
7893 // changed type (to i1), but everything else is the same.
7894 return SDValue(N, 0);
7895}
7896
7897SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
7898 DAGCombinerInfo &DCI) const {
7899 SelectionDAG &DAG = DCI.DAG;
7900 SDLoc dl(N);
7901
Hal Finkel940ab932014-02-28 00:27:01 +00007902 // If we're tracking CR bits, we need to be careful that we don't have:
7903 // zext(binary-ops(trunc(x), trunc(y)))
7904 // or
7905 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
7906 // such that we're unnecessarily moving things into CR bits that can more
7907 // efficiently stay in GPRs. Note that if we're not certain that the high
7908 // bits are set as required by the final extension, we still may need to do
7909 // some masking to get the proper behavior.
7910
Hal Finkel46043ed2014-03-01 21:36:57 +00007911 // This same functionality is important on PPC64 when dealing with
7912 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
7913 // the return values of functions. Because it is so similar, it is handled
7914 // here as well.
7915
Hal Finkel940ab932014-02-28 00:27:01 +00007916 if (N->getValueType(0) != MVT::i32 &&
7917 N->getValueType(0) != MVT::i64)
7918 return SDValue();
7919
Hal Finkel46043ed2014-03-01 21:36:57 +00007920 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007921 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00007922 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007923 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00007924 return SDValue();
7925
7926 if (N->getOperand(0).getOpcode() != ISD::AND &&
7927 N->getOperand(0).getOpcode() != ISD::OR &&
7928 N->getOperand(0).getOpcode() != ISD::XOR &&
7929 N->getOperand(0).getOpcode() != ISD::SELECT &&
7930 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
7931 return SDValue();
7932
7933 SmallVector<SDValue, 4> Inputs;
7934 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
7935 SmallPtrSet<SDNode *, 16> Visited;
7936
7937 // Visit all inputs, collect all binary operations (and, or, xor and
7938 // select) that are all fed by truncations.
7939 while (!BinOps.empty()) {
7940 SDValue BinOp = BinOps.back();
7941 BinOps.pop_back();
7942
7943 if (!Visited.insert(BinOp.getNode()))
7944 continue;
7945
7946 PromOps.push_back(BinOp);
7947
7948 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7949 // The condition of the select is not promoted.
7950 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7951 continue;
7952 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7953 continue;
7954
7955 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7956 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7957 Inputs.push_back(BinOp.getOperand(i));
7958 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7959 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7960 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7961 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7962 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
7963 BinOps.push_back(BinOp.getOperand(i));
7964 } else {
7965 // We have an input that is not a truncation or another binary
7966 // operation; we'll abort this transformation.
7967 return SDValue();
7968 }
7969 }
7970 }
7971
7972 // Make sure that this is a self-contained cluster of operations (which
7973 // is not quite the same thing as saying that everything has only one
7974 // use).
7975 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7976 if (isa<ConstantSDNode>(Inputs[i]))
7977 continue;
7978
7979 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7980 UE = Inputs[i].getNode()->use_end();
7981 UI != UE; ++UI) {
7982 SDNode *User = *UI;
7983 if (User != N && !Visited.count(User))
7984 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007985
7986 // Make sure that we're not going to promote the non-output-value
7987 // operand(s) or SELECT or SELECT_CC.
7988 // FIXME: Although we could sometimes handle this, and it does occur in
7989 // practice that one of the condition inputs to the select is also one of
7990 // the outputs, we currently can't deal with this.
7991 if (User->getOpcode() == ISD::SELECT) {
7992 if (User->getOperand(0) == Inputs[i])
7993 return SDValue();
7994 } else if (User->getOpcode() == ISD::SELECT_CC) {
7995 if (User->getOperand(0) == Inputs[i] ||
7996 User->getOperand(1) == Inputs[i])
7997 return SDValue();
7998 }
Hal Finkel940ab932014-02-28 00:27:01 +00007999 }
8000 }
8001
8002 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8003 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8004 UE = PromOps[i].getNode()->use_end();
8005 UI != UE; ++UI) {
8006 SDNode *User = *UI;
8007 if (User != N && !Visited.count(User))
8008 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008009
8010 // Make sure that we're not going to promote the non-output-value
8011 // operand(s) or SELECT or SELECT_CC.
8012 // FIXME: Although we could sometimes handle this, and it does occur in
8013 // practice that one of the condition inputs to the select is also one of
8014 // the outputs, we currently can't deal with this.
8015 if (User->getOpcode() == ISD::SELECT) {
8016 if (User->getOperand(0) == PromOps[i])
8017 return SDValue();
8018 } else if (User->getOpcode() == ISD::SELECT_CC) {
8019 if (User->getOperand(0) == PromOps[i] ||
8020 User->getOperand(1) == PromOps[i])
8021 return SDValue();
8022 }
Hal Finkel940ab932014-02-28 00:27:01 +00008023 }
8024 }
8025
Hal Finkel46043ed2014-03-01 21:36:57 +00008026 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008027 bool ReallyNeedsExt = false;
8028 if (N->getOpcode() != ISD::ANY_EXTEND) {
8029 // If all of the inputs are not already sign/zero extended, then
8030 // we'll still need to do that at the end.
8031 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8032 if (isa<ConstantSDNode>(Inputs[i]))
8033 continue;
8034
8035 unsigned OpBits =
8036 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008037 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8038
Hal Finkel940ab932014-02-28 00:27:01 +00008039 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8040 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008041 APInt::getHighBitsSet(OpBits,
8042 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008043 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008044 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8045 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008046 ReallyNeedsExt = true;
8047 break;
8048 }
8049 }
8050 }
8051
8052 // Replace all inputs, either with the truncation operand, or a
8053 // truncation or extension to the final output type.
8054 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8055 // Constant inputs need to be replaced with the to-be-promoted nodes that
8056 // use them because they might have users outside of the cluster of
8057 // promoted nodes.
8058 if (isa<ConstantSDNode>(Inputs[i]))
8059 continue;
8060
8061 SDValue InSrc = Inputs[i].getOperand(0);
8062 if (Inputs[i].getValueType() == N->getValueType(0))
8063 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8064 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8065 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8066 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8067 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8068 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8069 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8070 else
8071 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8072 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8073 }
8074
8075 // Replace all operations (these are all the same, but have a different
8076 // (promoted) return type). DAG.getNode will validate that the types of
8077 // a binary operator match, so go through the list in reverse so that
8078 // we've likely promoted both operands first.
8079 while (!PromOps.empty()) {
8080 SDValue PromOp = PromOps.back();
8081 PromOps.pop_back();
8082
8083 unsigned C;
8084 switch (PromOp.getOpcode()) {
8085 default: C = 0; break;
8086 case ISD::SELECT: C = 1; break;
8087 case ISD::SELECT_CC: C = 2; break;
8088 }
8089
8090 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8091 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8092 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8093 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8094 // The to-be-promoted operands of this node have not yet been
8095 // promoted (this should be rare because we're going through the
8096 // list backward, but if one of the operands has several users in
8097 // this cluster of to-be-promoted nodes, it is possible).
8098 PromOps.insert(PromOps.begin(), PromOp);
8099 continue;
8100 }
8101
8102 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8103 PromOp.getNode()->op_end());
8104
8105 // If this node has constant inputs, then they'll need to be promoted here.
8106 for (unsigned i = 0; i < 2; ++i) {
8107 if (!isa<ConstantSDNode>(Ops[C+i]))
8108 continue;
8109 if (Ops[C+i].getValueType() == N->getValueType(0))
8110 continue;
8111
8112 if (N->getOpcode() == ISD::SIGN_EXTEND)
8113 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8114 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8115 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8116 else
8117 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8118 }
8119
8120 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008121 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008122 }
8123
8124 // Now we're left with the initial extension itself.
8125 if (!ReallyNeedsExt)
8126 return N->getOperand(0);
8127
Hal Finkel46043ed2014-03-01 21:36:57 +00008128 // To zero extend, just mask off everything except for the first bit (in the
8129 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008130 if (N->getOpcode() == ISD::ZERO_EXTEND)
8131 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008132 DAG.getConstant(APInt::getLowBitsSet(
8133 N->getValueSizeInBits(0), PromBits),
8134 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008135
8136 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8137 "Invalid extension type");
8138 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8139 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008140 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008141 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8142 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8143 N->getOperand(0), ShiftCst), ShiftCst);
8144}
8145
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008146SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8147 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008148 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008149 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008150 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008151 switch (N->getOpcode()) {
8152 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008153 case PPCISD::SHL:
8154 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008155 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008156 return N->getOperand(0);
8157 }
8158 break;
8159 case PPCISD::SRL:
8160 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008161 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008162 return N->getOperand(0);
8163 }
8164 break;
8165 case PPCISD::SRA:
8166 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008167 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008168 C->isAllOnesValue()) // -1 >>s V -> -1.
8169 return N->getOperand(0);
8170 }
8171 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008172 case ISD::SIGN_EXTEND:
8173 case ISD::ZERO_EXTEND:
8174 case ISD::ANY_EXTEND:
8175 return DAGCombineExtBoolTrunc(N, DCI);
8176 case ISD::TRUNCATE:
8177 case ISD::SETCC:
8178 case ISD::SELECT_CC:
8179 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00008180 case ISD::FDIV: {
8181 assert(TM.Options.UnsafeFPMath &&
8182 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008183
Hal Finkel2e103312013-04-03 04:01:11 +00008184 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00008185 SDValue RV =
8186 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008187 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008188 DCI.AddToWorklist(RV.getNode());
8189 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8190 N->getOperand(0), RV);
8191 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00008192 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
8193 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
8194 SDValue RV =
8195 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
8196 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008197 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00008198 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008199 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00008200 N->getValueType(0), RV);
8201 DCI.AddToWorklist(RV.getNode());
8202 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8203 N->getOperand(0), RV);
8204 }
8205 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
8206 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
8207 SDValue RV =
8208 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
8209 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008210 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00008211 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008212 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00008213 N->getValueType(0), RV,
8214 N->getOperand(1).getOperand(1));
8215 DCI.AddToWorklist(RV.getNode());
8216 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8217 N->getOperand(0), RV);
8218 }
Hal Finkel2e103312013-04-03 04:01:11 +00008219 }
8220
Hal Finkelb0c810f2013-04-03 17:44:56 +00008221 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008222 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008223 DCI.AddToWorklist(RV.getNode());
8224 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8225 N->getOperand(0), RV);
8226 }
8227
8228 }
8229 break;
8230 case ISD::FSQRT: {
8231 assert(TM.Options.UnsafeFPMath &&
8232 "Reciprocal estimates require UnsafeFPMath");
8233
8234 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
8235 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00008236 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008237 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008238 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00008239 RV = DAGCombineFastRecip(RV, DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008240 if (RV.getNode()) {
Eric Christopher174c6622014-05-30 22:47:48 +00008241 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
8242 // this case and force the answer to 0.
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008243
8244 EVT VT = RV.getValueType();
8245
8246 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
8247 if (VT.isVector()) {
8248 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
8249 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
8250 }
8251
8252 SDValue ZeroCmp =
8253 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
8254 N->getOperand(0), Zero, ISD::SETEQ);
8255 DCI.AddToWorklist(ZeroCmp.getNode());
8256 DCI.AddToWorklist(RV.getNode());
8257
8258 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
8259 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00008260 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008261 }
Hal Finkel2e103312013-04-03 04:01:11 +00008262 }
8263
8264 }
8265 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00008266 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008267 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008268 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8269 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8270 // We allow the src/dst to be either f32/f64, but the intermediate
8271 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008272 if (N->getOperand(0).getValueType() == MVT::i64 &&
8273 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008274 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008275 if (Val.getValueType() == MVT::f32) {
8276 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008277 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008278 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008279
Owen Anderson9f944592009-08-11 20:47:22 +00008280 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008281 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008282 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008283 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008284 if (N->getValueType(0) == MVT::f32) {
8285 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008286 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008287 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008288 }
8289 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008290 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008291 // If the intermediate type is i32, we can avoid the load/store here
8292 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008293 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008294 }
8295 }
8296 break;
Chris Lattner27f53452006-03-01 05:50:56 +00008297 case ISD::STORE:
8298 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8299 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008300 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008301 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008302 N->getOperand(1).getValueType() == MVT::i32 &&
8303 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008304 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008305 if (Val.getValueType() == MVT::f32) {
8306 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008307 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008308 }
Owen Anderson9f944592009-08-11 20:47:22 +00008309 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008310 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008311
Hal Finkel60c75102013-04-01 15:37:53 +00008312 SDValue Ops[] = {
8313 N->getOperand(0), Val, N->getOperand(2),
8314 DAG.getValueType(N->getOperand(1).getValueType())
8315 };
8316
8317 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008318 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008319 cast<StoreSDNode>(N)->getMemoryVT(),
8320 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008321 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008322 return Val;
8323 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008324
Chris Lattnera7976d32006-07-10 20:56:58 +00008325 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008326 if (cast<StoreSDNode>(N)->isUnindexed() &&
8327 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008328 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008329 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008330 N->getOperand(1).getValueType() == MVT::i16 ||
8331 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008332 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008333 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008334 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008335 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008336 if (BSwapOp.getValueType() == MVT::i16)
8337 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008338
Dan Gohman48b185d2009-09-25 20:36:54 +00008339 SDValue Ops[] = {
8340 N->getOperand(0), BSwapOp, N->getOperand(2),
8341 DAG.getValueType(N->getOperand(1).getValueType())
8342 };
8343 return
8344 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008345 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008346 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008347 }
8348 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008349 case ISD::LOAD: {
8350 LoadSDNode *LD = cast<LoadSDNode>(N);
8351 EVT VT = LD->getValueType(0);
8352 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8353 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8354 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8355 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008356 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8357 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008358 LD->getAlignment() < ABIAlignment) {
8359 // This is a type-legal unaligned Altivec load.
8360 SDValue Chain = LD->getChain();
8361 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008362 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008363
8364 // This implements the loading of unaligned vectors as described in
8365 // the venerable Apple Velocity Engine overview. Specifically:
8366 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8367 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8368 //
8369 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008370 // loads into an alignment-based permutation-control instruction (lvsl
8371 // or lvsr), a series of regular vector loads (which always truncate
8372 // their input address to an aligned address), and a series of
8373 // permutations. The results of these permutations are the requested
8374 // loaded values. The trick is that the last "extra" load is not taken
8375 // from the address you might suspect (sizeof(vector) bytes after the
8376 // last requested load), but rather sizeof(vector) - 1 bytes after the
8377 // last requested vector. The point of this is to avoid a page fault if
8378 // the base address happened to be aligned. This works because if the
8379 // base address is aligned, then adding less than a full vector length
8380 // will cause the last vector in the sequence to be (re)loaded.
8381 // Otherwise, the next vector will be fetched as you might suspect was
8382 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008383
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008384 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008385 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008386 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8387 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008388 Intrinsic::ID Intr = (isLittleEndian ?
8389 Intrinsic::ppc_altivec_lvsr :
8390 Intrinsic::ppc_altivec_lvsl);
8391 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008392
8393 // Refine the alignment of the original load (a "new" load created here
8394 // which was identical to the first except for the alignment would be
8395 // merged with the existing node regardless).
8396 MachineFunction &MF = DAG.getMachineFunction();
8397 MachineMemOperand *MMO =
8398 MF.getMachineMemOperand(LD->getPointerInfo(),
8399 LD->getMemOperand()->getFlags(),
8400 LD->getMemoryVT().getStoreSize(),
8401 ABIAlignment);
8402 LD->refineAlignment(MMO);
8403 SDValue BaseLoad = SDValue(LD, 0);
8404
8405 // Note that the value of IncOffset (which is provided to the next
8406 // load's pointer info offset value, and thus used to calculate the
8407 // alignment), and the value of IncValue (which is actually used to
8408 // increment the pointer value) are different! This is because we
8409 // require the next load to appear to be aligned, even though it
8410 // is actually offset from the base pointer by a lesser amount.
8411 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008412 int IncValue = IncOffset;
8413
8414 // Walk (both up and down) the chain looking for another load at the real
8415 // (aligned) offset (the alignment of the other load does not matter in
8416 // this case). If found, then do not use the offset reduction trick, as
8417 // that will prevent the loads from being later combined (as they would
8418 // otherwise be duplicates).
8419 if (!findConsecutiveLoad(LD, DAG))
8420 --IncValue;
8421
Hal Finkelcf2e9082013-05-24 23:00:14 +00008422 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8423 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8424
Hal Finkelcf2e9082013-05-24 23:00:14 +00008425 SDValue ExtraLoad =
8426 DAG.getLoad(VT, dl, Chain, Ptr,
8427 LD->getPointerInfo().getWithOffset(IncOffset),
8428 LD->isVolatile(), LD->isNonTemporal(),
8429 LD->isInvariant(), ABIAlignment);
8430
8431 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8432 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8433
8434 if (BaseLoad.getValueType() != MVT::v4i32)
8435 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
8436
8437 if (ExtraLoad.getValueType() != MVT::v4i32)
8438 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
8439
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008440 // Because vperm has a big-endian bias, we must reverse the order
8441 // of the input vectors and complement the permute control vector
8442 // when generating little endian code. We have already handled the
8443 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8444 // and ExtraLoad here.
8445 SDValue Perm;
8446 if (isLittleEndian)
8447 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8448 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8449 else
8450 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8451 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008452
8453 if (VT != MVT::v4i32)
8454 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8455
8456 // Now we need to be really careful about how we update the users of the
8457 // original load. We cannot just call DCI.CombineTo (or
8458 // DAG.ReplaceAllUsesWith for that matter), because the load still has
8459 // uses created here (the permutation for example) that need to stay.
8460 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
8461 while (UI != UE) {
8462 SDUse &Use = UI.getUse();
8463 SDNode *User = *UI;
8464 // Note: BaseLoad is checked here because it might not be N, but a
8465 // bitcast of N.
8466 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
8467 User == TF.getNode() || Use.getResNo() > 1) {
8468 ++UI;
8469 continue;
8470 }
8471
8472 SDValue To = Use.getResNo() ? TF : Perm;
8473 ++UI;
8474
8475 SmallVector<SDValue, 8> Ops;
Craig Topper66e588b2014-06-29 00:40:57 +00008476 for (const SDUse &O : User->ops()) {
8477 if (O == Use)
Hal Finkelcf2e9082013-05-24 23:00:14 +00008478 Ops.push_back(To);
8479 else
Craig Topper66e588b2014-06-29 00:40:57 +00008480 Ops.push_back(O);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008481 }
8482
Craig Topper8c0b4d02014-04-28 05:57:50 +00008483 DAG.UpdateNodeOperands(User, Ops);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008484 }
8485
8486 return SDValue(N, 0);
8487 }
8488 }
8489 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008490 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008491 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008492 Intrinsic::ID Intr = (isLittleEndian ?
8493 Intrinsic::ppc_altivec_lvsr :
8494 Intrinsic::ppc_altivec_lvsl);
8495 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008496 N->getOperand(1)->getOpcode() == ISD::ADD) {
8497 SDValue Add = N->getOperand(1);
8498
8499 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8500 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8501 Add.getValueType().getScalarType().getSizeInBits()))) {
8502 SDNode *BasePtr = Add->getOperand(0).getNode();
8503 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8504 UE = BasePtr->use_end(); UI != UE; ++UI) {
8505 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8506 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008507 Intr) {
8508 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008509 // multiple of that one. The results will be the same, so use the
8510 // one we've just found instead.
8511
8512 return SDValue(*UI, 0);
8513 }
8514 }
8515 }
8516 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008517 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008518
8519 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008520 case ISD::BSWAP:
8521 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008522 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008523 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008524 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8525 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008526 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008527 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008528 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008529 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008530 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008531 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008532 LD->getChain(), // Chain
8533 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008534 DAG.getValueType(N->getValueType(0)) // VT
8535 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008536 SDValue BSLoad =
8537 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008538 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8539 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008540 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008541
Scott Michelcf0da6c2009-02-17 22:15:04 +00008542 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008543 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008544 if (N->getValueType(0) == MVT::i16)
8545 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008546
Chris Lattnera7976d32006-07-10 20:56:58 +00008547 // First, combine the bswap away. This makes the value produced by the
8548 // load dead.
8549 DCI.CombineTo(N, ResVal);
8550
8551 // Next, combine the load away, we give it a bogus result value but a real
8552 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008553 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008554
Chris Lattnera7976d32006-07-10 20:56:58 +00008555 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008556 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008557 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008558
Chris Lattner27f53452006-03-01 05:50:56 +00008559 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008560 case PPCISD::VCMP: {
8561 // If a VCMPo node already exists with exactly the same operands as this
8562 // node, use its result instead of this node (VCMPo computes both a CR6 and
8563 // a normal output).
8564 //
8565 if (!N->getOperand(0).hasOneUse() &&
8566 !N->getOperand(1).hasOneUse() &&
8567 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008568
Chris Lattnerd4058a52006-03-31 06:02:07 +00008569 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008570 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008571
Gabor Greiff304a7a2008-08-28 21:40:38 +00008572 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008573 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8574 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008575 if (UI->getOpcode() == PPCISD::VCMPo &&
8576 UI->getOperand(1) == N->getOperand(1) &&
8577 UI->getOperand(2) == N->getOperand(2) &&
8578 UI->getOperand(0) == N->getOperand(0)) {
8579 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008580 break;
8581 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008582
Chris Lattner518834c2006-04-18 18:28:22 +00008583 // If there is no VCMPo node, or if the flag value has a single use, don't
8584 // transform this.
8585 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8586 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008587
8588 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008589 // chain, this transformation is more complex. Note that multiple things
8590 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008591 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008592 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008593 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008594 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008595 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008596 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008597 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008598 FlagUser = User;
8599 break;
8600 }
8601 }
8602 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008603
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008604 // If the user is a MFOCRF instruction, we know this is safe.
8605 // Otherwise we give up for right now.
8606 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008607 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008608 }
8609 break;
8610 }
Hal Finkel940ab932014-02-28 00:27:01 +00008611 case ISD::BRCOND: {
8612 SDValue Cond = N->getOperand(1);
8613 SDValue Target = N->getOperand(2);
8614
8615 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8616 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8617 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8618
8619 // We now need to make the intrinsic dead (it cannot be instruction
8620 // selected).
8621 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8622 assert(Cond.getNode()->hasOneUse() &&
8623 "Counter decrement has more than one use");
8624
8625 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8626 N->getOperand(0), Target);
8627 }
8628 }
8629 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008630 case ISD::BR_CC: {
8631 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008632 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008633 // lowering is done pre-legalize, because the legalizer lowers the predicate
8634 // compare down to code that is difficult to reassemble.
8635 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008636 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008637
8638 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8639 // value. If so, pass-through the AND to get to the intrinsic.
8640 if (LHS.getOpcode() == ISD::AND &&
8641 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8642 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8643 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8644 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8645 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8646 isZero())
8647 LHS = LHS.getOperand(0);
8648
8649 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8650 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8651 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8652 isa<ConstantSDNode>(RHS)) {
8653 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8654 "Counter decrement comparison is not EQ or NE");
8655
8656 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8657 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8658 (CC == ISD::SETNE && !Val);
8659
8660 // We now need to make the intrinsic dead (it cannot be instruction
8661 // selected).
8662 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8663 assert(LHS.getNode()->hasOneUse() &&
8664 "Counter decrement has more than one use");
8665
8666 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8667 N->getOperand(0), N->getOperand(4));
8668 }
8669
Chris Lattner9754d142006-04-18 17:59:36 +00008670 int CompareOpc;
8671 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008672
Chris Lattner9754d142006-04-18 17:59:36 +00008673 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8674 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8675 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8676 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008677
Chris Lattner9754d142006-04-18 17:59:36 +00008678 // If this is a comparison against something other than 0/1, then we know
8679 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008680 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008681 if (Val != 0 && Val != 1) {
8682 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8683 return N->getOperand(0);
8684 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008685 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008686 N->getOperand(0), N->getOperand(4));
8687 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008688
Chris Lattner9754d142006-04-18 17:59:36 +00008689 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008690
Chris Lattner9754d142006-04-18 17:59:36 +00008691 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008692 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008693 LHS.getOperand(2), // LHS of compare
8694 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008695 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008696 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008697 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008698 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008699
Chris Lattner9754d142006-04-18 17:59:36 +00008700 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008701 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008702 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008703 default: // Can't happen, don't crash on invalid number though.
8704 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008705 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008706 break;
8707 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008708 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008709 break;
8710 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008711 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008712 break;
8713 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008714 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008715 break;
8716 }
8717
Owen Anderson9f944592009-08-11 20:47:22 +00008718 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8719 DAG.getConstant(CompOpc, MVT::i32),
8720 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008721 N->getOperand(4), CompNode.getValue(1));
8722 }
8723 break;
8724 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008725 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008726
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008727 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008728}
8729
Chris Lattner4211ca92006-04-14 06:01:58 +00008730//===----------------------------------------------------------------------===//
8731// Inline Assembly Support
8732//===----------------------------------------------------------------------===//
8733
Jay Foada0653a32014-05-14 21:14:37 +00008734void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
8735 APInt &KnownZero,
8736 APInt &KnownOne,
8737 const SelectionDAG &DAG,
8738 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008739 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008740 switch (Op.getOpcode()) {
8741 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008742 case PPCISD::LBRX: {
8743 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008744 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008745 KnownZero = 0xFFFF0000;
8746 break;
8747 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008748 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008749 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008750 default: break;
8751 case Intrinsic::ppc_altivec_vcmpbfp_p:
8752 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8753 case Intrinsic::ppc_altivec_vcmpequb_p:
8754 case Intrinsic::ppc_altivec_vcmpequh_p:
8755 case Intrinsic::ppc_altivec_vcmpequw_p:
8756 case Intrinsic::ppc_altivec_vcmpgefp_p:
8757 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8758 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8759 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8760 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8761 case Intrinsic::ppc_altivec_vcmpgtub_p:
8762 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8763 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8764 KnownZero = ~1U; // All bits but the low one are known to be zero.
8765 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008766 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008767 }
8768 }
8769}
8770
8771
Chris Lattnerd6855142007-03-25 02:14:49 +00008772/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008773/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008774PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008775PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8776 if (Constraint.size() == 1) {
8777 switch (Constraint[0]) {
8778 default: break;
8779 case 'b':
8780 case 'r':
8781 case 'f':
8782 case 'v':
8783 case 'y':
8784 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008785 case 'Z':
8786 // FIXME: While Z does indicate a memory constraint, it specifically
8787 // indicates an r+r address (used in conjunction with the 'y' modifier
8788 // in the replacement string). Currently, we're forcing the base
8789 // register to be r0 in the asm printer (which is interpreted as zero)
8790 // and forming the complete address in the second register. This is
8791 // suboptimal.
8792 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008793 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008794 } else if (Constraint == "wc") { // individual CR bits.
8795 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008796 } else if (Constraint == "wa" || Constraint == "wd" ||
8797 Constraint == "wf" || Constraint == "ws") {
8798 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008799 }
8800 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008801}
8802
John Thompsone8360b72010-10-29 17:29:13 +00008803/// Examine constraint type and operand type and determine a weight value.
8804/// This object must already have been set up with the operand type
8805/// and the current alternative constraint selected.
8806TargetLowering::ConstraintWeight
8807PPCTargetLowering::getSingleConstraintMatchWeight(
8808 AsmOperandInfo &info, const char *constraint) const {
8809 ConstraintWeight weight = CW_Invalid;
8810 Value *CallOperandVal = info.CallOperandVal;
8811 // If we don't have a value, we can't do a match,
8812 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00008813 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00008814 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008815 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008816
John Thompsone8360b72010-10-29 17:29:13 +00008817 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008818 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8819 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008820 else if ((StringRef(constraint) == "wa" ||
8821 StringRef(constraint) == "wd" ||
8822 StringRef(constraint) == "wf") &&
8823 type->isVectorTy())
8824 return CW_Register;
8825 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8826 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008827
John Thompsone8360b72010-10-29 17:29:13 +00008828 switch (*constraint) {
8829 default:
8830 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8831 break;
8832 case 'b':
8833 if (type->isIntegerTy())
8834 weight = CW_Register;
8835 break;
8836 case 'f':
8837 if (type->isFloatTy())
8838 weight = CW_Register;
8839 break;
8840 case 'd':
8841 if (type->isDoubleTy())
8842 weight = CW_Register;
8843 break;
8844 case 'v':
8845 if (type->isVectorTy())
8846 weight = CW_Register;
8847 break;
8848 case 'y':
8849 weight = CW_Register;
8850 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008851 case 'Z':
8852 weight = CW_Memory;
8853 break;
John Thompsone8360b72010-10-29 17:29:13 +00008854 }
8855 return weight;
8856}
8857
Scott Michelcf0da6c2009-02-17 22:15:04 +00008858std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008859PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008860 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008861 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008862 // GCC RS6000 Constraint Letters
8863 switch (Constraint[0]) {
8864 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008865 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00008866 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8867 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008868 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008869 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008870 return std::make_pair(0U, &PPC::G8RCRegClass);
8871 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008872 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008873 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008874 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008875 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008876 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008877 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008878 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008879 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008880 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008881 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008882 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008883 } else if (Constraint == "wc") { // an individual CR bit.
8884 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008885 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008886 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008887 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008888 } else if (Constraint == "ws") {
8889 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008890 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008891
Hal Finkelb176acb2013-08-03 12:25:10 +00008892 std::pair<unsigned, const TargetRegisterClass*> R =
8893 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8894
8895 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8896 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8897 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8898 // register.
8899 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8900 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008901 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00008902 PPC::GPRCRegClass.contains(R.first)) {
8903 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
8904 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008905 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008906 &PPC::G8RCRegClass);
8907 }
8908
8909 return R;
Chris Lattner01513612006-01-31 19:20:21 +00008910}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008911
Chris Lattner584a11a2006-11-02 01:44:04 +00008912
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008913/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00008914/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00008915void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00008916 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008917 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00008918 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00008919 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008920
Eric Christopherde9399b2011-06-02 23:16:42 +00008921 // Only support length 1 constraints.
8922 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008923
Eric Christopherde9399b2011-06-02 23:16:42 +00008924 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008925 switch (Letter) {
8926 default: break;
8927 case 'I':
8928 case 'J':
8929 case 'K':
8930 case 'L':
8931 case 'M':
8932 case 'N':
8933 case 'O':
8934 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00008935 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008936 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008937 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008938 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00008939 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008940 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008941 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008942 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008943 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008944 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
8945 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008946 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008947 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008948 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008949 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008950 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008951 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008952 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008953 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008954 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008955 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008956 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008957 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008958 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008959 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008960 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008961 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008962 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008963 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008964 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008965 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008966 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008967 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008968 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008969 }
8970 break;
8971 }
8972 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008973
Gabor Greiff304a7a2008-08-28 21:40:38 +00008974 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008975 Ops.push_back(Result);
8976 return;
8977 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008978
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008979 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00008980 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008981}
Evan Cheng2dd2c652006-03-13 23:20:37 +00008982
Chris Lattner1eb94d92007-03-30 23:15:24 +00008983// isLegalAddressingMode - Return true if the addressing mode represented
8984// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008985bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00008986 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00008987 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00008988
Chris Lattner1eb94d92007-03-30 23:15:24 +00008989 // PPC allows a sign-extended 16-bit immediate field.
8990 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
8991 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008992
Chris Lattner1eb94d92007-03-30 23:15:24 +00008993 // No global is ever allowed as a base.
8994 if (AM.BaseGV)
8995 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008996
8997 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00008998 switch (AM.Scale) {
8999 case 0: // "r+i" or just "i", depending on HasBaseReg.
9000 break;
9001 case 1:
9002 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9003 return false;
9004 // Otherwise we have r+r or r+i.
9005 break;
9006 case 2:
9007 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9008 return false;
9009 // Allow 2*r as r+r.
9010 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009011 default:
9012 // No other scales are supported.
9013 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009014 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009015
Chris Lattner1eb94d92007-03-30 23:15:24 +00009016 return true;
9017}
9018
Dan Gohman21cea8a2010-04-17 15:26:15 +00009019SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9020 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009021 MachineFunction &MF = DAG.getMachineFunction();
9022 MachineFrameInfo *MFI = MF.getFrameInfo();
9023 MFI->setReturnAddressIsTaken(true);
9024
Bill Wendling908bf812014-01-06 00:43:20 +00009025 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009026 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009027
Andrew Trickef9de2a2013-05-25 02:42:55 +00009028 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009029 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009030
Dale Johannesen81bfca72010-05-03 22:59:34 +00009031 // Make sure the function does not optimize away the store of the RA to
9032 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009033 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009034 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009035 bool isPPC64 = Subtarget.isPPC64();
9036 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009037
9038 if (Depth > 0) {
9039 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9040 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009041
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009042 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009043 isPPC64? MVT::i64 : MVT::i32);
9044 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9045 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9046 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009047 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009048 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009049
Chris Lattnerf6a81562007-12-08 06:59:59 +00009050 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009051 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009052 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009053 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009054}
9055
Dan Gohman21cea8a2010-04-17 15:26:15 +00009056SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9057 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009058 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009059 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009060
Owen Anderson53aa7a92009-08-10 22:56:29 +00009061 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009062 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009063
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009064 MachineFunction &MF = DAG.getMachineFunction();
9065 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009066 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009067
9068 // Naked functions never have a frame pointer, and so we use r1. For all
9069 // other functions, this decision must be delayed until during PEI.
9070 unsigned FrameReg;
9071 if (MF.getFunction()->getAttributes().hasAttribute(
9072 AttributeSet::FunctionIndex, Attribute::Naked))
9073 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9074 else
9075 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9076
Dale Johannesen81bfca72010-05-03 22:59:34 +00009077 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9078 PtrVT);
9079 while (Depth--)
9080 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009081 FrameAddr, MachinePointerInfo(), false, false,
9082 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009083 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009084}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009085
Hal Finkel0d8db462014-05-11 19:29:11 +00009086// FIXME? Maybe this could be a TableGen attribute on some registers and
9087// this table could be generated automatically from RegInfo.
9088unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9089 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009090 bool isPPC64 = Subtarget.isPPC64();
9091 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009092
9093 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9094 (!isPPC64 && VT != MVT::i32))
9095 report_fatal_error("Invalid register global variable type");
9096
9097 bool is64Bit = isPPC64 && VT == MVT::i64;
9098 unsigned Reg = StringSwitch<unsigned>(RegName)
9099 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9100 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9101 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9102 (is64Bit ? PPC::X13 : PPC::R13))
9103 .Default(0);
9104
9105 if (Reg)
9106 return Reg;
9107 report_fatal_error("Invalid register name global variable");
9108}
9109
Dan Gohmanc14e5222008-10-21 03:41:46 +00009110bool
9111PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9112 // The PowerPC target isn't yet aware of offsets.
9113 return false;
9114}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009115
Evan Chengd9929f02010-04-01 20:10:42 +00009116/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009117/// and store operations as a result of memset, memcpy, and memmove
9118/// lowering. If DstAlign is zero that means it's safe to destination
9119/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9120/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009121/// probably because the source does not need to be loaded. If 'IsMemset' is
9122/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9123/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9124/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009125/// It returns EVT::Other if the type should be determined using generic
9126/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009127EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9128 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009129 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009130 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009131 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009132 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009133 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009134 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009135 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009136 }
9137}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009138
Hal Finkel34974ed2014-04-12 21:52:38 +00009139/// \brief Returns true if it is beneficial to convert a load of a constant
9140/// to just the constant itself.
9141bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9142 Type *Ty) const {
9143 assert(Ty->isIntegerTy());
9144
9145 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9146 if (BitSize == 0 || BitSize > 64)
9147 return false;
9148 return true;
9149}
9150
9151bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9152 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9153 return false;
9154 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9155 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9156 return NumBits1 == 64 && NumBits2 == 32;
9157}
9158
9159bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9160 if (!VT1.isInteger() || !VT2.isInteger())
9161 return false;
9162 unsigned NumBits1 = VT1.getSizeInBits();
9163 unsigned NumBits2 = VT2.getSizeInBits();
9164 return NumBits1 == 64 && NumBits2 == 32;
9165}
9166
9167bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9168 return isInt<16>(Imm) || isUInt<16>(Imm);
9169}
9170
9171bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9172 return isInt<16>(Imm) || isUInt<16>(Imm);
9173}
9174
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009175bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
Matt Arsenault25793a32014-02-05 23:15:53 +00009176 unsigned,
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009177 bool *Fast) const {
9178 if (DisablePPCUnaligned)
9179 return false;
9180
9181 // PowerPC supports unaligned memory access for simple non-vector types.
9182 // Although accessing unaligned addresses is not as efficient as accessing
9183 // aligned addresses, it is generally more efficient than manual expansion,
9184 // and generally only traps for software emulation when crossing page
9185 // boundaries.
9186
9187 if (!VT.isSimple())
9188 return false;
9189
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009190 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009191 if (Subtarget.hasVSX()) {
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009192 if (VT != MVT::v2f64 && VT != MVT::v2i64)
9193 return false;
9194 } else {
9195 return false;
9196 }
9197 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009198
9199 if (VT == MVT::ppcf128)
9200 return false;
9201
9202 if (Fast)
9203 *Fast = true;
9204
9205 return true;
9206}
9207
Stephen Lin73de7bf2013-07-09 18:16:56 +00009208bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9209 VT = VT.getScalarType();
9210
Hal Finkel0a479ae2012-06-22 00:49:52 +00009211 if (!VT.isSimple())
9212 return false;
9213
9214 switch (VT.getSimpleVT().SimpleTy) {
9215 case MVT::f32:
9216 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009217 return true;
9218 default:
9219 break;
9220 }
9221
9222 return false;
9223}
9224
Hal Finkelb4240ca2014-03-31 17:48:16 +00009225bool
9226PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9227 EVT VT , unsigned DefinedValues) const {
9228 if (VT == MVT::v2i64)
9229 return false;
9230
9231 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9232}
9233
Hal Finkel88ed4e32012-04-01 19:23:08 +00009234Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009235 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009236 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009237
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009238 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009239}
9240
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009241// Create a fast isel object.
9242FastISel *
9243PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9244 const TargetLibraryInfo *LibInfo) const {
9245 return PPC::createFastISel(FuncInfo, LibInfo);
9246}