blob: d92fd6778291141a620fc6d8fc0e6dfec8555168 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86.td - Target definition file for the Intel X86 --*- tablegen -*-===//
Michael J. Spencerb88784c2011-04-14 14:33:36 +00002//
John Criswell29265fe2003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencerb88784c2011-04-14 14:33:36 +00007//
John Criswell29265fe2003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +00009//
Craig Topper271064e2011-10-11 06:44:02 +000010// This is a target description file for the Intel i386 architecture, referred
11// to here as the "X86" architecture.
Chris Lattner5da8e802003-08-03 15:47:49 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner25510802003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner5da8e802003-08-03 15:47:49 +000016//
Evan Cheng977e7be2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Chris Lattner5da8e802003-08-03 15:47:49 +000018
19//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000020// X86 Subtarget state
Evan Cheng13bcc6c2011-07-07 21:06:52 +000021//
22
23def Mode64Bit : SubtargetFeature<"64bit-mode", "In64BitMode", "true",
24 "64-bit mode (x86_64)">;
Craig Topper3c80d622014-01-06 04:55:54 +000025def Mode32Bit : SubtargetFeature<"32bit-mode", "In32BitMode", "true",
26 "32-bit mode (80386)">;
27def Mode16Bit : SubtargetFeature<"16bit-mode", "In16BitMode", "true",
28 "16-bit mode (i8086)">;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000029
30//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000031// X86 Subtarget features
Bill Wendlinge6182262007-05-04 20:38:40 +000032//===----------------------------------------------------------------------===//
Chris Lattnercc8c5812009-09-02 05:53:04 +000033
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +000034def FeatureX87 : SubtargetFeature<"x87","HasX87", "true",
35 "Enable X87 float instructions">;
36
Craig Topper505f38a2018-01-10 22:07:16 +000037def FeatureNOPL : SubtargetFeature<"nopl", "HasNOPL", "true",
38 "Enable NOPL instruction">;
39
Chris Lattnercc8c5812009-09-02 05:53:04 +000040def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true",
41 "Enable conditional move instructions">;
42
Benjamin Kramer2f489232010-12-04 20:32:23 +000043def FeaturePOPCNT : SubtargetFeature<"popcnt", "HasPOPCNT", "true",
44 "Support POPCNT instruction">;
45
Craig Topper09b65982015-10-16 06:03:09 +000046def FeatureFXSR : SubtargetFeature<"fxsr", "HasFXSR", "true",
47 "Support fxsave/fxrestore instructions">;
48
Amjad Aboud1db6d7a2015-10-12 11:47:46 +000049def FeatureXSAVE : SubtargetFeature<"xsave", "HasXSAVE", "true",
50 "Support xsave instructions">;
51
52def FeatureXSAVEOPT: SubtargetFeature<"xsaveopt", "HasXSAVEOPT", "true",
53 "Support xsaveopt instructions">;
54
55def FeatureXSAVEC : SubtargetFeature<"xsavec", "HasXSAVEC", "true",
56 "Support xsavec instructions">;
57
58def FeatureXSAVES : SubtargetFeature<"xsaves", "HasXSAVES", "true",
59 "Support xsaves instructions">;
60
Bill Wendlinge6182262007-05-04 20:38:40 +000061def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
62 "Enable SSE instructions",
Chris Lattnercc8c5812009-09-02 05:53:04 +000063 // SSE codegen depends on cmovs, and all
Michael J. Spencerb88784c2011-04-14 14:33:36 +000064 // SSE1+ processors support them.
Eric Christopher11e59832015-10-08 20:10:06 +000065 [FeatureCMOV]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000066def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
67 "Enable SSE2 instructions",
68 [FeatureSSE1]>;
69def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
70 "Enable SSE3 instructions",
71 [FeatureSSE2]>;
72def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
73 "Enable SSSE3 instructions",
74 [FeatureSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000075def FeatureSSE41 : SubtargetFeature<"sse4.1", "X86SSELevel", "SSE41",
Nate Begemane14fdfa2008-02-03 07:18:54 +000076 "Enable SSE 4.1 instructions",
77 [FeatureSSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000078def FeatureSSE42 : SubtargetFeature<"sse4.2", "X86SSELevel", "SSE42",
Nate Begemane14fdfa2008-02-03 07:18:54 +000079 "Enable SSE 4.2 instructions",
Craig Topper7bd33052011-12-29 15:51:45 +000080 [FeatureSSE41]>;
Eric Christopher57a6e132015-11-14 03:04:00 +000081// The MMX subtarget feature is separate from the rest of the SSE features
82// because it's important (for odd compatibility reasons) to be able to
83// turn it off explicitly while allowing SSE+ to be on.
84def FeatureMMX : SubtargetFeature<"mmx","X863DNowLevel", "MMX",
85 "Enable MMX instructions">;
Bill Wendlinge6182262007-05-04 20:38:40 +000086def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
Michael J. Spencer30088ba2011-04-15 00:32:41 +000087 "Enable 3DNow! instructions",
88 [FeatureMMX]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000089def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
Bill Wendlingf985c492007-05-06 07:56:19 +000090 "Enable 3DNow! Athlon instructions",
91 [Feature3DNow]>;
Dan Gohman74037512009-02-03 00:04:43 +000092// All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied
93// feature, because SSE2 can be disabled (e.g. for compiling OS kernels)
94// without disabling 64-bit mode.
Bill Wendlingf985c492007-05-06 07:56:19 +000095def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
Chris Lattner77f7dba2010-03-14 22:24:34 +000096 "Support 64-bit instructions",
97 [FeatureCMOV]>;
Nick Lewycky3be42b82013-10-05 20:11:44 +000098def FeatureCMPXCHG16B : SubtargetFeature<"cx16", "HasCmpxchg16b", "true",
Eli Friedman5e570422011-08-26 21:21:21 +000099 "64-bit with cmpxchg16b",
100 [Feature64Bit]>;
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000101def FeatureSlowSHLD : SubtargetFeature<"slow-shld", "IsSHLDSlow", "true",
102 "SHLD instruction is slow">;
Zvi Rackover8bc7e4d2016-12-06 19:35:20 +0000103def FeatureSlowPMULLD : SubtargetFeature<"slow-pmulld", "IsPMULLDSlow", "true",
104 "PMULLD instruction is slow">;
Sanjay Patel30145672015-09-01 20:51:51 +0000105// FIXME: This should not apply to CPUs that do not have SSE.
106def FeatureSlowUAMem16 : SubtargetFeature<"slow-unaligned-mem-16",
107 "IsUAMem16Slow", "true",
108 "Slow unaligned 16-byte memory access">;
Sanjay Patel501890e2014-11-21 17:40:04 +0000109def FeatureSlowUAMem32 : SubtargetFeature<"slow-unaligned-mem-32",
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000110 "IsUAMem32Slow", "true",
111 "Slow unaligned 32-byte memory access">;
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000112def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000113 "Support SSE 4a instructions",
114 [FeatureSSE3]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000115
Craig Topperf287a452012-01-09 09:02:13 +0000116def FeatureAVX : SubtargetFeature<"avx", "X86SSELevel", "AVX",
117 "Enable AVX instructions",
118 [FeatureSSE42]>;
119def FeatureAVX2 : SubtargetFeature<"avx2", "X86SSELevel", "AVX2",
Craig Topper228d9132011-10-30 19:57:21 +0000120 "Enable AVX2 instructions",
121 [FeatureAVX]>;
Craig Toppercb6c3862017-11-06 22:49:01 +0000122def FeatureFMA : SubtargetFeature<"fma", "HasFMA", "true",
123 "Enable three-operand fused multiple-add",
124 [FeatureAVX]>;
Craig Topper428a4e62017-11-06 22:49:04 +0000125def FeatureF16C : SubtargetFeature<"f16c", "HasF16C", "true",
126 "Support 16-bit floating point conversion instructions",
127 [FeatureAVX]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000128def FeatureAVX512 : SubtargetFeature<"avx512f", "X86SSELevel", "AVX512F",
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000129 "Enable AVX-512 instructions",
Craig Topper428a4e62017-11-06 22:49:04 +0000130 [FeatureAVX2, FeatureFMA, FeatureF16C]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000131def FeatureERI : SubtargetFeature<"avx512er", "HasERI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000132 "Enable AVX-512 Exponential and Reciprocal Instructions",
133 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000134def FeatureCDI : SubtargetFeature<"avx512cd", "HasCDI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000135 "Enable AVX-512 Conflict Detection Instructions",
136 [FeatureAVX512]>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +0000137def FeatureVPOPCNTDQ : SubtargetFeature<"avx512vpopcntdq", "HasVPOPCNTDQ",
138 "true", "Enable AVX-512 Population Count Instructions",
139 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000140def FeaturePFI : SubtargetFeature<"avx512pf", "HasPFI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000141 "Enable AVX-512 PreFetch Instructions",
142 [FeatureAVX512]>;
Craig Toppere2685982017-12-22 02:30:30 +0000143def FeaturePREFETCHWT1 : SubtargetFeature<"prefetchwt1", "HasPREFETCHWT1",
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000144 "true",
145 "Prefetch with Intent to Write and T1 Hint">;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000146def FeatureDQI : SubtargetFeature<"avx512dq", "HasDQI", "true",
147 "Enable AVX-512 Doubleword and Quadword Instructions",
148 [FeatureAVX512]>;
149def FeatureBWI : SubtargetFeature<"avx512bw", "HasBWI", "true",
150 "Enable AVX-512 Byte and Word Instructions",
151 [FeatureAVX512]>;
152def FeatureVLX : SubtargetFeature<"avx512vl", "HasVLX", "true",
153 "Enable AVX-512 Vector Length eXtensions",
154 [FeatureAVX512]>;
Michael Zuckerman97b6a6922016-01-17 13:42:12 +0000155def FeatureVBMI : SubtargetFeature<"avx512vbmi", "HasVBMI", "true",
Craig Topper5c842be2016-11-09 04:50:48 +0000156 "Enable AVX-512 Vector Byte Manipulation Instructions",
157 [FeatureBWI]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +0000158def FeatureVBMI2 : SubtargetFeature<"avx512vbmi2", "HasVBMI2", "true",
159 "Enable AVX-512 further Vector Byte Manipulation Instructions",
160 [FeatureBWI]>;
Craig Topper3bb3f732016-02-08 01:23:15 +0000161def FeatureIFMA : SubtargetFeature<"avx512ifma", "HasIFMA", "true",
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000162 "Enable AVX-512 Integer Fused Multiple-Add",
163 [FeatureAVX512]>;
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000164def FeaturePKU : SubtargetFeature<"pku", "HasPKU", "true",
165 "Enable protection keys">;
Coby Tayree3880f2a2017-11-21 10:04:28 +0000166def FeatureVNNI : SubtargetFeature<"avx512vnni", "HasVNNI", "true",
167 "Enable AVX-512 Vector Neural Network Instructions",
168 [FeatureAVX512]>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +0000169def FeatureBITALG : SubtargetFeature<"avx512bitalg", "HasBITALG", "true",
170 "Enable AVX-512 Bit Algorithms",
171 [FeatureBWI]>;
Benjamin Kramera0396e42012-05-31 14:34:17 +0000172def FeaturePCLMUL : SubtargetFeature<"pclmul", "HasPCLMUL", "true",
173 "Enable packed carry-less multiplication instructions",
Craig Topper29dd1482012-05-01 05:28:32 +0000174 [FeatureSSE2]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +0000175def FeatureGFNI : SubtargetFeature<"gfni", "HasGFNI", "true",
176 "Enable Galois Field Arithmetic Instructions",
177 [FeatureSSE2]>;
Coby Tayree7ca5e5872017-11-21 09:30:33 +0000178def FeatureVPCLMULQDQ : SubtargetFeature<"vpclmulqdq", "HasVPCLMULQDQ", "true",
179 "Enable vpclmulqdq instructions",
180 [FeatureAVX, FeaturePCLMUL]>;
David Greene8f6f72c2009-06-26 22:46:54 +0000181def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000182 "Enable four-operand fused multiple-add",
Craig Topperbae0e9e2012-05-01 06:54:48 +0000183 [FeatureAVX, FeatureSSE4A]>;
Craig Toppera5d1fc22011-12-30 07:16:00 +0000184def FeatureXOP : SubtargetFeature<"xop", "HasXOP", "true",
Craig Topper43518cc2012-05-01 05:41:41 +0000185 "Enable XOP instructions",
Anitha Boyapatiaf3e9832012-08-16 04:04:02 +0000186 [FeatureFMA4]>;
Sanjay Patelffd039b2015-02-03 17:13:04 +0000187def FeatureSSEUnalignedMem : SubtargetFeature<"sse-unaligned-mem",
188 "HasSSEUnalignedMem", "true",
189 "Allow unaligned memory operands with SSE instructions">;
Eric Christopher2ef63182010-04-02 21:54:27 +0000190def FeatureAES : SubtargetFeature<"aes", "HasAES", "true",
Craig Topper29dd1482012-05-01 05:28:32 +0000191 "Enable AES instructions",
192 [FeatureSSE2]>;
Coby Tayree2a1c02f2017-11-21 09:11:41 +0000193def FeatureVAES : SubtargetFeature<"vaes", "HasVAES", "true",
194 "Promote selected AES instructions to AVX512/AVX registers",
195 [FeatureAVX, FeatureAES]>;
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000196def FeatureTBM : SubtargetFeature<"tbm", "HasTBM", "true",
197 "Enable TBM instructions">;
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000198def FeatureLWP : SubtargetFeature<"lwp", "HasLWP", "true",
199 "Enable LWP instructions">;
Craig Topper786bdb92011-10-03 17:28:23 +0000200def FeatureMOVBE : SubtargetFeature<"movbe", "HasMOVBE", "true",
201 "Support MOVBE instruction">;
Rafael Espindola94a2c562013-08-23 20:21:34 +0000202def FeatureRDRAND : SubtargetFeature<"rdrnd", "HasRDRAND", "true",
Craig Topper786bdb92011-10-03 17:28:23 +0000203 "Support RDRAND instruction">;
Craig Topper228d9132011-10-30 19:57:21 +0000204def FeatureFSGSBase : SubtargetFeature<"fsgsbase", "HasFSGSBase", "true",
205 "Support FS/GS Base instructions">;
Craig Topper271064e2011-10-11 06:44:02 +0000206def FeatureLZCNT : SubtargetFeature<"lzcnt", "HasLZCNT", "true",
207 "Support LZCNT instruction">;
Craig Topper3657fe42011-10-14 03:21:46 +0000208def FeatureBMI : SubtargetFeature<"bmi", "HasBMI", "true",
209 "Support BMI instructions">;
Craig Topperaea148c2011-10-16 07:55:05 +0000210def FeatureBMI2 : SubtargetFeature<"bmi2", "HasBMI2", "true",
211 "Support BMI2 instructions">;
Michael Liao73cffdd2012-11-08 07:28:54 +0000212def FeatureRTM : SubtargetFeature<"rtm", "HasRTM", "true",
213 "Support RTM instructions">;
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000214def FeatureADX : SubtargetFeature<"adx", "HasADX", "true",
215 "Support ADX instructions">;
Ben Langmuir16501752013-09-12 15:51:31 +0000216def FeatureSHA : SubtargetFeature<"sha", "HasSHA", "true",
217 "Enable SHA instructions",
218 [FeatureSSE2]>;
Oren Ben Simhonfa582b02017-11-26 13:02:45 +0000219def FeatureSHSTK : SubtargetFeature<"shstk", "HasSHSTK", "true",
220 "Support CET Shadow-Stack instructions">;
Michael Liao5173ee02013-03-26 17:47:11 +0000221def FeaturePRFCHW : SubtargetFeature<"prfchw", "HasPRFCHW", "true",
222 "Support PRFCHW instructions">;
Michael Liaoa486a112013-03-28 23:41:26 +0000223def FeatureRDSEED : SubtargetFeature<"rdseed", "HasRDSEED", "true",
224 "Support RDSEED instruction">;
Hans Wennborg5000ce82015-12-04 23:00:33 +0000225def FeatureLAHFSAHF : SubtargetFeature<"sahf", "HasLAHFSAHF", "true",
226 "Support LAHF and SAHF instructions">;
Ashutosh Nema348af9c2016-05-18 11:59:12 +0000227def FeatureMWAITX : SubtargetFeature<"mwaitx", "HasMWAITX", "true",
228 "Enable MONITORX/MWAITX timer functionality">;
Craig Topper50f3d142017-02-09 04:27:34 +0000229def FeatureCLZERO : SubtargetFeature<"clzero", "HasCLZERO", "true",
230 "Enable Cache Line Zero">;
Gabor Buella604be442018-04-13 07:35:08 +0000231def FeatureCLDEMOTE : SubtargetFeature<"cldemote", "HasCLDEMOTE", "true",
232 "Enable Cache Demote">;
Gabor Buellaa832b222018-05-10 07:26:05 +0000233def FeaturePTWRITE : SubtargetFeature<"ptwrite", "HasPTWRITE", "true",
234 "Support ptwrite instruction">;
Elena Demikhovskyf7e641c2015-06-03 10:30:57 +0000235def FeatureMPX : SubtargetFeature<"mpx", "HasMPX", "true",
236 "Support MPX instructions">;
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000237def FeatureLEAForSP : SubtargetFeature<"lea-sp", "UseLeaForSP", "true",
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000238 "Use LEA for adjusting the stack pointer">;
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000239def FeatureSlowDivide32 : SubtargetFeature<"idivl-to-divb",
240 "HasSlowDivide32", "true",
241 "Use 8-bit divide for positive values less than 256">;
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000242def FeatureSlowDivide64 : SubtargetFeature<"idivq-to-divl",
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000243 "HasSlowDivide64", "true",
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000244 "Use 32-bit divide for positive values less than 2^32">;
Preston Gurda01daac2013-01-08 18:27:24 +0000245def FeaturePadShortFunctions : SubtargetFeature<"pad-short-functions",
246 "PadShortFunctions", "true",
247 "Pad short functions">;
Gabor Buellad2f1ab12018-05-25 06:32:05 +0000248def FeatureINVPCID : SubtargetFeature<"invpcid", "HasINVPCID", "true",
249 "Invalidate Process-Context Identifier">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000250def FeatureSGX : SubtargetFeature<"sgx", "HasSGX", "true",
251 "Enable Software Guard Extensions">;
252def FeatureCLFLUSHOPT : SubtargetFeature<"clflushopt", "HasCLFLUSHOPT", "true",
253 "Flush A Cache Line Optimized">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000254def FeatureCLWB : SubtargetFeature<"clwb", "HasCLWB", "true",
255 "Cache Line Write Back">;
Gabor Buella2ef36f32018-04-11 20:01:57 +0000256def FeatureWBNOINVD : SubtargetFeature<"wbnoinvd", "HasWBNOINVD", "true",
257 "Write Back No Invalidate">;
Craig Topper84b26b92018-01-18 23:52:31 +0000258def FeatureRDPID : SubtargetFeature<"rdpid", "HasRDPID", "true",
259 "Support RDPID instructions">;
Gabor Buella31fa8022018-04-20 18:42:47 +0000260def FeatureWAITPKG : SubtargetFeature<"waitpkg", "HasWAITPKG", "true",
261 "Wait and pause enhancements">;
Craig Topper62c47a22017-08-29 05:14:27 +0000262// On some processors, instructions that implicitly take two memory operands are
263// slow. In practice, this means that CALL, PUSH, and POP with memory operands
264// should be avoided in favor of a MOV + register CALL/PUSH/POP.
265def FeatureSlowTwoMemOps : SubtargetFeature<"slow-two-mem-ops",
266 "SlowTwoMemOps", "true",
267 "Two memory operand instructions are slow">;
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000268def FeatureLEAUsesAG : SubtargetFeature<"lea-uses-ag", "LEAUsesAG", "true",
269 "LEA instruction needs inputs at AG stage">;
Alexey Volkov6226de62014-05-20 08:55:50 +0000270def FeatureSlowLEA : SubtargetFeature<"slow-lea", "SlowLEA", "true",
271 "LEA instruction with certain arguments is slow">;
Lama Saba2ea271b2017-05-18 08:11:50 +0000272def FeatureSlow3OpsLEA : SubtargetFeature<"slow-3ops-lea", "Slow3OpsLEA", "true",
273 "LEA instruction with 3 ops or certain registers is slow">;
Alexey Volkov5260dba2014-06-09 11:40:41 +0000274def FeatureSlowIncDec : SubtargetFeature<"slow-incdec", "SlowIncDec", "true",
275 "INC and DEC instructions are slower than ADD and SUB">;
Eric Christopher824f42f2015-05-12 01:26:05 +0000276def FeatureSoftFloat
277 : SubtargetFeature<"soft-float", "UseSoftFloat", "true",
278 "Use software floating point features.">;
Marina Yatsina77a21db2018-01-22 10:07:01 +0000279def FeaturePOPCNTFalseDeps : SubtargetFeature<"false-deps-popcnt",
280 "HasPOPCNTFalseDeps", "true",
281 "POPCNT has a false dependency on dest register">;
282def FeatureLZCNTFalseDeps : SubtargetFeature<"false-deps-lzcnt-tzcnt",
283 "HasLZCNTFalseDeps", "true",
284 "LZCNT/TZCNT have a false dependency on dest register">;
Gabor Buella2b5e9602018-05-08 06:47:36 +0000285def FeaturePCONFIG : SubtargetFeature<"pconfig", "HasPCONFIG", "true",
286 "platform configuration instruction">;
Simon Pilgrimfd5df632017-12-19 13:16:43 +0000287// On recent X86 (port bound) processors, its preferable to combine to a single shuffle
288// using a variable mask over multiple fixed shuffles.
289def FeatureFastVariableShuffle
290 : SubtargetFeature<"fast-variable-shuffle",
291 "HasFastVariableShuffle",
292 "true", "Shuffles with variable masks are fast">;
Amjad Aboud4f977512017-03-03 09:03:24 +0000293// On some X86 processors, there is no performance hazard to writing only the
294// lower parts of a YMM or ZMM register without clearing the upper part.
295def FeatureFastPartialYMMorZMMWrite
296 : SubtargetFeature<"fast-partial-ymm-or-zmm-write",
297 "HasFastPartialYMMorZMMWrite",
298 "true", "Partial writes to YMM/ZMM registers are fast">;
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000299// FeatureFastScalarFSQRT should be enabled if scalar FSQRT has shorter latency
300// than the corresponding NR code. FeatureFastVectorFSQRT should be enabled if
301// vector FSQRT has higher throughput than the corresponding NR code.
302// The idea is that throughput bound code is likely to be vectorized, so for
303// vectorized code we should care about the throughput of SQRT operations.
304// But if the code is scalar that probably means that the code has some kind of
305// dependency and we should care more about reducing the latency.
306def FeatureFastScalarFSQRT
307 : SubtargetFeature<"fast-scalar-fsqrt", "HasFastScalarFSQRT",
308 "true", "Scalar SQRT is fast (disable Newton-Raphson)">;
309def FeatureFastVectorFSQRT
310 : SubtargetFeature<"fast-vector-fsqrt", "HasFastVectorFSQRT",
311 "true", "Vector SQRT is fast (disable Newton-Raphson)">;
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000312// If lzcnt has equivalent latency/throughput to most simple integer ops, it can
313// be used to replace test/set sequences.
314def FeatureFastLZCNT
315 : SubtargetFeature<
316 "fast-lzcnt", "HasFastLZCNT", "true",
317 "LZCNT instructions are as fast as most simple integer ops">;
Simon Pilgrim02bdac52018-01-29 21:24:31 +0000318// If the target can efficiently decode NOPs upto 11-bytes in length.
319def FeatureFast11ByteNOP
320 : SubtargetFeature<
321 "fast-11bytenop", "HasFast11ByteNOP", "true",
322 "Target can quickly decode up to 11 byte NOPs">;
323// If the target can efficiently decode NOPs upto 15-bytes in length.
324def FeatureFast15ByteNOP
325 : SubtargetFeature<
326 "fast-15bytenop", "HasFast15ByteNOP", "true",
327 "Target can quickly decode up to 15 byte NOPs">;
Craig Topperd88389a2017-02-21 06:39:13 +0000328// Sandy Bridge and newer processors can use SHLD with the same source on both
329// inputs to implement rotate to avoid the partial flag update of the normal
330// rotate instructions.
331def FeatureFastSHLDRotate
332 : SubtargetFeature<
333 "fast-shld-rotate", "HasFastSHLDRotate", "true",
334 "SHLD can be used as a faster rotate">;
335
Clement Courbet203fc172017-04-21 09:20:50 +0000336// Ivy Bridge and newer processors have enhanced REP MOVSB and STOSB (aka
337// "string operations"). See "REP String Enhancement" in the Intel Software
Clement Courbet41b43332017-04-21 09:21:05 +0000338// Development Manual. This feature essentially means that REP MOVSB will copy
Clement Courbet203fc172017-04-21 09:20:50 +0000339// using the largest available size instead of copying bytes one by one, making
340// it at least as fast as REPMOVS{W,D,Q}.
341def FeatureERMSB
Clement Courbet1ce3b822017-04-21 09:20:39 +0000342 : SubtargetFeature<
Clement Courbet203fc172017-04-21 09:20:50 +0000343 "ermsb", "HasERMSB", "true",
Clement Courbet1ce3b822017-04-21 09:20:39 +0000344 "REP MOVS/STOS are fast">;
345
Craig Topper641e2af2017-08-30 04:34:48 +0000346// Sandy Bridge and newer processors have many instructions that can be
347// fused with conditional branches and pass through the CPU as a single
348// operation.
349def FeatureMacroFusion
350 : SubtargetFeature<"macrofusion", "HasMacroFusion", "true",
351 "Various instructions can be fused with conditional branches">;
352
Craig Topperea37e202017-11-25 18:09:37 +0000353// Gather is available since Haswell (AVX2 set). So technically, we can
354// generate Gathers on all AVX2 processors. But the overhead on HSW is high.
355// Skylake Client processor has faster Gathers than HSW and performance is
356// similar to Skylake Server (AVX-512).
357def FeatureHasFastGather
358 : SubtargetFeature<"fast-gather", "HasFastGather", "true",
359 "Indicates if gather is reasonably fast.">;
360
Craig Topper0d797a32018-01-20 00:26:08 +0000361def FeaturePrefer256Bit
362 : SubtargetFeature<"prefer-256-bit", "Prefer256Bit", "true",
363 "Prefer 256-bit AVX instructions">;
364
Chandler Carruthc58f2162018-01-22 22:05:25 +0000365// Enable mitigation of some aspects of speculative execution related
366// vulnerabilities by removing speculatable indirect branches. This disables
367// jump-table formation, rewrites explicit `indirectbr` instructions into
368// `switch` instructions, and uses a special construct called a "retpoline" to
369// prevent speculation of the remaining indirect branches (indirect calls and
370// tail calls).
371def FeatureRetpoline
372 : SubtargetFeature<"retpoline", "UseRetpoline", "true",
373 "Remove speculation of indirect branches from the "
374 "generated code, either by avoiding them entirely or "
375 "lowering them with a speculation blocking construct.">;
376
377// Rely on external thunks for the emitted retpoline calls. This allows users
378// to provide their own custom thunk definitions in highly specialized
379// environments such as a kernel that does boot-time hot patching.
380def FeatureRetpolineExternalThunk
381 : SubtargetFeature<
382 "retpoline-external-thunk", "UseRetpolineExternalThunk", "true",
383 "Enable retpoline, but with an externally provided thunk.",
384 [FeatureRetpoline]>;
385
Gabor Buellac8ded042018-05-01 10:01:16 +0000386// Direct Move instructions.
387def FeatureMOVDIRI : SubtargetFeature<"movdiri", "HasMOVDIRI", "true",
388 "Support movdiri instruction">;
389def FeatureMOVDIR64B : SubtargetFeature<"movdir64b", "HasMOVDIR64B", "true",
390 "Support movdir64b instruction">;
391
Evan Chengff1beda2006-10-06 09:17:41 +0000392//===----------------------------------------------------------------------===//
Craig Topper57c28152017-12-10 17:42:36 +0000393// Register File Description
394//===----------------------------------------------------------------------===//
395
396include "X86RegisterInfo.td"
397include "X86RegisterBanks.td"
398
399//===----------------------------------------------------------------------===//
400// Instruction Descriptions
Evan Chengff1beda2006-10-06 09:17:41 +0000401//===----------------------------------------------------------------------===//
402
Andrew Trick8523b162012-02-01 23:20:51 +0000403include "X86Schedule.td"
Craig Topper57c28152017-12-10 17:42:36 +0000404include "X86InstrInfo.td"
405
406def X86InstrInfo : InstrInfo;
407
408//===----------------------------------------------------------------------===//
409// X86 processors supported.
410//===----------------------------------------------------------------------===//
411
412include "X86ScheduleAtom.td"
413include "X86SchedSandyBridge.td"
414include "X86SchedHaswell.td"
415include "X86SchedBroadwell.td"
416include "X86ScheduleSLM.td"
417include "X86ScheduleZnver1.td"
418include "X86ScheduleBtVer2.td"
419include "X86SchedSkylakeClient.td"
420include "X86SchedSkylakeServer.td"
Andrew Trick8523b162012-02-01 23:20:51 +0000421
422def ProcIntelAtom : SubtargetFeature<"atom", "X86ProcFamily", "IntelAtom",
423 "Intel Atom processors">;
Preston Gurd3fe264d2013-09-13 19:23:28 +0000424def ProcIntelSLM : SubtargetFeature<"slm", "X86ProcFamily", "IntelSLM",
425 "Intel Silvermont processors">;
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000426def ProcIntelGLM : SubtargetFeature<"glm", "X86ProcFamily", "IntelGLM",
427 "Intel Goldmont processors">;
Gabor Buella8f1646b2018-04-16 07:47:35 +0000428def ProcIntelGLP : SubtargetFeature<"glp", "X86ProcFamily", "IntelGLP",
429 "Intel Goldmont Plus processors">;
430def ProcIntelTRM : SubtargetFeature<"tremont", "X86ProcFamily", "IntelTRM",
431 "Intel Tremont processors">;
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000432def ProcIntelHSW : SubtargetFeature<"haswell", "X86ProcFamily",
433 "IntelHaswell", "Intel Haswell processors">;
434def ProcIntelBDW : SubtargetFeature<"broadwell", "X86ProcFamily",
435 "IntelBroadwell", "Intel Broadwell processors">;
436def ProcIntelSKL : SubtargetFeature<"skylake", "X86ProcFamily",
437 "IntelSkylake", "Intel Skylake processors">;
438def ProcIntelKNL : SubtargetFeature<"knl", "X86ProcFamily",
439 "IntelKNL", "Intel Knights Landing processors">;
440def ProcIntelSKX : SubtargetFeature<"skx", "X86ProcFamily",
441 "IntelSKX", "Intel Skylake Server processors">;
442def ProcIntelCNL : SubtargetFeature<"cannonlake", "X86ProcFamily",
443 "IntelCannonlake", "Intel Cannonlake processors">;
Gabor Buella213edc42018-04-10 18:59:13 +0000444def ProcIntelICL : SubtargetFeature<"icelake-client", "X86ProcFamily",
445 "IntelIcelakeClient", "Intel Icelake processors">;
446def ProcIntelICX : SubtargetFeature<"icelake-server", "X86ProcFamily",
447 "IntelIcelakeServer", "Intel Icelake Server processors">;
Andrew Trick8523b162012-02-01 23:20:51 +0000448
Evan Chengff1beda2006-10-06 09:17:41 +0000449class Proc<string Name, list<SubtargetFeature> Features>
Andrew Trick87255e32012-07-07 04:00:00 +0000450 : ProcessorModel<Name, GenericModel, Features>;
Andrew Trick8523b162012-02-01 23:20:51 +0000451
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000452def : Proc<"generic", [FeatureX87, FeatureSlowUAMem16]>;
453def : Proc<"i386", [FeatureX87, FeatureSlowUAMem16]>;
454def : Proc<"i486", [FeatureX87, FeatureSlowUAMem16]>;
455def : Proc<"i586", [FeatureX87, FeatureSlowUAMem16]>;
456def : Proc<"pentium", [FeatureX87, FeatureSlowUAMem16]>;
457def : Proc<"pentium-mmx", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
Craig Topper38373222017-11-01 22:15:49 +0000458
Craig Topper505f38a2018-01-10 22:07:16 +0000459def : Proc<"i686", [FeatureX87, FeatureSlowUAMem16, FeatureCMOV]>;
460def : Proc<"pentiumpro", [FeatureX87, FeatureSlowUAMem16, FeatureCMOV,
461 FeatureNOPL]>;
Craig Topper38373222017-11-01 22:15:49 +0000462
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000463def : Proc<"pentium2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
Craig Topper505f38a2018-01-10 22:07:16 +0000464 FeatureCMOV, FeatureFXSR, FeatureNOPL]>;
Craig Topper38373222017-11-01 22:15:49 +0000465
466foreach P = ["pentium3", "pentium3m"] in {
467 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE1,
Craig Topper505f38a2018-01-10 22:07:16 +0000468 FeatureFXSR, FeatureNOPL]>;
Craig Topper38373222017-11-01 22:15:49 +0000469}
Mitch Bodarte60465d2016-04-27 22:52:35 +0000470
471// Enable the PostRAScheduler for SSE2 and SSE3 class cpus.
472// The intent is to enable it for pentium4 which is the current default
473// processor in a vanilla 32-bit clang compilation when no specific
474// architecture is specified. This generally gives a nice performance
475// increase on silvermont, with largely neutral behavior on other
476// contemporary large core processors.
477// pentium-m, pentium4m, prescott and nocona are included as a preventative
478// measure to avoid performance surprises, in case clang's default cpu
479// changes slightly.
480
481def : ProcessorModel<"pentium-m", GenericPostRAModel,
482 [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
Craig Topper505f38a2018-01-10 22:07:16 +0000483 FeatureSSE2, FeatureFXSR, FeatureNOPL]>;
Mitch Bodarte60465d2016-04-27 22:52:35 +0000484
Craig Topper38373222017-11-01 22:15:49 +0000485foreach P = ["pentium4", "pentium4m"] in {
486 def : ProcessorModel<P, GenericPostRAModel,
487 [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
Craig Topper505f38a2018-01-10 22:07:16 +0000488 FeatureSSE2, FeatureFXSR, FeatureNOPL]>;
Craig Topper38373222017-11-01 22:15:49 +0000489}
Chandler Carruth32908d72014-05-07 17:37:03 +0000490
Andrey Turetskiy958eb462016-04-01 10:16:15 +0000491// Intel Quark.
492def : Proc<"lakemont", []>;
493
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000494// Intel Core Duo.
Craig Topper09b65982015-10-16 06:03:09 +0000495def : ProcessorModel<"yonah", SandyBridgeModel,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000496 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
Craig Topper505f38a2018-01-10 22:07:16 +0000497 FeatureFXSR, FeatureNOPL]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000498
499// NetBurst.
Mitch Bodarte60465d2016-04-27 22:52:35 +0000500def : ProcessorModel<"prescott", GenericPostRAModel,
501 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
Craig Topper505f38a2018-01-10 22:07:16 +0000502 FeatureFXSR, FeatureNOPL]>;
Mitch Bodarte60465d2016-04-27 22:52:35 +0000503def : ProcessorModel<"nocona", GenericPostRAModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000504 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000505 FeatureSlowUAMem16,
506 FeatureMMX,
507 FeatureSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000508 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000509 FeatureNOPL,
Craig Topper27381172017-10-15 16:57:33 +0000510 FeatureCMPXCHG16B
Eric Christopher11e59832015-10-08 20:10:06 +0000511]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000512
513// Intel Core 2 Solo/Duo.
Eric Christopher11e59832015-10-08 20:10:06 +0000514def : ProcessorModel<"core2", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000515 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000516 FeatureSlowUAMem16,
517 FeatureMMX,
518 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000519 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000520 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000521 FeatureCMPXCHG16B,
Craig Topper641e2af2017-08-30 04:34:48 +0000522 FeatureLAHFSAHF,
523 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000524]>;
525def : ProcessorModel<"penryn", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000526 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000527 FeatureSlowUAMem16,
528 FeatureMMX,
529 FeatureSSE41,
Craig Topper09b65982015-10-16 06:03:09 +0000530 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000531 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000532 FeatureCMPXCHG16B,
Craig Topper641e2af2017-08-30 04:34:48 +0000533 FeatureLAHFSAHF,
534 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000535]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000536
Chandler Carruthaf8924032014-12-09 10:58:36 +0000537// Atom CPUs.
538class BonnellProc<string Name> : ProcessorModel<Name, AtomModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000539 ProcIntelAtom,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000540 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000541 FeatureSlowUAMem16,
542 FeatureMMX,
543 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000544 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000545 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000546 FeatureCMPXCHG16B,
547 FeatureMOVBE,
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000548 FeatureLEAForSP,
Eric Christopher11e59832015-10-08 20:10:06 +0000549 FeatureSlowDivide32,
550 FeatureSlowDivide64,
Craig Topper62c47a22017-08-29 05:14:27 +0000551 FeatureSlowTwoMemOps,
Eric Christopher11e59832015-10-08 20:10:06 +0000552 FeatureLEAUsesAG,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000553 FeaturePadShortFunctions,
554 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000555]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000556def : BonnellProc<"bonnell">;
557def : BonnellProc<"atom">; // Pin the generic name to the baseline.
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000558
Chandler Carruthaf8924032014-12-09 10:58:36 +0000559class SilvermontProc<string Name> : ProcessorModel<Name, SLMModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000560 ProcIntelSLM,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000561 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000562 FeatureMMX,
563 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000564 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000565 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000566 FeatureCMPXCHG16B,
567 FeatureMOVBE,
568 FeaturePOPCNT,
569 FeaturePCLMUL,
570 FeatureAES,
571 FeatureSlowDivide64,
Craig Topper62c47a22017-08-29 05:14:27 +0000572 FeatureSlowTwoMemOps,
Eric Christopher11e59832015-10-08 20:10:06 +0000573 FeaturePRFCHW,
574 FeatureSlowLEA,
575 FeatureSlowIncDec,
Zvi Rackover8bc7e4d2016-12-06 19:35:20 +0000576 FeatureSlowPMULLD,
Craig Topperb207dd62018-01-26 19:34:14 +0000577 FeatureRDRAND,
Craig Topperbc895a32018-04-19 19:25:24 +0000578 FeatureLAHFSAHF,
579 FeaturePOPCNTFalseDeps
Eric Christopher11e59832015-10-08 20:10:06 +0000580]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000581def : SilvermontProc<"silvermont">;
582def : SilvermontProc<"slm">; // Legacy alias.
583
Gabor Buella8f1646b2018-04-16 07:47:35 +0000584class ProcessorFeatures<list<SubtargetFeature> Inherited,
585 list<SubtargetFeature> NewFeatures> {
586 list<SubtargetFeature> Value = !listconcat(Inherited, NewFeatures);
587}
588
589class ProcModel<string Name, SchedMachineModel Model,
590 list<SubtargetFeature> ProcFeatures,
591 list<SubtargetFeature> OtherFeatures> :
592 ProcessorModel<Name, Model, !listconcat(ProcFeatures, OtherFeatures)>;
593
594def GLMFeatures : ProcessorFeatures<[], [
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000595 FeatureX87,
596 FeatureMMX,
597 FeatureSSE42,
598 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000599 FeatureNOPL,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000600 FeatureCMPXCHG16B,
601 FeatureMOVBE,
602 FeaturePOPCNT,
603 FeaturePCLMUL,
604 FeatureAES,
605 FeaturePRFCHW,
Craig Topper62c47a22017-08-29 05:14:27 +0000606 FeatureSlowTwoMemOps,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000607 FeatureSlowLEA,
608 FeatureSlowIncDec,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000609 FeatureLAHFSAHF,
610 FeatureMPX,
611 FeatureSHA,
Craig Toppera4c5caf2017-07-04 05:33:19 +0000612 FeatureRDRAND,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000613 FeatureRDSEED,
614 FeatureXSAVE,
615 FeatureXSAVEOPT,
616 FeatureXSAVEC,
617 FeatureXSAVES,
Michael Zuckermanac1d20d2017-09-25 13:45:31 +0000618 FeatureCLFLUSHOPT,
619 FeatureFSGSBase
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000620]>;
Gabor Buella8f1646b2018-04-16 07:47:35 +0000621
622class GoldmontProc<string Name> : ProcModel<Name, SLMModel,
Craig Topperbc895a32018-04-19 19:25:24 +0000623 GLMFeatures.Value, [
624 ProcIntelGLM,
625 FeaturePOPCNTFalseDeps
626]>;
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000627def : GoldmontProc<"goldmont">;
628
Gabor Buellaa832b222018-05-10 07:26:05 +0000629def GLPFeatures : ProcessorFeatures<GLMFeatures.Value, [
630 FeaturePTWRITE,
Gabor Buella8f1646b2018-04-16 07:47:35 +0000631 FeatureRDPID,
632 FeatureSGX
633]>;
Gabor Buellaa832b222018-05-10 07:26:05 +0000634
635class GoldmontPlusProc<string Name> : ProcModel<Name, SLMModel,
636 GLPFeatures.Value, [
637 ProcIntelGLP
638]>;
Gabor Buella8f1646b2018-04-16 07:47:35 +0000639def : GoldmontPlusProc<"goldmont-plus">;
640
641class TremontProc<string Name> : ProcModel<Name, SLMModel,
Gabor Buellaa832b222018-05-10 07:26:05 +0000642 GLPFeatures.Value, [
Gabor Buella8f1646b2018-04-16 07:47:35 +0000643 ProcIntelTRM,
644 FeatureCLDEMOTE,
645 FeatureGFNI,
Gabor Buellac8ded042018-05-01 10:01:16 +0000646 FeatureMOVDIRI,
647 FeatureMOVDIR64B,
Gabor Buella31fa8022018-04-20 18:42:47 +0000648 FeatureWAITPKG
Gabor Buella8f1646b2018-04-16 07:47:35 +0000649]>;
650def : TremontProc<"tremont">;
651
Eric Christopher2ef63182010-04-02 21:54:27 +0000652// "Arrandale" along with corei3 and corei5
Craig Topper3611d9b2015-03-30 06:31:11 +0000653class NehalemProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000654 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000655 FeatureMMX,
656 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000657 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000658 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000659 FeatureCMPXCHG16B,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000660 FeaturePOPCNT,
Craig Topper641e2af2017-08-30 04:34:48 +0000661 FeatureLAHFSAHF,
662 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000663]>;
Craig Topper3611d9b2015-03-30 06:31:11 +0000664def : NehalemProc<"nehalem">;
665def : NehalemProc<"corei7">;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000666
Eric Christopher2ef63182010-04-02 21:54:27 +0000667// Westmere is a similar machine to nehalem with some additional features.
668// Westmere is the corei3/i5/i7 path from nehalem to sandybridge
Chandler Carruthaf8924032014-12-09 10:58:36 +0000669class WestmereProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000670 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000671 FeatureMMX,
672 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000673 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000674 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000675 FeatureCMPXCHG16B,
Eric Christopher11e59832015-10-08 20:10:06 +0000676 FeaturePOPCNT,
677 FeatureAES,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000678 FeaturePCLMUL,
Craig Topper641e2af2017-08-30 04:34:48 +0000679 FeatureLAHFSAHF,
680 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000681]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000682def : WestmereProc<"westmere">;
683
Nate Begeman8b08f522010-12-10 00:26:57 +0000684// SSE is not listed here since llvm treats AVX as a reimplementation of SSE,
685// rather than a superset.
Craig Topperf730a6b2016-02-13 21:35:37 +0000686def SNBFeatures : ProcessorFeatures<[], [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000687 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000688 FeatureMMX,
689 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000690 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000691 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000692 FeatureCMPXCHG16B,
Eric Christopher11e59832015-10-08 20:10:06 +0000693 FeaturePOPCNT,
694 FeatureAES,
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000695 FeatureSlowDivide64,
Craig Topper0ee35692015-10-14 05:37:38 +0000696 FeaturePCLMUL,
697 FeatureXSAVE,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000698 FeatureXSAVEOPT,
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000699 FeatureLAHFSAHF,
Lama Saba2ea271b2017-05-18 08:11:50 +0000700 FeatureSlow3OpsLEA,
Craig Topperd88389a2017-02-21 06:39:13 +0000701 FeatureFastScalarFSQRT,
Craig Topper641e2af2017-08-30 04:34:48 +0000702 FeatureFastSHLDRotate,
Craig Topperef1f7162017-08-30 05:00:35 +0000703 FeatureSlowIncDec,
Craig Topper641e2af2017-08-30 04:34:48 +0000704 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000705]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000706
Craig Topperf730a6b2016-02-13 21:35:37 +0000707class SandyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
708 SNBFeatures.Value, [
Marina Yatsina77a21db2018-01-22 10:07:01 +0000709 FeatureSlowUAMem32,
710 FeaturePOPCNTFalseDeps
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000711]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000712def : SandyBridgeProc<"sandybridge">;
713def : SandyBridgeProc<"corei7-avx">; // Legacy alias.
Evan Chengff1beda2006-10-06 09:17:41 +0000714
Craig Topperf730a6b2016-02-13 21:35:37 +0000715def IVBFeatures : ProcessorFeatures<SNBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000716 FeatureRDRAND,
717 FeatureF16C,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000718 FeatureFSGSBase
719]>;
720
Craig Topperf730a6b2016-02-13 21:35:37 +0000721class IvyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
722 IVBFeatures.Value, [
Marina Yatsina77a21db2018-01-22 10:07:01 +0000723 FeatureSlowUAMem32,
724 FeaturePOPCNTFalseDeps
Eric Christopher11e59832015-10-08 20:10:06 +0000725]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000726def : IvyBridgeProc<"ivybridge">;
727def : IvyBridgeProc<"core-avx-i">; // Legacy alias.
Craig Topper3657fe42011-10-14 03:21:46 +0000728
Craig Topperf730a6b2016-02-13 21:35:37 +0000729def HSWFeatures : ProcessorFeatures<IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000730 FeatureAVX2,
Eric Christopher11e59832015-10-08 20:10:06 +0000731 FeatureBMI,
732 FeatureBMI2,
Clement Courbet203fc172017-04-21 09:20:50 +0000733 FeatureERMSB,
Eric Christopher11e59832015-10-08 20:10:06 +0000734 FeatureFMA,
Gabor Buellad2f1ab12018-05-25 06:32:05 +0000735 FeatureINVPCID,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000736 FeatureLZCNT,
Simon Pilgrimfd5df632017-12-19 13:16:43 +0000737 FeatureMOVBE,
738 FeatureFastVariableShuffle
Eric Christopher11e59832015-10-08 20:10:06 +0000739]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000740
Craig Topperf730a6b2016-02-13 21:35:37 +0000741class HaswellProc<string Name> : ProcModel<Name, HaswellModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000742 HSWFeatures.Value, [
Marina Yatsina77a21db2018-01-22 10:07:01 +0000743 ProcIntelHSW,
744 FeaturePOPCNTFalseDeps,
745 FeatureLZCNTFalseDeps
Craig Topper54541c42017-10-13 16:04:08 +0000746]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000747def : HaswellProc<"haswell">;
748def : HaswellProc<"core-avx2">; // Legacy alias.
749
Craig Topperf730a6b2016-02-13 21:35:37 +0000750def BDWFeatures : ProcessorFeatures<HSWFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000751 FeatureADX,
Craig Topper67885f52017-12-22 02:41:12 +0000752 FeatureRDSEED,
753 FeaturePRFCHW
Eric Christopher11e59832015-10-08 20:10:06 +0000754]>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000755class BroadwellProc<string Name> : ProcModel<Name, BroadwellModel,
Craig Topper54541c42017-10-13 16:04:08 +0000756 BDWFeatures.Value, [
Marina Yatsina77a21db2018-01-22 10:07:01 +0000757 ProcIntelBDW,
758 FeaturePOPCNTFalseDeps,
759 FeatureLZCNTFalseDeps
Craig Topper54541c42017-10-13 16:04:08 +0000760]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000761def : BroadwellProc<"broadwell">;
762
Craig Topperf730a6b2016-02-13 21:35:37 +0000763def SKLFeatures : ProcessorFeatures<BDWFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000764 FeatureMPX,
Eric Christopher58297412017-03-29 07:40:44 +0000765 FeatureRTM,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000766 FeatureXSAVEC,
767 FeatureXSAVES,
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000768 FeatureCLFLUSHOPT,
769 FeatureFastVectorFSQRT
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000770]>;
771
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000772class SkylakeClientProc<string Name> : ProcModel<Name, SkylakeClientModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000773 SKLFeatures.Value, [
Craig Topperea37e202017-11-25 18:09:37 +0000774 ProcIntelSKL,
Marina Yatsina77a21db2018-01-22 10:07:01 +0000775 FeatureHasFastGather,
Gabor Buella3eab22d2018-04-10 13:58:57 +0000776 FeaturePOPCNTFalseDeps,
777 FeatureSGX
Craig Topper5805fb32017-10-13 16:06:06 +0000778]>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000779def : SkylakeClientProc<"skylake">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000780
Craig Topper5d692912017-10-13 18:10:17 +0000781def KNLFeatures : ProcessorFeatures<IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000782 FeatureAVX512,
783 FeatureERI,
784 FeatureCDI,
785 FeaturePFI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000786 FeaturePREFETCHWT1,
787 FeatureADX,
788 FeatureRDSEED,
Eric Christopher11e59832015-10-08 20:10:06 +0000789 FeatureMOVBE,
790 FeatureLZCNT,
791 FeatureBMI,
792 FeatureBMI2,
Craig Topper67885f52017-12-22 02:41:12 +0000793 FeatureFMA,
794 FeaturePRFCHW
Craig Topper5d692912017-10-13 18:10:17 +0000795]>;
796
797// FIXME: define KNL model
798class KnightsLandingProc<string Name> : ProcModel<Name, HaswellModel,
799 KNLFeatures.Value, [
800 ProcIntelKNL,
Craig Topper62c47a22017-08-29 05:14:27 +0000801 FeatureSlowTwoMemOps,
Craig Topperea37e202017-11-25 18:09:37 +0000802 FeatureFastPartialYMMorZMMWrite,
803 FeatureHasFastGather
Eric Christopher11e59832015-10-08 20:10:06 +0000804]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000805def : KnightsLandingProc<"knl">;
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000806
Craig Topper5d692912017-10-13 18:10:17 +0000807class KnightsMillProc<string Name> : ProcModel<Name, HaswellModel,
808 KNLFeatures.Value, [
809 ProcIntelKNL,
810 FeatureSlowTwoMemOps,
Craig Topper6fae2ee2017-10-25 17:10:32 +0000811 FeatureFastPartialYMMorZMMWrite,
Craig Topperea37e202017-11-25 18:09:37 +0000812 FeatureHasFastGather,
Craig Topper6fae2ee2017-10-25 17:10:32 +0000813 FeatureVPOPCNTDQ
Craig Topper5d692912017-10-13 18:10:17 +0000814]>;
815def : KnightsMillProc<"knm">; // TODO Add AVX5124FMAPS/AVX5124VNNIW features
816
Craig Topperf730a6b2016-02-13 21:35:37 +0000817def SKXFeatures : ProcessorFeatures<SKLFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000818 FeatureAVX512,
819 FeatureCDI,
820 FeatureDQI,
821 FeatureBWI,
822 FeatureVLX,
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000823 FeaturePKU,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000824 FeatureCLWB
Eric Christopher11e59832015-10-08 20:10:06 +0000825]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000826
Gadi Haber684944b2017-10-08 12:52:54 +0000827class SkylakeServerProc<string Name> : ProcModel<Name, SkylakeServerModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000828 SKXFeatures.Value, [
Craig Topperea37e202017-11-25 18:09:37 +0000829 ProcIntelSKX,
Craig Toppera8f87a32018-01-29 21:56:48 +0000830 FeatureHasFastGather,
831 FeaturePOPCNTFalseDeps
Craig Toppera1f9c9dd2017-10-15 16:41:15 +0000832]>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000833def : SkylakeServerProc<"skylake-avx512">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000834def : SkylakeServerProc<"skx">; // Legacy alias.
835
Craig Topperd710ada2018-02-21 00:15:48 +0000836def CNLFeatures : ProcessorFeatures<SKLFeatures.Value, [
837 FeatureAVX512,
838 FeatureCDI,
839 FeatureDQI,
840 FeatureBWI,
841 FeatureVLX,
842 FeaturePKU,
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000843 FeatureVBMI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000844 FeatureIFMA,
Gabor Buella3eab22d2018-04-10 13:58:57 +0000845 FeatureSHA,
846 FeatureSGX
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000847]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000848
Craig Topper9a94dfc2017-11-19 01:25:30 +0000849class CannonlakeProc<string Name> : ProcModel<Name, SkylakeServerModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000850 CNLFeatures.Value, [
Craig Topperea37e202017-11-25 18:09:37 +0000851 ProcIntelCNL,
852 FeatureHasFastGather
Craig Topper5805fb32017-10-13 16:06:06 +0000853]>;
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000854def : CannonlakeProc<"cannonlake">;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000855
Craig Topper81037f32017-11-19 01:12:00 +0000856def ICLFeatures : ProcessorFeatures<CNLFeatures.Value, [
Craig Toppera8905702017-11-21 21:05:18 +0000857 FeatureBITALG,
858 FeatureVAES,
859 FeatureVBMI2,
860 FeatureVNNI,
861 FeatureVPCLMULQDQ,
Coby Tayreed8b17be2017-11-26 09:36:41 +0000862 FeatureVPOPCNTDQ,
Craig Topper55cfa892017-12-27 22:04:04 +0000863 FeatureGFNI,
Craig Topper84b26b92018-01-18 23:52:31 +0000864 FeatureCLWB,
865 FeatureRDPID
Craig Topper81037f32017-11-19 01:12:00 +0000866]>;
867
Gabor Buella213edc42018-04-10 18:59:13 +0000868class IcelakeClientProc<string Name> : ProcModel<Name, SkylakeServerModel,
869 ICLFeatures.Value, [
Craig Topperea37e202017-11-25 18:09:37 +0000870 ProcIntelICL,
871 FeatureHasFastGather
Craig Topper81037f32017-11-19 01:12:00 +0000872]>;
Gabor Buella213edc42018-04-10 18:59:13 +0000873def : IcelakeClientProc<"icelake-client">;
874
875class IcelakeServerProc<string Name> : ProcModel<Name, SkylakeServerModel,
876 ICLFeatures.Value, [
877 ProcIntelICX,
Gabor Buella2b5e9602018-05-08 06:47:36 +0000878 FeaturePCONFIG,
Gabor Buella2ef36f32018-04-11 20:01:57 +0000879 FeatureWBNOINVD,
Gabor Buella213edc42018-04-10 18:59:13 +0000880 FeatureHasFastGather
881]>;
882def : IcelakeServerProc<"icelake-server">;
Craig Topper81037f32017-11-19 01:12:00 +0000883
Chandler Carruthaf8924032014-12-09 10:58:36 +0000884// AMD CPUs.
Robert Khasanovbfa01312014-07-21 14:54:21 +0000885
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000886def : Proc<"k6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
887def : Proc<"k6-2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
888def : Proc<"k6-3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
Craig Topper38373222017-11-01 22:15:49 +0000889
890foreach P = ["athlon", "athlon-tbird"] in {
Craig Topper505f38a2018-01-10 22:07:16 +0000891 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, Feature3DNowA,
892 FeatureNOPL, FeatureSlowSHLD]>;
Craig Topper38373222017-11-01 22:15:49 +0000893}
894
895foreach P = ["athlon-4", "athlon-xp", "athlon-mp"] in {
896 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureSSE1,
Craig Topper505f38a2018-01-10 22:07:16 +0000897 Feature3DNowA, FeatureFXSR, FeatureNOPL, FeatureSlowSHLD]>;
Craig Topper38373222017-11-01 22:15:49 +0000898}
899
900foreach P = ["k8", "opteron", "athlon64", "athlon-fx"] in {
901 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureSSE2, Feature3DNowA,
Craig Topper505f38a2018-01-10 22:07:16 +0000902 FeatureFXSR, FeatureNOPL, Feature64Bit, FeatureSlowSHLD]>;
Craig Topper38373222017-11-01 22:15:49 +0000903}
904
905foreach P = ["k8-sse3", "opteron-sse3", "athlon64-sse3"] in {
906 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureSSE3, Feature3DNowA,
Craig Topper505f38a2018-01-10 22:07:16 +0000907 FeatureFXSR, FeatureNOPL, FeatureCMPXCHG16B, FeatureSlowSHLD]>;
Craig Topper38373222017-11-01 22:15:49 +0000908}
909
910foreach P = ["amdfam10", "barcelona"] in {
911 def : Proc<P, [FeatureX87, FeatureSSE4A, Feature3DNowA, FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000912 FeatureNOPL, FeatureCMPXCHG16B, FeatureLZCNT, FeaturePOPCNT,
Craig Topper38373222017-11-01 22:15:49 +0000913 FeatureSlowSHLD, FeatureLAHFSAHF]>;
914}
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000915
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000916// Bobcat
Eric Christopher11e59832015-10-08 20:10:06 +0000917def : Proc<"btver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000918 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000919 FeatureMMX,
920 FeatureSSSE3,
921 FeatureSSE4A,
Craig Topper09b65982015-10-16 06:03:09 +0000922 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000923 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000924 FeatureCMPXCHG16B,
925 FeaturePRFCHW,
926 FeatureLZCNT,
927 FeaturePOPCNT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000928 FeatureSlowSHLD,
Simon Pilgrim02bdac52018-01-29 21:24:31 +0000929 FeatureLAHFSAHF,
930 FeatureFast15ByteNOP
Eric Christopher11e59832015-10-08 20:10:06 +0000931]>;
Sanjay Patel1191adf2014-09-09 20:07:07 +0000932
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000933// Jaguar
Eric Christopher11e59832015-10-08 20:10:06 +0000934def : ProcessorModel<"btver2", BtVer2Model, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000935 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000936 FeatureMMX,
937 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000938 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000939 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000940 FeatureSSE4A,
941 FeatureCMPXCHG16B,
942 FeaturePRFCHW,
943 FeatureAES,
944 FeaturePCLMUL,
945 FeatureBMI,
946 FeatureF16C,
947 FeatureMOVBE,
948 FeatureLZCNT,
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000949 FeatureFastLZCNT,
Eric Christopher11e59832015-10-08 20:10:06 +0000950 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000951 FeatureXSAVE,
952 FeatureXSAVEOPT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000953 FeatureSlowSHLD,
Yunzhong Gao0de36ec2016-02-12 23:37:57 +0000954 FeatureLAHFSAHF,
Simon Pilgrim02bdac52018-01-29 21:24:31 +0000955 FeatureFast15ByteNOP,
Amjad Aboud4f977512017-03-03 09:03:24 +0000956 FeatureFastPartialYMMorZMMWrite
Eric Christopher11e59832015-10-08 20:10:06 +0000957]>;
Sanjay Patele57f3c02014-11-28 18:40:18 +0000958
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000959// Bulldozer
Eric Christopher11e59832015-10-08 20:10:06 +0000960def : Proc<"bdver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000961 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000962 FeatureXOP,
963 FeatureFMA4,
964 FeatureCMPXCHG16B,
965 FeatureAES,
966 FeaturePRFCHW,
967 FeaturePCLMUL,
968 FeatureMMX,
969 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000970 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000971 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000972 FeatureSSE4A,
973 FeatureLZCNT,
974 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000975 FeatureXSAVE,
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000976 FeatureLWP,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000977 FeatureSlowSHLD,
Craig Topper641e2af2017-08-30 04:34:48 +0000978 FeatureLAHFSAHF,
Simon Pilgrim02bdac52018-01-29 21:24:31 +0000979 FeatureFast11ByteNOP,
Craig Topper641e2af2017-08-30 04:34:48 +0000980 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000981]>;
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000982// Piledriver
Eric Christopher11e59832015-10-08 20:10:06 +0000983def : Proc<"bdver2", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000984 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000985 FeatureXOP,
986 FeatureFMA4,
987 FeatureCMPXCHG16B,
988 FeatureAES,
989 FeaturePRFCHW,
990 FeaturePCLMUL,
991 FeatureMMX,
992 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000993 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000994 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000995 FeatureSSE4A,
996 FeatureF16C,
997 FeatureLZCNT,
998 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000999 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +00001000 FeatureBMI,
1001 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +00001002 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +00001003 FeatureFMA,
Hans Wennborg5000ce82015-12-04 23:00:33 +00001004 FeatureSlowSHLD,
Craig Topper641e2af2017-08-30 04:34:48 +00001005 FeatureLAHFSAHF,
Simon Pilgrim02bdac52018-01-29 21:24:31 +00001006 FeatureFast11ByteNOP,
Craig Topper641e2af2017-08-30 04:34:48 +00001007 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +00001008]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +00001009
1010// Steamroller
Eric Christopher11e59832015-10-08 20:10:06 +00001011def : Proc<"bdver3", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +00001012 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +00001013 FeatureXOP,
1014 FeatureFMA4,
1015 FeatureCMPXCHG16B,
1016 FeatureAES,
1017 FeaturePRFCHW,
1018 FeaturePCLMUL,
1019 FeatureMMX,
1020 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +00001021 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +00001022 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +00001023 FeatureSSE4A,
1024 FeatureF16C,
1025 FeatureLZCNT,
1026 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +00001027 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +00001028 FeatureBMI,
1029 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +00001030 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +00001031 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +00001032 FeatureXSAVEOPT,
Eric Christopher11e59832015-10-08 20:10:06 +00001033 FeatureSlowSHLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +00001034 FeatureFSGSBase,
Craig Topper641e2af2017-08-30 04:34:48 +00001035 FeatureLAHFSAHF,
Simon Pilgrim02bdac52018-01-29 21:24:31 +00001036 FeatureFast11ByteNOP,
Craig Topper641e2af2017-08-30 04:34:48 +00001037 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +00001038]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +00001039
Benjamin Kramer60045732014-05-02 15:47:07 +00001040// Excavator
Eric Christopher11e59832015-10-08 20:10:06 +00001041def : Proc<"bdver4", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +00001042 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +00001043 FeatureMMX,
1044 FeatureAVX2,
Craig Topper09b65982015-10-16 06:03:09 +00001045 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +00001046 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +00001047 FeatureXOP,
1048 FeatureFMA4,
1049 FeatureCMPXCHG16B,
1050 FeatureAES,
1051 FeaturePRFCHW,
1052 FeaturePCLMUL,
1053 FeatureF16C,
1054 FeatureLZCNT,
1055 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +00001056 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +00001057 FeatureBMI,
1058 FeatureBMI2,
1059 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +00001060 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +00001061 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +00001062 FeatureXSAVEOPT,
Simon Pilgrim381a0ad2016-07-24 16:00:53 +00001063 FeatureSlowSHLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +00001064 FeatureFSGSBase,
Ashutosh Nema348af9c2016-05-18 11:59:12 +00001065 FeatureLAHFSAHF,
Simon Pilgrim02bdac52018-01-29 21:24:31 +00001066 FeatureFast11ByteNOP,
Craig Topper641e2af2017-08-30 04:34:48 +00001067 FeatureMWAITX,
1068 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +00001069]>;
Benjamin Kramer60045732014-05-02 15:47:07 +00001070
Craig Topper106b5b62017-07-19 02:45:14 +00001071// Znver1
1072def: ProcessorModel<"znver1", Znver1Model, [
Craig Topperd55b8312017-01-10 06:01:16 +00001073 FeatureADX,
1074 FeatureAES,
1075 FeatureAVX2,
1076 FeatureBMI,
1077 FeatureBMI2,
1078 FeatureCLFLUSHOPT,
Craig Topper50f3d142017-02-09 04:27:34 +00001079 FeatureCLZERO,
Craig Topperd55b8312017-01-10 06:01:16 +00001080 FeatureCMPXCHG16B,
1081 FeatureF16C,
1082 FeatureFMA,
1083 FeatureFSGSBase,
1084 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +00001085 FeatureNOPL,
Craig Topperd55b8312017-01-10 06:01:16 +00001086 FeatureFastLZCNT,
1087 FeatureLAHFSAHF,
1088 FeatureLZCNT,
Simon Pilgrim02bdac52018-01-29 21:24:31 +00001089 FeatureFast15ByteNOP,
Craig Topper641e2af2017-08-30 04:34:48 +00001090 FeatureMacroFusion,
Craig Topperd55b8312017-01-10 06:01:16 +00001091 FeatureMMX,
1092 FeatureMOVBE,
1093 FeatureMWAITX,
1094 FeaturePCLMUL,
1095 FeaturePOPCNT,
1096 FeaturePRFCHW,
1097 FeatureRDRAND,
1098 FeatureRDSEED,
1099 FeatureSHA,
Craig Topperd55b8312017-01-10 06:01:16 +00001100 FeatureSSE4A,
1101 FeatureSlowSHLD,
1102 FeatureX87,
1103 FeatureXSAVE,
1104 FeatureXSAVEC,
1105 FeatureXSAVEOPT,
1106 FeatureXSAVES]>;
1107
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +00001108def : Proc<"geode", [FeatureX87, FeatureSlowUAMem16, Feature3DNowA]>;
Evan Chengff1beda2006-10-06 09:17:41 +00001109
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +00001110def : Proc<"winchip-c6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
1111def : Proc<"winchip2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
1112def : Proc<"c3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
1113def : Proc<"c3-2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
1114 FeatureSSE1, FeatureFXSR]>;
Evan Chengff1beda2006-10-06 09:17:41 +00001115
Chandler Carruth32908d72014-05-07 17:37:03 +00001116// We also provide a generic 64-bit specific x86 processor model which tries to
1117// be good for modern chips without enabling instruction set encodings past the
1118// basic SSE2 and 64-bit ones. It disables slow things from any mainstream and
1119// modern 64-bit x86 chip, and enables features that are generally beneficial.
Michael Liao5bf95782014-12-04 05:20:33 +00001120//
Chandler Carruth32908d72014-05-07 17:37:03 +00001121// We currently use the Sandy Bridge model as the default scheduling model as
1122// we use it across Nehalem, Westmere, Sandy Bridge, and Ivy Bridge which
1123// covers a huge swath of x86 processors. If there are specific scheduling
1124// knobs which need to be tuned differently for AMD chips, we might consider
1125// forming a common base for them.
Chandler Carruth98c51cb2017-08-21 08:45:22 +00001126def : ProcessorModel<"x86-64", SandyBridgeModel, [
1127 FeatureX87,
1128 FeatureMMX,
1129 FeatureSSE2,
1130 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +00001131 FeatureNOPL,
Chandler Carruth98c51cb2017-08-21 08:45:22 +00001132 Feature64Bit,
1133 FeatureSlow3OpsLEA,
Craig Topper641e2af2017-08-30 04:34:48 +00001134 FeatureSlowIncDec,
1135 FeatureMacroFusion
Chandler Carruth98c51cb2017-08-21 08:45:22 +00001136]>;
Chandler Carruth32908d72014-05-07 17:37:03 +00001137
Evan Chengff1beda2006-10-06 09:17:41 +00001138//===----------------------------------------------------------------------===//
Chris Lattner5d00a0b2007-02-26 18:17:14 +00001139// Calling Conventions
1140//===----------------------------------------------------------------------===//
1141
1142include "X86CallingConv.td"
1143
1144
1145//===----------------------------------------------------------------------===//
Jim Grosbach4cf25f52010-10-30 13:48:28 +00001146// Assembly Parser
Chris Lattner5d00a0b2007-02-26 18:17:14 +00001147//===----------------------------------------------------------------------===//
1148
Devang Patel85d684a2012-01-09 19:13:28 +00001149def ATTAsmParserVariant : AsmParserVariant {
Daniel Dunbar00331992009-07-29 00:02:19 +00001150 int Variant = 0;
Daniel Dunbare4318712009-08-11 20:59:47 +00001151
Chad Rosier9f7a2212013-04-18 22:35:36 +00001152 // Variant name.
1153 string Name = "att";
1154
Daniel Dunbare4318712009-08-11 20:59:47 +00001155 // Discard comments in assembly strings.
1156 string CommentDelimiter = "#";
1157
1158 // Recognize hard coded registers.
1159 string RegisterPrefix = "%";
Daniel Dunbar00331992009-07-29 00:02:19 +00001160}
1161
Devang Patel67bf992a2012-01-10 17:51:54 +00001162def IntelAsmParserVariant : AsmParserVariant {
1163 int Variant = 1;
1164
Chad Rosier9f7a2212013-04-18 22:35:36 +00001165 // Variant name.
1166 string Name = "intel";
1167
Devang Patel67bf992a2012-01-10 17:51:54 +00001168 // Discard comments in assembly strings.
1169 string CommentDelimiter = ";";
1170
1171 // Recognize hard coded registers.
1172 string RegisterPrefix = "";
1173}
1174
Jim Grosbach4cf25f52010-10-30 13:48:28 +00001175//===----------------------------------------------------------------------===//
1176// Assembly Printers
1177//===----------------------------------------------------------------------===//
1178
Chris Lattner56832602004-10-03 20:36:57 +00001179// The X86 target supports two different syntaxes for emitting machine code.
1180// This is controlled by the -x86-asm-syntax={att|intel}
1181def ATTAsmWriter : AsmWriter {
Chris Lattner1cbd3de2009-09-13 19:30:11 +00001182 string AsmWriterClassName = "ATTInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +00001183 int Variant = 0;
1184}
1185def IntelAsmWriter : AsmWriter {
Chris Lattner13306a12009-09-20 07:47:59 +00001186 string AsmWriterClassName = "IntelInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +00001187 int Variant = 1;
1188}
1189
Chris Lattnera8c3cff2003-08-03 18:19:37 +00001190def X86 : Target {
Chris Lattnera8c3cff2003-08-03 18:19:37 +00001191 // Information about the instructions...
Chris Lattner25510802003-08-04 04:59:56 +00001192 let InstructionSet = X86InstrInfo;
Devang Patel67bf992a2012-01-10 17:51:54 +00001193 let AssemblyParserVariants = [ATTAsmParserVariant, IntelAsmParserVariant];
Chris Lattner56832602004-10-03 20:36:57 +00001194 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Geoff Berryf8bf2ec2018-02-23 18:25:08 +00001195 let AllowRegisterRenaming = 1;
Chris Lattnera8c3cff2003-08-03 18:19:37 +00001196}
Clement Courbetb4493792018-04-10 08:16:37 +00001197
1198//===----------------------------------------------------------------------===//
1199// Pfm Counters
1200//===----------------------------------------------------------------------===//
1201
1202include "X86PfmCounters.td"