blob: 99c525eb9d7dabd1edae474f3e13eae27739969e [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault0c90e952015-11-06 18:17:45 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000017
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000019#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000020#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "R600ISelLowering.h"
22#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000023#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIISelLowering.h"
25#include "SIInstrInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000026#include "SIMachineFunctionInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000027#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000028#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000029#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
30#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
31#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000032#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000033#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000034#include "llvm/MC/MCInstrItineraries.h"
35#include "llvm/Support/MathExtras.h"
36#include <cassert>
37#include <cstdint>
38#include <memory>
39#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000040
41#define GET_SUBTARGETINFO_HEADER
42#include "AMDGPUGenSubtargetInfo.inc"
43
Tom Stellard75aadc22012-12-11 21:25:42 +000044namespace llvm {
45
Matt Arsenault43e92fe2016-06-24 06:30:11 +000046class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000047
Tom Stellard75aadc22012-12-11 21:25:42 +000048class AMDGPUSubtarget : public AMDGPUGenSubtargetInfo {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000049public:
50 enum Generation {
51 R600 = 0,
52 R700,
53 EVERGREEN,
54 NORTHERN_ISLANDS,
Tom Stellard6e1ee472013-10-29 16:37:28 +000055 SOUTHERN_ISLANDS,
Marek Olsak5df00d62014-12-07 12:18:57 +000056 SEA_ISLANDS,
57 VOLCANIC_ISLANDS,
Matt Arsenaulte823d922017-02-18 18:29:53 +000058 GFX9,
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000059 };
60
Marek Olsak4d00dd22015-03-09 15:48:09 +000061 enum {
Tom Stellard347ac792015-06-26 21:15:07 +000062 ISAVersion0_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +000063 ISAVersion6_0_0,
64 ISAVersion6_0_1,
Tom Stellard347ac792015-06-26 21:15:07 +000065 ISAVersion7_0_0,
66 ISAVersion7_0_1,
Yaxun Liu94add852016-10-26 16:37:56 +000067 ISAVersion7_0_2,
Wei Ding7c3e5112017-06-10 03:53:19 +000068 ISAVersion7_0_3,
Tom Stellard347ac792015-06-26 21:15:07 +000069 ISAVersion8_0_0,
Changpeng Fangc16be002016-01-13 20:39:25 +000070 ISAVersion8_0_1,
Changpeng Fang98317d22016-10-11 16:00:47 +000071 ISAVersion8_0_2,
Yaxun Liu94add852016-10-26 16:37:56 +000072 ISAVersion8_0_3,
73 ISAVersion8_0_4,
74 ISAVersion8_1_0,
Matt Arsenaulte823d922017-02-18 18:29:53 +000075 ISAVersion9_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +000076 ISAVersion9_0_1,
77 ISAVersion9_0_2,
78 ISAVersion9_0_3
Tom Stellard347ac792015-06-26 21:15:07 +000079 };
80
Wei Ding205bfdb2017-02-10 02:15:29 +000081 enum TrapHandlerAbi {
82 TrapHandlerAbiNone = 0,
83 TrapHandlerAbiHsa = 1
84 };
85
Wei Dingf2cce022017-02-22 23:22:19 +000086 enum TrapID {
87 TrapIDHardwareReserved = 0,
88 TrapIDHSADebugTrap = 1,
89 TrapIDLLVMTrap = 2,
90 TrapIDLLVMDebugTrap = 3,
91 TrapIDDebugBreakpoint = 7,
92 TrapIDDebugReserved8 = 8,
93 TrapIDDebugReservedFE = 0xfe,
94 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +000095 };
96
97 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +000098 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +000099 };
100
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000101protected:
102 // Basic subtarget description.
103 Triple TargetTriple;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000104 Generation Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000105 unsigned IsaVersion;
106 unsigned WavefrontSize;
107 int LocalMemorySize;
108 int LDSBankCount;
109 unsigned MaxPrivateElementSize;
110
111 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000112 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000113 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000114
115 // Dynamially set bits that enable features.
116 bool FP32Denormals;
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000117 bool FP64FP16Denormals;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000118 bool FPExceptions;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000119 bool DX10Clamp;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000120 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000121 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000122 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000123 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000124 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000125 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000126 bool EnableXNACK;
Wei Ding205bfdb2017-02-10 02:15:29 +0000127 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000128 bool DebuggerInsertNops;
129 bool DebuggerReserveRegs;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000130 bool DebuggerEmitPrologue;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000131
132 // Used as options.
133 bool EnableVGPRSpilling;
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000134 bool EnablePromoteAlloca;
Matt Arsenault41033282014-10-10 22:01:59 +0000135 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000136 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000137 bool EnableSIScheduler;
138 bool DumpCode;
139
140 // Subtarget statically properties set by tablegen
141 bool FP64;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000142 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000143 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000144 bool CIInsts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000145 bool GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000146 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000147 bool HasSMemRealTime;
148 bool Has16BitInsts;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000149 bool HasIntClamp;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000150 bool HasVOP3PInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000151 bool HasMovrel;
152 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000153 bool HasScalarStores;
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000154 bool HasInv2PiInlineImm;
Sam Kolton07dbde22017-01-20 10:01:25 +0000155 bool HasSDWA;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000156 bool HasSDWAOmod;
157 bool HasSDWAScalar;
158 bool HasSDWASdst;
159 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000160 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000161 bool HasDPP;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000162 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000163 bool FlatInstOffsets;
164 bool FlatGlobalInsts;
165 bool FlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000166 bool AddNoCarryInsts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000167 bool R600ALUInst;
168 bool CaymanISA;
169 bool CFALUBug;
170 bool HasVertexCache;
171 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000172 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000173
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000174 // Dummy feature to use for assembler in tablegen.
175 bool FeatureDisable;
176
Tom Stellard75aadc22012-12-11 21:25:42 +0000177 InstrItineraryData InstrItins;
Matt Arsenault56684d42016-08-11 17:31:42 +0000178 SelectionDAGTargetInfo TSInfo;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000179 AMDGPUAS AS;
Tom Stellard75aadc22012-12-11 21:25:42 +0000180
181public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000182 AMDGPUSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
183 const TargetMachine &TM);
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000184 ~AMDGPUSubtarget() override;
185
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000186 AMDGPUSubtarget &initializeSubtargetDependencies(const Triple &TT,
187 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000188
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000189 const AMDGPUInstrInfo *getInstrInfo() const override = 0;
190 const AMDGPUFrameLowering *getFrameLowering() const override = 0;
191 const AMDGPUTargetLowering *getTargetLowering() const override = 0;
192 const AMDGPURegisterInfo *getRegisterInfo() const override = 0;
Tom Stellard000c5af2016-04-14 19:09:28 +0000193
Eric Christopherd9134482014-08-04 21:25:23 +0000194 const InstrItineraryData *getInstrItineraryData() const override {
195 return &InstrItins;
196 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000197
Matt Arsenault56684d42016-08-11 17:31:42 +0000198 // Nothing implemented, just prevent crashes on use.
199 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
200 return &TSInfo;
201 }
202
Craig Topperee7b0f32014-04-30 05:53:27 +0000203 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000204
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000205 bool isAmdHsaOS() const {
206 return TargetTriple.getOS() == Triple::AMDHSA;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000207 }
208
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000209 bool isMesa3DOS() const {
210 return TargetTriple.getOS() == Triple::Mesa3D;
211 }
212
Tom Stellarde88bbc32016-09-23 01:33:26 +0000213 bool isOpenCLEnv() const {
Yaxun Liua618acf2017-06-01 21:31:53 +0000214 return TargetTriple.getEnvironment() == Triple::OpenCL ||
215 TargetTriple.getEnvironmentName() == "amdgizcl";
Tom Stellarde88bbc32016-09-23 01:33:26 +0000216 }
217
Tim Renouf9f7ead32017-09-29 09:48:12 +0000218 bool isAmdPalOS() const {
219 return TargetTriple.getOS() == Triple::AMDPAL;
220 }
221
Matt Arsenaultd782d052014-06-27 17:57:00 +0000222 Generation getGeneration() const {
223 return Gen;
224 }
225
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000226 unsigned getWavefrontSize() const {
227 return WavefrontSize;
228 }
229
230 int getLocalMemorySize() const {
231 return LocalMemorySize;
232 }
233
234 int getLDSBankCount() const {
235 return LDSBankCount;
236 }
237
238 unsigned getMaxPrivateElementSize() const {
239 return MaxPrivateElementSize;
240 }
241
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000242 AMDGPUAS getAMDGPUAS() const {
243 return AS;
244 }
245
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +0000246 bool has16BitInsts() const {
247 return Has16BitInsts;
248 }
249
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000250 bool hasIntClamp() const {
251 return HasIntClamp;
252 }
253
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000254 bool hasVOP3PInsts() const {
255 return HasVOP3PInsts;
256 }
257
Matt Arsenaultd782d052014-06-27 17:57:00 +0000258 bool hasHWFP64() const {
259 return FP64;
260 }
261
Matt Arsenaultb035a572015-01-29 19:34:25 +0000262 bool hasFastFMAF32() const {
263 return FastFMAF32;
264 }
265
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000266 bool hasHalfRate64Ops() const {
267 return HalfRate64Ops;
268 }
269
Matt Arsenault88701812016-06-09 23:42:48 +0000270 bool hasAddr64() const {
271 return (getGeneration() < VOLCANIC_ISLANDS);
272 }
273
Matt Arsenaultfae02982014-03-17 18:58:11 +0000274 bool hasBFE() const {
275 return (getGeneration() >= EVERGREEN);
276 }
277
Matt Arsenault6e439652014-06-10 19:00:20 +0000278 bool hasBFI() const {
279 return (getGeneration() >= EVERGREEN);
280 }
281
Matt Arsenaultfae02982014-03-17 18:58:11 +0000282 bool hasBFM() const {
283 return hasBFE();
284 }
285
Matt Arsenault60425062014-06-10 19:18:28 +0000286 bool hasBCNT(unsigned Size) const {
287 if (Size == 32)
288 return (getGeneration() >= EVERGREEN);
289
Matt Arsenault3dd43fc2014-07-18 06:07:13 +0000290 if (Size == 64)
291 return (getGeneration() >= SOUTHERN_ISLANDS);
292
293 return false;
Matt Arsenault60425062014-06-10 19:18:28 +0000294 }
295
Tom Stellard50122a52014-04-07 19:45:41 +0000296 bool hasMulU24() const {
297 return (getGeneration() >= EVERGREEN);
298 }
299
300 bool hasMulI24() const {
301 return (getGeneration() >= SOUTHERN_ISLANDS ||
302 hasCaymanISA());
303 }
304
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000305 bool hasFFBL() const {
306 return (getGeneration() >= EVERGREEN);
307 }
308
309 bool hasFFBH() const {
310 return (getGeneration() >= EVERGREEN);
311 }
312
Matt Arsenault10268f92017-02-27 22:40:39 +0000313 bool hasMed3_16() const {
314 return getGeneration() >= GFX9;
315 }
316
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000317 bool hasMin3Max3_16() const {
318 return getGeneration() >= GFX9;
319 }
320
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000321 bool hasMadMixInsts() const {
322 return getGeneration() >= GFX9;
323 }
324
Jan Vesely808fff52015-04-30 17:15:56 +0000325 bool hasCARRY() const {
326 return (getGeneration() >= EVERGREEN);
327 }
328
329 bool hasBORROW() const {
330 return (getGeneration() >= EVERGREEN);
331 }
332
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000333 bool hasCaymanISA() const {
334 return CaymanISA;
335 }
336
Wei Ding205bfdb2017-02-10 02:15:29 +0000337 TrapHandlerAbi getTrapHandlerAbi() const {
338 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
339 }
340
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000341 bool isPromoteAllocaEnabled() const {
342 return EnablePromoteAlloca;
343 }
344
Matt Arsenault706f9302015-07-06 16:01:58 +0000345 bool unsafeDSOffsetFoldingEnabled() const {
346 return EnableUnsafeDSOffsetFolding;
347 }
348
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000349 bool dumpCode() const {
350 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000351 }
352
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000353 /// Return the amount of LDS that can be used that will not restrict the
354 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000355 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
356 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000357
358 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
359 /// the given LDS memory size is the only constraint.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000360 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000361
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000362 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const {
363 const auto *MFI = MF.getInfo<SIMachineFunctionInfo>();
364 return getOccupancyWithLocalMemSize(MFI->getLDSSize(), *MF.getFunction());
365 }
366
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000367 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000368 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000369 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000370
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000371 bool hasFP32Denormals() const {
372 return FP32Denormals;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000373 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000374
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000375 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000376 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000377 }
378
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000379 bool supportsMinMaxDenormModes() const {
380 return getGeneration() >= AMDGPUSubtarget::GFX9;
381 }
382
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000383 bool hasFPExceptions() const {
384 return FPExceptions;
Marek Olsak4d00dd22015-03-09 15:48:09 +0000385 }
386
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000387 bool enableDX10Clamp() const {
388 return DX10Clamp;
389 }
390
391 bool enableIEEEBit(const MachineFunction &MF) const {
392 return AMDGPU::isCompute(MF.getFunction()->getCallingConv());
393 }
394
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000395 bool useFlatForGlobal() const {
396 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000397 }
398
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000399 bool hasAutoWaitcntBeforeBarrier() const {
400 return AutoWaitcntBeforeBarrier;
401 }
402
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000403 bool hasCodeObjectV3() const {
404 return CodeObjectV3;
405 }
406
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000407 bool hasUnalignedBufferAccess() const {
408 return UnalignedBufferAccess;
409 }
410
Tom Stellard64a9d082016-10-14 18:10:39 +0000411 bool hasUnalignedScratchAccess() const {
412 return UnalignedScratchAccess;
413 }
414
Matt Arsenaulte823d922017-02-18 18:29:53 +0000415 bool hasApertureRegs() const {
416 return HasApertureRegs;
417 }
418
Wei Ding205bfdb2017-02-10 02:15:29 +0000419 bool isTrapHandlerEnabled() const {
420 return TrapHandler;
421 }
422
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000423 bool isXNACKEnabled() const {
424 return EnableXNACK;
425 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000426
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000427 bool hasFlatAddressSpace() const {
428 return FlatAddressSpace;
429 }
430
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000431 bool hasFlatInstOffsets() const {
432 return FlatInstOffsets;
433 }
434
435 bool hasFlatGlobalInsts() const {
436 return FlatGlobalInsts;
437 }
438
439 bool hasFlatScratchInsts() const {
440 return FlatScratchInsts;
441 }
442
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000443 bool hasD16LoadStore() const {
444 return getGeneration() >= GFX9;
445 }
446
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000447 bool hasAddNoCarry() const {
448 return AddNoCarryInsts;
449 }
450
Tom Stellard2f3f9852017-01-25 01:25:13 +0000451 bool isMesaKernel(const MachineFunction &MF) const {
452 return isMesa3DOS() && !AMDGPU::isShader(MF.getFunction()->getCallingConv());
453 }
454
455 // Covers VS/PS/CS graphics shaders
456 bool isMesaGfxShader(const MachineFunction &MF) const {
457 return isMesa3DOS() && AMDGPU::isShader(MF.getFunction()->getCallingConv());
458 }
459
460 bool isAmdCodeObjectV2(const MachineFunction &MF) const {
461 return isAmdHsaOS() || isMesaKernel(MF);
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000462 }
463
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000464 bool hasFminFmaxLegacy() const {
465 return getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS;
466 }
467
Stanislav Mekhanoshin53a21292017-05-23 19:54:48 +0000468 bool hasSDWA() const {
469 return HasSDWA;
470 }
471
Sam Kolton3c4933f2017-06-22 06:26:41 +0000472 bool hasSDWAOmod() const {
473 return HasSDWAOmod;
474 }
475
476 bool hasSDWAScalar() const {
477 return HasSDWAScalar;
478 }
479
480 bool hasSDWASdst() const {
481 return HasSDWASdst;
482 }
483
484 bool hasSDWAMac() const {
485 return HasSDWAMac;
486 }
487
Sam Koltona179d252017-06-27 15:02:23 +0000488 bool hasSDWAOutModsVOPC() const {
489 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000490 }
491
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000492 /// \brief Returns the offset in bytes from the start of the input buffer
493 /// of the first explicit kernel argument.
Tom Stellard2f3f9852017-01-25 01:25:13 +0000494 unsigned getExplicitKernelArgOffset(const MachineFunction &MF) const {
495 return isAmdCodeObjectV2(MF) ? 0 : 36;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000496 }
497
Tom Stellardb2869eb2016-09-09 19:28:00 +0000498 unsigned getAlignmentForImplicitArgPtr() const {
499 return isAmdHsaOS() ? 8 : 4;
500 }
501
Tom Stellard2f3f9852017-01-25 01:25:13 +0000502 unsigned getImplicitArgNumBytes(const MachineFunction &MF) const {
503 if (isMesaKernel(MF))
Tom Stellarde88bbc32016-09-23 01:33:26 +0000504 return 16;
505 if (isAmdHsaOS() && isOpenCLEnv())
506 return 32;
507 return 0;
508 }
509
Matt Arsenault869fec22017-04-17 19:48:24 +0000510 // Scratch is allocated in 256 dword per wave blocks for the entire
511 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
512 // is 4-byte aligned.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000513 unsigned getStackAlignment() const {
Matt Arsenault869fec22017-04-17 19:48:24 +0000514 return 4;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000515 }
Tom Stellard347ac792015-06-26 21:15:07 +0000516
Craig Topper5656db42014-04-29 07:57:24 +0000517 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000518 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000519 }
520
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000521 bool enableSubRegLiveness() const override {
522 return true;
523 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000524
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000525 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b;}
526 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal;}
527
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000528 /// \returns Number of execution units per compute unit supported by the
529 /// subtarget.
530 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000531 return AMDGPU::IsaInfo::getEUsPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000532 }
533
534 /// \returns Maximum number of work groups per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000535 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000536 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000537 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(getFeatureBits(),
538 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000539 }
540
541 /// \returns Maximum number of waves per compute unit supported by the
542 /// subtarget without any kind of limitation.
543 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000544 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000545 }
546
547 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000548 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000549 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000550 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits(),
551 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000552 }
553
554 /// \returns Minimum number of waves per execution unit supported by the
555 /// subtarget.
556 unsigned getMinWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000557 return AMDGPU::IsaInfo::getMinWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000558 }
559
560 /// \returns Maximum number of waves per execution unit supported by the
561 /// subtarget without any kind of limitation.
562 unsigned getMaxWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000563 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000564 }
565
566 /// \returns Maximum number of waves per execution unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000567 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000568 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000569 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits(),
570 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000571 }
572
573 /// \returns Minimum flat work group size supported by the subtarget.
574 unsigned getMinFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000575 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000576 }
577
578 /// \returns Maximum flat work group size supported by the subtarget.
579 unsigned getMaxFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000580 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000581 }
582
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000583 /// \returns Number of waves per work group supported by the subtarget and
584 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000585 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000586 return AMDGPU::IsaInfo::getWavesPerWorkGroup(getFeatureBits(),
587 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000588 }
589
Matt Arsenaultb7918022017-10-23 17:09:35 +0000590 /// \returns Default range flat work group size for a calling convention.
591 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
592
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000593 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
594 /// for function \p F, or minimum/maximum flat work group sizes explicitly
595 /// requested using "amdgpu-flat-work-group-size" attribute attached to
596 /// function \p F.
597 ///
598 /// \returns Subtarget's default values if explicitly requested values cannot
599 /// be converted to integer, or violate subtarget's specifications.
600 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
601
602 /// \returns Subtarget's default pair of minimum/maximum number of waves per
603 /// execution unit for function \p F, or minimum/maximum number of waves per
604 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
605 /// attached to function \p F.
606 ///
607 /// \returns Subtarget's default values if explicitly requested values cannot
608 /// be converted to integer, violate subtarget's specifications, or are not
609 /// compatible with minimum/maximum number of waves limited by flat work group
610 /// size, register usage, and/or lds usage.
611 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000612
613 /// Creates value range metadata on an workitemid.* inrinsic call or load.
614 bool makeLIDRangeMetadata(Instruction *I) const;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000615};
616
617class R600Subtarget final : public AMDGPUSubtarget {
618private:
619 R600InstrInfo InstrInfo;
620 R600FrameLowering FrameLowering;
621 R600TargetLowering TLInfo;
622
623public:
624 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
625 const TargetMachine &TM);
626
627 const R600InstrInfo *getInstrInfo() const override {
628 return &InstrInfo;
629 }
630
631 const R600FrameLowering *getFrameLowering() const override {
632 return &FrameLowering;
633 }
634
635 const R600TargetLowering *getTargetLowering() const override {
636 return &TLInfo;
637 }
638
639 const R600RegisterInfo *getRegisterInfo() const override {
640 return &InstrInfo.getRegisterInfo();
641 }
642
643 bool hasCFAluBug() const {
644 return CFALUBug;
645 }
646
647 bool hasVertexCache() const {
648 return HasVertexCache;
649 }
650
651 short getTexVTXClauseSize() const {
652 return TexVTXClauseSize;
653 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000654};
655
656class SISubtarget final : public AMDGPUSubtarget {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000657private:
658 SIInstrInfo InstrInfo;
659 SIFrameLowering FrameLowering;
660 SITargetLowering TLInfo;
Quentin Colombet61d71a12017-08-15 22:31:51 +0000661
662 /// GlobalISel related APIs.
663 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
664 std::unique_ptr<InstructionSelector> InstSelector;
665 std::unique_ptr<LegalizerInfo> Legalizer;
666 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000667
668public:
669 SISubtarget(const Triple &TT, StringRef CPU, StringRef FS,
670 const TargetMachine &TM);
671
672 const SIInstrInfo *getInstrInfo() const override {
673 return &InstrInfo;
674 }
675
676 const SIFrameLowering *getFrameLowering() const override {
677 return &FrameLowering;
678 }
679
680 const SITargetLowering *getTargetLowering() const override {
681 return &TLInfo;
682 }
683
684 const CallLowering *getCallLowering() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000685 return CallLoweringInfo.get();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000686 }
687
Tom Stellardca166212017-01-30 21:56:46 +0000688 const InstructionSelector *getInstructionSelector() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000689 return InstSelector.get();
Tom Stellardca166212017-01-30 21:56:46 +0000690 }
691
692 const LegalizerInfo *getLegalizerInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000693 return Legalizer.get();
Tom Stellardca166212017-01-30 21:56:46 +0000694 }
695
696 const RegisterBankInfo *getRegBankInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000697 return RegBankInfo.get();
Tom Stellardca166212017-01-30 21:56:46 +0000698 }
699
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000700 const SIRegisterInfo *getRegisterInfo() const override {
701 return &InstrInfo.getRegisterInfo();
702 }
703
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000704 // XXX - Why is this here if it isn't in the default pass set?
705 bool enableEarlyIfConversion() const override {
706 return true;
707 }
708
Tom Stellard83f0bce2015-01-29 16:55:25 +0000709 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000710 unsigned NumRegionInstrs) const override;
711
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000712 bool isVGPRSpillingEnabled(const Function& F) const;
713
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000714 unsigned getMaxNumUserSGPRs() const {
715 return 16;
716 }
717
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000718 bool hasSMemRealTime() const {
719 return HasSMemRealTime;
720 }
721
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000722 bool hasMovrel() const {
723 return HasMovrel;
724 }
725
726 bool hasVGPRIndexMode() const {
727 return HasVGPRIndexMode;
728 }
729
Marek Olsake22fdb92017-03-21 17:00:32 +0000730 bool useVGPRIndexMode(bool UserEnable) const {
731 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
732 }
733
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000734 bool hasScalarCompareEq64() const {
735 return getGeneration() >= VOLCANIC_ISLANDS;
736 }
737
Matt Arsenault7b647552016-10-28 21:55:15 +0000738 bool hasScalarStores() const {
739 return HasScalarStores;
740 }
741
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000742 bool hasInv2PiInlineImm() const {
743 return HasInv2PiInlineImm;
744 }
745
Sam Kolton07dbde22017-01-20 10:01:25 +0000746 bool hasDPP() const {
747 return HasDPP;
748 }
749
Tom Stellardde008d32016-01-21 04:28:34 +0000750 bool enableSIScheduler() const {
751 return EnableSIScheduler;
752 }
753
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000754 bool debuggerSupported() const {
755 return debuggerInsertNops() && debuggerReserveRegs() &&
756 debuggerEmitPrologue();
757 }
758
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000759 bool debuggerInsertNops() const {
760 return DebuggerInsertNops;
761 }
762
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000763 bool debuggerReserveRegs() const {
764 return DebuggerReserveRegs;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000765 }
766
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000767 bool debuggerEmitPrologue() const {
768 return DebuggerEmitPrologue;
769 }
770
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000771 bool loadStoreOptEnabled() const {
772 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000773 }
774
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000775 bool hasSGPRInitBug() const {
776 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000777 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000778
Tom Stellardb133fbb2016-10-27 23:05:31 +0000779 bool has12DWordStoreHazard() const {
780 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
781 }
782
Matt Arsenaulte823d922017-02-18 18:29:53 +0000783 bool hasSMovFedHazard() const {
784 return getGeneration() >= AMDGPUSubtarget::GFX9;
785 }
786
787 bool hasReadM0Hazard() const {
788 return getGeneration() >= AMDGPUSubtarget::GFX9;
789 }
790
Matt Arsenault9166ce82017-07-28 15:52:08 +0000791 unsigned getKernArgSegmentSize(const MachineFunction &MF,
792 unsigned ExplictArgBytes) const;
Tom Stellarde88bbc32016-09-23 01:33:26 +0000793
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000794 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs SGPRs
795 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
796
797 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs VGPRs
798 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000799
Matt Arsenaulte823d922017-02-18 18:29:53 +0000800 /// \returns true if the flat_scratch register should be initialized with the
801 /// pointer to the wave's scratch memory rather than a size and offset.
802 bool flatScratchIsPointer() const {
803 return getGeneration() >= GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000804 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000805
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000806 /// \returns SGPR allocation granularity supported by the subtarget.
807 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000808 return AMDGPU::IsaInfo::getSGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000809 }
810
811 /// \returns SGPR encoding granularity supported by the subtarget.
812 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000813 return AMDGPU::IsaInfo::getSGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000814 }
815
816 /// \returns Total number of SGPRs supported by the subtarget.
817 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000818 return AMDGPU::IsaInfo::getTotalNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000819 }
820
821 /// \returns Addressable number of SGPRs supported by the subtarget.
822 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000823 return AMDGPU::IsaInfo::getAddressableNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000824 }
825
826 /// \returns Minimum number of SGPRs that meets the given number of waves per
827 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000828 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
829 return AMDGPU::IsaInfo::getMinNumSGPRs(getFeatureBits(), WavesPerEU);
830 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000831
832 /// \returns Maximum number of SGPRs that meets the given number of waves per
833 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000834 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
835 return AMDGPU::IsaInfo::getMaxNumSGPRs(getFeatureBits(), WavesPerEU,
836 Addressable);
837 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000838
839 /// \returns Reserved number of SGPRs for given function \p MF.
840 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
841
842 /// \returns Maximum number of SGPRs that meets number of waves per execution
843 /// unit requirement for function \p MF, or number of SGPRs explicitly
844 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
845 ///
846 /// \returns Value that meets number of waves per execution unit requirement
847 /// if explicitly requested value cannot be converted to integer, violates
848 /// subtarget's specifications, or does not meet number of waves per execution
849 /// unit requirement.
850 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
851
852 /// \returns VGPR allocation granularity supported by the subtarget.
853 unsigned getVGPRAllocGranule() const {
Mandeep Singh Grang5e1697e2017-06-06 05:08:36 +0000854 return AMDGPU::IsaInfo::getVGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000855 }
856
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000857 /// \returns VGPR encoding granularity supported by the subtarget.
858 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000859 return AMDGPU::IsaInfo::getVGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000860 }
861
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000862 /// \returns Total number of VGPRs supported by the subtarget.
863 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000864 return AMDGPU::IsaInfo::getTotalNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000865 }
866
867 /// \returns Addressable number of VGPRs supported by the subtarget.
868 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000869 return AMDGPU::IsaInfo::getAddressableNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000870 }
871
872 /// \returns Minimum number of VGPRs that meets given number of waves per
873 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000874 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
875 return AMDGPU::IsaInfo::getMinNumVGPRs(getFeatureBits(), WavesPerEU);
876 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000877
878 /// \returns Maximum number of VGPRs that meets given number of waves per
879 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000880 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
881 return AMDGPU::IsaInfo::getMaxNumVGPRs(getFeatureBits(), WavesPerEU);
882 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000883
884 /// \returns Reserved number of VGPRs for given function \p MF.
885 unsigned getReservedNumVGPRs(const MachineFunction &MF) const {
886 return debuggerReserveRegs() ? 4 : 0;
887 }
888
889 /// \returns Maximum number of VGPRs that meets number of waves per execution
890 /// unit requirement for function \p MF, or number of VGPRs explicitly
891 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
892 ///
893 /// \returns Value that meets number of waves per execution unit requirement
894 /// if explicitly requested value cannot be converted to integer, violates
895 /// subtarget's specifications, or does not meet number of waves per execution
896 /// unit requirement.
897 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000898
899 void getPostRAMutations(
900 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
901 const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000902};
903
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000904} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +0000905
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000906#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H