blob: 14dfc45bcdcaa7fa3480917bf9c2d5fff4db38c9 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
16#define LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
Chris Lattnerf22556d2005-08-16 17:14:42 +000017
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Hal Finkel756810f2013-03-21 21:37:52 +000020#include "PPCRegisterInfo.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000023#include "llvm/Target/TargetLowering.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024
25namespace llvm {
Chris Lattnerb2854fa2005-08-26 20:25:03 +000026 namespace PPCISD {
Matthias Braund04893f2015-05-07 21:33:59 +000027 enum NodeType : unsigned {
Nate Begemandebcb552007-01-26 22:40:50 +000028 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000029 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000030
31 /// FSEL - Traditional three-operand fsel node.
32 ///
33 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000034
Nate Begeman60952142005-09-06 22:03:27 +000035 /// FCFID - The FCFID instruction, taking an f64 operand and producing
36 /// and f64 value containing the FP representation of the integer that
37 /// was temporarily in the f64 operand.
38 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000039
Hal Finkelf6d45f22013-04-01 17:52:07 +000040 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
41 /// unsigned integers and single-precision outputs.
42 FCFIDU, FCFIDS, FCFIDUS,
43
David Majnemer08249a32013-09-26 05:22:11 +000044 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
45 /// operand, producing an f64 value containing the integer representation
46 /// of that FP value.
47 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000048
Hal Finkelf6d45f22013-04-01 17:52:07 +000049 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
50 /// unsigned integers.
51 FCTIDUZ, FCTIWUZ,
52
Hal Finkel2e103312013-04-03 04:01:11 +000053 /// Reciprocal estimate instructions (unary FP ops).
54 FRE, FRSQRTE,
55
Nate Begeman69caef22005-12-13 22:55:22 +000056 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
57 // three v4f32 operands and producing a v4f32 result.
58 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000059
Chris Lattnera8713b12006-03-20 01:53:53 +000060 /// VPERM - The PPC VPERM Instruction.
61 ///
62 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000063
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +000064 /// XXSPLT - The PPC VSX splat instructions
65 ///
66 XXSPLT,
67
Hal Finkel4edc66b2015-01-03 01:16:37 +000068 /// The CMPB instruction (takes two operands of i32 or i64).
69 CMPB,
70
Chris Lattner595088a2005-11-17 07:30:41 +000071 /// Hi/Lo - These represent the high and low 16-bit parts of a global
72 /// address respectively. These nodes have two operands, the first of
73 /// which must be a TargetGlobalAddress, and the second of which must be a
74 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
75 /// though these are usually folded into other nodes.
76 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +000077
Ulrich Weigandad0cb912014-06-18 17:52:49 +000078 /// The following two target-specific nodes are used for calls through
Tilmann Scheller79fef932009-12-18 13:00:15 +000079 /// function pointers in the 64-bit SVR4 ABI.
80
Jim Laskey48850c12006-11-16 22:43:37 +000081 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
82 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
83 /// compute an allocation on the stack.
84 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +000085
Yury Gribovd7dbb662015-12-01 11:40:55 +000086 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
87 /// compute an offset from native SP to the address of the most recent
88 /// dynamic alloca.
89 DYNAREAOFFSET,
90
Chris Lattner595088a2005-11-17 07:30:41 +000091 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
92 /// at function entry, used for PIC code.
93 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +000094
Chris Lattnerfea33f72005-12-06 02:10:38 +000095 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
96 /// shift amounts. These nodes are generated by the multi-precision shift
97 /// code.
98 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000099
Hal Finkel13d104b2014-12-11 18:37:52 +0000100 /// The combination of sra[wd]i and addze used to implemented signed
101 /// integer division by a power of 2. The first operand is the dividend,
102 /// and the second is the constant shift amount (representing the
103 /// divisor).
104 SRA_ADDZE,
105
Chris Lattnereb755fc2006-05-17 19:00:46 +0000106 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000107 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +0000108 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000109 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000110
Chris Lattnereb755fc2006-05-17 19:00:46 +0000111 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
112 /// MTCTR instruction.
113 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000114
Chris Lattnereb755fc2006-05-17 19:00:46 +0000115 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
116 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000117 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000118
Hal Finkelfc096c92014-12-23 22:29:40 +0000119 /// CHAIN,FLAG = BCTRL(CHAIN, ADDR, INFLAG) - The combination of a bctrl
120 /// instruction and the TOC reload required on SVR4 PPC64.
121 BCTRL_LOAD_TOC,
122
Nate Begemanb11b8e42005-12-20 00:26:01 +0000123 /// Return with a flag operand, matched by 'blr'
124 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000125
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000126 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
127 /// This copies the bits corresponding to the specified CRREG into the
128 /// resultant GPR. Bits corresponding to other CR regs are undefined.
129 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000130
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000131 /// Direct move from a VSX register to a GPR
132 MFVSR,
133
134 /// Direct move from a GPR to a VSX register (algebraic)
135 MTVSRA,
136
137 /// Direct move from a GPR to a VSX register (zero)
138 MTVSRZ,
139
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000140 /// Extract a subvector from signed integer vector and convert to FP.
141 /// It is primarily used to convert a (widened) illegal integer vector
142 /// type to a legal floating point vector type.
143 /// For example v2i32 -> widened to v4i32 -> v2f64
144 SINT_VEC_TO_FP,
145
146 /// Extract a subvector from unsigned integer vector and convert to FP.
147 /// As with SINT_VEC_TO_FP, used for converting illegal types.
148 UINT_VEC_TO_FP,
149
Hal Finkel940ab932014-02-28 00:27:01 +0000150 // FIXME: Remove these once the ANDI glue bug is fixed:
151 /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the
152 /// eq or gt bit of CR0 after executing andi. x, 1. This is used to
153 /// implement truncation of i32 or i64 to i1.
154 ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT,
155
Hal Finkelbbdee932014-12-02 22:01:00 +0000156 // READ_TIME_BASE - A read of the 64-bit time-base register on a 32-bit
157 // target (returns (Lo, Hi)). It takes a chain operand.
158 READ_TIME_BASE,
159
Hal Finkel756810f2013-03-21 21:37:52 +0000160 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
161 EH_SJLJ_SETJMP,
162
163 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
164 EH_SJLJ_LONGJMP,
165
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000166 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
167 /// instructions. For lack of better number, we use the opcode number
168 /// encoding for the OPC field to identify the compare. For example, 838
169 /// is VCMPGTSH.
170 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000171
Chris Lattner6961fc72006-03-26 10:06:40 +0000172 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000173 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000174 /// opcode number encoding for the OPC field to identify the compare. For
175 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000176 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000177
Chris Lattner9754d142006-04-18 17:59:36 +0000178 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
179 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
180 /// condition register to branch on, OPC is the branch opcode to use (e.g.
181 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
182 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000183 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000184
Hal Finkel25c19922013-05-15 21:37:41 +0000185 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
186 /// loops.
187 BDNZ, BDZ,
188
Ulrich Weigand874fc622013-03-26 10:56:22 +0000189 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
190 /// towards zero. Used only as part of the long double-to-int
191 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000192 FADDRTZ,
193
Ulrich Weigand874fc622013-03-26 10:56:22 +0000194 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
195 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000196
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000197 /// TC_RETURN - A tail call return.
198 /// operand #0 chain
199 /// operand #1 callee (register or absolute)
200 /// operand #2 stack adjustment
201 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000202 TC_RETURN,
203
Hal Finkel5ab37802012-08-28 02:10:27 +0000204 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
205 CR6SET,
206 CR6UNSET,
207
Roman Divacky8854e762013-12-22 09:48:38 +0000208 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS
209 /// on PPC32.
Roman Divacky32143e22013-12-20 18:08:54 +0000210 PPC32_GOT,
211
Hal Finkel7c8ae532014-07-25 17:47:22 +0000212 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by general dynamic and
Hal Finkel07462112015-02-25 18:06:45 +0000213 /// local dynamic TLS on PPC32.
Hal Finkel7c8ae532014-07-25 17:47:22 +0000214 PPC32_PICGOT,
215
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000216 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
217 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000218 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000219 ADDIS_GOT_TPREL_HA,
220
221 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000222 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000223 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000224 /// finds the offset of "sym" relative to the thread pointer.
225 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000226
227 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
228 /// model, produces an ADD instruction that adds the contents of
229 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000230 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000231 /// identifies to the linker that the instruction is part of a
232 /// TLS sequence.
233 ADD_TLS,
234
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000235 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
236 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000237 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000238 ADDIS_TLSGD_HA,
239
Bill Schmidt82f1c772015-02-10 19:09:05 +0000240 /// %X3 = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000241 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000242 /// sym\@got\@tlsgd\@l and stores the result in X3. Hidden by
243 /// ADDIS_TLSGD_L_ADDR until after register assignment.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000244 ADDI_TLSGD_L,
245
Bill Schmidt82f1c772015-02-10 19:09:05 +0000246 /// %X3 = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
247 /// model, produces a call to __tls_get_addr(sym\@tlsgd). Hidden by
248 /// ADDIS_TLSGD_L_ADDR until after register assignment.
249 GET_TLS_ADDR,
250
251 /// G8RC = ADDI_TLSGD_L_ADDR G8RReg, Symbol, Symbol - Op that
252 /// combines ADDI_TLSGD_L and GET_TLS_ADDR until expansion following
253 /// register assignment.
254 ADDI_TLSGD_L_ADDR,
255
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000256 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
257 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000258 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000259 ADDIS_TLSLD_HA,
260
Bill Schmidt82f1c772015-02-10 19:09:05 +0000261 /// %X3 = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000262 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000263 /// sym\@got\@tlsld\@l and stores the result in X3. Hidden by
264 /// ADDIS_TLSLD_L_ADDR until after register assignment.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000265 ADDI_TLSLD_L,
266
Bill Schmidt82f1c772015-02-10 19:09:05 +0000267 /// %X3 = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
268 /// model, produces a call to __tls_get_addr(sym\@tlsld). Hidden by
269 /// ADDIS_TLSLD_L_ADDR until after register assignment.
270 GET_TLSLD_ADDR,
271
272 /// G8RC = ADDI_TLSLD_L_ADDR G8RReg, Symbol, Symbol - Op that
273 /// combines ADDI_TLSLD_L and GET_TLSLD_ADDR until expansion
274 /// following register assignment.
275 ADDI_TLSLD_L_ADDR,
276
277 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol - For the local-dynamic TLS
278 /// model, produces an ADDIS8 instruction that adds X3 to
279 /// sym\@dtprel\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000280 ADDIS_DTPREL_HA,
281
282 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
283 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000284 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000285 ADDI_DTPREL_L,
286
Bill Schmidt51e79512013-02-20 15:50:31 +0000287 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000288 /// during instruction selection to optimize a BUILD_VECTOR into
289 /// operations on splats. This is necessary to avoid losing these
290 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000291 VADD_SPLAT,
292
Bill Schmidta87a7e22013-05-14 19:35:45 +0000293 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
294 /// operand identifies the operating system entry point.
295 SC,
296
Bill Schmidte26236e2015-05-22 16:44:10 +0000297 /// CHAIN = CLRBHRB CHAIN - Clear branch history rolling buffer.
298 CLRBHRB,
299
300 /// GPRC, CHAIN = MFBHRBE CHAIN, Entry, Dummy - Move from branch
301 /// history rolling buffer entry.
302 MFBHRBE,
303
304 /// CHAIN = RFEBB CHAIN, State - Return from event-based branch.
305 RFEBB,
306
Bill Schmidtfae5d712014-12-09 16:35:51 +0000307 /// VSRC, CHAIN = XXSWAPD CHAIN, VSRC - Occurs only for little
308 /// endian. Maps to an xxswapd instruction that corrects an lxvd2x
309 /// or stxvd2x instruction. The chain is necessary because the
310 /// sequence replaces a load and needs to provide the same number
311 /// of outputs.
312 XXSWAPD,
313
Hal Finkelc93a9a22015-02-25 01:06:45 +0000314 /// QVFPERM = This corresponds to the QPX qvfperm instruction.
315 QVFPERM,
316
317 /// QVGPCI = This corresponds to the QPX qvgpci instruction.
318 QVGPCI,
319
320 /// QVALIGNI = This corresponds to the QPX qvaligni instruction.
321 QVALIGNI,
322
323 /// QVESPLATI = This corresponds to the QPX qvesplati instruction.
324 QVESPLATI,
325
326 /// QBFLT = Access the underlying QPX floating-point boolean
327 /// representation.
328 QBFLT,
329
Owen Andersonb2c80da2011-02-25 21:41:48 +0000330 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000331 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
332 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
333 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000334 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000335
336 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000337 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
338 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
339 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000340 LBRX,
341
Hal Finkel60c75102013-04-01 15:37:53 +0000342 /// STFIWX - The STFIWX instruction. The first operand is an input token
343 /// chain, then an f64 value to store, then an address to store it to.
344 STFIWX,
345
Hal Finkelbeb296b2013-03-31 10:12:51 +0000346 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
347 /// load which sign-extends from a 32-bit integer value into the
348 /// destination 64-bit register.
349 LFIWAX,
350
Hal Finkelf6d45f22013-04-01 17:52:07 +0000351 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
352 /// load which zero-extends from a 32-bit integer value into the
353 /// destination 64-bit register.
354 LFIWZX,
355
Bill Schmidtfae5d712014-12-09 16:35:51 +0000356 /// VSRC, CHAIN = LXVD2X_LE CHAIN, Ptr - Occurs only for little endian.
357 /// Maps directly to an lxvd2x instruction that will be followed by
358 /// an xxswapd.
359 LXVD2X,
360
361 /// CHAIN = STXVD2X CHAIN, VSRC, Ptr - Occurs only for little endian.
362 /// Maps directly to an stxvd2x instruction that will be preceded by
363 /// an xxswapd.
Hal Finkelc93a9a22015-02-25 01:06:45 +0000364 STXVD2X,
365
366 /// QBRC, CHAIN = QVLFSb CHAIN, Ptr
367 /// The 4xf32 load used for v4i1 constants.
Hal Finkelcf599212015-02-25 21:36:59 +0000368 QVLFSb,
369
370 /// GPRC = TOC_ENTRY GA, TOC
371 /// Loads the entry for GA from the TOC, where the TOC base is given by
372 /// the last operand.
373 TOC_ENTRY
Chris Lattnerf424a662006-01-27 23:34:02 +0000374 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000375 }
Chris Lattner382f3562006-03-20 06:15:45 +0000376
377 /// Define some predicates that are used for node matching.
378 namespace PPC {
Chris Lattnere8b83b42006-04-06 17:23:16 +0000379 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
380 /// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000381 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000382 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000383
Chris Lattnere8b83b42006-04-06 17:23:16 +0000384 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
385 /// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000386 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000387 SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000388
Bill Schmidt5ed84cd2015-05-16 01:02:12 +0000389 /// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a
390 /// VPKUDUM instruction.
391 bool isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
392 SelectionDAG &DAG);
393
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000394 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
395 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000396 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000397 unsigned ShuffleKind, SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000398
399 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
400 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000401 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000402 unsigned ShuffleKind, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000403
Kit Barton13894c72015-06-25 15:17:40 +0000404 /// isVMRGEOShuffleMask - Return true if this is a shuffle mask suitable for
405 /// a VMRGEW or VMRGOW instruction
406 bool isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven,
407 unsigned ShuffleKind, SelectionDAG &DAG);
408
Bill Schmidt42a69362014-08-05 20:47:25 +0000409 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the
410 /// shift amount, otherwise return -1.
411 int isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
412 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000413
Chris Lattner382f3562006-03-20 06:15:45 +0000414 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
415 /// specifies a splat of a single element that is suitable for input to
416 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000417 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000418
Chris Lattner382f3562006-03-20 06:15:45 +0000419 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
420 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +0000421 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000422
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000423 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000424 /// formed by using a vspltis[bhw] instruction of the specified element
425 /// size, return the constant being splatted. The ByteSize field indicates
426 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000427 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000428
429 /// If this is a qvaligni shuffle mask, return the shift
430 /// amount, otherwise return -1.
431 int isQVALIGNIShuffleMask(SDNode *N);
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000432 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000433
Nate Begeman6cca84e2005-10-16 05:39:50 +0000434 class PPCTargetLowering : public TargetLowering {
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000435 const PPCSubtarget &Subtarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000436
Chris Lattnerf22556d2005-08-16 17:14:42 +0000437 public:
Eric Christophercccae792015-01-30 22:02:31 +0000438 explicit PPCTargetLowering(const PPCTargetMachine &TM,
439 const PPCSubtarget &STI);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000440
Chris Lattner347ed8a2006-01-09 23:52:17 +0000441 /// getTargetNodeName() - This method returns the name of a target specific
442 /// DAG node.
Craig Topper0d3fa922014-04-29 07:57:37 +0000443 const char *getTargetNodeName(unsigned Opcode) const override;
Chris Lattnera801fced2006-11-08 02:15:41 +0000444
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000445 /// getPreferredVectorAction - The code we generate when vector types are
446 /// legalized by promoting the integer element type is often much worse
447 /// than code we generate if we widen the type for applicable vector types.
448 /// The issue with promoting is that the vector is scalaraized, individual
449 /// elements promoted and then the vector is rebuilt. So say we load a pair
450 /// of v4i8's and shuffle them. This will turn into a mess of 8 extending
451 /// loads, moves back into VSR's (or memory ops if we don't have moves) and
452 /// then the VPERM for the shuffle. All in all a very slow sequence.
453 TargetLoweringBase::LegalizeTypeAction getPreferredVectorAction(EVT VT)
454 const override {
455 if (VT.getVectorElementType().getSizeInBits() % 8 == 0)
456 return TypeWidenVector;
457 return TargetLoweringBase::getPreferredVectorAction(VT);
458 }
Petar Jovanovic280f7102015-12-14 17:57:33 +0000459 bool useSoftFloat() const override;
460
Mehdi Aminieaabc512015-07-09 15:12:23 +0000461 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override {
Mehdi Amini9639d652015-07-09 02:09:20 +0000462 return MVT::i32;
463 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000464
Hal Finkel9bb61de2015-01-05 05:24:42 +0000465 bool isCheapToSpeculateCttz() const override {
466 return true;
467 }
468
469 bool isCheapToSpeculateCtlz() const override {
470 return true;
471 }
472
Chuang-Yu Cheng98c18942016-04-08 12:04:32 +0000473 bool supportSplitCSR(MachineFunction *MF) const override {
474 return
475 MF->getFunction()->getCallingConv() == CallingConv::CXX_FAST_TLS &&
476 MF->getFunction()->hasFnAttribute(Attribute::NoUnwind);
477 }
478
479 void initializeSplitCSR(MachineBasicBlock *Entry) const override;
480
481 void insertCopiesSplitCSR(
482 MachineBasicBlock *Entry,
483 const SmallVectorImpl<MachineBasicBlock *> &Exits) const override;
484
Scott Michela6729e82008-03-10 15:42:14 +0000485 /// getSetCCResultType - Return the ISD::SETCC ValueType
Mehdi Amini44ede332015-07-09 02:09:04 +0000486 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
487 EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000488
Hal Finkel62ac7362014-09-19 11:42:56 +0000489 /// Return true if target always beneficiates from combining into FMA for a
490 /// given value type. This must typically return false on targets where FMA
491 /// takes more cycles to execute than FADD.
492 bool enableAggressiveFMAFusion(EVT VT) const override;
493
Chris Lattnera801fced2006-11-08 02:15:41 +0000494 /// getPreIndexedAddressParts - returns true by value, base pointer and
495 /// offset pointer and addressing mode by reference if the node's address
496 /// can be legally represented as pre-indexed load / store address.
Craig Topper0d3fa922014-04-29 07:57:37 +0000497 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
498 SDValue &Offset,
499 ISD::MemIndexedMode &AM,
500 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000501
Chris Lattnera801fced2006-11-08 02:15:41 +0000502 /// SelectAddressRegReg - Given the specified addressed, check to see if it
503 /// can be represented as an indexed [r+r] operation. Returns false if it
504 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000505 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000506 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000507
Chris Lattnera801fced2006-11-08 02:15:41 +0000508 /// SelectAddressRegImm - Returns true if the address N can be represented
509 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000510 /// is not better represented as reg+reg. If Aligned is true, only accept
511 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000512 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000513 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000514
Chris Lattnera801fced2006-11-08 02:15:41 +0000515 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
516 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000517 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000518 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000519
Craig Topper0d3fa922014-04-29 07:57:37 +0000520 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000521
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000522 /// LowerOperation - Provide custom lowering hooks for some operations.
523 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000524 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000525
Duncan Sands6ed40142008-12-01 11:39:25 +0000526 /// ReplaceNodeResults - Replace the results of node with an illegal result
527 /// type with new values built out of custom code.
528 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000529 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
530 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000531
Bill Schmidtfae5d712014-12-09 16:35:51 +0000532 SDValue expandVSXLoadForLE(SDNode *N, DAGCombinerInfo &DCI) const;
533 SDValue expandVSXStoreForLE(SDNode *N, DAGCombinerInfo &DCI) const;
534
Craig Topper0d3fa922014-04-29 07:57:37 +0000535 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000536
Hal Finkel13d104b2014-12-11 18:37:52 +0000537 SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
538 std::vector<SDNode *> *Created) const override;
539
Pat Gavlina717f252015-07-09 17:40:29 +0000540 unsigned getRegisterByName(const char* RegName, EVT VT,
541 SelectionDAG &DAG) const override;
Hal Finkel0d8db462014-05-11 19:29:11 +0000542
Jay Foada0653a32014-05-14 21:14:37 +0000543 void computeKnownBitsForTargetNode(const SDValue Op,
544 APInt &KnownZero,
545 APInt &KnownOne,
546 const SelectionDAG &DAG,
547 unsigned Depth = 0) const override;
Nate Begeman78afac22005-10-18 23:23:37 +0000548
Hal Finkel57725662015-01-03 17:58:24 +0000549 unsigned getPrefLoopAlignment(MachineLoop *ML) const override;
550
James Y Knightf44fc522016-03-16 22:12:04 +0000551 bool shouldInsertFencesForAtomic(const Instruction *I) const override {
552 return true;
553 }
554
Robin Morisset22129962014-09-23 20:46:49 +0000555 Instruction* emitLeadingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
556 bool IsStore, bool IsLoad) const override;
557 Instruction* emitTrailingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
558 bool IsStore, bool IsLoad) const override;
559
Craig Topper0d3fa922014-04-29 07:57:37 +0000560 MachineBasicBlock *
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000561 EmitInstrWithCustomInserter(MachineInstr &MI,
562 MachineBasicBlock *MBB) const override;
563 MachineBasicBlock *EmitAtomicBinary(MachineInstr &MI,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000564 MachineBasicBlock *MBB,
565 unsigned AtomicSize,
Dan Gohman747e55b2009-02-07 16:15:20 +0000566 unsigned BinOpcode) const;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000567 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr &MI,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000568 MachineBasicBlock *MBB,
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000569 bool is8bit,
570 unsigned Opcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000571
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000572 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000573 MachineBasicBlock *MBB) const;
574
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000575 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000576 MachineBasicBlock *MBB) const;
577
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000578 ConstraintType getConstraintType(StringRef Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000579
580 /// Examine constraint string and operand type and determine a weight value.
581 /// The operand object must already have been set up with the operand type.
582 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper0d3fa922014-04-29 07:57:37 +0000583 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000584
Eric Christopher11e4df72015-02-26 22:38:43 +0000585 std::pair<unsigned, const TargetRegisterClass *>
586 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000587 StringRef Constraint, MVT VT) const override;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000588
Dale Johannesencbde4c22008-02-28 22:31:51 +0000589 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
590 /// function arguments in the caller parameter area. This is the actual
591 /// alignment, not its logarithm.
Mehdi Amini5c183d52015-07-09 02:09:28 +0000592 unsigned getByValTypeAlignment(Type *Ty,
593 const DataLayout &DL) const override;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000594
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000595 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000596 /// vector. If it is invalid, don't add anything to Ops.
Craig Topper0d3fa922014-04-29 07:57:37 +0000597 void LowerAsmOperandForConstraint(SDValue Op,
598 std::string &Constraint,
599 std::vector<SDValue> &Ops,
600 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000601
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000602 unsigned
603 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sanders08288602015-03-17 11:09:13 +0000604 if (ConstraintCode == "es")
605 return InlineAsm::Constraint_es;
606 else if (ConstraintCode == "o")
607 return InlineAsm::Constraint_o;
608 else if (ConstraintCode == "Q")
609 return InlineAsm::Constraint_Q;
610 else if (ConstraintCode == "Z")
611 return InlineAsm::Constraint_Z;
612 else if (ConstraintCode == "Zy")
613 return InlineAsm::Constraint_Zy;
614 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000615 }
616
Chris Lattner1eb94d92007-03-30 23:15:24 +0000617 /// isLegalAddressingMode - Return true if the addressing mode represented
618 /// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000619 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
620 Type *Ty, unsigned AS) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000621
Hal Finkel34974ed2014-04-12 21:52:38 +0000622 /// isLegalICmpImmediate - Return true if the specified immediate is legal
623 /// icmp immediate, that is the target has icmp instructions which can
624 /// compare a register against the immediate without having to materialize
625 /// the immediate into a register.
626 bool isLegalICmpImmediate(int64_t Imm) const override;
627
628 /// isLegalAddImmediate - Return true if the specified immediate is legal
629 /// add immediate, that is the target has add instructions which can
630 /// add a register and the immediate without having to materialize
631 /// the immediate into a register.
632 bool isLegalAddImmediate(int64_t Imm) const override;
633
634 /// isTruncateFree - Return true if it's free to truncate a value of
635 /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in
636 /// register X1 to i32 by referencing its sub-register R1.
637 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
638 bool isTruncateFree(EVT VT1, EVT VT2) const override;
639
Hal Finkel5d5d1532015-01-10 08:21:59 +0000640 bool isZExtFree(SDValue Val, EVT VT2) const override;
641
Olivier Sallenave32509692015-01-13 15:06:36 +0000642 bool isFPExtFree(EVT VT) const override;
643
Hal Finkel34974ed2014-04-12 21:52:38 +0000644 /// \brief Returns true if it is beneficial to convert a load of a constant
645 /// to just the constant itself.
646 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
647 Type *Ty) const override;
648
Craig Topper0d3fa922014-04-29 07:57:37 +0000649 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000650
Hal Finkel46ef7ce2014-08-13 01:15:40 +0000651 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
652 const CallInst &I,
653 unsigned Intrinsic) const override;
654
Evan Chengd9929f02010-04-01 20:10:42 +0000655 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000656 /// and store operations as a result of memset, memcpy, and memmove
657 /// lowering. If DstAlign is zero that means it's safe to destination
658 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
659 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000660 /// probably because the source does not need to be loaded. If 'IsMemset' is
661 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
662 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
663 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000664 /// It returns EVT::Other if the type should be determined using generic
665 /// target-independent logic.
Craig Topper0d3fa922014-04-29 07:57:37 +0000666 EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000667 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000668 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Craig Topper0d3fa922014-04-29 07:57:37 +0000669 MachineFunction &MF) const override;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000670
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000671 /// Is unaligned memory access allowed for the given type, and is it fast
672 /// relative to software emulation.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000673 bool allowsMisalignedMemoryAccesses(EVT VT,
674 unsigned AddrSpace,
675 unsigned Align = 1,
676 bool *Fast = nullptr) const override;
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000677
Stephen Lin73de7bf2013-07-09 18:16:56 +0000678 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
679 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
680 /// expanded to FMAs when this method returns true, otherwise fmuladd is
681 /// expanded to fmul + fadd.
Craig Topper0d3fa922014-04-29 07:57:37 +0000682 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000683
Hal Finkel934361a2015-01-14 01:07:51 +0000684 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
685
Hal Finkelb4240ca2014-03-31 17:48:16 +0000686 // Should we expand the build vector with shuffles?
Craig Topper0d3fa922014-04-29 07:57:37 +0000687 bool
Hal Finkelb4240ca2014-03-31 17:48:16 +0000688 shouldExpandBuildVectorWithShuffles(EVT VT,
Craig Topper0d3fa922014-04-29 07:57:37 +0000689 unsigned DefinedValues) const override;
Hal Finkelb4240ca2014-03-31 17:48:16 +0000690
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000691 /// createFastISel - This method returns a target-specific FastISel object,
692 /// or null if the target does not support "fast" instruction selection.
Craig Topper0d3fa922014-04-29 07:57:37 +0000693 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
694 const TargetLibraryInfo *LibInfo) const override;
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000695
Ulrich Weigand85d5df22014-07-21 00:13:26 +0000696 /// \brief Returns true if an argument of type Ty needs to be passed in a
697 /// contiguous block of registers in calling convention CallConv.
698 bool functionArgumentNeedsConsecutiveRegisters(
699 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override {
700 // We support any array type as "consecutive" block in the parameter
701 // save area. The element type defines the alignment requirement and
702 // whether the argument should go in GPRs, FPRs, or VRs if available.
703 //
704 // Note that clang uses this capability both to implement the ELFv2
705 // homogeneous float/vector aggregate ABI, and to avoid having to use
706 // "byval" when passing aggregates that might fully fit in registers.
707 return Ty->isArrayTy();
708 }
709
Joseph Tremouletf748c892015-11-07 01:11:31 +0000710 /// If a physical register, this returns the register that receives the
711 /// exception address on entry to an EH pad.
712 unsigned
713 getExceptionPointerRegister(const Constant *PersonalityFn) const override;
Hal Finkeled844c42015-01-06 22:31:02 +0000714
Joseph Tremouletf748c892015-11-07 01:11:31 +0000715 /// If a physical register, this returns the register that receives the
716 /// exception typeid on entry to a landing pad.
717 unsigned
718 getExceptionSelectorRegister(const Constant *PersonalityFn) const override;
719
Tim Shena1d8bc52016-04-19 20:14:52 +0000720 /// Override to support customized stack guard loading.
721 bool useLoadStackGuardNode() const override;
722 void insertSSPDeclarations(Module &M) const override;
723
Joseph Tremouletf748c892015-11-07 01:11:31 +0000724 private:
Hal Finkeled844c42015-01-06 22:31:02 +0000725 struct ReuseLoadInfo {
726 SDValue Ptr;
727 SDValue Chain;
728 SDValue ResChain;
729 MachinePointerInfo MPI;
730 bool IsInvariant;
731 unsigned Alignment;
732 AAMDNodes AAInfo;
733 const MDNode *Ranges;
734
735 ReuseLoadInfo() : IsInvariant(false), Alignment(0), Ranges(nullptr) {}
736 };
737
738 bool canReuseLoadAddress(SDValue Op, EVT MemVT, ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +0000739 SelectionDAG &DAG,
740 ISD::LoadExtType ET = ISD::NON_EXTLOAD) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000741 void spliceIntoChain(SDValue ResChain, SDValue NewResChain,
742 SelectionDAG &DAG) const;
743
744 void LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000745 SelectionDAG &DAG, const SDLoc &dl) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000746 SDValue LowerFP_TO_INTDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000747 const SDLoc &dl) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000748 SDValue LowerINT_TO_FPDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000749 const SDLoc &dl) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000750
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000751 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
752 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000753
Evan Cheng67a69dd2010-01-27 00:07:07 +0000754 bool
755 IsEligibleForTailCallOptimization(SDValue Callee,
756 CallingConv::ID CalleeCC,
757 bool isVarArg,
758 const SmallVectorImpl<ISD::InputArg> &Ins,
759 SelectionDAG& DAG) const;
760
Chuang-Yu Cheng2e5973e2016-04-06 02:04:38 +0000761 bool
762 IsEligibleForTailCallOptimization_64SVR4(
763 SDValue Callee,
764 CallingConv::ID CalleeCC,
765 ImmutableCallSite *CS,
766 bool isVarArg,
767 const SmallVectorImpl<ISD::OutputArg> &Outs,
768 const SmallVectorImpl<ISD::InputArg> &Ins,
769 SelectionDAG& DAG) const;
770
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000771 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG &DAG, int SPDiff,
772 SDValue Chain, SDValue &LROpOut,
773 SDValue &FPOpOut, bool isDarwinABI,
774 const SDLoc &dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000775
Dan Gohman21cea8a2010-04-17 15:26:15 +0000776 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
777 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
778 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
779 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000780 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000781 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000782 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
783 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000784 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
785 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000786 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000787 const PPCSubtarget &Subtarget) const;
Dan Gohman31ae5862010-04-17 14:41:14 +0000788 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000789 const PPCSubtarget &Subtarget) const;
Roman Divackyc3825df2013-07-25 21:36:47 +0000790 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG,
791 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000792 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000793 const PPCSubtarget &Subtarget) const;
Yury Gribovd7dbb662015-12-01 11:40:55 +0000794 SDValue LowerGET_DYNAMIC_AREA_OFFSET(SDValue Op, SelectionDAG &DAG,
795 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000796 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000797 const PPCSubtarget &Subtarget) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000798 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
799 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
800 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000801 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000802 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
803 const SDLoc &dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000804 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000805 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
806 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
807 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
808 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
809 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
810 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000811 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000812 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
813 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5c0d1452014-03-30 13:22:59 +0000814 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000815 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000816
Hal Finkelc93a9a22015-02-25 01:06:45 +0000817 SDValue LowerVectorLoad(SDValue Op, SelectionDAG &DAG) const;
818 SDValue LowerVectorStore(SDValue Op, SelectionDAG &DAG) const;
819
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000820 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000821 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000822 const SmallVectorImpl<ISD::InputArg> &Ins,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000823 const SDLoc &dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000824 SmallVectorImpl<SDValue> &InVals) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000825 SDValue FinishCall(CallingConv::ID CallConv, const SDLoc &dl,
826 bool isTailCall, bool isVarArg, bool IsPatchPoint,
827 bool hasNest, SelectionDAG &DAG,
828 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000829 SDValue InFlag, SDValue Chain, SDValue CallSeqStart,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000830 SDValue &Callee, int SPDiff, unsigned NumBytes,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000831 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000832 SmallVectorImpl<SDValue> &InVals,
833 ImmutableCallSite *CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000834
Craig Topper0d3fa922014-04-29 07:57:37 +0000835 SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000836 LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
837 const SmallVectorImpl<ISD::InputArg> &Ins,
838 const SDLoc &dl, SelectionDAG &DAG,
839 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000840
Craig Topper0d3fa922014-04-29 07:57:37 +0000841 SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000842 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Craig Topper0d3fa922014-04-29 07:57:37 +0000843 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000844
Craig Topper0d3fa922014-04-29 07:57:37 +0000845 bool
Hal Finkel450128a2011-10-14 19:51:36 +0000846 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
847 bool isVarArg,
848 const SmallVectorImpl<ISD::OutputArg> &Outs,
Craig Topper0d3fa922014-04-29 07:57:37 +0000849 LLVMContext &Context) const override;
Hal Finkel450128a2011-10-14 19:51:36 +0000850
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000851 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
852 const SmallVectorImpl<ISD::OutputArg> &Outs,
853 const SmallVectorImpl<SDValue> &OutVals,
854 const SDLoc &dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000855
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000856 SDValue extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
857 SelectionDAG &DAG, SDValue ArgVal,
858 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000859
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000860 SDValue LowerFormalArguments_Darwin(
861 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
862 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
863 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
864 SDValue LowerFormalArguments_64SVR4(
865 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
866 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
867 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
868 SDValue LowerFormalArguments_32SVR4(
869 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
870 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
871 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000872
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000873 SDValue createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
874 SDValue CallSeqStart,
875 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
876 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000877
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000878 SDValue LowerCall_Darwin(SDValue Chain, SDValue Callee,
879 CallingConv::ID CallConv, bool isVarArg,
880 bool isTailCall, bool IsPatchPoint,
881 const SmallVectorImpl<ISD::OutputArg> &Outs,
882 const SmallVectorImpl<SDValue> &OutVals,
883 const SmallVectorImpl<ISD::InputArg> &Ins,
884 const SDLoc &dl, SelectionDAG &DAG,
885 SmallVectorImpl<SDValue> &InVals,
886 ImmutableCallSite *CS) const;
887 SDValue LowerCall_64SVR4(SDValue Chain, SDValue Callee,
888 CallingConv::ID CallConv, bool isVarArg,
889 bool isTailCall, bool IsPatchPoint,
890 const SmallVectorImpl<ISD::OutputArg> &Outs,
891 const SmallVectorImpl<SDValue> &OutVals,
892 const SmallVectorImpl<ISD::InputArg> &Ins,
893 const SDLoc &dl, SelectionDAG &DAG,
894 SmallVectorImpl<SDValue> &InVals,
895 ImmutableCallSite *CS) const;
896 SDValue LowerCall_32SVR4(SDValue Chain, SDValue Callee,
897 CallingConv::ID CallConv, bool isVarArg,
898 bool isTailCall, bool IsPatchPoint,
899 const SmallVectorImpl<ISD::OutputArg> &Outs,
900 const SmallVectorImpl<SDValue> &OutVals,
901 const SmallVectorImpl<ISD::InputArg> &Ins,
902 const SDLoc &dl, SelectionDAG &DAG,
903 SmallVectorImpl<SDValue> &InVals,
904 ImmutableCallSite *CS) const;
Hal Finkel756810f2013-03-21 21:37:52 +0000905
906 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
907 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +0000908
Hal Finkel940ab932014-02-28 00:27:01 +0000909 SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000910 SDValue DAGCombineBuildVector(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000911 SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel5efb9182015-01-06 06:01:57 +0000912 SDValue combineFPToIntToFP(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjay Patelbdf1e382014-09-26 23:01:47 +0000913
Sanjay Patel8fde95c2014-09-30 20:28:48 +0000914 SDValue getRsqrtEstimate(SDValue Operand, DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +0000915 unsigned &RefinementSteps,
916 bool &UseOneConstNR) const override;
Sanjay Patel8fde95c2014-09-30 20:28:48 +0000917 SDValue getRecipEstimate(SDValue Operand, DAGCombinerInfo &DCI,
918 unsigned &RefinementSteps) const override;
Sanjay Patel1dd15592015-07-28 23:05:48 +0000919 unsigned combineRepeatedFPDivisors() const override;
Bill Schmidt8c3976e2013-08-26 20:11:46 +0000920
921 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +0000922 };
Bill Schmidt230b4512013-06-12 16:39:22 +0000923
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000924 namespace PPC {
925 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
926 const TargetLibraryInfo *LibInfo);
927 }
928
Bill Schmidt230b4512013-06-12 16:39:22 +0000929 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
930 CCValAssign::LocInfo &LocInfo,
931 ISD::ArgFlagsTy &ArgFlags,
932 CCState &State);
933
934 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
935 MVT &LocVT,
936 CCValAssign::LocInfo &LocInfo,
937 ISD::ArgFlagsTy &ArgFlags,
938 CCState &State);
939
940 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
941 MVT &LocVT,
942 CCValAssign::LocInfo &LocInfo,
943 ISD::ArgFlagsTy &ArgFlags,
944 CCState &State);
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000945}
Chris Lattnerf22556d2005-08-16 17:14:42 +0000946
947#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H