blob: 2b3855d793af61d6ed129a4953c88bf487a6d8f1 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000016#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000018#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
Rafael Espindolaac4ad252013-10-05 16:42:21 +000020#include "llvm/MC/MCELFStreamer.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +000024#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000026#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000028
Joey Gouly0e76fa72013-09-12 10:28:05 +000029using namespace llvm;
30
Evan Cheng928ce722011-07-06 22:02:34 +000031#define GET_REGINFO_MC_DESC
32#include "ARMGenRegisterInfo.inc"
33
Joey Gouly0e76fa72013-09-12 10:28:05 +000034static bool getMCRDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
35 std::string &Info) {
Joey Gouly830c27a2013-09-17 09:54:57 +000036 if (STI.getFeatureBits() & llvm::ARM::HasV7Ops &&
37 (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
Joey Gouly0e76fa72013-09-12 10:28:05 +000038 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
Joey Gouly830c27a2013-09-17 09:54:57 +000039 // Checks for the deprecated CP15ISB encoding:
40 // mcr p15, #0, rX, c7, c5, #4
41 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
42 if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
43 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
44 Info = "deprecated since v7, use 'isb'";
45 return true;
46 }
47
48 // Checks for the deprecated CP15DSB encoding:
49 // mcr p15, #0, rX, c7, c10, #4
50 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
51 Info = "deprecated since v7, use 'dsb'";
52 return true;
53 }
54 }
55 // Checks for the deprecated CP15DMB encoding:
56 // mcr p15, #0, rX, c7, c10, #5
57 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
58 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
59 Info = "deprecated since v7, use 'dmb'";
60 return true;
61 }
Joey Gouly0e76fa72013-09-12 10:28:05 +000062 }
63 return false;
64}
65
Amara Emerson52cfb6a2013-10-03 09:31:51 +000066static bool getITDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
67 std::string &Info) {
68 if (STI.getFeatureBits() & llvm::ARM::HasV8Ops &&
69 MI.getOperand(1).isImm() && MI.getOperand(1).getImm() != 8) {
70 Info = "applying IT instruction to more than one subsequent instruction is deprecated";
71 return true;
72 }
73
74 return false;
75}
76
Evan Cheng928ce722011-07-06 22:02:34 +000077#define GET_INSTRINFO_MC_DESC
78#include "ARMGenInstrInfo.inc"
79
80#define GET_SUBTARGETINFO_MC_DESC
81#include "ARMGenSubtargetInfo.inc"
82
Evan Cheng928ce722011-07-06 22:02:34 +000083
Evan Cheng9f7ad312012-04-26 01:13:36 +000084std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +000085 Triple triple(TT);
86
Renato Golinb8a86c42014-07-08 10:06:16 +000087 // Set the boolean corresponding to the current target triple, or the default
88 // if one cannot be determined, to true.
89 unsigned Len = TT.size();
90 unsigned Idx = 0;
91
92 // FIXME: Enhance Triple helper class to extract ARM version.
Christian Pirker2a111602014-03-28 14:35:30 +000093 bool isThumb = triple.getArch() == Triple::thumb ||
94 triple.getArch() == Triple::thumbeb;
Renato Golinb8a86c42014-07-08 10:06:16 +000095 if (Len >= 5 && TT.substr(0, 4) == "armv")
96 Idx = 4;
97 else if (Len >= 7 && TT.substr(0, 6) == "armebv")
98 Idx = 6;
99 else if (Len >= 7 && TT.substr(0, 6) == "thumbv")
100 Idx = 6;
101 else if (Len >= 9 && TT.substr(0, 8) == "thumbebv")
102 Idx = 8;
Evan Cheng2bd65362011-07-07 00:08:19 +0000103
Evan Chengf52003d2012-04-27 01:27:19 +0000104 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +0000105 std::string ARMArchFeature;
Renato Golinb8a86c42014-07-08 10:06:16 +0000106 if (Idx) {
107 unsigned SubVer = TT[Idx];
108 if (SubVer == '8') {
109 if (NoCPU)
110 // v8a: FeatureDB, FeatureFPARMv8, FeatureNEON, FeatureDSPThumb2,
111 // FeatureMP, FeatureHWDiv, FeatureHWDivARM, FeatureTrustZone,
112 // FeatureT2XtPk, FeatureCrypto, FeatureCRC
113 ARMArchFeature = "+v8,+db,+fp-armv8,+neon,+t2dsp,+mp,+hwdiv,+hwdiv-arm,"
114 "+trustzone,+t2xtpk,+crypto,+crc";
115 else
116 // Use CPU to figure out the exact features
117 ARMArchFeature = "+v8";
118 } else if (SubVer == '7') {
119 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
120 isThumb = true;
121 if (NoCPU)
122 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
123 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
124 else
125 // Use CPU to figure out the exact features.
126 ARMArchFeature = "+v7";
127 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
128 if (NoCPU)
129 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
130 // FeatureT2XtPk, FeatureMClass
131 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
132 else
133 // Use CPU to figure out the exact features.
134 ARMArchFeature = "+v7";
135 } else if (Len >= Idx+2 && TT[Idx+1] == 's') {
136 if (NoCPU)
137 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureHasRAS
138 // Swift
139 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+ras";
140 else
141 // Use CPU to figure out the exact features.
142 ARMArchFeature = "+v7";
143 } else {
144 // v7 CPUs have lots of different feature sets. If no CPU is specified,
145 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
146 // the "minimum" feature set and use CPU string to figure out the exact
147 // features.
148 if (NoCPU)
149 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
150 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
151 else
152 // Use CPU to figure out the exact features.
153 ARMArchFeature = "+v7";
154 }
155 } else if (SubVer == '6') {
156 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
157 ARMArchFeature = "+v6t2";
158 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
159 isThumb = true;
160 if (NoCPU)
161 // v6m: FeatureNoARM, FeatureMClass
162 ARMArchFeature = "+v6m,+noarm,+mclass";
163 else
164 ARMArchFeature = "+v6";
165 } else
166 ARMArchFeature = "+v6";
167 } else if (SubVer == '5') {
168 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
169 ARMArchFeature = "+v5te";
170 else
171 ARMArchFeature = "+v5t";
172 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
173 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000174 }
175
Evan Chengf2c26162011-07-07 08:26:46 +0000176 if (isThumb) {
177 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000178 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000179 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000180 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000181 }
182
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000183 if (triple.isOSNaCl()) {
184 if (ARMArchFeature.empty())
185 ARMArchFeature = "+nacl-trap";
186 else
187 ARMArchFeature += ",+nacl-trap";
188 }
189
Evan Cheng2bd65362011-07-07 00:08:19 +0000190 return ARMArchFeature;
191}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000192
193MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
194 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000195 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000196 if (!FS.empty()) {
197 if (!ArchFS.empty())
198 ArchFS = ArchFS + "," + FS.str();
199 else
200 ArchFS = FS;
201 }
202
203 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000204 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000205 return X;
206}
207
Evan Cheng1705ab02011-07-14 23:50:31 +0000208static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000209 MCInstrInfo *X = new MCInstrInfo();
210 InitARMMCInstrInfo(X);
211 return X;
212}
213
Evan Chengd60fa58b2011-07-18 20:57:22 +0000214static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000215 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000216 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000217 return X;
218}
219
Rafael Espindola227144c2013-05-13 01:16:13 +0000220static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000221 Triple TheTriple(TT);
222
Mark Seabornba86cf52014-01-27 22:38:14 +0000223 MCAsmInfo *MAI;
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000224 switch (TheTriple.getOS()) {
225 case llvm::Triple::Darwin:
226 case llvm::Triple::IOS:
227 case llvm::Triple::MacOSX:
Christian Pirker2a111602014-03-28 14:35:30 +0000228 MAI = new ARMMCAsmInfoDarwin(TT);
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000229 break;
230 case llvm::Triple::Win32:
231 switch (TheTriple.getEnvironment()) {
232 case llvm::Triple::Itanium:
233 MAI = new ARMCOFFMCAsmInfoGNU();
234 break;
235 case llvm::Triple::MSVC:
236 MAI = new ARMCOFFMCAsmInfoMicrosoft();
237 break;
238 default:
239 llvm_unreachable("invalid environment");
240 }
241 break;
242 default:
243 if (TheTriple.isOSBinFormatMachO())
244 MAI = new ARMMCAsmInfoDarwin(TT);
245 else
246 MAI = new ARMELFMCAsmInfo(TT);
247 break;
248 }
Evan Cheng1705ab02011-07-14 23:50:31 +0000249
Mark Seabornba86cf52014-01-27 22:38:14 +0000250 unsigned Reg = MRI.getDwarfRegNum(ARM::SP, true);
Craig Topper062a2ba2014-04-25 05:30:21 +0000251 MAI->addInitialFrameState(MCCFIInstruction::createDefCfa(nullptr, Reg, 0));
Mark Seabornba86cf52014-01-27 22:38:14 +0000252
253 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000254}
255
Evan Chengad5f4852011-07-23 00:00:19 +0000256static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000257 CodeModel::Model CM,
258 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000259 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000260 if (RM == Reloc::Default) {
261 Triple TheTriple(TT);
262 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
263 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
264 }
Evan Chengecb29082011-11-16 08:38:26 +0000265 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000266 return X;
267}
268
Evan Chengad5f4852011-07-23 00:00:19 +0000269// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000270static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000271 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000272 raw_ostream &OS,
273 MCCodeEmitter *Emitter,
Rafael Espindolae41383f2014-01-26 06:38:58 +0000274 const MCSubtargetInfo &STI,
Evan Chengad5f4852011-07-23 00:00:19 +0000275 bool RelaxAll,
276 bool NoExecStack) {
277 Triple TheTriple(TT);
278
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +0000279 switch (TheTriple.getObjectFormat()) {
280 default: llvm_unreachable("unsupported object format");
281 case Triple::MachO: {
David Peixottob9b73622014-02-04 17:22:40 +0000282 MCStreamer *S = createMachOStreamer(Ctx, MAB, OS, Emitter, false);
283 new ARMTargetStreamer(*S);
284 return S;
285 }
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +0000286 case Triple::COFF:
287 assert(TheTriple.isOSWindows() && "non-Windows ARM COFF is not supported");
288 return createARMWinCOFFStreamer(Ctx, MAB, *Emitter, OS);
289 case Triple::ELF:
290 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack,
291 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000292 }
Evan Chengad5f4852011-07-23 00:00:19 +0000293}
294
Evan Cheng61faa552011-07-25 21:20:24 +0000295static MCInstPrinter *createARMMCInstPrinter(const Target &T,
296 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000297 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000298 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000299 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000300 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000301 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000302 return new ARMInstPrinter(MAI, MII, MRI, STI);
Craig Topper062a2ba2014-04-25 05:30:21 +0000303 return nullptr;
Evan Cheng61faa552011-07-25 21:20:24 +0000304}
305
Quentin Colombetf4828052013-05-24 22:51:52 +0000306static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
307 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000308 Triple TheTriple(TT);
Tim Northover9653eb52013-12-10 16:57:43 +0000309 if (TheTriple.isOSBinFormatMachO())
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000310 return createARMMachORelocationInfo(Ctx);
311 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000312 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000313}
314
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000315namespace {
316
317class ARMMCInstrAnalysis : public MCInstrAnalysis {
318public:
319 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000320
Craig Topperca7e3e52014-03-10 03:19:03 +0000321 bool isUnconditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000322 // BCCs with the "always" predicate are unconditional branches.
323 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
324 return true;
325 return MCInstrAnalysis::isUnconditionalBranch(Inst);
326 }
327
Craig Topperca7e3e52014-03-10 03:19:03 +0000328 bool isConditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000329 // BCCs with the "always" predicate are unconditional branches.
330 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
331 return false;
332 return MCInstrAnalysis::isConditionalBranch(Inst);
333 }
334
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000335 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
Craig Topperca7e3e52014-03-10 03:19:03 +0000336 uint64_t Size, uint64_t &Target) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000337 // We only handle PCRel branches for now.
338 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000339 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000340
341 int64_t Imm = Inst.getOperand(0).getImm();
342 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000343 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
344 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000345 }
346};
347
348}
349
350static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
351 return new ARMMCInstrAnalysis(Info);
352}
Evan Chengad5f4852011-07-23 00:00:19 +0000353
Evan Cheng8c886a42011-07-22 21:58:54 +0000354// Force static initialization.
355extern "C" void LLVMInitializeARMTargetMC() {
356 // Register the MC asm info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000357 RegisterMCAsmInfoFn X(TheARMLETarget, createARMMCAsmInfo);
358 RegisterMCAsmInfoFn Y(TheARMBETarget, createARMMCAsmInfo);
359 RegisterMCAsmInfoFn A(TheThumbLETarget, createARMMCAsmInfo);
360 RegisterMCAsmInfoFn B(TheThumbBETarget, createARMMCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000361
362 // Register the MC codegen info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000363 TargetRegistry::RegisterMCCodeGenInfo(TheARMLETarget, createARMMCCodeGenInfo);
364 TargetRegistry::RegisterMCCodeGenInfo(TheARMBETarget, createARMMCCodeGenInfo);
365 TargetRegistry::RegisterMCCodeGenInfo(TheThumbLETarget, createARMMCCodeGenInfo);
366 TargetRegistry::RegisterMCCodeGenInfo(TheThumbBETarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000367
368 // Register the MC instruction info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000369 TargetRegistry::RegisterMCInstrInfo(TheARMLETarget, createARMMCInstrInfo);
370 TargetRegistry::RegisterMCInstrInfo(TheARMBETarget, createARMMCInstrInfo);
371 TargetRegistry::RegisterMCInstrInfo(TheThumbLETarget, createARMMCInstrInfo);
372 TargetRegistry::RegisterMCInstrInfo(TheThumbBETarget, createARMMCInstrInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000373
374 // Register the MC register info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000375 TargetRegistry::RegisterMCRegInfo(TheARMLETarget, createARMMCRegisterInfo);
376 TargetRegistry::RegisterMCRegInfo(TheARMBETarget, createARMMCRegisterInfo);
377 TargetRegistry::RegisterMCRegInfo(TheThumbLETarget, createARMMCRegisterInfo);
378 TargetRegistry::RegisterMCRegInfo(TheThumbBETarget, createARMMCRegisterInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000379
380 // Register the MC subtarget info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000381 TargetRegistry::RegisterMCSubtargetInfo(TheARMLETarget,
Evan Cheng8c886a42011-07-22 21:58:54 +0000382 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000383 TargetRegistry::RegisterMCSubtargetInfo(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000384 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000385 TargetRegistry::RegisterMCSubtargetInfo(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000386 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000387 TargetRegistry::RegisterMCSubtargetInfo(TheThumbBETarget,
Evan Cheng8c886a42011-07-22 21:58:54 +0000388 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000389
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000390 // Register the MC instruction analyzer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000391 TargetRegistry::RegisterMCInstrAnalysis(TheARMLETarget,
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000392 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000393 TargetRegistry::RegisterMCInstrAnalysis(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000394 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000395 TargetRegistry::RegisterMCInstrAnalysis(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000396 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000397 TargetRegistry::RegisterMCInstrAnalysis(TheThumbBETarget,
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000398 createARMMCInstrAnalysis);
399
Evan Chengad5f4852011-07-23 00:00:19 +0000400 // Register the MC Code Emitter
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000401 TargetRegistry::RegisterMCCodeEmitter(TheARMLETarget,
402 createARMLEMCCodeEmitter);
403 TargetRegistry::RegisterMCCodeEmitter(TheARMBETarget,
404 createARMBEMCCodeEmitter);
405 TargetRegistry::RegisterMCCodeEmitter(TheThumbLETarget,
406 createARMLEMCCodeEmitter);
407 TargetRegistry::RegisterMCCodeEmitter(TheThumbBETarget,
408 createARMBEMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000409
410 // Register the asm backend.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000411 TargetRegistry::RegisterMCAsmBackend(TheARMLETarget, createARMLEAsmBackend);
412 TargetRegistry::RegisterMCAsmBackend(TheARMBETarget, createARMBEAsmBackend);
413 TargetRegistry::RegisterMCAsmBackend(TheThumbLETarget,
414 createThumbLEAsmBackend);
415 TargetRegistry::RegisterMCAsmBackend(TheThumbBETarget,
416 createThumbBEAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000417
418 // Register the object streamer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000419 TargetRegistry::RegisterMCObjectStreamer(TheARMLETarget, createMCStreamer);
420 TargetRegistry::RegisterMCObjectStreamer(TheARMBETarget, createMCStreamer);
421 TargetRegistry::RegisterMCObjectStreamer(TheThumbLETarget, createMCStreamer);
422 TargetRegistry::RegisterMCObjectStreamer(TheThumbBETarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000423
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000424 // Register the asm streamer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000425 TargetRegistry::RegisterAsmStreamer(TheARMLETarget, createMCAsmStreamer);
426 TargetRegistry::RegisterAsmStreamer(TheARMBETarget, createMCAsmStreamer);
427 TargetRegistry::RegisterAsmStreamer(TheThumbLETarget, createMCAsmStreamer);
428 TargetRegistry::RegisterAsmStreamer(TheThumbBETarget, createMCAsmStreamer);
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000429
Rafael Espindola1fc003e2014-06-20 13:11:28 +0000430 // Register the null streamer.
431 TargetRegistry::RegisterNullStreamer(TheARMLETarget, createARMNullStreamer);
432 TargetRegistry::RegisterNullStreamer(TheARMBETarget, createARMNullStreamer);
433 TargetRegistry::RegisterNullStreamer(TheThumbLETarget, createARMNullStreamer);
434 TargetRegistry::RegisterNullStreamer(TheThumbBETarget, createARMNullStreamer);
435
Evan Cheng61faa552011-07-25 21:20:24 +0000436 // Register the MCInstPrinter.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000437 TargetRegistry::RegisterMCInstPrinter(TheARMLETarget, createARMMCInstPrinter);
438 TargetRegistry::RegisterMCInstPrinter(TheARMBETarget, createARMMCInstPrinter);
439 TargetRegistry::RegisterMCInstPrinter(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000440 createARMMCInstPrinter);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000441 TargetRegistry::RegisterMCInstPrinter(TheThumbBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000442 createARMMCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000443
444 // Register the MC relocation info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000445 TargetRegistry::RegisterMCRelocationInfo(TheARMLETarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000446 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000447 TargetRegistry::RegisterMCRelocationInfo(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000448 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000449 TargetRegistry::RegisterMCRelocationInfo(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000450 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000451 TargetRegistry::RegisterMCRelocationInfo(TheThumbBETarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000452 createARMMCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000453}