blob: 99e73a56f823c695f0306acfedbdf76d7ce7978c [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000016#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000018#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
Rafael Espindolaac4ad252013-10-05 16:42:21 +000020#include "llvm/MC/MCELFStreamer.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
24#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000025#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000027
Joey Gouly0e76fa72013-09-12 10:28:05 +000028using namespace llvm;
29
Evan Cheng928ce722011-07-06 22:02:34 +000030#define GET_REGINFO_MC_DESC
31#include "ARMGenRegisterInfo.inc"
32
Joey Gouly0e76fa72013-09-12 10:28:05 +000033static bool getMCRDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
34 std::string &Info) {
Joey Gouly830c27a2013-09-17 09:54:57 +000035 if (STI.getFeatureBits() & llvm::ARM::HasV7Ops &&
36 (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
Joey Gouly0e76fa72013-09-12 10:28:05 +000037 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
Joey Gouly830c27a2013-09-17 09:54:57 +000038 // Checks for the deprecated CP15ISB encoding:
39 // mcr p15, #0, rX, c7, c5, #4
40 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
41 if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
42 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
43 Info = "deprecated since v7, use 'isb'";
44 return true;
45 }
46
47 // Checks for the deprecated CP15DSB encoding:
48 // mcr p15, #0, rX, c7, c10, #4
49 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
50 Info = "deprecated since v7, use 'dsb'";
51 return true;
52 }
53 }
54 // Checks for the deprecated CP15DMB encoding:
55 // mcr p15, #0, rX, c7, c10, #5
56 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
57 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
58 Info = "deprecated since v7, use 'dmb'";
59 return true;
60 }
Joey Gouly0e76fa72013-09-12 10:28:05 +000061 }
62 return false;
63}
64
Amara Emerson52cfb6a2013-10-03 09:31:51 +000065static bool getITDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
66 std::string &Info) {
67 if (STI.getFeatureBits() & llvm::ARM::HasV8Ops &&
68 MI.getOperand(1).isImm() && MI.getOperand(1).getImm() != 8) {
69 Info = "applying IT instruction to more than one subsequent instruction is deprecated";
70 return true;
71 }
72
73 return false;
74}
75
Evan Cheng928ce722011-07-06 22:02:34 +000076#define GET_INSTRINFO_MC_DESC
77#include "ARMGenInstrInfo.inc"
78
79#define GET_SUBTARGETINFO_MC_DESC
80#include "ARMGenSubtargetInfo.inc"
81
Evan Cheng928ce722011-07-06 22:02:34 +000082
Evan Cheng9f7ad312012-04-26 01:13:36 +000083std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +000084 Triple triple(TT);
85
Evan Cheng2bd65362011-07-07 00:08:19 +000086 // Set the boolean corresponding to the current target triple, or the default
87 // if one cannot be determined, to true.
88 unsigned Len = TT.size();
89 unsigned Idx = 0;
90
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000091 // FIXME: Enhance Triple helper class to extract ARM version.
Christian Pirker2a111602014-03-28 14:35:30 +000092 bool isThumb = triple.getArch() == Triple::thumb ||
93 triple.getArch() == Triple::thumbeb;
Evan Cheng2bd65362011-07-07 00:08:19 +000094 if (Len >= 5 && TT.substr(0, 4) == "armv")
95 Idx = 4;
Christian Pirker2a111602014-03-28 14:35:30 +000096 else if (Len >= 7 && TT.substr(0, 6) == "armebv")
97 Idx = 6;
Rafael Espindola84a87262013-12-18 21:29:44 +000098 else if (Len >= 7 && TT.substr(0, 6) == "thumbv")
99 Idx = 6;
Christian Pirker2a111602014-03-28 14:35:30 +0000100 else if (Len >= 9 && TT.substr(0, 8) == "thumbebv")
101 Idx = 8;
Evan Cheng2bd65362011-07-07 00:08:19 +0000102
Evan Chengf52003d2012-04-27 01:27:19 +0000103 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +0000104 std::string ARMArchFeature;
105 if (Idx) {
106 unsigned SubVer = TT[Idx];
Joey Goulyb3f550e2013-06-26 16:58:26 +0000107 if (SubVer == '8') {
Bernard Ogden4400cde2013-10-14 13:16:57 +0000108 if (NoCPU)
109 // v8a: FeatureDB, FeatureFPARMv8, FeatureNEON, FeatureDSPThumb2, FeatureMP,
Bernard Ogdenee87e852013-10-29 09:47:35 +0000110 // FeatureHWDiv, FeatureHWDivARM, FeatureTrustZone, FeatureT2XtPk, FeatureCrypto, FeatureCRC
111 ARMArchFeature = "+v8,+db,+fp-armv8,+neon,+t2dsp,+mp,+hwdiv,+hwdiv-arm,+trustzone,+t2xtpk,+crypto,+crc";
Bernard Ogden4400cde2013-10-14 13:16:57 +0000112 else
113 // Use CPU to figure out the exact features
114 ARMArchFeature = "+v8";
Joey Goulyb3f550e2013-06-26 16:58:26 +0000115 } else if (SubVer == '7') {
Evan Cheng2bd65362011-07-07 00:08:19 +0000116 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +0000117 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +0000118 if (NoCPU)
119 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
120 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
121 else
122 // Use CPU to figure out the exact features.
123 ARMArchFeature = "+v7";
Evan Cheng2bd65362011-07-07 00:08:19 +0000124 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +0000125 if (NoCPU)
126 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
127 // FeatureT2XtPk, FeatureMClass
128 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
129 else
130 // Use CPU to figure out the exact features.
131 ARMArchFeature = "+v7";
Bob Wilsone8a549c2012-09-29 21:43:49 +0000132 } else if (Len >= Idx+2 && TT[Idx+1] == 's') {
133 if (NoCPU)
Evan Chengaa37d352014-01-09 20:24:00 +0000134 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureHasRAS
Bob Wilsone8a549c2012-09-29 21:43:49 +0000135 // Swift
Evan Chengaa37d352014-01-09 20:24:00 +0000136 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+ras";
Bob Wilsone8a549c2012-09-29 21:43:49 +0000137 else
138 // Use CPU to figure out the exact features.
139 ARMArchFeature = "+v7";
Evan Cheng9f7ad312012-04-26 01:13:36 +0000140 } else {
141 // v7 CPUs have lots of different feature sets. If no CPU is specified,
142 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
143 // the "minimum" feature set and use CPU string to figure out the exact
144 // features.
Evan Chengf52003d2012-04-27 01:27:19 +0000145 if (NoCPU)
Evan Cheng9f7ad312012-04-26 01:13:36 +0000146 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
147 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
148 else
149 // Use CPU to figure out the exact features.
150 ARMArchFeature = "+v7";
151 }
Evan Cheng2bd65362011-07-07 00:08:19 +0000152 } else if (SubVer == '6') {
Jim Grosbach1c9dd292012-02-10 20:38:46 +0000153 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng2bd65362011-07-07 00:08:19 +0000154 ARMArchFeature = "+v6t2";
Evan Chengf52003d2012-04-27 01:27:19 +0000155 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +0000156 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +0000157 if (NoCPU)
158 // v6m: FeatureNoARM, FeatureMClass
Amara Emerson5035ee02013-10-07 16:55:23 +0000159 ARMArchFeature = "+v6m,+noarm,+mclass";
Evan Chengf52003d2012-04-27 01:27:19 +0000160 else
161 ARMArchFeature = "+v6";
162 } else
Evan Cheng8b2bda02011-07-07 03:55:05 +0000163 ARMArchFeature = "+v6";
Evan Cheng2bd65362011-07-07 00:08:19 +0000164 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000165 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +0000166 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +0000167 else
168 ARMArchFeature = "+v5t";
169 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
170 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000171 }
172
Evan Chengf2c26162011-07-07 08:26:46 +0000173 if (isThumb) {
174 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000175 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000176 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000177 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000178 }
179
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000180 if (triple.isOSNaCl()) {
181 if (ARMArchFeature.empty())
182 ARMArchFeature = "+nacl-trap";
183 else
184 ARMArchFeature += ",+nacl-trap";
185 }
186
Evan Cheng2bd65362011-07-07 00:08:19 +0000187 return ARMArchFeature;
188}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000189
190MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
191 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000192 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000193 if (!FS.empty()) {
194 if (!ArchFS.empty())
195 ArchFS = ArchFS + "," + FS.str();
196 else
197 ArchFS = FS;
198 }
199
200 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000201 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000202 return X;
203}
204
Evan Cheng1705ab02011-07-14 23:50:31 +0000205static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000206 MCInstrInfo *X = new MCInstrInfo();
207 InitARMMCInstrInfo(X);
208 return X;
209}
210
Evan Chengd60fa58b2011-07-18 20:57:22 +0000211static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000212 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000213 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000214 return X;
215}
216
Rafael Espindola227144c2013-05-13 01:16:13 +0000217static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000218 Triple TheTriple(TT);
219
Mark Seabornba86cf52014-01-27 22:38:14 +0000220 MCAsmInfo *MAI;
Tim Northoverd6a729b2014-01-06 14:28:05 +0000221 if (TheTriple.isOSBinFormatMachO())
Christian Pirker2a111602014-03-28 14:35:30 +0000222 MAI = new ARMMCAsmInfoDarwin(TT);
Mark Seabornba86cf52014-01-27 22:38:14 +0000223 else
Christian Pirker2a111602014-03-28 14:35:30 +0000224 MAI = new ARMELFMCAsmInfo(TT);
Evan Cheng1705ab02011-07-14 23:50:31 +0000225
Mark Seabornba86cf52014-01-27 22:38:14 +0000226 unsigned Reg = MRI.getDwarfRegNum(ARM::SP, true);
227 MAI->addInitialFrameState(MCCFIInstruction::createDefCfa(0, Reg, 0));
228
229 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000230}
231
Evan Chengad5f4852011-07-23 00:00:19 +0000232static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000233 CodeModel::Model CM,
234 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000235 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000236 if (RM == Reloc::Default) {
237 Triple TheTriple(TT);
238 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
239 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
240 }
Evan Chengecb29082011-11-16 08:38:26 +0000241 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000242 return X;
243}
244
Evan Chengad5f4852011-07-23 00:00:19 +0000245// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000246static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000247 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000248 raw_ostream &OS,
249 MCCodeEmitter *Emitter,
Rafael Espindolae41383f2014-01-26 06:38:58 +0000250 const MCSubtargetInfo &STI,
Evan Chengad5f4852011-07-23 00:00:19 +0000251 bool RelaxAll,
252 bool NoExecStack) {
253 Triple TheTriple(TT);
254
David Peixottob9b73622014-02-04 17:22:40 +0000255 if (TheTriple.isOSBinFormatMachO()) {
256 MCStreamer *S = createMachOStreamer(Ctx, MAB, OS, Emitter, false);
257 new ARMTargetStreamer(*S);
258 return S;
259 }
Evan Chengad5f4852011-07-23 00:00:19 +0000260
261 if (TheTriple.isOSWindows()) {
262 llvm_unreachable("ARM does not support Windows COFF format");
Evan Chengad5f4852011-07-23 00:00:19 +0000263 }
264
Tim Northover5cc3dc82012-12-07 16:50:23 +0000265 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack,
266 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000267}
268
Evan Cheng61faa552011-07-25 21:20:24 +0000269static MCInstPrinter *createARMMCInstPrinter(const Target &T,
270 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000271 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000272 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000273 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000274 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000275 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000276 return new ARMInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000277 return 0;
278}
279
Quentin Colombetf4828052013-05-24 22:51:52 +0000280static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
281 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000282 Triple TheTriple(TT);
Tim Northover9653eb52013-12-10 16:57:43 +0000283 if (TheTriple.isOSBinFormatMachO())
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000284 return createARMMachORelocationInfo(Ctx);
285 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000286 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000287}
288
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000289namespace {
290
291class ARMMCInstrAnalysis : public MCInstrAnalysis {
292public:
293 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000294
Craig Topperca7e3e52014-03-10 03:19:03 +0000295 bool isUnconditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000296 // BCCs with the "always" predicate are unconditional branches.
297 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
298 return true;
299 return MCInstrAnalysis::isUnconditionalBranch(Inst);
300 }
301
Craig Topperca7e3e52014-03-10 03:19:03 +0000302 bool isConditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000303 // BCCs with the "always" predicate are unconditional branches.
304 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
305 return false;
306 return MCInstrAnalysis::isConditionalBranch(Inst);
307 }
308
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000309 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
Craig Topperca7e3e52014-03-10 03:19:03 +0000310 uint64_t Size, uint64_t &Target) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000311 // We only handle PCRel branches for now.
312 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000313 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000314
315 int64_t Imm = Inst.getOperand(0).getImm();
316 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000317 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
318 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000319 }
320};
321
322}
323
324static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
325 return new ARMMCInstrAnalysis(Info);
326}
Evan Chengad5f4852011-07-23 00:00:19 +0000327
Evan Cheng8c886a42011-07-22 21:58:54 +0000328// Force static initialization.
329extern "C" void LLVMInitializeARMTargetMC() {
330 // Register the MC asm info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000331 RegisterMCAsmInfoFn X(TheARMLETarget, createARMMCAsmInfo);
332 RegisterMCAsmInfoFn Y(TheARMBETarget, createARMMCAsmInfo);
333 RegisterMCAsmInfoFn A(TheThumbLETarget, createARMMCAsmInfo);
334 RegisterMCAsmInfoFn B(TheThumbBETarget, createARMMCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000335
336 // Register the MC codegen info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000337 TargetRegistry::RegisterMCCodeGenInfo(TheARMLETarget, createARMMCCodeGenInfo);
338 TargetRegistry::RegisterMCCodeGenInfo(TheARMBETarget, createARMMCCodeGenInfo);
339 TargetRegistry::RegisterMCCodeGenInfo(TheThumbLETarget, createARMMCCodeGenInfo);
340 TargetRegistry::RegisterMCCodeGenInfo(TheThumbBETarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000341
342 // Register the MC instruction info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000343 TargetRegistry::RegisterMCInstrInfo(TheARMLETarget, createARMMCInstrInfo);
344 TargetRegistry::RegisterMCInstrInfo(TheARMBETarget, createARMMCInstrInfo);
345 TargetRegistry::RegisterMCInstrInfo(TheThumbLETarget, createARMMCInstrInfo);
346 TargetRegistry::RegisterMCInstrInfo(TheThumbBETarget, createARMMCInstrInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000347
348 // Register the MC register info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000349 TargetRegistry::RegisterMCRegInfo(TheARMLETarget, createARMMCRegisterInfo);
350 TargetRegistry::RegisterMCRegInfo(TheARMBETarget, createARMMCRegisterInfo);
351 TargetRegistry::RegisterMCRegInfo(TheThumbLETarget, createARMMCRegisterInfo);
352 TargetRegistry::RegisterMCRegInfo(TheThumbBETarget, createARMMCRegisterInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000353
354 // Register the MC subtarget info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000355 TargetRegistry::RegisterMCSubtargetInfo(TheARMLETarget,
Evan Cheng8c886a42011-07-22 21:58:54 +0000356 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000357 TargetRegistry::RegisterMCSubtargetInfo(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000358 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000359 TargetRegistry::RegisterMCSubtargetInfo(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000360 ARM_MC::createARMMCSubtargetInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000361 TargetRegistry::RegisterMCSubtargetInfo(TheThumbBETarget,
Evan Cheng8c886a42011-07-22 21:58:54 +0000362 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000363
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000364 // Register the MC instruction analyzer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000365 TargetRegistry::RegisterMCInstrAnalysis(TheARMLETarget,
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000366 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000367 TargetRegistry::RegisterMCInstrAnalysis(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000368 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000369 TargetRegistry::RegisterMCInstrAnalysis(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000370 createARMMCInstrAnalysis);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000371 TargetRegistry::RegisterMCInstrAnalysis(TheThumbBETarget,
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000372 createARMMCInstrAnalysis);
373
Evan Chengad5f4852011-07-23 00:00:19 +0000374 // Register the MC Code Emitter
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000375 TargetRegistry::RegisterMCCodeEmitter(TheARMLETarget,
376 createARMLEMCCodeEmitter);
377 TargetRegistry::RegisterMCCodeEmitter(TheARMBETarget,
378 createARMBEMCCodeEmitter);
379 TargetRegistry::RegisterMCCodeEmitter(TheThumbLETarget,
380 createARMLEMCCodeEmitter);
381 TargetRegistry::RegisterMCCodeEmitter(TheThumbBETarget,
382 createARMBEMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000383
384 // Register the asm backend.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000385 TargetRegistry::RegisterMCAsmBackend(TheARMLETarget, createARMLEAsmBackend);
386 TargetRegistry::RegisterMCAsmBackend(TheARMBETarget, createARMBEAsmBackend);
387 TargetRegistry::RegisterMCAsmBackend(TheThumbLETarget,
388 createThumbLEAsmBackend);
389 TargetRegistry::RegisterMCAsmBackend(TheThumbBETarget,
390 createThumbBEAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000391
392 // Register the object streamer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000393 TargetRegistry::RegisterMCObjectStreamer(TheARMLETarget, createMCStreamer);
394 TargetRegistry::RegisterMCObjectStreamer(TheARMBETarget, createMCStreamer);
395 TargetRegistry::RegisterMCObjectStreamer(TheThumbLETarget, createMCStreamer);
396 TargetRegistry::RegisterMCObjectStreamer(TheThumbBETarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000397
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000398 // Register the asm streamer.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000399 TargetRegistry::RegisterAsmStreamer(TheARMLETarget, createMCAsmStreamer);
400 TargetRegistry::RegisterAsmStreamer(TheARMBETarget, createMCAsmStreamer);
401 TargetRegistry::RegisterAsmStreamer(TheThumbLETarget, createMCAsmStreamer);
402 TargetRegistry::RegisterAsmStreamer(TheThumbBETarget, createMCAsmStreamer);
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000403
Evan Cheng61faa552011-07-25 21:20:24 +0000404 // Register the MCInstPrinter.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000405 TargetRegistry::RegisterMCInstPrinter(TheARMLETarget, createARMMCInstPrinter);
406 TargetRegistry::RegisterMCInstPrinter(TheARMBETarget, createARMMCInstPrinter);
407 TargetRegistry::RegisterMCInstPrinter(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000408 createARMMCInstPrinter);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000409 TargetRegistry::RegisterMCInstPrinter(TheThumbBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000410 createARMMCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000411
412 // Register the MC relocation info.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000413 TargetRegistry::RegisterMCRelocationInfo(TheARMLETarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000414 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000415 TargetRegistry::RegisterMCRelocationInfo(TheARMBETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000416 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000417 TargetRegistry::RegisterMCRelocationInfo(TheThumbLETarget,
Christian Pirker2a111602014-03-28 14:35:30 +0000418 createARMMCRelocationInfo);
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000419 TargetRegistry::RegisterMCRelocationInfo(TheThumbBETarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000420 createARMMCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000421}