blob: b47ef91d42abea4c1a57e9c97c7068dc9dd5b4b1 [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengf55b7382008-01-05 00:41:47 +000016#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000017#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000018#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000019#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000023#include "llvm/CodeGen/SelectionDAGISel.h"
Peter Collingbourne235c2752016-12-08 19:01:00 +000024#include "llvm/IR/ConstantRange.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000025#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Instructions.h"
27#include "llvm/IR/Intrinsics.h"
28#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000029#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000030#include "llvm/Support/ErrorHandling.h"
Craig Topperd0af7e82017-04-28 05:31:46 +000031#include "llvm/Support/KnownBits.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000032#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetMachine.h"
35#include "llvm/Target/TargetOptions.h"
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +000036#include <stdint.h>
Chris Lattner655e7df2005-11-16 01:54:32 +000037using namespace llvm;
38
Chandler Carruth84e68b22014-04-22 02:41:26 +000039#define DEBUG_TYPE "x86-isel"
40
Chris Lattner1ef9cd42006-12-19 22:59:26 +000041STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
42
Chris Lattner655e7df2005-11-16 01:54:32 +000043//===----------------------------------------------------------------------===//
44// Pattern Matcher Implementation
45//===----------------------------------------------------------------------===//
46
47namespace {
Sanjay Patelb5723d02015-10-13 15:12:27 +000048 /// This corresponds to X86AddressMode, but uses SDValue's instead of register
49 /// numbers for the leaves of the matched tree.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000050 struct X86ISelAddressMode {
51 enum {
52 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000053 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000054 } BaseType;
55
Dan Gohman0fd54fb2010-04-29 23:30:41 +000056 // This is really a union, discriminated by BaseType!
57 SDValue Base_Reg;
58 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000059
60 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000061 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000062 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000063 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000064 const GlobalValue *GV;
65 const Constant *CP;
66 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000067 const char *ES;
Rafael Espindola36b718f2015-06-22 17:46:53 +000068 MCSymbol *MCSym;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000069 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000070 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000071 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000072
73 X86ISelAddressMode()
Rafael Espindola36b718f2015-06-22 17:46:53 +000074 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
75 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
76 MCSym(nullptr), JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {}
Dan Gohman4e3e3de2009-02-07 00:43:41 +000077
78 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000079 return GV != nullptr || CP != nullptr || ES != nullptr ||
Rafael Espindola36b718f2015-06-22 17:46:53 +000080 MCSym != nullptr || JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000081 }
Chad Rosier24c19d22012-08-01 18:39:17 +000082
Chris Lattnerfea81da2009-06-27 04:16:01 +000083 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000084 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000085 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000086 }
Chad Rosier24c19d22012-08-01 18:39:17 +000087
Sanjay Patelb5723d02015-10-13 15:12:27 +000088 /// Return true if this addressing mode is already RIP-relative.
Chris Lattnerfea81da2009-06-27 04:16:01 +000089 bool isRIPRelative() const {
90 if (BaseType != RegBase) return false;
91 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000092 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000093 return RegNode->getReg() == X86::RIP;
94 return false;
95 }
Chad Rosier24c19d22012-08-01 18:39:17 +000096
Chris Lattnerfea81da2009-06-27 04:16:01 +000097 void setBaseReg(SDValue Reg) {
98 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +000099 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000100 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000101
Aaron Ballman615eb472017-10-15 14:32:27 +0000102#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dale Johannesendafdbf72008-08-11 23:46:25 +0000103 void dump() {
David Greenedbdb1b22010-01-05 01:29:08 +0000104 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000105 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000106 if (Base_Reg.getNode())
Chad Rosier24c19d22012-08-01 18:39:17 +0000107 Base_Reg.getNode()->dump();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000108 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000109 dbgs() << "nul\n";
110 if (BaseType == FrameIndexBase)
111 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n';
112 dbgs() << " Scale " << Scale << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000113 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000114 if (IndexReg.getNode())
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000115 IndexReg.getNode()->dump();
116 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000117 dbgs() << "nul\n";
David Greenedbdb1b22010-01-05 01:29:08 +0000118 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000119 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000120 if (GV)
121 GV->dump();
122 else
David Greenedbdb1b22010-01-05 01:29:08 +0000123 dbgs() << "nul";
124 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000125 if (CP)
126 CP->dump();
127 else
David Greenedbdb1b22010-01-05 01:29:08 +0000128 dbgs() << "nul";
129 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000130 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000131 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000132 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000133 else
David Greenedbdb1b22010-01-05 01:29:08 +0000134 dbgs() << "nul";
Rafael Espindola36b718f2015-06-22 17:46:53 +0000135 dbgs() << " MCSym ";
136 if (MCSym)
137 dbgs() << MCSym;
138 else
139 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000140 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000141 }
Manman Ren742534c2012-09-06 19:06:06 +0000142#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000143 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000144}
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000145
146namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000147 //===--------------------------------------------------------------------===//
Sanjay Patelb5723d02015-10-13 15:12:27 +0000148 /// ISel - X86-specific code to select X86 machine instructions for
Chris Lattner655e7df2005-11-16 01:54:32 +0000149 /// SelectionDAG operations.
150 ///
Craig Topper26eec092014-03-31 06:22:15 +0000151 class X86DAGToDAGISel final : public SelectionDAGISel {
Sanjay Patelb5723d02015-10-13 15:12:27 +0000152 /// Keep a pointer to the X86Subtarget around so that we can
Chris Lattner655e7df2005-11-16 01:54:32 +0000153 /// make the right decision when generating code for different targets.
154 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000155
Sanjay Patelb5723d02015-10-13 15:12:27 +0000156 /// If true, selector should try to optimize for code size instead of
157 /// performance.
Evan Cheng7d6fa972008-09-26 23:41:32 +0000158 bool OptForSize;
159
Hans Wennborg4ae51192016-03-25 01:10:56 +0000160 /// If true, selector should try to optimize for minimum code size.
161 bool OptForMinSize;
162
Chris Lattner655e7df2005-11-16 01:54:32 +0000163 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000164 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Hans Wennborg4ae51192016-03-25 01:10:56 +0000165 : SelectionDAGISel(tm, OptLevel), OptForSize(false),
Matt Morehouse9e658c92017-12-01 22:20:26 +0000166 OptForMinSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000167
Mehdi Amini117296c2016-10-01 02:56:57 +0000168 StringRef getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000169 return "X86 DAG->DAG Instruction Selection";
170 }
171
Eric Christopher4f09c592014-05-22 01:53:26 +0000172 bool runOnMachineFunction(MachineFunction &MF) override {
173 // Reset the subtarget each time through.
Eric Christopher05b81972015-02-02 17:38:43 +0000174 Subtarget = &MF.getSubtarget<X86Subtarget>();
Eric Christopher4f09c592014-05-22 01:53:26 +0000175 SelectionDAGISel::runOnMachineFunction(MF);
176 return true;
177 }
178
Craig Topper2d9361e2014-03-09 07:44:38 +0000179 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000180
Craig Topper2d9361e2014-03-09 07:44:38 +0000181 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000182
Craig Topper2d9361e2014-03-09 07:44:38 +0000183 void PreprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000184
Chris Lattner655e7df2005-11-16 01:54:32 +0000185// Include the pieces autogenerated from the target description.
186#include "X86GenDAGISel.inc"
187
188 private:
Justin Bogner593741d2016-05-10 23:55:37 +0000189 void Select(SDNode *N) override;
Chris Lattner655e7df2005-11-16 01:54:32 +0000190
Sanjay Patel85030aa2015-10-13 16:23:00 +0000191 bool foldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
192 bool matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
193 bool matchWrapper(SDValue N, X86ISelAddressMode &AM);
194 bool matchAddress(SDValue N, X86ISelAddressMode &AM);
Craig Topperc314f462017-11-13 17:53:59 +0000195 bool matchVectorAddress(SDValue N, X86ISelAddressMode &AM);
Sanjay Patelefab8b02015-10-21 18:56:06 +0000196 bool matchAdd(SDValue N, X86ISelAddressMode &AM, unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000197 bool matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +0000198 unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000199 bool matchAddressBase(SDValue N, X86ISelAddressMode &AM);
200 bool selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000201 SDValue &Scale, SDValue &Index, SDValue &Disp,
202 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000203 bool selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000204 SDValue &Scale, SDValue &Index, SDValue &Disp,
205 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000206 bool selectMOV64Imm32(SDValue N, SDValue &Imm);
207 bool selectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000208 SDValue &Scale, SDValue &Index, SDValue &Disp,
209 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000210 bool selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +0000211 SDValue &Scale, SDValue &Index, SDValue &Disp,
212 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000213 bool selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000214 SDValue &Scale, SDValue &Index, SDValue &Disp,
215 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000216 bool selectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000217 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000218 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000219 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000220 SDValue &NodeWithChain);
Peter Collingbourne32ab3a82016-11-09 23:53:43 +0000221 bool selectRelocImm(SDValue N, SDValue &Op);
Chad Rosier24c19d22012-08-01 18:39:17 +0000222
Craig Topper78a77042017-11-08 20:17:33 +0000223 bool tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000224 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000225 SDValue &Index, SDValue &Disp,
226 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000227
Craig Topper78a77042017-11-08 20:17:33 +0000228 // Convience method where P is also root.
229 bool tryFoldLoad(SDNode *P, SDValue N,
230 SDValue &Base, SDValue &Scale,
231 SDValue &Index, SDValue &Disp,
232 SDValue &Segment) {
233 return tryFoldLoad(P, P, N, Base, Scale, Index, Disp, Segment);
234 }
235
Sanjay Patelb5723d02015-10-13 15:12:27 +0000236 /// Implement addressing mode selection for inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000237 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Daniel Sanders60f1db02015-03-13 12:45:09 +0000238 unsigned ConstraintID,
Craig Topper2d9361e2014-03-09 07:44:38 +0000239 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000240
Sanjay Patel85030aa2015-10-13 16:23:00 +0000241 void emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000242
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000243 inline void getAddressOperands(X86ISelAddressMode &AM, const SDLoc &DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000244 SDValue &Base, SDValue &Scale,
245 SDValue &Index, SDValue &Disp,
246 SDValue &Segment) {
Eric Christopherb17140d2014-10-08 07:32:17 +0000247 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
Mehdi Amini44ede332015-07-09 02:09:04 +0000248 ? CurDAG->getTargetFrameIndex(
249 AM.Base_FrameIndex,
250 TLI->getPointerTy(CurDAG->getDataLayout()))
Eric Christopherb17140d2014-10-08 07:32:17 +0000251 : AM.Base_Reg;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000252 Scale = getI8Imm(AM.Scale, DL);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000253 Index = AM.IndexReg;
Sanjay Patelb5723d02015-10-13 15:12:27 +0000254 // These are 32-bit even in 64-bit mode since RIP-relative offset
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000255 // is 32-bit.
256 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000257 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000258 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000259 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000260 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000261 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000262 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000263 else if (AM.ES) {
264 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000265 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Rafael Espindola36b718f2015-06-22 17:46:53 +0000266 } else if (AM.MCSym) {
267 assert(!AM.Disp && "Non-zero displacement is ignored with MCSym.");
268 assert(AM.SymbolFlags == 0 && "oo");
269 Disp = CurDAG->getMCSymbol(AM.MCSym, MVT::i32);
Michael Liaoabb87d42012-09-12 21:43:09 +0000270 } else if (AM.JT != -1) {
271 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000272 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000273 } else if (AM.BlockAddr)
274 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
275 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000276 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000277 Disp = CurDAG->getTargetConstant(AM.Disp, DL, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000278
279 if (AM.Segment.getNode())
280 Segment = AM.Segment;
281 else
Owen Anderson9f944592009-08-11 20:47:22 +0000282 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000283 }
284
Michael Kuperstein243c0732015-08-11 14:10:58 +0000285 // Utility function to determine whether we should avoid selecting
286 // immediate forms of instructions for better code size or not.
287 // At a high level, we'd like to avoid such instructions when
288 // we have similar constants used within the same basic block
289 // that can be kept in a register.
290 //
291 bool shouldAvoidImmediateInstFormsForSize(SDNode *N) const {
292 uint32_t UseCount = 0;
293
294 // Do not want to hoist if we're not optimizing for size.
295 // TODO: We'd like to remove this restriction.
296 // See the comment in X86InstrInfo.td for more info.
297 if (!OptForSize)
298 return false;
299
300 // Walk all the users of the immediate.
301 for (SDNode::use_iterator UI = N->use_begin(),
302 UE = N->use_end(); (UI != UE) && (UseCount < 2); ++UI) {
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000303
Michael Kuperstein243c0732015-08-11 14:10:58 +0000304 SDNode *User = *UI;
305
306 // This user is already selected. Count it as a legitimate use and
307 // move on.
308 if (User->isMachineOpcode()) {
309 UseCount++;
310 continue;
311 }
312
313 // We want to count stores of immediates as real uses.
314 if (User->getOpcode() == ISD::STORE &&
315 User->getOperand(1).getNode() == N) {
316 UseCount++;
317 continue;
318 }
319
320 // We don't currently match users that have > 2 operands (except
321 // for stores, which are handled above)
322 // Those instruction won't match in ISEL, for now, and would
323 // be counted incorrectly.
324 // This may change in the future as we add additional instruction
325 // types.
326 if (User->getNumOperands() != 2)
327 continue;
Justin Bognerb0126992016-05-05 23:19:08 +0000328
Michael Kuperstein243c0732015-08-11 14:10:58 +0000329 // Immediates that are used for offsets as part of stack
330 // manipulation should be left alone. These are typically
331 // used to indicate SP offsets for argument passing and
332 // will get pulled into stores/pushes (implicitly).
333 if (User->getOpcode() == X86ISD::ADD ||
334 User->getOpcode() == ISD::ADD ||
335 User->getOpcode() == X86ISD::SUB ||
336 User->getOpcode() == ISD::SUB) {
337
338 // Find the other operand of the add/sub.
339 SDValue OtherOp = User->getOperand(0);
340 if (OtherOp.getNode() == N)
341 OtherOp = User->getOperand(1);
342
343 // Don't count if the other operand is SP.
344 RegisterSDNode *RegNode;
345 if (OtherOp->getOpcode() == ISD::CopyFromReg &&
346 (RegNode = dyn_cast_or_null<RegisterSDNode>(
347 OtherOp->getOperand(1).getNode())))
348 if ((RegNode->getReg() == X86::ESP) ||
349 (RegNode->getReg() == X86::RSP))
350 continue;
351 }
352
353 // ... otherwise, count this and move on.
354 UseCount++;
355 }
356
357 // If we have more than 1 use, then recommend for hoisting.
358 return (UseCount > 1);
359 }
360
Sanjay Patelb5723d02015-10-13 15:12:27 +0000361 /// Return a target constant with the specified value of type i8.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000362 inline SDValue getI8Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000363 return CurDAG->getTargetConstant(Imm, DL, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000364 }
365
Sanjay Patelb5723d02015-10-13 15:12:27 +0000366 /// Return a target constant with the specified value, of type i32.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000367 inline SDValue getI32Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000368 return CurDAG->getTargetConstant(Imm, DL, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000369 }
Evan Chengd49cc362006-02-10 22:24:32 +0000370
Craig Topper092c2f42017-09-23 05:34:07 +0000371 SDValue getExtractVEXTRACTImmediate(SDNode *N, unsigned VecWidth,
372 const SDLoc &DL) {
373 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
374 uint64_t Index = N->getConstantOperandVal(1);
375 MVT VecVT = N->getOperand(0).getSimpleValueType();
Craig Topper9563cab2017-10-08 01:33:42 +0000376 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000377 }
378
379 SDValue getInsertVINSERTImmediate(SDNode *N, unsigned VecWidth,
380 const SDLoc &DL) {
381 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
382 uint64_t Index = N->getConstantOperandVal(2);
383 MVT VecVT = N->getSimpleValueType(0);
Craig Topper9563cab2017-10-08 01:33:42 +0000384 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000385 }
386
Sanjay Patelb5723d02015-10-13 15:12:27 +0000387 /// Return an SDNode that returns the value of the global base register.
388 /// Output instructions required to initialize the global base register,
389 /// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +0000390 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000391
Sanjay Patelb5723d02015-10-13 15:12:27 +0000392 /// Return a reference to the TargetMachine, casted to the target-specific
393 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000394 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000395 return static_cast<const X86TargetMachine &>(TM);
396 }
397
Sanjay Patelb5723d02015-10-13 15:12:27 +0000398 /// Return a reference to the TargetInstrInfo, casted to the target-specific
399 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000400 const X86InstrInfo *getInstrInfo() const {
Eric Christopher05b81972015-02-02 17:38:43 +0000401 return Subtarget->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000402 }
Adam Nemetff63a2d2014-10-03 20:00:34 +0000403
404 /// \brief Address-mode matching performs shift-of-and to and-of-shift
405 /// reassociation in order to expose more scaled addressing
406 /// opportunities.
407 bool ComplexPatternFuncMutatesDAG() const override {
408 return true;
409 }
Peter Collingbourneef089bd2017-02-09 22:02:28 +0000410
411 bool isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const;
412
413 /// Returns whether this is a relocatable immediate in the range
414 /// [-2^Width .. 2^Width-1].
415 template <unsigned Width> bool isSExtRelocImm(SDNode *N) const {
416 if (auto *CN = dyn_cast<ConstantSDNode>(N))
417 return isInt<Width>(CN->getSExtValue());
418 return isSExtAbsoluteSymbolRef(Width, N);
419 }
Craig Topper4de6f582017-08-19 23:21:22 +0000420
421 // Indicates we should prefer to use a non-temporal load for this load.
422 bool useNonTemporalLoad(LoadSDNode *N) const {
423 if (!N->isNonTemporal())
424 return false;
425
426 unsigned StoreSize = N->getMemoryVT().getStoreSize();
427
428 if (N->getAlignment() < StoreSize)
429 return false;
430
431 switch (StoreSize) {
432 default: llvm_unreachable("Unsupported store size");
433 case 16:
434 return Subtarget->hasSSE41();
435 case 32:
436 return Subtarget->hasAVX2();
437 case 64:
438 return Subtarget->hasAVX512();
439 }
440 }
Chandler Carruth03258f22017-08-25 02:04:03 +0000441
442 bool foldLoadStoreIntoMemOperand(SDNode *Node);
Craig Topper958106d2017-09-12 17:40:25 +0000443 bool matchBEXTRFromAnd(SDNode *Node);
Sanjay Patel74a1eef2018-01-19 16:37:25 +0000444 bool shrinkAndImmediate(SDNode *N);
Craig Topperba3cc2e2017-09-25 18:43:13 +0000445 bool isMaskZeroExtended(SDNode *N) const;
Chris Lattner655e7df2005-11-16 01:54:32 +0000446 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000447}
448
Evan Cheng72bb66a2006-08-08 00:31:00 +0000449
Craig Topperba3cc2e2017-09-25 18:43:13 +0000450// Returns true if this masked compare can be implemented legally with this
451// type.
452static bool isLegalMaskCompare(SDNode *N, const X86Subtarget *Subtarget) {
Uriel Korachbb866862017-11-06 09:22:38 +0000453 unsigned Opcode = N->getOpcode();
454 if (Opcode == X86ISD::PCMPEQM || Opcode == X86ISD::PCMPGTM ||
455 Opcode == X86ISD::CMPM || Opcode == X86ISD::TESTM ||
Craig Topperf31b0b82017-11-23 18:41:21 +0000456 Opcode == X86ISD::TESTNM || Opcode == X86ISD::CMPMU ||
457 Opcode == X86ISD::CMPM_RND) {
Craig Topperba3cc2e2017-09-25 18:43:13 +0000458 // We can get 256-bit 8 element types here without VLX being enabled. When
459 // this happens we will use 512-bit operations and the mask will not be
460 // zero extended.
Uriel Koracheb47d952017-11-06 08:32:45 +0000461 EVT OpVT = N->getOperand(0).getValueType();
Craig Topperd58c1652018-01-07 18:20:37 +0000462 if (OpVT.is256BitVector() || OpVT.is128BitVector())
Craig Topperba3cc2e2017-09-25 18:43:13 +0000463 return Subtarget->hasVLX();
464
465 return true;
466 }
467
468 return false;
469}
470
471// Returns true if we can assume the writer of the mask has zero extended it
472// for us.
473bool X86DAGToDAGISel::isMaskZeroExtended(SDNode *N) const {
474 // If this is an AND, check if we have a compare on either side. As long as
475 // one side guarantees the mask is zero extended, the AND will preserve those
476 // zeros.
477 if (N->getOpcode() == ISD::AND)
478 return isLegalMaskCompare(N->getOperand(0).getNode(), Subtarget) ||
479 isLegalMaskCompare(N->getOperand(1).getNode(), Subtarget);
480
481 return isLegalMaskCompare(N, Subtarget);
482}
483
Evan Cheng5e73ff22010-02-15 19:41:07 +0000484bool
485X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000486 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000487
Evan Cheng5e73ff22010-02-15 19:41:07 +0000488 if (!N.hasOneUse())
489 return false;
490
491 if (N.getOpcode() != ISD::LOAD)
492 return true;
493
494 // If N is a load, do additional profitability checks.
495 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000496 switch (U->getOpcode()) {
497 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000498 case X86ISD::ADD:
499 case X86ISD::SUB:
500 case X86ISD::AND:
501 case X86ISD::XOR:
502 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000503 case ISD::ADD:
Amaury Sechet8ac81f32017-04-30 19:24:09 +0000504 case ISD::ADDCARRY:
Evan Cheng83bdb382008-11-27 00:49:46 +0000505 case ISD::AND:
506 case ISD::OR:
507 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000508 SDValue Op1 = U->getOperand(1);
509
Evan Cheng83bdb382008-11-27 00:49:46 +0000510 // If the other operand is a 8-bit immediate we should fold the immediate
511 // instead. This reduces code size.
512 // e.g.
513 // movl 4(%esp), %eax
514 // addl $4, %eax
515 // vs.
516 // movl $4, %eax
517 // addl 4(%esp), %eax
518 // The former is 2 bytes shorter. In case where the increment is 1, then
519 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindolabb834f02009-04-10 10:09:34 +0000520 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman2293eb62009-03-14 02:07:16 +0000521 if (Imm->getAPIntValue().isSignedIntN(8))
522 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000523
524 // If the other operand is a TLS address, we should fold it instead.
525 // This produces
526 // movl %gs:0, %eax
527 // leal i@NTPOFF(%eax), %eax
528 // instead of
529 // movl $i@NTPOFF, %eax
530 // addl %gs:0, %eax
531 // if the block also has an access to a second TLS address this will save
532 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000533 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000534 if (Op1.getOpcode() == X86ISD::Wrapper) {
535 SDValue Val = Op1.getOperand(0);
536 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
537 return false;
538 }
Evan Cheng83bdb382008-11-27 00:49:46 +0000539 }
540 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000541 }
542
543 return true;
544}
545
Sanjay Patelb5723d02015-10-13 15:12:27 +0000546/// Replace the original chain operand of the call with
Evan Chengd703df62010-03-14 03:48:46 +0000547/// load's chain operand and move load below the call's chain operand.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000548static void moveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
549 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000550 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000551 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000552 if (Chain.getNode() == Load.getNode())
553 Ops.push_back(Load.getOperand(0));
554 else {
555 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000556 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000557 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
558 if (Chain.getOperand(i).getNode() == Load.getNode())
559 Ops.push_back(Load.getOperand(0));
560 else
561 Ops.push_back(Chain.getOperand(i));
562 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000563 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000564 Ops.clear();
565 Ops.push_back(NewChain);
566 }
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000567 Ops.append(OrigChain->op_begin() + 1, OrigChain->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000568 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000569 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000570 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000571
Evan Chengf00f1e52008-08-25 21:27:18 +0000572 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000573 Ops.push_back(SDValue(Load.getNode(), 1));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000574 Ops.append(Call->op_begin() + 1, Call->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000575 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000576}
577
Sanjay Patelb5723d02015-10-13 15:12:27 +0000578/// Return true if call address is a load and it can be
Evan Chengf00f1e52008-08-25 21:27:18 +0000579/// moved below CALLSEQ_START and the chains leading up to the call.
580/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000581/// In the case of a tail call, there isn't a callseq node between the call
582/// chain and the load.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000583static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000584 // The transformation is somewhat dangerous if the call's chain was glued to
585 // the call. After MoveBelowOrigChain the load is moved between the call and
586 // the chain, this can create a cycle if the load is not folded. So it is
587 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000588 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000589 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000590 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000591 if (!LD ||
592 LD->isVolatile() ||
593 LD->getAddressingMode() != ISD::UNINDEXED ||
594 LD->getExtensionType() != ISD::NON_EXTLOAD)
595 return false;
596
597 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000598 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000599 if (!Chain.hasOneUse())
600 return false;
601 Chain = Chain.getOperand(0);
602 }
Evan Chengd703df62010-03-14 03:48:46 +0000603
604 if (!Chain.getNumOperands())
605 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000606 // Since we are not checking for AA here, conservatively abort if the chain
607 // writes to memory. It's not safe to move the callee (a load) across a store.
608 if (isa<MemSDNode>(Chain.getNode()) &&
609 cast<MemSDNode>(Chain.getNode())->writeMem())
610 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000611 if (Chain.getOperand(0).getNode() == Callee.getNode())
612 return true;
613 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000614 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
615 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000616 return true;
617 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000618}
619
Chris Lattner8d637042010-03-02 23:12:51 +0000620void X86DAGToDAGISel::PreprocessISelDAG() {
Hans Wennborg4ae51192016-03-25 01:10:56 +0000621 // OptFor[Min]Size are used in pattern predicates that isel is matching.
Matthias Braunf1caa282017-12-15 22:22:58 +0000622 OptForSize = MF->getFunction().optForSize();
623 OptForMinSize = MF->getFunction().optForMinSize();
Hans Wennborg4ae51192016-03-25 01:10:56 +0000624 assert((!OptForMinSize || OptForSize) && "OptForMinSize implies OptForSize");
Chad Rosier24c19d22012-08-01 18:39:17 +0000625
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000626 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
627 E = CurDAG->allnodes_end(); I != E; ) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000628 SDNode *N = &*I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000629
Evan Chengd703df62010-03-14 03:48:46 +0000630 if (OptLevel != CodeGenOpt::None &&
Chandler Carruthc58f2162018-01-22 22:05:25 +0000631 // Only do this when the target can fold the load into the call or
632 // jmp.
633 !Subtarget->useRetpoline() &&
Craig Topper62c47a22017-08-29 05:14:27 +0000634 ((N->getOpcode() == X86ISD::CALL && !Subtarget->slowTwoMemOps()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000635 (N->getOpcode() == X86ISD::TC_RETURN &&
Evan Cheng847ad442012-10-05 01:48:22 +0000636 (Subtarget->is64Bit() ||
Rafael Espindolaf9e348b2016-06-27 21:33:08 +0000637 !getTargetMachine().isPositionIndependent())))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000638 /// Also try moving call address load from outside callseq_start to just
639 /// before the call to allow it to be folded.
640 ///
641 /// [Load chain]
642 /// ^
643 /// |
644 /// [Load]
645 /// ^ ^
646 /// | |
647 /// / \--
648 /// / |
649 ///[CALLSEQ_START] |
650 /// ^ |
651 /// | |
652 /// [LOAD/C2Reg] |
653 /// | |
654 /// \ /
655 /// \ /
656 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000657 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000658 SDValue Chain = N->getOperand(0);
659 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000660 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000661 continue;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000662 moveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000663 ++NumLoadMoved;
664 continue;
665 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000666
Chris Lattner8d637042010-03-02 23:12:51 +0000667 // Lower fpround and fpextend nodes that target the FP stack to be store and
668 // load to the stack. This is a gross hack. We would like to simply mark
669 // these as being illegal, but when we do that, legalize produces these when
670 // it expands calls, then expands these in the same legalize pass. We would
671 // like dag combine to be able to hack on these between the call expansion
672 // and the node legalization. As such this pass basically does "really
673 // late" legalization of these inline with the X86 isel pass.
674 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000675 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
676 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000677
Craig Topper83e042a2013-08-15 05:57:07 +0000678 MVT SrcVT = N->getOperand(0).getSimpleValueType();
679 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000680
681 // If any of the sources are vectors, no fp stack involved.
682 if (SrcVT.isVector() || DstVT.isVector())
683 continue;
684
685 // If the source and destination are SSE registers, then this is a legal
686 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000687 const X86TargetLowering *X86Lowering =
Eric Christopherb17140d2014-10-08 07:32:17 +0000688 static_cast<const X86TargetLowering *>(TLI);
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000689 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
690 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000691 if (SrcIsSSE && DstIsSSE)
692 continue;
693
Chris Lattnerd587e582008-03-09 07:05:32 +0000694 if (!SrcIsSSE && !DstIsSSE) {
695 // If this is an FPStack extension, it is a noop.
696 if (N->getOpcode() == ISD::FP_EXTEND)
697 continue;
698 // If this is a value-preserving FPStack truncation, it is a noop.
699 if (N->getConstantOperandVal(1))
700 continue;
701 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000702
Chris Lattnera91f77e2008-01-24 08:07:48 +0000703 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
704 // FPStack has extload and truncstore. SSE can fold direct loads into other
705 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000706 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000707 if (N->getOpcode() == ISD::FP_ROUND)
708 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
709 else
710 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000711
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000712 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000713 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000714
Chris Lattnera91f77e2008-01-24 08:07:48 +0000715 // FIXME: optimize the case where the src/dest is a load or store?
Justin Lebar9c375812016-07-15 18:27:10 +0000716 SDValue Store =
717 CurDAG->getTruncStore(CurDAG->getEntryNode(), dl, N->getOperand(0),
718 MemTmp, MachinePointerInfo(), MemVT);
Stuart Hastings81c43062011-02-16 16:23:55 +0000719 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Justin Lebar9c375812016-07-15 18:27:10 +0000720 MachinePointerInfo(), MemVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000721
722 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
723 // extload we created. This will cause general havok on the dag because
724 // anything below the conversion could be folded into other existing nodes.
725 // To avoid invalidating 'I', back it up to the convert node.
726 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000727 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000728
Chris Lattnera91f77e2008-01-24 08:07:48 +0000729 // Now that we did that, the node is dead. Increment the iterator to the
730 // next node to process, then delete N.
731 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000732 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000733 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000734}
735
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000736
Sanjay Patelb5723d02015-10-13 15:12:27 +0000737/// Emit any code that needs to be executed only in the main function.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000738void X86DAGToDAGISel::emitSpecialCodeForMain() {
Bill Wendling81d40712011-01-06 00:47:10 +0000739 if (Subtarget->isTargetCygMing()) {
David Majnemerd5ab35f2015-02-21 05:49:45 +0000740 TargetLowering::ArgListTy Args;
Mehdi Amini44ede332015-07-09 02:09:04 +0000741 auto &DL = CurDAG->getDataLayout();
David Majnemerd5ab35f2015-02-21 05:49:45 +0000742
743 TargetLowering::CallLoweringInfo CLI(*CurDAG);
744 CLI.setChain(CurDAG->getRoot())
745 .setCallee(CallingConv::C, Type::getVoidTy(*CurDAG->getContext()),
Mehdi Amini44ede332015-07-09 02:09:04 +0000746 CurDAG->getExternalSymbol("__main", TLI->getPointerTy(DL)),
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +0000747 std::move(Args));
David Majnemerd5ab35f2015-02-21 05:49:45 +0000748 const TargetLowering &TLI = CurDAG->getTargetLoweringInfo();
749 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
750 CurDAG->setRoot(Result.second);
Bill Wendling81d40712011-01-06 00:47:10 +0000751 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000752}
753
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000754void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000755 // If this is main, emit special code for main.
Matthias Braunf1caa282017-12-15 22:22:58 +0000756 const Function &F = MF->getFunction();
757 if (F.hasExternalLinkage() && F.getName() == "main")
758 emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000759}
760
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000761static bool isDispSafeForFrameIndex(int64_t Val) {
Eli Friedman344ec792011-07-13 21:29:53 +0000762 // On 64-bit platforms, we can run into an issue where a frame index
763 // includes a displacement that, when added to the explicit displacement,
764 // will overflow the displacement field. Assuming that the frame index
765 // displacement fits into a 31-bit integer (which is only slightly more
766 // aggressive than the current fundamental assumption that it fits into
767 // a 32-bit integer), a 31-bit disp should always be safe.
768 return isInt<31>(Val);
769}
770
Sanjay Patel85030aa2015-10-13 16:23:00 +0000771bool X86DAGToDAGISel::foldOffsetIntoAddress(uint64_t Offset,
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000772 X86ISelAddressMode &AM) {
Reid Kleckner9dad2272015-05-04 23:22:36 +0000773 // Cannot combine ExternalSymbol displacements with integer offsets.
Rafael Espindola36b718f2015-06-22 17:46:53 +0000774 if (Offset != 0 && (AM.ES || AM.MCSym))
Reid Kleckner9dad2272015-05-04 23:22:36 +0000775 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000776 int64_t Val = AM.Disp + Offset;
777 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000778 if (Subtarget->is64Bit()) {
779 if (!X86::isOffsetSuitableForCodeModel(Val, M,
780 AM.hasSymbolicDisplacement()))
781 return true;
782 // In addition to the checks required for a register base, check that
783 // we do not try to use an unsafe Disp with a frame index.
784 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
785 !isDispSafeForFrameIndex(Val))
786 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000787 }
Eli Friedman344ec792011-07-13 21:29:53 +0000788 AM.Disp = Val;
789 return false;
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000790
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000791}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000792
Sanjay Patel85030aa2015-10-13 16:23:00 +0000793bool X86DAGToDAGISel::matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
Chris Lattner8a236b62010-09-22 04:39:11 +0000794 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000795
Chris Lattner8a236b62010-09-22 04:39:11 +0000796 // load gs:0 -> GS segment register.
797 // load fs:0 -> FS segment register.
798 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000799 // This optimization is valid because the GNU TLS model defines that
800 // gs:0 (or fs:0 on X86-64) contains its own address.
801 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000802 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000803 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
Petr Hoseka7d59162017-02-24 03:10:10 +0000804 (Subtarget->isTargetGlibc() || Subtarget->isTargetAndroid() ||
805 Subtarget->isTargetFuchsia()))
Chris Lattner8a236b62010-09-22 04:39:11 +0000806 switch (N->getPointerInfo().getAddrSpace()) {
807 case 256:
808 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
809 return false;
810 case 257:
811 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
812 return false;
David L Kreitzerc9fbf102016-05-03 20:16:08 +0000813 // Address space 258 is not handled here, because it is not used to
814 // address TLS areas.
Chris Lattner8a236b62010-09-22 04:39:11 +0000815 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000816
Rafael Espindola3b2df102009-04-08 21:14:34 +0000817 return true;
818}
819
Sanjay Patelb5723d02015-10-13 15:12:27 +0000820/// Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes into an addressing
821/// mode. These wrap things that will resolve down into a symbol reference.
822/// If no match is possible, this returns true, otherwise it returns false.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000823bool X86DAGToDAGISel::matchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000824 // If the addressing mode already has a symbol as the displacement, we can
825 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000826 if (AM.hasSymbolicDisplacement())
827 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000828
829 SDValue N0 = N.getOperand(0);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000830 CodeModel::Model M = TM.getCodeModel();
831
Chris Lattnerfea81da2009-06-27 04:16:01 +0000832 // Handle X86-64 rip-relative addresses. We check this before checking direct
833 // folding because RIP is preferable to non-RIP accesses.
Chandler Carruth3779ac12012-04-09 02:13:06 +0000834 if (Subtarget->is64Bit() && N.getOpcode() == X86ISD::WrapperRIP &&
Chris Lattnerfea81da2009-06-27 04:16:01 +0000835 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
836 // they cannot be folded into immediate fields.
837 // FIXME: This can be improved for kernel and other models?
Chandler Carruth3779ac12012-04-09 02:13:06 +0000838 (M == CodeModel::Small || M == CodeModel::Kernel)) {
839 // Base and index reg must be 0 in order to use %rip as base.
840 if (AM.hasBaseOrIndexReg())
841 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000842 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000843 X86ISelAddressMode Backup = AM;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000844 AM.GV = G->getGlobal();
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000845 AM.SymbolFlags = G->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000846 if (foldOffsetIntoAddress(G->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000847 AM = Backup;
848 return true;
849 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000850 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000851 X86ISelAddressMode Backup = AM;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000852 AM.CP = CP->getConstVal();
853 AM.Align = CP->getAlignment();
Chris Lattner1d3b65a2009-06-26 05:56:49 +0000854 AM.SymbolFlags = CP->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000855 if (foldOffsetIntoAddress(CP->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000856 AM = Backup;
857 return true;
858 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000859 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
860 AM.ES = S->getSymbol();
861 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000862 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
863 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000864 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000865 AM.JT = J->getIndex();
866 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000867 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
868 X86ISelAddressMode Backup = AM;
869 AM.BlockAddr = BA->getBlockAddress();
870 AM.SymbolFlags = BA->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000871 if (foldOffsetIntoAddress(BA->getOffset(), AM)) {
Michael Liaoabb87d42012-09-12 21:43:09 +0000872 AM = Backup;
873 return true;
874 }
875 } else
876 llvm_unreachable("Unhandled symbol reference node.");
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000877
Chris Lattnerfea81da2009-06-27 04:16:01 +0000878 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson9f944592009-08-11 20:47:22 +0000879 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000880 return false;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000881 }
882
883 // Handle the case when globals fit in our immediate field: This is true for
Chandler Carruth3779ac12012-04-09 02:13:06 +0000884 // X86-32 always and X86-64 when in -mcmodel=small mode. In 64-bit
885 // mode, this only applies to a non-RIP-relative computation.
Chris Lattnerfea81da2009-06-27 04:16:01 +0000886 if (!Subtarget->is64Bit() ||
Chandler Carruth3779ac12012-04-09 02:13:06 +0000887 M == CodeModel::Small || M == CodeModel::Kernel) {
888 assert(N.getOpcode() != X86ISD::WrapperRIP &&
889 "RIP-relative addressing already handled");
Chris Lattnerfea81da2009-06-27 04:16:01 +0000890 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
891 AM.GV = G->getGlobal();
892 AM.Disp += G->getOffset();
893 AM.SymbolFlags = G->getTargetFlags();
894 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
895 AM.CP = CP->getConstVal();
896 AM.Align = CP->getAlignment();
897 AM.Disp += CP->getOffset();
898 AM.SymbolFlags = CP->getTargetFlags();
899 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
900 AM.ES = S->getSymbol();
901 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000902 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
903 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000904 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000905 AM.JT = J->getIndex();
906 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000907 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
908 AM.BlockAddr = BA->getBlockAddress();
909 AM.Disp += BA->getOffset();
910 AM.SymbolFlags = BA->getTargetFlags();
911 } else
912 llvm_unreachable("Unhandled symbol reference node.");
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000913 return false;
914 }
915
916 return true;
917}
918
Sanjay Patelb5723d02015-10-13 15:12:27 +0000919/// Add the specified node to the specified addressing mode, returning true if
920/// it cannot be done. This just pattern matches for the addressing mode.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000921bool X86DAGToDAGISel::matchAddress(SDValue N, X86ISelAddressMode &AM) {
922 if (matchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +0000923 return true;
924
925 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
926 // a smaller encoding and avoids a scaled-index.
927 if (AM.Scale == 2 &&
928 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000929 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000930 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +0000931 AM.Scale = 1;
932 }
933
Dan Gohman05046082009-08-20 18:23:44 +0000934 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
935 // because it has a smaller encoding.
936 // TODO: Which other code models can use this?
937 if (TM.getCodeModel() == CodeModel::Small &&
938 Subtarget->is64Bit() &&
939 AM.Scale == 1 &&
940 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000941 AM.Base_Reg.getNode() == nullptr &&
942 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +0000943 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +0000944 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000945 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +0000946
Dan Gohman824ab402009-07-22 23:26:55 +0000947 return false;
948}
949
Sanjay Patelefab8b02015-10-21 18:56:06 +0000950bool X86DAGToDAGISel::matchAdd(SDValue N, X86ISelAddressMode &AM,
951 unsigned Depth) {
952 // Add an artificial use to this node so that we can keep track of
953 // it if it gets CSE'd with a different node.
954 HandleSDNode Handle(N);
955
956 X86ISelAddressMode Backup = AM;
957 if (!matchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
958 !matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
959 return false;
960 AM = Backup;
961
962 // Try again after commuting the operands.
963 if (!matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1) &&
964 !matchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
965 return false;
966 AM = Backup;
967
968 // If we couldn't fold both operands into the address at the same time,
969 // see if we can just put each operand into a register and fold at least
970 // the add.
971 if (AM.BaseType == X86ISelAddressMode::RegBase &&
972 !AM.Base_Reg.getNode() &&
973 !AM.IndexReg.getNode()) {
974 N = Handle.getValue();
975 AM.Base_Reg = N.getOperand(0);
976 AM.IndexReg = N.getOperand(1);
977 AM.Scale = 1;
978 return false;
979 }
980 N = Handle.getValue();
981 return true;
982}
983
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000984// Insert a node into the DAG at least before the Pos node's position. This
985// will reposition the node as needed, and will assign it a node ID that is <=
986// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
987// IDs! The selection DAG must no longer depend on their uniqueness when this
988// is used.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000989static void insertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000990 if (N.getNode()->getNodeId() == -1 ||
991 N.getNode()->getNodeId() > Pos.getNode()->getNodeId()) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000992 DAG.RepositionNode(Pos.getNode()->getIterator(), N.getNode());
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000993 N.getNode()->setNodeId(Pos.getNode()->getNodeId());
994 }
995}
996
Adam Nemet0c7caf42014-09-16 17:14:10 +0000997// Transform "(X >> (8-C1)) & (0xff << C1)" to "((X >> 8) & 0xff) << C1" if
998// safe. This allows us to convert the shift and and into an h-register
999// extract and a scaled index. Returns false if the simplification is
1000// performed.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001001static bool foldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
1002 uint64_t Mask,
1003 SDValue Shift, SDValue X,
1004 X86ISelAddressMode &AM) {
Chandler Carruth51d30762012-01-11 08:48:20 +00001005 if (Shift.getOpcode() != ISD::SRL ||
1006 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
1007 !Shift.hasOneUse())
1008 return true;
1009
1010 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
1011 if (ScaleLog <= 0 || ScaleLog >= 4 ||
1012 Mask != (0xffu << ScaleLog))
1013 return true;
1014
Craig Topper83e042a2013-08-15 05:57:07 +00001015 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001016 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001017 SDValue Eight = DAG.getConstant(8, DL, MVT::i8);
1018 SDValue NewMask = DAG.getConstant(0xff, DL, VT);
Chandler Carruth51d30762012-01-11 08:48:20 +00001019 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
1020 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001021 SDValue ShlCount = DAG.getConstant(ScaleLog, DL, MVT::i8);
Chandler Carruth51d30762012-01-11 08:48:20 +00001022 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
1023
Chandler Carrutheb21da02012-01-12 01:34:44 +00001024 // Insert the new nodes into the topological ordering. We must do this in
1025 // a valid topological ordering as nothing is going to go back and re-sort
1026 // these nodes. We continually insert before 'N' in sequence as this is
1027 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1028 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001029 insertDAGNode(DAG, N, Eight);
1030 insertDAGNode(DAG, N, Srl);
1031 insertDAGNode(DAG, N, NewMask);
1032 insertDAGNode(DAG, N, And);
1033 insertDAGNode(DAG, N, ShlCount);
1034 insertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +00001035 DAG.ReplaceAllUsesWith(N, Shl);
1036 AM.IndexReg = And;
1037 AM.Scale = (1 << ScaleLog);
1038 return false;
1039}
1040
Chandler Carruthaa01e662012-01-11 09:35:00 +00001041// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
1042// allows us to fold the shift into this addressing mode. Returns false if the
1043// transform succeeded.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001044static bool foldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
1045 uint64_t Mask,
1046 SDValue Shift, SDValue X,
1047 X86ISelAddressMode &AM) {
Chandler Carruthaa01e662012-01-11 09:35:00 +00001048 if (Shift.getOpcode() != ISD::SHL ||
1049 !isa<ConstantSDNode>(Shift.getOperand(1)))
1050 return true;
1051
1052 // Not likely to be profitable if either the AND or SHIFT node has more
1053 // than one use (unless all uses are for address computation). Besides,
1054 // isel mechanism requires their node ids to be reused.
1055 if (!N.hasOneUse() || !Shift.hasOneUse())
1056 return true;
1057
1058 // Verify that the shift amount is something we can fold.
1059 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
1060 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
1061 return true;
1062
Craig Topper83e042a2013-08-15 05:57:07 +00001063 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001064 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001065 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, DL, VT);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001066 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
1067 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
1068
Chandler Carrutheb21da02012-01-12 01:34:44 +00001069 // Insert the new nodes into the topological ordering. We must do this in
1070 // a valid topological ordering as nothing is going to go back and re-sort
1071 // these nodes. We continually insert before 'N' in sequence as this is
1072 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1073 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001074 insertDAGNode(DAG, N, NewMask);
1075 insertDAGNode(DAG, N, NewAnd);
1076 insertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001077 DAG.ReplaceAllUsesWith(N, NewShift);
1078
1079 AM.Scale = 1 << ShiftAmt;
1080 AM.IndexReg = NewAnd;
1081 return false;
1082}
1083
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001084// Implement some heroics to detect shifts of masked values where the mask can
1085// be replaced by extending the shift and undoing that in the addressing mode
1086// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
1087// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
1088// the addressing mode. This results in code such as:
1089//
1090// int f(short *y, int *lookup_table) {
1091// ...
1092// return *y + lookup_table[*y >> 11];
1093// }
1094//
1095// Turning into:
1096// movzwl (%rdi), %eax
1097// movl %eax, %ecx
1098// shrl $11, %ecx
1099// addl (%rsi,%rcx,4), %eax
1100//
1101// Instead of:
1102// movzwl (%rdi), %eax
1103// movl %eax, %ecx
1104// shrl $9, %ecx
1105// andl $124, %rcx
1106// addl (%rsi,%rcx), %eax
1107//
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001108// Note that this function assumes the mask is provided as a mask *after* the
1109// value is shifted. The input chain may or may not match that, but computing
1110// such a mask is trivial.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001111static bool foldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
1112 uint64_t Mask,
1113 SDValue Shift, SDValue X,
1114 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001115 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
1116 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001117 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001118
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001119 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001120 unsigned MaskLZ = countLeadingZeros(Mask);
1121 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001122
1123 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001124 // from the trailing zeros of the mask.
1125 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001126
1127 // There is nothing we can do here unless the mask is removing some bits.
1128 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
1129 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
1130
1131 // We also need to ensure that mask is a continuous run of bits.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001132 if (countTrailingOnes(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001133
1134 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001135 // Also scale it down based on the size of the shift.
Davide Italiano5fc5d0a2017-07-19 18:09:46 +00001136 unsigned ScaleDown = (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
1137 if (MaskLZ < ScaleDown)
1138 return true;
1139 MaskLZ -= ScaleDown;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001140
1141 // The final check is to ensure that any masked out high bits of X are
1142 // already known to be zero. Otherwise, the mask has a semantic impact
1143 // other than masking out a couple of low bits. Unfortunately, because of
1144 // the mask, zero extensions will be removed from operands in some cases.
1145 // This code works extra hard to look through extensions because we can
1146 // replace them with zero extensions cheaply if necessary.
1147 bool ReplacingAnyExtend = false;
1148 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +00001149 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
1150 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001151 // Assume that we'll replace the any-extend with a zero-extend, and
1152 // narrow the search to the extended value.
1153 X = X.getOperand(0);
1154 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
1155 ReplacingAnyExtend = true;
1156 }
Craig Topper83e042a2013-08-15 05:57:07 +00001157 APInt MaskedHighBits =
1158 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Craig Topperd0af7e82017-04-28 05:31:46 +00001159 KnownBits Known;
1160 DAG.computeKnownBits(X, Known);
1161 if (MaskedHighBits != Known.Zero) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001162
1163 // We've identified a pattern that can be transformed into a single shift
1164 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +00001165 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001166 if (ReplacingAnyExtend) {
1167 assert(X.getValueType() != VT);
1168 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001169 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Sanjay Patel85030aa2015-10-13 16:23:00 +00001170 insertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001171 X = NewX;
1172 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00001173 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001174 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001175 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001176 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001177 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +00001178
1179 // Insert the new nodes into the topological ordering. We must do this in
1180 // a valid topological ordering as nothing is going to go back and re-sort
1181 // these nodes. We continually insert before 'N' in sequence as this is
1182 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1183 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001184 insertDAGNode(DAG, N, NewSRLAmt);
1185 insertDAGNode(DAG, N, NewSRL);
1186 insertDAGNode(DAG, N, NewSHLAmt);
1187 insertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001188 DAG.ReplaceAllUsesWith(N, NewSHL);
1189
1190 AM.Scale = 1 << AMShiftAmt;
1191 AM.IndexReg = NewSRL;
1192 return false;
1193}
Matt Morehouse9e658c92017-12-01 22:20:26 +00001194
Sanjay Patel85030aa2015-10-13 16:23:00 +00001195bool X86DAGToDAGISel::matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +00001196 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001197 SDLoc dl(N);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001198 DEBUG({
David Greenedbdb1b22010-01-05 01:29:08 +00001199 dbgs() << "MatchAddress: ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001200 AM.dump();
1201 });
Matt Morehouse9e658c92017-12-01 22:20:26 +00001202 // Limit recursion.
1203 if (Depth > 5)
Sanjay Patel85030aa2015-10-13 16:23:00 +00001204 return matchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001205
Chris Lattnerfea81da2009-06-27 04:16:01 +00001206 // If this is already a %rip relative address, we can only merge immediates
1207 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001208 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +00001209 if (AM.isRIPRelative()) {
1210 // FIXME: JumpTable and ExternalSymbol address currently don't like
1211 // displacements. It isn't very important, but this should be fixed for
1212 // consistency.
Rafael Espindola36b718f2015-06-22 17:46:53 +00001213 if (!(AM.ES || AM.MCSym) && AM.JT != -1)
1214 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001215
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001216 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
Sanjay Patel85030aa2015-10-13 16:23:00 +00001217 if (!foldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001218 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001219 return true;
1220 }
1221
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001222 switch (N.getOpcode()) {
1223 default: break;
Reid Kleckner60381792015-07-07 22:25:32 +00001224 case ISD::LOCAL_RECOVER: {
Reid Kleckner9dad2272015-05-04 23:22:36 +00001225 if (!AM.hasSymbolicDisplacement() && AM.Disp == 0)
Rafael Espindola36b718f2015-06-22 17:46:53 +00001226 if (const auto *ESNode = dyn_cast<MCSymbolSDNode>(N.getOperand(0))) {
1227 // Use the symbol and don't prefix it.
1228 AM.MCSym = ESNode->getMCSymbol();
1229 return false;
1230 }
David Majnemer71b9b6b2015-03-05 18:50:12 +00001231 break;
1232 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001233 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001234 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001235 if (!foldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001236 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001237 break;
1238 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001239
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001240 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001241 case X86ISD::WrapperRIP:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001242 if (!matchWrapper(N, AM))
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001243 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001244 break;
1245
Rafael Espindola3b2df102009-04-08 21:14:34 +00001246 case ISD::LOAD:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001247 if (!matchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001248 return false;
1249 break;
1250
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001251 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001252 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001253 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001254 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001255 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001256 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001257 return false;
1258 }
1259 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001260
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001261 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001262 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001263 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001264
Simon Pilgrim7f032312017-05-12 13:08:45 +00001265 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001266 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001267 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1268 // that the base operand remains free for further matching. If
1269 // the base doesn't end up getting used, a post-processing step
1270 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001271 if (Val == 1 || Val == 2 || Val == 3) {
1272 AM.Scale = 1 << Val;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001273 SDValue ShVal = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001274
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001275 // Okay, we know that we have a scale by now. However, if the scaled
1276 // value is an add of something and a constant, we can fold the
1277 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001278 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001279 AM.IndexReg = ShVal.getOperand(0);
1280 ConstantSDNode *AddVal = cast<ConstantSDNode>(ShVal.getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001281 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001282 if (!foldOffsetIntoAddress(Disp, AM))
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001283 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001284 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001285
1286 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001287 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001288 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001289 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001290 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001291
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001292 case ISD::SRL: {
1293 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001294 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001295
1296 SDValue And = N.getOperand(0);
1297 if (And.getOpcode() != ISD::AND) break;
1298 SDValue X = And.getOperand(0);
1299
1300 // We only handle up to 64-bit values here as those are what matter for
1301 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001302 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001303
1304 // The mask used for the transform is expected to be post-shift, but we
1305 // found the shift first so just apply the shift to the mask before passing
1306 // it down.
1307 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1308 !isa<ConstantSDNode>(And.getOperand(1)))
1309 break;
1310 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1311
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001312 // Try to fold the mask and shift into the scale, and return false if we
1313 // succeed.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001314 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001315 return false;
1316 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001317 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001318
Dan Gohmanbf474952007-10-22 20:22:24 +00001319 case ISD::SMUL_LOHI:
1320 case ISD::UMUL_LOHI:
1321 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001322 if (N.getResNo() != 0) break;
Justin Bognercd1d5aa2016-08-17 20:30:52 +00001323 LLVM_FALLTHROUGH;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001324 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001325 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001326 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001327 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001328 AM.Base_Reg.getNode() == nullptr &&
1329 AM.IndexReg.getNode() == nullptr) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001330 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001331 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1332 CN->getZExtValue() == 9) {
1333 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001334
Simon Pilgrim7f032312017-05-12 13:08:45 +00001335 SDValue MulVal = N.getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001336 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001337
1338 // Okay, we know that we have a scale by now. However, if the scaled
1339 // value is an add of something and a constant, we can fold the
1340 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001341 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001342 isa<ConstantSDNode>(MulVal.getOperand(1))) {
1343 Reg = MulVal.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001344 ConstantSDNode *AddVal =
Simon Pilgrim7f032312017-05-12 13:08:45 +00001345 cast<ConstantSDNode>(MulVal.getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001346 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001347 if (foldOffsetIntoAddress(Disp, AM))
Simon Pilgrim7f032312017-05-12 13:08:45 +00001348 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001349 } else {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001350 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001351 }
1352
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001353 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001354 return false;
1355 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001356 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001357 break;
1358
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001359 case ISD::SUB: {
1360 // Given A-B, if A can be completely folded into the address and
1361 // the index field with the index field unused, use -B as the index.
1362 // This is a win if a has multiple parts that can be folded into
1363 // the address. Also, this saves a mov if the base register has
1364 // other uses, since it avoids a two-address sub instruction, however
1365 // it costs an additional mov if the index register has other uses.
1366
Dan Gohman99ba4da2010-06-18 01:24:29 +00001367 // Add an artificial use to this node so that we can keep track of
1368 // it if it gets CSE'd with a different node.
1369 HandleSDNode Handle(N);
1370
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001371 // Test if the LHS of the sub can be folded.
1372 X86ISelAddressMode Backup = AM;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001373 if (matchAddressRecursively(N.getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001374 AM = Backup;
1375 break;
1376 }
1377 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001378 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001379 AM = Backup;
1380 break;
1381 }
Evan Cheng68333f52010-03-17 23:58:35 +00001382
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001383 int Cost = 0;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001384 SDValue RHS = Handle.getValue().getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001385 // If the RHS involves a register with multiple uses, this
1386 // transformation incurs an extra mov, due to the neg instruction
1387 // clobbering its operand.
1388 if (!RHS.getNode()->hasOneUse() ||
1389 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1390 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1391 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1392 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001393 RHS.getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001394 ++Cost;
1395 // If the base is a register with multiple uses, this
1396 // transformation may save a mov.
Benjamin Kramer58dadd52017-04-20 18:29:14 +00001397 // FIXME: Don't rely on DELETED_NODEs.
1398 if ((AM.BaseType == X86ISelAddressMode::RegBase && AM.Base_Reg.getNode() &&
1399 AM.Base_Reg->getOpcode() != ISD::DELETED_NODE &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001400 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001401 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1402 --Cost;
1403 // If the folded LHS was interesting, this transformation saves
1404 // address arithmetic.
1405 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1406 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1407 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1408 --Cost;
1409 // If it doesn't look like it may be an overall win, don't do it.
1410 if (Cost >= 0) {
1411 AM = Backup;
1412 break;
1413 }
1414
1415 // Ok, the transformation is legal and appears profitable. Go for it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001416 SDValue Zero = CurDAG->getConstant(0, dl, N.getValueType());
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001417 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1418 AM.IndexReg = Neg;
1419 AM.Scale = 1;
1420
1421 // Insert the new nodes into the topological ordering.
Nirav Dave9ebefeb2017-03-23 18:25:17 +00001422 insertDAGNode(*CurDAG, Handle.getValue(), Zero);
1423 insertDAGNode(*CurDAG, Handle.getValue(), Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001424 return false;
1425 }
1426
Sanjay Patelefab8b02015-10-21 18:56:06 +00001427 case ISD::ADD:
1428 if (!matchAdd(N, AM, Depth))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001429 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001430 break;
Evan Cheng734e1e22006-05-30 06:59:36 +00001431
Sanjay Patel533c10c2015-11-09 23:31:38 +00001432 case ISD::OR:
Sanjay Patel32538d62015-11-09 21:16:49 +00001433 // We want to look through a transform in InstCombine and DAGCombiner that
1434 // turns 'add' into 'or', so we can treat this 'or' exactly like an 'add'.
Sanjay Patel533c10c2015-11-09 23:31:38 +00001435 // Example: (or (and x, 1), (shl y, 3)) --> (add (and x, 1), (shl y, 3))
Sanjay Patel32538d62015-11-09 21:16:49 +00001436 // An 'lea' can then be used to match the shift (multiply) and add:
1437 // and $1, %esi
1438 // lea (%rsi, %rdi, 8), %rax
Sanjay Patel533c10c2015-11-09 23:31:38 +00001439 if (CurDAG->haveNoCommonBitsSet(N.getOperand(0), N.getOperand(1)) &&
1440 !matchAdd(N, AM, Depth))
1441 return false;
Evan Cheng734e1e22006-05-30 06:59:36 +00001442 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001443
Evan Cheng827d30d2007-12-13 00:43:27 +00001444 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001445 // Perform some heroic transforms on an and of a constant-count shift
1446 // with a constant to enable use of the scaled offset field.
1447
Evan Cheng827d30d2007-12-13 00:43:27 +00001448 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001449 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001450
Chandler Carruthaa01e662012-01-11 09:35:00 +00001451 SDValue Shift = N.getOperand(0);
1452 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001453 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001454
1455 // We only handle up to 64-bit values here as those are what matter for
1456 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001457 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001458
Chandler Carruthb0049f42012-01-11 09:35:04 +00001459 if (!isa<ConstantSDNode>(N.getOperand(1)))
1460 break;
1461 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001462
Chandler Carruth51d30762012-01-11 08:48:20 +00001463 // Try to fold the mask and shift into an extract and scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001464 if (!foldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001465 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001466
Chandler Carruth51d30762012-01-11 08:48:20 +00001467 // Try to fold the mask and shift directly into the scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001468 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001469 return false;
1470
Chandler Carruthaa01e662012-01-11 09:35:00 +00001471 // Try to swap the mask and shift to place shifts which can be done as
1472 // a scale on the outside of the mask.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001473 if (!foldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001474 return false;
1475 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001476 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001477 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001478
Sanjay Patel85030aa2015-10-13 16:23:00 +00001479 return matchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001480}
1481
Sanjay Patelb5723d02015-10-13 15:12:27 +00001482/// Helper for MatchAddress. Add the specified node to the
Dan Gohmanccb36112007-08-13 20:03:06 +00001483/// specified addressing mode without any further recursion.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001484bool X86DAGToDAGISel::matchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001485 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001486 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001487 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001488 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001489 AM.IndexReg = N;
1490 AM.Scale = 1;
1491 return false;
1492 }
1493
1494 // Otherwise, we cannot select it.
1495 return true;
1496 }
1497
1498 // Default, generate it as a register.
1499 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001500 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001501 return false;
1502}
1503
Craig Topperc314f462017-11-13 17:53:59 +00001504/// Helper for selectVectorAddr. Handles things that can be folded into a
1505/// gather scatter address. The index register and scale should have already
1506/// been handled.
1507bool X86DAGToDAGISel::matchVectorAddress(SDValue N, X86ISelAddressMode &AM) {
1508 // TODO: Support other operations.
1509 switch (N.getOpcode()) {
Craig Topperaf4eb172018-01-10 19:16:05 +00001510 case ISD::Constant: {
1511 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
1512 if (!foldOffsetIntoAddress(Val, AM))
1513 return false;
1514 break;
1515 }
Craig Topperc314f462017-11-13 17:53:59 +00001516 case X86ISD::Wrapper:
1517 if (!matchWrapper(N, AM))
1518 return false;
1519 break;
1520 }
1521
1522 return matchAddressBase(N, AM);
1523}
1524
Craig Topperbb001c6d2017-11-10 19:26:04 +00001525bool X86DAGToDAGISel::selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
1526 SDValue &Scale, SDValue &Index,
1527 SDValue &Disp, SDValue &Segment) {
Craig Topperc314f462017-11-13 17:53:59 +00001528 X86ISelAddressMode AM;
Craig Topperee740442017-11-22 08:10:54 +00001529 auto *Mgs = cast<X86MaskedGatherScatterSDNode>(Parent);
1530 AM.IndexReg = Mgs->getIndex();
Craig Topperaf4eb172018-01-10 19:16:05 +00001531 AM.Scale = cast<ConstantSDNode>(Mgs->getScale())->getZExtValue();
Craig Topperbb001c6d2017-11-10 19:26:04 +00001532
Craig Topperbb001c6d2017-11-10 19:26:04 +00001533 unsigned AddrSpace = cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001534 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001535 if (AddrSpace == 256)
1536 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1537 if (AddrSpace == 257)
1538 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001539 if (AddrSpace == 258)
1540 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001541
Craig Topperaf4eb172018-01-10 19:16:05 +00001542 // Try to match into the base and displacement fields.
1543 if (matchVectorAddress(N, AM))
Craig Topperc314f462017-11-13 17:53:59 +00001544 return false;
1545
1546 MVT VT = N.getSimpleValueType();
1547 if (AM.BaseType == X86ISelAddressMode::RegBase) {
1548 if (!AM.Base_Reg.getNode())
1549 AM.Base_Reg = CurDAG->getRegister(0, VT);
1550 }
1551
1552 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001553 return true;
1554}
1555
Sanjay Patelb5723d02015-10-13 15:12:27 +00001556/// Returns true if it is able to pattern match an addressing mode.
Evan Chengc9fab312005-12-08 02:01:35 +00001557/// It returns the operands which make up the maximal addressing mode it can
1558/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001559///
1560/// Parent is the parent node of the addr operand that is being matched. It
1561/// is always a load, store, atomic node, or null. It is only null when
1562/// checking memory operands for inline asm nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001563bool X86DAGToDAGISel::selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001564 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001565 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001566 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001567
Chris Lattner8a236b62010-09-22 04:39:11 +00001568 if (Parent &&
1569 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1570 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001571 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001572 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001573 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1574 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1575 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001576 unsigned AddrSpace =
1577 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001578 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Chris Lattner8a236b62010-09-22 04:39:11 +00001579 if (AddrSpace == 256)
1580 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1581 if (AddrSpace == 257)
1582 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001583 if (AddrSpace == 258)
1584 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Chris Lattner8a236b62010-09-22 04:39:11 +00001585 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001586
Sanjay Patel85030aa2015-10-13 16:23:00 +00001587 if (matchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001588 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001589
Craig Topper83e042a2013-08-15 05:57:07 +00001590 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001591 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001592 if (!AM.Base_Reg.getNode())
1593 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001594 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001595
Gabor Greiff304a7a2008-08-28 21:40:38 +00001596 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001597 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001598
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001599 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001600 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001601}
1602
Craig Topper8078dd22017-08-21 16:04:04 +00001603// We can only fold a load if all nodes between it and the root node have a
1604// single use. If there are additional uses, we could end up duplicating the
1605// load.
1606static bool hasSingleUsesFromRoot(SDNode *Root, SDNode *N) {
1607 SDNode *User = *N->use_begin();
1608 while (User != Root) {
1609 if (!User->hasOneUse())
1610 return false;
1611 User = *User->use_begin();
1612 }
1613
1614 return true;
1615}
1616
Sanjay Patelb5723d02015-10-13 15:12:27 +00001617/// Match a scalar SSE load. In particular, we want to match a load whose top
1618/// elements are either undef or zeros. The load flavor is derived from the
1619/// type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001620///
1621/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001622/// PatternChainNode: this is the matched node that has a chain input and
1623/// output.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001624bool X86DAGToDAGISel::selectScalarSSELoad(SDNode *Root,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001625 SDValue N, SDValue &Base,
1626 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001627 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001628 SDValue &PatternNodeWithChain) {
Craig Topper36ecce92016-12-12 07:57:24 +00001629 // We can allow a full vector load here since narrowing a load is ok.
1630 if (ISD::isNON_EXTLoad(N.getNode())) {
1631 PatternNodeWithChain = N;
1632 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001633 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel) &&
1634 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Topper36ecce92016-12-12 07:57:24 +00001635 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1636 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1637 Segment);
1638 }
1639 }
1640
1641 // We can also match the special zero extended load opcode.
1642 if (N.getOpcode() == X86ISD::VZEXT_LOAD) {
1643 PatternNodeWithChain = N;
1644 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001645 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel) &&
1646 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Topper36ecce92016-12-12 07:57:24 +00001647 auto *MI = cast<MemIntrinsicSDNode>(PatternNodeWithChain);
1648 return selectAddr(MI, MI->getBasePtr(), Base, Scale, Index, Disp,
1649 Segment);
1650 }
1651 }
1652
Craig Topper991d1ca2016-11-26 17:29:25 +00001653 // Need to make sure that the SCALAR_TO_VECTOR and load are both only used
1654 // once. Otherwise the load might get duplicated and the chain output of the
1655 // duplicate load will not be observed by all dependencies.
1656 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR && N.getNode()->hasOneUse()) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001657 PatternNodeWithChain = N.getOperand(0);
1658 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Topper991d1ca2016-11-26 17:29:25 +00001659 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001660 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel) &&
1661 hasSingleUsesFromRoot(Root, N.getNode())) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001662 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Craig Topperd3ab1a32016-11-26 18:43:21 +00001663 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1664 Segment);
Chris Lattner398195e2006-10-07 21:55:32 +00001665 }
1666 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001667
1668 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001669 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001670 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001671 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001672 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Craig Toppere266e122016-11-26 18:43:24 +00001673 N.getOperand(0).getNode()->hasOneUse()) {
1674 PatternNodeWithChain = N.getOperand(0).getOperand(0);
1675 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Toppere266e122016-11-26 18:43:24 +00001676 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001677 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel) &&
1678 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Toppere266e122016-11-26 18:43:24 +00001679 // Okay, this is a zero extending load. Fold it.
1680 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1681 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1682 Segment);
1683 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001684 }
Craig Toppere266e122016-11-26 18:43:24 +00001685
Chris Lattner398195e2006-10-07 21:55:32 +00001686 return false;
1687}
1688
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001689
Sanjay Patel85030aa2015-10-13 16:23:00 +00001690bool X86DAGToDAGISel::selectMOV64Imm32(SDValue N, SDValue &Imm) {
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001691 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1692 uint64_t ImmVal = CN->getZExtValue();
Craig Topper0a3bceb2017-09-13 02:29:59 +00001693 if (!isUInt<32>(ImmVal))
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001694 return false;
1695
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001696 Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i64);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001697 return true;
1698 }
1699
1700 // In static codegen with small code model, we can get the address of a label
1701 // into a register with 'movl'. TableGen has already made sure we're looking
1702 // at a label of some kind.
Tim Northover6833e3f2013-06-10 20:43:49 +00001703 assert(N->getOpcode() == X86ISD::Wrapper &&
1704 "Unexpected node type for MOV32ri64");
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001705 N = N.getOperand(0);
1706
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001707 // At least GNU as does not accept 'movl' for TPOFF relocations.
1708 // FIXME: We could use 'movl' when we know we are targeting MC.
1709 if (N->getOpcode() == ISD::TargetGlobalTLSAddress)
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001710 return false;
1711
1712 Imm = N;
Peter Collingbourne235c2752016-12-08 19:01:00 +00001713 if (N->getOpcode() != ISD::TargetGlobalAddress)
1714 return TM.getCodeModel() == CodeModel::Small;
1715
1716 Optional<ConstantRange> CR =
1717 cast<GlobalAddressSDNode>(N)->getGlobal()->getAbsoluteSymbolRange();
1718 if (!CR)
1719 return TM.getCodeModel() == CodeModel::Small;
1720
1721 return CR->getUnsignedMax().ult(1ull << 32);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001722}
1723
Sanjay Patel85030aa2015-10-13 16:23:00 +00001724bool X86DAGToDAGISel::selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +00001725 SDValue &Scale, SDValue &Index,
1726 SDValue &Disp, SDValue &Segment) {
Justin Bogner32ad24d2016-04-12 21:34:24 +00001727 // Save the debug loc before calling selectLEAAddr, in case it invalidates N.
1728 SDLoc DL(N);
Matt Morehouse9e658c92017-12-01 22:20:26 +00001729
Sanjay Patel85030aa2015-10-13 16:23:00 +00001730 if (!selectLEAAddr(N, Base, Scale, Index, Disp, Segment))
Tim Northover6833e3f2013-06-10 20:43:49 +00001731 return false;
1732
Tim Northover6833e3f2013-06-10 20:43:49 +00001733 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1734 if (RN && RN->getReg() == 0)
1735 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001736 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001737 // Base could already be %rip, particularly in the x32 ABI.
1738 Base = SDValue(CurDAG->getMachineNode(
1739 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001740 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001741 Base,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001742 CurDAG->getTargetConstant(X86::sub_32bit, DL, MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001743 0);
1744 }
1745
1746 RN = dyn_cast<RegisterSDNode>(Index);
1747 if (RN && RN->getReg() == 0)
1748 Index = CurDAG->getRegister(0, MVT::i64);
1749 else {
1750 assert(Index.getValueType() == MVT::i32 &&
1751 "Expect to be extending 32-bit registers for use in LEA");
1752 Index = SDValue(CurDAG->getMachineNode(
1753 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001754 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001755 Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001756 CurDAG->getTargetConstant(X86::sub_32bit, DL,
1757 MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001758 0);
1759 }
1760
1761 return true;
1762}
1763
Sanjay Patelb5723d02015-10-13 15:12:27 +00001764/// Calls SelectAddr and determines if the maximal addressing
Evan Cheng77d86ff2006-02-25 10:09:08 +00001765/// mode it matches can be cost effectively emitted as an LEA instruction.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001766bool X86DAGToDAGISel::selectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001767 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001768 SDValue &Index, SDValue &Disp,
1769 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001770 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001771
Justin Bogner32ad24d2016-04-12 21:34:24 +00001772 // Save the DL and VT before calling matchAddress, it can invalidate N.
1773 SDLoc DL(N);
1774 MVT VT = N.getSimpleValueType();
1775
Rafael Espindolabb834f02009-04-10 10:09:34 +00001776 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1777 // segments.
1778 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001779 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001780 AM.Segment = T;
Matt Morehouse9e658c92017-12-01 22:20:26 +00001781 if (matchAddress(N, AM))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001782 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001783 assert (T == AM.Segment);
1784 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001785
Evan Cheng77d86ff2006-02-25 10:09:08 +00001786 unsigned Complexity = 0;
1787 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001788 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001789 Complexity = 1;
1790 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001791 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001792 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1793 Complexity = 4;
1794
Gabor Greiff304a7a2008-08-28 21:40:38 +00001795 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001796 Complexity++;
1797 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001798 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001799
Chris Lattner3e1d9172007-03-20 06:08:29 +00001800 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1801 // a simple shift.
1802 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001803 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001804
1805 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
Sanjay Patelb814ef12015-10-12 16:09:59 +00001806 // to a LEA. This is determined with some experimentation but is by no means
Evan Cheng77d86ff2006-02-25 10:09:08 +00001807 // optimal (especially for code size consideration). LEA is nice because of
1808 // its three-address nature. Tweak the cost function again when we can run
1809 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001810 if (AM.hasSymbolicDisplacement()) {
Sanjay Patelb814ef12015-10-12 16:09:59 +00001811 // For X86-64, always use LEA to materialize RIP-relative addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001812 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001813 Complexity = 4;
1814 else
1815 Complexity += 2;
1816 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001817
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001818 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001819 Complexity++;
1820
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001821 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001822 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001823 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001824
Justin Bogner32ad24d2016-04-12 21:34:24 +00001825 getAddressOperands(AM, DL, Base, Scale, Index, Disp, Segment);
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001826 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001827}
1828
Sanjay Patelb5723d02015-10-13 15:12:27 +00001829/// This is only run on TargetGlobalTLSAddress nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001830bool X86DAGToDAGISel::selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001831 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001832 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001833 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1834 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001835
Chris Lattner7d2b0492009-06-20 20:38:48 +00001836 X86ISelAddressMode AM;
1837 AM.GV = GA->getGlobal();
1838 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001839 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001840 AM.SymbolFlags = GA->getTargetFlags();
1841
Owen Anderson9f944592009-08-11 20:47:22 +00001842 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001843 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001844 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001845 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001846 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001847 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001848
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001849 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001850 return true;
1851}
1852
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001853bool X86DAGToDAGISel::selectRelocImm(SDValue N, SDValue &Op) {
1854 if (auto *CN = dyn_cast<ConstantSDNode>(N)) {
1855 Op = CurDAG->getTargetConstant(CN->getAPIntValue(), SDLoc(CN),
1856 N.getValueType());
1857 return true;
1858 }
1859
Peter Collingbourne235c2752016-12-08 19:01:00 +00001860 // Keep track of the original value type and whether this value was
1861 // truncated. If we see a truncation from pointer type to VT that truncates
1862 // bits that are known to be zero, we can use a narrow reference.
1863 EVT VT = N.getValueType();
1864 bool WasTruncated = false;
1865 if (N.getOpcode() == ISD::TRUNCATE) {
1866 WasTruncated = true;
1867 N = N.getOperand(0);
1868 }
1869
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001870 if (N.getOpcode() != X86ISD::Wrapper)
1871 return false;
1872
Peter Collingbourne235c2752016-12-08 19:01:00 +00001873 // We can only use non-GlobalValues as immediates if they were not truncated,
1874 // as we do not have any range information. If we have a GlobalValue and the
1875 // address was not truncated, we can select it as an operand directly.
1876 unsigned Opc = N.getOperand(0)->getOpcode();
1877 if (Opc != ISD::TargetGlobalAddress || !WasTruncated) {
1878 Op = N.getOperand(0);
1879 // We can only select the operand directly if we didn't have to look past a
1880 // truncate.
1881 return !WasTruncated;
1882 }
1883
1884 // Check that the global's range fits into VT.
1885 auto *GA = cast<GlobalAddressSDNode>(N.getOperand(0));
1886 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
1887 if (!CR || CR->getUnsignedMax().uge(1ull << VT.getSizeInBits()))
1888 return false;
1889
1890 // Okay, we can use a narrow reference.
1891 Op = CurDAG->getTargetGlobalAddress(GA->getGlobal(), SDLoc(N), VT,
1892 GA->getOffset(), GA->getTargetFlags());
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001893 return true;
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001894}
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001895
Craig Topper78a77042017-11-08 20:17:33 +00001896bool X86DAGToDAGISel::tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001897 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001898 SDValue &Index, SDValue &Disp,
1899 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00001900 if (!ISD::isNON_EXTLoad(N.getNode()) ||
Craig Topper78a77042017-11-08 20:17:33 +00001901 !IsProfitableToFold(N, P, Root) ||
1902 !IsLegalToFold(N, P, Root, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00001903 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001904
Sanjay Patel85030aa2015-10-13 16:23:00 +00001905 return selectAddr(N.getNode(),
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001906 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00001907}
1908
Sanjay Patelb5723d02015-10-13 15:12:27 +00001909/// Return an SDNode that returns the value of the global base register.
1910/// Output instructions required to initialize the global base register,
1911/// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +00001912SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00001913 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Mehdi Amini44ede332015-07-09 02:09:04 +00001914 auto &DL = MF->getDataLayout();
1915 return CurDAG->getRegister(GlobalBaseReg, TLI->getPointerTy(DL)).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00001916}
1917
Peter Collingbourneef089bd2017-02-09 22:02:28 +00001918bool X86DAGToDAGISel::isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const {
1919 if (N->getOpcode() == ISD::TRUNCATE)
1920 N = N->getOperand(0).getNode();
1921 if (N->getOpcode() != X86ISD::Wrapper)
1922 return false;
1923
1924 auto *GA = dyn_cast<GlobalAddressSDNode>(N->getOperand(0));
1925 if (!GA)
1926 return false;
1927
1928 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
1929 return CR && CR->getSignedMin().sge(-1ull << Width) &&
1930 CR->getSignedMax().slt(1ull << Width);
1931}
1932
Sanjay Patelb5723d02015-10-13 15:12:27 +00001933/// Test whether the given X86ISD::CMP node has any uses which require the SF
1934/// or OF bits to be accurate.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001935static bool hasNoSignedComparisonUses(SDNode *N) {
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001936 // Examine each user of the node.
1937 for (SDNode::use_iterator UI = N->use_begin(),
1938 UE = N->use_end(); UI != UE; ++UI) {
1939 // Only examine CopyToReg uses.
1940 if (UI->getOpcode() != ISD::CopyToReg)
1941 return false;
1942 // Only examine CopyToReg uses that copy to EFLAGS.
1943 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1944 X86::EFLAGS)
1945 return false;
1946 // Examine each user of the CopyToReg use.
1947 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1948 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1949 // Only examine the Flag result.
1950 if (FlagUI.getUse().getResNo() != 1) continue;
1951 // Anything unusual: assume conservatively.
1952 if (!FlagUI->isMachineOpcode()) return false;
1953 // Examine the opcode of the user.
1954 switch (FlagUI->getMachineOpcode()) {
1955 // These comparisons don't treat the most significant bit specially.
1956 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1957 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1958 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1959 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Craig Topper49758aa2015-01-06 04:23:53 +00001960 case X86::JA_1: case X86::JAE_1: case X86::JB_1: case X86::JBE_1:
1961 case X86::JE_1: case X86::JNE_1: case X86::JP_1: case X86::JNP_1:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001962 case X86::CMOVA16rr: case X86::CMOVA16rm:
1963 case X86::CMOVA32rr: case X86::CMOVA32rm:
1964 case X86::CMOVA64rr: case X86::CMOVA64rm:
1965 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1966 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1967 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1968 case X86::CMOVB16rr: case X86::CMOVB16rm:
1969 case X86::CMOVB32rr: case X86::CMOVB32rm:
1970 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00001971 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1972 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1973 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001974 case X86::CMOVE16rr: case X86::CMOVE16rm:
1975 case X86::CMOVE32rr: case X86::CMOVE32rm:
1976 case X86::CMOVE64rr: case X86::CMOVE64rm:
1977 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1978 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1979 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1980 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1981 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1982 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1983 case X86::CMOVP16rr: case X86::CMOVP16rm:
1984 case X86::CMOVP32rr: case X86::CMOVP32rm:
1985 case X86::CMOVP64rr: case X86::CMOVP64rm:
1986 continue;
1987 // Anything else: assume conservatively.
1988 default: return false;
1989 }
1990 }
1991 }
1992 return true;
1993}
1994
Chandler Carruth52a31bf2017-09-07 23:54:24 +00001995/// Test whether the given node which sets flags has any uses which require the
1996/// CF flag to be accurate.
1997static bool hasNoCarryFlagUses(SDNode *N) {
1998 // Examine each user of the node.
1999 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end(); UI != UE;
2000 ++UI) {
2001 // Only check things that use the flags.
2002 if (UI.getUse().getResNo() != 1)
2003 continue;
2004 // Only examine CopyToReg uses.
2005 if (UI->getOpcode() != ISD::CopyToReg)
2006 return false;
2007 // Only examine CopyToReg uses that copy to EFLAGS.
2008 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() != X86::EFLAGS)
2009 return false;
2010 // Examine each user of the CopyToReg use.
2011 for (SDNode::use_iterator FlagUI = UI->use_begin(), FlagUE = UI->use_end();
2012 FlagUI != FlagUE; ++FlagUI) {
2013 // Only examine the Flag result.
2014 if (FlagUI.getUse().getResNo() != 1)
2015 continue;
2016 // Anything unusual: assume conservatively.
2017 if (!FlagUI->isMachineOpcode())
2018 return false;
2019 // Examine the opcode of the user.
2020 switch (FlagUI->getMachineOpcode()) {
2021 // Comparisons which don't examine the CF flag.
2022 case X86::SETOr: case X86::SETNOr: case X86::SETEr: case X86::SETNEr:
2023 case X86::SETSr: case X86::SETNSr: case X86::SETPr: case X86::SETNPr:
2024 case X86::SETLr: case X86::SETGEr: case X86::SETLEr: case X86::SETGr:
2025 case X86::JO_1: case X86::JNO_1: case X86::JE_1: case X86::JNE_1:
2026 case X86::JS_1: case X86::JNS_1: case X86::JP_1: case X86::JNP_1:
2027 case X86::JL_1: case X86::JGE_1: case X86::JLE_1: case X86::JG_1:
2028 case X86::CMOVO16rr: case X86::CMOVO32rr: case X86::CMOVO64rr:
2029 case X86::CMOVO16rm: case X86::CMOVO32rm: case X86::CMOVO64rm:
2030 case X86::CMOVNO16rr: case X86::CMOVNO32rr: case X86::CMOVNO64rr:
2031 case X86::CMOVNO16rm: case X86::CMOVNO32rm: case X86::CMOVNO64rm:
2032 case X86::CMOVE16rr: case X86::CMOVE32rr: case X86::CMOVE64rr:
2033 case X86::CMOVE16rm: case X86::CMOVE32rm: case X86::CMOVE64rm:
2034 case X86::CMOVNE16rr: case X86::CMOVNE32rr: case X86::CMOVNE64rr:
2035 case X86::CMOVNE16rm: case X86::CMOVNE32rm: case X86::CMOVNE64rm:
2036 case X86::CMOVS16rr: case X86::CMOVS32rr: case X86::CMOVS64rr:
2037 case X86::CMOVS16rm: case X86::CMOVS32rm: case X86::CMOVS64rm:
2038 case X86::CMOVNS16rr: case X86::CMOVNS32rr: case X86::CMOVNS64rr:
2039 case X86::CMOVNS16rm: case X86::CMOVNS32rm: case X86::CMOVNS64rm:
2040 case X86::CMOVP16rr: case X86::CMOVP32rr: case X86::CMOVP64rr:
2041 case X86::CMOVP16rm: case X86::CMOVP32rm: case X86::CMOVP64rm:
2042 case X86::CMOVNP16rr: case X86::CMOVNP32rr: case X86::CMOVNP64rr:
2043 case X86::CMOVNP16rm: case X86::CMOVNP32rm: case X86::CMOVNP64rm:
2044 case X86::CMOVL16rr: case X86::CMOVL32rr: case X86::CMOVL64rr:
2045 case X86::CMOVL16rm: case X86::CMOVL32rm: case X86::CMOVL64rm:
2046 case X86::CMOVGE16rr: case X86::CMOVGE32rr: case X86::CMOVGE64rr:
2047 case X86::CMOVGE16rm: case X86::CMOVGE32rm: case X86::CMOVGE64rm:
2048 case X86::CMOVLE16rr: case X86::CMOVLE32rr: case X86::CMOVLE64rr:
2049 case X86::CMOVLE16rm: case X86::CMOVLE32rm: case X86::CMOVLE64rm:
2050 case X86::CMOVG16rr: case X86::CMOVG32rr: case X86::CMOVG64rr:
2051 case X86::CMOVG16rm: case X86::CMOVG32rm: case X86::CMOVG64rm:
2052 continue;
2053 // Anything else: assume conservatively.
2054 default:
2055 return false;
2056 }
2057 }
2058 }
2059 return true;
2060}
2061
Sanjay Patelb5723d02015-10-13 15:12:27 +00002062/// Check whether or not the chain ending in StoreNode is suitable for doing
Chandler Carruth96db3082017-08-25 02:06:36 +00002063/// the {load; op; store} to modify transformation.
2064static bool isFusableLoadOpStorePattern(StoreSDNode *StoreNode,
2065 SDValue StoredVal, SelectionDAG *CurDAG,
2066 LoadSDNode *&LoadNode,
2067 SDValue &InputChain) {
Joel Jones68d59e82012-03-29 05:45:48 +00002068 // is the stored value result 0 of the load?
2069 if (StoredVal.getResNo() != 0) return false;
2070
2071 // are there other uses of the loaded value than the inc or dec?
2072 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
2073
Joel Jones68d59e82012-03-29 05:45:48 +00002074 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00002075 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00002076 return false;
2077
Evan Cheng3e869f02012-04-12 19:14:21 +00002078 SDValue Load = StoredVal->getOperand(0);
2079 // Is the stored value a non-extending and non-indexed load?
2080 if (!ISD::isNormalLoad(Load.getNode())) return false;
2081
2082 // Return LoadNode by reference.
2083 LoadNode = cast<LoadSDNode>(Load);
Evan Cheng3e869f02012-04-12 19:14:21 +00002084
2085 // Is store the only read of the loaded value?
2086 if (!Load.hasOneUse())
2087 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00002088
Evan Cheng3e869f02012-04-12 19:14:21 +00002089 // Is the address of the store the same as the load?
2090 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
2091 LoadNode->getOffset() != StoreNode->getOffset())
2092 return false;
2093
2094 // Check if the chain is produced by the load or is a TokenFactor with
2095 // the load output chain as an operand. Return InputChain by reference.
2096 SDValue Chain = StoreNode->getChain();
2097
2098 bool ChainCheck = false;
2099 if (Chain == Load.getValue(1)) {
2100 ChainCheck = true;
2101 InputChain = LoadNode->getChain();
2102 } else if (Chain.getOpcode() == ISD::TokenFactor) {
2103 SmallVector<SDValue, 4> ChainOps;
2104 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
2105 SDValue Op = Chain.getOperand(i);
2106 if (Op == Load.getValue(1)) {
2107 ChainCheck = true;
Nirav Davee14300e2017-02-02 14:39:26 +00002108 // Drop Load, but keep its chain. No cycle check necessary.
2109 ChainOps.push_back(Load.getOperand(0));
Evan Cheng3e869f02012-04-12 19:14:21 +00002110 continue;
2111 }
Evan Cheng58a95f02012-05-16 01:54:27 +00002112
2113 // Make sure using Op as part of the chain would not cause a cycle here.
2114 // In theory, we could check whether the chain node is a predecessor of
2115 // the load. But that can be very expensive. Instead visit the uses and
2116 // make sure they all have smaller node id than the load.
2117 int LoadId = LoadNode->getNodeId();
2118 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
2119 UE = UI->use_end(); UI != UE; ++UI) {
2120 if (UI.getUse().getResNo() != 0)
2121 continue;
2122 if (UI->getNodeId() > LoadId)
2123 return false;
2124 }
2125
Evan Cheng3e869f02012-04-12 19:14:21 +00002126 ChainOps.push_back(Op);
2127 }
2128
2129 if (ChainCheck)
2130 // Make a new TokenFactor with all the other input chains except
2131 // for the load.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002132 InputChain = CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain),
Craig Topper48d114b2014-04-26 18:35:24 +00002133 MVT::Other, ChainOps);
Evan Cheng3e869f02012-04-12 19:14:21 +00002134 }
2135 if (!ChainCheck)
Joel Jones68d59e82012-03-29 05:45:48 +00002136 return false;
2137
2138 return true;
2139}
2140
Chandler Carruth4b611a82017-08-25 22:50:52 +00002141// Change a chain of {load; op; store} of the same value into a simple op
2142// through memory of that value, if the uses of the modified value and its
2143// address are suitable.
2144//
2145// The tablegen pattern memory operand pattern is currently not able to match
2146// the case where the EFLAGS on the original operation are used.
2147//
2148// To move this to tablegen, we'll need to improve tablegen to allow flags to
2149// be transferred from a node in the pattern to the result node, probably with
2150// a new keyword. For example, we have this
Chandler Carruth03258f22017-08-25 02:04:03 +00002151// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2152// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2153// (implicit EFLAGS)]>;
2154// but maybe need something like this
2155// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2156// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2157// (transferrable EFLAGS)]>;
2158//
Chandler Carruth4b611a82017-08-25 22:50:52 +00002159// Until then, we manually fold these and instruction select the operation
2160// here.
Chandler Carruth03258f22017-08-25 02:04:03 +00002161bool X86DAGToDAGISel::foldLoadStoreIntoMemOperand(SDNode *Node) {
2162 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
2163 SDValue StoredVal = StoreNode->getOperand(1);
2164 unsigned Opc = StoredVal->getOpcode();
2165
Chandler Carruth4b611a82017-08-25 22:50:52 +00002166 // Before we try to select anything, make sure this is memory operand size
2167 // and opcode we can handle. Note that this must match the code below that
2168 // actually lowers the opcodes.
Chandler Carruth96db3082017-08-25 02:06:36 +00002169 EVT MemVT = StoreNode->getMemoryVT();
Chandler Carruth4b611a82017-08-25 22:50:52 +00002170 if (MemVT != MVT::i64 && MemVT != MVT::i32 && MemVT != MVT::i16 &&
2171 MemVT != MVT::i8)
Chandler Carruth96db3082017-08-25 02:06:36 +00002172 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002173 switch (Opc) {
2174 default:
Chandler Carruth96db3082017-08-25 02:06:36 +00002175 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002176 case X86ISD::INC:
2177 case X86ISD::DEC:
2178 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002179 case X86ISD::ADC:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002180 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002181 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002182 case X86ISD::AND:
2183 case X86ISD::OR:
2184 case X86ISD::XOR:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002185 break;
2186 }
Chandler Carruth96db3082017-08-25 02:06:36 +00002187
Chandler Carruth03258f22017-08-25 02:04:03 +00002188 LoadSDNode *LoadNode = nullptr;
2189 SDValue InputChain;
Chandler Carruth96db3082017-08-25 02:06:36 +00002190 if (!isFusableLoadOpStorePattern(StoreNode, StoredVal, CurDAG, LoadNode,
2191 InputChain))
Chandler Carruth03258f22017-08-25 02:04:03 +00002192 return false;
2193
2194 SDValue Base, Scale, Index, Disp, Segment;
2195 if (!selectAddr(LoadNode, LoadNode->getBasePtr(), Base, Scale, Index, Disp,
2196 Segment))
2197 return false;
2198
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002199 auto SelectOpcode = [&](unsigned Opc64, unsigned Opc32, unsigned Opc16,
Chandler Carruth38e2b502017-09-08 18:23:42 +00002200 unsigned Opc8) {
Chandler Carruth4b611a82017-08-25 22:50:52 +00002201 switch (MemVT.getSimpleVT().SimpleTy) {
2202 case MVT::i64:
2203 return Opc64;
2204 case MVT::i32:
2205 return Opc32;
2206 case MVT::i16:
2207 return Opc16;
2208 case MVT::i8:
2209 return Opc8;
2210 default:
2211 llvm_unreachable("Invalid size!");
2212 }
2213 };
2214
2215 MachineSDNode *Result;
2216 switch (Opc) {
2217 case X86ISD::INC:
2218 case X86ISD::DEC: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002219 unsigned NewOpc =
2220 Opc == X86ISD::INC
2221 ? SelectOpcode(X86::INC64m, X86::INC32m, X86::INC16m, X86::INC8m)
2222 : SelectOpcode(X86::DEC64m, X86::DEC32m, X86::DEC16m, X86::DEC8m);
Chandler Carruth4b611a82017-08-25 22:50:52 +00002223 const SDValue Ops[] = {Base, Scale, Index, Disp, Segment, InputChain};
2224 Result =
2225 CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other, Ops);
2226 break;
2227 }
2228 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002229 case X86ISD::ADC:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002230 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002231 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002232 case X86ISD::AND:
2233 case X86ISD::OR:
2234 case X86ISD::XOR: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002235 auto SelectRegOpcode = [SelectOpcode](unsigned Opc) {
2236 switch (Opc) {
2237 case X86ISD::ADD:
2238 return SelectOpcode(X86::ADD64mr, X86::ADD32mr, X86::ADD16mr,
2239 X86::ADD8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002240 case X86ISD::ADC:
2241 return SelectOpcode(X86::ADC64mr, X86::ADC32mr, X86::ADC16mr,
2242 X86::ADC8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002243 case X86ISD::SUB:
2244 return SelectOpcode(X86::SUB64mr, X86::SUB32mr, X86::SUB16mr,
2245 X86::SUB8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002246 case X86ISD::SBB:
2247 return SelectOpcode(X86::SBB64mr, X86::SBB32mr, X86::SBB16mr,
2248 X86::SBB8mr);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002249 case X86ISD::AND:
2250 return SelectOpcode(X86::AND64mr, X86::AND32mr, X86::AND16mr,
2251 X86::AND8mr);
2252 case X86ISD::OR:
2253 return SelectOpcode(X86::OR64mr, X86::OR32mr, X86::OR16mr, X86::OR8mr);
2254 case X86ISD::XOR:
2255 return SelectOpcode(X86::XOR64mr, X86::XOR32mr, X86::XOR16mr,
2256 X86::XOR8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002257 default:
2258 llvm_unreachable("Invalid opcode!");
2259 }
2260 };
2261 auto SelectImm8Opcode = [SelectOpcode](unsigned Opc) {
2262 switch (Opc) {
2263 case X86ISD::ADD:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002264 return SelectOpcode(X86::ADD64mi8, X86::ADD32mi8, X86::ADD16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002265 case X86ISD::ADC:
2266 return SelectOpcode(X86::ADC64mi8, X86::ADC32mi8, X86::ADC16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002267 case X86ISD::SUB:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002268 return SelectOpcode(X86::SUB64mi8, X86::SUB32mi8, X86::SUB16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002269 case X86ISD::SBB:
2270 return SelectOpcode(X86::SBB64mi8, X86::SBB32mi8, X86::SBB16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002271 case X86ISD::AND:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002272 return SelectOpcode(X86::AND64mi8, X86::AND32mi8, X86::AND16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002273 case X86ISD::OR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002274 return SelectOpcode(X86::OR64mi8, X86::OR32mi8, X86::OR16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002275 case X86ISD::XOR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002276 return SelectOpcode(X86::XOR64mi8, X86::XOR32mi8, X86::XOR16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002277 default:
2278 llvm_unreachable("Invalid opcode!");
2279 }
2280 };
2281 auto SelectImmOpcode = [SelectOpcode](unsigned Opc) {
2282 switch (Opc) {
2283 case X86ISD::ADD:
2284 return SelectOpcode(X86::ADD64mi32, X86::ADD32mi, X86::ADD16mi,
2285 X86::ADD8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002286 case X86ISD::ADC:
2287 return SelectOpcode(X86::ADC64mi32, X86::ADC32mi, X86::ADC16mi,
2288 X86::ADC8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002289 case X86ISD::SUB:
2290 return SelectOpcode(X86::SUB64mi32, X86::SUB32mi, X86::SUB16mi,
2291 X86::SUB8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002292 case X86ISD::SBB:
2293 return SelectOpcode(X86::SBB64mi32, X86::SBB32mi, X86::SBB16mi,
2294 X86::SBB8mi);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002295 case X86ISD::AND:
2296 return SelectOpcode(X86::AND64mi32, X86::AND32mi, X86::AND16mi,
2297 X86::AND8mi);
2298 case X86ISD::OR:
2299 return SelectOpcode(X86::OR64mi32, X86::OR32mi, X86::OR16mi,
2300 X86::OR8mi);
2301 case X86ISD::XOR:
2302 return SelectOpcode(X86::XOR64mi32, X86::XOR32mi, X86::XOR16mi,
2303 X86::XOR8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002304 default:
2305 llvm_unreachable("Invalid opcode!");
2306 }
2307 };
2308
2309 unsigned NewOpc = SelectRegOpcode(Opc);
2310 SDValue Operand = StoredVal->getOperand(1);
2311
2312 // See if the operand is a constant that we can fold into an immediate
2313 // operand.
2314 if (auto *OperandC = dyn_cast<ConstantSDNode>(Operand)) {
2315 auto OperandV = OperandC->getAPIntValue();
2316
2317 // Check if we can shrink the operand enough to fit in an immediate (or
2318 // fit into a smaller immediate) by negating it and switching the
2319 // operation.
Chandler Carruthacbcf062017-09-08 00:17:12 +00002320 if ((Opc == X86ISD::ADD || Opc == X86ISD::SUB) &&
2321 ((MemVT != MVT::i8 && OperandV.getMinSignedBits() > 8 &&
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002322 (-OperandV).getMinSignedBits() <= 8) ||
2323 (MemVT == MVT::i64 && OperandV.getMinSignedBits() > 32 &&
2324 (-OperandV).getMinSignedBits() <= 32)) &&
2325 hasNoCarryFlagUses(StoredVal.getNode())) {
2326 OperandV = -OperandV;
2327 Opc = Opc == X86ISD::ADD ? X86ISD::SUB : X86ISD::ADD;
2328 }
2329
2330 // First try to fit this into an Imm8 operand. If it doesn't fit, then try
2331 // the larger immediate operand.
2332 if (MemVT != MVT::i8 && OperandV.getMinSignedBits() <= 8) {
2333 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2334 NewOpc = SelectImm8Opcode(Opc);
2335 } else if (OperandV.getActiveBits() <= MemVT.getSizeInBits() &&
2336 (MemVT != MVT::i64 || OperandV.getMinSignedBits() <= 32)) {
2337 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2338 NewOpc = SelectImmOpcode(Opc);
2339 }
2340 }
2341
Nirav Dave72d32f22018-01-19 15:37:57 +00002342 if (Opc == X86ISD::ADC || Opc == X86ISD::SBB) {
2343 SDValue CopyTo =
2344 CurDAG->getCopyToReg(InputChain, SDLoc(Node), X86::EFLAGS,
2345 StoredVal.getOperand(2), SDValue());
2346
2347 const SDValue Ops[] = {Base, Scale, Index, Disp,
2348 Segment, Operand, CopyTo, CopyTo.getValue(1)};
2349 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2350 Ops);
2351 } else {
2352 const SDValue Ops[] = {Base, Scale, Index, Disp,
2353 Segment, Operand, InputChain};
2354 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2355 Ops);
2356 }
Chandler Carruth4b611a82017-08-25 22:50:52 +00002357 break;
2358 }
2359 default:
2360 llvm_unreachable("Invalid opcode!");
2361 }
2362
Chandler Carruth03258f22017-08-25 02:04:03 +00002363 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2364 MemOp[0] = StoreNode->getMemOperand();
2365 MemOp[1] = LoadNode->getMemOperand();
Chandler Carruth03258f22017-08-25 02:04:03 +00002366 Result->setMemRefs(MemOp, MemOp + 2);
2367
2368 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2369 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2370 CurDAG->RemoveDeadNode(Node);
2371 return true;
2372}
2373
Craig Topper958106d2017-09-12 17:40:25 +00002374// See if this is an (X >> C1) & C2 that we can match to BEXTR/BEXTRI.
2375bool X86DAGToDAGISel::matchBEXTRFromAnd(SDNode *Node) {
2376 MVT NVT = Node->getSimpleValueType(0);
2377 SDLoc dl(Node);
2378
2379 SDValue N0 = Node->getOperand(0);
2380 SDValue N1 = Node->getOperand(1);
2381
2382 if (!Subtarget->hasBMI() && !Subtarget->hasTBM())
2383 return false;
2384
2385 // Must have a shift right.
2386 if (N0->getOpcode() != ISD::SRL && N0->getOpcode() != ISD::SRA)
2387 return false;
2388
2389 // Shift can't have additional users.
2390 if (!N0->hasOneUse())
2391 return false;
2392
2393 // Only supported for 32 and 64 bits.
2394 if (NVT != MVT::i32 && NVT != MVT::i64)
2395 return false;
2396
2397 // Shift amount and RHS of and must be constant.
2398 ConstantSDNode *MaskCst = dyn_cast<ConstantSDNode>(N1);
2399 ConstantSDNode *ShiftCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2400 if (!MaskCst || !ShiftCst)
2401 return false;
2402
2403 // And RHS must be a mask.
2404 uint64_t Mask = MaskCst->getZExtValue();
2405 if (!isMask_64(Mask))
2406 return false;
2407
2408 uint64_t Shift = ShiftCst->getZExtValue();
2409 uint64_t MaskSize = countPopulation(Mask);
2410
2411 // Don't interfere with something that can be handled by extracting AH.
2412 // TODO: If we are able to fold a load, BEXTR might still be better than AH.
2413 if (Shift == 8 && MaskSize == 8)
2414 return false;
2415
2416 // Make sure we are only using bits that were in the original value, not
2417 // shifted in.
2418 if (Shift + MaskSize > NVT.getSizeInBits())
2419 return false;
2420
2421 SDValue New = CurDAG->getTargetConstant(Shift | (MaskSize << 8), dl, NVT);
2422 unsigned ROpc = NVT == MVT::i64 ? X86::BEXTRI64ri : X86::BEXTRI32ri;
2423 unsigned MOpc = NVT == MVT::i64 ? X86::BEXTRI64mi : X86::BEXTRI32mi;
2424
2425 // BMI requires the immediate to placed in a register.
2426 if (!Subtarget->hasTBM()) {
2427 ROpc = NVT == MVT::i64 ? X86::BEXTR64rr : X86::BEXTR32rr;
2428 MOpc = NVT == MVT::i64 ? X86::BEXTR64rm : X86::BEXTR32rm;
Craig Topper2b6bfda2017-09-13 07:53:21 +00002429 New = SDValue(CurDAG->getMachineNode(X86::MOV32ri, dl, NVT, New), 0);
2430 if (NVT == MVT::i64) {
2431 New =
2432 SDValue(CurDAG->getMachineNode(
2433 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
2434 CurDAG->getTargetConstant(0, dl, MVT::i64), New,
2435 CurDAG->getTargetConstant(X86::sub_32bit, dl, MVT::i32)),
2436 0);
2437 }
Craig Topper958106d2017-09-12 17:40:25 +00002438 }
2439
2440 MachineSDNode *NewNode;
2441 SDValue Input = N0->getOperand(0);
2442 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Craig Topper78a77042017-11-08 20:17:33 +00002443 if (tryFoldLoad(Node, N0.getNode(), Input, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Craig Topper958106d2017-09-12 17:40:25 +00002444 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, New, Input.getOperand(0) };
2445 SDVTList VTs = CurDAG->getVTList(NVT, MVT::Other);
2446 NewNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
2447 // Update the chain.
Craig Topper78a77042017-11-08 20:17:33 +00002448 ReplaceUses(Input.getValue(1), SDValue(NewNode, 1));
Craig Topper958106d2017-09-12 17:40:25 +00002449 // Record the mem-refs
Craig Topper55029d82017-11-08 22:26:37 +00002450 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2451 MemOp[0] = cast<LoadSDNode>(Input)->getMemOperand();
2452 NewNode->setMemRefs(MemOp, MemOp + 1);
Craig Topper958106d2017-09-12 17:40:25 +00002453 } else {
2454 NewNode = CurDAG->getMachineNode(ROpc, dl, NVT, Input, New);
2455 }
2456
2457 ReplaceUses(SDValue(Node, 0), SDValue(NewNode, 0));
2458 CurDAG->RemoveDeadNode(Node);
2459 return true;
2460}
2461
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002462/// If the high bits of an 'and' operand are known zero, try setting the
2463/// high bits of an 'and' constant operand to produce a smaller encoding by
2464/// creating a small, sign-extended negative immediate rather than a large
2465/// positive one. This reverses a transform in SimplifyDemandedBits that
2466/// shrinks mask constants by clearing bits. There is also a possibility that
2467/// the 'and' mask can be made -1, so the 'and' itself is unnecessary. In that
2468/// case, just replace the 'and'. Return 'true' if the node is replaced.
2469bool X86DAGToDAGISel::shrinkAndImmediate(SDNode *And) {
2470 // i8 is unshrinkable, i16 should be promoted to i32, and vector ops don't
2471 // have immediate operands.
2472 MVT VT = And->getSimpleValueType(0);
2473 if (VT != MVT::i32 && VT != MVT::i64)
2474 return false;
2475
2476 auto *And1C = dyn_cast<ConstantSDNode>(And->getOperand(1));
2477 if (!And1C)
2478 return false;
2479
2480 // Bail out if the mask constant is already negative. It can't shrink more.
2481 APInt MaskVal = And1C->getAPIntValue();
2482 unsigned MaskLZ = MaskVal.countLeadingZeros();
2483 if (!MaskLZ)
2484 return false;
2485
2486 SDValue And0 = And->getOperand(0);
2487 APInt HighZeros = APInt::getHighBitsSet(VT.getSizeInBits(), MaskLZ);
2488 APInt NegMaskVal = MaskVal | HighZeros;
2489
2490 // If a negative constant would not allow a smaller encoding, there's no need
2491 // to continue. Only change the constant when we know it's a win.
2492 unsigned MinWidth = NegMaskVal.getMinSignedBits();
2493 if (MinWidth > 32 || (MinWidth > 8 && MaskVal.getMinSignedBits() <= 32))
2494 return false;
2495
2496 // The variable operand must be all zeros in the top bits to allow using the
2497 // new, negative constant as the mask.
2498 if (!CurDAG->MaskedValueIsZero(And0, HighZeros))
2499 return false;
2500
2501 // Check if the mask is -1. In that case, this is an unnecessary instruction
2502 // that escaped earlier analysis.
2503 if (NegMaskVal.isAllOnesValue()) {
2504 ReplaceNode(And, And0.getNode());
2505 return true;
2506 }
2507
2508 // A negative mask allows a smaller encoding. Create a new 'and' node.
2509 SDValue NewMask = CurDAG->getConstant(NegMaskVal, SDLoc(And), VT);
2510 SDValue NewAnd = CurDAG->getNode(ISD::AND, SDLoc(And), VT, And0, NewMask);
2511 ReplaceNode(And, NewAnd.getNode());
2512 SelectCode(NewAnd.getNode());
2513 return true;
2514}
2515
Justin Bogner593741d2016-05-10 23:55:37 +00002516void X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00002517 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00002518 unsigned Opc, MOpc;
2519 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002520 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00002521
Chris Lattnerf98f1242010-03-02 06:34:30 +00002522 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengd49cc362006-02-10 22:24:32 +00002523
Dan Gohman17059682008-07-17 19:10:17 +00002524 if (Node->isMachineOpcode()) {
Chris Lattnerf98f1242010-03-02 06:34:30 +00002525 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002526 Node->setNodeId(-1);
Justin Bogner593741d2016-05-10 23:55:37 +00002527 return; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002528 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002529
Evan Cheng10d27902006-01-06 20:36:21 +00002530 switch (Opcode) {
Tobias Grosser85508e82015-08-19 11:35:10 +00002531 default: break;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002532 case ISD::BRIND: {
2533 if (Subtarget->isTargetNaCl())
2534 // NaCl has its own pass where jmp %r32 are converted to jmp %r64. We
2535 // leave the instruction alone.
2536 break;
2537 if (Subtarget->isTarget64BitILP32()) {
2538 // Converts a 32-bit register to a 64-bit, zero-extended version of
2539 // it. This is needed because x86-64 can do many things, but jmp %r32
2540 // ain't one of them.
2541 const SDValue &Target = Node->getOperand(1);
2542 assert(Target.getSimpleValueType() == llvm::MVT::i32);
2543 SDValue ZextTarget = CurDAG->getZExtOrTrunc(Target, dl, EVT(MVT::i64));
2544 SDValue Brind = CurDAG->getNode(ISD::BRIND, dl, MVT::Other,
2545 Node->getOperand(0), ZextTarget);
Justin Bogner9b6b9c72016-05-13 23:26:28 +00002546 ReplaceNode(Node, Brind.getNode());
JF Bastien5ab87ed2015-08-19 16:17:08 +00002547 SelectCode(ZextTarget.getNode());
2548 SelectCode(Brind.getNode());
Justin Bogner593741d2016-05-10 23:55:37 +00002549 return;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002550 }
2551 break;
2552 }
Dan Gohman757eee82009-08-02 16:10:52 +00002553 case X86ISD::GlobalBaseReg:
Justin Bogner31d7da32016-05-11 21:13:17 +00002554 ReplaceNode(Node, getGlobalBaseReg());
Justin Bogner593741d2016-05-10 23:55:37 +00002555 return;
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002556
Craig Topper75370b92017-09-19 17:19:45 +00002557 case X86ISD::SELECT:
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002558 case X86ISD::SHRUNKBLEND: {
Craig Topper75370b92017-09-19 17:19:45 +00002559 // SHRUNKBLEND selects like a regular VSELECT. Same with X86ISD::SELECT.
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002560 SDValue VSelect = CurDAG->getNode(
2561 ISD::VSELECT, SDLoc(Node), Node->getValueType(0), Node->getOperand(0),
2562 Node->getOperand(1), Node->getOperand(2));
Craig Topper63c50472017-09-09 05:57:19 +00002563 ReplaceNode(Node, VSelect.getNode());
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002564 SelectCode(VSelect.getNode());
2565 // We already called ReplaceUses.
Justin Bogner593741d2016-05-10 23:55:37 +00002566 return;
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002567 }
Craig Topper3af251d2012-07-01 02:55:34 +00002568
Tobias Grosser85508e82015-08-19 11:35:10 +00002569 case ISD::AND:
Craig Topper958106d2017-09-12 17:40:25 +00002570 if (matchBEXTRFromAnd(Node))
2571 return;
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002572 if (shrinkAndImmediate(Node))
2573 return;
Craig Topper958106d2017-09-12 17:40:25 +00002574
2575 LLVM_FALLTHROUGH;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002576 case ISD::OR:
2577 case ISD::XOR: {
Craig Topper958106d2017-09-12 17:40:25 +00002578
Benjamin Kramer4c816242011-04-22 15:30:40 +00002579 // For operations of the form (x << C1) op C2, check if we can use a smaller
2580 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2581 SDValue N0 = Node->getOperand(0);
2582 SDValue N1 = Node->getOperand(1);
2583
2584 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2585 break;
2586
2587 // i8 is unshrinkable, i16 should be promoted to i32.
2588 if (NVT != MVT::i32 && NVT != MVT::i64)
2589 break;
2590
2591 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2592 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2593 if (!Cst || !ShlCst)
2594 break;
2595
2596 int64_t Val = Cst->getSExtValue();
2597 uint64_t ShlVal = ShlCst->getZExtValue();
2598
2599 // Make sure that we don't change the operation by removing bits.
2600 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002601 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2602 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002603 break;
2604
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002605 unsigned ShlOp, AddOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002606 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002607
2608 // Check the minimum bitwidth for the new constant.
2609 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2610 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2611 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2612 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2613 CstVT = MVT::i8;
2614 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2615 CstVT = MVT::i32;
2616
2617 // Bail if there is no smaller encoding.
2618 if (NVT == CstVT)
2619 break;
2620
Craig Topper83e042a2013-08-15 05:57:07 +00002621 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002622 default: llvm_unreachable("Unsupported VT!");
2623 case MVT::i32:
2624 assert(CstVT == MVT::i8);
2625 ShlOp = X86::SHL32ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002626 AddOp = X86::ADD32rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002627
2628 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002629 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002630 case ISD::AND: Op = X86::AND32ri8; break;
2631 case ISD::OR: Op = X86::OR32ri8; break;
2632 case ISD::XOR: Op = X86::XOR32ri8; break;
2633 }
2634 break;
2635 case MVT::i64:
2636 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2637 ShlOp = X86::SHL64ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002638 AddOp = X86::ADD64rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002639
2640 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002641 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002642 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2643 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2644 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2645 }
2646 break;
2647 }
2648
2649 // Emit the smaller op and the shift.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002650 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, dl, CstVT);
Benjamin Kramer4c816242011-04-22 15:30:40 +00002651 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002652 if (ShlVal == 1)
Justin Bogner593741d2016-05-10 23:55:37 +00002653 CurDAG->SelectNodeTo(Node, AddOp, NVT, SDValue(New, 0),
2654 SDValue(New, 0));
2655 else
2656 CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2657 getI8Imm(ShlVal, dl));
2658 return;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002659 }
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002660 case X86ISD::UMUL8:
2661 case X86ISD::SMUL8: {
2662 SDValue N0 = Node->getOperand(0);
2663 SDValue N1 = Node->getOperand(1);
2664
2665 Opc = (Opcode == X86ISD::SMUL8 ? X86::IMUL8r : X86::MUL8r);
2666
2667 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::AL,
2668 N0, SDValue()).getValue(1);
2669
2670 SDVTList VTs = CurDAG->getVTList(NVT, MVT::i32);
2671 SDValue Ops[] = {N1, InFlag};
2672 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
2673
Justin Bogner31d7da32016-05-11 21:13:17 +00002674 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002675 return;
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002676 }
2677
Chris Lattner364bb0a2010-12-05 07:30:36 +00002678 case X86ISD::UMUL: {
2679 SDValue N0 = Node->getOperand(0);
2680 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002681
Ted Kremenekb5241b22011-01-14 22:34:13 +00002682 unsigned LoReg;
Craig Topper83e042a2013-08-15 05:57:07 +00002683 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002684 default: llvm_unreachable("Unsupported VT!");
Craig Topperfd6b8a62017-09-28 16:56:36 +00002685 // MVT::i8 is handled by X86ISD::UMUL8.
Ted Kremenekb5241b22011-01-14 22:34:13 +00002686 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2687 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2688 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002689 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002690
Chris Lattner364bb0a2010-12-05 07:30:36 +00002691 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2692 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002693
Chris Lattner364bb0a2010-12-05 07:30:36 +00002694 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2695 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002696 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002697
Justin Bognerfde9f2e2016-05-11 22:21:50 +00002698 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002699 return;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002700 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002701
Dan Gohman757eee82009-08-02 16:10:52 +00002702 case ISD::SMUL_LOHI:
2703 case ISD::UMUL_LOHI: {
2704 SDValue N0 = Node->getOperand(0);
2705 SDValue N1 = Node->getOperand(1);
2706
2707 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002708 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002709 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002710 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002711 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002712 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
2713 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
Michael Liaof9f7b552012-09-26 08:22:37 +00002714 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2715 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2716 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2717 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002718 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002719 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002720 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002721 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002722 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
2723 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
2724 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2725 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002726 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002727 }
Dan Gohman757eee82009-08-02 16:10:52 +00002728
Michael Liaof9f7b552012-09-26 08:22:37 +00002729 unsigned SrcReg, LoReg, HiReg;
2730 switch (Opc) {
2731 default: llvm_unreachable("Unknown MUL opcode!");
2732 case X86::IMUL8r:
2733 case X86::MUL8r:
2734 SrcReg = LoReg = X86::AL; HiReg = X86::AH;
2735 break;
2736 case X86::IMUL16r:
2737 case X86::MUL16r:
2738 SrcReg = LoReg = X86::AX; HiReg = X86::DX;
2739 break;
2740 case X86::IMUL32r:
2741 case X86::MUL32r:
2742 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2743 break;
2744 case X86::IMUL64r:
2745 case X86::MUL64r:
2746 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2747 break;
2748 case X86::MULX32rr:
2749 SrcReg = X86::EDX; LoReg = HiReg = 0;
2750 break;
2751 case X86::MULX64rr:
2752 SrcReg = X86::RDX; LoReg = HiReg = 0;
2753 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002754 }
2755
2756 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002757 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002758 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002759 if (!foldedLoad) {
Sanjay Patel85030aa2015-10-13 16:23:00 +00002760 foldedLoad = tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002761 if (foldedLoad)
2762 std::swap(N0, N1);
2763 }
2764
Michael Liaof9f7b552012-09-26 08:22:37 +00002765 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00002766 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00002767 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00002768
2769 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002770 SDValue Chain;
Kyle Butt991df782016-06-23 21:40:35 +00002771 MachineSDNode *CNode = nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002772 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2773 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00002774 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2775 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002776 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002777 ResHi = SDValue(CNode, 0);
2778 ResLo = SDValue(CNode, 1);
2779 Chain = SDValue(CNode, 2);
2780 InFlag = SDValue(CNode, 3);
2781 } else {
2782 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002783 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002784 Chain = SDValue(CNode, 0);
2785 InFlag = SDValue(CNode, 1);
2786 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002787
Dan Gohman757eee82009-08-02 16:10:52 +00002788 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00002789 ReplaceUses(N1.getValue(1), Chain);
Kyle Butt991df782016-06-23 21:40:35 +00002790 // Record the mem-refs
Craig Topper55029d82017-11-08 22:26:37 +00002791 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2792 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
2793 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00002794 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00002795 SDValue Ops[] = { N1, InFlag };
2796 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2797 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002798 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002799 ResHi = SDValue(CNode, 0);
2800 ResLo = SDValue(CNode, 1);
2801 InFlag = SDValue(CNode, 2);
2802 } else {
2803 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002804 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002805 InFlag = SDValue(CNode, 0);
2806 }
Dan Gohman757eee82009-08-02 16:10:52 +00002807 }
2808
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002809 // Prevent use of AH in a REX instruction by referencing AX instead.
2810 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2811 !SDValue(Node, 1).use_empty()) {
2812 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2813 X86::AX, MVT::i16, InFlag);
2814 InFlag = Result.getValue(2);
2815 // Get the low part if needed. Don't use getCopyFromReg for aliasing
2816 // registers.
2817 if (!SDValue(Node, 0).use_empty())
Craig Topper40f05842017-10-28 19:56:57 +00002818 ReplaceUses(SDValue(Node, 0),
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002819 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2820
2821 // Shift AX down 8 bits.
2822 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2823 Result,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002824 CurDAG->getTargetConstant(8, dl, MVT::i8)),
2825 0);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002826 // Then truncate it down to i8.
2827 ReplaceUses(SDValue(Node, 1),
2828 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2829 }
Dan Gohman757eee82009-08-02 16:10:52 +00002830 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002831 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002832 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002833 assert(LoReg && "Register for low half is not defined!");
2834 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2835 InFlag);
2836 InFlag = ResLo.getValue(2);
2837 }
2838 ReplaceUses(SDValue(Node, 0), ResLo);
2839 DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002840 }
2841 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002842 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002843 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002844 assert(HiReg && "Register for high half is not defined!");
2845 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
2846 InFlag);
2847 InFlag = ResHi.getValue(2);
2848 }
2849 ReplaceUses(SDValue(Node, 1), ResHi);
2850 DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002851 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002852
Craig Topper6bed9de2017-09-09 05:57:20 +00002853 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00002854 return;
Dan Gohman757eee82009-08-02 16:10:52 +00002855 }
2856
2857 case ISD::SDIVREM:
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002858 case ISD::UDIVREM:
2859 case X86ISD::SDIVREM8_SEXT_HREG:
2860 case X86ISD::UDIVREM8_ZEXT_HREG: {
Dan Gohman757eee82009-08-02 16:10:52 +00002861 SDValue N0 = Node->getOperand(0);
2862 SDValue N1 = Node->getOperand(1);
2863
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002864 bool isSigned = (Opcode == ISD::SDIVREM ||
2865 Opcode == X86ISD::SDIVREM8_SEXT_HREG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002866 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002867 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002868 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002869 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2870 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2871 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2872 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002873 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002874 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002875 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002876 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002877 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2878 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2879 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2880 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002881 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002882 }
Dan Gohman757eee82009-08-02 16:10:52 +00002883
Chris Lattner518b0372009-12-23 01:45:04 +00002884 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002885 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00002886 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002887 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002888 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00002889 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00002890 SExtOpcode = X86::CBW;
2891 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002892 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00002893 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002894 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00002895 SExtOpcode = X86::CWD;
2896 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002897 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00002898 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002899 SExtOpcode = X86::CDQ;
2900 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002901 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00002902 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002903 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00002904 break;
2905 }
2906
Dan Gohman757eee82009-08-02 16:10:52 +00002907 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002908 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002909 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00002910
Dan Gohman757eee82009-08-02 16:10:52 +00002911 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00002912 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002913 // Special case for div8, just use a move with zero extension to AX to
2914 // clear the upper 8 bits (AH).
2915 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002916 if (tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002917 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
2918 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002919 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00002920 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002921 Chain = Move.getValue(1);
2922 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00002923 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00002924 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002925 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002926 Chain = CurDAG->getEntryNode();
2927 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00002928 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00002929 InFlag = Chain.getValue(1);
2930 } else {
2931 InFlag =
2932 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
2933 LoReg, N0, SDValue()).getValue(1);
2934 if (isSigned && !signBitIsZero) {
2935 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00002936 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002937 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002938 } else {
2939 // Zero out the high part, effectively zero extending the input.
Michael Liao5bf95782014-12-04 05:20:33 +00002940 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00002941 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00002942 case MVT::i16:
2943 ClrNode =
2944 SDValue(CurDAG->getMachineNode(
2945 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002946 CurDAG->getTargetConstant(X86::sub_16bit, dl,
2947 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002948 0);
2949 break;
2950 case MVT::i32:
2951 break;
2952 case MVT::i64:
2953 ClrNode =
2954 SDValue(CurDAG->getMachineNode(
2955 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002956 CurDAG->getTargetConstant(0, dl, MVT::i64), ClrNode,
2957 CurDAG->getTargetConstant(X86::sub_32bit, dl,
2958 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002959 0);
2960 break;
2961 default:
2962 llvm_unreachable("Unexpected division source");
2963 }
2964
Chris Lattner518b0372009-12-23 01:45:04 +00002965 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00002966 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00002967 }
Evan Cheng92e27972006-01-06 23:19:29 +00002968 }
Dan Gohmana1603612007-10-08 18:33:35 +00002969
Dan Gohman757eee82009-08-02 16:10:52 +00002970 if (foldedLoad) {
2971 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2972 InFlag };
Craig Topper61f81f92017-11-08 22:26:39 +00002973 MachineSDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00002974 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00002975 InFlag = SDValue(CNode, 1);
2976 // Update the chain.
2977 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Craig Topper61f81f92017-11-08 22:26:39 +00002978 // Record the mem-refs
2979 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2980 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
2981 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00002982 } else {
2983 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002984 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002985 }
Evan Cheng92e27972006-01-06 23:19:29 +00002986
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002987 // Prevent use of AH in a REX instruction by explicitly copying it to
2988 // an ABCD_L register.
Jim Grosbach340b6da2013-07-09 02:07:28 +00002989 //
2990 // The current assumption of the register allocator is that isel
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002991 // won't generate explicit references to the GR8_ABCD_H registers. If
Jim Grosbach340b6da2013-07-09 02:07:28 +00002992 // the allocator and/or the backend get enhanced to be more robust in
2993 // that regard, this can be, and should be, removed.
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002994 if (HiReg == X86::AH && !SDValue(Node, 1).use_empty()) {
2995 SDValue AHCopy = CurDAG->getRegister(X86::AH, MVT::i8);
2996 unsigned AHExtOpcode =
2997 isSigned ? X86::MOVSX32_NOREXrr8 : X86::MOVZX32_NOREXrr8;
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002998
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002999 SDNode *RNode = CurDAG->getMachineNode(AHExtOpcode, dl, MVT::i32,
3000 MVT::Glue, AHCopy, InFlag);
3001 SDValue Result(RNode, 0);
3002 InFlag = SDValue(RNode, 1);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003003
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003004 if (Opcode == X86ISD::UDIVREM8_ZEXT_HREG ||
3005 Opcode == X86ISD::SDIVREM8_SEXT_HREG) {
Craig Topperb8d7d4d2017-10-26 21:12:03 +00003006 assert(Node->getValueType(1) == MVT::i32 && "Unexpected result type!");
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003007 } else {
3008 Result =
3009 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result);
3010 }
3011 ReplaceUses(SDValue(Node, 1), Result);
3012 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003013 }
Dan Gohman757eee82009-08-02 16:10:52 +00003014 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003015 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00003016 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3017 LoReg, NVT, InFlag);
3018 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003019 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00003020 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003021 }
3022 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003023 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003024 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3025 HiReg, NVT, InFlag);
3026 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003027 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00003028 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003029 }
Craig Topper6bed9de2017-09-09 05:57:20 +00003030 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003031 return;
Dan Gohman757eee82009-08-02 16:10:52 +00003032 }
3033
Manman Ren1be131b2012-08-08 00:51:41 +00003034 case X86ISD::CMP:
3035 case X86ISD::SUB: {
3036 // Sometimes a SUB is used to perform comparison.
3037 if (Opcode == X86ISD::SUB && Node->hasAnyUseOfValue(0))
3038 // This node is not a CMP.
3039 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00003040 SDValue N0 = Node->getOperand(0);
3041 SDValue N1 = Node->getOperand(1);
3042
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003043 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
Sanjay Patel85030aa2015-10-13 16:23:00 +00003044 hasNoSignedComparisonUses(Node))
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003045 N0 = N0.getOperand(0);
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00003046
Dan Gohmanac33a902009-08-19 18:16:17 +00003047 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
3048 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003049 // Look past the truncate if CMP is the only use of it.
Craig Topperc93d05562017-08-25 05:36:29 +00003050 if ((N0.getOpcode() == ISD::AND ||
3051 (N0.getResNo() == 0 && N0.getOpcode() == X86ISD::AND)) &&
Dan Gohman198b7ff2011-11-03 21:49:52 +00003052 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00003053 N0.getValueType() != MVT::i8 &&
3054 X86::isZeroNode(N1)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00003055 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
Dan Gohmanac33a902009-08-19 18:16:17 +00003056 if (!C) break;
Craig Topperfc53dc22017-08-25 05:04:34 +00003057 uint64_t Mask = C->getZExtValue();
Dan Gohmanac33a902009-08-19 18:16:17 +00003058
3059 // For example, convert "testl %eax, $8" to "testb %al, $8"
Craig Topperfc53dc22017-08-25 05:04:34 +00003060 if (isUInt<8>(Mask) &&
3061 (!(Mask & 0x80) || hasNoSignedComparisonUses(Node))) {
3062 SDValue Imm = CurDAG->getTargetConstant(Mask, dl, MVT::i8);
Simon Pilgrim7f032312017-05-12 13:08:45 +00003063 SDValue Reg = N0.getOperand(0);
Dan Gohmanac33a902009-08-19 18:16:17 +00003064
Dan Gohmanac33a902009-08-19 18:16:17 +00003065 // Extract the l-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00003066 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00003067 MVT::i8, Reg);
3068
3069 // Emit a testb.
Manman Ren511c6d02012-09-28 18:53:24 +00003070 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
3071 Subreg, Imm);
3072 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
3073 // one, do not call ReplaceAllUsesWith.
3074 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
3075 SDValue(NewNode, 0));
Craig Topper6bed9de2017-09-09 05:57:20 +00003076 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003077 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003078 }
3079
3080 // For example, "testl %eax, $2048" to "testb %ah, $8".
Craig Topperfc53dc22017-08-25 05:04:34 +00003081 if (isShiftedUInt<8, 8>(Mask) &&
3082 (!(Mask & 0x8000) || hasNoSignedComparisonUses(Node))) {
Dan Gohmanac33a902009-08-19 18:16:17 +00003083 // Shift the immediate right by 8 bits.
Craig Topperfc53dc22017-08-25 05:04:34 +00003084 SDValue ShiftedImm = CurDAG->getTargetConstant(Mask >> 8, dl, MVT::i8);
Simon Pilgrim7f032312017-05-12 13:08:45 +00003085 SDValue Reg = N0.getOperand(0);
Dan Gohmanac33a902009-08-19 18:16:17 +00003086
Dan Gohmanac33a902009-08-19 18:16:17 +00003087 // Extract the h-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00003088 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00003089 MVT::i8, Reg);
3090
Jakob Stoklund Olesen729abd32011-10-08 18:28:28 +00003091 // Emit a testb. The EXTRACT_SUBREG becomes a COPY that can only
3092 // target GR8_NOREX registers, so make sure the register class is
3093 // forced.
Manman Ren511c6d02012-09-28 18:53:24 +00003094 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri_NOREX, dl,
3095 MVT::i32, Subreg, ShiftedImm);
3096 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
3097 // one, do not call ReplaceAllUsesWith.
3098 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
3099 SDValue(NewNode, 0));
Craig Topper6bed9de2017-09-09 05:57:20 +00003100 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003101 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003102 }
3103
3104 // For example, "testl %eax, $32776" to "testw %ax, $32776".
Craig Topper6255c7b2017-09-28 23:35:36 +00003105 // NOTE: We only want to form TESTW instructions if optimizing for
3106 // min size. Otherwise we only save one byte and possibly get a length
3107 // changing prefix penalty in the decoders.
3108 if (OptForMinSize && isUInt<16>(Mask) && N0.getValueType() != MVT::i16 &&
Craig Topperfc53dc22017-08-25 05:04:34 +00003109 (!(Mask & 0x8000) || hasNoSignedComparisonUses(Node))) {
3110 SDValue Imm = CurDAG->getTargetConstant(Mask, dl, MVT::i16);
Simon Pilgrim7f032312017-05-12 13:08:45 +00003111 SDValue Reg = N0.getOperand(0);
Dan Gohmanac33a902009-08-19 18:16:17 +00003112
3113 // Extract the 16-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00003114 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00003115 MVT::i16, Reg);
3116
3117 // Emit a testw.
Manman Ren511c6d02012-09-28 18:53:24 +00003118 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32,
3119 Subreg, Imm);
3120 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
3121 // one, do not call ReplaceAllUsesWith.
3122 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
3123 SDValue(NewNode, 0));
Craig Topper6bed9de2017-09-09 05:57:20 +00003124 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003125 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003126 }
3127
3128 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
Craig Topperfc53dc22017-08-25 05:04:34 +00003129 if (isUInt<32>(Mask) && N0.getValueType() == MVT::i64 &&
3130 (!(Mask & 0x80000000) || hasNoSignedComparisonUses(Node))) {
3131 SDValue Imm = CurDAG->getTargetConstant(Mask, dl, MVT::i32);
Simon Pilgrim7f032312017-05-12 13:08:45 +00003132 SDValue Reg = N0.getOperand(0);
Dan Gohmanac33a902009-08-19 18:16:17 +00003133
3134 // Extract the 32-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00003135 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00003136 MVT::i32, Reg);
3137
3138 // Emit a testl.
Manman Ren511c6d02012-09-28 18:53:24 +00003139 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32,
3140 Subreg, Imm);
3141 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
3142 // one, do not call ReplaceAllUsesWith.
3143 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
3144 SDValue(NewNode, 0));
Craig Topper6bed9de2017-09-09 05:57:20 +00003145 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003146 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003147 }
3148 }
3149 break;
3150 }
Chandler Carruth03258f22017-08-25 02:04:03 +00003151 case ISD::STORE:
3152 if (foldLoadStoreIntoMemOperand(Node))
3153 return;
3154 break;
Chris Lattner655e7df2005-11-16 01:54:32 +00003155 }
3156
Justin Bogner593741d2016-05-10 23:55:37 +00003157 SelectCode(Node);
Chris Lattner655e7df2005-11-16 01:54:32 +00003158}
3159
Chris Lattnerba1ed582006-06-08 18:03:49 +00003160bool X86DAGToDAGISel::
Daniel Sanders60f1db02015-03-13 12:45:09 +00003161SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00003162 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00003163 SDValue Op0, Op1, Op2, Op3, Op4;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003164 switch (ConstraintID) {
Daniel Sandersd0496692015-05-16 12:09:54 +00003165 default:
3166 llvm_unreachable("Unexpected asm memory constraint");
3167 case InlineAsm::Constraint_i:
3168 // FIXME: It seems strange that 'i' is needed here since it's supposed to
3169 // be an immediate and not a memory constraint.
Justin Bognerb03fd122016-08-17 05:10:15 +00003170 LLVM_FALLTHROUGH;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003171 case InlineAsm::Constraint_o: // offsetable ??
3172 case InlineAsm::Constraint_v: // not offsetable ??
Daniel Sanders60f1db02015-03-13 12:45:09 +00003173 case InlineAsm::Constraint_m: // memory
Daniel Sandersd0496692015-05-16 12:09:54 +00003174 case InlineAsm::Constraint_X:
Sanjay Patel85030aa2015-10-13 16:23:00 +00003175 if (!selectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00003176 return true;
3177 break;
3178 }
Chad Rosier24c19d22012-08-01 18:39:17 +00003179
Evan Cheng2d487222006-08-26 01:05:16 +00003180 OutOps.push_back(Op0);
3181 OutOps.push_back(Op1);
3182 OutOps.push_back(Op2);
3183 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00003184 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00003185 return false;
3186}
3187
Sanjay Patelb5723d02015-10-13 15:12:27 +00003188/// This pass converts a legalized DAG into a X86-specific DAG,
3189/// ready for instruction scheduling.
Bill Wendling026e5d72009-04-29 23:29:43 +00003190FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00003191 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00003192 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00003193}