blob: ead239f604d26f29ece2bbc858ee7dff7c59fb9b [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Reid Kleckner28865802016-04-14 18:29:59 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000022#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000025#include "llvm/IR/Constants.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000026#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/Function.h"
28#include "llvm/IR/InlineAsm.h"
29#include "llvm/IR/LLVMContext.h"
30#include "llvm/IR/Metadata.h"
31#include "llvm/IR/Module.h"
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +000032#include "llvm/IR/ModuleSlotTracker.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Type.h"
34#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000035#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000036#include "llvm/MC/MCSymbol.h"
Daniel Sanders1e97a0b2015-08-19 12:03:04 +000037#include "llvm/Support/CommandLine.h"
David Greene29388d62010-01-04 23:48:20 +000038#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000039#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/Target/TargetInstrInfo.h"
43#include "llvm/Target/TargetMachine.h"
44#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000045#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000046using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000047
Daniel Sanders1e97a0b2015-08-19 12:03:04 +000048static cl::opt<bool> PrintWholeRegMask(
49 "print-whole-regmask",
50 cl::desc("Print the full contents of regmask operands in IR dumps"),
51 cl::init(true), cl::Hidden);
52
Chris Lattner60055892007-12-30 21:56:09 +000053//===----------------------------------------------------------------------===//
54// MachineOperand Implementation
55//===----------------------------------------------------------------------===//
56
Chris Lattner961e7422008-01-01 01:12:31 +000057void MachineOperand::setReg(unsigned Reg) {
58 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000059
Chris Lattner961e7422008-01-01 01:12:31 +000060 // Otherwise, we have to change the register. If this operand is embedded
61 // into a machine function, we need to update the old and new register's
62 // use/def lists.
63 if (MachineInstr *MI = getParent())
64 if (MachineBasicBlock *MBB = MI->getParent())
65 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000066 MachineRegisterInfo &MRI = MF->getRegInfo();
67 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000068 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000069 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000070 return;
71 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000072
Chris Lattner961e7422008-01-01 01:12:31 +000073 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000074 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000075}
76
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000077void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
78 const TargetRegisterInfo &TRI) {
79 assert(TargetRegisterInfo::isVirtualRegister(Reg));
80 if (SubIdx && getSubReg())
81 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
82 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000083 if (SubIdx)
84 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000085}
86
87void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
88 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
89 if (getSubReg()) {
90 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000091 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
92 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000093 setSubReg(0);
94 }
95 setReg(Reg);
96}
97
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +000098/// Change a def to a use, or a use to a def.
99void MachineOperand::setIsDef(bool Val) {
100 assert(isReg() && "Wrong MachineOperand accessor");
101 assert((!Val || !isDebug()) && "Marking a debug operation as def");
102 if (IsDef == Val)
103 return;
104 // MRI may keep uses and defs in different list positions.
105 if (MachineInstr *MI = getParent())
106 if (MachineBasicBlock *MBB = MI->getParent())
107 if (MachineFunction *MF = MBB->getParent()) {
108 MachineRegisterInfo &MRI = MF->getRegInfo();
109 MRI.removeRegOperandFromUseList(this);
110 IsDef = Val;
111 MRI.addRegOperandToUseList(this);
112 return;
113 }
114 IsDef = Val;
115}
116
Matt Arsenault93ffe582014-09-28 19:24:59 +0000117// If this operand is currently a register operand, and if this is in a
118// function, deregister the operand from the register's use/def list.
119void MachineOperand::removeRegFromUses() {
120 if (!isReg() || !isOnRegUseList())
121 return;
122
123 if (MachineInstr *MI = getParent()) {
124 if (MachineBasicBlock *MBB = MI->getParent()) {
125 if (MachineFunction *MF = MBB->getParent())
126 MF->getRegInfo().removeRegOperandFromUseList(this);
127 }
128 }
129}
130
Chris Lattner961e7422008-01-01 01:12:31 +0000131/// ChangeToImmediate - Replace this operand with a new immediate operand of
132/// the specified value. If an operand is known to be an immediate already,
133/// the setImm method should be used.
134void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000135 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Matt Arsenault93ffe582014-09-28 19:24:59 +0000136
137 removeRegFromUses();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000138
Chris Lattner961e7422008-01-01 01:12:31 +0000139 OpKind = MO_Immediate;
140 Contents.ImmVal = ImmVal;
141}
142
Matt Arsenault93ffe582014-09-28 19:24:59 +0000143void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
144 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
145
146 removeRegFromUses();
147
148 OpKind = MO_FPImmediate;
149 Contents.CFP = FPImm;
150}
151
Matt Arsenault633dba42015-05-06 17:05:54 +0000152void MachineOperand::ChangeToES(const char *SymName, unsigned char TargetFlags) {
153 assert((!isReg() || !isTied()) &&
154 "Cannot change a tied operand into an external symbol");
155
156 removeRegFromUses();
157
158 OpKind = MO_ExternalSymbol;
159 Contents.OffsetedInfo.Val.SymbolName = SymName;
160 setOffset(0); // Offset is always 0.
161 setTargetFlags(TargetFlags);
162}
163
164void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) {
165 assert((!isReg() || !isTied()) &&
166 "Cannot change a tied operand into an MCSymbol");
167
168 removeRegFromUses();
169
170 OpKind = MO_MCSymbol;
171 Contents.Sym = Sym;
172}
173
Chris Lattner961e7422008-01-01 01:12:31 +0000174/// ChangeToRegister - Replace this operand with a new register operand of
175/// the specified value. If an operand is known to be an register already,
176/// the setReg method should be used.
177void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000178 bool isKill, bool isDead, bool isUndef,
179 bool isDebug) {
Craig Topperc0196b12014-04-14 00:51:57 +0000180 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000181 if (MachineInstr *MI = getParent())
182 if (MachineBasicBlock *MBB = MI->getParent())
183 if (MachineFunction *MF = MBB->getParent())
184 RegInfo = &MF->getRegInfo();
185 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000186 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000187 bool WasReg = isReg();
188 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000189 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000190
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000191 // Change this to a register and set the reg#.
192 OpKind = MO_Register;
193 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000194 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000195 IsDef = isDef;
196 IsImp = isImp;
197 IsKill = isKill;
198 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000199 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000200 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000201 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000202 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000203 // Ensure isOnRegUseList() returns false.
Craig Topperc0196b12014-04-14 00:51:57 +0000204 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000205 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000206 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000207 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000208
209 // If this operand is embedded in a function, add the operand to the
210 // register's use/def list.
211 if (RegInfo)
212 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000213}
214
Chris Lattner60055892007-12-30 21:56:09 +0000215/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000216/// operand. Note that this should stay in sync with the hash_value overload
217/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000218bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000219 if (getType() != Other.getType() ||
220 getTargetFlags() != Other.getTargetFlags())
221 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000222
Chris Lattner60055892007-12-30 21:56:09 +0000223 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000224 case MachineOperand::MO_Register:
225 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
226 getSubReg() == Other.getSubReg();
227 case MachineOperand::MO_Immediate:
228 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000229 case MachineOperand::MO_CImmediate:
230 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000231 case MachineOperand::MO_FPImmediate:
232 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000233 case MachineOperand::MO_MachineBasicBlock:
234 return getMBB() == Other.getMBB();
235 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000236 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000237 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000238 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000239 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000240 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000241 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000242 case MachineOperand::MO_GlobalAddress:
243 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
244 case MachineOperand::MO_ExternalSymbol:
245 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
246 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000247 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000248 return getBlockAddress() == Other.getBlockAddress() &&
249 getOffset() == Other.getOffset();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000250 case MachineOperand::MO_RegisterMask:
251 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000252 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000253 case MachineOperand::MO_MCSymbol:
254 return getMCSymbol() == Other.getMCSymbol();
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000255 case MachineOperand::MO_CFIIndex:
256 return getCFIIndex() == Other.getCFIIndex();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000257 case MachineOperand::MO_Metadata:
258 return getMetadata() == Other.getMetadata();
Chris Lattner60055892007-12-30 21:56:09 +0000259 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000260 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000261}
262
Chandler Carruth264854f2012-07-05 11:06:22 +0000263// Note: this must stay exactly in sync with isIdenticalTo above.
264hash_code llvm::hash_value(const MachineOperand &MO) {
265 switch (MO.getType()) {
266 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000267 // Register operands don't have target flags.
268 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000269 case MachineOperand::MO_Immediate:
270 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
271 case MachineOperand::MO_CImmediate:
272 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
273 case MachineOperand::MO_FPImmediate:
274 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
275 case MachineOperand::MO_MachineBasicBlock:
276 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
277 case MachineOperand::MO_FrameIndex:
278 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
279 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000280 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000281 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
282 MO.getOffset());
283 case MachineOperand::MO_JumpTableIndex:
284 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
285 case MachineOperand::MO_ExternalSymbol:
286 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
287 MO.getSymbolName());
288 case MachineOperand::MO_GlobalAddress:
289 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
290 MO.getOffset());
291 case MachineOperand::MO_BlockAddress:
292 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000293 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000294 case MachineOperand::MO_RegisterMask:
Juergen Ributzkae8294752013-12-14 06:53:06 +0000295 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000296 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
297 case MachineOperand::MO_Metadata:
298 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
299 case MachineOperand::MO_MCSymbol:
300 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000301 case MachineOperand::MO_CFIIndex:
302 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Chandler Carruth264854f2012-07-05 11:06:22 +0000303 }
304 llvm_unreachable("Invalid machine operand type");
305}
306
Eric Christopher1cdefae2015-02-27 00:11:34 +0000307void MachineOperand::print(raw_ostream &OS,
308 const TargetRegisterInfo *TRI) const {
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000309 ModuleSlotTracker DummyMST(nullptr);
310 print(OS, DummyMST, TRI);
311}
312
313void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST,
314 const TargetRegisterInfo *TRI) const {
Chris Lattner60055892007-12-30 21:56:09 +0000315 switch (getType()) {
316 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000317 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000318
Evan Cheng0dc101b2009-06-30 08:49:04 +0000319 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000320 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000321 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000322 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000323 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000324 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000325 if (isEarlyClobber())
326 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000327 if (isImplicit())
328 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000329 OS << "def";
330 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000331 // <def,read-undef> only makes sense when getSubReg() is set.
332 // Don't clutter the output otherwise.
333 if (isUndef() && getSubReg())
334 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000335 } else if (isImplicit()) {
Craig Topper9a9d58a2015-05-16 05:42:08 +0000336 OS << "imp-use";
337 NeedComma = true;
Evan Chengf781bd82009-10-21 07:56:02 +0000338 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000339
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000340 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000341 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000342 OS << "kill";
343 NeedComma = true;
344 }
345 if (isDead()) {
346 if (NeedComma) OS << ',';
347 OS << "dead";
348 NeedComma = true;
349 }
350 if (isUndef() && isUse()) {
351 if (NeedComma) OS << ',';
352 OS << "undef";
353 NeedComma = true;
354 }
355 if (isInternalRead()) {
356 if (NeedComma) OS << ',';
357 OS << "internal";
358 NeedComma = true;
359 }
360 if (isTied()) {
361 if (NeedComma) OS << ',';
362 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000363 if (TiedTo != 15)
364 OS << unsigned(TiedTo - 1);
Chris Lattner60055892007-12-30 21:56:09 +0000365 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000366 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000367 }
368 break;
369 case MachineOperand::MO_Immediate:
370 OS << getImm();
371 break;
Devang Patelf071d722011-06-24 20:46:11 +0000372 case MachineOperand::MO_CImmediate:
373 getCImm()->getValue().print(OS, false);
374 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000375 case MachineOperand::MO_FPImmediate:
Matt Arsenault59239732016-02-05 00:50:18 +0000376 if (getFPImm()->getType()->isFloatTy()) {
Nate Begeman26b76b62008-02-14 07:39:30 +0000377 OS << getFPImm()->getValueAPF().convertToFloat();
Matt Arsenault59239732016-02-05 00:50:18 +0000378 } else if (getFPImm()->getType()->isHalfTy()) {
379 APFloat APF = getFPImm()->getValueAPF();
380 bool Unused;
381 APF.convert(APFloat::IEEEsingle, APFloat::rmNearestTiesToEven, &Unused);
382 OS << "half " << APF.convertToFloat();
383 } else {
Nate Begeman26b76b62008-02-14 07:39:30 +0000384 OS << getFPImm()->getValueAPF().convertToDouble();
Matt Arsenault59239732016-02-05 00:50:18 +0000385 }
Nate Begeman26b76b62008-02-14 07:39:30 +0000386 break;
Chris Lattner60055892007-12-30 21:56:09 +0000387 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000388 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000389 break;
390 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000391 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000392 break;
393 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000394 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000395 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000396 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000397 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000398 case MachineOperand::MO_TargetIndex:
399 OS << "<ti#" << getIndex();
400 if (getOffset()) OS << "+" << getOffset();
401 OS << '>';
402 break;
Chris Lattner60055892007-12-30 21:56:09 +0000403 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000404 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000405 break;
406 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000407 OS << "<ga:";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000408 getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
Chris Lattner60055892007-12-30 21:56:09 +0000409 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000410 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000411 break;
412 case MachineOperand::MO_ExternalSymbol:
413 OS << "<es:" << getSymbolName();
414 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000415 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000416 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000417 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000418 OS << '<';
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000419 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false, MST);
Michael Liaoabb87d42012-09-12 21:43:09 +0000420 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000421 OS << '>';
422 break;
Daniel Sanders1e97a0b2015-08-19 12:03:04 +0000423 case MachineOperand::MO_RegisterMask: {
424 unsigned NumRegsInMask = 0;
425 unsigned NumRegsEmitted = 0;
426 OS << "<regmask";
427 for (unsigned i = 0; i < TRI->getNumRegs(); ++i) {
428 unsigned MaskWord = i / 32;
429 unsigned MaskBit = i % 32;
430 if (getRegMask()[MaskWord] & (1 << MaskBit)) {
431 if (PrintWholeRegMask || NumRegsEmitted <= 10) {
432 OS << " " << PrintReg(i, TRI);
433 NumRegsEmitted++;
434 }
435 NumRegsInMask++;
436 }
437 }
438 if (NumRegsEmitted != NumRegsInMask)
439 OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more...";
440 OS << ">";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000441 break;
Daniel Sanders1e97a0b2015-08-19 12:03:04 +0000442 }
Juergen Ributzkae8294752013-12-14 06:53:06 +0000443 case MachineOperand::MO_RegisterLiveOut:
444 OS << "<regliveout>";
445 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000446 case MachineOperand::MO_Metadata:
447 OS << '<';
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000448 getMetadata()->printAsOperand(OS, MST);
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000449 OS << '>';
450 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000451 case MachineOperand::MO_MCSymbol:
452 OS << "<MCSym=" << *getMCSymbol() << '>';
453 break;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000454 case MachineOperand::MO_CFIIndex:
455 OS << "<call frame instruction>";
456 break;
Chris Lattner60055892007-12-30 21:56:09 +0000457 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000458
Chris Lattnerfd682802009-06-24 17:54:48 +0000459 if (unsigned TF = getTargetFlags())
460 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000461}
462
463//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000464// MachineMemOperand Implementation
465//===----------------------------------------------------------------------===//
466
Chris Lattnerde93bb02010-09-21 05:39:30 +0000467/// getAddrSpace - Return the LLVM IR address space number that this pointer
468/// points into.
469unsigned MachinePointerInfo::getAddrSpace() const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000470 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
471 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattnerde93bb02010-09-21 05:39:30 +0000472}
473
Chris Lattner82fd06d2010-09-21 06:22:23 +0000474/// getConstantPool - Return a MachinePointerInfo record that refers to the
475/// constant pool.
Alex Lorenze40c8a22015-08-11 23:09:45 +0000476MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) {
477 return MachinePointerInfo(MF.getPSVManager().getConstantPool());
Chris Lattner82fd06d2010-09-21 06:22:23 +0000478}
479
480/// getFixedStack - Return a MachinePointerInfo record that refers to the
481/// the specified FrameIndex.
Alex Lorenze40c8a22015-08-11 23:09:45 +0000482MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF,
483 int FI, int64_t Offset) {
484 return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset);
Chris Lattner82fd06d2010-09-21 06:22:23 +0000485}
486
Alex Lorenze40c8a22015-08-11 23:09:45 +0000487MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) {
488 return MachinePointerInfo(MF.getPSVManager().getJumpTable());
Chris Lattner50287ea2010-09-21 06:43:24 +0000489}
490
Alex Lorenze40c8a22015-08-11 23:09:45 +0000491MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) {
492 return MachinePointerInfo(MF.getPSVManager().getGOT());
Chris Lattner50287ea2010-09-21 06:43:24 +0000493}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000494
Alex Lorenze40c8a22015-08-11 23:09:45 +0000495MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF,
496 int64_t Offset) {
497 return MachinePointerInfo(MF.getPSVManager().getStack(), Offset);
Chris Lattner886250c2010-09-21 18:51:21 +0000498}
499
Justin Lebara3b786a2016-07-14 17:07:44 +0000500MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000501 uint64_t s, unsigned int a,
Hal Finkelcc39b672014-07-24 12:16:19 +0000502 const AAMDNodes &AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000503 const MDNode *Ranges)
Justin Lebara3b786a2016-07-14 17:07:44 +0000504 : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1),
505 AAInfo(AAInfo), Ranges(Ranges) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000506 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
507 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattner00ca0b82010-09-21 04:32:08 +0000508 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000509 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000510 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000511}
512
Dan Gohman2da2bed2008-08-20 15:58:01 +0000513/// Profile - Gather unique data for the object.
514///
515void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000516 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000517 ID.AddInteger(Size);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000518 ID.AddPointer(getOpaqueValue());
Justin Lebara3b786a2016-07-14 17:07:44 +0000519 ID.AddInteger(getFlags());
520 ID.AddInteger(getBaseAlignment());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000521}
522
Dan Gohman48b185d2009-09-25 20:36:54 +0000523void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
524 // The Value and Offset may differ due to CSE. But the flags and size
525 // should be the same.
526 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
527 assert(MMO->getSize() == getSize() && "Size mismatch!");
528
529 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
530 // Update the alignment value.
Justin Lebara3b786a2016-07-14 17:07:44 +0000531 BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000532 // Also update the base and offset, because the new alignment may
533 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000534 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000535 }
536}
537
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000538/// getAlignment - Return the minimum known alignment in bytes of the
539/// actual memory reference.
540uint64_t MachineMemOperand::getAlignment() const {
541 return MinAlign(getBaseAlignment(), getOffset());
542}
543
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000544void MachineMemOperand::print(raw_ostream &OS) const {
545 ModuleSlotTracker DummyMST(nullptr);
546 print(OS, DummyMST);
547}
548void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const {
549 assert((isLoad() || isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000550 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000551
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000552 if (isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000553 OS << "Volatile ";
554
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000555 if (isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000556 OS << "LD";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000557 if (isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000558 OS << "ST";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000559 OS << getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000560
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000561 // Print the address information.
562 OS << "[";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000563 if (const Value *V = getValue())
564 V->printAsOperand(OS, /*PrintType=*/false, MST);
565 else if (const PseudoSourceValue *PSV = getPseudoValue())
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000566 PSV->printCustom(OS);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000567 else
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000568 OS << "<unknown>";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000569
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000570 unsigned AS = getAddrSpace();
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000571 if (AS != 0)
572 OS << "(addrspace=" << AS << ')';
573
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000574 // If the alignment of the memory reference itself differs from the alignment
575 // of the base pointer, print the base alignment explicitly, next to the base
576 // pointer.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000577 if (getBaseAlignment() != getAlignment())
578 OS << "(align=" << getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000579
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000580 if (getOffset() != 0)
581 OS << "+" << getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000582 OS << "]";
583
584 // Print the alignment of the reference.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000585 if (getBaseAlignment() != getAlignment() || getBaseAlignment() != getSize())
586 OS << "(align=" << getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000587
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000588 // Print TBAA info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000589 if (const MDNode *TBAAInfo = getAAInfo().TBAA) {
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000590 OS << "(tbaa=";
591 if (TBAAInfo->getNumOperands() > 0)
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000592 TBAAInfo->getOperand(0)->printAsOperand(OS, MST);
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000593 else
594 OS << "<unknown>";
595 OS << ")";
596 }
597
Hal Finkel94146652014-07-24 14:25:39 +0000598 // Print AA scope info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000599 if (const MDNode *ScopeInfo = getAAInfo().Scope) {
Hal Finkel94146652014-07-24 14:25:39 +0000600 OS << "(alias.scope=";
601 if (ScopeInfo->getNumOperands() > 0)
602 for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000603 ScopeInfo->getOperand(i)->printAsOperand(OS, MST);
Hal Finkel94146652014-07-24 14:25:39 +0000604 if (i != ie-1)
605 OS << ",";
606 }
607 else
608 OS << "<unknown>";
609 OS << ")";
610 }
611
612 // Print AA noalias scope info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000613 if (const MDNode *NoAliasInfo = getAAInfo().NoAlias) {
Hal Finkel94146652014-07-24 14:25:39 +0000614 OS << "(noalias=";
615 if (NoAliasInfo->getNumOperands() > 0)
616 for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000617 NoAliasInfo->getOperand(i)->printAsOperand(OS, MST);
Hal Finkel94146652014-07-24 14:25:39 +0000618 if (i != ie-1)
619 OS << ",";
620 }
621 else
622 OS << "<unknown>";
623 OS << ")";
624 }
625
Bill Wendling9f638ab2011-04-29 23:45:22 +0000626 // Print nontemporal info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000627 if (isNonTemporal())
Bill Wendling9f638ab2011-04-29 23:45:22 +0000628 OS << "(nontemporal)";
629
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000630 if (isInvariant())
Matt Arsenault572c29a2015-06-26 19:00:11 +0000631 OS << "(invariant)";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000632}
633
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000634//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000635// MachineInstr Implementation
636//===----------------------------------------------------------------------===//
637
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000638void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000639 if (MCID->ImplicitDefs)
Craig Toppere5e035a32015-12-05 07:13:35 +0000640 for (const MCPhysReg *ImpDefs = MCID->getImplicitDefs(); *ImpDefs;
641 ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000642 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000643 if (MCID->ImplicitUses)
Craig Toppere5e035a32015-12-05 07:13:35 +0000644 for (const MCPhysReg *ImpUses = MCID->getImplicitUses(); *ImpUses;
645 ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000646 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000647}
648
Bob Wilson406f2702010-04-09 04:34:03 +0000649/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
650/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000651/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000652MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
Benjamin Kramera9591b52015-02-07 12:28:15 +0000653 DebugLoc dl, bool NoImp)
654 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0), Flags(0),
655 AsmPrinterFlags(0), NumMemRefs(0), MemRefs(nullptr),
Quentin Colombet98551112016-02-11 18:22:37 +0000656 debugLoc(std::move(dl))
657#ifdef LLVM_BUILD_GLOBAL_ISEL
658 ,
659 Ty(nullptr)
660#endif
661{
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000662 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
663
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000664 // Reserve space for the expected number of operands.
665 if (unsigned NumOps = MCID->getNumOperands() +
666 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
667 CapOperands = OperandCapacity::get(NumOps);
668 Operands = MF.allocateOperandArray(CapOperands);
669 }
670
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000671 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000672 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000673}
674
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000675/// MachineInstr ctor - Copies MachineInstr arg exactly
676///
Evan Chenga7a20c42008-07-19 00:37:25 +0000677MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Quentin Colombet98551112016-02-11 18:22:37 +0000678 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
679 Flags(0), AsmPrinterFlags(0), NumMemRefs(MI.NumMemRefs),
680 MemRefs(MI.MemRefs), debugLoc(MI.getDebugLoc())
681#ifdef LLVM_BUILD_GLOBAL_ISEL
682 ,
683 Ty(nullptr)
684#endif
685{
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000686 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
687
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000688 CapOperands = OperandCapacity::get(MI.getNumOperands());
689 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000690
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000691 // Copy operands.
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000692 for (const MachineOperand &MO : MI.operands())
693 addOperand(MF, MO);
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000694
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000695 // Copy all the sensible flags.
696 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000697}
698
Chris Lattner961e7422008-01-01 01:12:31 +0000699/// getRegInfo - If this instruction is embedded into a MachineFunction,
700/// return the MachineRegisterInfo object for the current function, otherwise
701/// return null.
702MachineRegisterInfo *MachineInstr::getRegInfo() {
703 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000704 return &MBB->getParent()->getRegInfo();
Craig Topperc0196b12014-04-14 00:51:57 +0000705 return nullptr;
Chris Lattner961e7422008-01-01 01:12:31 +0000706}
707
Quentin Colombet41bea872016-03-07 22:47:23 +0000708// Implement dummy setter and getter for type when
709// global-isel is not built.
710// The proper implementation is WIP and is tracked here:
711// PR26576.
712#ifndef LLVM_BUILD_GLOBAL_ISEL
713void MachineInstr::setType(Type *Ty) {}
714
715Type *MachineInstr::getType() const { return nullptr; }
716
717#else
718void MachineInstr::setType(Type *Ty) {
719 assert((!Ty || isPreISelGenericOpcode(getOpcode())) &&
720 "Non generic instructions are not supposed to be typed");
721 this->Ty = Ty;
722}
723
724Type *MachineInstr::getType() const { return Ty; }
725#endif // LLVM_BUILD_GLOBAL_ISEL
726
Chris Lattner961e7422008-01-01 01:12:31 +0000727/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
728/// this instruction from their respective use lists. This requires that the
729/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000730void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000731 for (MachineOperand &MO : operands())
732 if (MO.isReg())
733 MRI.removeRegOperandFromUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000734}
735
736/// AddRegOperandsToUseLists - Add all of the register operands in
737/// this instruction from their respective use lists. This requires that the
738/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000739void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000740 for (MachineOperand &MO : operands())
741 if (MO.isReg())
742 MRI.addRegOperandToUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000743}
744
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000745void MachineInstr::addOperand(const MachineOperand &Op) {
746 MachineBasicBlock *MBB = getParent();
747 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
748 MachineFunction *MF = MBB->getParent();
749 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
750 addOperand(*MF, Op);
751}
752
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000753/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
754/// ranges. If MRI is non-null also update use-def chains.
755static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
756 unsigned NumOps, MachineRegisterInfo *MRI) {
757 if (MRI)
758 return MRI->moveOperands(Dst, Src, NumOps);
759
JF Bastiena874d1a2016-03-26 18:20:02 +0000760 // MachineOperand is a trivially copyable type so we can just use memmove.
Benjamin Kramer5c0e64f2015-02-21 16:22:48 +0000761 std::memmove(Dst, Src, NumOps * sizeof(MachineOperand));
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000762}
763
Chris Lattner961e7422008-01-01 01:12:31 +0000764/// addOperand - Add the specified operand to the instruction. If it is an
765/// implicit operand, it is added to the end of the operand list. If it is
766/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000767/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000768void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000769 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000770
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000771 // Check if we're adding one of our existing operands.
772 if (&Op >= Operands && &Op < Operands + NumOperands) {
773 // This is unusual: MI->addOperand(MI->getOperand(i)).
774 // If adding Op requires reallocating or moving existing operands around,
775 // the Op reference could go stale. Support it by copying Op.
776 MachineOperand CopyOp(Op);
777 return addOperand(MF, CopyOp);
778 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000779
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000780 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000781 // the end, everything else goes before the implicit regs.
782 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000783 // FIXME: Allow mixed explicit and implicit operands on inline asm.
784 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
785 // implicit-defs, but they must not be moved around. See the FIXME in
786 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000787 unsigned OpNo = getNumOperands();
788 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000789 if (!isImpReg && !isInlineAsm()) {
790 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
791 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000792 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000793 }
794 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000795
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000796#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000797 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000798 // OpNo now points as the desired insertion point. Unless this is a variadic
799 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000800 // RegMask operands go between the explicit and implicit operands.
801 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000802 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000803 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000804#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000805
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000806 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000807
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000808 // Determine if the Operands array needs to be reallocated.
809 // Save the old capacity and operand array.
810 OperandCapacity OldCap = CapOperands;
811 MachineOperand *OldOperands = Operands;
812 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
813 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
814 Operands = MF.allocateOperandArray(CapOperands);
815 // Move the operands before the insertion point.
816 if (OpNo)
817 moveOperands(Operands, OldOperands, OpNo, MRI);
818 }
Chris Lattner961e7422008-01-01 01:12:31 +0000819
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000820 // Move the operands following the insertion point.
821 if (OpNo != NumOperands)
822 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
823 MRI);
824 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000825
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000826 // Deallocate the old operand array.
827 if (OldOperands != Operands && OldOperands)
828 MF.deallocateOperandArray(OldCap, OldOperands);
829
830 // Copy Op into place. It still needs to be inserted into the MRI use lists.
831 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
832 NewMO->ParentMI = this;
833
834 // When adding a register operand, tell MRI about it.
835 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000836 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Craig Topperc0196b12014-04-14 00:51:57 +0000837 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000838 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000839 NewMO->TiedTo = 0;
840 // Add the new operand to MRI, but only for instructions in an MBB.
841 if (MRI)
842 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000843 // The MCID operand information isn't accurate until we start adding
844 // explicit operands. The implicit operands are added first, then the
845 // explicits are inserted before them.
846 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000847 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000848 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000849 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000850 if (DefIdx != -1)
851 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000852 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000853 // If the register operand is flagged as early, mark the operand as such.
854 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000855 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000856 }
Chris Lattner961e7422008-01-01 01:12:31 +0000857 }
858}
859
860/// RemoveOperand - Erase an operand from an instruction, leaving it with one
861/// fewer operand than it started with.
862///
863void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000864 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000865 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000866
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000867#ifndef NDEBUG
868 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000869 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000870 if (Operands[i].isReg())
871 assert(!Operands[i].isTied() && "Cannot move tied operands");
872#endif
873
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000874 MachineRegisterInfo *MRI = getRegInfo();
875 if (MRI && Operands[OpNo].isReg())
876 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000877
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000878 // Don't call the MachineOperand destructor. A lot of this code depends on
879 // MachineOperand having a trivial destructor anyway, and adding a call here
880 // wouldn't make it 'destructor-correct'.
881
882 if (unsigned N = NumOperands - 1 - OpNo)
883 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
884 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000885}
886
Dan Gohman48b185d2009-09-25 20:36:54 +0000887/// addMemOperand - Add a MachineMemOperand to the machine instruction.
888/// This function should be used only occasionally. The setMemRefs function
889/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000890void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000891 MachineMemOperand *MO) {
892 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000893 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000894
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000895 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000896 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000897
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000898 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000899 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000900 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000901}
Chris Lattner961e7422008-01-01 01:12:31 +0000902
Philip Reames5eb90a72016-01-06 19:33:12 +0000903/// Check to see if the MMOs pointed to by the two MemRefs arrays are
Junmo Park820e3922016-02-26 02:07:36 +0000904/// identical.
Philip Reames5eb90a72016-01-06 19:33:12 +0000905static bool hasIdenticalMMOs(const MachineInstr &MI1, const MachineInstr &MI2) {
906 auto I1 = MI1.memoperands_begin(), E1 = MI1.memoperands_end();
907 auto I2 = MI2.memoperands_begin(), E2 = MI2.memoperands_end();
908 if ((E1 - I1) != (E2 - I2))
909 return false;
910 for (; I1 != E1; ++I1, ++I2) {
911 if (**I1 != **I2)
912 return false;
913 }
914 return true;
915}
916
Philip Reamesc86ed002016-01-06 04:39:03 +0000917std::pair<MachineInstr::mmo_iterator, unsigned>
918MachineInstr::mergeMemRefsWith(const MachineInstr& Other) {
Philip Reames5eb90a72016-01-06 19:33:12 +0000919
920 // If either of the incoming memrefs are empty, we must be conservative and
921 // treat this as if we've exhausted our space for memrefs and dropped them.
922 if (memoperands_empty() || Other.memoperands_empty())
923 return std::make_pair(nullptr, 0);
924
925 // If both instructions have identical memrefs, we don't need to merge them.
926 // Since many instructions have a single memref, and we tend to merge things
927 // like pairs of loads from the same location, this catches a large number of
928 // cases in practice.
929 if (hasIdenticalMMOs(*this, Other))
930 return std::make_pair(MemRefs, NumMemRefs);
Junmo Park820e3922016-02-26 02:07:36 +0000931
Philip Reamesc86ed002016-01-06 04:39:03 +0000932 // TODO: consider uniquing elements within the operand lists to reduce
933 // space usage and fall back to conservative information less often.
Philip Reames5eb90a72016-01-06 19:33:12 +0000934 size_t CombinedNumMemRefs = NumMemRefs + Other.NumMemRefs;
935
936 // If we don't have enough room to store this many memrefs, be conservative
937 // and drop them. Otherwise, we'd fail asserts when trying to add them to
938 // the new instruction.
939 if (CombinedNumMemRefs != uint8_t(CombinedNumMemRefs))
940 return std::make_pair(nullptr, 0);
Philip Reamesc86ed002016-01-06 04:39:03 +0000941
942 MachineFunction *MF = getParent()->getParent();
943 mmo_iterator MemBegin = MF->allocateMemRefsArray(CombinedNumMemRefs);
944 mmo_iterator MemEnd = std::copy(memoperands_begin(), memoperands_end(),
945 MemBegin);
946 MemEnd = std::copy(Other.memoperands_begin(), Other.memoperands_end(),
947 MemEnd);
Philip Reames2d2fc4a2016-01-06 05:53:09 +0000948 assert(MemEnd - MemBegin == (ptrdiff_t)CombinedNumMemRefs &&
949 "missing memrefs");
Junmo Park820e3922016-02-26 02:07:36 +0000950
Philip Reamesc86ed002016-01-06 04:39:03 +0000951 return std::make_pair(MemBegin, CombinedNumMemRefs);
952}
953
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000954bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000955 assert(!isBundledWithPred() && "Must be called on bundle header");
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000956 for (MachineBasicBlock::const_instr_iterator MII = getIterator();; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000957 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000958 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000959 return true;
960 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000961 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000962 return false;
963 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000964 // This was the last instruction in the bundle.
965 if (!MII->isBundledWithSucc())
966 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000967 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000968}
969
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000970bool MachineInstr::isIdenticalTo(const MachineInstr &Other,
Evan Chenge9c46c22010-03-03 01:44:33 +0000971 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000972 // If opcodes or number of operands are not the same then the two
973 // instructions are obviously not identical.
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000974 if (Other.getOpcode() != getOpcode() ||
975 Other.getNumOperands() != getNumOperands())
Evan Cheng0f260e12010-03-03 21:54:14 +0000976 return false;
977
Evan Cheng7fae11b2011-12-14 02:11:42 +0000978 if (isBundle()) {
979 // Both instructions are bundles, compare MIs inside the bundle.
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000980 MachineBasicBlock::const_instr_iterator I1 = getIterator();
981 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000982 MachineBasicBlock::const_instr_iterator I2 = Other.getIterator();
983 MachineBasicBlock::const_instr_iterator E2 = Other.getParent()->instr_end();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000984 while (++I1 != E1 && I1->isInsideBundle()) {
985 ++I2;
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000986 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(*I2, Check))
Evan Cheng7fae11b2011-12-14 02:11:42 +0000987 return false;
988 }
989 }
990
Evan Cheng0f260e12010-03-03 21:54:14 +0000991 // Check operands to make sure they match.
992 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
993 const MachineOperand &MO = getOperand(i);
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000994 const MachineOperand &OMO = Other.getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000995 if (!MO.isReg()) {
996 if (!MO.isIdenticalTo(OMO))
997 return false;
998 continue;
999 }
1000
Evan Cheng0f260e12010-03-03 21:54:14 +00001001 // Clients may or may not want to ignore defs when testing for equality.
1002 // For example, machine CSE pass only cares about finding common
1003 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +00001004 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +00001005 if (Check == IgnoreDefs)
1006 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +00001007 else if (Check == IgnoreVRegDefs) {
1008 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
1009 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
1010 if (MO.getReg() != OMO.getReg())
1011 return false;
1012 } else {
1013 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +00001014 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +00001015 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
1016 return false;
1017 }
1018 } else {
1019 if (!MO.isIdenticalTo(OMO))
1020 return false;
1021 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
1022 return false;
1023 }
Evan Cheng0f260e12010-03-03 21:54:14 +00001024 }
Devang Patelbf8cc602011-07-07 17:45:33 +00001025 // If DebugLoc does not match then two dbg.values are not identical.
1026 if (isDebugValue())
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001027 if (getDebugLoc() && Other.getDebugLoc() &&
1028 getDebugLoc() != Other.getDebugLoc())
Devang Patelbf8cc602011-07-07 17:45:33 +00001029 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +00001030 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +00001031}
1032
Chris Lattnerbec79b42006-04-17 21:35:41 +00001033MachineInstr *MachineInstr::removeFromParent() {
1034 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001035 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +00001036}
1037
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001038MachineInstr *MachineInstr::removeFromBundle() {
1039 assert(getParent() && "Not embedded in a basic block!");
1040 return getParent()->remove_instr(this);
1041}
Chris Lattnerbec79b42006-04-17 21:35:41 +00001042
Dan Gohman3b460302008-07-07 23:14:23 +00001043void MachineInstr::eraseFromParent() {
1044 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001045 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +00001046}
1047
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +00001048void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() {
1049 assert(getParent() && "Not embedded in a basic block!");
1050 MachineBasicBlock *MBB = getParent();
1051 MachineFunction *MF = MBB->getParent();
1052 assert(MF && "Not embedded in a function!");
1053
1054 MachineInstr *MI = (MachineInstr *)this;
1055 MachineRegisterInfo &MRI = MF->getRegInfo();
1056
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001057 for (const MachineOperand &MO : MI->operands()) {
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +00001058 if (!MO.isReg() || !MO.isDef())
1059 continue;
1060 unsigned Reg = MO.getReg();
1061 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1062 continue;
1063 MRI.markUsesInDebugValueAsUndef(Reg);
1064 }
1065 MI->eraseFromParent();
1066}
1067
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001068void MachineInstr::eraseFromBundle() {
1069 assert(getParent() && "Not embedded in a basic block!");
1070 getParent()->erase_instr(this);
1071}
Dan Gohman3b460302008-07-07 23:14:23 +00001072
Evan Cheng4d728b02007-05-15 01:26:09 +00001073/// getNumExplicitOperands - Returns the number of non-implicit operands.
1074///
1075unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001076 unsigned NumOperands = MCID->getNumOperands();
1077 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +00001078 return NumOperands;
1079
Dan Gohman37608532009-04-15 17:59:11 +00001080 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
1081 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001082 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +00001083 NumOperands++;
1084 }
1085 return NumOperands;
1086}
1087
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001088void MachineInstr::bundleWithPred() {
1089 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
1090 setFlag(BundledPred);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001091 MachineBasicBlock::instr_iterator Pred = getIterator();
1092 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001093 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001094 Pred->setFlag(BundledSucc);
1095}
1096
1097void MachineInstr::bundleWithSucc() {
1098 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
1099 setFlag(BundledSucc);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001100 MachineBasicBlock::instr_iterator Succ = getIterator();
1101 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001102 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001103 Succ->setFlag(BundledPred);
1104}
1105
1106void MachineInstr::unbundleFromPred() {
1107 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
1108 clearFlag(BundledPred);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001109 MachineBasicBlock::instr_iterator Pred = getIterator();
1110 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001111 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001112 Pred->clearFlag(BundledSucc);
1113}
1114
1115void MachineInstr::unbundleFromSucc() {
1116 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
1117 clearFlag(BundledSucc);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001118 MachineBasicBlock::instr_iterator Succ = getIterator();
1119 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001120 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001121 Succ->clearFlag(BundledPred);
1122}
1123
Evan Cheng6eb516d2011-01-07 23:50:32 +00001124bool MachineInstr::isStackAligningInlineAsm() const {
1125 if (isInlineAsm()) {
1126 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1127 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1128 return true;
1129 }
1130 return false;
1131}
Chris Lattner33f5af02006-10-20 22:39:59 +00001132
Chad Rosier994f4042012-09-05 21:00:58 +00001133InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
1134 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
1135 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +00001136 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +00001137}
1138
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +00001139int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
1140 unsigned *GroupNo) const {
1141 assert(isInlineAsm() && "Expected an inline asm instruction");
1142 assert(OpIdx < getNumOperands() && "OpIdx out of range");
1143
1144 // Ignore queries about the initial operands.
1145 if (OpIdx < InlineAsm::MIOp_FirstOperand)
1146 return -1;
1147
1148 unsigned Group = 0;
1149 unsigned NumOps;
1150 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1151 i += NumOps) {
1152 const MachineOperand &FlagMO = getOperand(i);
1153 // If we reach the implicit register operands, stop looking.
1154 if (!FlagMO.isImm())
1155 return -1;
1156 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1157 if (i + NumOps > OpIdx) {
1158 if (GroupNo)
1159 *GroupNo = Group;
1160 return i;
1161 }
1162 ++Group;
1163 }
1164 return -1;
1165}
1166
Reid Kleckner28865802016-04-14 18:29:59 +00001167const DILocalVariable *MachineInstr::getDebugVariable() const {
1168 assert(isDebugValue() && "not a DBG_VALUE");
1169 return cast<DILocalVariable>(getOperand(2).getMetadata());
1170}
1171
1172const DIExpression *MachineInstr::getDebugExpression() const {
1173 assert(isDebugValue() && "not a DBG_VALUE");
1174 return cast<DIExpression>(getOperand(3).getMetadata());
1175}
1176
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001177const TargetRegisterClass*
1178MachineInstr::getRegClassConstraint(unsigned OpIdx,
1179 const TargetInstrInfo *TII,
1180 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001181 assert(getParent() && "Can't have an MBB reference here!");
1182 assert(getParent()->getParent() && "Can't have an MF reference here!");
1183 const MachineFunction &MF = *getParent()->getParent();
1184
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001185 // Most opcodes have fixed constraints in their MCInstrDesc.
1186 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001187 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001188
1189 if (!getOperand(OpIdx).isReg())
Craig Topperc0196b12014-04-14 00:51:57 +00001190 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001191
1192 // For tied uses on inline asm, get the constraint from the def.
1193 unsigned DefIdx;
1194 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1195 OpIdx = DefIdx;
1196
1197 // Inline asm stores register class constraints in the flag word.
1198 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1199 if (FlagIdx < 0)
Craig Topperc0196b12014-04-14 00:51:57 +00001200 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001201
1202 unsigned Flag = getOperand(FlagIdx).getImm();
1203 unsigned RCID;
1204 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1205 return TRI->getRegClass(RCID);
1206
1207 // Assume that all registers in a memory operand are pointers.
1208 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001209 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001210
Craig Topperc0196b12014-04-14 00:51:57 +00001211 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001212}
1213
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001214const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1215 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1216 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1217 // Check every operands inside the bundle if we have
1218 // been asked to.
1219 if (ExploreBundle)
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001220 for (ConstMIBundleOperands OpndIt(*this); OpndIt.isValid() && CurRC;
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001221 ++OpndIt)
1222 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1223 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1224 else
1225 // Otherwise, just check the current operands.
Matthias Braune41e1462015-05-29 02:56:46 +00001226 for (unsigned i = 0, e = NumOperands; i < e && CurRC; ++i)
1227 CurRC = getRegClassConstraintEffectForVRegImpl(i, Reg, CurRC, TII, TRI);
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001228 return CurRC;
1229}
1230
1231const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1232 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1233 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1234 assert(CurRC && "Invalid initial register class");
1235 // Check if Reg is constrained by some of its use/def from MI.
1236 const MachineOperand &MO = getOperand(OpIdx);
1237 if (!MO.isReg() || MO.getReg() != Reg)
1238 return CurRC;
1239 // If yes, accumulate the constraints through the operand.
1240 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1241}
1242
1243const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1244 unsigned OpIdx, const TargetRegisterClass *CurRC,
1245 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1246 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1247 const MachineOperand &MO = getOperand(OpIdx);
1248 assert(MO.isReg() &&
1249 "Cannot get register constraints for non-register operand");
1250 assert(CurRC && "Invalid initial register class");
1251 if (unsigned SubIdx = MO.getSubReg()) {
1252 if (OpRC)
1253 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1254 else
1255 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1256 } else if (OpRC)
1257 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1258 return CurRC;
1259}
1260
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001261/// Return the number of instructions inside the MI bundle, not counting the
1262/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +00001263unsigned MachineInstr::getBundleSize() const {
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001264 MachineBasicBlock::const_instr_iterator I = getIterator();
Evan Cheng7fae11b2011-12-14 02:11:42 +00001265 unsigned Size = 0;
Richard Trieu7a083812016-02-18 22:09:30 +00001266 while (I->isBundledWithSucc()) {
1267 ++Size;
1268 ++I;
1269 }
Evan Cheng7fae11b2011-12-14 02:11:42 +00001270 return Size;
1271}
1272
Nicolai Haehnleb0c97482016-04-22 04:04:08 +00001273/// Returns true if the MachineInstr has an implicit-use operand of exactly
1274/// the given register (not considering sub/super-registers).
1275bool MachineInstr::hasRegisterImplicitUseOperand(unsigned Reg) const {
1276 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1277 const MachineOperand &MO = getOperand(i);
1278 if (MO.isReg() && MO.isUse() && MO.isImplicit() && MO.getReg() == Reg)
1279 return true;
1280 }
1281 return false;
1282}
1283
Evan Cheng910c8082007-04-26 19:00:32 +00001284/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001285/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001286/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng63254462008-03-05 00:59:57 +00001287int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1288 const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001289 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001290 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001291 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001292 continue;
1293 unsigned MOReg = MO.getReg();
1294 if (!MOReg)
1295 continue;
1296 if (MOReg == Reg ||
1297 (TRI &&
1298 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1299 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1300 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001301 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001302 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001303 }
Evan Chengec3ac312007-03-26 22:37:45 +00001304 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001305}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001306
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001307/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1308/// indicating if this instruction reads or writes Reg. This also considers
1309/// partial defines.
1310std::pair<bool,bool>
1311MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1312 SmallVectorImpl<unsigned> *Ops) const {
1313 bool PartDef = false; // Partial redefine.
1314 bool FullDef = false; // Full define.
1315 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001316
1317 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1318 const MachineOperand &MO = getOperand(i);
1319 if (!MO.isReg() || MO.getReg() != Reg)
1320 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001321 if (Ops)
1322 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001323 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001324 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001325 else if (MO.getSubReg() && !MO.isUndef())
1326 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001327 PartDef = true;
1328 else
1329 FullDef = true;
1330 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001331 // A partial redefine uses Reg unless there is also a full define.
1332 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001333}
1334
Evan Cheng63254462008-03-05 00:59:57 +00001335/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001336/// the specified register or -1 if it is not found. If isDead is true, defs
1337/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1338/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001339int
1340MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1341 const TargetRegisterInfo *TRI) const {
1342 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001343 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001344 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001345 // Accept regmask operands when Overlap is set.
1346 // Ignore them when looking for a specific def operand (Overlap == false).
1347 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1348 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001349 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001350 continue;
1351 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001352 bool Found = (MOReg == Reg);
1353 if (!Found && TRI && isPhys &&
1354 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1355 if (Overlap)
1356 Found = TRI->regsOverlap(MOReg, Reg);
1357 else
1358 Found = TRI->isSubRegister(MOReg, Reg);
1359 }
1360 if (Found && (!isDead || MO.isDead()))
1361 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001362 }
Evan Cheng63254462008-03-05 00:59:57 +00001363 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001364}
Evan Cheng4d728b02007-05-15 01:26:09 +00001365
Evan Cheng5983bdb2007-05-29 18:35:22 +00001366/// findFirstPredOperandIdx() - Find the index of the first operand in the
1367/// operand list that is used to represent the predicate. It returns -1 if
1368/// none is found.
1369int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001370 // Don't call MCID.findFirstPredOperandIdx() because this variant
1371 // is sometimes called on an instruction that's not yet complete, and
1372 // so the number of operands is less than the MCID indicates. In
1373 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001374 const MCInstrDesc &MCID = getDesc();
1375 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001376 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001377 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001378 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001379 }
1380
Evan Cheng5983bdb2007-05-29 18:35:22 +00001381 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001382}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001383
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001384// MachineOperand::TiedTo is 4 bits wide.
1385const unsigned TiedMax = 15;
1386
1387/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1388///
1389/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1390/// field. TiedTo can have these values:
1391///
1392/// 0: Operand is not tied to anything.
1393/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1394/// TiedMax: Tied to an operand >= TiedMax-1.
1395///
1396/// The tied def must be one of the first TiedMax operands on a normal
1397/// instruction. INLINEASM instructions allow more tied defs.
1398///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001399void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001400 MachineOperand &DefMO = getOperand(DefIdx);
1401 MachineOperand &UseMO = getOperand(UseIdx);
1402 assert(DefMO.isDef() && "DefIdx must be a def operand");
1403 assert(UseMO.isUse() && "UseIdx must be a use operand");
1404 assert(!DefMO.isTied() && "Def is already tied to another use");
1405 assert(!UseMO.isTied() && "Use is already tied to another def");
1406
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001407 if (DefIdx < TiedMax)
1408 UseMO.TiedTo = DefIdx + 1;
1409 else {
1410 // Inline asm can use the group descriptors to find tied operands, but on
1411 // normal instruction, the tied def must be within the first TiedMax
1412 // operands.
1413 assert(isInlineAsm() && "DefIdx out of range");
1414 UseMO.TiedTo = TiedMax;
1415 }
1416
1417 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1418 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001419}
1420
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001421/// Given the index of a tied register operand, find the operand it is tied to.
1422/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1423/// which must exist.
1424unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001425 const MachineOperand &MO = getOperand(OpIdx);
1426 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001427
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001428 // Normally TiedTo is in range.
1429 if (MO.TiedTo < TiedMax)
1430 return MO.TiedTo - 1;
1431
1432 // Uses on normal instructions can be out of range.
1433 if (!isInlineAsm()) {
1434 // Normal tied defs must be in the 0..TiedMax-1 range.
1435 if (MO.isUse())
1436 return TiedMax - 1;
1437 // MO is a def. Search for the tied use.
1438 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1439 const MachineOperand &UseMO = getOperand(i);
1440 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1441 return i;
1442 }
1443 llvm_unreachable("Can't find tied use");
1444 }
1445
1446 // Now deal with inline asm by parsing the operand group descriptor flags.
1447 // Find the beginning of each operand group.
1448 SmallVector<unsigned, 8> GroupIdx;
1449 unsigned OpIdxGroup = ~0u;
1450 unsigned NumOps;
1451 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1452 i += NumOps) {
1453 const MachineOperand &FlagMO = getOperand(i);
1454 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1455 unsigned CurGroup = GroupIdx.size();
1456 GroupIdx.push_back(i);
1457 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1458 // OpIdx belongs to this operand group.
1459 if (OpIdx > i && OpIdx < i + NumOps)
1460 OpIdxGroup = CurGroup;
1461 unsigned TiedGroup;
1462 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1463 continue;
1464 // Operands in this group are tied to operands in TiedGroup which must be
1465 // earlier. Find the number of operands between the two groups.
1466 unsigned Delta = i - GroupIdx[TiedGroup];
1467
1468 // OpIdx is a use tied to TiedGroup.
1469 if (OpIdxGroup == CurGroup)
1470 return OpIdx - Delta;
1471
1472 // OpIdx is a def tied to this use group.
1473 if (OpIdxGroup == TiedGroup)
1474 return OpIdx + Delta;
1475 }
1476 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001477}
1478
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001479/// clearKillInfo - Clears kill flags on all operands.
1480///
1481void MachineInstr::clearKillInfo() {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001482 for (MachineOperand &MO : operands()) {
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001483 if (MO.isReg() && MO.isUse())
1484 MO.setIsKill(false);
1485 }
1486}
1487
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001488void MachineInstr::substituteRegister(unsigned FromReg,
1489 unsigned ToReg,
1490 unsigned SubIdx,
1491 const TargetRegisterInfo &RegInfo) {
1492 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1493 if (SubIdx)
1494 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001495 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001496 if (!MO.isReg() || MO.getReg() != FromReg)
1497 continue;
1498 MO.substPhysReg(ToReg, RegInfo);
1499 }
1500 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001501 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001502 if (!MO.isReg() || MO.getReg() != FromReg)
1503 continue;
1504 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1505 }
1506 }
1507}
1508
Evan Cheng7d98a482008-07-03 09:09:37 +00001509/// isSafeToMove - Return true if it is safe to move this instruction. If
1510/// SawStore is set to true, it means that there is a store (or call) between
1511/// the instruction's location and its intended destination.
Matthias Braun07066cc2015-05-19 21:22:20 +00001512bool MachineInstr::isSafeToMove(AliasAnalysis *AA, bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001513 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001514 //
1515 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001516 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001517 // a load across an atomic load with Ordering > Monotonic.
1518 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001519 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001520 SawStore = true;
1521 return false;
1522 }
Evan Cheng0638c202011-01-07 21:08:26 +00001523
Rafael Espindolab1f25f12014-03-07 06:08:31 +00001524 if (isPosition() || isDebugValue() || isTerminator() ||
1525 hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001526 return false;
1527
1528 // See if this instruction does a load. If so, we have to guarantee that the
1529 // loaded value doesn't change between the load and the its intended
1530 // destination. The check for isInvariantLoad gives the targe the chance to
1531 // classify the load as always returning a constant, e.g. a constant pool
1532 // load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001533 if (mayLoad() && !isInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001534 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001535 // end of block, we can't move it.
1536 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001537
Evan Cheng399e1102008-03-13 00:44:09 +00001538 return true;
1539}
1540
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001541/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1542/// or volatile memory reference, or if the information describing the memory
1543/// reference is not available. Return false if it is known to have no ordered
1544/// memory references.
1545bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001546 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001547 if (!mayStore() &&
1548 !mayLoad() &&
1549 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001550 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001551 return false;
1552
1553 // Otherwise, if the instruction has no memory reference information,
1554 // conservatively assume it wasn't preserved.
1555 if (memoperands_empty())
1556 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001557
Justin Lebardede81e2016-07-13 22:35:19 +00001558 // Check if any of our memory operands are ordered.
1559 return any_of(memoperands(), [](const MachineMemOperand *MMO) {
1560 return !MMO->isUnordered();
1561 });
Dan Gohman7c59ed62008-09-24 00:06:15 +00001562}
1563
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001564/// isInvariantLoad - Return true if this instruction is loading from a
1565/// location whose value is invariant across the function. For example,
Dan Gohman4a618822010-02-10 16:03:48 +00001566/// loading a value from the constant pool or from the argument area
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001567/// of a function if it does not change. This should only return true of
1568/// *all* loads the instruction does are invariant (if it does multiple loads).
1569bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1570 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001571 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001572 return false;
1573
1574 // If the instruction has lost its memoperands, conservatively assume that
1575 // it may not be an invariant load.
1576 if (memoperands_empty())
1577 return false;
1578
1579 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1580
Justin Lebardede81e2016-07-13 22:35:19 +00001581 for (MachineMemOperand *MMO : memoperands()) {
1582 if (MMO->isVolatile()) return false;
1583 if (MMO->isStore()) return false;
1584 if (MMO->isInvariant()) continue;
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001585
1586 // A load from a constant PseudoSourceValue is invariant.
Justin Lebardede81e2016-07-13 22:35:19 +00001587 if (const PseudoSourceValue *PSV = MMO->getPseudoValue())
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001588 if (PSV->isConstant(MFI))
1589 continue;
1590
Justin Lebardede81e2016-07-13 22:35:19 +00001591 if (const Value *V = MMO->getValue()) {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001592 // If we have an AliasAnalysis, ask it whether the memory is constant.
Chandler Carruthac80dc72015-06-17 07:18:54 +00001593 if (AA &&
1594 AA->pointsToConstantMemory(
Justin Lebardede81e2016-07-13 22:35:19 +00001595 MemoryLocation(V, MMO->getSize(), MMO->getAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001596 continue;
1597 }
1598
1599 // Otherwise assume conservatively.
1600 return false;
1601 }
1602
1603 // Everything checks out.
1604 return true;
1605}
1606
Evan Cheng71453822009-12-03 02:31:43 +00001607/// isConstantValuePHI - If the specified instruction is a PHI that always
1608/// merges together the same virtual register, return the register, otherwise
1609/// return 0.
1610unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001611 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001612 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001613 assert(getNumOperands() >= 3 &&
1614 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001615
1616 unsigned Reg = getOperand(1).getReg();
1617 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1618 if (getOperand(i).getReg() != Reg)
1619 return 0;
1620 return Reg;
1621}
1622
Evan Cheng6eb516d2011-01-07 23:50:32 +00001623bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001624 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001625 return true;
1626 if (isInlineAsm()) {
1627 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1628 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1629 return true;
1630 }
1631
1632 return false;
1633}
1634
Michael Kupersteinbc7f99a2015-08-12 10:14:58 +00001635bool MachineInstr::isLoadFoldBarrier() const {
1636 return mayStore() || isCall() || hasUnmodeledSideEffects();
1637}
1638
Evan Chengb083c472010-04-08 20:02:37 +00001639/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1640///
1641bool MachineInstr::allDefsAreDead() const {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001642 for (const MachineOperand &MO : operands()) {
Evan Chengb083c472010-04-08 20:02:37 +00001643 if (!MO.isReg() || MO.isUse())
1644 continue;
1645 if (!MO.isDead())
1646 return false;
1647 }
1648 return true;
1649}
1650
Evan Cheng21eedfb2010-10-22 21:49:09 +00001651/// copyImplicitOps - Copy implicit register operands from specified
1652/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001653void MachineInstr::copyImplicitOps(MachineFunction &MF,
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001654 const MachineInstr &MI) {
1655 for (unsigned i = MI.getDesc().getNumOperands(), e = MI.getNumOperands();
Evan Cheng21eedfb2010-10-22 21:49:09 +00001656 i != e; ++i) {
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001657 const MachineOperand &MO = MI.getOperand(i);
Lang Hames7c8189c2014-03-17 01:22:54 +00001658 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001659 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001660 }
1661}
1662
Yaron Kereneb2a2542016-01-29 20:50:44 +00001663LLVM_DUMP_METHOD void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001664#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001665 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001666#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001667}
1668
Eric Christopher1cdefae2015-02-27 00:11:34 +00001669void MachineInstr::print(raw_ostream &OS, bool SkipOpers) const {
Duncan P. N. Exon Smithc0374522015-06-26 23:18:44 +00001670 const Module *M = nullptr;
1671 if (const MachineBasicBlock *MBB = getParent())
1672 if (const MachineFunction *MF = MBB->getParent())
1673 M = MF->getFunction()->getParent();
1674
1675 ModuleSlotTracker MST(M);
1676 print(OS, MST, SkipOpers);
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001677}
1678
1679void MachineInstr::print(raw_ostream &OS, ModuleSlotTracker &MST,
1680 bool SkipOpers) const {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001681 // We can be a bit tidier if we know the MachineFunction.
Craig Topperc0196b12014-04-14 00:51:57 +00001682 const MachineFunction *MF = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001683 const TargetRegisterInfo *TRI = nullptr;
Craig Topperc0196b12014-04-14 00:51:57 +00001684 const MachineRegisterInfo *MRI = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001685 const TargetInstrInfo *TII = nullptr;
Dan Gohman2745d192009-11-09 19:38:45 +00001686 if (const MachineBasicBlock *MBB = getParent()) {
1687 MF = MBB->getParent();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001688 if (MF) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001689 MRI = &MF->getRegInfo();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001690 TRI = MF->getSubtarget().getRegisterInfo();
1691 TII = MF->getSubtarget().getInstrInfo();
1692 }
Dan Gohman2745d192009-11-09 19:38:45 +00001693 }
Dan Gohman34341e62009-10-31 20:19:03 +00001694
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001695 // Save a list of virtual registers.
1696 SmallVector<unsigned, 8> VirtRegs;
1697
Dan Gohman34341e62009-10-31 20:19:03 +00001698 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001699 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001700 for (; StartOp < e && getOperand(StartOp).isReg() &&
1701 getOperand(StartOp).isDef() &&
1702 !getOperand(StartOp).isImplicit();
1703 ++StartOp) {
1704 if (StartOp != 0) OS << ", ";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001705 getOperand(StartOp).print(OS, MST, TRI);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001706 unsigned Reg = getOperand(StartOp).getReg();
Quentin Colombet36ce1b02016-02-10 23:43:48 +00001707 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001708 VirtRegs.push_back(Reg);
Quentin Colombet36ce1b02016-02-10 23:43:48 +00001709 unsigned Size;
Quentin Colombet03c41962016-04-07 23:18:11 +00001710 if (MRI && (Size = MRI->getSize(Reg)))
Quentin Colombet36ce1b02016-02-10 23:43:48 +00001711 OS << '(' << Size << ')';
Quentin Colombet36ce1b02016-02-10 23:43:48 +00001712 }
Chris Lattnerac6e9742002-10-30 01:55:38 +00001713 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001714
Dan Gohman34341e62009-10-31 20:19:03 +00001715 if (StartOp != 0)
1716 OS << " = ";
1717
1718 // Print the opcode name.
Eric Christopher1cdefae2015-02-27 00:11:34 +00001719 if (TII)
1720 OS << TII->getName(getOpcode());
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001721 else
1722 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001723
Quentin Colombet41bea872016-03-07 22:47:23 +00001724 if (getType()) {
1725 OS << ' ';
1726 getType()->print(OS, /*IsForDebug*/ false, /*NoDetails*/ true);
1727 OS << ' ';
1728 }
Quentin Colombet98551112016-02-11 18:22:37 +00001729
Andrew Trickb36388a2013-01-25 07:45:25 +00001730 if (SkipOpers)
1731 return;
1732
Dan Gohman34341e62009-10-31 20:19:03 +00001733 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001734 bool OmittedAnyCallClobbers = false;
1735 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001736 unsigned AsmDescOp = ~0u;
1737 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001738
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001739 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001740 // Print asm string.
1741 OS << " ";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001742 getOperand(InlineAsm::MIOp_AsmString).print(OS, MST, TRI);
Evan Cheng6eb516d2011-01-07 23:50:32 +00001743
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001744 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001745 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1746 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1747 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001748 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1749 OS << " [mayload]";
1750 if (ExtraInfo & InlineAsm::Extra_MayStore)
1751 OS << " [maystore]";
Wei Ding0526e7f2016-06-22 18:51:08 +00001752 if (ExtraInfo & InlineAsm::Extra_IsConvergent)
1753 OS << " [isconvergent]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001754 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1755 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001756 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001757 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001758 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001759 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001760
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001761 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001762 FirstOp = false;
1763 }
1764
Chris Lattnerac6e9742002-10-30 01:55:38 +00001765 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001766 const MachineOperand &MO = getOperand(i);
1767
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001768 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001769 VirtRegs.push_back(MO.getReg());
1770
Dan Gohman2745d192009-11-09 19:38:45 +00001771 // Omit call-clobbered registers which aren't used anywhere. This makes
1772 // call instructions much less noisy on targets where calls clobber lots
1773 // of registers. Don't rely on MO.isDead() because we may be called before
1774 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Craig Toppercf0444b2014-11-17 05:50:14 +00001775 if (MRI && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001776 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1777 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001778 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Craig Toppercf0444b2014-11-17 05:50:14 +00001779 if (MRI->use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001780 bool HasAliasLive = false;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001781 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001782 unsigned AliasReg = *AI;
Craig Toppercf0444b2014-11-17 05:50:14 +00001783 if (!MRI->use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001784 HasAliasLive = true;
1785 break;
1786 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001787 }
Dan Gohman2745d192009-11-09 19:38:45 +00001788 if (!HasAliasLive) {
1789 OmittedAnyCallClobbers = true;
1790 continue;
1791 }
1792 }
1793 }
1794 }
1795
1796 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001797 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001798 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001799 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1800 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001801 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001802 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001803 OS << "opt:";
1804 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001805 if (isDebugValue() && MO.isMetadata()) {
1806 // Pretty print DBG_VALUE instructions.
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00001807 auto *DIV = dyn_cast<DILocalVariable>(MO.getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001808 if (DIV && !DIV->getName().empty())
1809 OS << "!\"" << DIV->getName() << '\"';
Evan Chengd4d1a512010-04-28 20:03:13 +00001810 else
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001811 MO.print(OS, MST, TRI);
Eric Christopher1cdefae2015-02-27 00:11:34 +00001812 } else if (TRI && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1813 OS << TRI->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001814 } else if (i == AsmDescOp && MO.isImm()) {
1815 // Pretty print the inline asm operand descriptor.
1816 OS << '$' << AsmOpCount++;
1817 unsigned Flag = MO.getImm();
1818 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001819 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1820 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1821 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1822 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1823 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1824 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1825 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001826 }
1827
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001828 unsigned RCID = 0;
Nick Lewycky84882252011-10-13 00:54:59 +00001829 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001830 if (TRI) {
1831 OS << ':' << TRI->getRegClassName(TRI->getRegClass(RCID));
Craig Toppercf0444b2014-11-17 05:50:14 +00001832 } else
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001833 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001834 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001835
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001836 unsigned TiedTo = 0;
1837 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001838 OS << " tiedto:$" << TiedTo;
1839
1840 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001841
1842 // Compute the index of the next operand descriptor.
1843 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001844 } else
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001845 MO.print(OS, MST, TRI);
Dan Gohman2745d192009-11-09 19:38:45 +00001846 }
1847
1848 // Briefly indicate whether any call clobbers were omitted.
1849 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001850 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001851 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001852 }
Misha Brukman835702a2005-04-21 22:36:52 +00001853
Dan Gohman34341e62009-10-31 20:19:03 +00001854 bool HaveSemi = false;
Michael Kuperstein098cd9f2015-09-16 11:18:25 +00001855 const unsigned PrintableFlags = FrameSetup | FrameDestroy;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001856 if (Flags & PrintableFlags) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001857 if (!HaveSemi) {
1858 OS << ";";
1859 HaveSemi = true;
1860 }
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001861 OS << " flags: ";
1862
1863 if (Flags & FrameSetup)
1864 OS << "FrameSetup";
Michael Kuperstein098cd9f2015-09-16 11:18:25 +00001865
1866 if (Flags & FrameDestroy)
1867 OS << "FrameDestroy";
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001868 }
1869
Dan Gohman3b460302008-07-07 23:14:23 +00001870 if (!memoperands_empty()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001871 if (!HaveSemi) {
1872 OS << ";";
1873 HaveSemi = true;
1874 }
Dan Gohman34341e62009-10-31 20:19:03 +00001875
1876 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001877 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1878 i != e; ++i) {
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001879 (*i)->print(OS, MST);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001880 if (std::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001881 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001882 }
1883 }
1884
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001885 // Print the regclass of any virtual registers encountered.
1886 if (MRI && !VirtRegs.empty()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001887 if (!HaveSemi) {
1888 OS << ";";
1889 HaveSemi = true;
1890 }
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001891 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
Quentin Colombet03c41962016-04-07 23:18:11 +00001892 const RegClassOrRegBank &RC = MRI->getRegClassOrRegBank(VirtRegs[i]);
Quentin Colombete1494c32016-02-11 00:19:17 +00001893 if (!RC)
1894 continue;
Quentin Colombet03c41962016-04-07 23:18:11 +00001895 // Generic virtual registers do not have register classes.
1896 if (RC.is<const RegisterBank *>())
1897 OS << " " << RC.get<const RegisterBank *>()->getName();
1898 else
1899 OS << " "
1900 << TRI->getRegClassName(RC.get<const TargetRegisterClass *>());
1901 OS << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001902 for (unsigned j = i+1; j != VirtRegs.size();) {
Quentin Colombet03c41962016-04-07 23:18:11 +00001903 if (MRI->getRegClassOrRegBank(VirtRegs[j]) != RC) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001904 ++j;
1905 continue;
1906 }
1907 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001908 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001909 VirtRegs.erase(VirtRegs.begin()+j);
1910 }
1911 }
1912 }
1913
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001914 // Print debug location information.
Duncan P. N. Exon Smithc5bd3e02015-04-03 16:23:04 +00001915 if (isDebugValue() && getOperand(e - 2).isMetadata()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001916 if (!HaveSemi)
1917 OS << ";";
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00001918 auto *DV = cast<DILocalVariable>(getOperand(e - 2).getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001919 OS << " line no:" << DV->getLine();
Duncan P. N. Exon Smith62e0f452015-04-15 22:29:27 +00001920 if (auto *InlinedAt = debugLoc->getInlinedAt()) {
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00001921 DebugLoc InlinedAtDL(InlinedAt);
1922 if (InlinedAtDL && MF) {
Devang Pateld61b1d52011-08-04 20:44:26 +00001923 OS << " inlined @[ ";
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001924 InlinedAtDL.print(OS);
Devang Pateld61b1d52011-08-04 20:44:26 +00001925 OS << " ]";
1926 }
1927 }
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001928 if (isIndirectDebugValue())
1929 OS << " indirect";
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00001930 } else if (debugLoc && MF) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001931 if (!HaveSemi)
1932 OS << ";";
Dan Gohman2e3f1872009-11-23 21:29:08 +00001933 OS << " dbg:";
Eric Christopherb9f00092015-02-26 23:32:17 +00001934 debugLoc.print(OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001935 }
1936
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001937 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001938}
1939
Owen Anderson2a8a4852008-01-24 01:10:07 +00001940bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001941 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001942 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001943 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001944 bool hasAliases = isPhysReg &&
1945 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001946 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001947 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001948 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1949 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001950 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001951 continue;
Mandeep Singh Grange5a2f112016-05-10 17:57:27 +00001952
1953 // DEBUG_VALUE nodes do not contribute to code generation and should
1954 // always be ignored. Failure to do so may result in trying to modify
1955 // KILL flags on DEBUG_VALUE nodes.
1956 if (MO.isDebug())
1957 continue;
1958
Evan Cheng6c177732008-04-16 09:41:59 +00001959 unsigned Reg = MO.getReg();
1960 if (!Reg)
1961 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001962
Evan Cheng6c177732008-04-16 09:41:59 +00001963 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001964 if (!Found) {
1965 if (MO.isKill())
1966 // The register is already marked kill.
1967 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001968 if (isPhysReg && isRegTiedToDefOperand(i))
1969 // Two-address uses of physregs must not be marked kill.
1970 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001971 MO.setIsKill();
1972 Found = true;
1973 }
1974 } else if (hasAliases && MO.isKill() &&
1975 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001976 // A super-register kill already exists.
1977 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001978 return true;
1979 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001980 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001981 }
1982 }
1983
Evan Cheng6c177732008-04-16 09:41:59 +00001984 // Trim unneeded kill operands.
1985 while (!DeadOps.empty()) {
1986 unsigned OpIdx = DeadOps.back();
1987 if (getOperand(OpIdx).isImplicit())
1988 RemoveOperand(OpIdx);
1989 else
1990 getOperand(OpIdx).setIsKill(false);
1991 DeadOps.pop_back();
1992 }
1993
Bill Wendling7921ad02008-03-03 22:14:33 +00001994 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001995 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001996 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001997 addOperand(MachineOperand::CreateReg(IncomingReg,
1998 false /*IsDef*/,
1999 true /*IsImp*/,
2000 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00002001 return true;
2002 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00002003 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002004}
2005
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002006void MachineInstr::clearRegisterKills(unsigned Reg,
2007 const TargetRegisterInfo *RegInfo) {
2008 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +00002009 RegInfo = nullptr;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002010 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002011 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
2012 continue;
2013 unsigned OpReg = MO.getReg();
Matthias Braunaca625a2016-02-24 19:21:48 +00002014 if ((RegInfo && RegInfo->regsOverlap(Reg, OpReg)) || Reg == OpReg)
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002015 MO.setIsKill(false);
2016 }
2017}
2018
Matthias Braun1965bfa2013-10-10 21:28:38 +00002019bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002020 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00002021 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002022 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00002023 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00002024 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00002025 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00002026 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002027 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
2028 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002029 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00002030 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00002031 unsigned MOReg = MO.getReg();
2032 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00002033 continue;
2034
Matthias Braun1965bfa2013-10-10 21:28:38 +00002035 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00002036 MO.setIsDead();
2037 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00002038 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00002039 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00002040 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00002041 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00002042 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00002043 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00002044 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00002045 }
2046 }
2047
Evan Cheng6c177732008-04-16 09:41:59 +00002048 // Trim unneeded dead operands.
2049 while (!DeadOps.empty()) {
2050 unsigned OpIdx = DeadOps.back();
2051 if (getOperand(OpIdx).isImplicit())
2052 RemoveOperand(OpIdx);
2053 else
2054 getOperand(OpIdx).setIsDead(false);
2055 DeadOps.pop_back();
2056 }
2057
Dan Gohmanc7367b42008-09-03 15:56:16 +00002058 // If not found, this means an alias of one of the operands is dead. Add a
2059 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00002060 if (Found || !AddIfNotFound)
2061 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00002062
Matthias Braun1965bfa2013-10-10 21:28:38 +00002063 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00002064 true /*IsDef*/,
2065 true /*IsImp*/,
2066 false /*IsKill*/,
2067 true /*IsDead*/));
2068 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002069}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002070
Matthias Braun26e7ea62015-02-04 19:35:16 +00002071void MachineInstr::clearRegisterDeads(unsigned Reg) {
2072 for (MachineOperand &MO : operands()) {
2073 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg)
2074 continue;
2075 MO.setIsDead(false);
2076 }
2077}
2078
Matthias Braun2c98d0f2015-11-11 00:41:58 +00002079void MachineInstr::setRegisterDefReadUndef(unsigned Reg, bool IsUndef) {
Matthias Braunc1988f32015-01-21 22:55:13 +00002080 for (MachineOperand &MO : operands()) {
2081 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg || MO.getSubReg() == 0)
2082 continue;
Matthias Braun2c98d0f2015-11-11 00:41:58 +00002083 MO.setIsUndef(IsUndef);
Matthias Braunc1988f32015-01-21 22:55:13 +00002084 }
2085}
2086
Matthias Braun1965bfa2013-10-10 21:28:38 +00002087void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002088 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002089 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
2090 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002091 if (MO)
2092 return;
2093 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002094 for (const MachineOperand &MO : operands()) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002095 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002096 MO.getSubReg() == 0)
2097 return;
2098 }
2099 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00002100 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002101 true /*IsDef*/,
2102 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002103}
Evan Cheng59d27fe2010-03-03 23:37:30 +00002104
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00002105void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00002106 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002107 bool HasRegMask = false;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002108 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002109 if (MO.isRegMask()) {
2110 HasRegMask = true;
2111 continue;
2112 }
Dan Gohman86936502010-06-18 23:28:01 +00002113 if (!MO.isReg() || !MO.isDef()) continue;
2114 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00002115 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00002116 // If there are no uses, including partial uses, the def is dead.
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002117 if (std::none_of(UsedRegs.begin(), UsedRegs.end(),
2118 [&](unsigned Use) { return TRI.regsOverlap(Use, Reg); }))
2119 MO.setIsDead();
Dan Gohman86936502010-06-18 23:28:01 +00002120 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002121
2122 // This is a call with a register mask operand.
2123 // Mask clobbers are always dead, so add defs for the non-dead defines.
2124 if (HasRegMask)
2125 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
2126 I != E; ++I)
2127 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00002128}
2129
Evan Cheng59d27fe2010-03-03 23:37:30 +00002130unsigned
2131MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00002132 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00002133 SmallVector<size_t, 8> HashComponents;
2134 HashComponents.reserve(MI->getNumOperands() + 1);
2135 HashComponents.push_back(MI->getOpcode());
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002136 for (const MachineOperand &MO : MI->operands()) {
Chandler Carruth264854f2012-07-05 11:06:22 +00002137 if (MO.isReg() && MO.isDef() &&
2138 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
2139 continue; // Skip virtual register defs.
2140
2141 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00002142 }
Chandler Carruth962152c2012-03-07 09:39:46 +00002143 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00002144}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002145
2146void MachineInstr::emitError(StringRef Msg) const {
2147 // Find the source location cookie.
2148 unsigned LocCookie = 0;
Craig Topperc0196b12014-04-14 00:51:57 +00002149 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002150 for (unsigned i = getNumOperands(); i != 0; --i) {
2151 if (getOperand(i-1).isMetadata() &&
2152 (LocMD = getOperand(i-1).getMetadata()) &&
2153 LocMD->getNumOperands() != 0) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00002154 if (const ConstantInt *CI =
2155 mdconst::dyn_extract<ConstantInt>(LocMD->getOperand(0))) {
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002156 LocCookie = CI->getZExtValue();
2157 break;
2158 }
2159 }
2160 }
2161
2162 if (const MachineBasicBlock *MBB = getParent())
2163 if (const MachineFunction *MF = MBB->getParent())
2164 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
2165 report_fatal_error(Msg);
2166}
Reid Kleckner28865802016-04-14 18:29:59 +00002167
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002168MachineInstrBuilder llvm::BuildMI(MachineFunction &MF, const DebugLoc &DL,
Reid Kleckner28865802016-04-14 18:29:59 +00002169 const MCInstrDesc &MCID, bool IsIndirect,
2170 unsigned Reg, unsigned Offset,
2171 const MDNode *Variable, const MDNode *Expr) {
2172 assert(isa<DILocalVariable>(Variable) && "not a variable");
2173 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
2174 assert(cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(DL) &&
2175 "Expected inlined-at fields to agree");
2176 if (IsIndirect)
2177 return BuildMI(MF, DL, MCID)
2178 .addReg(Reg, RegState::Debug)
2179 .addImm(Offset)
2180 .addMetadata(Variable)
2181 .addMetadata(Expr);
2182 else {
2183 assert(Offset == 0 && "A direct address cannot have an offset.");
2184 return BuildMI(MF, DL, MCID)
2185 .addReg(Reg, RegState::Debug)
2186 .addReg(0U, RegState::Debug)
2187 .addMetadata(Variable)
2188 .addMetadata(Expr);
2189 }
2190}
2191
2192MachineInstrBuilder llvm::BuildMI(MachineBasicBlock &BB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002193 MachineBasicBlock::iterator I,
2194 const DebugLoc &DL, const MCInstrDesc &MCID,
2195 bool IsIndirect, unsigned Reg,
2196 unsigned Offset, const MDNode *Variable,
2197 const MDNode *Expr) {
Reid Kleckner28865802016-04-14 18:29:59 +00002198 assert(isa<DILocalVariable>(Variable) && "not a variable");
2199 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
2200 MachineFunction &MF = *BB.getParent();
2201 MachineInstr *MI =
2202 BuildMI(MF, DL, MCID, IsIndirect, Reg, Offset, Variable, Expr);
2203 BB.insert(I, MI);
2204 return MachineInstrBuilder(MF, MI);
2205}