blob: c64c190ed158a922ffc596864be72e5ff15e5da2 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Matthias Braunec50fa62015-06-01 21:26:23 +000010/// \file This file contains a pass that performs load / store related peephole
11/// optimizations. This pass should be run after register allocation.
Evan Cheng10043e22007-01-19 07:51:42 +000012//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000016#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000017#include "ARMBaseRegisterInfo.h"
James Molloy556763d2014-05-16 14:14:30 +000018#include "ARMISelLowering.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherae326492015-03-12 22:48:50 +000022#include "ThumbRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/STLExtras.h"
25#include "llvm/ADT/SmallPtrSet.h"
26#include "llvm/ADT/SmallSet.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFunctionPass.h"
31#include "llvm/CodeGen/MachineInstr.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000034#include "llvm/CodeGen/RegisterClassInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000035#include "llvm/CodeGen/SelectionDAGNodes.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000036#include "llvm/CodeGen/LivePhysRegs.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/DataLayout.h"
38#include "llvm/IR/DerivedTypes.h"
39#include "llvm/IR/Function.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000040#include "llvm/Support/Allocator.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000041#include "llvm/Support/Debug.h"
42#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000043#include "llvm/Support/raw_ostream.h"
Evan Cheng10043e22007-01-19 07:51:42 +000044#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000046#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000047using namespace llvm;
48
Chandler Carruth84e68b22014-04-22 02:41:26 +000049#define DEBUG_TYPE "arm-ldst-opt"
50
Evan Cheng10043e22007-01-19 07:51:42 +000051STATISTIC(NumLDMGened , "Number of ldm instructions generated");
52STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000053STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
54STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000055STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000056STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
57STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
58STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
59STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
60STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
61STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000062
Evan Cheng10043e22007-01-19 07:51:42 +000063namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +000064 /// Post- register allocation pass the combine load / store instructions to
65 /// form ldm / stm instructions.
Nick Lewycky02d5f772009-10-25 06:33:48 +000066 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000067 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000068 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000069
Matthias Brauna4a3182d2015-07-10 18:08:49 +000070 const MachineFunction *MF;
Evan Cheng10043e22007-01-19 07:51:42 +000071 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000072 const TargetRegisterInfo *TRI;
Matthias Brauna4a3182d2015-07-10 18:08:49 +000073 const MachineRegisterInfo *MRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000074 const ARMSubtarget *STI;
James Molloy556763d2014-05-16 14:14:30 +000075 const TargetLowering *TL;
Evan Chengf030f2d2007-03-07 20:30:36 +000076 ARMFunctionInfo *AFI;
Matthias Brauna4a3182d2015-07-10 18:08:49 +000077 LivePhysRegs LiveRegs;
78 RegisterClassInfo RegClassInfo;
79 MachineBasicBlock::const_iterator LiveRegPos;
80 bool LiveRegsValid;
81 bool RegClassInfoValid;
James Molloy92a15072014-05-16 14:11:38 +000082 bool isThumb1, isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000083
Craig Topper6bc27bf2014-03-10 02:09:33 +000084 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +000085
Craig Topper6bc27bf2014-03-10 02:09:33 +000086 const char *getPassName() const override {
Evan Cheng10043e22007-01-19 07:51:42 +000087 return "ARM load / store optimization pass";
88 }
89
90 private:
Matthias Brauna4a3182d2015-07-10 18:08:49 +000091 /// A set of load/store MachineInstrs with same base register sorted by
92 /// offset.
Evan Cheng10043e22007-01-19 07:51:42 +000093 struct MemOpQueueEntry {
Matthias Brauna4a3182d2015-07-10 18:08:49 +000094 MachineInstr *MI;
95 int Offset; ///< Load/Store offset.
96 unsigned Position; ///< Position as counted from end of basic block.
97 MemOpQueueEntry(MachineInstr *MI, int Offset, unsigned Position)
98 : MI(MI), Offset(Offset), Position(Position) {}
Evan Cheng10043e22007-01-19 07:51:42 +000099 };
100 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
Evan Cheng10043e22007-01-19 07:51:42 +0000101
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000102 /// A set of MachineInstrs that fulfill (nearly all) conditions to get
103 /// merged into a LDM/STM.
104 struct MergeCandidate {
105 /// List of instructions ordered by load/store offset.
106 SmallVector<MachineInstr*, 4> Instrs;
107 /// Index in Instrs of the instruction being latest in the schedule.
108 unsigned LatestMIIdx;
109 /// Index in Instrs of the instruction being earliest in the schedule.
110 unsigned EarliestMIIdx;
111 /// Index into the basic block where the merged instruction will be
112 /// inserted. (See MemOpQueueEntry.Position)
113 unsigned InsertPos;
Matthias Braune4ba6b82015-07-10 18:28:49 +0000114 /// Whether the instructions can be merged into a ldm/stm instruction.
115 bool CanMergeToLSMulti;
116 /// Whether the instructions can be merged into a ldrd/strd instruction.
117 bool CanMergeToLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000118 };
119 BumpPtrAllocator Allocator;
120 SmallVector<const MergeCandidate*,4> Candidates;
Matthias Braund9bd22b2015-07-10 18:37:33 +0000121 SmallVector<MachineInstr*,4> MergeBaseCandidates;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000122
123 void moveLiveRegsBefore(const MachineBasicBlock &MBB,
124 MachineBasicBlock::const_iterator Before);
125 unsigned findFreeReg(const TargetRegisterClass &RegClass);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000126 void UpdateBaseRegUses(MachineBasicBlock &MBB,
127 MachineBasicBlock::iterator MBBI,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000128 DebugLoc DL, unsigned Base, unsigned WordOffset,
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000129 ARMCC::CondCodes Pred, unsigned PredReg);
Matthias Braune4ba6b82015-07-10 18:28:49 +0000130 MachineInstr *CreateLoadStoreMulti(MachineBasicBlock &MBB,
131 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
132 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
133 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs);
134 MachineInstr *CreateLoadStoreDouble(MachineBasicBlock &MBB,
135 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
136 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
137 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) const;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000138 void FormCandidates(const MemOpQueue &MemOps);
139 MachineInstr *MergeOpsUpdate(const MergeCandidate &Cand);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000140 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
141 MachineBasicBlock::iterator &MBBI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000142 bool MergeBaseUpdateLoadStore(MachineInstr *MI);
143 bool MergeBaseUpdateLSMultiple(MachineInstr *MI);
Matthias Braund9bd22b2015-07-10 18:37:33 +0000144 bool MergeBaseUpdateLSDouble(MachineInstr &MI) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000145 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
146 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
147 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000148 char ARMLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000149}
Evan Cheng10043e22007-01-19 07:51:42 +0000150
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000151static bool definesCPSR(const MachineInstr *MI) {
152 for (const auto &MO : MI->operands()) {
153 if (!MO.isReg())
154 continue;
155 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
156 // If the instruction has live CPSR def, then it's not safe to fold it
157 // into load / store.
158 return true;
159 }
160
161 return false;
162}
163
164static int getMemoryOpOffset(const MachineInstr *MI) {
Matthias Braunfa3872e2015-05-18 20:27:55 +0000165 unsigned Opcode = MI->getOpcode();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000166 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
167 unsigned NumOperands = MI->getDesc().getNumOperands();
168 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
169
170 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
171 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
172 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
173 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
174 return OffField;
175
176 // Thumb1 immediate offsets are scaled by 4
Renato Golinb9887ef2015-02-25 14:41:06 +0000177 if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi ||
178 Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi)
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000179 return OffField * 4;
180
181 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
182 : ARM_AM::getAM5Offset(OffField) * 4;
183 ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField)
184 : ARM_AM::getAM5Op(OffField);
185
186 if (Op == ARM_AM::sub)
187 return -Offset;
188
189 return Offset;
190}
191
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000192static const MachineOperand &getLoadStoreBaseOp(const MachineInstr &MI) {
193 return MI.getOperand(1);
194}
195
196static const MachineOperand &getLoadStoreRegOp(const MachineInstr &MI) {
197 return MI.getOperand(0);
198}
199
Matthias Braunfa3872e2015-05-18 20:27:55 +0000200static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000201 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000202 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000203 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000204 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000205 switch (Mode) {
206 default: llvm_unreachable("Unhandled submode!");
207 case ARM_AM::ia: return ARM::LDMIA;
208 case ARM_AM::da: return ARM::LDMDA;
209 case ARM_AM::db: return ARM::LDMDB;
210 case ARM_AM::ib: return ARM::LDMIB;
211 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000212 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000213 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000214 switch (Mode) {
215 default: llvm_unreachable("Unhandled submode!");
216 case ARM_AM::ia: return ARM::STMIA;
217 case ARM_AM::da: return ARM::STMDA;
218 case ARM_AM::db: return ARM::STMDB;
219 case ARM_AM::ib: return ARM::STMIB;
220 }
James Molloy556763d2014-05-16 14:14:30 +0000221 case ARM::tLDRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000222 case ARM::tLDRspi:
James Molloy556763d2014-05-16 14:14:30 +0000223 // tLDMIA is writeback-only - unless the base register is in the input
224 // reglist.
225 ++NumLDMGened;
226 switch (Mode) {
227 default: llvm_unreachable("Unhandled submode!");
228 case ARM_AM::ia: return ARM::tLDMIA;
229 }
230 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000231 case ARM::tSTRspi:
James Molloy556763d2014-05-16 14:14:30 +0000232 // There is no non-writeback tSTMIA either.
233 ++NumSTMGened;
234 switch (Mode) {
235 default: llvm_unreachable("Unhandled submode!");
236 case ARM_AM::ia: return ARM::tSTMIA_UPD;
237 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000238 case ARM::t2LDRi8:
239 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000240 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000241 switch (Mode) {
242 default: llvm_unreachable("Unhandled submode!");
243 case ARM_AM::ia: return ARM::t2LDMIA;
244 case ARM_AM::db: return ARM::t2LDMDB;
245 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000246 case ARM::t2STRi8:
247 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000248 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000249 switch (Mode) {
250 default: llvm_unreachable("Unhandled submode!");
251 case ARM_AM::ia: return ARM::t2STMIA;
252 case ARM_AM::db: return ARM::t2STMDB;
253 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000254 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000255 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000256 switch (Mode) {
257 default: llvm_unreachable("Unhandled submode!");
258 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000259 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000260 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000261 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000262 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000263 switch (Mode) {
264 default: llvm_unreachable("Unhandled submode!");
265 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000266 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000267 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000268 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000269 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000270 switch (Mode) {
271 default: llvm_unreachable("Unhandled submode!");
272 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000273 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000274 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000275 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000276 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000277 switch (Mode) {
278 default: llvm_unreachable("Unhandled submode!");
279 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000280 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000281 }
Evan Cheng10043e22007-01-19 07:51:42 +0000282 }
Evan Cheng10043e22007-01-19 07:51:42 +0000283}
284
Benjamin Kramer113b2a92015-06-05 14:32:54 +0000285static ARM_AM::AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000286 switch (Opcode) {
287 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000288 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000289 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000290 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000291 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000292 case ARM::STMIA_UPD:
James Molloy556763d2014-05-16 14:14:30 +0000293 case ARM::tLDMIA:
294 case ARM::tLDMIA_UPD:
295 case ARM::tSTMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000296 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000297 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000298 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000299 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000300 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000301 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000302 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000303 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000304 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000305 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000306 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000307 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000308 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000309 return ARM_AM::ia;
310
311 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000312 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000313 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000314 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000315 return ARM_AM::da;
316
317 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000318 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000319 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000320 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000321 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000322 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000323 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000324 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000325 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000326 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000327 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000328 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000329 return ARM_AM::db;
330
331 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000332 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000333 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000334 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000335 return ARM_AM::ib;
336 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000337}
338
James Molloy556763d2014-05-16 14:14:30 +0000339static bool isT1i32Load(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000340 return Opc == ARM::tLDRi || Opc == ARM::tLDRspi;
James Molloy556763d2014-05-16 14:14:30 +0000341}
342
Evan Cheng71756e72009-08-04 01:43:45 +0000343static bool isT2i32Load(unsigned Opc) {
344 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
345}
346
Evan Cheng4605e8a2009-07-09 23:11:34 +0000347static bool isi32Load(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000348 return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
349}
350
351static bool isT1i32Store(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000352 return Opc == ARM::tSTRi || Opc == ARM::tSTRspi;
Evan Cheng71756e72009-08-04 01:43:45 +0000353}
354
355static bool isT2i32Store(unsigned Opc) {
356 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000357}
358
359static bool isi32Store(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000360 return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
361}
362
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000363static bool isLoadSingle(unsigned Opc) {
364 return isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
365}
366
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000367static unsigned getImmScale(unsigned Opc) {
368 switch (Opc) {
369 default: llvm_unreachable("Unhandled opcode!");
370 case ARM::tLDRi:
371 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000372 case ARM::tLDRspi:
373 case ARM::tSTRspi:
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000374 return 1;
375 case ARM::tLDRHi:
376 case ARM::tSTRHi:
377 return 2;
378 case ARM::tLDRBi:
379 case ARM::tSTRBi:
380 return 4;
381 }
382}
383
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000384static unsigned getLSMultipleTransferSize(const MachineInstr *MI) {
385 switch (MI->getOpcode()) {
386 default: return 0;
387 case ARM::LDRi12:
388 case ARM::STRi12:
389 case ARM::tLDRi:
390 case ARM::tSTRi:
391 case ARM::tLDRspi:
392 case ARM::tSTRspi:
393 case ARM::t2LDRi8:
394 case ARM::t2LDRi12:
395 case ARM::t2STRi8:
396 case ARM::t2STRi12:
397 case ARM::VLDRS:
398 case ARM::VSTRS:
399 return 4;
400 case ARM::VLDRD:
401 case ARM::VSTRD:
402 return 8;
403 case ARM::LDMIA:
404 case ARM::LDMDA:
405 case ARM::LDMDB:
406 case ARM::LDMIB:
407 case ARM::STMIA:
408 case ARM::STMDA:
409 case ARM::STMDB:
410 case ARM::STMIB:
411 case ARM::tLDMIA:
412 case ARM::tLDMIA_UPD:
413 case ARM::tSTMIA_UPD:
414 case ARM::t2LDMIA:
415 case ARM::t2LDMDB:
416 case ARM::t2STMIA:
417 case ARM::t2STMDB:
418 case ARM::VLDMSIA:
419 case ARM::VSTMSIA:
420 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
421 case ARM::VLDMDIA:
422 case ARM::VSTMDIA:
423 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
424 }
425}
426
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000427/// Update future uses of the base register with the offset introduced
428/// due to writeback. This function only works on Thumb1.
429void
430ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
431 MachineBasicBlock::iterator MBBI,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000432 DebugLoc DL, unsigned Base,
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000433 unsigned WordOffset,
434 ARMCC::CondCodes Pred, unsigned PredReg) {
435 assert(isThumb1 && "Can only update base register uses for Thumb1!");
436 // Start updating any instructions with immediate offsets. Insert a SUB before
437 // the first non-updateable instruction (if any).
438 for (; MBBI != MBB.end(); ++MBBI) {
439 bool InsertSub = false;
440 unsigned Opc = MBBI->getOpcode();
441
442 if (MBBI->readsRegister(Base)) {
443 int Offset;
444 bool IsLoad =
445 Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi;
446 bool IsStore =
447 Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi;
448
449 if (IsLoad || IsStore) {
450 // Loads and stores with immediate offsets can be updated, but only if
451 // the new offset isn't negative.
452 // The MachineOperand containing the offset immediate is the last one
453 // before predicates.
454 MachineOperand &MO =
455 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
456 // The offsets are scaled by 1, 2 or 4 depending on the Opcode.
457 Offset = MO.getImm() - WordOffset * getImmScale(Opc);
458
459 // If storing the base register, it needs to be reset first.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000460 unsigned InstrSrcReg = getLoadStoreRegOp(*MBBI).getReg();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000461
462 if (Offset >= 0 && !(IsStore && InstrSrcReg == Base))
463 MO.setImm(Offset);
464 else
465 InsertSub = true;
466
467 } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) &&
468 !definesCPSR(MBBI)) {
469 // SUBS/ADDS using this register, with a dead def of the CPSR.
470 // Merge it with the update; if the merged offset is too large,
471 // insert a new sub instead.
472 MachineOperand &MO =
473 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
474 Offset = (Opc == ARM::tSUBi8) ?
475 MO.getImm() + WordOffset * 4 :
476 MO.getImm() - WordOffset * 4 ;
477 if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) {
478 // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if
479 // Offset == 0.
480 MO.setImm(Offset);
481 // The base register has now been reset, so exit early.
482 return;
483 } else {
484 InsertSub = true;
485 }
486
487 } else {
488 // Can't update the instruction.
489 InsertSub = true;
490 }
491
492 } else if (definesCPSR(MBBI) || MBBI->isCall() || MBBI->isBranch()) {
493 // Since SUBS sets the condition flags, we can't place the base reset
494 // after an instruction that has a live CPSR def.
495 // The base register might also contain an argument for a function call.
496 InsertSub = true;
497 }
498
499 if (InsertSub) {
500 // An instruction above couldn't be updated, so insert a sub.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000501 AddDefaultT1CC(BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000502 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000503 return;
504 }
505
John Brawnd86e0042015-06-23 16:02:11 +0000506 if (MBBI->killsRegister(Base) || MBBI->definesRegister(Base))
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000507 // Register got killed. Stop updating.
508 return;
509 }
510
511 // End of block was reached.
512 if (MBB.succ_size() > 0) {
513 // FIXME: Because of a bug, live registers are sometimes missing from
514 // the successor blocks' live-in sets. This means we can't trust that
515 // information and *always* have to reset at the end of a block.
516 // See PR21029.
517 if (MBBI != MBB.end()) --MBBI;
518 AddDefaultT1CC(
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000519 BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000520 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000521 }
522}
523
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000524/// Return the first register of class \p RegClass that is not in \p Regs.
525unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) {
526 if (!RegClassInfoValid) {
527 RegClassInfo.runOnMachineFunction(*MF);
528 RegClassInfoValid = true;
529 }
530
531 for (unsigned Reg : RegClassInfo.getOrder(&RegClass))
532 if (!LiveRegs.contains(Reg))
533 return Reg;
534 return 0;
535}
536
537/// Compute live registers just before instruction \p Before (in normal schedule
538/// direction). Computes backwards so multiple queries in the same block must
539/// come in reverse order.
540void ARMLoadStoreOpt::moveLiveRegsBefore(const MachineBasicBlock &MBB,
541 MachineBasicBlock::const_iterator Before) {
542 // Initialize if we never queried in this block.
543 if (!LiveRegsValid) {
544 LiveRegs.init(TRI);
545 LiveRegs.addLiveOuts(&MBB, true);
546 LiveRegPos = MBB.end();
547 LiveRegsValid = true;
548 }
549 // Move backward just before the "Before" position.
550 while (LiveRegPos != Before) {
551 --LiveRegPos;
552 LiveRegs.stepBackward(*LiveRegPos);
553 }
554}
555
556static bool ContainsReg(const ArrayRef<std::pair<unsigned, bool>> &Regs,
557 unsigned Reg) {
558 for (const std::pair<unsigned, bool> &R : Regs)
559 if (R.first == Reg)
560 return true;
561 return false;
562}
563
Matthias Braunec50fa62015-06-01 21:26:23 +0000564/// Create and insert a LDM or STM with Base as base register and registers in
565/// Regs as the register operands that would be loaded / stored. It returns
566/// true if the transformation is done.
Matthias Braune4ba6b82015-07-10 18:28:49 +0000567MachineInstr *ARMLoadStoreOpt::CreateLoadStoreMulti(MachineBasicBlock &MBB,
568 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
569 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
570 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000571 unsigned NumRegs = Regs.size();
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000572 assert(NumRegs > 1);
Evan Cheng10043e22007-01-19 07:51:42 +0000573
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000574 // For Thumb1 targets, it might be necessary to clobber the CPSR to merge.
575 // Compute liveness information for that register to make the decision.
576 bool SafeToClobberCPSR = !isThumb1 ||
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000577 (MBB.computeRegisterLiveness(TRI, ARM::CPSR, InsertBefore, 20) ==
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000578 MachineBasicBlock::LQR_Dead);
579
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000580 bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
581
582 // Exception: If the base register is in the input reglist, Thumb1 LDM is
583 // non-writeback.
584 // It's also not possible to merge an STR of the base register in Thumb1.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000585 if (isThumb1 && isi32Load(Opcode) && ContainsReg(Regs, Base)) {
586 assert(Base != ARM::SP && "Thumb1 does not allow SP in register list");
587 if (Opcode == ARM::tLDRi) {
588 Writeback = false;
589 } else if (Opcode == ARM::tSTRi) {
590 return nullptr;
591 }
592 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000593
Evan Cheng10043e22007-01-19 07:51:42 +0000594 ARM_AM::AMSubMode Mode = ARM_AM::ia;
James Molloy556763d2014-05-16 14:14:30 +0000595 // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000596 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000597 bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
598
James Molloybb73c232014-05-16 14:08:46 +0000599 if (Offset == 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000600 Mode = ARM_AM::ib;
James Molloybb73c232014-05-16 14:08:46 +0000601 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000602 Mode = ARM_AM::da;
James Molloy556763d2014-05-16 14:14:30 +0000603 } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
Bob Wilsonca5af122010-08-27 23:57:52 +0000604 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000605 Mode = ARM_AM::db;
Renato Golinb9887ef2015-02-25 14:41:06 +0000606 } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) {
James Molloybb73c232014-05-16 14:08:46 +0000607 // Check if this is a supported opcode before inserting instructions to
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000608 // calculate a new base register.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000609 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return nullptr;
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000610
Evan Cheng10043e22007-01-19 07:51:42 +0000611 // If starting offset isn't zero, insert a MI to materialize a new base.
612 // But only do so if it is cost effective, i.e. merging more than two
613 // loads / stores.
614 if (NumRegs <= 2)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000615 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000616
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000617 // On Thumb1, it's not worth materializing a new base register without
618 // clobbering the CPSR (i.e. not using ADDS/SUBS).
619 if (!SafeToClobberCPSR)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000620 return nullptr;
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000621
Evan Cheng10043e22007-01-19 07:51:42 +0000622 unsigned NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000623 if (isi32Load(Opcode)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000624 // If it is a load, then just use one of the destination register to
625 // use as the new base.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000626 NewBase = Regs[NumRegs-1].first;
James Molloybb73c232014-05-16 14:08:46 +0000627 } else {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000628 // Find a free register that we can use as scratch register.
629 moveLiveRegsBefore(MBB, InsertBefore);
630 // The merged instruction does not exist yet but will use several Regs if
631 // it is a Store.
632 if (!isLoadSingle(Opcode))
633 for (const std::pair<unsigned, bool> &R : Regs)
634 LiveRegs.addReg(R.first);
635
636 NewBase = findFreeReg(isThumb1 ? ARM::tGPRRegClass : ARM::GPRRegClass);
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000637 if (NewBase == 0)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000638 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000639 }
James Molloy556763d2014-05-16 14:14:30 +0000640
641 int BaseOpc =
642 isThumb2 ? ARM::t2ADDri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000643 (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi :
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000644 (isThumb1 && Offset < 8) ? ARM::tADDi3 :
James Molloy556763d2014-05-16 14:14:30 +0000645 isThumb1 ? ARM::tADDi8 : ARM::ADDri;
646
Evan Cheng10043e22007-01-19 07:51:42 +0000647 if (Offset < 0) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000648 Offset = - Offset;
James Molloy556763d2014-05-16 14:14:30 +0000649 BaseOpc =
650 isThumb2 ? ARM::t2SUBri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000651 (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 :
James Molloy556763d2014-05-16 14:14:30 +0000652 isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000653 }
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000654
James Molloy556763d2014-05-16 14:14:30 +0000655 if (!TL->isLegalAddImmediate(Offset))
656 // FIXME: Try add with register operand?
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000657 return nullptr; // Probably not worth it then.
658
659 // We can only append a kill flag to the add/sub input if the value is not
660 // used in the register list of the stm as well.
661 bool KillOldBase = BaseKill &&
662 (!isi32Store(Opcode) || !ContainsReg(Regs, Base));
James Molloy556763d2014-05-16 14:14:30 +0000663
664 if (isThumb1) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000665 // Thumb1: depending on immediate size, use either
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000666 // ADDS NewBase, Base, #imm3
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000667 // or
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000668 // MOV NewBase, Base
669 // ADDS NewBase, #imm8.
Renato Golinb9887ef2015-02-25 14:41:06 +0000670 if (Base != NewBase &&
671 (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) {
James Molloy556763d2014-05-16 14:14:30 +0000672 // Need to insert a MOV to the new base first.
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000673 if (isARMLowRegister(NewBase) && isARMLowRegister(Base) &&
Eric Christopher1b21f002015-01-29 00:19:33 +0000674 !STI->hasV6Ops()) {
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000675 // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr
676 if (Pred != ARMCC::AL)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000677 return nullptr;
678 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVSr), NewBase)
679 .addReg(Base, getKillRegState(KillOldBase));
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000680 } else
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000681 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVr), NewBase)
682 .addReg(Base, getKillRegState(KillOldBase))
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000683 .addImm(Pred).addReg(PredReg);
684
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000685 // The following ADDS/SUBS becomes an update.
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000686 Base = NewBase;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000687 KillOldBase = true;
James Molloy556763d2014-05-16 14:14:30 +0000688 }
Renato Golinb9887ef2015-02-25 14:41:06 +0000689 if (BaseOpc == ARM::tADDrSPi) {
690 assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4");
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000691 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
692 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset/4)
Renato Golinb9887ef2015-02-25 14:41:06 +0000693 .addImm(Pred).addReg(PredReg);
694 } else
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000695 AddDefaultT1CC(
696 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase), true)
697 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
Renato Golinb9887ef2015-02-25 14:41:06 +0000698 .addImm(Pred).addReg(PredReg);
James Molloy556763d2014-05-16 14:14:30 +0000699 } else {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000700 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
701 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
James Molloy556763d2014-05-16 14:14:30 +0000702 .addImm(Pred).addReg(PredReg).addReg(0);
703 }
Evan Cheng10043e22007-01-19 07:51:42 +0000704 Base = NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000705 BaseKill = true; // New base is always killed straight away.
Evan Cheng10043e22007-01-19 07:51:42 +0000706 }
707
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000708 bool isDef = isLoadSingle(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000709
710 // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
711 // base register writeback.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000712 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000713 if (!Opcode)
714 return nullptr;
James Molloy556763d2014-05-16 14:14:30 +0000715
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000716 // Check if a Thumb1 LDM/STM merge is safe. This is the case if:
717 // - There is no writeback (LDM of base register),
718 // - the base register is killed by the merged instruction,
719 // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS
720 // to reset the base register.
721 // Otherwise, don't merge.
722 // It's safe to return here since the code to materialize a new base register
723 // above is also conditional on SafeToClobberCPSR.
724 if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000725 return nullptr;
Moritz Roth8f376562014-08-15 17:00:30 +0000726
James Molloy556763d2014-05-16 14:14:30 +0000727 MachineInstrBuilder MIB;
728
729 if (Writeback) {
730 if (Opcode == ARM::tLDMIA)
731 // Update tLDMIA with writeback if necessary.
732 Opcode = ARM::tLDMIA_UPD;
733
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000734 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
James Molloy556763d2014-05-16 14:14:30 +0000735
736 // Thumb1: we might need to set base writeback when building the MI.
737 MIB.addReg(Base, getDefRegState(true))
738 .addReg(Base, getKillRegState(BaseKill));
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000739
740 // The base isn't dead after a merged instruction with writeback.
741 // Insert a sub instruction after the newly formed instruction to reset.
742 if (!BaseKill)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000743 UpdateBaseRegUses(MBB, InsertBefore, DL, Base, NumRegs, Pred, PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000744
James Molloy556763d2014-05-16 14:14:30 +0000745 } else {
746 // No writeback, simply build the MachineInstr.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000747 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
James Molloy556763d2014-05-16 14:14:30 +0000748 MIB.addReg(Base, getKillRegState(BaseKill));
749 }
750
751 MIB.addImm(Pred).addReg(PredReg);
752
Matthias Braunaa9fa352015-05-27 05:12:40 +0000753 for (const std::pair<unsigned, bool> &R : Regs)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000754 MIB.addReg(R.first, getDefRegState(isDef) | getKillRegState(R.second));
Evan Cheng10043e22007-01-19 07:51:42 +0000755
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000756 return MIB.getInstr();
Tim Northover569f69d2013-10-10 09:28:20 +0000757}
758
Matthias Braune4ba6b82015-07-10 18:28:49 +0000759MachineInstr *ARMLoadStoreOpt::CreateLoadStoreDouble(MachineBasicBlock &MBB,
760 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
761 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
762 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) const {
763 bool IsLoad = isi32Load(Opcode);
764 assert((IsLoad || isi32Store(Opcode)) && "Must have integer load or store");
765 unsigned LoadStoreOpcode = IsLoad ? ARM::t2LDRDi8 : ARM::t2STRDi8;
766
767 assert(Regs.size() == 2);
768 MachineInstrBuilder MIB = BuildMI(MBB, InsertBefore, DL,
769 TII->get(LoadStoreOpcode));
770 if (IsLoad) {
771 MIB.addReg(Regs[0].first, RegState::Define)
772 .addReg(Regs[1].first, RegState::Define);
773 } else {
774 MIB.addReg(Regs[0].first, getKillRegState(Regs[0].second))
775 .addReg(Regs[1].first, getKillRegState(Regs[1].second));
776 }
777 MIB.addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
778 return MIB.getInstr();
779}
780
Matthias Braunec50fa62015-06-01 21:26:23 +0000781/// Call MergeOps and update MemOps and merges accordingly on success.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000782MachineInstr *ARMLoadStoreOpt::MergeOpsUpdate(const MergeCandidate &Cand) {
783 const MachineInstr *First = Cand.Instrs.front();
784 unsigned Opcode = First->getOpcode();
785 bool IsLoad = isLoadSingle(Opcode);
Evan Cheng1fb4de82010-06-21 21:21:14 +0000786 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000787 SmallVector<unsigned, 4> ImpDefs;
788 DenseSet<unsigned> KilledRegs;
789 // Determine list of registers and list of implicit super-register defs.
790 for (const MachineInstr *MI : Cand.Instrs) {
791 const MachineOperand &MO = getLoadStoreRegOp(*MI);
792 unsigned Reg = MO.getReg();
793 bool IsKill = MO.isKill();
794 if (IsKill)
795 KilledRegs.insert(Reg);
796 Regs.push_back(std::make_pair(Reg, IsKill));
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000797
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000798 if (IsLoad) {
799 // Collect any implicit defs of super-registers, after merging we can't
800 // be sure anymore that we properly preserved these live ranges and must
801 // removed these implicit operands.
802 for (const MachineOperand &MO : MI->implicit_operands()) {
803 if (!MO.isReg() || !MO.isDef() || MO.isDead())
804 continue;
805 assert(MO.isImplicit());
806 unsigned DefReg = MO.getReg();
807
808 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) != ImpDefs.end())
809 continue;
810 // We can ignore cases where the super-reg is read and written.
811 if (MI->readsRegister(DefReg))
812 continue;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000813 ImpDefs.push_back(DefReg);
Evan Cheng1fb4de82010-06-21 21:21:14 +0000814 }
815 }
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000816 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000817
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000818 // Attempt the merge.
819 typedef MachineBasicBlock::iterator iterator;
820 MachineInstr *LatestMI = Cand.Instrs[Cand.LatestMIIdx];
821 iterator InsertBefore = std::next(iterator(LatestMI));
822 MachineBasicBlock &MBB = *LatestMI->getParent();
823 unsigned Offset = getMemoryOpOffset(First);
824 unsigned Base = getLoadStoreBaseOp(*First).getReg();
825 bool BaseKill = LatestMI->killsRegister(Base);
826 unsigned PredReg = 0;
827 ARMCC::CondCodes Pred = getInstrPredicate(First, PredReg);
828 DebugLoc DL = First->getDebugLoc();
Matthias Braune4ba6b82015-07-10 18:28:49 +0000829 MachineInstr *Merged = nullptr;
830 if (Cand.CanMergeToLSDouble)
831 Merged = CreateLoadStoreDouble(MBB, InsertBefore, Offset, Base, BaseKill,
832 Opcode, Pred, PredReg, DL, Regs);
833 if (!Merged && Cand.CanMergeToLSMulti)
834 Merged = CreateLoadStoreMulti(MBB, InsertBefore, Offset, Base, BaseKill,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000835 Opcode, Pred, PredReg, DL, Regs);
836 if (!Merged)
837 return nullptr;
838
839 // Determine earliest instruction that will get removed. We then keep an
840 // iterator just above it so the following erases don't invalidated it.
841 iterator EarliestI(Cand.Instrs[Cand.EarliestMIIdx]);
842 bool EarliestAtBegin = false;
843 if (EarliestI == MBB.begin()) {
844 EarliestAtBegin = true;
845 } else {
846 EarliestI = std::prev(EarliestI);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000847 }
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000848
849 // Remove instructions which have been merged.
850 for (MachineInstr *MI : Cand.Instrs)
851 MBB.erase(MI);
852
853 // Determine range between the earliest removed instruction and the new one.
854 if (EarliestAtBegin)
855 EarliestI = MBB.begin();
856 else
857 EarliestI = std::next(EarliestI);
858 auto FixupRange = make_range(EarliestI, iterator(Merged));
859
860 if (isLoadSingle(Opcode)) {
861 // If the previous loads defined a super-reg, then we have to mark earlier
862 // operands undef; Replicate the super-reg def on the merged instruction.
863 for (MachineInstr &MI : FixupRange) {
864 for (unsigned &ImpDefReg : ImpDefs) {
865 for (MachineOperand &MO : MI.implicit_operands()) {
866 if (!MO.isReg() || MO.getReg() != ImpDefReg)
867 continue;
868 if (MO.readsReg())
869 MO.setIsUndef();
870 else if (MO.isDef())
871 ImpDefReg = 0;
872 }
873 }
874 }
875
876 MachineInstrBuilder MIB(*Merged->getParent()->getParent(), Merged);
877 for (unsigned ImpDef : ImpDefs)
878 MIB.addReg(ImpDef, RegState::ImplicitDefine);
879 } else {
880 // Remove kill flags: We are possibly storing the values later now.
881 assert(isi32Store(Opcode) || Opcode == ARM::VSTRS || Opcode == ARM::VSTRD);
882 for (MachineInstr &MI : FixupRange) {
883 for (MachineOperand &MO : MI.uses()) {
884 if (!MO.isReg() || !MO.isKill())
885 continue;
886 if (KilledRegs.count(MO.getReg()))
887 MO.setIsKill(false);
888 }
889 }
890 assert(ImpDefs.empty());
891 }
892
893 return Merged;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000894}
895
Matthias Braune4ba6b82015-07-10 18:28:49 +0000896static bool isValidLSDoubleOffset(int Offset) {
897 unsigned Value = abs(Offset);
898 // t2LDRDi8/t2STRDi8 supports an 8 bit immediate which is internally
899 // multiplied by 4.
900 return (Value % 4) == 0 && Value < 1024;
901}
902
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000903/// Find candidates for load/store multiple merge in list of MemOpQueueEntries.
904void ARMLoadStoreOpt::FormCandidates(const MemOpQueue &MemOps) {
905 const MachineInstr *FirstMI = MemOps[0].MI;
906 unsigned Opcode = FirstMI->getOpcode();
Bob Wilson13ce07f2010-08-27 23:18:17 +0000907 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000908 unsigned Size = getLSMultipleTransferSize(FirstMI);
Bob Wilsond135c692011-04-05 23:03:25 +0000909 // vldm / vstm limit are 32 for S variants, 16 for D variants.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000910 unsigned Limit;
Bob Wilsond135c692011-04-05 23:03:25 +0000911 switch (Opcode) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000912 default:
913 Limit = UINT_MAX;
914 break;
Bob Wilsond135c692011-04-05 23:03:25 +0000915 case ARM::VSTRS:
916 Limit = 32;
917 break;
918 case ARM::VSTRD:
919 Limit = 16;
920 break;
921 case ARM::VLDRD:
922 Limit = 16;
923 break;
924 case ARM::VLDRS:
925 Limit = 32;
926 break;
927 }
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000928
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000929 unsigned SIndex = 0;
930 unsigned EIndex = MemOps.size();
931 do {
932 // Look at the first instruction.
933 const MachineInstr *MI = MemOps[SIndex].MI;
934 int Offset = MemOps[SIndex].Offset;
935 const MachineOperand &PMO = getLoadStoreRegOp(*MI);
936 unsigned PReg = PMO.getReg();
937 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
938 unsigned Latest = SIndex;
939 unsigned Earliest = SIndex;
940 unsigned Count = 1;
Matthias Braune4ba6b82015-07-10 18:28:49 +0000941 bool CanMergeToLSDouble =
942 STI->isThumb2() && isNotVFP && isValidLSDoubleOffset(Offset);
943 // ARM errata 602117: LDRD with base in list may result in incorrect base
944 // register when interrupted or faulted.
945 if (STI->isCortexM3() && isi32Load(Opcode) &&
946 PReg == getLoadStoreBaseOp(*MI).getReg())
947 CanMergeToLSDouble = false;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000948
Matthias Braune4ba6b82015-07-10 18:28:49 +0000949 bool CanMergeToLSMulti = true;
950 // On swift vldm/vstm starting with an odd register number as that needs
951 // more uops than single vldrs.
952 if (STI->isSwift() && !isNotVFP && (PRegNum % 2) == 1)
953 CanMergeToLSMulti = false;
954
955 // Merge following instructions where possible.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000956 for (unsigned I = SIndex+1; I < EIndex; ++I, ++Count) {
957 int NewOffset = MemOps[I].Offset;
958 if (NewOffset != Offset + (int)Size)
959 break;
960 const MachineOperand &MO = getLoadStoreRegOp(*MemOps[I].MI);
961 unsigned Reg = MO.getReg();
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000962 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000963
Matthias Braune4ba6b82015-07-10 18:28:49 +0000964 // See if the current load/store may be part of a multi load/store.
965 bool PartOfLSMulti = CanMergeToLSMulti;
966 if (PartOfLSMulti) {
967 // Cannot load from SP
968 if (Reg == ARM::SP)
969 PartOfLSMulti = false;
970 // Register numbers must be in ascending order.
971 else if (RegNum <= PRegNum)
972 PartOfLSMulti = false;
973 // For VFP / NEON load/store multiples, the registers must be
974 // consecutive and within the limit on the number of registers per
975 // instruction.
976 else if (!isNotVFP && RegNum != PRegNum+1)
977 PartOfLSMulti = false;
978 }
979 // See if the current load/store may be part of a double load/store.
980 bool PartOfLSDouble = CanMergeToLSDouble && Count <= 1;
981
982 if (!PartOfLSMulti && !PartOfLSDouble)
983 break;
984 CanMergeToLSMulti &= PartOfLSMulti;
985 CanMergeToLSDouble &= PartOfLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000986 // Track MemOp with latest and earliest position (Positions are
987 // counted in reverse).
988 unsigned Position = MemOps[I].Position;
989 if (Position < MemOps[Latest].Position)
990 Latest = I;
991 else if (Position > MemOps[Earliest].Position)
992 Earliest = I;
993 // Prepare for next MemOp.
Evan Cheng10043e22007-01-19 07:51:42 +0000994 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +0000995 PRegNum = RegNum;
Evan Cheng10043e22007-01-19 07:51:42 +0000996 }
997
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000998 // Form a candidate from the Ops collected so far.
999 MergeCandidate *Candidate = new(Allocator) MergeCandidate;
1000 for (unsigned C = SIndex, CE = SIndex + Count; C < CE; ++C)
1001 Candidate->Instrs.push_back(MemOps[C].MI);
1002 Candidate->LatestMIIdx = Latest - SIndex;
1003 Candidate->EarliestMIIdx = Earliest - SIndex;
1004 Candidate->InsertPos = MemOps[Latest].Position;
Matthias Braune4ba6b82015-07-10 18:28:49 +00001005 if (Count == 1)
1006 CanMergeToLSMulti = CanMergeToLSDouble = false;
1007 Candidate->CanMergeToLSMulti = CanMergeToLSMulti;
1008 Candidate->CanMergeToLSDouble = CanMergeToLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001009 Candidates.push_back(Candidate);
1010 // Continue after the chain.
1011 SIndex += Count;
1012 } while (SIndex < EIndex);
Evan Cheng10043e22007-01-19 07:51:42 +00001013}
1014
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001015static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
1016 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001017 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001018 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001019 case ARM::LDMIA:
1020 case ARM::LDMDA:
1021 case ARM::LDMDB:
1022 case ARM::LDMIB:
1023 switch (Mode) {
1024 default: llvm_unreachable("Unhandled submode!");
1025 case ARM_AM::ia: return ARM::LDMIA_UPD;
1026 case ARM_AM::ib: return ARM::LDMIB_UPD;
1027 case ARM_AM::da: return ARM::LDMDA_UPD;
1028 case ARM_AM::db: return ARM::LDMDB_UPD;
1029 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001030 case ARM::STMIA:
1031 case ARM::STMDA:
1032 case ARM::STMDB:
1033 case ARM::STMIB:
1034 switch (Mode) {
1035 default: llvm_unreachable("Unhandled submode!");
1036 case ARM_AM::ia: return ARM::STMIA_UPD;
1037 case ARM_AM::ib: return ARM::STMIB_UPD;
1038 case ARM_AM::da: return ARM::STMDA_UPD;
1039 case ARM_AM::db: return ARM::STMDB_UPD;
1040 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001041 case ARM::t2LDMIA:
1042 case ARM::t2LDMDB:
1043 switch (Mode) {
1044 default: llvm_unreachable("Unhandled submode!");
1045 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
1046 case ARM_AM::db: return ARM::t2LDMDB_UPD;
1047 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001048 case ARM::t2STMIA:
1049 case ARM::t2STMDB:
1050 switch (Mode) {
1051 default: llvm_unreachable("Unhandled submode!");
1052 case ARM_AM::ia: return ARM::t2STMIA_UPD;
1053 case ARM_AM::db: return ARM::t2STMDB_UPD;
1054 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001055 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001056 switch (Mode) {
1057 default: llvm_unreachable("Unhandled submode!");
1058 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
1059 case ARM_AM::db: return ARM::VLDMSDB_UPD;
1060 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001061 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001062 switch (Mode) {
1063 default: llvm_unreachable("Unhandled submode!");
1064 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
1065 case ARM_AM::db: return ARM::VLDMDDB_UPD;
1066 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001067 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001068 switch (Mode) {
1069 default: llvm_unreachable("Unhandled submode!");
1070 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
1071 case ARM_AM::db: return ARM::VSTMSDB_UPD;
1072 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001073 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001074 switch (Mode) {
1075 default: llvm_unreachable("Unhandled submode!");
1076 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
1077 case ARM_AM::db: return ARM::VSTMDDB_UPD;
1078 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001079 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001080}
1081
Matthias Braund9bd22b2015-07-10 18:37:33 +00001082/// Check if the given instruction increments or decrements a register and
1083/// return the amount it is incremented/decremented. Returns 0 if the CPSR flags
1084/// generated by the instruction are possibly read as well.
1085static int isIncrementOrDecrement(const MachineInstr &MI, unsigned Reg,
1086 ARMCC::CondCodes Pred, unsigned PredReg) {
1087 bool CheckCPSRDef;
1088 int Scale;
1089 switch (MI.getOpcode()) {
1090 case ARM::tADDi8: Scale = 4; CheckCPSRDef = true; break;
1091 case ARM::tSUBi8: Scale = -4; CheckCPSRDef = true; break;
1092 case ARM::t2SUBri:
1093 case ARM::SUBri: Scale = -1; CheckCPSRDef = true; break;
1094 case ARM::t2ADDri:
1095 case ARM::ADDri: Scale = 1; CheckCPSRDef = true; break;
1096 case ARM::tADDspi: Scale = 4; CheckCPSRDef = false; break;
1097 case ARM::tSUBspi: Scale = -4; CheckCPSRDef = false; break;
1098 default: return 0;
1099 }
1100
1101 unsigned MIPredReg;
1102 if (MI.getOperand(0).getReg() != Reg ||
1103 MI.getOperand(1).getReg() != Reg ||
1104 getInstrPredicate(&MI, MIPredReg) != Pred ||
1105 MIPredReg != PredReg)
1106 return 0;
1107
1108 if (CheckCPSRDef && definesCPSR(&MI))
1109 return 0;
1110 return MI.getOperand(2).getImm() * Scale;
1111}
1112
1113/// Searches for an increment or decrement of \p Reg before \p MBBI.
1114static MachineBasicBlock::iterator
1115findIncDecBefore(MachineBasicBlock::iterator MBBI, unsigned Reg,
1116 ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1117 Offset = 0;
1118 MachineBasicBlock &MBB = *MBBI->getParent();
1119 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1120 MachineBasicBlock::iterator EndMBBI = MBB.end();
1121 if (MBBI == BeginMBBI)
1122 return EndMBBI;
1123
1124 // Skip debug values.
1125 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
1126 while (PrevMBBI->isDebugValue() && PrevMBBI != BeginMBBI)
1127 --PrevMBBI;
1128
1129 Offset = isIncrementOrDecrement(*PrevMBBI, Reg, Pred, PredReg);
1130 return Offset == 0 ? EndMBBI : PrevMBBI;
1131}
1132
1133/// Searches for a increment or decrement of \p Reg after \p MBBI.
1134static MachineBasicBlock::iterator
1135findIncDecAfter(MachineBasicBlock::iterator MBBI, unsigned Reg,
1136 ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1137 Offset = 0;
1138 MachineBasicBlock &MBB = *MBBI->getParent();
1139 MachineBasicBlock::iterator EndMBBI = MBB.end();
1140 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
1141 // Skip debug values.
1142 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1143 ++NextMBBI;
1144 if (NextMBBI == EndMBBI)
1145 return EndMBBI;
1146
1147 Offset = isIncrementOrDecrement(*NextMBBI, Reg, Pred, PredReg);
1148 return Offset == 0 ? EndMBBI : NextMBBI;
1149}
1150
Matthias Braunec50fa62015-06-01 21:26:23 +00001151/// Fold proceeding/trailing inc/dec of base register into the
1152/// LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +00001153///
1154/// stmia rn, <ra, rb, rc>
1155/// rn := rn + 4 * 3;
1156/// =>
1157/// stmia rn!, <ra, rb, rc>
1158///
1159/// rn := rn - 4 * 3;
1160/// ldmia rn, <ra, rb, rc>
1161/// =>
1162/// ldmdb rn!, <ra, rb, rc>
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001163bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineInstr *MI) {
James Molloy556763d2014-05-16 14:14:30 +00001164 // Thumb1 is already using updating loads/stores.
1165 if (isThumb1) return false;
1166
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001167 const MachineOperand &BaseOP = MI->getOperand(0);
1168 unsigned Base = BaseOP.getReg();
1169 bool BaseKill = BaseOP.isKill();
Evan Cheng94f04c62007-07-05 07:18:20 +00001170 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001171 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Matthias Braunfa3872e2015-05-18 20:27:55 +00001172 unsigned Opcode = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001173 DebugLoc DL = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +00001174
Bob Wilson13ce07f2010-08-27 23:18:17 +00001175 // Can't use an updating ld/st if the base register is also a dest
1176 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001177 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +00001178 if (MI->getOperand(i).getReg() == Base)
1179 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001180
Matthias Braund9bd22b2015-07-10 18:37:33 +00001181 int Bytes = getLSMultipleTransferSize(MI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001182 MachineBasicBlock &MBB = *MI->getParent();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001183 MachineBasicBlock::iterator MBBI(MI);
Matthias Braund9bd22b2015-07-10 18:37:33 +00001184 int Offset;
1185 MachineBasicBlock::iterator MergeInstr
1186 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1187 ARM_AM::AMSubMode Mode = getLoadStoreMultipleSubMode(Opcode);
1188 if (Mode == ARM_AM::ia && Offset == -Bytes) {
1189 Mode = ARM_AM::db;
1190 } else if (Mode == ARM_AM::ib && Offset == -Bytes) {
1191 Mode = ARM_AM::da;
1192 } else {
1193 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1194 if (((Mode != ARM_AM::ia && Mode != ARM_AM::ib) || Offset != Bytes) &&
1195 ((Mode != ARM_AM::da && Mode != ARM_AM::db) || Offset != -Bytes))
1196 return false;
Bob Wilson947f04b2010-03-13 01:08:20 +00001197 }
Matthias Braund9bd22b2015-07-10 18:37:33 +00001198 MBB.erase(MergeInstr);
Bob Wilson947f04b2010-03-13 01:08:20 +00001199
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001200 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001201 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001202 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +00001203 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +00001204 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001205
Bob Wilson947f04b2010-03-13 01:08:20 +00001206 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001207 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +00001208 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001209
Bob Wilson947f04b2010-03-13 01:08:20 +00001210 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +00001211 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +00001212
1213 MBB.erase(MBBI);
1214 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001215}
1216
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001217static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1218 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001219 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001220 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +00001221 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001222 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001223 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001224 case ARM::VLDRS:
1225 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1226 case ARM::VLDRD:
1227 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1228 case ARM::VSTRS:
1229 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1230 case ARM::VSTRD:
1231 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001232 case ARM::t2LDRi8:
1233 case ARM::t2LDRi12:
1234 return ARM::t2LDR_PRE;
1235 case ARM::t2STRi8:
1236 case ARM::t2STRi12:
1237 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001238 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001239 }
Evan Cheng10043e22007-01-19 07:51:42 +00001240}
1241
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001242static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1243 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001244 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001245 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001246 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001247 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001248 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001249 case ARM::VLDRS:
1250 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1251 case ARM::VLDRD:
1252 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1253 case ARM::VSTRS:
1254 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1255 case ARM::VSTRD:
1256 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001257 case ARM::t2LDRi8:
1258 case ARM::t2LDRi12:
1259 return ARM::t2LDR_POST;
1260 case ARM::t2STRi8:
1261 case ARM::t2STRi12:
1262 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001263 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001264 }
Evan Cheng10043e22007-01-19 07:51:42 +00001265}
1266
Matthias Braunec50fa62015-06-01 21:26:23 +00001267/// Fold proceeding/trailing inc/dec of base register into the
1268/// LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001269bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineInstr *MI) {
James Molloy556763d2014-05-16 14:14:30 +00001270 // Thumb1 doesn't have updating LDR/STR.
1271 // FIXME: Use LDM/STM with single register instead.
1272 if (isThumb1) return false;
1273
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001274 unsigned Base = getLoadStoreBaseOp(*MI).getReg();
1275 bool BaseKill = getLoadStoreBaseOp(*MI).isKill();
Matthias Braunfa3872e2015-05-18 20:27:55 +00001276 unsigned Opcode = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001277 DebugLoc DL = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +00001278 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1279 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001280 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1281 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001282 if (MI->getOperand(2).getImm() != 0)
1283 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +00001284 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001285 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001286
Evan Cheng10043e22007-01-19 07:51:42 +00001287 // Can't do the merge if the destination register is the same as the would-be
1288 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +00001289 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +00001290 return false;
1291
Evan Cheng94f04c62007-07-05 07:18:20 +00001292 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001293 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Matthias Braund9bd22b2015-07-10 18:37:33 +00001294 int Bytes = getLSMultipleTransferSize(MI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001295 MachineBasicBlock &MBB = *MI->getParent();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001296 MachineBasicBlock::iterator MBBI(MI);
Matthias Braund9bd22b2015-07-10 18:37:33 +00001297 int Offset;
1298 MachineBasicBlock::iterator MergeInstr
1299 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1300 unsigned NewOpc;
1301 if (!isAM5 && Offset == Bytes) {
1302 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1303 } else if (Offset == -Bytes) {
1304 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1305 } else {
1306 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1307 if (Offset == Bytes) {
1308 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1309 } else if (!isAM5 && Offset == -Bytes) {
1310 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1311 } else
1312 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001313 }
Matthias Braund9bd22b2015-07-10 18:37:33 +00001314 MBB.erase(MergeInstr);
Evan Cheng10043e22007-01-19 07:51:42 +00001315
Matthias Braund9bd22b2015-07-10 18:37:33 +00001316 ARM_AM::AddrOpc AddSub = Offset < 0 ? ARM_AM::sub : ARM_AM::add;
Evan Cheng10043e22007-01-19 07:51:42 +00001317
Matthias Braund9bd22b2015-07-10 18:37:33 +00001318 bool isLd = isLoadSingle(Opcode);
Bob Wilson53149402010-03-13 00:43:32 +00001319 if (isAM5) {
James Molloybb73c232014-05-16 14:08:46 +00001320 // VLDM[SD]_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001321 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1322 // updating load/store-multiple instructions can be used with only one
1323 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001324 MachineOperand &MO = MI->getOperand(0);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001325 BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001326 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001327 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001328 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001329 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1330 getKillRegState(MO.isKill())));
1331 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001332 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001333 // LDR_PRE, LDR_POST
1334 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001335 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Owen Anderson63143432011-08-29 17:59:41 +00001336 .addReg(Base, RegState::Define)
1337 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1338 } else {
Matthias Braund9bd22b2015-07-10 18:37:33 +00001339 int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001340 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Owen Anderson63143432011-08-29 17:59:41 +00001341 .addReg(Base, RegState::Define)
Matthias Braund9bd22b2015-07-10 18:37:33 +00001342 .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
Owen Anderson63143432011-08-29 17:59:41 +00001343 }
Jim Grosbach23254742011-08-12 22:20:41 +00001344 } else {
Evan Cheng71756e72009-08-04 01:43:45 +00001345 // t2LDR_PRE, t2LDR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001346 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Evan Cheng71756e72009-08-04 01:43:45 +00001347 .addReg(Base, RegState::Define)
1348 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001349 }
Evan Cheng71756e72009-08-04 01:43:45 +00001350 } else {
1351 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001352 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1353 // the vestigal zero-reg offset register. When that's fixed, this clause
1354 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001355 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
Matthias Braund9bd22b2015-07-10 18:37:33 +00001356 int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001357 // STR_PRE, STR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001358 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
Evan Cheng71756e72009-08-04 01:43:45 +00001359 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
Matthias Braund9bd22b2015-07-10 18:37:33 +00001360 .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001361 } else {
Evan Cheng71756e72009-08-04 01:43:45 +00001362 // t2STR_PRE, t2STR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001363 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
Evan Cheng71756e72009-08-04 01:43:45 +00001364 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1365 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001366 }
Evan Cheng10043e22007-01-19 07:51:42 +00001367 }
1368 MBB.erase(MBBI);
1369
1370 return true;
1371}
1372
Matthias Braund9bd22b2015-07-10 18:37:33 +00001373bool ARMLoadStoreOpt::MergeBaseUpdateLSDouble(MachineInstr &MI) const {
1374 unsigned Opcode = MI.getOpcode();
1375 assert((Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) &&
1376 "Must have t2STRDi8 or t2LDRDi8");
1377 if (MI.getOperand(3).getImm() != 0)
1378 return false;
1379
1380 // Behaviour for writeback is undefined if base register is the same as one
1381 // of the others.
1382 const MachineOperand &BaseOp = MI.getOperand(2);
1383 unsigned Base = BaseOp.getReg();
1384 const MachineOperand &Reg0Op = MI.getOperand(0);
1385 const MachineOperand &Reg1Op = MI.getOperand(1);
1386 if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base)
1387 return false;
1388
1389 unsigned PredReg;
1390 ARMCC::CondCodes Pred = getInstrPredicate(&MI, PredReg);
1391 MachineBasicBlock::iterator MBBI(MI);
1392 MachineBasicBlock &MBB = *MI.getParent();
1393 int Offset;
1394 MachineBasicBlock::iterator MergeInstr = findIncDecBefore(MBBI, Base, Pred,
1395 PredReg, Offset);
1396 unsigned NewOpc;
1397 if (Offset == 8 || Offset == -8) {
1398 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_PRE : ARM::t2STRD_PRE;
1399 } else {
1400 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1401 if (Offset == 8 || Offset == -8) {
1402 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_POST : ARM::t2STRD_POST;
1403 } else
1404 return false;
1405 }
1406 MBB.erase(MergeInstr);
1407
1408 DebugLoc DL = MI.getDebugLoc();
1409 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc));
1410 if (NewOpc == ARM::t2LDRD_PRE || NewOpc == ARM::t2LDRD_POST) {
1411 MIB.addOperand(Reg0Op).addOperand(Reg1Op)
1412 .addReg(BaseOp.getReg(), RegState::Define);
1413 } else {
1414 assert(NewOpc == ARM::t2STRD_PRE || NewOpc == ARM::t2STRD_POST);
1415 MIB.addReg(BaseOp.getReg(), RegState::Define)
1416 .addOperand(Reg0Op).addOperand(Reg1Op);
1417 }
1418 MIB.addReg(BaseOp.getReg(), RegState::Kill)
1419 .addImm(Offset).addImm(Pred).addReg(PredReg);
1420 assert(TII->get(Opcode).getNumOperands() == 6 &&
1421 TII->get(NewOpc).getNumOperands() == 7 &&
1422 "Unexpected number of operands in Opcode specification.");
1423
1424 // Transfer implicit operands.
1425 for (const MachineOperand &MO : MI.implicit_operands())
1426 MIB.addOperand(MO);
1427 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
1428
1429 MBB.erase(MBBI);
1430 return true;
1431}
1432
Matthias Braunec50fa62015-06-01 21:26:23 +00001433/// Returns true if instruction is a memory operation that this pass is capable
1434/// of operating on.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001435static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001436 // When no memory operands are present, conservatively assume unaligned,
1437 // volatile, unfoldable.
1438 if (!MI->hasOneMemOperand())
1439 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001440
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001441 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001442
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001443 // Don't touch volatile memory accesses - we may be changing their order.
1444 if (MMO->isVolatile())
1445 return false;
1446
1447 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1448 // not.
1449 if (MMO->getAlignment() < 4)
1450 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001451
Jakob Stoklund Olesen0b94eb12010-02-24 18:57:08 +00001452 // str <undef> could probably be eliminated entirely, but for now we just want
1453 // to avoid making a mess of it.
1454 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1455 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1456 MI->getOperand(0).isUndef())
1457 return false;
1458
Bob Wilsoncf6e29a2010-03-04 21:04:38 +00001459 // Likewise don't mess with references to undefined addresses.
1460 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1461 MI->getOperand(1).isUndef())
1462 return false;
1463
Matthias Braunfa3872e2015-05-18 20:27:55 +00001464 unsigned Opcode = MI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001465 switch (Opcode) {
1466 default: break;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001467 case ARM::VLDRS:
1468 case ARM::VSTRS:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001469 return MI->getOperand(1).isReg();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001470 case ARM::VLDRD:
1471 case ARM::VSTRD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001472 return MI->getOperand(1).isReg();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001473 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001474 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +00001475 case ARM::tLDRi:
1476 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +00001477 case ARM::tLDRspi:
1478 case ARM::tSTRspi:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001479 case ARM::t2LDRi8:
1480 case ARM::t2LDRi12:
1481 case ARM::t2STRi8:
1482 case ARM::t2STRi12:
Evan Chenga6b9cab2009-09-27 09:46:04 +00001483 return MI->getOperand(1).isReg();
Evan Chengd28de672007-03-06 18:02:41 +00001484 }
1485 return false;
1486}
1487
Evan Cheng1283c6a2009-06-15 08:28:29 +00001488static void InsertLDR_STR(MachineBasicBlock &MBB,
1489 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001490 int Offset, bool isDef,
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001491 DebugLoc DL, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001492 unsigned Reg, bool RegDeadKill, bool RegUndef,
1493 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001494 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001495 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001496 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001497 if (isDef) {
1498 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1499 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001500 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001501 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001502 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1503 } else {
1504 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1505 TII->get(NewOpc))
1506 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1507 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001508 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1509 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001510}
1511
1512bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1513 MachineBasicBlock::iterator &MBBI) {
1514 MachineInstr *MI = &*MBBI;
1515 unsigned Opcode = MI->getOpcode();
Matthias Braunba3ecc32015-06-24 20:03:27 +00001516 if (Opcode != ARM::LDRD && Opcode != ARM::STRD && Opcode != ARM::t2LDRDi8)
1517 return false;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001518
Matthias Braunba3ecc32015-06-24 20:03:27 +00001519 const MachineOperand &BaseOp = MI->getOperand(2);
1520 unsigned BaseReg = BaseOp.getReg();
1521 unsigned EvenReg = MI->getOperand(0).getReg();
1522 unsigned OddReg = MI->getOperand(1).getReg();
1523 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1524 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001525
Matthias Braunba3ecc32015-06-24 20:03:27 +00001526 // ARM errata 602117: LDRD with base in list may result in incorrect base
1527 // register when interrupted or faulted.
1528 bool Errata602117 = EvenReg == BaseReg &&
1529 (Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8) && STI->isCortexM3();
1530 // ARM LDRD/STRD needs consecutive registers.
1531 bool NonConsecutiveRegs = (Opcode == ARM::LDRD || Opcode == ARM::STRD) &&
1532 (EvenRegNum % 2 != 0 || EvenRegNum + 1 != OddRegNum);
1533
1534 if (!Errata602117 && !NonConsecutiveRegs)
1535 return false;
1536
Matthias Braunba3ecc32015-06-24 20:03:27 +00001537 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1538 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
1539 bool EvenDeadKill = isLd ?
1540 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
1541 bool EvenUndef = MI->getOperand(0).isUndef();
1542 bool OddDeadKill = isLd ?
1543 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
1544 bool OddUndef = MI->getOperand(1).isUndef();
1545 bool BaseKill = BaseOp.isKill();
1546 bool BaseUndef = BaseOp.isUndef();
1547 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1548 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
1549 int OffImm = getMemoryOpOffset(MI);
1550 unsigned PredReg = 0;
1551 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
1552
1553 if (OddRegNum > EvenRegNum && OffImm == 0) {
1554 // Ascending register numbers and no offset. It's safe to change it to a
1555 // ldm or stm.
1556 unsigned NewOpc = (isLd)
1557 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1558 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
1559 if (isLd) {
1560 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1561 .addReg(BaseReg, getKillRegState(BaseKill))
1562 .addImm(Pred).addReg(PredReg)
1563 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
1564 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
1565 ++NumLDRD2LDM;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001566 } else {
Matthias Braunba3ecc32015-06-24 20:03:27 +00001567 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1568 .addReg(BaseReg, getKillRegState(BaseKill))
1569 .addImm(Pred).addReg(PredReg)
1570 .addReg(EvenReg,
1571 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1572 .addReg(OddReg,
1573 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
1574 ++NumSTRD2STM;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001575 }
Matthias Braunba3ecc32015-06-24 20:03:27 +00001576 } else {
1577 // Split into two instructions.
1578 unsigned NewOpc = (isLd)
1579 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1580 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1581 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1582 // so adjust and use t2LDRi12 here for that.
1583 unsigned NewOpc2 = (isLd)
1584 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1585 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1586 DebugLoc dl = MBBI->getDebugLoc();
1587 // If this is a load and base register is killed, it may have been
1588 // re-defed by the load, make sure the first load does not clobber it.
1589 if (isLd &&
1590 (BaseKill || OffKill) &&
1591 (TRI->regsOverlap(EvenReg, BaseReg))) {
1592 assert(!TRI->regsOverlap(OddReg, BaseReg));
1593 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1594 OddReg, OddDeadKill, false,
1595 BaseReg, false, BaseUndef, false, OffUndef,
1596 Pred, PredReg, TII, isT2);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001597 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1598 EvenReg, EvenDeadKill, false,
1599 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1600 Pred, PredReg, TII, isT2);
1601 } else {
1602 if (OddReg == EvenReg && EvenDeadKill) {
1603 // If the two source operands are the same, the kill marker is
1604 // probably on the first one. e.g.
1605 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1606 EvenDeadKill = false;
1607 OddDeadKill = true;
1608 }
1609 // Never kill the base register in the first instruction.
1610 if (EvenReg == BaseReg)
1611 EvenDeadKill = false;
1612 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1613 EvenReg, EvenDeadKill, EvenUndef,
1614 BaseReg, false, BaseUndef, false, OffUndef,
1615 Pred, PredReg, TII, isT2);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001616 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1617 OddReg, OddDeadKill, OddUndef,
1618 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1619 Pred, PredReg, TII, isT2);
1620 }
1621 if (isLd)
1622 ++NumLDRD2LDR;
1623 else
1624 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001625 }
Matthias Braunba3ecc32015-06-24 20:03:27 +00001626
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001627 MBBI = MBB.erase(MBBI);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001628 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001629}
1630
Matthias Braunec50fa62015-06-01 21:26:23 +00001631/// An optimization pass to turn multiple LDR / STR ops of the same base and
1632/// incrementing offset into LDM / STM ops.
Evan Cheng10043e22007-01-19 07:51:42 +00001633bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
Evan Cheng10043e22007-01-19 07:51:42 +00001634 MemOpQueue MemOps;
1635 unsigned CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001636 unsigned CurrOpc = ~0u;
Evan Cheng10043e22007-01-19 07:51:42 +00001637 unsigned CurrSize = 0;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001638 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001639 unsigned CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001640 unsigned Position = 0;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001641 assert(Candidates.size() == 0);
Matthias Braund9bd22b2015-07-10 18:37:33 +00001642 assert(MergeBaseCandidates.size() == 0);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001643 LiveRegsValid = false;
Evan Chengd28de672007-03-06 18:02:41 +00001644
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001645 for (MachineBasicBlock::iterator I = MBB.end(), MBBI; I != MBB.begin();
1646 I = MBBI) {
1647 // The instruction in front of the iterator is the one we look at.
1648 MBBI = std::prev(I);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001649 if (FixInvalidRegPairOp(MBB, MBBI))
1650 continue;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001651 ++Position;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001652
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001653 if (isMemoryOp(MBBI)) {
Matthias Braunfa3872e2015-05-18 20:27:55 +00001654 unsigned Opcode = MBBI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001655 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001656 const MachineOperand &MO = MBBI->getOperand(0);
1657 unsigned Reg = MO.getReg();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001658 unsigned Base = getLoadStoreBaseOp(*MBBI).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001659 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001660 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001661 int Offset = getMemoryOpOffset(MBBI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001662 if (CurrBase == 0) {
Evan Cheng10043e22007-01-19 07:51:42 +00001663 // Start of a new chain.
1664 CurrBase = Base;
1665 CurrOpc = Opcode;
1666 CurrSize = Size;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001667 CurrPred = Pred;
Evan Cheng94f04c62007-07-05 07:18:20 +00001668 CurrPredReg = PredReg;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001669 MemOps.push_back(MemOpQueueEntry(MBBI, Offset, Position));
1670 continue;
1671 }
1672 // Note: No need to match PredReg in the next if.
1673 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
1674 // Watch out for:
1675 // r4 := ldr [r0, #8]
1676 // r4 := ldr [r0, #4]
1677 // or
1678 // r0 := ldr [r0]
1679 // If a load overrides the base register or a register loaded by
1680 // another load in our chain, we cannot take this instruction.
1681 bool Overlap = false;
1682 if (isLoadSingle(Opcode)) {
1683 Overlap = (Base == Reg);
1684 if (!Overlap) {
1685 for (const MemOpQueueEntry &E : MemOps) {
1686 if (TRI->regsOverlap(Reg, E.MI->getOperand(0).getReg())) {
1687 Overlap = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001688 break;
1689 }
1690 }
1691 }
1692 }
Evan Cheng10043e22007-01-19 07:51:42 +00001693
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001694 if (!Overlap) {
1695 // Check offset and sort memory operation into the current chain.
1696 if (Offset > MemOps.back().Offset) {
1697 MemOps.push_back(MemOpQueueEntry(MBBI, Offset, Position));
1698 continue;
1699 } else {
1700 MemOpQueue::iterator MI, ME;
1701 for (MI = MemOps.begin(), ME = MemOps.end(); MI != ME; ++MI) {
1702 if (Offset < MI->Offset) {
1703 // Found a place to insert.
1704 break;
1705 }
1706 if (Offset == MI->Offset) {
1707 // Collision, abort.
1708 MI = ME;
1709 break;
1710 }
1711 }
1712 if (MI != MemOps.end()) {
1713 MemOps.insert(MI, MemOpQueueEntry(MBBI, Offset, Position));
1714 continue;
1715 }
1716 }
Evan Cheng7f5976e2009-06-04 01:15:28 +00001717 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001718 }
Evan Cheng10043e22007-01-19 07:51:42 +00001719
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001720 // Don't advance the iterator; The op will start a new chain next.
1721 MBBI = I;
1722 --Position;
1723 // Fallthrough to look into existing chain.
Matthias Braund9bd22b2015-07-10 18:37:33 +00001724 } else if (MBBI->isDebugValue()) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001725 continue;
Matthias Braund9bd22b2015-07-10 18:37:33 +00001726 } else if (MBBI->getOpcode() == ARM::t2LDRDi8 ||
1727 MBBI->getOpcode() == ARM::t2STRDi8) {
1728 // ARMPreAllocLoadStoreOpt has already formed some LDRD/STRD instructions
1729 // remember them because we may still be able to merge add/sub into them.
1730 MergeBaseCandidates.push_back(MBBI);
1731 }
1732
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001733
1734 // If we are here then the chain is broken; Extract candidates for a merge.
1735 if (MemOps.size() > 0) {
1736 FormCandidates(MemOps);
1737 // Reset for the next chain.
Evan Cheng10043e22007-01-19 07:51:42 +00001738 CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001739 CurrOpc = ~0u;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001740 CurrSize = 0;
1741 CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001742 CurrPredReg = 0;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001743 MemOps.clear();
Evan Cheng10043e22007-01-19 07:51:42 +00001744 }
1745 }
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001746 if (MemOps.size() > 0)
1747 FormCandidates(MemOps);
1748
1749 // Sort candidates so they get processed from end to begin of the basic
1750 // block later; This is necessary for liveness calculation.
1751 auto LessThan = [](const MergeCandidate* M0, const MergeCandidate *M1) {
1752 return M0->InsertPos < M1->InsertPos;
1753 };
1754 std::sort(Candidates.begin(), Candidates.end(), LessThan);
1755
1756 // Go through list of candidates and merge.
1757 bool Changed = false;
1758 for (const MergeCandidate *Candidate : Candidates) {
Matthias Braune4ba6b82015-07-10 18:28:49 +00001759 if (Candidate->CanMergeToLSMulti || Candidate->CanMergeToLSDouble) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001760 MachineInstr *Merged = MergeOpsUpdate(*Candidate);
1761 // Merge preceding/trailing base inc/dec into the merged op.
1762 if (Merged) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001763 Changed = true;
Matthias Braune4ba6b82015-07-10 18:28:49 +00001764 unsigned Opcode = Merged->getOpcode();
Matthias Braund9bd22b2015-07-10 18:37:33 +00001765 if (Opcode == ARM::t2STRDi8 || Opcode == ARM::t2LDRDi8)
1766 MergeBaseUpdateLSDouble(*Merged);
1767 else
Matthias Braune4ba6b82015-07-10 18:28:49 +00001768 MergeBaseUpdateLSMultiple(Merged);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001769 } else {
1770 for (MachineInstr *MI : Candidate->Instrs) {
1771 if (MergeBaseUpdateLoadStore(MI))
1772 Changed = true;
1773 }
1774 }
1775 } else {
1776 assert(Candidate->Instrs.size() == 1);
1777 if (MergeBaseUpdateLoadStore(Candidate->Instrs.front()))
1778 Changed = true;
1779 }
1780 }
1781 Candidates.clear();
Matthias Braund9bd22b2015-07-10 18:37:33 +00001782 // Try to fold add/sub into the LDRD/STRD formed by ARMPreAllocLoadStoreOpt.
1783 for (MachineInstr *MI : MergeBaseCandidates)
1784 MergeBaseUpdateLSDouble(*MI);
1785 MergeBaseCandidates.clear();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001786
1787 return Changed;
Evan Cheng10043e22007-01-19 07:51:42 +00001788}
1789
Matthias Braunec50fa62015-06-01 21:26:23 +00001790/// If this is a exit BB, try merging the return ops ("bx lr" and "mov pc, lr")
1791/// into the preceding stack restore so it directly restore the value of LR
1792/// into pc.
Bob Wilson162242b2010-03-20 22:20:40 +00001793/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001794/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001795/// or
1796/// ldmfd sp!, {..., lr}
1797/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001798/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001799/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001800bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
James Molloy556763d2014-05-16 14:14:30 +00001801 // Thumb1 LDM doesn't allow high registers.
1802 if (isThumb1) return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001803 if (MBB.empty()) return false;
1804
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001805 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001806 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001807 (MBBI->getOpcode() == ARM::BX_RET ||
1808 MBBI->getOpcode() == ARM::tBX_RET ||
1809 MBBI->getOpcode() == ARM::MOVPCLR)) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001810 MachineInstr *PrevMI = std::prev(MBBI);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001811 unsigned Opcode = PrevMI->getOpcode();
1812 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1813 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1814 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001815 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001816 if (MO.getReg() != ARM::LR)
1817 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001818 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1819 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1820 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001821 PrevMI->setDesc(TII->get(NewOpc));
1822 MO.setReg(ARM::PC);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001823 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001824 MBB.erase(MBBI);
1825 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001826 }
1827 }
1828 return false;
1829}
1830
1831bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001832 MF = &Fn;
Eric Christopher1b21f002015-01-29 00:19:33 +00001833 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
1834 TL = STI->getTargetLowering();
Evan Chengf030f2d2007-03-07 20:30:36 +00001835 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +00001836 TII = STI->getInstrInfo();
1837 TRI = STI->getRegisterInfo();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001838 MRI = &Fn.getRegInfo();
1839 RegClassInfoValid = false;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001840 isThumb2 = AFI->isThumb2Function();
James Molloy92a15072014-05-16 14:11:38 +00001841 isThumb1 = AFI->isThumbFunction() && !isThumb2;
1842
Evan Cheng10043e22007-01-19 07:51:42 +00001843 bool Modified = false;
1844 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1845 ++MFI) {
1846 MachineBasicBlock &MBB = *MFI;
1847 Modified |= LoadStoreMultipleOpti(MBB);
Eric Christopher1b21f002015-01-29 00:19:33 +00001848 if (STI->hasV5TOps())
Bob Wilson914df822011-01-06 19:24:41 +00001849 Modified |= MergeReturnIntoLDM(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001850 }
Evan Chengd28de672007-03-06 18:02:41 +00001851
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001852 Allocator.Reset();
Evan Cheng10043e22007-01-19 07:51:42 +00001853 return Modified;
1854}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001855
Evan Cheng185c9ef2009-06-13 09:12:55 +00001856namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +00001857 /// Pre- register allocation pass that move load / stores from consecutive
1858 /// locations close to make it more likely they will be combined later.
Nick Lewycky02d5f772009-10-25 06:33:48 +00001859 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001860 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00001861 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001862
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001863 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001864 const TargetInstrInfo *TII;
1865 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001866 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001867 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001868 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001869
Craig Topper6bc27bf2014-03-10 02:09:33 +00001870 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001871
Craig Topper6bc27bf2014-03-10 02:09:33 +00001872 const char *getPassName() const override {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001873 return "ARM pre- register allocation load / store optimization pass";
1874 }
1875
1876 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001877 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1878 unsigned &NewOpc, unsigned &EvenReg,
1879 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001880 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001881 unsigned &PredReg, ARMCC::CondCodes &Pred,
1882 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001883 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001884 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001885 unsigned Base, bool isLd,
1886 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1887 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1888 };
1889 char ARMPreAllocLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001890}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001891
1892bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopher8b770652015-01-26 19:03:15 +00001893 TD = Fn.getTarget().getDataLayout();
Eric Christopher7c558cf2014-10-14 08:44:19 +00001894 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
Eric Christopher1b21f002015-01-29 00:19:33 +00001895 TII = STI->getInstrInfo();
1896 TRI = STI->getRegisterInfo();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001897 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001898 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001899
1900 bool Modified = false;
1901 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1902 ++MFI)
1903 Modified |= RescheduleLoadStoreInstrs(MFI);
1904
1905 return Modified;
1906}
1907
Evan Chengb4b20bb2009-06-19 23:17:27 +00001908static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1909 MachineBasicBlock::iterator I,
1910 MachineBasicBlock::iterator E,
Craig Topper71b7b682014-08-21 05:55:13 +00001911 SmallPtrSetImpl<MachineInstr*> &MemOps,
Evan Chengb4b20bb2009-06-19 23:17:27 +00001912 SmallSet<unsigned, 4> &MemRegs,
1913 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001914 // Are there stores / loads / calls between them?
1915 // FIXME: This is overly conservative. We should make use of alias information
1916 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001917 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001918 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001919 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001920 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001921 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001922 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001923 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001924 return false;
1925 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001926 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001927 return false;
1928 // It's not safe to move the first 'str' down.
1929 // str r1, [r0]
1930 // strh r5, [r0]
1931 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00001932 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001933 return false;
1934 }
1935 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1936 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00001937 if (!MO.isReg())
1938 continue;
1939 unsigned Reg = MO.getReg();
1940 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001941 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00001942 if (Reg != Base && !MemRegs.count(Reg))
1943 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001944 }
1945 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00001946
1947 // Estimate register pressure increase due to the transformation.
1948 if (MemRegs.size() <= 4)
1949 // Ok if we are moving small number of instructions.
1950 return true;
1951 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001952}
1953
Andrew Trick28c1d182011-11-11 22:18:09 +00001954
Matthias Braunec50fa62015-06-01 21:26:23 +00001955/// Copy \p Op0 and \p Op1 operands into a new array assigned to MI.
Andrew Trick28c1d182011-11-11 22:18:09 +00001956static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1957 MachineInstr *Op1) {
1958 assert(MI->memoperands_empty() && "expected a new machineinstr");
1959 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1960 + (Op1->memoperands_end() - Op1->memoperands_begin());
1961
1962 MachineFunction *MF = MI->getParent()->getParent();
1963 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1964 MachineSDNode::mmo_iterator MemEnd =
1965 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1966 MemEnd =
1967 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1968 MI->setMemRefs(MemBegin, MemEnd);
1969}
1970
Evan Chengeba57e42009-06-15 20:54:56 +00001971bool
1972ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
Matthias Braun125c9f52015-06-03 16:30:24 +00001973 DebugLoc &dl, unsigned &NewOpc,
1974 unsigned &FirstReg,
1975 unsigned &SecondReg,
1976 unsigned &BaseReg, int &Offset,
1977 unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001978 ARMCC::CondCodes &Pred,
1979 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00001980 // Make sure we're allowed to generate LDRD/STRD.
1981 if (!STI->hasV5TEOps())
1982 return false;
1983
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001984 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00001985 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00001986 unsigned Opcode = Op0->getOpcode();
James Molloybb73c232014-05-16 14:08:46 +00001987 if (Opcode == ARM::LDRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001988 NewOpc = ARM::LDRD;
James Molloybb73c232014-05-16 14:08:46 +00001989 } else if (Opcode == ARM::STRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001990 NewOpc = ARM::STRD;
James Molloybb73c232014-05-16 14:08:46 +00001991 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
Evan Chengfd6aad72009-09-25 21:44:53 +00001992 NewOpc = ARM::t2LDRDi8;
1993 Scale = 4;
1994 isT2 = true;
1995 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1996 NewOpc = ARM::t2STRDi8;
1997 Scale = 4;
1998 isT2 = true;
James Molloybb73c232014-05-16 14:08:46 +00001999 } else {
Evan Chengfd6aad72009-09-25 21:44:53 +00002000 return false;
James Molloybb73c232014-05-16 14:08:46 +00002001 }
Evan Chengfd6aad72009-09-25 21:44:53 +00002002
Jim Grosbach9302bfd2010-10-26 19:34:41 +00002003 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00002004 // At the moment, we ignore the memoryoperand's value.
2005 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00002006 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00002007 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00002008 return false;
2009
Dan Gohman48b185d2009-09-25 20:36:54 +00002010 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00002011 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002012 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00002013 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00002014 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00002015 if (Align < ReqAlign)
2016 return false;
2017
2018 // Then make sure the immediate offset fits.
2019 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002020 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00002021 int Limit = (1 << 8) * Scale;
2022 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
2023 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002024 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002025 } else {
2026 ARM_AM::AddrOpc AddSub = ARM_AM::add;
2027 if (OffImm < 0) {
2028 AddSub = ARM_AM::sub;
2029 OffImm = - OffImm;
2030 }
2031 int Limit = (1 << 8) * Scale;
2032 if (OffImm >= Limit || (OffImm & (Scale-1)))
2033 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002034 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002035 }
Matthias Braun125c9f52015-06-03 16:30:24 +00002036 FirstReg = Op0->getOperand(0).getReg();
2037 SecondReg = Op1->getOperand(0).getReg();
2038 if (FirstReg == SecondReg)
Evan Chengeba57e42009-06-15 20:54:56 +00002039 return false;
2040 BaseReg = Op0->getOperand(1).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00002041 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002042 dl = Op0->getDebugLoc();
2043 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002044}
2045
Evan Cheng185c9ef2009-06-13 09:12:55 +00002046bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00002047 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00002048 unsigned Base, bool isLd,
2049 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
2050 bool RetVal = false;
2051
2052 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00002053 std::sort(Ops.begin(), Ops.end(),
2054 [](const MachineInstr *LHS, const MachineInstr *RHS) {
2055 int LOffset = getMemoryOpOffset(LHS);
2056 int ROffset = getMemoryOpOffset(RHS);
2057 assert(LHS == RHS || LOffset != ROffset);
2058 return LOffset > ROffset;
2059 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00002060
2061 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00002062 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00002063 // 1. Any def of base.
2064 // 2. Any gaps.
2065 while (Ops.size() > 1) {
2066 unsigned FirstLoc = ~0U;
2067 unsigned LastLoc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00002068 MachineInstr *FirstOp = nullptr;
2069 MachineInstr *LastOp = nullptr;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002070 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00002071 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002072 unsigned LastBytes = 0;
2073 unsigned NumMove = 0;
2074 for (int i = Ops.size() - 1; i >= 0; --i) {
2075 MachineInstr *Op = Ops[i];
2076 unsigned Loc = MI2LocMap[Op];
2077 if (Loc <= FirstLoc) {
2078 FirstLoc = Loc;
2079 FirstOp = Op;
2080 }
2081 if (Loc >= LastLoc) {
2082 LastLoc = Loc;
2083 LastOp = Op;
2084 }
2085
Andrew Trick642f0f62012-01-11 03:56:08 +00002086 unsigned LSMOpcode
2087 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
2088 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00002089 break;
2090
Evan Cheng185c9ef2009-06-13 09:12:55 +00002091 int Offset = getMemoryOpOffset(Op);
2092 unsigned Bytes = getLSMultipleTransferSize(Op);
2093 if (LastBytes) {
2094 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2095 break;
2096 }
2097 LastOffset = Offset;
2098 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00002099 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00002100 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002101 break;
2102 }
2103
2104 if (NumMove <= 1)
2105 Ops.pop_back();
2106 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002107 SmallPtrSet<MachineInstr*, 4> MemOps;
2108 SmallSet<unsigned, 4> MemRegs;
2109 for (int i = NumMove-1; i >= 0; --i) {
2110 MemOps.insert(Ops[i]);
2111 MemRegs.insert(Ops[i]->getOperand(0).getReg());
2112 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002113
2114 // Be conservative, if the instructions are too far apart, don't
2115 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00002116 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002117 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00002118 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2119 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002120 if (!DoMove) {
2121 for (unsigned i = 0; i != NumMove; ++i)
2122 Ops.pop_back();
2123 } else {
2124 // This is the new location for the loads / stores.
2125 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00002126 while (InsertPos != MBB->end()
2127 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002128 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002129
2130 // If we are moving a pair of loads / stores, see if it makes sense
2131 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00002132 MachineInstr *Op0 = Ops.back();
2133 MachineInstr *Op1 = Ops[Ops.size()-2];
Matthias Braun125c9f52015-06-03 16:30:24 +00002134 unsigned FirstReg = 0, SecondReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00002135 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002136 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00002137 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00002138 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002139 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002140 DebugLoc dl;
2141 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Matthias Braun125c9f52015-06-03 16:30:24 +00002142 FirstReg, SecondReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002143 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00002144 Ops.pop_back();
2145 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002146
Evan Cheng6cc775f2011-06-28 19:10:37 +00002147 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002148 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Matthias Braun125c9f52015-06-03 16:30:24 +00002149 MRI->constrainRegClass(FirstReg, TRC);
2150 MRI->constrainRegClass(SecondReg, TRC);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00002151
Evan Chengeba57e42009-06-15 20:54:56 +00002152 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00002153 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002154 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002155 .addReg(FirstReg, RegState::Define)
2156 .addReg(SecondReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00002157 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002158 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002159 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00002160 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002161 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002162 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002163 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002164 concatenateMemOperands(MIB, Op0, Op1);
2165 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002166 ++NumLDRDFormed;
2167 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002168 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002169 .addReg(FirstReg)
2170 .addReg(SecondReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00002171 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002172 // FIXME: We're converting from LDRi12 to an insn that still
2173 // uses addrmode2, so we need an explicit offset reg. It should
2174 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002175 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00002176 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002177 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002178 concatenateMemOperands(MIB, Op0, Op1);
2179 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002180 ++NumSTRDFormed;
2181 }
2182 MBB->erase(Op0);
2183 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00002184
Matthias Braun125c9f52015-06-03 16:30:24 +00002185 if (!isT2) {
2186 // Add register allocation hints to form register pairs.
2187 MRI->setRegAllocationHint(FirstReg, ARMRI::RegPairEven, SecondReg);
2188 MRI->setRegAllocationHint(SecondReg, ARMRI::RegPairOdd, FirstReg);
2189 }
Evan Chengeba57e42009-06-15 20:54:56 +00002190 } else {
2191 for (unsigned i = 0; i != NumMove; ++i) {
2192 MachineInstr *Op = Ops.back();
2193 Ops.pop_back();
2194 MBB->splice(InsertPos, MBB, Op);
2195 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002196 }
2197
2198 NumLdStMoved += NumMove;
2199 RetVal = true;
2200 }
2201 }
2202 }
2203
2204 return RetVal;
2205}
2206
2207bool
2208ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2209 bool RetVal = false;
2210
2211 DenseMap<MachineInstr*, unsigned> MI2LocMap;
2212 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
2213 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
2214 SmallVector<unsigned, 4> LdBases;
2215 SmallVector<unsigned, 4> StBases;
2216
2217 unsigned Loc = 0;
2218 MachineBasicBlock::iterator MBBI = MBB->begin();
2219 MachineBasicBlock::iterator E = MBB->end();
2220 while (MBBI != E) {
2221 for (; MBBI != E; ++MBBI) {
2222 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002223 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002224 // Stop at barriers.
2225 ++MBBI;
2226 break;
2227 }
2228
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00002229 if (!MI->isDebugValue())
2230 MI2LocMap[MI] = ++Loc;
2231
Evan Cheng185c9ef2009-06-13 09:12:55 +00002232 if (!isMemoryOp(MI))
2233 continue;
2234 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00002235 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00002236 continue;
2237
Evan Chengfd6aad72009-09-25 21:44:53 +00002238 int Opc = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00002239 bool isLd = isLoadSingle(Opc);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002240 unsigned Base = MI->getOperand(1).getReg();
2241 int Offset = getMemoryOpOffset(MI);
2242
2243 bool StopHere = false;
2244 if (isLd) {
2245 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2246 Base2LdsMap.find(Base);
2247 if (BI != Base2LdsMap.end()) {
2248 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2249 if (Offset == getMemoryOpOffset(BI->second[i])) {
2250 StopHere = true;
2251 break;
2252 }
2253 }
2254 if (!StopHere)
2255 BI->second.push_back(MI);
2256 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002257 Base2LdsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002258 LdBases.push_back(Base);
2259 }
2260 } else {
2261 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2262 Base2StsMap.find(Base);
2263 if (BI != Base2StsMap.end()) {
2264 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2265 if (Offset == getMemoryOpOffset(BI->second[i])) {
2266 StopHere = true;
2267 break;
2268 }
2269 }
2270 if (!StopHere)
2271 BI->second.push_back(MI);
2272 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002273 Base2StsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002274 StBases.push_back(Base);
2275 }
2276 }
2277
2278 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002279 // Found a duplicate (a base+offset combination that's seen earlier).
2280 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002281 --Loc;
2282 break;
2283 }
2284 }
2285
2286 // Re-schedule loads.
2287 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2288 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002289 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002290 if (Lds.size() > 1)
2291 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2292 }
2293
2294 // Re-schedule stores.
2295 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2296 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002297 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002298 if (Sts.size() > 1)
2299 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2300 }
2301
2302 if (MBBI != E) {
2303 Base2LdsMap.clear();
2304 Base2StsMap.clear();
2305 LdBases.clear();
2306 StBases.clear();
2307 }
2308 }
2309
2310 return RetVal;
2311}
2312
2313
Matthias Braunec50fa62015-06-01 21:26:23 +00002314/// Returns an instance of the load / store optimization pass.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002315FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2316 if (PreAlloc)
2317 return new ARMPreAllocLoadStoreOpt();
2318 return new ARMLoadStoreOpt();
2319}