blob: 5a0d7bfb77f6b993754d75ec814838c9dac088f6 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Matthias Braunec50fa62015-06-01 21:26:23 +000010/// \file This file contains a pass that performs load / store related peephole
11/// optimizations. This pass should be run after register allocation.
Evan Cheng10043e22007-01-19 07:51:42 +000012//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000016#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000017#include "ARMBaseRegisterInfo.h"
James Molloy556763d2014-05-16 14:14:30 +000018#include "ARMISelLowering.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherae326492015-03-12 22:48:50 +000022#include "ThumbRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/STLExtras.h"
25#include "llvm/ADT/SmallPtrSet.h"
26#include "llvm/ADT/SmallSet.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFunctionPass.h"
31#include "llvm/CodeGen/MachineInstr.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengd28de672007-03-06 18:02:41 +000034#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chenga20cde32011-07-20 23:34:39 +000035#include "llvm/CodeGen/SelectionDAGNodes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/DataLayout.h"
37#include "llvm/IR/DerivedTypes.h"
38#include "llvm/IR/Function.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Support/Debug.h"
40#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000041#include "llvm/Support/raw_ostream.h"
Evan Cheng10043e22007-01-19 07:51:42 +000042#include "llvm/Target/TargetInstrInfo.h"
43#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000044#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000045using namespace llvm;
46
Chandler Carruth84e68b22014-04-22 02:41:26 +000047#define DEBUG_TYPE "arm-ldst-opt"
48
Evan Cheng10043e22007-01-19 07:51:42 +000049STATISTIC(NumLDMGened , "Number of ldm instructions generated");
50STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000051STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
52STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000053STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000054STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
55STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
56STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
57STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
58STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
59STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000060
Evan Cheng10043e22007-01-19 07:51:42 +000061namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +000062 /// Post- register allocation pass the combine load / store instructions to
63 /// form ldm / stm instructions.
Nick Lewycky02d5f772009-10-25 06:33:48 +000064 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000065 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000066 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000067
Evan Cheng10043e22007-01-19 07:51:42 +000068 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000069 const TargetRegisterInfo *TRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000070 const ARMSubtarget *STI;
James Molloy556763d2014-05-16 14:14:30 +000071 const TargetLowering *TL;
Evan Chengf030f2d2007-03-07 20:30:36 +000072 ARMFunctionInfo *AFI;
Evan Chengd28de672007-03-06 18:02:41 +000073 RegScavenger *RS;
James Molloy92a15072014-05-16 14:11:38 +000074 bool isThumb1, isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000075
Craig Topper6bc27bf2014-03-10 02:09:33 +000076 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +000077
Craig Topper6bc27bf2014-03-10 02:09:33 +000078 const char *getPassName() const override {
Evan Cheng10043e22007-01-19 07:51:42 +000079 return "ARM load / store optimization pass";
80 }
81
82 private:
83 struct MemOpQueueEntry {
84 int Offset;
Evan Cheng1fb4de82010-06-21 21:21:14 +000085 unsigned Reg;
86 bool isKill;
Evan Cheng10043e22007-01-19 07:51:42 +000087 unsigned Position;
88 MachineBasicBlock::iterator MBBI;
89 bool Merged;
Owen Andersond6c5a742011-03-29 16:45:53 +000090 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Cheng1fb4de82010-06-21 21:21:14 +000091 MachineBasicBlock::iterator i)
92 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Cheng10043e22007-01-19 07:51:42 +000093 };
94 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
95 typedef MemOpQueue::iterator MemOpQueueIter;
96
Tim Northover569f69d2013-10-10 09:28:20 +000097 void findUsesOfImpDef(SmallVectorImpl<MachineOperand *> &UsesOfImpDefs,
98 const MemOpQueue &MemOps, unsigned DefReg,
99 unsigned RangeBegin, unsigned RangeEnd);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000100 void UpdateBaseRegUses(MachineBasicBlock &MBB,
101 MachineBasicBlock::iterator MBBI,
102 DebugLoc dl, unsigned Base, unsigned WordOffset,
103 ARMCC::CondCodes Pred, unsigned PredReg);
Evan Cheng31587902009-06-05 19:08:58 +0000104 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000105 int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000106 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000107 DebugLoc dl,
108 ArrayRef<std::pair<unsigned, bool> > Regs,
109 ArrayRef<unsigned> ImpDefs);
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000110 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000111 MemOpQueue &MemOps,
112 unsigned memOpsBegin,
113 unsigned memOpsEnd,
114 unsigned insertAfter,
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000115 int Offset,
116 unsigned Base,
117 bool BaseKill,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000118 unsigned Opcode,
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000119 ARMCC::CondCodes Pred,
120 unsigned PredReg,
121 unsigned Scratch,
122 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000123 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000124 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000125 unsigned Opcode, unsigned Size,
Evan Chengc154c112009-06-05 17:56:14 +0000126 ARMCC::CondCodes Pred, unsigned PredReg,
127 unsigned Scratch, MemOpQueue &MemOps,
Craig Topperb94011f2013-07-14 04:42:23 +0000128 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Cheng977195e2007-03-08 02:55:08 +0000129 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000130 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
131 MachineBasicBlock::iterator &MBBI);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000132 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
133 MachineBasicBlock::iterator MBBI,
134 const TargetInstrInfo *TII,
135 bool &Advance,
136 MachineBasicBlock::iterator &I);
137 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
138 MachineBasicBlock::iterator MBBI,
139 bool &Advance,
140 MachineBasicBlock::iterator &I);
Evan Cheng10043e22007-01-19 07:51:42 +0000141 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
142 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
143 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000144 char ARMLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000145}
Evan Cheng10043e22007-01-19 07:51:42 +0000146
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000147static bool definesCPSR(const MachineInstr *MI) {
148 for (const auto &MO : MI->operands()) {
149 if (!MO.isReg())
150 continue;
151 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
152 // If the instruction has live CPSR def, then it's not safe to fold it
153 // into load / store.
154 return true;
155 }
156
157 return false;
158}
159
160static int getMemoryOpOffset(const MachineInstr *MI) {
Matthias Braunfa3872e2015-05-18 20:27:55 +0000161 unsigned Opcode = MI->getOpcode();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000162 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
163 unsigned NumOperands = MI->getDesc().getNumOperands();
164 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
165
166 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
167 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
168 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
169 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
170 return OffField;
171
172 // Thumb1 immediate offsets are scaled by 4
Renato Golinb9887ef2015-02-25 14:41:06 +0000173 if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi ||
174 Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi)
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000175 return OffField * 4;
176
177 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
178 : ARM_AM::getAM5Offset(OffField) * 4;
179 ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField)
180 : ARM_AM::getAM5Op(OffField);
181
182 if (Op == ARM_AM::sub)
183 return -Offset;
184
185 return Offset;
186}
187
Matthias Braunfa3872e2015-05-18 20:27:55 +0000188static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000189 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000190 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000191 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000192 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000193 switch (Mode) {
194 default: llvm_unreachable("Unhandled submode!");
195 case ARM_AM::ia: return ARM::LDMIA;
196 case ARM_AM::da: return ARM::LDMDA;
197 case ARM_AM::db: return ARM::LDMDB;
198 case ARM_AM::ib: return ARM::LDMIB;
199 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000200 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000201 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000202 switch (Mode) {
203 default: llvm_unreachable("Unhandled submode!");
204 case ARM_AM::ia: return ARM::STMIA;
205 case ARM_AM::da: return ARM::STMDA;
206 case ARM_AM::db: return ARM::STMDB;
207 case ARM_AM::ib: return ARM::STMIB;
208 }
James Molloy556763d2014-05-16 14:14:30 +0000209 case ARM::tLDRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000210 case ARM::tLDRspi:
James Molloy556763d2014-05-16 14:14:30 +0000211 // tLDMIA is writeback-only - unless the base register is in the input
212 // reglist.
213 ++NumLDMGened;
214 switch (Mode) {
215 default: llvm_unreachable("Unhandled submode!");
216 case ARM_AM::ia: return ARM::tLDMIA;
217 }
218 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000219 case ARM::tSTRspi:
James Molloy556763d2014-05-16 14:14:30 +0000220 // There is no non-writeback tSTMIA either.
221 ++NumSTMGened;
222 switch (Mode) {
223 default: llvm_unreachable("Unhandled submode!");
224 case ARM_AM::ia: return ARM::tSTMIA_UPD;
225 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000226 case ARM::t2LDRi8:
227 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000228 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000229 switch (Mode) {
230 default: llvm_unreachable("Unhandled submode!");
231 case ARM_AM::ia: return ARM::t2LDMIA;
232 case ARM_AM::db: return ARM::t2LDMDB;
233 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000234 case ARM::t2STRi8:
235 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000236 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000237 switch (Mode) {
238 default: llvm_unreachable("Unhandled submode!");
239 case ARM_AM::ia: return ARM::t2STMIA;
240 case ARM_AM::db: return ARM::t2STMDB;
241 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000242 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000243 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000244 switch (Mode) {
245 default: llvm_unreachable("Unhandled submode!");
246 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000247 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000248 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000249 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000250 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000251 switch (Mode) {
252 default: llvm_unreachable("Unhandled submode!");
253 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000254 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000255 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000256 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000257 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000258 switch (Mode) {
259 default: llvm_unreachable("Unhandled submode!");
260 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000261 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000262 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000263 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000264 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000265 switch (Mode) {
266 default: llvm_unreachable("Unhandled submode!");
267 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000268 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000269 }
Evan Cheng10043e22007-01-19 07:51:42 +0000270 }
Evan Cheng10043e22007-01-19 07:51:42 +0000271}
272
Benjamin Kramer113b2a92015-06-05 14:32:54 +0000273static ARM_AM::AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000274 switch (Opcode) {
275 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000276 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000277 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000278 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000279 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000280 case ARM::STMIA_UPD:
James Molloy556763d2014-05-16 14:14:30 +0000281 case ARM::tLDMIA:
282 case ARM::tLDMIA_UPD:
283 case ARM::tSTMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000284 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000285 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000286 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000287 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000288 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000289 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000290 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000291 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000292 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000293 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000294 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000295 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000296 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000297 return ARM_AM::ia;
298
299 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000300 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000301 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000302 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000303 return ARM_AM::da;
304
305 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000306 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000307 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000308 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000309 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000310 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000311 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000312 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000313 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000314 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000315 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000316 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000317 return ARM_AM::db;
318
319 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000320 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000321 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000322 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000323 return ARM_AM::ib;
324 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000325}
326
James Molloy556763d2014-05-16 14:14:30 +0000327static bool isT1i32Load(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000328 return Opc == ARM::tLDRi || Opc == ARM::tLDRspi;
James Molloy556763d2014-05-16 14:14:30 +0000329}
330
Evan Cheng71756e72009-08-04 01:43:45 +0000331static bool isT2i32Load(unsigned Opc) {
332 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
333}
334
Evan Cheng4605e8a2009-07-09 23:11:34 +0000335static bool isi32Load(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000336 return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
337}
338
339static bool isT1i32Store(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000340 return Opc == ARM::tSTRi || Opc == ARM::tSTRspi;
Evan Cheng71756e72009-08-04 01:43:45 +0000341}
342
343static bool isT2i32Store(unsigned Opc) {
344 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000345}
346
347static bool isi32Store(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000348 return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
349}
350
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000351static unsigned getImmScale(unsigned Opc) {
352 switch (Opc) {
353 default: llvm_unreachable("Unhandled opcode!");
354 case ARM::tLDRi:
355 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000356 case ARM::tLDRspi:
357 case ARM::tSTRspi:
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000358 return 1;
359 case ARM::tLDRHi:
360 case ARM::tSTRHi:
361 return 2;
362 case ARM::tLDRBi:
363 case ARM::tSTRBi:
364 return 4;
365 }
366}
367
368/// Update future uses of the base register with the offset introduced
369/// due to writeback. This function only works on Thumb1.
370void
371ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
372 MachineBasicBlock::iterator MBBI,
373 DebugLoc dl, unsigned Base,
374 unsigned WordOffset,
375 ARMCC::CondCodes Pred, unsigned PredReg) {
376 assert(isThumb1 && "Can only update base register uses for Thumb1!");
377 // Start updating any instructions with immediate offsets. Insert a SUB before
378 // the first non-updateable instruction (if any).
379 for (; MBBI != MBB.end(); ++MBBI) {
380 bool InsertSub = false;
381 unsigned Opc = MBBI->getOpcode();
382
383 if (MBBI->readsRegister(Base)) {
384 int Offset;
385 bool IsLoad =
386 Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi;
387 bool IsStore =
388 Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi;
389
390 if (IsLoad || IsStore) {
391 // Loads and stores with immediate offsets can be updated, but only if
392 // the new offset isn't negative.
393 // The MachineOperand containing the offset immediate is the last one
394 // before predicates.
395 MachineOperand &MO =
396 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
397 // The offsets are scaled by 1, 2 or 4 depending on the Opcode.
398 Offset = MO.getImm() - WordOffset * getImmScale(Opc);
399
400 // If storing the base register, it needs to be reset first.
401 unsigned InstrSrcReg = MBBI->getOperand(0).getReg();
402
403 if (Offset >= 0 && !(IsStore && InstrSrcReg == Base))
404 MO.setImm(Offset);
405 else
406 InsertSub = true;
407
408 } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) &&
409 !definesCPSR(MBBI)) {
410 // SUBS/ADDS using this register, with a dead def of the CPSR.
411 // Merge it with the update; if the merged offset is too large,
412 // insert a new sub instead.
413 MachineOperand &MO =
414 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
415 Offset = (Opc == ARM::tSUBi8) ?
416 MO.getImm() + WordOffset * 4 :
417 MO.getImm() - WordOffset * 4 ;
418 if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) {
419 // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if
420 // Offset == 0.
421 MO.setImm(Offset);
422 // The base register has now been reset, so exit early.
423 return;
424 } else {
425 InsertSub = true;
426 }
427
428 } else {
429 // Can't update the instruction.
430 InsertSub = true;
431 }
432
433 } else if (definesCPSR(MBBI) || MBBI->isCall() || MBBI->isBranch()) {
434 // Since SUBS sets the condition flags, we can't place the base reset
435 // after an instruction that has a live CPSR def.
436 // The base register might also contain an argument for a function call.
437 InsertSub = true;
438 }
439
440 if (InsertSub) {
441 // An instruction above couldn't be updated, so insert a sub.
442 AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000443 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000444 return;
445 }
446
John Brawnd86e0042015-06-23 16:02:11 +0000447 if (MBBI->killsRegister(Base) || MBBI->definesRegister(Base))
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000448 // Register got killed. Stop updating.
449 return;
450 }
451
452 // End of block was reached.
453 if (MBB.succ_size() > 0) {
454 // FIXME: Because of a bug, live registers are sometimes missing from
455 // the successor blocks' live-in sets. This means we can't trust that
456 // information and *always* have to reset at the end of a block.
457 // See PR21029.
458 if (MBBI != MBB.end()) --MBBI;
459 AddDefaultT1CC(
460 BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000461 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000462 }
463}
464
Matthias Braunec50fa62015-06-01 21:26:23 +0000465/// Create and insert a LDM or STM with Base as base register and registers in
466/// Regs as the register operands that would be loaded / stored. It returns
467/// true if the transformation is done.
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000468bool
Evan Cheng31587902009-06-05 19:08:58 +0000469ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000470 MachineBasicBlock::iterator MBBI,
471 int Offset, unsigned Base, bool BaseKill,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000472 unsigned Opcode, ARMCC::CondCodes Pred,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000473 unsigned PredReg, unsigned Scratch, DebugLoc dl,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000474 ArrayRef<std::pair<unsigned, bool> > Regs,
475 ArrayRef<unsigned> ImpDefs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000476 // Only a single register to load / store. Don't bother.
477 unsigned NumRegs = Regs.size();
478 if (NumRegs <= 1)
479 return false;
480
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000481 // For Thumb1 targets, it might be necessary to clobber the CPSR to merge.
482 // Compute liveness information for that register to make the decision.
483 bool SafeToClobberCPSR = !isThumb1 ||
484 (MBB.computeRegisterLiveness(TRI, ARM::CPSR, std::prev(MBBI), 15) ==
485 MachineBasicBlock::LQR_Dead);
486
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000487 bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
488
489 // Exception: If the base register is in the input reglist, Thumb1 LDM is
490 // non-writeback.
491 // It's also not possible to merge an STR of the base register in Thumb1.
492 if (isThumb1)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000493 for (const std::pair<unsigned, bool> &R : Regs)
494 if (Base == R.first) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000495 assert(Base != ARM::SP && "Thumb1 does not allow SP in register list");
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000496 if (Opcode == ARM::tLDRi) {
497 Writeback = false;
498 break;
499 } else if (Opcode == ARM::tSTRi) {
500 return false;
501 }
502 }
503
Evan Cheng10043e22007-01-19 07:51:42 +0000504 ARM_AM::AMSubMode Mode = ARM_AM::ia;
James Molloy556763d2014-05-16 14:14:30 +0000505 // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000506 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000507 bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
508
James Molloybb73c232014-05-16 14:08:46 +0000509 if (Offset == 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000510 Mode = ARM_AM::ib;
James Molloybb73c232014-05-16 14:08:46 +0000511 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000512 Mode = ARM_AM::da;
James Molloy556763d2014-05-16 14:14:30 +0000513 } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
Bob Wilsonca5af122010-08-27 23:57:52 +0000514 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000515 Mode = ARM_AM::db;
Renato Golinb9887ef2015-02-25 14:41:06 +0000516 } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) {
James Molloybb73c232014-05-16 14:08:46 +0000517 // Check if this is a supported opcode before inserting instructions to
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000518 // calculate a new base register.
519 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
520
Evan Cheng10043e22007-01-19 07:51:42 +0000521 // If starting offset isn't zero, insert a MI to materialize a new base.
522 // But only do so if it is cost effective, i.e. merging more than two
523 // loads / stores.
524 if (NumRegs <= 2)
525 return false;
526
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000527 // On Thumb1, it's not worth materializing a new base register without
528 // clobbering the CPSR (i.e. not using ADDS/SUBS).
529 if (!SafeToClobberCPSR)
530 return false;
531
Evan Cheng10043e22007-01-19 07:51:42 +0000532 unsigned NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000533 if (isi32Load(Opcode)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000534 // If it is a load, then just use one of the destination register to
535 // use as the new base.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000536 NewBase = Regs[NumRegs-1].first;
James Molloybb73c232014-05-16 14:08:46 +0000537 } else {
Evan Cheng2818fdd2007-03-07 02:38:05 +0000538 // Use the scratch register to use as a new base.
539 NewBase = Scratch;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000540 if (NewBase == 0)
541 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000542 }
James Molloy556763d2014-05-16 14:14:30 +0000543
544 int BaseOpc =
545 isThumb2 ? ARM::t2ADDri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000546 (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi :
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000547 (isThumb1 && Offset < 8) ? ARM::tADDi3 :
James Molloy556763d2014-05-16 14:14:30 +0000548 isThumb1 ? ARM::tADDi8 : ARM::ADDri;
549
Evan Cheng10043e22007-01-19 07:51:42 +0000550 if (Offset < 0) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000551 Offset = - Offset;
James Molloy556763d2014-05-16 14:14:30 +0000552 BaseOpc =
553 isThumb2 ? ARM::t2SUBri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000554 (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 :
James Molloy556763d2014-05-16 14:14:30 +0000555 isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000556 }
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000557
James Molloy556763d2014-05-16 14:14:30 +0000558 if (!TL->isLegalAddImmediate(Offset))
559 // FIXME: Try add with register operand?
560 return false; // Probably not worth it then.
561
562 if (isThumb1) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000563 // Thumb1: depending on immediate size, use either
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000564 // ADDS NewBase, Base, #imm3
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000565 // or
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000566 // MOV NewBase, Base
567 // ADDS NewBase, #imm8.
Renato Golinb9887ef2015-02-25 14:41:06 +0000568 if (Base != NewBase &&
569 (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) {
James Molloy556763d2014-05-16 14:14:30 +0000570 // Need to insert a MOV to the new base first.
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000571 if (isARMLowRegister(NewBase) && isARMLowRegister(Base) &&
Eric Christopher1b21f002015-01-29 00:19:33 +0000572 !STI->hasV6Ops()) {
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000573 // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr
574 if (Pred != ARMCC::AL)
575 return false;
576 BuildMI(MBB, MBBI, dl, TII->get(ARM::tMOVSr), NewBase)
577 .addReg(Base, getKillRegState(BaseKill));
578 } else
579 BuildMI(MBB, MBBI, dl, TII->get(ARM::tMOVr), NewBase)
580 .addReg(Base, getKillRegState(BaseKill))
581 .addImm(Pred).addReg(PredReg);
582
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000583 // Set up BaseKill and Base correctly to insert the ADDS/SUBS below.
584 Base = NewBase;
585 BaseKill = false;
James Molloy556763d2014-05-16 14:14:30 +0000586 }
Renato Golinb9887ef2015-02-25 14:41:06 +0000587 if (BaseOpc == ARM::tADDrSPi) {
588 assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4");
589 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
590 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset/4)
591 .addImm(Pred).addReg(PredReg);
592 } else
593 AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase), true)
594 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
595 .addImm(Pred).addReg(PredReg);
James Molloy556763d2014-05-16 14:14:30 +0000596 } else {
597 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
598 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
599 .addImm(Pred).addReg(PredReg).addReg(0);
600 }
Evan Cheng10043e22007-01-19 07:51:42 +0000601 Base = NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000602 BaseKill = true; // New base is always killed straight away.
Evan Cheng10043e22007-01-19 07:51:42 +0000603 }
604
Bob Wilsonba75e812010-03-16 00:31:15 +0000605 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
606 Opcode == ARM::VLDRD);
James Molloy556763d2014-05-16 14:14:30 +0000607
608 // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
609 // base register writeback.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000610 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Andersonc48981f2011-03-29 17:42:25 +0000611 if (!Opcode) return false;
James Molloy556763d2014-05-16 14:14:30 +0000612
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000613 // Check if a Thumb1 LDM/STM merge is safe. This is the case if:
614 // - There is no writeback (LDM of base register),
615 // - the base register is killed by the merged instruction,
616 // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS
617 // to reset the base register.
618 // Otherwise, don't merge.
619 // It's safe to return here since the code to materialize a new base register
620 // above is also conditional on SafeToClobberCPSR.
621 if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill)
622 return false;
Moritz Roth8f376562014-08-15 17:00:30 +0000623
James Molloy556763d2014-05-16 14:14:30 +0000624 MachineInstrBuilder MIB;
625
626 if (Writeback) {
627 if (Opcode == ARM::tLDMIA)
628 // Update tLDMIA with writeback if necessary.
629 Opcode = ARM::tLDMIA_UPD;
630
James Molloy556763d2014-05-16 14:14:30 +0000631 MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode));
632
633 // Thumb1: we might need to set base writeback when building the MI.
634 MIB.addReg(Base, getDefRegState(true))
635 .addReg(Base, getKillRegState(BaseKill));
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000636
637 // The base isn't dead after a merged instruction with writeback.
638 // Insert a sub instruction after the newly formed instruction to reset.
639 if (!BaseKill)
640 UpdateBaseRegUses(MBB, MBBI, dl, Base, NumRegs, Pred, PredReg);
641
James Molloy556763d2014-05-16 14:14:30 +0000642 } else {
643 // No writeback, simply build the MachineInstr.
644 MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode));
645 MIB.addReg(Base, getKillRegState(BaseKill));
646 }
647
648 MIB.addImm(Pred).addReg(PredReg);
649
Matthias Braunaa9fa352015-05-27 05:12:40 +0000650 for (const std::pair<unsigned, bool> &R : Regs)
651 MIB = MIB.addReg(R.first, getDefRegState(isDef)
652 | getKillRegState(R.second));
Evan Cheng10043e22007-01-19 07:51:42 +0000653
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000654 // Add implicit defs for super-registers.
Matthias Braunaa9fa352015-05-27 05:12:40 +0000655 for (unsigned ImpDef : ImpDefs)
656 MIB.addReg(ImpDef, RegState::ImplicitDefine);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000657
Evan Cheng10043e22007-01-19 07:51:42 +0000658 return true;
659}
660
Matthias Braunec50fa62015-06-01 21:26:23 +0000661/// Find all instructions using a given imp-def within a range.
Tim Northover569f69d2013-10-10 09:28:20 +0000662///
663/// We are trying to combine a range of instructions, one of which (located at
664/// position RangeBegin) implicitly defines a register. The final LDM/STM will
665/// be placed at RangeEnd, and so any uses of this definition between RangeStart
666/// and RangeEnd must be modified to use an undefined value.
667///
668/// The live range continues until we find a second definition or one of the
669/// uses we find is a kill. Unfortunately MemOps is not sorted by Position, so
670/// we must consider all uses and decide which are relevant in a second pass.
671void ARMLoadStoreOpt::findUsesOfImpDef(
672 SmallVectorImpl<MachineOperand *> &UsesOfImpDefs, const MemOpQueue &MemOps,
673 unsigned DefReg, unsigned RangeBegin, unsigned RangeEnd) {
674 std::map<unsigned, MachineOperand *> Uses;
675 unsigned LastLivePos = RangeEnd;
676
677 // First we find all uses of this register with Position between RangeBegin
678 // and RangeEnd, any or all of these could be uses of a definition at
679 // RangeBegin. We also record the latest position a definition at RangeBegin
680 // would be considered live.
681 for (unsigned i = 0; i < MemOps.size(); ++i) {
682 MachineInstr &MI = *MemOps[i].MBBI;
683 unsigned MIPosition = MemOps[i].Position;
684 if (MIPosition <= RangeBegin || MIPosition > RangeEnd)
685 continue;
686
687 // If this instruction defines the register, then any later use will be of
688 // that definition rather than ours.
689 if (MI.definesRegister(DefReg))
690 LastLivePos = std::min(LastLivePos, MIPosition);
691
692 MachineOperand *UseOp = MI.findRegisterUseOperand(DefReg);
693 if (!UseOp)
694 continue;
695
696 // If this instruction kills the register then (assuming liveness is
697 // correct when we start) we don't need to think about anything after here.
698 if (UseOp->isKill())
699 LastLivePos = std::min(LastLivePos, MIPosition);
700
701 Uses[MIPosition] = UseOp;
702 }
703
704 // Now we traverse the list of all uses, and append the ones that actually use
705 // our definition to the requested list.
706 for (std::map<unsigned, MachineOperand *>::iterator I = Uses.begin(),
707 E = Uses.end();
708 I != E; ++I) {
709 // List is sorted by position so once we've found one out of range there
710 // will be no more to consider.
711 if (I->first > LastLivePos)
712 break;
713 UsesOfImpDefs.push_back(I->second);
714 }
715}
716
Matthias Braunec50fa62015-06-01 21:26:23 +0000717/// Call MergeOps and update MemOps and merges accordingly on success.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000718void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
719 MemOpQueue &memOps,
720 unsigned memOpsBegin, unsigned memOpsEnd,
721 unsigned insertAfter, int Offset,
722 unsigned Base, bool BaseKill,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000723 unsigned Opcode,
Evan Cheng1fb4de82010-06-21 21:21:14 +0000724 ARMCC::CondCodes Pred, unsigned PredReg,
725 unsigned Scratch,
726 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000727 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000728 // First calculate which of the registers should be killed by the merged
729 // instruction.
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000730 const unsigned insertPos = memOps[insertAfter].Position;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000731 SmallSet<unsigned, 4> KilledRegs;
732 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000733 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
734 if (i == memOpsBegin) {
735 i = memOpsEnd;
736 if (i == e)
737 break;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000738 }
Evan Cheng1fb4de82010-06-21 21:21:14 +0000739 if (memOps[i].Position < insertPos && memOps[i].isKill) {
740 unsigned Reg = memOps[i].Reg;
741 KilledRegs.insert(Reg);
742 Killer[Reg] = i;
743 }
744 }
745
746 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000747 SmallVector<unsigned, 8> ImpDefs;
Tim Northover569f69d2013-10-10 09:28:20 +0000748 SmallVector<MachineOperand *, 8> UsesOfImpDefs;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000749 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Cheng1fb4de82010-06-21 21:21:14 +0000750 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000751 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000752 // uses the same register, make sure to transfer any kill flag.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000753 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000754 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000755
756 // Collect any implicit defs of super-registers. They must be preserved.
Matthias Braune41e1462015-05-29 02:56:46 +0000757 for (const MachineOperand &MO : memOps[i].MBBI->operands()) {
758 if (!MO.isReg() || !MO.isDef() || !MO.isImplicit() || MO.isDead())
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000759 continue;
Matthias Braune41e1462015-05-29 02:56:46 +0000760 unsigned DefReg = MO.getReg();
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000761 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end())
762 ImpDefs.push_back(DefReg);
Tim Northover569f69d2013-10-10 09:28:20 +0000763
764 // There may be other uses of the definition between this instruction and
765 // the eventual LDM/STM position. These should be marked undef if the
766 // merge takes place.
767 findUsesOfImpDef(UsesOfImpDefs, memOps, DefReg, memOps[i].Position,
768 insertPos);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000769 }
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000770 }
771
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000772 // Try to do the merge.
773 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000774 ++Loc;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000775 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000776 Pred, PredReg, Scratch, dl, Regs, ImpDefs))
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000777 return;
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000778
779 // Merge succeeded, update records.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000780 Merges.push_back(std::prev(Loc));
Tim Northover569f69d2013-10-10 09:28:20 +0000781
782 // In gathering loads together, we may have moved the imp-def of a register
783 // past one of its uses. This is OK, since we know better than the rest of
784 // LLVM what's OK with ARM loads and stores; but we still have to adjust the
785 // affected uses.
786 for (SmallVectorImpl<MachineOperand *>::iterator I = UsesOfImpDefs.begin(),
787 E = UsesOfImpDefs.end();
James Molloybb73c232014-05-16 14:08:46 +0000788 I != E; ++I)
Tim Northover569f69d2013-10-10 09:28:20 +0000789 (*I)->setIsUndef();
790
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000791 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000792 // Remove kill flags from any memops that come before insertPos.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000793 if (Regs[i-memOpsBegin].second) {
794 unsigned Reg = Regs[i-memOpsBegin].first;
795 if (KilledRegs.count(Reg)) {
796 unsigned j = Killer[Reg];
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000797 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
798 assert(Idx >= 0 && "Cannot find killing operand");
799 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen4d30f902010-08-30 21:52:40 +0000800 memOps[j].isKill = false;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000801 }
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000802 memOps[i].isKill = true;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000803 }
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000804 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000805 // Update this memop to refer to the merged instruction.
806 // We may need to move kill flags again.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000807 memOps[i].Merged = true;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000808 memOps[i].MBBI = Merges.back();
809 memOps[i].Position = insertPos;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000810 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000811
812 // Update memOps offsets, since they may have been modified by MergeOps.
813 for (auto &MemOp : memOps) {
814 MemOp.Offset = getMemoryOpOffset(MemOp.MBBI);
815 }
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000816}
817
Matthias Braunec50fa62015-06-01 21:26:23 +0000818/// Merge a number of load / store instructions into one or more load / store
819/// multiple instructions.
Evan Chengc154c112009-06-05 17:56:14 +0000820void
Evan Cheng2818fdd2007-03-07 02:38:05 +0000821ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000822 unsigned Base, unsigned Opcode, unsigned Size,
Craig Topperb94011f2013-07-14 04:42:23 +0000823 ARMCC::CondCodes Pred, unsigned PredReg,
824 unsigned Scratch, MemOpQueue &MemOps,
825 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Bob Wilson13ce07f2010-08-27 23:18:17 +0000826 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +0000827 int Offset = MemOps[SIndex].Offset;
828 int SOffset = Offset;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000829 unsigned insertAfter = SIndex;
Evan Cheng10043e22007-01-19 07:51:42 +0000830 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000831 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000832 const MachineOperand &PMO = Loc->getOperand(0);
833 unsigned PReg = PMO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000834 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
Jim Grosbachbf598592010-03-26 18:41:09 +0000835 unsigned Count = 1;
Bob Wilsond135c692011-04-05 23:03:25 +0000836 unsigned Limit = ~0U;
Moritz Roth378a43b2014-08-15 17:00:20 +0000837 bool BaseKill = false;
Bob Wilsond135c692011-04-05 23:03:25 +0000838 // vldm / vstm limit are 32 for S variants, 16 for D variants.
839
840 switch (Opcode) {
841 default: break;
842 case ARM::VSTRS:
843 Limit = 32;
844 break;
845 case ARM::VSTRD:
846 Limit = 16;
847 break;
848 case ARM::VLDRD:
849 Limit = 16;
850 break;
851 case ARM::VLDRS:
852 Limit = 32;
853 break;
854 }
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000855
Evan Cheng10043e22007-01-19 07:51:42 +0000856 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
857 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000858 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
859 unsigned Reg = MO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000860 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
Bob Wilsond135c692011-04-05 23:03:25 +0000861 // Register numbers must be in ascending order. For VFP / NEON load and
862 // store multiples, the registers must also be consecutive and within the
863 // limit on the number of registers per instruction.
Evan Cheng439bda92010-02-12 22:17:21 +0000864 if (Reg != ARM::SP &&
865 NewOffset == Offset + (int)Size &&
Bob Wilsond135c692011-04-05 23:03:25 +0000866 ((isNotVFP && RegNum > PRegNum) ||
Arnold Schwaighoferd7e8d922013-09-04 17:41:16 +0000867 ((Count < Limit) && RegNum == PRegNum+1)) &&
868 // On Swift we don't want vldm/vstm to start with a odd register num
869 // because Q register unaligned vldm/vstm need more uops.
870 (!STI->isSwift() || isNotVFP || Count != 1 || !(PRegNum & 0x1))) {
Evan Cheng10043e22007-01-19 07:51:42 +0000871 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +0000872 PRegNum = RegNum;
Jim Grosbachbf598592010-03-26 18:41:09 +0000873 ++Count;
Evan Cheng10043e22007-01-19 07:51:42 +0000874 } else {
875 // Can't merge this in. Try merge the earlier ones first.
Moritz Roth378a43b2014-08-15 17:00:20 +0000876 // We need to compute BaseKill here because the MemOps may have been
877 // reordered.
878 BaseKill = Loc->killsRegister(Base);
879
880 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset, Base,
881 BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000882 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
883 MemOps, Merges);
884 return;
Evan Cheng10043e22007-01-19 07:51:42 +0000885 }
886
Moritz Roth378a43b2014-08-15 17:00:20 +0000887 if (MemOps[i].Position > MemOps[insertAfter].Position) {
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000888 insertAfter = i;
Moritz Roth378a43b2014-08-15 17:00:20 +0000889 Loc = MemOps[i].MBBI;
890 }
Evan Cheng10043e22007-01-19 07:51:42 +0000891 }
892
Moritz Roth378a43b2014-08-15 17:00:20 +0000893 BaseKill = Loc->killsRegister(Base);
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000894 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
895 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng10043e22007-01-19 07:51:42 +0000896}
897
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000898static bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
899 unsigned Bytes, unsigned Limit,
900 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000901 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000902 if (!MI)
903 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000904
905 bool CheckCPSRDef = false;
906 switch (MI->getOpcode()) {
907 default: return false;
James Molloy556763d2014-05-16 14:14:30 +0000908 case ARM::tSUBi8:
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000909 case ARM::t2SUBri:
910 case ARM::SUBri:
911 CheckCPSRDef = true;
Matthias Braunaa9fa352015-05-27 05:12:40 +0000912 break;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000913 case ARM::tSUBspi:
914 break;
915 }
Evan Cheng71756e72009-08-04 01:43:45 +0000916
917 // Make sure the offset fits in 8 bits.
Bob Wilsonaf371b42010-08-27 21:44:35 +0000918 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng71756e72009-08-04 01:43:45 +0000919 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000920
James Molloy556763d2014-05-16 14:14:30 +0000921 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi ||
922 MI->getOpcode() == ARM::tSUBi8) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000923 if (!(MI->getOperand(0).getReg() == Base &&
924 MI->getOperand(1).getReg() == Base &&
James Molloy556763d2014-05-16 14:14:30 +0000925 (MI->getOperand(2).getImm() * Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000926 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000927 MyPredReg == PredReg))
928 return false;
929
930 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000931}
932
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000933static bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
934 unsigned Bytes, unsigned Limit,
935 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000936 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000937 if (!MI)
938 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000939
940 bool CheckCPSRDef = false;
941 switch (MI->getOpcode()) {
942 default: return false;
James Molloy556763d2014-05-16 14:14:30 +0000943 case ARM::tADDi8:
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000944 case ARM::t2ADDri:
945 case ARM::ADDri:
946 CheckCPSRDef = true;
Matthias Braunaa9fa352015-05-27 05:12:40 +0000947 break;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000948 case ARM::tADDspi:
949 break;
950 }
Evan Cheng71756e72009-08-04 01:43:45 +0000951
Bob Wilsonaf371b42010-08-27 21:44:35 +0000952 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng4605e8a2009-07-09 23:11:34 +0000953 // Make sure the offset fits in 8 bits.
Evan Cheng71756e72009-08-04 01:43:45 +0000954 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000955
James Molloy556763d2014-05-16 14:14:30 +0000956 unsigned Scale = (MI->getOpcode() == ARM::tADDspi ||
957 MI->getOpcode() == ARM::tADDi8) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000958 if (!(MI->getOperand(0).getReg() == Base &&
959 MI->getOperand(1).getReg() == Base &&
James Molloy556763d2014-05-16 14:14:30 +0000960 (MI->getOperand(2).getImm() * Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000961 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000962 MyPredReg == PredReg))
963 return false;
964
965 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000966}
967
968static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
969 switch (MI->getOpcode()) {
970 default: return 0;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000971 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +0000972 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +0000973 case ARM::tLDRi:
974 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000975 case ARM::tLDRspi:
976 case ARM::tSTRspi:
Evan Cheng4605e8a2009-07-09 23:11:34 +0000977 case ARM::t2LDRi8:
978 case ARM::t2LDRi12:
979 case ARM::t2STRi8:
980 case ARM::t2STRi12:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000981 case ARM::VLDRS:
982 case ARM::VSTRS:
Evan Cheng10043e22007-01-19 07:51:42 +0000983 return 4;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000984 case ARM::VLDRD:
985 case ARM::VSTRD:
Evan Cheng10043e22007-01-19 07:51:42 +0000986 return 8;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000987 case ARM::LDMIA:
988 case ARM::LDMDA:
989 case ARM::LDMDB:
990 case ARM::LDMIB:
991 case ARM::STMIA:
992 case ARM::STMDA:
993 case ARM::STMDB:
994 case ARM::STMIB:
James Molloy556763d2014-05-16 14:14:30 +0000995 case ARM::tLDMIA:
996 case ARM::tLDMIA_UPD:
997 case ARM::tSTMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000998 case ARM::t2LDMIA:
999 case ARM::t2LDMDB:
1000 case ARM::t2STMIA:
1001 case ARM::t2STMDB:
1002 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001003 case ARM::VSTMSIA:
Bob Wilsoned197682010-09-10 18:25:35 +00001004 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001005 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001006 case ARM::VSTMDIA:
Bob Wilsoned197682010-09-10 18:25:35 +00001007 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Cheng10043e22007-01-19 07:51:42 +00001008 }
1009}
1010
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001011static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
1012 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001013 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001014 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001015 case ARM::LDMIA:
1016 case ARM::LDMDA:
1017 case ARM::LDMDB:
1018 case ARM::LDMIB:
1019 switch (Mode) {
1020 default: llvm_unreachable("Unhandled submode!");
1021 case ARM_AM::ia: return ARM::LDMIA_UPD;
1022 case ARM_AM::ib: return ARM::LDMIB_UPD;
1023 case ARM_AM::da: return ARM::LDMDA_UPD;
1024 case ARM_AM::db: return ARM::LDMDB_UPD;
1025 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001026 case ARM::STMIA:
1027 case ARM::STMDA:
1028 case ARM::STMDB:
1029 case ARM::STMIB:
1030 switch (Mode) {
1031 default: llvm_unreachable("Unhandled submode!");
1032 case ARM_AM::ia: return ARM::STMIA_UPD;
1033 case ARM_AM::ib: return ARM::STMIB_UPD;
1034 case ARM_AM::da: return ARM::STMDA_UPD;
1035 case ARM_AM::db: return ARM::STMDB_UPD;
1036 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001037 case ARM::t2LDMIA:
1038 case ARM::t2LDMDB:
1039 switch (Mode) {
1040 default: llvm_unreachable("Unhandled submode!");
1041 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
1042 case ARM_AM::db: return ARM::t2LDMDB_UPD;
1043 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001044 case ARM::t2STMIA:
1045 case ARM::t2STMDB:
1046 switch (Mode) {
1047 default: llvm_unreachable("Unhandled submode!");
1048 case ARM_AM::ia: return ARM::t2STMIA_UPD;
1049 case ARM_AM::db: return ARM::t2STMDB_UPD;
1050 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001051 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001052 switch (Mode) {
1053 default: llvm_unreachable("Unhandled submode!");
1054 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
1055 case ARM_AM::db: return ARM::VLDMSDB_UPD;
1056 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001057 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001058 switch (Mode) {
1059 default: llvm_unreachable("Unhandled submode!");
1060 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
1061 case ARM_AM::db: return ARM::VLDMDDB_UPD;
1062 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001063 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001064 switch (Mode) {
1065 default: llvm_unreachable("Unhandled submode!");
1066 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
1067 case ARM_AM::db: return ARM::VSTMSDB_UPD;
1068 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001069 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001070 switch (Mode) {
1071 default: llvm_unreachable("Unhandled submode!");
1072 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
1073 case ARM_AM::db: return ARM::VSTMDDB_UPD;
1074 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001075 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001076}
1077
Matthias Braunec50fa62015-06-01 21:26:23 +00001078/// Fold proceeding/trailing inc/dec of base register into the
1079/// LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +00001080///
1081/// stmia rn, <ra, rb, rc>
1082/// rn := rn + 4 * 3;
1083/// =>
1084/// stmia rn!, <ra, rb, rc>
1085///
1086/// rn := rn - 4 * 3;
1087/// ldmia rn, <ra, rb, rc>
1088/// =>
1089/// ldmdb rn!, <ra, rb, rc>
Evan Cheng4605e8a2009-07-09 23:11:34 +00001090bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
1091 MachineBasicBlock::iterator MBBI,
1092 bool &Advance,
1093 MachineBasicBlock::iterator &I) {
James Molloy556763d2014-05-16 14:14:30 +00001094 // Thumb1 is already using updating loads/stores.
1095 if (isThumb1) return false;
1096
Evan Cheng10043e22007-01-19 07:51:42 +00001097 MachineInstr *MI = MBBI;
1098 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +00001099 bool BaseKill = MI->getOperand(0).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001100 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng94f04c62007-07-05 07:18:20 +00001101 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001102 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Matthias Braunfa3872e2015-05-18 20:27:55 +00001103 unsigned Opcode = MI->getOpcode();
Bob Wilson947f04b2010-03-13 01:08:20 +00001104 DebugLoc dl = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +00001105
Bob Wilson13ce07f2010-08-27 23:18:17 +00001106 // Can't use an updating ld/st if the base register is also a dest
1107 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001108 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +00001109 if (MI->getOperand(i).getReg() == Base)
1110 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001111
1112 bool DoMerge = false;
Benjamin Kramer113b2a92015-06-05 14:32:54 +00001113 ARM_AM::AMSubMode Mode = getLoadStoreMultipleSubMode(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +00001114
Bob Wilson947f04b2010-03-13 01:08:20 +00001115 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001116 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1117 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001118 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001119 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
1120 --PrevMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +00001121 if (Mode == ARM_AM::ia &&
1122 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
1123 Mode = ARM_AM::db;
1124 DoMerge = true;
1125 } else if (Mode == ARM_AM::ib &&
1126 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
1127 Mode = ARM_AM::da;
1128 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001129 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001130 if (DoMerge)
1131 MBB.erase(PrevMBBI);
1132 }
Evan Cheng10043e22007-01-19 07:51:42 +00001133
Bob Wilson947f04b2010-03-13 01:08:20 +00001134 // Try merging with the next instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001135 MachineBasicBlock::iterator EndMBBI = MBB.end();
1136 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001137 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001138 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1139 ++NextMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +00001140 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
1141 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
1142 DoMerge = true;
1143 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
1144 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
1145 DoMerge = true;
Bob Wilson947f04b2010-03-13 01:08:20 +00001146 }
1147 if (DoMerge) {
1148 if (NextMBBI == I) {
1149 Advance = true;
1150 ++I;
1151 }
1152 MBB.erase(NextMBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001153 }
1154 }
1155
Bob Wilson947f04b2010-03-13 01:08:20 +00001156 if (!DoMerge)
1157 return false;
1158
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001159 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson947f04b2010-03-13 01:08:20 +00001160 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
1161 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +00001162 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +00001163 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001164
Bob Wilson947f04b2010-03-13 01:08:20 +00001165 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001166 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +00001167 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001168
Bob Wilson947f04b2010-03-13 01:08:20 +00001169 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +00001170 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +00001171
1172 MBB.erase(MBBI);
1173 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001174}
1175
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001176static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1177 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001178 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001179 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +00001180 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001181 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001182 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001183 case ARM::VLDRS:
1184 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1185 case ARM::VLDRD:
1186 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1187 case ARM::VSTRS:
1188 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1189 case ARM::VSTRD:
1190 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001191 case ARM::t2LDRi8:
1192 case ARM::t2LDRi12:
1193 return ARM::t2LDR_PRE;
1194 case ARM::t2STRi8:
1195 case ARM::t2STRi12:
1196 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001197 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001198 }
Evan Cheng10043e22007-01-19 07:51:42 +00001199}
1200
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001201static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1202 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001203 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001204 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001205 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001206 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001207 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001208 case ARM::VLDRS:
1209 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1210 case ARM::VLDRD:
1211 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1212 case ARM::VSTRS:
1213 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1214 case ARM::VSTRD:
1215 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001216 case ARM::t2LDRi8:
1217 case ARM::t2LDRi12:
1218 return ARM::t2LDR_POST;
1219 case ARM::t2STRi8:
1220 case ARM::t2STRi12:
1221 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001222 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001223 }
Evan Cheng10043e22007-01-19 07:51:42 +00001224}
1225
Matthias Braunec50fa62015-06-01 21:26:23 +00001226/// Fold proceeding/trailing inc/dec of base register into the
1227/// LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001228bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
1229 MachineBasicBlock::iterator MBBI,
1230 const TargetInstrInfo *TII,
1231 bool &Advance,
1232 MachineBasicBlock::iterator &I) {
James Molloy556763d2014-05-16 14:14:30 +00001233 // Thumb1 doesn't have updating LDR/STR.
1234 // FIXME: Use LDM/STM with single register instead.
1235 if (isThumb1) return false;
1236
Evan Cheng10043e22007-01-19 07:51:42 +00001237 MachineInstr *MI = MBBI;
1238 unsigned Base = MI->getOperand(1).getReg();
Evan Cheng41bc2fd2007-03-06 21:59:20 +00001239 bool BaseKill = MI->getOperand(1).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001240 unsigned Bytes = getLSMultipleTransferSize(MI);
Matthias Braunfa3872e2015-05-18 20:27:55 +00001241 unsigned Opcode = MI->getOpcode();
Dale Johannesen7647da62009-02-13 02:25:56 +00001242 DebugLoc dl = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +00001243 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1244 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001245 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1246 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001247 if (MI->getOperand(2).getImm() != 0)
1248 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +00001249 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001250 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001251
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001252 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Cheng10043e22007-01-19 07:51:42 +00001253 // Can't do the merge if the destination register is the same as the would-be
1254 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +00001255 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +00001256 return false;
1257
Evan Cheng94f04c62007-07-05 07:18:20 +00001258 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001259 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +00001260 bool DoMerge = false;
1261 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1262 unsigned NewOpc = 0;
Evan Cheng71756e72009-08-04 01:43:45 +00001263 // AM2 - 12 bits, thumb2 - 8 bits.
1264 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsonaf10d272010-03-12 22:50:09 +00001265
1266 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001267 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1268 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001269 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001270 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
1271 --PrevMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +00001272 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001273 DoMerge = true;
1274 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +00001275 } else if (!isAM5 &&
1276 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001277 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001278 }
Bob Wilsonaf10d272010-03-12 22:50:09 +00001279 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001280 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Cheng10043e22007-01-19 07:51:42 +00001281 MBB.erase(PrevMBBI);
Bob Wilsonaf10d272010-03-12 22:50:09 +00001282 }
Evan Cheng10043e22007-01-19 07:51:42 +00001283 }
1284
Bob Wilsonaf10d272010-03-12 22:50:09 +00001285 // Try merging with the next instruction.
Jim Grosbach8fe3cc82010-06-08 22:53:32 +00001286 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001287 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001288 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001289 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1290 ++NextMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +00001291 if (!isAM5 &&
1292 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001293 DoMerge = true;
1294 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +00001295 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001296 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001297 }
Evan Chengd0e360e2007-09-19 21:48:07 +00001298 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001299 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chengd0e360e2007-09-19 21:48:07 +00001300 if (NextMBBI == I) {
1301 Advance = true;
1302 ++I;
1303 }
Evan Cheng10043e22007-01-19 07:51:42 +00001304 MBB.erase(NextMBBI);
Evan Chengd0e360e2007-09-19 21:48:07 +00001305 }
Evan Cheng10043e22007-01-19 07:51:42 +00001306 }
1307
1308 if (!DoMerge)
1309 return false;
1310
Bob Wilson53149402010-03-13 00:43:32 +00001311 if (isAM5) {
James Molloybb73c232014-05-16 14:08:46 +00001312 // VLDM[SD]_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001313 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1314 // updating load/store-multiple instructions can be used with only one
1315 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001316 MachineOperand &MO = MI->getOperand(0);
1317 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001318 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001319 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001320 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001321 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1322 getKillRegState(MO.isKill())));
1323 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001324 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001325 // LDR_PRE, LDR_POST
1326 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Anderson243274c2011-08-29 21:14:19 +00001327 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson63143432011-08-29 17:59:41 +00001328 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1329 .addReg(Base, RegState::Define)
1330 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1331 } else {
Owen Anderson243274c2011-08-29 21:14:19 +00001332 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson63143432011-08-29 17:59:41 +00001333 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1334 .addReg(Base, RegState::Define)
1335 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
1336 }
Jim Grosbach23254742011-08-12 22:20:41 +00001337 } else {
1338 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001339 // t2LDR_PRE, t2LDR_POST
1340 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1341 .addReg(Base, RegState::Define)
1342 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001343 }
Evan Cheng71756e72009-08-04 01:43:45 +00001344 } else {
1345 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001346 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1347 // the vestigal zero-reg offset register. When that's fixed, this clause
1348 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001349 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
1350 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001351 // STR_PRE, STR_POST
1352 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1353 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1354 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001355 } else {
1356 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001357 // t2STR_PRE, t2STR_POST
1358 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1359 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1360 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001361 }
Evan Cheng10043e22007-01-19 07:51:42 +00001362 }
1363 MBB.erase(MBBI);
1364
1365 return true;
1366}
1367
Matthias Braunec50fa62015-06-01 21:26:23 +00001368/// Returns true if instruction is a memory operation that this pass is capable
1369/// of operating on.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001370static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001371 // When no memory operands are present, conservatively assume unaligned,
1372 // volatile, unfoldable.
1373 if (!MI->hasOneMemOperand())
1374 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001375
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001376 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001377
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001378 // Don't touch volatile memory accesses - we may be changing their order.
1379 if (MMO->isVolatile())
1380 return false;
1381
1382 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1383 // not.
1384 if (MMO->getAlignment() < 4)
1385 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001386
Jakob Stoklund Olesen0b94eb12010-02-24 18:57:08 +00001387 // str <undef> could probably be eliminated entirely, but for now we just want
1388 // to avoid making a mess of it.
1389 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1390 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1391 MI->getOperand(0).isUndef())
1392 return false;
1393
Bob Wilsoncf6e29a2010-03-04 21:04:38 +00001394 // Likewise don't mess with references to undefined addresses.
1395 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1396 MI->getOperand(1).isUndef())
1397 return false;
1398
Matthias Braunfa3872e2015-05-18 20:27:55 +00001399 unsigned Opcode = MI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001400 switch (Opcode) {
1401 default: break;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001402 case ARM::VLDRS:
1403 case ARM::VSTRS:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001404 return MI->getOperand(1).isReg();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001405 case ARM::VLDRD:
1406 case ARM::VSTRD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001407 return MI->getOperand(1).isReg();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001408 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001409 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +00001410 case ARM::tLDRi:
1411 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +00001412 case ARM::tLDRspi:
1413 case ARM::tSTRspi:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001414 case ARM::t2LDRi8:
1415 case ARM::t2LDRi12:
1416 case ARM::t2STRi8:
1417 case ARM::t2STRi12:
Evan Chenga6b9cab2009-09-27 09:46:04 +00001418 return MI->getOperand(1).isReg();
Evan Chengd28de672007-03-06 18:02:41 +00001419 }
1420 return false;
1421}
1422
Matthias Braunec50fa62015-06-01 21:26:23 +00001423/// Advance register scavenger to just before the earliest memory op that is
1424/// being merged.
Evan Cheng977195e2007-03-08 02:55:08 +00001425void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1426 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1427 unsigned Position = MemOps[0].Position;
1428 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1429 if (MemOps[i].Position < Position) {
1430 Position = MemOps[i].Position;
1431 Loc = MemOps[i].MBBI;
1432 }
1433 }
1434
1435 if (Loc != MBB.begin())
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001436 RS->forward(std::prev(Loc));
Evan Cheng977195e2007-03-08 02:55:08 +00001437}
1438
Evan Cheng1283c6a2009-06-15 08:28:29 +00001439static void InsertLDR_STR(MachineBasicBlock &MBB,
1440 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001441 int Offset, bool isDef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001442 DebugLoc dl, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001443 unsigned Reg, bool RegDeadKill, bool RegUndef,
1444 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001445 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001446 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001447 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001448 if (isDef) {
1449 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1450 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001451 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001452 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001453 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1454 } else {
1455 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1456 TII->get(NewOpc))
1457 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1458 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001459 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1460 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001461}
1462
1463bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1464 MachineBasicBlock::iterator &MBBI) {
1465 MachineInstr *MI = &*MBBI;
1466 unsigned Opcode = MI->getOpcode();
Matthias Braun125c9f52015-06-03 16:30:24 +00001467 if (Opcode == ARM::LDRD || Opcode == ARM::STRD) {
Evan Chengc3770ac2011-11-08 21:21:09 +00001468 const MachineOperand &BaseOp = MI->getOperand(2);
1469 unsigned BaseReg = BaseOp.getReg();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001470 unsigned EvenReg = MI->getOperand(0).getReg();
1471 unsigned OddReg = MI->getOperand(1).getReg();
1472 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1473 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Chengc3770ac2011-11-08 21:21:09 +00001474 // ARM errata 602117: LDRD with base in list may result in incorrect base
1475 // register when interrupted or faulted.
Evan Cheng94307f62011-11-09 01:57:03 +00001476 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Chengc3770ac2011-11-08 21:21:09 +00001477 if (!Errata602117 &&
1478 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng1283c6a2009-06-15 08:28:29 +00001479 return false;
1480
Evan Cheng1fb4de82010-06-21 21:21:14 +00001481 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001482 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1483 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001484 bool EvenDeadKill = isLd ?
1485 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001486 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001487 bool OddDeadKill = isLd ?
1488 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001489 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001490 bool BaseKill = BaseOp.isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001491 bool BaseUndef = BaseOp.isUndef();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001492 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1493 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001494 int OffImm = getMemoryOpOffset(MI);
1495 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001496 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001497
Jim Grosbach338de3e2010-10-27 23:12:14 +00001498 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001499 // Ascending register numbers and no offset. It's safe to change it to a
1500 // ldm or stm.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001501 unsigned NewOpc = (isLd)
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001502 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1503 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Cheng0e796032009-06-18 02:04:01 +00001504 if (isLd) {
1505 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1506 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001507 .addImm(Pred).addReg(PredReg)
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001508 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001509 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Cheng0e796032009-06-18 02:04:01 +00001510 ++NumLDRD2LDM;
1511 } else {
1512 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1513 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001514 .addImm(Pred).addReg(PredReg)
Evan Chenga6b9cab2009-09-27 09:46:04 +00001515 .addReg(EvenReg,
1516 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1517 .addReg(OddReg,
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001518 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Cheng0e796032009-06-18 02:04:01 +00001519 ++NumSTRD2STM;
1520 }
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001521 NewBBI = std::prev(MBBI);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001522 } else {
1523 // Split into two instructions.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001524 unsigned NewOpc = (isLd)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001525 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach338de3e2010-10-27 23:12:14 +00001526 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001527 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1528 // so adjust and use t2LDRi12 here for that.
1529 unsigned NewOpc2 = (isLd)
1530 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1531 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001532 DebugLoc dl = MBBI->getDebugLoc();
1533 // If this is a load and base register is killed, it may have been
1534 // re-defed by the load, make sure the first load does not clobber it.
Evan Cheng0e796032009-06-18 02:04:01 +00001535 if (isLd &&
Evan Cheng1283c6a2009-06-15 08:28:29 +00001536 (BaseKill || OffKill) &&
Jim Grosbach338de3e2010-10-27 23:12:14 +00001537 (TRI->regsOverlap(EvenReg, BaseReg))) {
1538 assert(!TRI->regsOverlap(OddReg, BaseReg));
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001539 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001540 OddReg, OddDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001541 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001542 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001543 NewBBI = std::prev(MBBI);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001544 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1545 EvenReg, EvenDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001546 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001547 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001548 } else {
Evan Cheng66401c92009-11-14 01:50:00 +00001549 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach84511e12010-06-02 21:53:11 +00001550 // If the two source operands are the same, the kill marker is
1551 // probably on the first one. e.g.
Evan Cheng66401c92009-11-14 01:50:00 +00001552 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1553 EvenDeadKill = false;
1554 OddDeadKill = true;
1555 }
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001556 // Never kill the base register in the first instruction.
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001557 if (EvenReg == BaseReg)
1558 EvenDeadKill = false;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001559 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001560 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001561 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001562 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001563 NewBBI = std::prev(MBBI);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001564 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001565 OddReg, OddDeadKill, OddUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001566 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001567 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001568 }
Evan Cheng0e796032009-06-18 02:04:01 +00001569 if (isLd)
1570 ++NumLDRD2LDR;
1571 else
1572 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001573 }
1574
Evan Cheng1283c6a2009-06-15 08:28:29 +00001575 MBB.erase(MI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001576 MBBI = NewBBI;
1577 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001578 }
1579 return false;
1580}
1581
Matthias Braunec50fa62015-06-01 21:26:23 +00001582/// An optimization pass to turn multiple LDR / STR ops of the same base and
1583/// incrementing offset into LDM / STM ops.
Evan Cheng10043e22007-01-19 07:51:42 +00001584bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1585 unsigned NumMerges = 0;
1586 unsigned NumMemOps = 0;
1587 MemOpQueue MemOps;
1588 unsigned CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001589 unsigned CurrOpc = ~0u;
Evan Cheng10043e22007-01-19 07:51:42 +00001590 unsigned CurrSize = 0;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001591 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001592 unsigned CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001593 unsigned Position = 0;
Evan Chengc154c112009-06-05 17:56:14 +00001594 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengd28de672007-03-06 18:02:41 +00001595
Evan Cheng2818fdd2007-03-07 02:38:05 +00001596 RS->enterBasicBlock(&MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001597 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1598 while (MBBI != E) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001599 if (FixInvalidRegPairOp(MBB, MBBI))
1600 continue;
1601
Evan Cheng10043e22007-01-19 07:51:42 +00001602 bool Advance = false;
1603 bool TryMerge = false;
Evan Cheng10043e22007-01-19 07:51:42 +00001604
Evan Chengd28de672007-03-06 18:02:41 +00001605 bool isMemOp = isMemoryOp(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001606 if (isMemOp) {
Matthias Braunfa3872e2015-05-18 20:27:55 +00001607 unsigned Opcode = MBBI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001608 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001609 const MachineOperand &MO = MBBI->getOperand(0);
1610 unsigned Reg = MO.getReg();
1611 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001612 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001613 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001614 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001615 int Offset = getMemoryOpOffset(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001616 // Watch out for:
1617 // r4 := ldr [r5]
1618 // r5 := ldr [r5, #4]
1619 // r6 := ldr [r5, #8]
1620 //
1621 // The second ldr has effectively broken the chain even though it
1622 // looks like the later ldr(s) use the same base register. Try to
1623 // merge the ldr's so far, including this one. But don't try to
1624 // combine the following ldr(s).
Matthias Braunaa9fa352015-05-27 05:12:40 +00001625 bool Clobber = isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg();
Hao Liua2ff6982013-04-18 09:11:08 +00001626
1627 // Watch out for:
1628 // r4 := ldr [r0, #8]
1629 // r4 := ldr [r0, #4]
1630 //
1631 // The optimization may reorder the second ldr in front of the first
1632 // ldr, which violates write after write(WAW) dependence. The same as
1633 // str. Try to merge inst(s) already in MemOps.
1634 bool Overlap = false;
1635 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); I != E; ++I) {
1636 if (TRI->regsOverlap(Reg, I->MBBI->getOperand(0).getReg())) {
1637 Overlap = true;
1638 break;
1639 }
1640 }
1641
Evan Cheng10043e22007-01-19 07:51:42 +00001642 if (CurrBase == 0 && !Clobber) {
1643 // Start of a new chain.
1644 CurrBase = Base;
1645 CurrOpc = Opcode;
1646 CurrSize = Size;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001647 CurrPred = Pred;
Evan Cheng94f04c62007-07-05 07:18:20 +00001648 CurrPredReg = PredReg;
Evan Cheng1fb4de82010-06-21 21:21:14 +00001649 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001650 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001651 Advance = true;
Hao Liua2ff6982013-04-18 09:11:08 +00001652 } else if (!Overlap) {
Evan Cheng10043e22007-01-19 07:51:42 +00001653 if (Clobber) {
1654 TryMerge = true;
1655 Advance = true;
1656 }
1657
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001658 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng94f04c62007-07-05 07:18:20 +00001659 // No need to match PredReg.
Evan Cheng10043e22007-01-19 07:51:42 +00001660 // Continue adding to the queue.
1661 if (Offset > MemOps.back().Offset) {
Renato Golin91de8282013-04-05 16:39:53 +00001662 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1663 Position, MBBI));
1664 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001665 Advance = true;
1666 } else {
Renato Golin91de8282013-04-05 16:39:53 +00001667 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1668 I != E; ++I) {
1669 if (Offset < I->Offset) {
1670 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1671 Position, MBBI));
1672 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001673 Advance = true;
1674 break;
Renato Golin91de8282013-04-05 16:39:53 +00001675 } else if (Offset == I->Offset) {
Evan Cheng10043e22007-01-19 07:51:42 +00001676 // Collision! This can't be merged!
1677 break;
1678 }
1679 }
1680 }
1681 }
1682 }
1683 }
1684
Jim Grosbach5fa01582010-06-09 22:21:24 +00001685 if (MBBI->isDebugValue()) {
1686 ++MBBI;
1687 if (MBBI == E)
1688 // Reach the end of the block, try merging the memory instructions.
1689 TryMerge = true;
1690 } else if (Advance) {
Evan Cheng10043e22007-01-19 07:51:42 +00001691 ++Position;
1692 ++MBBI;
Evan Cheng943f4f42009-10-22 06:47:35 +00001693 if (MBBI == E)
1694 // Reach the end of the block, try merging the memory instructions.
1695 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001696 } else {
Evan Cheng10043e22007-01-19 07:51:42 +00001697 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001698 }
Evan Cheng10043e22007-01-19 07:51:42 +00001699
1700 if (TryMerge) {
1701 if (NumMemOps > 1) {
Evan Cheng2818fdd2007-03-07 02:38:05 +00001702 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng2818fdd2007-03-07 02:38:05 +00001703 // First advance to the instruction just before the start of the chain.
Evan Cheng977195e2007-03-08 02:55:08 +00001704 AdvanceRS(MBB, MemOps);
James Molloy556763d2014-05-16 14:14:30 +00001705
Jakob Stoklund Olesen36d74772009-08-18 21:14:54 +00001706 // Find a scratch register.
James Molloy556763d2014-05-16 14:14:30 +00001707 unsigned Scratch =
1708 RS->FindUnusedReg(isThumb1 ? &ARM::tGPRRegClass : &ARM::GPRRegClass);
1709
Evan Cheng2818fdd2007-03-07 02:38:05 +00001710 // Process the load / store instructions.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001711 RS->forward(std::prev(MBBI));
Evan Cheng2818fdd2007-03-07 02:38:05 +00001712
1713 // Merge ops.
Evan Chengc154c112009-06-05 17:56:14 +00001714 Merges.clear();
1715 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1716 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng2818fdd2007-03-07 02:38:05 +00001717
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001718 // Try folding preceding/trailing base inc/dec into the generated
Evan Cheng10043e22007-01-19 07:51:42 +00001719 // LDM/STM ops.
Evan Chengc154c112009-06-05 17:56:14 +00001720 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001721 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001722 ++NumMerges;
Evan Chengc154c112009-06-05 17:56:14 +00001723 NumMerges += Merges.size();
Evan Cheng10043e22007-01-19 07:51:42 +00001724
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001725 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng2818fdd2007-03-07 02:38:05 +00001726 // that were not merged to form LDM/STM ops.
1727 for (unsigned i = 0; i != NumMemOps; ++i)
1728 if (!MemOps[i].Merged)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001729 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001730 ++NumMerges;
Evan Cheng2818fdd2007-03-07 02:38:05 +00001731
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001732 // RS may be pointing to an instruction that's deleted.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001733 RS->skipTo(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001734 } else if (NumMemOps == 1) {
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001735 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng7f5976e2009-06-04 01:15:28 +00001736 // load/store.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001737 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng7f5976e2009-06-04 01:15:28 +00001738 ++NumMerges;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001739 RS->forward(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001740 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001741 }
Evan Cheng10043e22007-01-19 07:51:42 +00001742
1743 CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001744 CurrOpc = ~0u;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001745 CurrSize = 0;
1746 CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001747 CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001748 if (NumMemOps) {
1749 MemOps.clear();
1750 NumMemOps = 0;
1751 }
1752
1753 // If iterator hasn't been advanced and this is not a memory op, skip it.
1754 // It can't start a new chain anyway.
1755 if (!Advance && !isMemOp && MBBI != E) {
1756 ++Position;
1757 ++MBBI;
1758 }
1759 }
1760 }
1761 return NumMerges > 0;
1762}
1763
Matthias Braunec50fa62015-06-01 21:26:23 +00001764/// If this is a exit BB, try merging the return ops ("bx lr" and "mov pc, lr")
1765/// into the preceding stack restore so it directly restore the value of LR
1766/// into pc.
Bob Wilson162242b2010-03-20 22:20:40 +00001767/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001768/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001769/// or
1770/// ldmfd sp!, {..., lr}
1771/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001772/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001773/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001774bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
James Molloy556763d2014-05-16 14:14:30 +00001775 // Thumb1 LDM doesn't allow high registers.
1776 if (isThumb1) return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001777 if (MBB.empty()) return false;
1778
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001779 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001780 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001781 (MBBI->getOpcode() == ARM::BX_RET ||
1782 MBBI->getOpcode() == ARM::tBX_RET ||
1783 MBBI->getOpcode() == ARM::MOVPCLR)) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001784 MachineInstr *PrevMI = std::prev(MBBI);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001785 unsigned Opcode = PrevMI->getOpcode();
1786 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1787 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1788 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001789 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001790 if (MO.getReg() != ARM::LR)
1791 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001792 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1793 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1794 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001795 PrevMI->setDesc(TII->get(NewOpc));
1796 MO.setReg(ARM::PC);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001797 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001798 MBB.erase(MBBI);
1799 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001800 }
1801 }
1802 return false;
1803}
1804
1805bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopher1b21f002015-01-29 00:19:33 +00001806 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
1807 TL = STI->getTargetLowering();
Evan Chengf030f2d2007-03-07 20:30:36 +00001808 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +00001809 TII = STI->getInstrInfo();
1810 TRI = STI->getRegisterInfo();
Evan Cheng2818fdd2007-03-07 02:38:05 +00001811 RS = new RegScavenger();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001812 isThumb2 = AFI->isThumb2Function();
James Molloy92a15072014-05-16 14:11:38 +00001813 isThumb1 = AFI->isThumbFunction() && !isThumb2;
1814
Evan Cheng10043e22007-01-19 07:51:42 +00001815 bool Modified = false;
1816 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1817 ++MFI) {
1818 MachineBasicBlock &MBB = *MFI;
1819 Modified |= LoadStoreMultipleOpti(MBB);
Eric Christopher1b21f002015-01-29 00:19:33 +00001820 if (STI->hasV5TOps())
Bob Wilson914df822011-01-06 19:24:41 +00001821 Modified |= MergeReturnIntoLDM(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001822 }
Evan Chengd28de672007-03-06 18:02:41 +00001823
1824 delete RS;
Evan Cheng10043e22007-01-19 07:51:42 +00001825 return Modified;
1826}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001827
Evan Cheng185c9ef2009-06-13 09:12:55 +00001828namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +00001829 /// Pre- register allocation pass that move load / stores from consecutive
1830 /// locations close to make it more likely they will be combined later.
Nick Lewycky02d5f772009-10-25 06:33:48 +00001831 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001832 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00001833 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001834
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001835 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001836 const TargetInstrInfo *TII;
1837 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001838 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001839 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001840 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001841
Craig Topper6bc27bf2014-03-10 02:09:33 +00001842 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001843
Craig Topper6bc27bf2014-03-10 02:09:33 +00001844 const char *getPassName() const override {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001845 return "ARM pre- register allocation load / store optimization pass";
1846 }
1847
1848 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001849 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1850 unsigned &NewOpc, unsigned &EvenReg,
1851 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001852 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001853 unsigned &PredReg, ARMCC::CondCodes &Pred,
1854 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001855 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001856 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001857 unsigned Base, bool isLd,
1858 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1859 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1860 };
1861 char ARMPreAllocLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001862}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001863
1864bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopher8b770652015-01-26 19:03:15 +00001865 TD = Fn.getTarget().getDataLayout();
Eric Christopher7c558cf2014-10-14 08:44:19 +00001866 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
Eric Christopher1b21f002015-01-29 00:19:33 +00001867 TII = STI->getInstrInfo();
1868 TRI = STI->getRegisterInfo();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001869 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001870 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001871
1872 bool Modified = false;
1873 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1874 ++MFI)
1875 Modified |= RescheduleLoadStoreInstrs(MFI);
1876
1877 return Modified;
1878}
1879
Evan Chengb4b20bb2009-06-19 23:17:27 +00001880static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1881 MachineBasicBlock::iterator I,
1882 MachineBasicBlock::iterator E,
Craig Topper71b7b682014-08-21 05:55:13 +00001883 SmallPtrSetImpl<MachineInstr*> &MemOps,
Evan Chengb4b20bb2009-06-19 23:17:27 +00001884 SmallSet<unsigned, 4> &MemRegs,
1885 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001886 // Are there stores / loads / calls between them?
1887 // FIXME: This is overly conservative. We should make use of alias information
1888 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001889 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001890 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001891 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001892 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001893 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001894 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001895 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001896 return false;
1897 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001898 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001899 return false;
1900 // It's not safe to move the first 'str' down.
1901 // str r1, [r0]
1902 // strh r5, [r0]
1903 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00001904 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001905 return false;
1906 }
1907 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1908 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00001909 if (!MO.isReg())
1910 continue;
1911 unsigned Reg = MO.getReg();
1912 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001913 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00001914 if (Reg != Base && !MemRegs.count(Reg))
1915 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001916 }
1917 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00001918
1919 // Estimate register pressure increase due to the transformation.
1920 if (MemRegs.size() <= 4)
1921 // Ok if we are moving small number of instructions.
1922 return true;
1923 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001924}
1925
Andrew Trick28c1d182011-11-11 22:18:09 +00001926
Matthias Braunec50fa62015-06-01 21:26:23 +00001927/// Copy \p Op0 and \p Op1 operands into a new array assigned to MI.
Andrew Trick28c1d182011-11-11 22:18:09 +00001928static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1929 MachineInstr *Op1) {
1930 assert(MI->memoperands_empty() && "expected a new machineinstr");
1931 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1932 + (Op1->memoperands_end() - Op1->memoperands_begin());
1933
1934 MachineFunction *MF = MI->getParent()->getParent();
1935 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1936 MachineSDNode::mmo_iterator MemEnd =
1937 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1938 MemEnd =
1939 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1940 MI->setMemRefs(MemBegin, MemEnd);
1941}
1942
Evan Chengeba57e42009-06-15 20:54:56 +00001943bool
1944ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
Matthias Braun125c9f52015-06-03 16:30:24 +00001945 DebugLoc &dl, unsigned &NewOpc,
1946 unsigned &FirstReg,
1947 unsigned &SecondReg,
1948 unsigned &BaseReg, int &Offset,
1949 unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001950 ARMCC::CondCodes &Pred,
1951 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00001952 // Make sure we're allowed to generate LDRD/STRD.
1953 if (!STI->hasV5TEOps())
1954 return false;
1955
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001956 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00001957 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00001958 unsigned Opcode = Op0->getOpcode();
James Molloybb73c232014-05-16 14:08:46 +00001959 if (Opcode == ARM::LDRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001960 NewOpc = ARM::LDRD;
James Molloybb73c232014-05-16 14:08:46 +00001961 } else if (Opcode == ARM::STRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001962 NewOpc = ARM::STRD;
James Molloybb73c232014-05-16 14:08:46 +00001963 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
Evan Chengfd6aad72009-09-25 21:44:53 +00001964 NewOpc = ARM::t2LDRDi8;
1965 Scale = 4;
1966 isT2 = true;
1967 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1968 NewOpc = ARM::t2STRDi8;
1969 Scale = 4;
1970 isT2 = true;
James Molloybb73c232014-05-16 14:08:46 +00001971 } else {
Evan Chengfd6aad72009-09-25 21:44:53 +00001972 return false;
James Molloybb73c232014-05-16 14:08:46 +00001973 }
Evan Chengfd6aad72009-09-25 21:44:53 +00001974
Jim Grosbach9302bfd2010-10-26 19:34:41 +00001975 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00001976 // At the moment, we ignore the memoryoperand's value.
1977 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00001978 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00001979 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00001980 return false;
1981
Dan Gohman48b185d2009-09-25 20:36:54 +00001982 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00001983 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001984 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00001985 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00001986 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00001987 if (Align < ReqAlign)
1988 return false;
1989
1990 // Then make sure the immediate offset fits.
1991 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001992 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00001993 int Limit = (1 << 8) * Scale;
1994 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1995 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00001996 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001997 } else {
1998 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1999 if (OffImm < 0) {
2000 AddSub = ARM_AM::sub;
2001 OffImm = - OffImm;
2002 }
2003 int Limit = (1 << 8) * Scale;
2004 if (OffImm >= Limit || (OffImm & (Scale-1)))
2005 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002006 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002007 }
Matthias Braun125c9f52015-06-03 16:30:24 +00002008 FirstReg = Op0->getOperand(0).getReg();
2009 SecondReg = Op1->getOperand(0).getReg();
2010 if (FirstReg == SecondReg)
Evan Chengeba57e42009-06-15 20:54:56 +00002011 return false;
2012 BaseReg = Op0->getOperand(1).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00002013 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002014 dl = Op0->getDebugLoc();
2015 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002016}
2017
Evan Cheng185c9ef2009-06-13 09:12:55 +00002018bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00002019 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00002020 unsigned Base, bool isLd,
2021 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
2022 bool RetVal = false;
2023
2024 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00002025 std::sort(Ops.begin(), Ops.end(),
2026 [](const MachineInstr *LHS, const MachineInstr *RHS) {
2027 int LOffset = getMemoryOpOffset(LHS);
2028 int ROffset = getMemoryOpOffset(RHS);
2029 assert(LHS == RHS || LOffset != ROffset);
2030 return LOffset > ROffset;
2031 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00002032
2033 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00002034 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00002035 // 1. Any def of base.
2036 // 2. Any gaps.
2037 while (Ops.size() > 1) {
2038 unsigned FirstLoc = ~0U;
2039 unsigned LastLoc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00002040 MachineInstr *FirstOp = nullptr;
2041 MachineInstr *LastOp = nullptr;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002042 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00002043 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002044 unsigned LastBytes = 0;
2045 unsigned NumMove = 0;
2046 for (int i = Ops.size() - 1; i >= 0; --i) {
2047 MachineInstr *Op = Ops[i];
2048 unsigned Loc = MI2LocMap[Op];
2049 if (Loc <= FirstLoc) {
2050 FirstLoc = Loc;
2051 FirstOp = Op;
2052 }
2053 if (Loc >= LastLoc) {
2054 LastLoc = Loc;
2055 LastOp = Op;
2056 }
2057
Andrew Trick642f0f62012-01-11 03:56:08 +00002058 unsigned LSMOpcode
2059 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
2060 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00002061 break;
2062
Evan Cheng185c9ef2009-06-13 09:12:55 +00002063 int Offset = getMemoryOpOffset(Op);
2064 unsigned Bytes = getLSMultipleTransferSize(Op);
2065 if (LastBytes) {
2066 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2067 break;
2068 }
2069 LastOffset = Offset;
2070 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00002071 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00002072 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002073 break;
2074 }
2075
2076 if (NumMove <= 1)
2077 Ops.pop_back();
2078 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002079 SmallPtrSet<MachineInstr*, 4> MemOps;
2080 SmallSet<unsigned, 4> MemRegs;
2081 for (int i = NumMove-1; i >= 0; --i) {
2082 MemOps.insert(Ops[i]);
2083 MemRegs.insert(Ops[i]->getOperand(0).getReg());
2084 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002085
2086 // Be conservative, if the instructions are too far apart, don't
2087 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00002088 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002089 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00002090 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2091 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002092 if (!DoMove) {
2093 for (unsigned i = 0; i != NumMove; ++i)
2094 Ops.pop_back();
2095 } else {
2096 // This is the new location for the loads / stores.
2097 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00002098 while (InsertPos != MBB->end()
2099 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002100 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002101
2102 // If we are moving a pair of loads / stores, see if it makes sense
2103 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00002104 MachineInstr *Op0 = Ops.back();
2105 MachineInstr *Op1 = Ops[Ops.size()-2];
Matthias Braun125c9f52015-06-03 16:30:24 +00002106 unsigned FirstReg = 0, SecondReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00002107 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002108 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00002109 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00002110 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002111 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002112 DebugLoc dl;
2113 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Matthias Braun125c9f52015-06-03 16:30:24 +00002114 FirstReg, SecondReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002115 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00002116 Ops.pop_back();
2117 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002118
Evan Cheng6cc775f2011-06-28 19:10:37 +00002119 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002120 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Matthias Braun125c9f52015-06-03 16:30:24 +00002121 MRI->constrainRegClass(FirstReg, TRC);
2122 MRI->constrainRegClass(SecondReg, TRC);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00002123
Evan Chengeba57e42009-06-15 20:54:56 +00002124 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00002125 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002126 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002127 .addReg(FirstReg, RegState::Define)
2128 .addReg(SecondReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00002129 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002130 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002131 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00002132 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002133 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002134 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002135 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002136 concatenateMemOperands(MIB, Op0, Op1);
2137 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002138 ++NumLDRDFormed;
2139 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002140 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002141 .addReg(FirstReg)
2142 .addReg(SecondReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00002143 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002144 // FIXME: We're converting from LDRi12 to an insn that still
2145 // uses addrmode2, so we need an explicit offset reg. It should
2146 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002147 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00002148 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002149 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002150 concatenateMemOperands(MIB, Op0, Op1);
2151 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002152 ++NumSTRDFormed;
2153 }
2154 MBB->erase(Op0);
2155 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00002156
Matthias Braun125c9f52015-06-03 16:30:24 +00002157 if (!isT2) {
2158 // Add register allocation hints to form register pairs.
2159 MRI->setRegAllocationHint(FirstReg, ARMRI::RegPairEven, SecondReg);
2160 MRI->setRegAllocationHint(SecondReg, ARMRI::RegPairOdd, FirstReg);
2161 }
Evan Chengeba57e42009-06-15 20:54:56 +00002162 } else {
2163 for (unsigned i = 0; i != NumMove; ++i) {
2164 MachineInstr *Op = Ops.back();
2165 Ops.pop_back();
2166 MBB->splice(InsertPos, MBB, Op);
2167 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002168 }
2169
2170 NumLdStMoved += NumMove;
2171 RetVal = true;
2172 }
2173 }
2174 }
2175
2176 return RetVal;
2177}
2178
2179bool
2180ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2181 bool RetVal = false;
2182
2183 DenseMap<MachineInstr*, unsigned> MI2LocMap;
2184 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
2185 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
2186 SmallVector<unsigned, 4> LdBases;
2187 SmallVector<unsigned, 4> StBases;
2188
2189 unsigned Loc = 0;
2190 MachineBasicBlock::iterator MBBI = MBB->begin();
2191 MachineBasicBlock::iterator E = MBB->end();
2192 while (MBBI != E) {
2193 for (; MBBI != E; ++MBBI) {
2194 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002195 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002196 // Stop at barriers.
2197 ++MBBI;
2198 break;
2199 }
2200
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00002201 if (!MI->isDebugValue())
2202 MI2LocMap[MI] = ++Loc;
2203
Evan Cheng185c9ef2009-06-13 09:12:55 +00002204 if (!isMemoryOp(MI))
2205 continue;
2206 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00002207 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00002208 continue;
2209
Evan Chengfd6aad72009-09-25 21:44:53 +00002210 int Opc = MI->getOpcode();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002211 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002212 unsigned Base = MI->getOperand(1).getReg();
2213 int Offset = getMemoryOpOffset(MI);
2214
2215 bool StopHere = false;
2216 if (isLd) {
2217 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2218 Base2LdsMap.find(Base);
2219 if (BI != Base2LdsMap.end()) {
2220 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2221 if (Offset == getMemoryOpOffset(BI->second[i])) {
2222 StopHere = true;
2223 break;
2224 }
2225 }
2226 if (!StopHere)
2227 BI->second.push_back(MI);
2228 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002229 Base2LdsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002230 LdBases.push_back(Base);
2231 }
2232 } else {
2233 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2234 Base2StsMap.find(Base);
2235 if (BI != Base2StsMap.end()) {
2236 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2237 if (Offset == getMemoryOpOffset(BI->second[i])) {
2238 StopHere = true;
2239 break;
2240 }
2241 }
2242 if (!StopHere)
2243 BI->second.push_back(MI);
2244 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002245 Base2StsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002246 StBases.push_back(Base);
2247 }
2248 }
2249
2250 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002251 // Found a duplicate (a base+offset combination that's seen earlier).
2252 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002253 --Loc;
2254 break;
2255 }
2256 }
2257
2258 // Re-schedule loads.
2259 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2260 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002261 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002262 if (Lds.size() > 1)
2263 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2264 }
2265
2266 // Re-schedule stores.
2267 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2268 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002269 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002270 if (Sts.size() > 1)
2271 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2272 }
2273
2274 if (MBBI != E) {
2275 Base2LdsMap.clear();
2276 Base2StsMap.clear();
2277 LdBases.clear();
2278 StBases.clear();
2279 }
2280 }
2281
2282 return RetVal;
2283}
2284
2285
Matthias Braunec50fa62015-06-01 21:26:23 +00002286/// Returns an instance of the load / store optimization pass.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002287FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2288 if (PreAlloc)
2289 return new ARMPreAllocLoadStoreOpt();
2290 return new ARMLoadStoreOpt();
2291}