blob: 45229248583ea7dd2e239763666b294485ecb5e6 [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
David Greene03264ef2010-07-12 23:41:28 +000042def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
43def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000044def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
45def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000046def X86pshufb : SDNode<"X86ISD::PSHUFB",
47 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000049def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000050 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000051 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000052def X86psignb : SDNode<"X86ISD::PSIGNB",
Nate Begeman97b72c92010-12-17 22:55:37 +000053 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
54 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000055def X86psignw : SDNode<"X86ISD::PSIGNW",
Nate Begeman97b72c92010-12-17 22:55:37 +000056 SDTypeProfile<1, 2, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
57 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000058def X86psignd : SDNode<"X86ISD::PSIGND",
Nate Begeman97b72c92010-12-17 22:55:37 +000059 SDTypeProfile<1, 2, [SDTCisVT<0, v4i32>, SDTCisSameAs<0,1>,
60 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000061def X86pblendv : SDNode<"X86ISD::PBLENDVB",
Nate Begeman4b9db072010-12-20 22:04:24 +000062 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
63 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>>;
David Greene03264ef2010-07-12 23:41:28 +000064def X86pextrb : SDNode<"X86ISD::PEXTRB",
65 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
66def X86pextrw : SDNode<"X86ISD::PEXTRW",
67 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
68def X86pinsrb : SDNode<"X86ISD::PINSRB",
69 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
70 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
71def X86pinsrw : SDNode<"X86ISD::PINSRW",
72 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
73 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
74def X86insrtps : SDNode<"X86ISD::INSERTPS",
75 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
76 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
77def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
78 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
79def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000080 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene03264ef2010-07-12 23:41:28 +000081def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
82def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
83def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
84def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
85def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
86def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
87def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
88def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
89def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
90def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
91def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
92def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
93
94def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000095 SDTCisVec<1>,
96 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +000097def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000098def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +000099
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000100// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
101// translated into one of the target nodes below during lowering.
102// Note: this is a work in progress...
103def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
104def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
105 SDTCisSameAs<0,2>]>;
106
107def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
108 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
109def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
110 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
111
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000112def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
113
114def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
115def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
116def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
117
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000118def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
119def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
120
121def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
122def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
123def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
124
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000125def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
126def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
127
128def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000129def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000130def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000131def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
132
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000133def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
134def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000135
Bruno Cardoso Lopesf8fe47b2011-07-26 22:03:40 +0000136def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
137def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
David Greenedd567b22011-03-02 17:23:43 +0000138def X86Unpcklpsy : SDNode<"X86ISD::VUNPCKLPSY", SDTShuff2Op>;
139def X86Unpcklpdy : SDNode<"X86ISD::VUNPCKLPDY", SDTShuff2Op>;
Bruno Cardoso Lopesf8fe47b2011-07-26 22:03:40 +0000140
141def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
142def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
143def X86Unpckhpsy : SDNode<"X86ISD::VUNPCKHPSY", SDTShuff2Op>;
144def X86Unpckhpdy : SDNode<"X86ISD::VUNPCKHPDY", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000145
146def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
147def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
148def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
149def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
150
151def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
152def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
153def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
154def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
155
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000156def X86VPermil : SDNode<"X86ISD::VPERMIL", SDTShuff2OpI>;
157
David Greene03264ef2010-07-12 23:41:28 +0000158//===----------------------------------------------------------------------===//
159// SSE Complex Patterns
160//===----------------------------------------------------------------------===//
161
162// These are 'extloads' from a scalar to the low element of a vector, zeroing
163// the top elements. These are used for the SSE 'ss' and 'sd' instruction
164// forms.
165def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000166 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
167 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000168def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000169 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
170 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000171
172def ssmem : Operand<v4f32> {
173 let PrintMethod = "printf32mem";
174 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
175 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000176 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000177}
178def sdmem : Operand<v2f64> {
179 let PrintMethod = "printf64mem";
180 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
181 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000182 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000183}
184
185//===----------------------------------------------------------------------===//
186// SSE pattern fragments
187//===----------------------------------------------------------------------===//
188
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000189// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000190def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
191def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
192def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
193def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
194
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000195// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000196def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
197def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
198def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
199def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
200
201// Like 'store', but always requires vector alignment.
202def alignedstore : PatFrag<(ops node:$val, node:$ptr),
203 (store node:$val, node:$ptr), [{
204 return cast<StoreSDNode>(N)->getAlignment() >= 16;
205}]>;
206
207// Like 'load', but always requires vector alignment.
208def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
209 return cast<LoadSDNode>(N)->getAlignment() >= 16;
210}]>;
211
212def alignedloadfsf32 : PatFrag<(ops node:$ptr),
213 (f32 (alignedload node:$ptr))>;
214def alignedloadfsf64 : PatFrag<(ops node:$ptr),
215 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000216
217// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000218def alignedloadv4f32 : PatFrag<(ops node:$ptr),
219 (v4f32 (alignedload node:$ptr))>;
220def alignedloadv2f64 : PatFrag<(ops node:$ptr),
221 (v2f64 (alignedload node:$ptr))>;
222def alignedloadv4i32 : PatFrag<(ops node:$ptr),
223 (v4i32 (alignedload node:$ptr))>;
224def alignedloadv2i64 : PatFrag<(ops node:$ptr),
225 (v2i64 (alignedload node:$ptr))>;
226
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000227// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000228def alignedloadv8f32 : PatFrag<(ops node:$ptr),
229 (v8f32 (alignedload node:$ptr))>;
230def alignedloadv4f64 : PatFrag<(ops node:$ptr),
231 (v4f64 (alignedload node:$ptr))>;
232def alignedloadv8i32 : PatFrag<(ops node:$ptr),
233 (v8i32 (alignedload node:$ptr))>;
234def alignedloadv4i64 : PatFrag<(ops node:$ptr),
235 (v4i64 (alignedload node:$ptr))>;
236
237// Like 'load', but uses special alignment checks suitable for use in
238// memory operands in most SSE instructions, which are required to
239// be naturally aligned on some targets but not on others. If the subtarget
240// allows unaligned accesses, match any load, though this may require
241// setting a feature bit in the processor (on startup, for example).
242// Opteron 10h and later implement such a feature.
243def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
244 return Subtarget->hasVectorUAMem()
245 || cast<LoadSDNode>(N)->getAlignment() >= 16;
246}]>;
247
248def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
249def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000250
251// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000252def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
253def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
254def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
255def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000256def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000257def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
258
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000259// 256-bit memop pattern fragments
Bruno Cardoso Lopes9de0ca72010-07-19 23:32:44 +0000260def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000261def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
262def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000263def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
264def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000265
266// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
267// 16-byte boundary.
268// FIXME: 8 byte alignment for mmx reads is not required
269def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
270 return cast<LoadSDNode>(N)->getAlignment() >= 8;
271}]>;
272
Dale Johannesendd224d22010-09-30 23:57:10 +0000273def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000274
275// MOVNT Support
276// Like 'store', but requires the non-temporal bit to be set
277def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
278 (st node:$val, node:$ptr), [{
279 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
280 return ST->isNonTemporal();
281 return false;
282}]>;
283
284def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
285 (st node:$val, node:$ptr), [{
286 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
287 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
288 ST->getAddressingMode() == ISD::UNINDEXED &&
289 ST->getAlignment() >= 16;
290 return false;
291}]>;
292
293def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
294 (st node:$val, node:$ptr), [{
295 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
296 return ST->isNonTemporal() &&
297 ST->getAlignment() < 16;
298 return false;
299}]>;
300
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000301// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000302def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
303def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
304def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
305def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
306def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
307def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
308
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000309// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000310def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000311def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000312
David Greene03264ef2010-07-12 23:41:28 +0000313def vzmovl_v2i64 : PatFrag<(ops node:$src),
314 (bitconvert (v2i64 (X86vzmovl
315 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
316def vzmovl_v4i32 : PatFrag<(ops node:$src),
317 (bitconvert (v4i32 (X86vzmovl
318 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
319
320def vzload_v2i64 : PatFrag<(ops node:$src),
321 (bitconvert (v2i64 (X86vzload node:$src)))>;
322
323
324def fp32imm0 : PatLeaf<(f32 fpimm), [{
325 return N->isExactlyValue(+0.0);
326}]>;
327
328// BYTE_imm - Transform bit immediates into byte immediates.
329def BYTE_imm : SDNodeXForm<imm, [{
330 // Transformation function: imm >> 3
331 return getI32Imm(N->getZExtValue() >> 3);
332}]>;
333
334// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
335// SHUFP* etc. imm.
336def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
337 return getI8Imm(X86::getShuffleSHUFImmediate(N));
338}]>;
339
340// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
341// PSHUFHW imm.
342def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
343 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
344}]>;
345
346// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
347// PSHUFLW imm.
348def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
349 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
350}]>;
351
352// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
353// a PALIGNR imm.
354def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
355 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
356}]>;
357
David Greenec4da1102011-02-03 15:50:00 +0000358// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
359// to VEXTRACTF128 imm.
360def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
361 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
362}]>;
363
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +0000364// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
David Greene653f1ee2011-02-04 16:08:29 +0000365// VINSERTF128 imm.
366def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
367 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
368}]>;
369
David Greene03264ef2010-07-12 23:41:28 +0000370def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
371 (vector_shuffle node:$lhs, node:$rhs), [{
372 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
373 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
374}]>;
375
376def movddup : PatFrag<(ops node:$lhs, node:$rhs),
377 (vector_shuffle node:$lhs, node:$rhs), [{
378 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
379}]>;
380
381def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
382 (vector_shuffle node:$lhs, node:$rhs), [{
383 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
384}]>;
385
386def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
387 (vector_shuffle node:$lhs, node:$rhs), [{
388 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
389}]>;
390
391def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
392 (vector_shuffle node:$lhs, node:$rhs), [{
393 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
394}]>;
395
396def movlp : PatFrag<(ops node:$lhs, node:$rhs),
397 (vector_shuffle node:$lhs, node:$rhs), [{
398 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
399}]>;
400
401def movl : PatFrag<(ops node:$lhs, node:$rhs),
402 (vector_shuffle node:$lhs, node:$rhs), [{
403 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
404}]>;
405
David Greene03264ef2010-07-12 23:41:28 +0000406def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
407 (vector_shuffle node:$lhs, node:$rhs), [{
408 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
409}]>;
410
411def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
412 (vector_shuffle node:$lhs, node:$rhs), [{
413 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
414}]>;
415
David Greene03264ef2010-07-12 23:41:28 +0000416def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
417 (vector_shuffle node:$lhs, node:$rhs), [{
418 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
419}], SHUFFLE_get_shuf_imm>;
420
421def shufp : PatFrag<(ops node:$lhs, node:$rhs),
422 (vector_shuffle node:$lhs, node:$rhs), [{
423 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
424}], SHUFFLE_get_shuf_imm>;
425
426def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
427 (vector_shuffle node:$lhs, node:$rhs), [{
428 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
429}], SHUFFLE_get_pshufhw_imm>;
430
431def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
432 (vector_shuffle node:$lhs, node:$rhs), [{
433 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
434}], SHUFFLE_get_pshuflw_imm>;
435
436def palign : PatFrag<(ops node:$lhs, node:$rhs),
437 (vector_shuffle node:$lhs, node:$rhs), [{
438 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
439}], SHUFFLE_get_palign_imm>;
David Greenec4da1102011-02-03 15:50:00 +0000440
441def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
442 (extract_subvector node:$bigvec,
443 node:$index), [{
444 return X86::isVEXTRACTF128Index(N);
445}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000446
447def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
448 node:$index),
449 (insert_subvector node:$bigvec, node:$smallvec,
450 node:$index), [{
451 return X86::isVINSERTF128Index(N);
452}], INSERT_get_vinsertf128_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000453