blob: d442a18850b4e90ab79d00e5af692b7730647615 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000035using namespace llvm;
36
37// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000038static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
39 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000040X86TargetLowering::X86TargetLowering(TargetMachine &TM)
41 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000042 Subtarget = &TM.getSubtarget<X86Subtarget>();
43 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000044 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000045
Chris Lattner76ac0682005-11-15 00:40:23 +000046 // Set up the TargetLowering object.
47
48 // X86 is weird, it always uses i8 for shift amounts and setcc results.
49 setShiftAmountType(MVT::i8);
50 setSetCCResultType(MVT::i8);
51 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000052 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000053 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000054 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000055
Evan Chengbc047222006-03-22 19:22:18 +000056 if (!Subtarget->isTargetDarwin())
Evan Chengb09a56f2006-03-17 20:31:41 +000057 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
58 setUseUnderscoreSetJmpLongJmp(true);
59
Evan Cheng20931a72006-03-16 21:47:42 +000060 // Add legal addressing mode scale values.
61 addLegalAddressScale(8);
62 addLegalAddressScale(4);
63 addLegalAddressScale(2);
64 // Enter the ones which require both scale + index last. These are more
65 // expensive.
66 addLegalAddressScale(9);
67 addLegalAddressScale(5);
68 addLegalAddressScale(3);
Chris Lattner61c9a8e2006-01-29 06:26:08 +000069
Chris Lattner76ac0682005-11-15 00:40:23 +000070 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000071 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
72 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
73 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000074 if (Subtarget->is64Bit())
75 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000076
Evan Cheng5d9fd972006-10-04 00:56:09 +000077 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
78
Chris Lattner76ac0682005-11-15 00:40:23 +000079 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
80 // operation.
81 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
82 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
83 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000084
Evan Cheng11b0a5d2006-09-08 06:48:29 +000085 if (Subtarget->is64Bit()) {
86 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000087 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000088 } else {
89 if (X86ScalarSSE)
90 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
92 else
93 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
94 }
Chris Lattner76ac0682005-11-15 00:40:23 +000095
96 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
97 // this operation.
98 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
99 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000100 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000101 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000102 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000103 else {
104 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
105 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
106 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000107
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000108 if (!Subtarget->is64Bit()) {
109 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
110 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
111 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
112 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000113
Evan Cheng08390f62006-01-30 22:13:22 +0000114 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
115 // this operation.
116 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
117 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
118
119 if (X86ScalarSSE) {
120 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
121 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000122 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000123 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000124 }
125
126 // Handle FP_TO_UINT by promoting the destination to a larger signed
127 // conversion.
128 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
129 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
130 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
131
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000132 if (Subtarget->is64Bit()) {
133 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000135 } else {
136 if (X86ScalarSSE && !Subtarget->hasSSE3())
137 // Expand FP_TO_UINT into a select.
138 // FIXME: We would like to use a Custom expander here eventually to do
139 // the optimal thing for SSE vs. the default expansion in the legalizer.
140 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
141 else
142 // With SSE3 we can use fisttpll to convert to a signed i64.
143 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
144 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000145
Evan Cheng08390f62006-01-30 22:13:22 +0000146 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
147 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattner30107e62005-12-23 05:15:23 +0000148
Evan Cheng593bea72006-02-17 07:01:52 +0000149 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000150 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
151 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000152 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000153 if (Subtarget->is64Bit())
154 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000155 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000156 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000157 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
158 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000159 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000160
Chris Lattner76ac0682005-11-15 00:40:23 +0000161 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
162 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
163 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
164 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
165 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
166 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
167 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
168 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
169 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000170 if (Subtarget->is64Bit()) {
171 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
172 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
173 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
174 }
175
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000176 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000177 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000178
Chris Lattner76ac0682005-11-15 00:40:23 +0000179 // These should be promoted to a larger select which is supported.
180 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
181 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000182 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000183 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
184 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
185 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
186 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
187 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
188 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
189 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
190 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
191 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000192 if (Subtarget->is64Bit()) {
193 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
194 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
195 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000198 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000199 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000200 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000201 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000202 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000203 if (Subtarget->is64Bit()) {
204 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
205 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
206 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
207 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
208 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000209 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000210 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
211 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
212 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000213 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000214 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
215 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000216
Chris Lattner9c415362005-11-29 06:16:21 +0000217 // We don't have line number support yet.
218 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000219 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000220 // FIXME - use subtarget debug flags
Evan Chengbc047222006-03-22 19:22:18 +0000221 if (!Subtarget->isTargetDarwin())
Evan Cheng30d7b702006-03-07 02:02:57 +0000222 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000223
Nate Begemane74795c2006-01-25 18:21:52 +0000224 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
225 setOperationAction(ISD::VASTART , MVT::Other, Custom);
226
227 // Use the default implementation.
228 setOperationAction(ISD::VAARG , MVT::Other, Expand);
229 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
230 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000231 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
232 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000233 if (Subtarget->is64Bit())
234 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000235 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000236
Chris Lattner9c7f5032006-03-05 05:08:37 +0000237 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
238 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
239
Chris Lattner76ac0682005-11-15 00:40:23 +0000240 if (X86ScalarSSE) {
241 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000242 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
243 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000244
Evan Cheng72d5c252006-01-31 22:28:30 +0000245 // Use ANDPD to simulate FABS.
246 setOperationAction(ISD::FABS , MVT::f64, Custom);
247 setOperationAction(ISD::FABS , MVT::f32, Custom);
248
249 // Use XORP to simulate FNEG.
250 setOperationAction(ISD::FNEG , MVT::f64, Custom);
251 setOperationAction(ISD::FNEG , MVT::f32, Custom);
252
Evan Chengd8fba3a2006-02-02 00:28:23 +0000253 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000254 setOperationAction(ISD::FSIN , MVT::f64, Expand);
255 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000256 setOperationAction(ISD::FREM , MVT::f64, Expand);
257 setOperationAction(ISD::FSIN , MVT::f32, Expand);
258 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000259 setOperationAction(ISD::FREM , MVT::f32, Expand);
260
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000261 // Expand FP immediates into loads from the stack, except for the special
262 // cases we handle.
263 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
264 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000265 addLegalFPImmediate(+0.0); // xorps / xorpd
266 } else {
267 // Set up the FP register classes.
268 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Chris Lattner132177e2006-01-29 06:44:22 +0000269
270 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
271
Chris Lattner76ac0682005-11-15 00:40:23 +0000272 if (!UnsafeFPMath) {
273 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
274 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
275 }
276
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000277 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000278 addLegalFPImmediate(+0.0); // FLD0
279 addLegalFPImmediate(+1.0); // FLD1
280 addLegalFPImmediate(-0.0); // FLD0/FCHS
281 addLegalFPImmediate(-1.0); // FLD1/FCHS
282 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000283
Evan Cheng19264272006-03-01 01:11:20 +0000284 // First set operation action for all vector types to expand. Then we
285 // will selectively turn on ones that can be effectively codegen'd.
286 for (unsigned VT = (unsigned)MVT::Vector + 1;
287 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
288 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
289 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000290 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
291 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000292 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000293 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
294 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
295 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
296 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
297 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
298 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000299 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000300 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000301 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000302 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000303 }
304
Evan Chengbc047222006-03-22 19:22:18 +0000305 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000306 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
307 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
308 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
309
Evan Cheng19264272006-03-01 01:11:20 +0000310 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000311 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
312 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
313 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000314 }
315
Evan Chengbc047222006-03-22 19:22:18 +0000316 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000317 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
318
Evan Chengbf3df772006-10-27 18:49:08 +0000319 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
320 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
321 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
322 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000323 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
324 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
325 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000326 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000327 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000328 }
329
Evan Chengbc047222006-03-22 19:22:18 +0000330 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000331 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
332 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
333 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
334 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
335 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
336
Evan Cheng617a6a82006-04-10 07:23:14 +0000337 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
338 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
339 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000340 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
341 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
342 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000343 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000344 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
345 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
346 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
347 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000348
Evan Cheng617a6a82006-04-10 07:23:14 +0000349 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
350 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000351 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000352 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
353 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
354 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000355
Evan Cheng92232302006-04-12 21:21:57 +0000356 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
357 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
358 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
359 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
360 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
361 }
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
363 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
364 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
365 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
366 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
367 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
368
369 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
370 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
371 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
372 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
373 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
374 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
375 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
376 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000377 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
378 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000379 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
380 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000381 }
Evan Cheng92232302006-04-12 21:21:57 +0000382
383 // Custom lower v2i64 and v2f64 selects.
384 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000385 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000386 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000387 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000388 }
389
Evan Cheng78038292006-04-05 23:38:46 +0000390 // We want to custom lower some of our intrinsics.
391 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
392
Evan Cheng5987cfb2006-07-07 08:33:52 +0000393 // We have target-specific dag combine patterns for the following nodes:
394 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000395 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000396
Chris Lattner76ac0682005-11-15 00:40:23 +0000397 computeRegisterProperties();
398
Evan Cheng6a374562006-02-14 08:25:08 +0000399 // FIXME: These should be based on subtarget info. Plus, the values should
400 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000401 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
402 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
403 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000404 allowUnalignedMemoryAccesses = true; // x86 supports it!
405}
406
Chris Lattner76ac0682005-11-15 00:40:23 +0000407//===----------------------------------------------------------------------===//
408// C Calling Convention implementation
409//===----------------------------------------------------------------------===//
410
Evan Cheng24eb3f42006-04-27 05:35:28 +0000411/// AddLiveIn - This helper function adds the specified physical register to the
412/// MachineFunction as a live in value. It also creates a corresponding virtual
413/// register for it.
414static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
415 TargetRegisterClass *RC) {
416 assert(RC->contains(PReg) && "Not the correct regclass!");
417 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
418 MF.addLiveIn(PReg, VReg);
419 return VReg;
420}
421
Evan Cheng89001ad2006-04-27 08:31:10 +0000422/// HowToPassCCCArgument - Returns how an formal argument of the specified type
423/// should be passed. If it is through stack, returns the size of the stack
Evan Cheng763f9b02006-05-26 18:25:43 +0000424/// slot; if it is through XMM register, returns the number of XMM registers
Evan Cheng89001ad2006-04-27 08:31:10 +0000425/// are needed.
426static void
427HowToPassCCCArgument(MVT::ValueType ObjectVT, unsigned NumXMMRegs,
428 unsigned &ObjSize, unsigned &ObjXMMRegs) {
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000429 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000430
Evan Cheng48940d12006-04-27 01:32:22 +0000431 switch (ObjectVT) {
432 default: assert(0 && "Unhandled argument type!");
Evan Cheng48940d12006-04-27 01:32:22 +0000433 case MVT::i8: ObjSize = 1; break;
434 case MVT::i16: ObjSize = 2; break;
435 case MVT::i32: ObjSize = 4; break;
436 case MVT::i64: ObjSize = 8; break;
437 case MVT::f32: ObjSize = 4; break;
438 case MVT::f64: ObjSize = 8; break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000439 case MVT::v16i8:
440 case MVT::v8i16:
441 case MVT::v4i32:
442 case MVT::v2i64:
443 case MVT::v4f32:
444 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000445 if (NumXMMRegs < 4)
Evan Cheng89001ad2006-04-27 08:31:10 +0000446 ObjXMMRegs = 1;
447 else
448 ObjSize = 16;
449 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000450 }
Evan Cheng48940d12006-04-27 01:32:22 +0000451}
452
Evan Cheng17e734f2006-05-23 21:06:34 +0000453SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG) {
454 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000455 MachineFunction &MF = DAG.getMachineFunction();
456 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000457 SDOperand Root = Op.getOperand(0);
458 std::vector<SDOperand> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +0000459
Evan Cheng48940d12006-04-27 01:32:22 +0000460 // Add DAG nodes to load the arguments... On entry to a function on the X86,
461 // the stack frame looks like this:
462 //
463 // [ESP] -- return address
464 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000465 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000466 // ...
467 //
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000468 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Evan Cheng89001ad2006-04-27 08:31:10 +0000469 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Chengbfb5ea62006-05-26 19:22:06 +0000470 static const unsigned XMMArgRegs[] = {
471 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
472 };
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000473 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000474 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
475 unsigned ArgIncrement = 4;
476 unsigned ObjSize = 0;
477 unsigned ObjXMMRegs = 0;
478 HowToPassCCCArgument(ObjectVT, NumXMMRegs, ObjSize, ObjXMMRegs);
Evan Chenga01e7992006-05-26 18:39:59 +0000479 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000480 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000481
Evan Cheng17e734f2006-05-23 21:06:34 +0000482 SDOperand ArgValue;
483 if (ObjXMMRegs) {
484 // Passed in a XMM register.
485 unsigned Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000486 X86::VR128RegisterClass);
Evan Cheng17e734f2006-05-23 21:06:34 +0000487 ArgValue= DAG.getCopyFromReg(Root, Reg, ObjectVT);
488 ArgValues.push_back(ArgValue);
489 NumXMMRegs += ObjXMMRegs;
490 } else {
Evan Chengb92f4182006-05-26 20:37:47 +0000491 // XMM arguments have to be aligned on 16-byte boundary.
492 if (ObjSize == 16)
493 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +0000494 // Create the frame index object for this incoming parameter...
495 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
496 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000497 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng17e734f2006-05-23 21:06:34 +0000498 ArgValues.push_back(ArgValue);
499 ArgOffset += ArgIncrement; // Move on to the next argument...
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000500 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000501 }
502
Evan Cheng17e734f2006-05-23 21:06:34 +0000503 ArgValues.push_back(Root);
504
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000505 // If the function takes variable number of arguments, make a frame index for
506 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000507 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
508 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000509 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000510 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
511 ReturnAddrIndex = 0; // No return address slot generated yet.
512 BytesToPopOnReturn = 0; // Callee pops nothing.
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000513 BytesCallerReserves = ArgOffset;
Evan Cheng17e734f2006-05-23 21:06:34 +0000514
Chris Lattner8be5be82006-05-23 18:50:38 +0000515 // If this is a struct return on Darwin/X86, the callee pops the hidden struct
516 // pointer.
Evan Cheng17e734f2006-05-23 21:06:34 +0000517 if (MF.getFunction()->getCallingConv() == CallingConv::CSRet &&
Chris Lattner8be5be82006-05-23 18:50:38 +0000518 Subtarget->isTargetDarwin())
519 BytesToPopOnReturn = 4;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000520
Evan Cheng17e734f2006-05-23 21:06:34 +0000521 // Return the new list of results.
522 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
523 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000524 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000525}
526
Evan Cheng2a330942006-05-25 00:59:30 +0000527
528SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG) {
529 SDOperand Chain = Op.getOperand(0);
530 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
531 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
532 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
533 SDOperand Callee = Op.getOperand(4);
534 MVT::ValueType RetVT= Op.Val->getValueType(0);
535 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000536
Evan Cheng88decde2006-04-28 21:29:37 +0000537 // Keep track of the number of XMM regs passed so far.
538 unsigned NumXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000539 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000540 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000541 };
Evan Cheng88decde2006-04-28 21:29:37 +0000542
Evan Cheng2a330942006-05-25 00:59:30 +0000543 // Count how many bytes are to be pushed on the stack.
544 unsigned NumBytes = 0;
545 for (unsigned i = 0; i != NumOps; ++i) {
546 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattner76ac0682005-11-15 00:40:23 +0000547
Evan Cheng2a330942006-05-25 00:59:30 +0000548 switch (Arg.getValueType()) {
549 default: assert(0 && "Unexpected ValueType for argument!");
550 case MVT::i8:
551 case MVT::i16:
552 case MVT::i32:
553 case MVT::f32:
554 NumBytes += 4;
555 break;
556 case MVT::i64:
557 case MVT::f64:
558 NumBytes += 8;
559 break;
560 case MVT::v16i8:
561 case MVT::v8i16:
562 case MVT::v4i32:
563 case MVT::v2i64:
564 case MVT::v4f32:
Evan Cheng0421aca2006-05-25 22:38:31 +0000565 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000566 if (NumXMMRegs < 4)
Evan Cheng2a330942006-05-25 00:59:30 +0000567 ++NumXMMRegs;
Evan Chengb92f4182006-05-26 20:37:47 +0000568 else {
569 // XMM arguments have to be aligned on 16-byte boundary.
570 NumBytes = ((NumBytes + 15) / 16) * 16;
Evan Cheng2a330942006-05-25 00:59:30 +0000571 NumBytes += 16;
Evan Chengb92f4182006-05-26 20:37:47 +0000572 }
Evan Cheng2a330942006-05-25 00:59:30 +0000573 break;
574 }
Evan Cheng2a330942006-05-25 00:59:30 +0000575 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000576
Evan Cheng2a330942006-05-25 00:59:30 +0000577 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000578
Evan Cheng2a330942006-05-25 00:59:30 +0000579 // Arguments go on the stack in reverse order, as specified by the ABI.
580 unsigned ArgOffset = 0;
581 NumXMMRegs = 0;
582 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
583 std::vector<SDOperand> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000584 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000585 for (unsigned i = 0; i != NumOps; ++i) {
586 SDOperand Arg = Op.getOperand(5+2*i);
587
588 switch (Arg.getValueType()) {
589 default: assert(0 && "Unexpected ValueType for argument!");
590 case MVT::i8:
Evan Cheng5ee96892006-05-25 18:56:34 +0000591 case MVT::i16: {
Evan Cheng2a330942006-05-25 00:59:30 +0000592 // Promote the integer to 32 bits. If the input type is signed use a
593 // sign extend, otherwise use a zero extend.
594 unsigned ExtOp =
595 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue() ?
596 ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
597 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000598 }
599 // Fallthrough
Evan Cheng2a330942006-05-25 00:59:30 +0000600
601 case MVT::i32:
602 case MVT::f32: {
603 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
604 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +0000605 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +0000606 ArgOffset += 4;
607 break;
608 }
609 case MVT::i64:
610 case MVT::f64: {
611 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
612 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +0000613 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +0000614 ArgOffset += 8;
615 break;
616 }
617 case MVT::v16i8:
618 case MVT::v8i16:
619 case MVT::v4i32:
620 case MVT::v2i64:
621 case MVT::v4f32:
Evan Cheng0421aca2006-05-25 22:38:31 +0000622 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000623 if (NumXMMRegs < 4) {
Evan Cheng2a330942006-05-25 00:59:30 +0000624 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
625 NumXMMRegs++;
626 } else {
Evan Chengb92f4182006-05-26 20:37:47 +0000627 // XMM arguments have to be aligned on 16-byte boundary.
628 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng88decde2006-04-28 21:29:37 +0000629 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000630 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +0000631 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +0000632 ArgOffset += 16;
Evan Cheng88decde2006-04-28 21:29:37 +0000633 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000634 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000635 }
636
Evan Cheng2a330942006-05-25 00:59:30 +0000637 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000638 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
639 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000640
Evan Cheng88decde2006-04-28 21:29:37 +0000641 // Build a sequence of copy-to-reg nodes chained together with token chain
642 // and flag operands which copy the outgoing args into registers.
643 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000644 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
645 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
646 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000647 InFlag = Chain.getValue(1);
648 }
649
Evan Cheng2a330942006-05-25 00:59:30 +0000650 // If the callee is a GlobalAddress node (quite common, every direct call is)
651 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
652 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
653 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
654 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
655 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
656
Nate Begeman7e5496d2006-02-17 00:03:04 +0000657 std::vector<MVT::ValueType> NodeTys;
658 NodeTys.push_back(MVT::Other); // Returns a chain
659 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
660 std::vector<SDOperand> Ops;
661 Ops.push_back(Chain);
662 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000663
664 // Add argument registers to the end of the list so that they are known live
665 // into the call.
666 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
667 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
668 RegsToPass[i].second.getValueType()));
669
Evan Cheng88decde2006-04-28 21:29:37 +0000670 if (InFlag.Val)
671 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000672
Evan Cheng2a330942006-05-25 00:59:30 +0000673 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000674 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000675 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000676
Chris Lattner8be5be82006-05-23 18:50:38 +0000677 // Create the CALLSEQ_END node.
678 unsigned NumBytesForCalleeToPush = 0;
679
680 // If this is is a call to a struct-return function on Darwin/X86, the callee
681 // pops the hidden struct pointer, so we have to push it back.
682 if (CallingConv == CallingConv::CSRet && Subtarget->isTargetDarwin())
683 NumBytesForCalleeToPush = 4;
684
Nate Begeman7e5496d2006-02-17 00:03:04 +0000685 NodeTys.clear();
686 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +0000687 if (RetVT != MVT::Other)
688 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +0000689 Ops.clear();
690 Ops.push_back(Chain);
691 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000692 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000693 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000694 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000695 if (RetVT != MVT::Other)
696 InFlag = Chain.getValue(1);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000697
Evan Cheng2a330942006-05-25 00:59:30 +0000698 std::vector<SDOperand> ResultVals;
699 NodeTys.clear();
700 switch (RetVT) {
701 default: assert(0 && "Unknown value type to return!");
702 case MVT::Other: break;
703 case MVT::i8:
704 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
705 ResultVals.push_back(Chain.getValue(0));
706 NodeTys.push_back(MVT::i8);
707 break;
708 case MVT::i16:
709 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
710 ResultVals.push_back(Chain.getValue(0));
711 NodeTys.push_back(MVT::i16);
712 break;
713 case MVT::i32:
714 if (Op.Val->getValueType(1) == MVT::i32) {
715 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
716 ResultVals.push_back(Chain.getValue(0));
717 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
718 Chain.getValue(2)).getValue(1);
719 ResultVals.push_back(Chain.getValue(0));
720 NodeTys.push_back(MVT::i32);
721 } else {
722 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
723 ResultVals.push_back(Chain.getValue(0));
Evan Cheng45e190982006-01-05 00:27:02 +0000724 }
Evan Cheng2a330942006-05-25 00:59:30 +0000725 NodeTys.push_back(MVT::i32);
726 break;
727 case MVT::v16i8:
728 case MVT::v8i16:
729 case MVT::v4i32:
730 case MVT::v2i64:
731 case MVT::v4f32:
732 case MVT::v2f64:
Evan Cheng2a330942006-05-25 00:59:30 +0000733 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
734 ResultVals.push_back(Chain.getValue(0));
735 NodeTys.push_back(RetVT);
736 break;
737 case MVT::f32:
738 case MVT::f64: {
739 std::vector<MVT::ValueType> Tys;
740 Tys.push_back(MVT::f64);
741 Tys.push_back(MVT::Other);
742 Tys.push_back(MVT::Flag);
743 std::vector<SDOperand> Ops;
744 Ops.push_back(Chain);
745 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000746 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
747 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000748 Chain = RetVal.getValue(1);
749 InFlag = RetVal.getValue(2);
750 if (X86ScalarSSE) {
751 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
752 // shouldn't be necessary except that RFP cannot be live across
753 // multiple blocks. When stackifier is fixed, they can be uncoupled.
754 MachineFunction &MF = DAG.getMachineFunction();
755 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
756 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
757 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000758 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000759 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000760 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +0000761 Ops.push_back(RetVal);
762 Ops.push_back(StackSlot);
763 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000764 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000765 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000766 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng88decde2006-04-28 21:29:37 +0000767 Chain = RetVal.getValue(1);
Evan Cheng88decde2006-04-28 21:29:37 +0000768 }
Evan Cheng2a330942006-05-25 00:59:30 +0000769
770 if (RetVT == MVT::f32 && !X86ScalarSSE)
771 // FIXME: we would really like to remember that this FP_ROUND
772 // operation is okay to eliminate if we allow excess FP precision.
773 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
774 ResultVals.push_back(RetVal);
775 NodeTys.push_back(RetVT);
776 break;
777 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000778 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000779
Evan Cheng2a330942006-05-25 00:59:30 +0000780 // If the function returns void, just return the chain.
781 if (ResultVals.empty())
782 return Chain;
783
784 // Otherwise, merge everything together with a MERGE_VALUES node.
785 NodeTys.push_back(MVT::Other);
786 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000787 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
788 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000789 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000790}
791
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000792
793//===----------------------------------------------------------------------===//
794// X86-64 C Calling Convention implementation
795//===----------------------------------------------------------------------===//
796
797/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
798/// type should be passed. If it is through stack, returns the size of the stack
799/// slot; if it is through integer or XMM register, returns the number of
800/// integer or XMM registers are needed.
801static void
802HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
803 unsigned NumIntRegs, unsigned NumXMMRegs,
804 unsigned &ObjSize, unsigned &ObjIntRegs,
805 unsigned &ObjXMMRegs) {
806 ObjSize = 0;
807 ObjIntRegs = 0;
808 ObjXMMRegs = 0;
809
810 switch (ObjectVT) {
811 default: assert(0 && "Unhandled argument type!");
812 case MVT::i8:
813 case MVT::i16:
814 case MVT::i32:
815 case MVT::i64:
816 if (NumIntRegs < 6)
817 ObjIntRegs = 1;
818 else {
819 switch (ObjectVT) {
820 default: break;
821 case MVT::i8: ObjSize = 1; break;
822 case MVT::i16: ObjSize = 2; break;
823 case MVT::i32: ObjSize = 4; break;
824 case MVT::i64: ObjSize = 8; break;
825 }
826 }
827 break;
828 case MVT::f32:
829 case MVT::f64:
830 case MVT::v16i8:
831 case MVT::v8i16:
832 case MVT::v4i32:
833 case MVT::v2i64:
834 case MVT::v4f32:
835 case MVT::v2f64:
836 if (NumXMMRegs < 8)
837 ObjXMMRegs = 1;
838 else {
839 switch (ObjectVT) {
840 default: break;
841 case MVT::f32: ObjSize = 4; break;
842 case MVT::f64: ObjSize = 8; break;
843 case MVT::v16i8:
844 case MVT::v8i16:
845 case MVT::v4i32:
846 case MVT::v2i64:
847 case MVT::v4f32:
848 case MVT::v2f64: ObjSize = 16; break;
849 }
850 break;
851 }
852 }
853}
854
855SDOperand
856X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
857 unsigned NumArgs = Op.Val->getNumValues() - 1;
858 MachineFunction &MF = DAG.getMachineFunction();
859 MachineFrameInfo *MFI = MF.getFrameInfo();
860 SDOperand Root = Op.getOperand(0);
861 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
862 std::vector<SDOperand> ArgValues;
863
864 // Add DAG nodes to load the arguments... On entry to a function on the X86,
865 // the stack frame looks like this:
866 //
867 // [RSP] -- return address
868 // [RSP + 8] -- first nonreg argument (leftmost lexically)
869 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
870 // ...
871 //
872 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
873 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
874 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
875
876 static const unsigned GPR8ArgRegs[] = {
877 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
878 };
879 static const unsigned GPR16ArgRegs[] = {
880 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
881 };
882 static const unsigned GPR32ArgRegs[] = {
883 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
884 };
885 static const unsigned GPR64ArgRegs[] = {
886 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
887 };
888 static const unsigned XMMArgRegs[] = {
889 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
890 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
891 };
892
893 for (unsigned i = 0; i < NumArgs; ++i) {
894 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
895 unsigned ArgIncrement = 8;
896 unsigned ObjSize = 0;
897 unsigned ObjIntRegs = 0;
898 unsigned ObjXMMRegs = 0;
899
900 // FIXME: __int128 and long double support?
901 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
902 ObjSize, ObjIntRegs, ObjXMMRegs);
903 if (ObjSize > 8)
904 ArgIncrement = ObjSize;
905
906 unsigned Reg = 0;
907 SDOperand ArgValue;
908 if (ObjIntRegs || ObjXMMRegs) {
909 switch (ObjectVT) {
910 default: assert(0 && "Unhandled argument type!");
911 case MVT::i8:
912 case MVT::i16:
913 case MVT::i32:
914 case MVT::i64: {
915 TargetRegisterClass *RC = NULL;
916 switch (ObjectVT) {
917 default: break;
918 case MVT::i8:
919 RC = X86::GR8RegisterClass;
920 Reg = GPR8ArgRegs[NumIntRegs];
921 break;
922 case MVT::i16:
923 RC = X86::GR16RegisterClass;
924 Reg = GPR16ArgRegs[NumIntRegs];
925 break;
926 case MVT::i32:
927 RC = X86::GR32RegisterClass;
928 Reg = GPR32ArgRegs[NumIntRegs];
929 break;
930 case MVT::i64:
931 RC = X86::GR64RegisterClass;
932 Reg = GPR64ArgRegs[NumIntRegs];
933 break;
934 }
935 Reg = AddLiveIn(MF, Reg, RC);
936 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
937 break;
938 }
939 case MVT::f32:
940 case MVT::f64:
941 case MVT::v16i8:
942 case MVT::v8i16:
943 case MVT::v4i32:
944 case MVT::v2i64:
945 case MVT::v4f32:
946 case MVT::v2f64: {
947 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
948 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
949 X86::FR64RegisterClass : X86::VR128RegisterClass);
950 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
951 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
952 break;
953 }
954 }
955 NumIntRegs += ObjIntRegs;
956 NumXMMRegs += ObjXMMRegs;
957 } else if (ObjSize) {
958 // XMM arguments have to be aligned on 16-byte boundary.
959 if (ObjSize == 16)
960 ArgOffset = ((ArgOffset + 15) / 16) * 16;
961 // Create the SelectionDAG nodes corresponding to a load from this
962 // parameter.
963 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
964 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000965 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000966 ArgOffset += ArgIncrement; // Move on to the next argument.
967 }
968
969 ArgValues.push_back(ArgValue);
970 }
971
972 // If the function takes variable number of arguments, make a frame index for
973 // the start of the first vararg value... for expansion of llvm.va_start.
974 if (isVarArg) {
975 // For X86-64, if there are vararg parameters that are passed via
976 // registers, then we must store them to their spots on the stack so they
977 // may be loaded by deferencing the result of va_next.
978 VarArgsGPOffset = NumIntRegs * 8;
979 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
980 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
981 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
982
983 // Store the integer parameter registers.
984 std::vector<SDOperand> MemOps;
985 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
986 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
987 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
988 for (; NumIntRegs != 6; ++NumIntRegs) {
989 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
990 X86::GR64RegisterClass);
991 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +0000992 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000993 MemOps.push_back(Store);
994 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
995 DAG.getConstant(8, getPointerTy()));
996 }
997
998 // Now store the XMM (fp + vector) parameter registers.
999 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1000 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1001 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1002 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1003 X86::VR128RegisterClass);
1004 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001005 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001006 MemOps.push_back(Store);
1007 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1008 DAG.getConstant(16, getPointerTy()));
1009 }
1010 if (!MemOps.empty())
1011 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1012 &MemOps[0], MemOps.size());
1013 }
1014
1015 ArgValues.push_back(Root);
1016
1017 ReturnAddrIndex = 0; // No return address slot generated yet.
1018 BytesToPopOnReturn = 0; // Callee pops nothing.
1019 BytesCallerReserves = ArgOffset;
1020
1021 // Return the new list of results.
1022 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1023 Op.Val->value_end());
1024 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
1025}
1026
1027SDOperand
1028X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG) {
1029 SDOperand Chain = Op.getOperand(0);
1030 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1031 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1032 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1033 SDOperand Callee = Op.getOperand(4);
1034 MVT::ValueType RetVT= Op.Val->getValueType(0);
1035 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1036
1037 // Count how many bytes are to be pushed on the stack.
1038 unsigned NumBytes = 0;
1039 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1040 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1041
1042 static const unsigned GPR8ArgRegs[] = {
1043 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1044 };
1045 static const unsigned GPR16ArgRegs[] = {
1046 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1047 };
1048 static const unsigned GPR32ArgRegs[] = {
1049 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1050 };
1051 static const unsigned GPR64ArgRegs[] = {
1052 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1053 };
1054 static const unsigned XMMArgRegs[] = {
1055 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1056 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1057 };
1058
1059 for (unsigned i = 0; i != NumOps; ++i) {
1060 SDOperand Arg = Op.getOperand(5+2*i);
1061 MVT::ValueType ArgVT = Arg.getValueType();
1062
1063 switch (ArgVT) {
1064 default: assert(0 && "Unknown value type!");
1065 case MVT::i8:
1066 case MVT::i16:
1067 case MVT::i32:
1068 case MVT::i64:
1069 if (NumIntRegs < 6)
1070 ++NumIntRegs;
1071 else
1072 NumBytes += 8;
1073 break;
1074 case MVT::f32:
1075 case MVT::f64:
1076 case MVT::v16i8:
1077 case MVT::v8i16:
1078 case MVT::v4i32:
1079 case MVT::v2i64:
1080 case MVT::v4f32:
1081 case MVT::v2f64:
1082 if (NumXMMRegs < 8)
1083 NumXMMRegs++;
1084 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1085 NumBytes += 8;
1086 else {
1087 // XMM arguments have to be aligned on 16-byte boundary.
1088 NumBytes = ((NumBytes + 15) / 16) * 16;
1089 NumBytes += 16;
1090 }
1091 break;
1092 }
1093 }
1094
1095 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1096
1097 // Arguments go on the stack in reverse order, as specified by the ABI.
1098 unsigned ArgOffset = 0;
1099 NumIntRegs = 0;
1100 NumXMMRegs = 0;
1101 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1102 std::vector<SDOperand> MemOpChains;
1103 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1104 for (unsigned i = 0; i != NumOps; ++i) {
1105 SDOperand Arg = Op.getOperand(5+2*i);
1106 MVT::ValueType ArgVT = Arg.getValueType();
1107
1108 switch (ArgVT) {
1109 default: assert(0 && "Unexpected ValueType for argument!");
1110 case MVT::i8:
1111 case MVT::i16:
1112 case MVT::i32:
1113 case MVT::i64:
1114 if (NumIntRegs < 6) {
1115 unsigned Reg = 0;
1116 switch (ArgVT) {
1117 default: break;
1118 case MVT::i8: Reg = GPR8ArgRegs[NumIntRegs]; break;
1119 case MVT::i16: Reg = GPR16ArgRegs[NumIntRegs]; break;
1120 case MVT::i32: Reg = GPR32ArgRegs[NumIntRegs]; break;
1121 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1122 }
1123 RegsToPass.push_back(std::make_pair(Reg, Arg));
1124 ++NumIntRegs;
1125 } else {
1126 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1127 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001128 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001129 ArgOffset += 8;
1130 }
1131 break;
1132 case MVT::f32:
1133 case MVT::f64:
1134 case MVT::v16i8:
1135 case MVT::v8i16:
1136 case MVT::v4i32:
1137 case MVT::v2i64:
1138 case MVT::v4f32:
1139 case MVT::v2f64:
1140 if (NumXMMRegs < 8) {
1141 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1142 NumXMMRegs++;
1143 } else {
1144 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1145 // XMM arguments have to be aligned on 16-byte boundary.
1146 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1147 }
1148 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1149 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001150 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001151 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1152 ArgOffset += 8;
1153 else
1154 ArgOffset += 16;
1155 }
1156 }
1157 }
1158
1159 if (!MemOpChains.empty())
1160 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1161 &MemOpChains[0], MemOpChains.size());
1162
1163 // Build a sequence of copy-to-reg nodes chained together with token chain
1164 // and flag operands which copy the outgoing args into registers.
1165 SDOperand InFlag;
1166 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1167 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1168 InFlag);
1169 InFlag = Chain.getValue(1);
1170 }
1171
1172 if (isVarArg) {
1173 // From AMD64 ABI document:
1174 // For calls that may call functions that use varargs or stdargs
1175 // (prototype-less calls or calls to functions containing ellipsis (...) in
1176 // the declaration) %al is used as hidden argument to specify the number
1177 // of SSE registers used. The contents of %al do not need to match exactly
1178 // the number of registers, but must be an ubound on the number of SSE
1179 // registers used and is in the range 0 - 8 inclusive.
1180 Chain = DAG.getCopyToReg(Chain, X86::AL,
1181 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1182 InFlag = Chain.getValue(1);
1183 }
1184
1185 // If the callee is a GlobalAddress node (quite common, every direct call is)
1186 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1187 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1188 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1189 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1190 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1191
1192 std::vector<MVT::ValueType> NodeTys;
1193 NodeTys.push_back(MVT::Other); // Returns a chain
1194 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1195 std::vector<SDOperand> Ops;
1196 Ops.push_back(Chain);
1197 Ops.push_back(Callee);
1198
1199 // Add argument registers to the end of the list so that they are known live
1200 // into the call.
1201 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1202 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1203 RegsToPass[i].second.getValueType()));
1204
1205 if (InFlag.Val)
1206 Ops.push_back(InFlag);
1207
1208 // FIXME: Do not generate X86ISD::TAILCALL for now.
1209 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1210 NodeTys, &Ops[0], Ops.size());
1211 InFlag = Chain.getValue(1);
1212
1213 NodeTys.clear();
1214 NodeTys.push_back(MVT::Other); // Returns a chain
1215 if (RetVT != MVT::Other)
1216 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1217 Ops.clear();
1218 Ops.push_back(Chain);
1219 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1220 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1221 Ops.push_back(InFlag);
1222 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1223 if (RetVT != MVT::Other)
1224 InFlag = Chain.getValue(1);
1225
1226 std::vector<SDOperand> ResultVals;
1227 NodeTys.clear();
1228 switch (RetVT) {
1229 default: assert(0 && "Unknown value type to return!");
1230 case MVT::Other: break;
1231 case MVT::i8:
1232 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1233 ResultVals.push_back(Chain.getValue(0));
1234 NodeTys.push_back(MVT::i8);
1235 break;
1236 case MVT::i16:
1237 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1238 ResultVals.push_back(Chain.getValue(0));
1239 NodeTys.push_back(MVT::i16);
1240 break;
1241 case MVT::i32:
1242 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1243 ResultVals.push_back(Chain.getValue(0));
1244 NodeTys.push_back(MVT::i32);
1245 break;
1246 case MVT::i64:
1247 if (Op.Val->getValueType(1) == MVT::i64) {
1248 // FIXME: __int128 support?
1249 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1250 ResultVals.push_back(Chain.getValue(0));
1251 Chain = DAG.getCopyFromReg(Chain, X86::RDX, MVT::i64,
1252 Chain.getValue(2)).getValue(1);
1253 ResultVals.push_back(Chain.getValue(0));
1254 NodeTys.push_back(MVT::i64);
1255 } else {
1256 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1257 ResultVals.push_back(Chain.getValue(0));
1258 }
1259 NodeTys.push_back(MVT::i64);
1260 break;
1261 case MVT::f32:
1262 case MVT::f64:
1263 case MVT::v16i8:
1264 case MVT::v8i16:
1265 case MVT::v4i32:
1266 case MVT::v2i64:
1267 case MVT::v4f32:
1268 case MVT::v2f64:
1269 // FIXME: long double support?
1270 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1271 ResultVals.push_back(Chain.getValue(0));
1272 NodeTys.push_back(RetVT);
1273 break;
1274 }
1275
1276 // If the function returns void, just return the chain.
1277 if (ResultVals.empty())
1278 return Chain;
1279
1280 // Otherwise, merge everything together with a MERGE_VALUES node.
1281 NodeTys.push_back(MVT::Other);
1282 ResultVals.push_back(Chain);
1283 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1284 &ResultVals[0], ResultVals.size());
1285 return Res.getValue(Op.ResNo);
1286}
1287
Chris Lattner76ac0682005-11-15 00:40:23 +00001288//===----------------------------------------------------------------------===//
1289// Fast Calling Convention implementation
1290//===----------------------------------------------------------------------===//
1291//
1292// The X86 'fast' calling convention passes up to two integer arguments in
1293// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1294// and requires that the callee pop its arguments off the stack (allowing proper
1295// tail calls), and has the same return value conventions as C calling convs.
1296//
1297// This calling convention always arranges for the callee pop value to be 8n+4
1298// bytes, which is needed for tail recursion elimination and stack alignment
1299// reasons.
1300//
1301// Note that this can be enhanced in the future to pass fp vals in registers
1302// (when we have a global fp allocator) and do other tricks.
1303//
1304
Evan Cheng89001ad2006-04-27 08:31:10 +00001305/// HowToPassFastCCArgument - Returns how an formal argument of the specified
1306/// type should be passed. If it is through stack, returns the size of the stack
Evan Cheng763f9b02006-05-26 18:25:43 +00001307/// slot; if it is through integer or XMM register, returns the number of
Evan Cheng89001ad2006-04-27 08:31:10 +00001308/// integer or XMM registers are needed.
Evan Cheng48940d12006-04-27 01:32:22 +00001309static void
Evan Cheng89001ad2006-04-27 08:31:10 +00001310HowToPassFastCCArgument(MVT::ValueType ObjectVT,
1311 unsigned NumIntRegs, unsigned NumXMMRegs,
1312 unsigned &ObjSize, unsigned &ObjIntRegs,
1313 unsigned &ObjXMMRegs) {
Evan Cheng48940d12006-04-27 01:32:22 +00001314 ObjSize = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +00001315 ObjIntRegs = 0;
1316 ObjXMMRegs = 0;
Evan Cheng48940d12006-04-27 01:32:22 +00001317
1318 switch (ObjectVT) {
1319 default: assert(0 && "Unhandled argument type!");
Evan Cheng48940d12006-04-27 01:32:22 +00001320 case MVT::i8:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001321#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001322 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001323 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001324 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001325#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001326 ObjSize = 1;
1327 break;
1328 case MVT::i16:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001329#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001330 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001331 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001332 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001333#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001334 ObjSize = 2;
1335 break;
1336 case MVT::i32:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001337#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001338 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001339 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001340 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001341#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001342 ObjSize = 4;
1343 break;
1344 case MVT::i64:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001345#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001346 if (NumIntRegs+2 <= FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng24eb3f42006-04-27 05:35:28 +00001347 ObjIntRegs = 2;
Evan Cheng48940d12006-04-27 01:32:22 +00001348 } else if (NumIntRegs+1 <= FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng24eb3f42006-04-27 05:35:28 +00001349 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001350 ObjSize = 4;
1351 } else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001352#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001353 ObjSize = 8;
1354 case MVT::f32:
1355 ObjSize = 4;
1356 break;
1357 case MVT::f64:
1358 ObjSize = 8;
1359 break;
Evan Cheng89001ad2006-04-27 08:31:10 +00001360 case MVT::v16i8:
1361 case MVT::v8i16:
1362 case MVT::v4i32:
1363 case MVT::v2i64:
1364 case MVT::v4f32:
1365 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +00001366 if (NumXMMRegs < 4)
Evan Cheng89001ad2006-04-27 08:31:10 +00001367 ObjXMMRegs = 1;
1368 else
1369 ObjSize = 16;
1370 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001371 }
1372}
1373
Evan Cheng17e734f2006-05-23 21:06:34 +00001374SDOperand
1375X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
1376 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001377 MachineFunction &MF = DAG.getMachineFunction();
1378 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001379 SDOperand Root = Op.getOperand(0);
1380 std::vector<SDOperand> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001381
Evan Cheng48940d12006-04-27 01:32:22 +00001382 // Add DAG nodes to load the arguments... On entry to a function the stack
1383 // frame looks like this:
1384 //
1385 // [ESP] -- return address
1386 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001387 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001388 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001389 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1390
1391 // Keep track of the number of integer regs passed so far. This can be either
1392 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
1393 // used).
1394 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001395 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001396
1397 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001398 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001399 };
Chris Lattner43798852006-03-17 05:10:20 +00001400
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001401 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001402 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1403 unsigned ArgIncrement = 4;
1404 unsigned ObjSize = 0;
1405 unsigned ObjIntRegs = 0;
1406 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001407
Evan Cheng17e734f2006-05-23 21:06:34 +00001408 HowToPassFastCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1409 ObjSize, ObjIntRegs, ObjXMMRegs);
Evan Chenga01e7992006-05-26 18:39:59 +00001410 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001411 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001412
Evan Cheng2489ccd2006-06-01 00:30:39 +00001413 unsigned Reg = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001414 SDOperand ArgValue;
1415 if (ObjIntRegs || ObjXMMRegs) {
1416 switch (ObjectVT) {
1417 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001418 case MVT::i8:
1419 Reg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::AL,
1420 X86::GR8RegisterClass);
1421 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i8);
1422 break;
1423 case MVT::i16:
1424 Reg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::AX,
1425 X86::GR16RegisterClass);
1426 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i16);
1427 break;
1428 case MVT::i32:
1429 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
1430 X86::GR32RegisterClass);
1431 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1432 break;
1433 case MVT::i64:
1434 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
1435 X86::GR32RegisterClass);
1436 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1437 if (ObjIntRegs == 2) {
1438 Reg = AddLiveIn(MF, X86::EDX, X86::GR32RegisterClass);
1439 SDOperand ArgValue2 = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1440 ArgValue= DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
Evan Cheng24eb3f42006-04-27 05:35:28 +00001441 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001442 break;
1443 case MVT::v16i8:
1444 case MVT::v8i16:
1445 case MVT::v4i32:
1446 case MVT::v2i64:
1447 case MVT::v4f32:
1448 case MVT::v2f64:
1449 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1450 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1451 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001452 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001453 NumIntRegs += ObjIntRegs;
1454 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001455 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001456
1457 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001458 // XMM arguments have to be aligned on 16-byte boundary.
1459 if (ObjSize == 16)
1460 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001461 // Create the SelectionDAG nodes corresponding to a load from this
1462 // parameter.
1463 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1464 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1465 if (ObjectVT == MVT::i64 && ObjIntRegs) {
1466 SDOperand ArgValue2 = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
Evan Chenge71fe34d2006-10-09 20:57:25 +00001467 NULL, 0);
Evan Cheng17e734f2006-05-23 21:06:34 +00001468 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
1469 } else
Evan Chenge71fe34d2006-10-09 20:57:25 +00001470 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng17e734f2006-05-23 21:06:34 +00001471 ArgOffset += ArgIncrement; // Move on to the next argument.
1472 }
1473
1474 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001475 }
1476
Evan Cheng17e734f2006-05-23 21:06:34 +00001477 ArgValues.push_back(Root);
1478
Chris Lattner76ac0682005-11-15 00:40:23 +00001479 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1480 // arguments and the arguments after the retaddr has been pushed are aligned.
1481 if ((ArgOffset & 7) == 0)
1482 ArgOffset += 4;
1483
1484 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001485 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001486 ReturnAddrIndex = 0; // No return address slot generated yet.
1487 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1488 BytesCallerReserves = 0;
1489
1490 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001491 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001492 default: assert(0 && "Unknown type!");
1493 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001494 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001495 case MVT::i8:
1496 case MVT::i16:
1497 case MVT::i32:
1498 MF.addLiveOut(X86::EAX);
1499 break;
1500 case MVT::i64:
1501 MF.addLiveOut(X86::EAX);
1502 MF.addLiveOut(X86::EDX);
1503 break;
1504 case MVT::f32:
1505 case MVT::f64:
1506 MF.addLiveOut(X86::ST0);
1507 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001508 case MVT::v16i8:
1509 case MVT::v8i16:
1510 case MVT::v4i32:
1511 case MVT::v2i64:
1512 case MVT::v4f32:
1513 case MVT::v2f64:
Evan Cheng88decde2006-04-28 21:29:37 +00001514 MF.addLiveOut(X86::XMM0);
1515 break;
1516 }
Evan Cheng88decde2006-04-28 21:29:37 +00001517
Evan Cheng17e734f2006-05-23 21:06:34 +00001518 // Return the new list of results.
1519 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1520 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001521 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001522}
1523
Chris Lattner104aa5d2006-09-26 03:57:53 +00001524SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
1525 bool isFastCall) {
Evan Cheng2a330942006-05-25 00:59:30 +00001526 SDOperand Chain = Op.getOperand(0);
1527 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1528 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1529 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1530 SDOperand Callee = Op.getOperand(4);
1531 MVT::ValueType RetVT= Op.Val->getValueType(0);
1532 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1533
Chris Lattner76ac0682005-11-15 00:40:23 +00001534 // Count how many bytes are to be pushed on the stack.
1535 unsigned NumBytes = 0;
1536
1537 // Keep track of the number of integer regs passed so far. This can be either
1538 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
1539 // used).
1540 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001541 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001542
Evan Cheng2a330942006-05-25 00:59:30 +00001543 static const unsigned GPRArgRegs[][2] = {
1544 { X86::AL, X86::DL },
1545 { X86::AX, X86::DX },
1546 { X86::EAX, X86::EDX }
1547 };
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001548 static const unsigned FastCallGPRArgRegs[][2] = {
1549 { X86::CL, X86::DL },
1550 { X86::CX, X86::DX },
1551 { X86::ECX, X86::EDX }
1552 };
Evan Cheng2a330942006-05-25 00:59:30 +00001553 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001554 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001555 };
1556
1557 for (unsigned i = 0; i != NumOps; ++i) {
1558 SDOperand Arg = Op.getOperand(5+2*i);
1559
1560 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001561 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001562 case MVT::i8:
1563 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001564 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001565 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1566 if (NumIntRegs < MaxNumIntRegs) {
1567 ++NumIntRegs;
1568 break;
1569 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001570 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001571 case MVT::f32:
1572 NumBytes += 4;
1573 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001574 case MVT::f64:
1575 NumBytes += 8;
1576 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001577 case MVT::v16i8:
1578 case MVT::v8i16:
1579 case MVT::v4i32:
1580 case MVT::v2i64:
1581 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001582 case MVT::v2f64:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001583 if (isFastCall) {
1584 assert(0 && "Unknown value type!");
1585 } else {
1586 if (NumXMMRegs < 4)
1587 NumXMMRegs++;
1588 else {
1589 // XMM arguments have to be aligned on 16-byte boundary.
1590 NumBytes = ((NumBytes + 15) / 16) * 16;
1591 NumBytes += 16;
1592 }
1593 }
1594 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001595 }
Evan Cheng2a330942006-05-25 00:59:30 +00001596 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001597
1598 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1599 // arguments and the arguments after the retaddr has been pushed are aligned.
1600 if ((NumBytes & 7) == 0)
1601 NumBytes += 4;
1602
Chris Lattner62c34842006-02-13 09:00:43 +00001603 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001604
1605 // Arguments go on the stack in reverse order, as specified by the ABI.
1606 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001607 NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001608 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1609 std::vector<SDOperand> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001610 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001611 for (unsigned i = 0; i != NumOps; ++i) {
1612 SDOperand Arg = Op.getOperand(5+2*i);
1613
1614 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001615 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001616 case MVT::i8:
1617 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001618 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001619 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1620 if (NumIntRegs < MaxNumIntRegs) {
1621 RegsToPass.push_back(
1622 std::make_pair(GPRArgRegs[Arg.getValueType()-MVT::i8][NumIntRegs],
1623 Arg));
1624 ++NumIntRegs;
1625 break;
1626 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001627 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001628 case MVT::f32: {
1629 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001630 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001631 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001632 ArgOffset += 4;
1633 break;
1634 }
Evan Cheng2a330942006-05-25 00:59:30 +00001635 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001636 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001637 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001638 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001639 ArgOffset += 8;
1640 break;
1641 }
Evan Cheng2a330942006-05-25 00:59:30 +00001642 case MVT::v16i8:
1643 case MVT::v8i16:
1644 case MVT::v4i32:
1645 case MVT::v2i64:
1646 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001647 case MVT::v2f64:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001648 if (isFastCall) {
1649 assert(0 && "Unexpected ValueType for argument!");
1650 } else {
1651 if (NumXMMRegs < 4) {
1652 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1653 NumXMMRegs++;
1654 } else {
1655 // XMM arguments have to be aligned on 16-byte boundary.
1656 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1657 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1658 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001659 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001660 ArgOffset += 16;
1661 }
1662 }
1663 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001664 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001665 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001666
Evan Cheng2a330942006-05-25 00:59:30 +00001667 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001668 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1669 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001670
Nate Begeman7e5496d2006-02-17 00:03:04 +00001671 // Build a sequence of copy-to-reg nodes chained together with token chain
1672 // and flag operands which copy the outgoing args into registers.
1673 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001674 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1675 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1676 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001677 InFlag = Chain.getValue(1);
1678 }
1679
Evan Cheng2a330942006-05-25 00:59:30 +00001680 // If the callee is a GlobalAddress node (quite common, every direct call is)
1681 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1682 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1683 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1684 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1685 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1686
Nate Begeman7e5496d2006-02-17 00:03:04 +00001687 std::vector<MVT::ValueType> NodeTys;
1688 NodeTys.push_back(MVT::Other); // Returns a chain
1689 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1690 std::vector<SDOperand> Ops;
1691 Ops.push_back(Chain);
1692 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001693
1694 // Add argument registers to the end of the list so that they are known live
1695 // into the call.
1696 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1697 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1698 RegsToPass[i].second.getValueType()));
1699
Nate Begeman7e5496d2006-02-17 00:03:04 +00001700 if (InFlag.Val)
1701 Ops.push_back(InFlag);
1702
1703 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001704 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001705 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001706 InFlag = Chain.getValue(1);
1707
1708 NodeTys.clear();
1709 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +00001710 if (RetVT != MVT::Other)
1711 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +00001712 Ops.clear();
1713 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001714 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1715 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001716 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001717 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001718 if (RetVT != MVT::Other)
1719 InFlag = Chain.getValue(1);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001720
Evan Cheng2a330942006-05-25 00:59:30 +00001721 std::vector<SDOperand> ResultVals;
1722 NodeTys.clear();
1723 switch (RetVT) {
1724 default: assert(0 && "Unknown value type to return!");
1725 case MVT::Other: break;
1726 case MVT::i8:
1727 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1728 ResultVals.push_back(Chain.getValue(0));
1729 NodeTys.push_back(MVT::i8);
1730 break;
1731 case MVT::i16:
1732 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1733 ResultVals.push_back(Chain.getValue(0));
1734 NodeTys.push_back(MVT::i16);
1735 break;
1736 case MVT::i32:
1737 if (Op.Val->getValueType(1) == MVT::i32) {
1738 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1739 ResultVals.push_back(Chain.getValue(0));
1740 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
1741 Chain.getValue(2)).getValue(1);
1742 ResultVals.push_back(Chain.getValue(0));
1743 NodeTys.push_back(MVT::i32);
1744 } else {
1745 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1746 ResultVals.push_back(Chain.getValue(0));
Evan Cheng172fce72006-01-06 00:43:03 +00001747 }
Evan Cheng2a330942006-05-25 00:59:30 +00001748 NodeTys.push_back(MVT::i32);
1749 break;
1750 case MVT::v16i8:
1751 case MVT::v8i16:
1752 case MVT::v4i32:
1753 case MVT::v2i64:
1754 case MVT::v4f32:
1755 case MVT::v2f64:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001756 if (isFastCall) {
1757 assert(0 && "Unknown value type to return!");
1758 } else {
1759 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1760 ResultVals.push_back(Chain.getValue(0));
1761 NodeTys.push_back(RetVT);
1762 }
1763 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001764 case MVT::f32:
1765 case MVT::f64: {
1766 std::vector<MVT::ValueType> Tys;
1767 Tys.push_back(MVT::f64);
1768 Tys.push_back(MVT::Other);
1769 Tys.push_back(MVT::Flag);
1770 std::vector<SDOperand> Ops;
1771 Ops.push_back(Chain);
1772 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001773 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
1774 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001775 Chain = RetVal.getValue(1);
1776 InFlag = RetVal.getValue(2);
1777 if (X86ScalarSSE) {
1778 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1779 // shouldn't be necessary except that RFP cannot be live across
1780 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1781 MachineFunction &MF = DAG.getMachineFunction();
1782 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1783 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1784 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001785 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001786 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001787 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001788 Ops.push_back(RetVal);
1789 Ops.push_back(StackSlot);
1790 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001791 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001792 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001793 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001794 Chain = RetVal.getValue(1);
1795 }
Evan Cheng172fce72006-01-06 00:43:03 +00001796
Evan Cheng2a330942006-05-25 00:59:30 +00001797 if (RetVT == MVT::f32 && !X86ScalarSSE)
1798 // FIXME: we would really like to remember that this FP_ROUND
1799 // operation is okay to eliminate if we allow excess FP precision.
1800 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1801 ResultVals.push_back(RetVal);
1802 NodeTys.push_back(RetVT);
1803 break;
1804 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001805 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001806
Evan Cheng2a330942006-05-25 00:59:30 +00001807
1808 // If the function returns void, just return the chain.
1809 if (ResultVals.empty())
1810 return Chain;
1811
1812 // Otherwise, merge everything together with a MERGE_VALUES node.
1813 NodeTys.push_back(MVT::Other);
1814 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001815 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1816 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001817 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001818}
1819
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001820//===----------------------------------------------------------------------===//
1821// StdCall Calling Convention implementation
1822//===----------------------------------------------------------------------===//
1823// StdCall calling convention seems to be standard for many Windows' API
1824// routines and around. It differs from C calling convention just a little:
1825// callee should clean up the stack, not caller. Symbols should be also
1826// decorated in some fancy way :) It doesn't support any vector arguments.
1827
1828/// HowToPassStdCallCCArgument - Returns how an formal argument of the specified
1829/// type should be passed. Returns the size of the stack slot
1830static void
1831HowToPassStdCallCCArgument(MVT::ValueType ObjectVT, unsigned &ObjSize) {
1832 switch (ObjectVT) {
1833 default: assert(0 && "Unhandled argument type!");
1834 case MVT::i8: ObjSize = 1; break;
1835 case MVT::i16: ObjSize = 2; break;
1836 case MVT::i32: ObjSize = 4; break;
1837 case MVT::i64: ObjSize = 8; break;
1838 case MVT::f32: ObjSize = 4; break;
1839 case MVT::f64: ObjSize = 8; break;
1840 }
1841}
1842
1843SDOperand X86TargetLowering::LowerStdCallCCArguments(SDOperand Op,
1844 SelectionDAG &DAG) {
1845 unsigned NumArgs = Op.Val->getNumValues() - 1;
1846 MachineFunction &MF = DAG.getMachineFunction();
1847 MachineFrameInfo *MFI = MF.getFrameInfo();
1848 SDOperand Root = Op.getOperand(0);
1849 std::vector<SDOperand> ArgValues;
1850
1851 // Add DAG nodes to load the arguments... On entry to a function on the X86,
1852 // the stack frame looks like this:
1853 //
1854 // [ESP] -- return address
1855 // [ESP + 4] -- first argument (leftmost lexically)
1856 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
1857 // ...
1858 //
1859 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1860 for (unsigned i = 0; i < NumArgs; ++i) {
1861 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1862 unsigned ArgIncrement = 4;
1863 unsigned ObjSize = 0;
1864 HowToPassStdCallCCArgument(ObjectVT, ObjSize);
1865 if (ObjSize > 4)
1866 ArgIncrement = ObjSize;
1867
1868 SDOperand ArgValue;
1869 // Create the frame index object for this incoming parameter...
1870 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1871 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001872 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001873 ArgValues.push_back(ArgValue);
1874 ArgOffset += ArgIncrement; // Move on to the next argument...
1875 }
1876
1877 ArgValues.push_back(Root);
1878
1879 // If the function takes variable number of arguments, make a frame index for
1880 // the start of the first vararg value... for expansion of llvm.va_start.
1881 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1882 if (isVarArg) {
1883 BytesToPopOnReturn = 0; // Callee pops nothing.
1884 BytesCallerReserves = ArgOffset;
1885 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1886 } else {
1887 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
1888 BytesCallerReserves = 0;
1889 }
1890 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
1891 ReturnAddrIndex = 0; // No return address slot generated yet.
1892
1893 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1894
1895 // Return the new list of results.
1896 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1897 Op.Val->value_end());
1898 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
1899}
1900
1901
1902SDOperand X86TargetLowering::LowerStdCallCCCallTo(SDOperand Op,
1903 SelectionDAG &DAG) {
1904 SDOperand Chain = Op.getOperand(0);
1905 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1906 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1907 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1908 SDOperand Callee = Op.getOperand(4);
1909 MVT::ValueType RetVT= Op.Val->getValueType(0);
1910 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1911
1912 // Count how many bytes are to be pushed on the stack.
1913 unsigned NumBytes = 0;
1914 for (unsigned i = 0; i != NumOps; ++i) {
1915 SDOperand Arg = Op.getOperand(5+2*i);
1916
1917 switch (Arg.getValueType()) {
1918 default: assert(0 && "Unexpected ValueType for argument!");
1919 case MVT::i8:
1920 case MVT::i16:
1921 case MVT::i32:
1922 case MVT::f32:
1923 NumBytes += 4;
1924 break;
1925 case MVT::i64:
1926 case MVT::f64:
1927 NumBytes += 8;
1928 break;
1929 }
1930 }
1931
1932 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1933
1934 // Arguments go on the stack in reverse order, as specified by the ABI.
1935 unsigned ArgOffset = 0;
1936 std::vector<SDOperand> MemOpChains;
1937 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1938 for (unsigned i = 0; i != NumOps; ++i) {
1939 SDOperand Arg = Op.getOperand(5+2*i);
1940
1941 switch (Arg.getValueType()) {
1942 default: assert(0 && "Unexpected ValueType for argument!");
1943 case MVT::i8:
1944 case MVT::i16: {
1945 // Promote the integer to 32 bits. If the input type is signed use a
1946 // sign extend, otherwise use a zero extend.
1947 unsigned ExtOp =
1948 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue() ?
1949 ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1950 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
1951 }
1952 // Fallthrough
1953
1954 case MVT::i32:
1955 case MVT::f32: {
1956 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1957 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001958 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001959 ArgOffset += 4;
1960 break;
1961 }
1962 case MVT::i64:
1963 case MVT::f64: {
1964 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1965 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001966 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001967 ArgOffset += 8;
1968 break;
1969 }
1970 }
1971 }
1972
1973 if (!MemOpChains.empty())
1974 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1975 &MemOpChains[0], MemOpChains.size());
1976
1977 // If the callee is a GlobalAddress node (quite common, every direct call is)
1978 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1979 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1980 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1981 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1982 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1983
1984 std::vector<MVT::ValueType> NodeTys;
1985 NodeTys.push_back(MVT::Other); // Returns a chain
1986 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1987 std::vector<SDOperand> Ops;
1988 Ops.push_back(Chain);
1989 Ops.push_back(Callee);
1990
1991 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1992 NodeTys, &Ops[0], Ops.size());
1993 SDOperand InFlag = Chain.getValue(1);
1994
1995 // Create the CALLSEQ_END node.
1996 unsigned NumBytesForCalleeToPush;
1997
1998 if (isVarArg) {
1999 NumBytesForCalleeToPush = 0;
2000 } else {
2001 NumBytesForCalleeToPush = NumBytes;
2002 }
2003
2004 NodeTys.clear();
2005 NodeTys.push_back(MVT::Other); // Returns a chain
2006 if (RetVT != MVT::Other)
2007 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2008 Ops.clear();
2009 Ops.push_back(Chain);
2010 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
2011 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
2012 Ops.push_back(InFlag);
2013 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
2014 if (RetVT != MVT::Other)
2015 InFlag = Chain.getValue(1);
2016
2017 std::vector<SDOperand> ResultVals;
2018 NodeTys.clear();
2019 switch (RetVT) {
2020 default: assert(0 && "Unknown value type to return!");
2021 case MVT::Other: break;
2022 case MVT::i8:
2023 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
2024 ResultVals.push_back(Chain.getValue(0));
2025 NodeTys.push_back(MVT::i8);
2026 break;
2027 case MVT::i16:
2028 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
2029 ResultVals.push_back(Chain.getValue(0));
2030 NodeTys.push_back(MVT::i16);
2031 break;
2032 case MVT::i32:
2033 if (Op.Val->getValueType(1) == MVT::i32) {
2034 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
2035 ResultVals.push_back(Chain.getValue(0));
2036 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
2037 Chain.getValue(2)).getValue(1);
2038 ResultVals.push_back(Chain.getValue(0));
2039 NodeTys.push_back(MVT::i32);
2040 } else {
2041 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
2042 ResultVals.push_back(Chain.getValue(0));
2043 }
2044 NodeTys.push_back(MVT::i32);
2045 break;
2046 case MVT::f32:
2047 case MVT::f64: {
2048 std::vector<MVT::ValueType> Tys;
2049 Tys.push_back(MVT::f64);
2050 Tys.push_back(MVT::Other);
2051 Tys.push_back(MVT::Flag);
2052 std::vector<SDOperand> Ops;
2053 Ops.push_back(Chain);
2054 Ops.push_back(InFlag);
2055 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
2056 &Ops[0], Ops.size());
2057 Chain = RetVal.getValue(1);
2058 InFlag = RetVal.getValue(2);
2059 if (X86ScalarSSE) {
2060 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
2061 // shouldn't be necessary except that RFP cannot be live across
2062 // multiple blocks. When stackifier is fixed, they can be uncoupled.
2063 MachineFunction &MF = DAG.getMachineFunction();
2064 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
2065 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
2066 Tys.clear();
2067 Tys.push_back(MVT::Other);
2068 Ops.clear();
2069 Ops.push_back(Chain);
2070 Ops.push_back(RetVal);
2071 Ops.push_back(StackSlot);
2072 Ops.push_back(DAG.getValueType(RetVT));
2073 Ops.push_back(InFlag);
2074 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00002075 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002076 Chain = RetVal.getValue(1);
2077 }
2078
2079 if (RetVT == MVT::f32 && !X86ScalarSSE)
2080 // FIXME: we would really like to remember that this FP_ROUND
2081 // operation is okay to eliminate if we allow excess FP precision.
2082 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
2083 ResultVals.push_back(RetVal);
2084 NodeTys.push_back(RetVT);
2085 break;
2086 }
2087 }
2088
2089 // If the function returns void, just return the chain.
2090 if (ResultVals.empty())
2091 return Chain;
2092
2093 // Otherwise, merge everything together with a MERGE_VALUES node.
2094 NodeTys.push_back(MVT::Other);
2095 ResultVals.push_back(Chain);
2096 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
2097 &ResultVals[0], ResultVals.size());
2098 return Res.getValue(Op.ResNo);
2099}
2100
2101//===----------------------------------------------------------------------===//
2102// FastCall Calling Convention implementation
2103//===----------------------------------------------------------------------===//
2104//
2105// The X86 'fastcall' calling convention passes up to two integer arguments in
2106// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
2107// and requires that the callee pop its arguments off the stack (allowing proper
2108// tail calls), and has the same return value conventions as C calling convs.
2109//
2110// This calling convention always arranges for the callee pop value to be 8n+4
2111// bytes, which is needed for tail recursion elimination and stack alignment
2112// reasons.
2113//
2114
2115/// HowToPassFastCallCCArgument - Returns how an formal argument of the
2116/// specified type should be passed. If it is through stack, returns the size of
2117/// the stack slot; if it is through integer register, returns the number of
2118/// integer registers are needed.
2119static void
2120HowToPassFastCallCCArgument(MVT::ValueType ObjectVT,
2121 unsigned NumIntRegs,
2122 unsigned &ObjSize,
2123 unsigned &ObjIntRegs)
2124{
2125 ObjSize = 0;
2126 ObjIntRegs = 0;
2127
2128 switch (ObjectVT) {
2129 default: assert(0 && "Unhandled argument type!");
2130 case MVT::i8:
2131 if (NumIntRegs < 2)
2132 ObjIntRegs = 1;
2133 else
2134 ObjSize = 1;
2135 break;
2136 case MVT::i16:
2137 if (NumIntRegs < 2)
2138 ObjIntRegs = 1;
2139 else
2140 ObjSize = 2;
2141 break;
2142 case MVT::i32:
2143 if (NumIntRegs < 2)
2144 ObjIntRegs = 1;
2145 else
2146 ObjSize = 4;
2147 break;
2148 case MVT::i64:
2149 if (NumIntRegs+2 <= 2) {
2150 ObjIntRegs = 2;
2151 } else if (NumIntRegs+1 <= 2) {
2152 ObjIntRegs = 1;
2153 ObjSize = 4;
2154 } else
2155 ObjSize = 8;
2156 case MVT::f32:
2157 ObjSize = 4;
2158 break;
2159 case MVT::f64:
2160 ObjSize = 8;
2161 break;
2162 }
2163}
2164
2165SDOperand
2166X86TargetLowering::LowerFastCallCCArguments(SDOperand Op, SelectionDAG &DAG) {
2167 unsigned NumArgs = Op.Val->getNumValues()-1;
2168 MachineFunction &MF = DAG.getMachineFunction();
2169 MachineFrameInfo *MFI = MF.getFrameInfo();
2170 SDOperand Root = Op.getOperand(0);
2171 std::vector<SDOperand> ArgValues;
2172
2173 // Add DAG nodes to load the arguments... On entry to a function the stack
2174 // frame looks like this:
2175 //
2176 // [ESP] -- return address
2177 // [ESP + 4] -- first nonreg argument (leftmost lexically)
2178 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
2179 // ...
2180 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
2181
2182 // Keep track of the number of integer regs passed so far. This can be either
2183 // 0 (neither ECX or EDX used), 1 (ECX is used) or 2 (ECX and EDX are both
2184 // used).
2185 unsigned NumIntRegs = 0;
2186
2187 for (unsigned i = 0; i < NumArgs; ++i) {
2188 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
2189 unsigned ArgIncrement = 4;
2190 unsigned ObjSize = 0;
2191 unsigned ObjIntRegs = 0;
2192
2193 HowToPassFastCallCCArgument(ObjectVT, NumIntRegs, ObjSize, ObjIntRegs);
2194 if (ObjSize > 4)
2195 ArgIncrement = ObjSize;
2196
2197 unsigned Reg = 0;
2198 SDOperand ArgValue;
2199 if (ObjIntRegs) {
2200 switch (ObjectVT) {
2201 default: assert(0 && "Unhandled argument type!");
2202 case MVT::i8:
2203 Reg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::CL,
2204 X86::GR8RegisterClass);
2205 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i8);
2206 break;
2207 case MVT::i16:
2208 Reg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::CX,
2209 X86::GR16RegisterClass);
2210 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i16);
2211 break;
2212 case MVT::i32:
2213 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::ECX,
2214 X86::GR32RegisterClass);
2215 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
2216 break;
2217 case MVT::i64:
2218 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::ECX,
2219 X86::GR32RegisterClass);
2220 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
2221 if (ObjIntRegs == 2) {
2222 Reg = AddLiveIn(MF, X86::EDX, X86::GR32RegisterClass);
2223 SDOperand ArgValue2 = DAG.getCopyFromReg(Root, Reg, MVT::i32);
2224 ArgValue= DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
2225 }
2226 break;
2227 }
2228
2229 NumIntRegs += ObjIntRegs;
2230 }
2231
2232 if (ObjSize) {
2233 // Create the SelectionDAG nodes corresponding to a load from this
2234 // parameter.
2235 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
2236 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
2237 if (ObjectVT == MVT::i64 && ObjIntRegs) {
2238 SDOperand ArgValue2 = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
Evan Chenge71fe34d2006-10-09 20:57:25 +00002239 NULL, 0);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002240 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
2241 } else
Evan Chenge71fe34d2006-10-09 20:57:25 +00002242 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002243 ArgOffset += ArgIncrement; // Move on to the next argument.
2244 }
2245
2246 ArgValues.push_back(ArgValue);
2247 }
2248
2249 ArgValues.push_back(Root);
2250
2251 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
2252 // arguments and the arguments after the retaddr has been pushed are aligned.
2253 if ((ArgOffset & 7) == 0)
2254 ArgOffset += 4;
2255
2256 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
2257 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
2258 ReturnAddrIndex = 0; // No return address slot generated yet.
2259 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
2260 BytesCallerReserves = 0;
2261
2262 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
2263
2264 // Finally, inform the code generator which regs we return values in.
2265 switch (getValueType(MF.getFunction()->getReturnType())) {
2266 default: assert(0 && "Unknown type!");
2267 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00002268 case MVT::i1:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002269 case MVT::i8:
2270 case MVT::i16:
2271 case MVT::i32:
2272 MF.addLiveOut(X86::ECX);
2273 break;
2274 case MVT::i64:
2275 MF.addLiveOut(X86::ECX);
2276 MF.addLiveOut(X86::EDX);
2277 break;
2278 case MVT::f32:
2279 case MVT::f64:
2280 MF.addLiveOut(X86::ST0);
2281 break;
2282 }
2283
2284 // Return the new list of results.
2285 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
2286 Op.Val->value_end());
2287 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
2288}
2289
Chris Lattner76ac0682005-11-15 00:40:23 +00002290SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
2291 if (ReturnAddrIndex == 0) {
2292 // Set up a frame object for the return address.
2293 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002294 if (Subtarget->is64Bit())
2295 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
2296 else
2297 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00002298 }
2299
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002300 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00002301}
2302
2303
2304
2305std::pair<SDOperand, SDOperand> X86TargetLowering::
2306LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
2307 SelectionDAG &DAG) {
2308 SDOperand Result;
2309 if (Depth) // Depths > 0 not supported yet!
2310 Result = DAG.getConstant(0, getPointerTy());
2311 else {
2312 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
2313 if (!isFrameAddress)
2314 // Just load the return address
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002315 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI,
Evan Chenge71fe34d2006-10-09 20:57:25 +00002316 NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00002317 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002318 Result = DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
2319 DAG.getConstant(4, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00002320 }
2321 return std::make_pair(Result, Chain);
2322}
2323
Evan Cheng45df7f82006-01-30 23:41:35 +00002324/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
2325/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00002326/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
2327/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00002328static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00002329 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
2330 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002331 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00002332 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00002333 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2334 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2335 // X > -1 -> X == 0, jump !sign.
2336 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002337 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00002338 return true;
2339 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2340 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002341 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00002342 return true;
2343 }
Chris Lattner7a627672006-09-13 03:22:10 +00002344 }
2345
Evan Cheng172fce72006-01-06 00:43:03 +00002346 switch (SetCCOpcode) {
2347 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002348 case ISD::SETEQ: X86CC = X86::COND_E; break;
2349 case ISD::SETGT: X86CC = X86::COND_G; break;
2350 case ISD::SETGE: X86CC = X86::COND_GE; break;
2351 case ISD::SETLT: X86CC = X86::COND_L; break;
2352 case ISD::SETLE: X86CC = X86::COND_LE; break;
2353 case ISD::SETNE: X86CC = X86::COND_NE; break;
2354 case ISD::SETULT: X86CC = X86::COND_B; break;
2355 case ISD::SETUGT: X86CC = X86::COND_A; break;
2356 case ISD::SETULE: X86CC = X86::COND_BE; break;
2357 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002358 }
2359 } else {
2360 // On a floating point condition, the flags are set as follows:
2361 // ZF PF CF op
2362 // 0 | 0 | 0 | X > Y
2363 // 0 | 0 | 1 | X < Y
2364 // 1 | 0 | 0 | X == Y
2365 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00002366 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00002367 switch (SetCCOpcode) {
2368 default: break;
2369 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002370 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002371 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002372 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002373 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002374 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002375 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002376 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002377 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002378 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002379 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002380 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002381 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002382 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002383 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002384 case ISD::SETNE: X86CC = X86::COND_NE; break;
2385 case ISD::SETUO: X86CC = X86::COND_P; break;
2386 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002387 }
Chris Lattner7a627672006-09-13 03:22:10 +00002388 if (Flip)
2389 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00002390 }
Evan Cheng45df7f82006-01-30 23:41:35 +00002391
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002392 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00002393}
2394
Evan Cheng339edad2006-01-11 00:33:36 +00002395/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2396/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002397/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00002398static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00002399 switch (X86CC) {
2400 default:
2401 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002402 case X86::COND_B:
2403 case X86::COND_BE:
2404 case X86::COND_E:
2405 case X86::COND_P:
2406 case X86::COND_A:
2407 case X86::COND_AE:
2408 case X86::COND_NE:
2409 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002410 return true;
2411 }
2412}
2413
Evan Chengaf598d22006-03-13 23:18:16 +00002414/// DarwinGVRequiresExtraLoad - true if accessing the GV requires an extra
2415/// load. For Darwin, external and weak symbols are indirect, loading the value
2416/// at address GV rather then the value of GV itself. This means that the
2417/// GlobalAddress must be in the base or index register of the address, not the
2418/// GV offset field.
2419static bool DarwinGVRequiresExtraLoad(GlobalValue *GV) {
2420 return (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
2421 (GV->isExternal() && !GV->hasNotBeenReadFromBytecode()));
2422}
2423
Anton Korobeynikov0ab01ff2006-09-17 13:06:18 +00002424/// WindowsGVRequiresExtraLoad - true if accessing the GV requires an extra
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00002425/// load. For Windows, dllimported symbols are indirect, loading the value at
2426/// address GV rather then the value of GV itself. This means that the
2427/// GlobalAddress must be in the base or index register of the address, not the
2428/// GV offset field.
Anton Korobeynikovd61d39e2006-09-14 18:23:27 +00002429static bool WindowsGVRequiresExtraLoad(GlobalValue *GV) {
Anton Korobeynikov0ab01ff2006-09-17 13:06:18 +00002430 return (GV->hasDLLImportLinkage());
Anton Korobeynikovd61d39e2006-09-14 18:23:27 +00002431}
2432
Evan Chengc995b452006-04-06 23:23:56 +00002433/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00002434/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00002435static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2436 if (Op.getOpcode() == ISD::UNDEF)
2437 return true;
2438
2439 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00002440 return (Val >= Low && Val < Hi);
2441}
2442
2443/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2444/// true if Op is undef or if its value equal to the specified value.
2445static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2446 if (Op.getOpcode() == ISD::UNDEF)
2447 return true;
2448 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002449}
2450
Evan Cheng68ad48b2006-03-22 18:59:22 +00002451/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2452/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2453bool X86::isPSHUFDMask(SDNode *N) {
2454 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2455
2456 if (N->getNumOperands() != 4)
2457 return false;
2458
2459 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002460 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002461 SDOperand Arg = N->getOperand(i);
2462 if (Arg.getOpcode() == ISD::UNDEF) continue;
2463 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2464 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002465 return false;
2466 }
2467
2468 return true;
2469}
2470
2471/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002472/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002473bool X86::isPSHUFHWMask(SDNode *N) {
2474 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2475
2476 if (N->getNumOperands() != 8)
2477 return false;
2478
2479 // Lower quadword copied in order.
2480 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002481 SDOperand Arg = N->getOperand(i);
2482 if (Arg.getOpcode() == ISD::UNDEF) continue;
2483 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2484 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002485 return false;
2486 }
2487
2488 // Upper quadword shuffled.
2489 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002490 SDOperand Arg = N->getOperand(i);
2491 if (Arg.getOpcode() == ISD::UNDEF) continue;
2492 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2493 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002494 if (Val < 4 || Val > 7)
2495 return false;
2496 }
2497
2498 return true;
2499}
2500
2501/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002502/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002503bool X86::isPSHUFLWMask(SDNode *N) {
2504 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2505
2506 if (N->getNumOperands() != 8)
2507 return false;
2508
2509 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002510 for (unsigned i = 4; i != 8; ++i)
2511 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002512 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002513
2514 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002515 for (unsigned i = 0; i != 4; ++i)
2516 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002517 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002518
2519 return true;
2520}
2521
Evan Chengd27fb3e2006-03-24 01:18:28 +00002522/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2523/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Evan Cheng60f0b892006-04-20 08:58:49 +00002524static bool isSHUFPMask(std::vector<SDOperand> &N) {
2525 unsigned NumElems = N.size();
2526 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002527
Evan Cheng60f0b892006-04-20 08:58:49 +00002528 unsigned Half = NumElems / 2;
2529 for (unsigned i = 0; i < Half; ++i)
2530 if (!isUndefOrInRange(N[i], 0, NumElems))
2531 return false;
2532 for (unsigned i = Half; i < NumElems; ++i)
2533 if (!isUndefOrInRange(N[i], NumElems, NumElems*2))
2534 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002535
2536 return true;
2537}
2538
Evan Cheng60f0b892006-04-20 08:58:49 +00002539bool X86::isSHUFPMask(SDNode *N) {
2540 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2541 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2542 return ::isSHUFPMask(Ops);
2543}
2544
2545/// isCommutedSHUFP - Returns true if the shuffle mask is except
2546/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2547/// half elements to come from vector 1 (which would equal the dest.) and
2548/// the upper half to come from vector 2.
2549static bool isCommutedSHUFP(std::vector<SDOperand> &Ops) {
2550 unsigned NumElems = Ops.size();
2551 if (NumElems != 2 && NumElems != 4) return false;
2552
2553 unsigned Half = NumElems / 2;
2554 for (unsigned i = 0; i < Half; ++i)
2555 if (!isUndefOrInRange(Ops[i], NumElems, NumElems*2))
2556 return false;
2557 for (unsigned i = Half; i < NumElems; ++i)
2558 if (!isUndefOrInRange(Ops[i], 0, NumElems))
2559 return false;
2560 return true;
2561}
2562
2563static bool isCommutedSHUFP(SDNode *N) {
2564 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2565 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2566 return isCommutedSHUFP(Ops);
2567}
2568
Evan Cheng2595a682006-03-24 02:58:06 +00002569/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2570/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2571bool X86::isMOVHLPSMask(SDNode *N) {
2572 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2573
Evan Cheng1a194a52006-03-28 06:50:32 +00002574 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002575 return false;
2576
Evan Cheng1a194a52006-03-28 06:50:32 +00002577 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002578 return isUndefOrEqual(N->getOperand(0), 6) &&
2579 isUndefOrEqual(N->getOperand(1), 7) &&
2580 isUndefOrEqual(N->getOperand(2), 2) &&
2581 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002582}
2583
Evan Chengc995b452006-04-06 23:23:56 +00002584/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2585/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2586bool X86::isMOVLPMask(SDNode *N) {
2587 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2588
2589 unsigned NumElems = N->getNumOperands();
2590 if (NumElems != 2 && NumElems != 4)
2591 return false;
2592
Evan Chengac847262006-04-07 21:53:05 +00002593 for (unsigned i = 0; i < NumElems/2; ++i)
2594 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2595 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002596
Evan Chengac847262006-04-07 21:53:05 +00002597 for (unsigned i = NumElems/2; i < NumElems; ++i)
2598 if (!isUndefOrEqual(N->getOperand(i), i))
2599 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002600
2601 return true;
2602}
2603
2604/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002605/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2606/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002607bool X86::isMOVHPMask(SDNode *N) {
2608 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2609
2610 unsigned NumElems = N->getNumOperands();
2611 if (NumElems != 2 && NumElems != 4)
2612 return false;
2613
Evan Chengac847262006-04-07 21:53:05 +00002614 for (unsigned i = 0; i < NumElems/2; ++i)
2615 if (!isUndefOrEqual(N->getOperand(i), i))
2616 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002617
2618 for (unsigned i = 0; i < NumElems/2; ++i) {
2619 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002620 if (!isUndefOrEqual(Arg, i + NumElems))
2621 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002622 }
2623
2624 return true;
2625}
2626
Evan Cheng5df75882006-03-28 00:39:58 +00002627/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2628/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Evan Cheng60f0b892006-04-20 08:58:49 +00002629bool static isUNPCKLMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
2630 unsigned NumElems = N.size();
Evan Cheng5df75882006-03-28 00:39:58 +00002631 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2632 return false;
2633
2634 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002635 SDOperand BitI = N[i];
2636 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002637 if (!isUndefOrEqual(BitI, j))
2638 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002639 if (V2IsSplat) {
2640 if (isUndefOrEqual(BitI1, NumElems))
2641 return false;
2642 } else {
2643 if (!isUndefOrEqual(BitI1, j + NumElems))
2644 return false;
2645 }
Evan Cheng5df75882006-03-28 00:39:58 +00002646 }
2647
2648 return true;
2649}
2650
Evan Cheng60f0b892006-04-20 08:58:49 +00002651bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2652 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2653 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2654 return ::isUNPCKLMask(Ops, V2IsSplat);
2655}
2656
Evan Cheng2bc32802006-03-28 02:43:26 +00002657/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2658/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Evan Cheng60f0b892006-04-20 08:58:49 +00002659bool static isUNPCKHMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
2660 unsigned NumElems = N.size();
Evan Cheng2bc32802006-03-28 02:43:26 +00002661 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2662 return false;
2663
2664 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002665 SDOperand BitI = N[i];
2666 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002667 if (!isUndefOrEqual(BitI, j + NumElems/2))
2668 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002669 if (V2IsSplat) {
2670 if (isUndefOrEqual(BitI1, NumElems))
2671 return false;
2672 } else {
2673 if (!isUndefOrEqual(BitI1, j + NumElems/2 + NumElems))
2674 return false;
2675 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002676 }
2677
2678 return true;
2679}
2680
Evan Cheng60f0b892006-04-20 08:58:49 +00002681bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2682 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2683 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2684 return ::isUNPCKHMask(Ops, V2IsSplat);
2685}
2686
Evan Chengf3b52c82006-04-05 07:20:06 +00002687/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2688/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2689/// <0, 0, 1, 1>
2690bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2691 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2692
2693 unsigned NumElems = N->getNumOperands();
2694 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2695 return false;
2696
2697 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2698 SDOperand BitI = N->getOperand(i);
2699 SDOperand BitI1 = N->getOperand(i+1);
2700
Evan Chengac847262006-04-07 21:53:05 +00002701 if (!isUndefOrEqual(BitI, j))
2702 return false;
2703 if (!isUndefOrEqual(BitI1, j))
2704 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002705 }
2706
2707 return true;
2708}
2709
Evan Chenge8b51802006-04-21 01:05:10 +00002710/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2711/// specifies a shuffle of elements that is suitable for input to MOVSS,
2712/// MOVSD, and MOVD, i.e. setting the lowest element.
2713static bool isMOVLMask(std::vector<SDOperand> &N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002714 unsigned NumElems = N.size();
Evan Chenge8b51802006-04-21 01:05:10 +00002715 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002716 return false;
2717
Evan Cheng60f0b892006-04-20 08:58:49 +00002718 if (!isUndefOrEqual(N[0], NumElems))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002719 return false;
2720
2721 for (unsigned i = 1; i < NumElems; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002722 SDOperand Arg = N[i];
Evan Cheng12ba3e22006-04-11 00:19:04 +00002723 if (!isUndefOrEqual(Arg, i))
2724 return false;
2725 }
2726
2727 return true;
2728}
Evan Chengf3b52c82006-04-05 07:20:06 +00002729
Evan Chenge8b51802006-04-21 01:05:10 +00002730bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002731 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2732 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Chenge8b51802006-04-21 01:05:10 +00002733 return ::isMOVLMask(Ops);
Evan Cheng60f0b892006-04-20 08:58:49 +00002734}
2735
Evan Chenge8b51802006-04-21 01:05:10 +00002736/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2737/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002738/// element of vector 2 and the other elements to come from vector 1 in order.
Evan Cheng89c5d042006-09-08 01:50:06 +00002739static bool isCommutedMOVL(std::vector<SDOperand> &Ops, bool V2IsSplat = false,
2740 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002741 unsigned NumElems = Ops.size();
Evan Chenge8b51802006-04-21 01:05:10 +00002742 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002743 return false;
2744
2745 if (!isUndefOrEqual(Ops[0], 0))
2746 return false;
2747
2748 for (unsigned i = 1; i < NumElems; ++i) {
2749 SDOperand Arg = Ops[i];
Evan Cheng89c5d042006-09-08 01:50:06 +00002750 if (!(isUndefOrEqual(Arg, i+NumElems) ||
2751 (V2IsUndef && isUndefOrInRange(Arg, NumElems, NumElems*2)) ||
2752 (V2IsSplat && isUndefOrEqual(Arg, NumElems))))
2753 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002754 }
2755
2756 return true;
2757}
2758
Evan Cheng89c5d042006-09-08 01:50:06 +00002759static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2760 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002761 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2762 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Cheng89c5d042006-09-08 01:50:06 +00002763 return isCommutedMOVL(Ops, V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002764}
2765
Evan Cheng5d247f82006-04-14 21:59:03 +00002766/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2767/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2768bool X86::isMOVSHDUPMask(SDNode *N) {
2769 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2770
2771 if (N->getNumOperands() != 4)
2772 return false;
2773
2774 // Expect 1, 1, 3, 3
2775 for (unsigned i = 0; i < 2; ++i) {
2776 SDOperand Arg = N->getOperand(i);
2777 if (Arg.getOpcode() == ISD::UNDEF) continue;
2778 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2779 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2780 if (Val != 1) return false;
2781 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002782
2783 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002784 for (unsigned i = 2; i < 4; ++i) {
2785 SDOperand Arg = N->getOperand(i);
2786 if (Arg.getOpcode() == ISD::UNDEF) continue;
2787 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2788 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2789 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002790 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002791 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002792
Evan Cheng6222cf22006-04-15 05:37:34 +00002793 // Don't use movshdup if it can be done with a shufps.
2794 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002795}
2796
2797/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2798/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2799bool X86::isMOVSLDUPMask(SDNode *N) {
2800 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2801
2802 if (N->getNumOperands() != 4)
2803 return false;
2804
2805 // Expect 0, 0, 2, 2
2806 for (unsigned i = 0; i < 2; ++i) {
2807 SDOperand Arg = N->getOperand(i);
2808 if (Arg.getOpcode() == ISD::UNDEF) continue;
2809 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2810 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2811 if (Val != 0) return false;
2812 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002813
2814 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002815 for (unsigned i = 2; i < 4; ++i) {
2816 SDOperand Arg = N->getOperand(i);
2817 if (Arg.getOpcode() == ISD::UNDEF) continue;
2818 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2819 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2820 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002821 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002822 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002823
Evan Cheng6222cf22006-04-15 05:37:34 +00002824 // Don't use movshdup if it can be done with a shufps.
2825 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002826}
2827
Evan Chengd097e672006-03-22 02:53:00 +00002828/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2829/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002830static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002831 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2832
Evan Chengd097e672006-03-22 02:53:00 +00002833 // This is a splat operation if each element of the permute is the same, and
2834 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002835 unsigned NumElems = N->getNumOperands();
2836 SDOperand ElementBase;
2837 unsigned i = 0;
2838 for (; i != NumElems; ++i) {
2839 SDOperand Elt = N->getOperand(i);
2840 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt)) {
2841 ElementBase = Elt;
2842 break;
2843 }
2844 }
2845
2846 if (!ElementBase.Val)
2847 return false;
2848
2849 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002850 SDOperand Arg = N->getOperand(i);
2851 if (Arg.getOpcode() == ISD::UNDEF) continue;
2852 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002853 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002854 }
2855
2856 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002857 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002858}
2859
Evan Cheng5022b342006-04-17 20:43:08 +00002860/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2861/// a splat of a single element and it's a 2 or 4 element mask.
2862bool X86::isSplatMask(SDNode *N) {
2863 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2864
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002865 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002866 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2867 return false;
2868 return ::isSplatMask(N);
2869}
2870
Evan Chenge056dd52006-10-27 21:08:32 +00002871/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2872/// specifies a splat of zero element.
2873bool X86::isSplatLoMask(SDNode *N) {
2874 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2875
2876 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2877 if (!isUndefOrEqual(N->getOperand(i), 0))
2878 return false;
2879 return true;
2880}
2881
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002882/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2883/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2884/// instructions.
2885unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002886 unsigned NumOperands = N->getNumOperands();
2887 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2888 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002889 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002890 unsigned Val = 0;
2891 SDOperand Arg = N->getOperand(NumOperands-i-1);
2892 if (Arg.getOpcode() != ISD::UNDEF)
2893 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002894 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002895 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002896 if (i != NumOperands - 1)
2897 Mask <<= Shift;
2898 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002899
2900 return Mask;
2901}
2902
Evan Chengb7fedff2006-03-29 23:07:14 +00002903/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2904/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2905/// instructions.
2906unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2907 unsigned Mask = 0;
2908 // 8 nodes, but we only care about the last 4.
2909 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002910 unsigned Val = 0;
2911 SDOperand Arg = N->getOperand(i);
2912 if (Arg.getOpcode() != ISD::UNDEF)
2913 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002914 Mask |= (Val - 4);
2915 if (i != 4)
2916 Mask <<= 2;
2917 }
2918
2919 return Mask;
2920}
2921
2922/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2923/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2924/// instructions.
2925unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2926 unsigned Mask = 0;
2927 // 8 nodes, but we only care about the first 4.
2928 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002929 unsigned Val = 0;
2930 SDOperand Arg = N->getOperand(i);
2931 if (Arg.getOpcode() != ISD::UNDEF)
2932 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002933 Mask |= Val;
2934 if (i != 0)
2935 Mask <<= 2;
2936 }
2937
2938 return Mask;
2939}
2940
Evan Cheng59a63552006-04-05 01:47:37 +00002941/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2942/// specifies a 8 element shuffle that can be broken into a pair of
2943/// PSHUFHW and PSHUFLW.
2944static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2945 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2946
2947 if (N->getNumOperands() != 8)
2948 return false;
2949
2950 // Lower quadword shuffled.
2951 for (unsigned i = 0; i != 4; ++i) {
2952 SDOperand Arg = N->getOperand(i);
2953 if (Arg.getOpcode() == ISD::UNDEF) continue;
2954 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2955 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2956 if (Val > 4)
2957 return false;
2958 }
2959
2960 // Upper quadword shuffled.
2961 for (unsigned i = 4; i != 8; ++i) {
2962 SDOperand Arg = N->getOperand(i);
2963 if (Arg.getOpcode() == ISD::UNDEF) continue;
2964 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2965 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2966 if (Val < 4 || Val > 7)
2967 return false;
2968 }
2969
2970 return true;
2971}
2972
Evan Chengc995b452006-04-06 23:23:56 +00002973/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2974/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002975static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2976 SDOperand &V2, SDOperand &Mask,
2977 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002978 MVT::ValueType VT = Op.getValueType();
2979 MVT::ValueType MaskVT = Mask.getValueType();
2980 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2981 unsigned NumElems = Mask.getNumOperands();
2982 std::vector<SDOperand> MaskVec;
2983
2984 for (unsigned i = 0; i != NumElems; ++i) {
2985 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002986 if (Arg.getOpcode() == ISD::UNDEF) {
2987 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2988 continue;
2989 }
Evan Chengc995b452006-04-06 23:23:56 +00002990 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2991 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2992 if (Val < NumElems)
2993 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2994 else
2995 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2996 }
2997
Evan Chengc415c5b2006-10-25 21:49:50 +00002998 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002999 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00003000 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00003001}
3002
Evan Cheng7855e4d2006-04-19 20:35:22 +00003003/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3004/// match movhlps. The lower half elements should come from upper half of
3005/// V1 (and in order), and the upper half elements should come from the upper
3006/// half of V2 (and in order).
3007static bool ShouldXformToMOVHLPS(SDNode *Mask) {
3008 unsigned NumElems = Mask->getNumOperands();
3009 if (NumElems != 4)
3010 return false;
3011 for (unsigned i = 0, e = 2; i != e; ++i)
3012 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
3013 return false;
3014 for (unsigned i = 2; i != 4; ++i)
3015 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
3016 return false;
3017 return true;
3018}
3019
Evan Chengc995b452006-04-06 23:23:56 +00003020/// isScalarLoadToVector - Returns true if the node is a scalar load that
3021/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00003022static inline bool isScalarLoadToVector(SDNode *N) {
3023 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
3024 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00003025 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00003026 }
3027 return false;
3028}
3029
Evan Cheng7855e4d2006-04-19 20:35:22 +00003030/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3031/// match movlp{s|d}. The lower half elements should come from lower half of
3032/// V1 (and in order), and the upper half elements should come from the upper
3033/// half of V2 (and in order). And since V1 will become the source of the
3034/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00003035static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003036 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00003037 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00003038 // Is V2 is a vector load, don't do this transformation. We will try to use
3039 // load folding shufps op.
3040 if (ISD::isNON_EXTLoad(V2))
3041 return false;
Evan Chengc995b452006-04-06 23:23:56 +00003042
Evan Cheng7855e4d2006-04-19 20:35:22 +00003043 unsigned NumElems = Mask->getNumOperands();
3044 if (NumElems != 2 && NumElems != 4)
3045 return false;
3046 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3047 if (!isUndefOrEqual(Mask->getOperand(i), i))
3048 return false;
3049 for (unsigned i = NumElems/2; i != NumElems; ++i)
3050 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
3051 return false;
3052 return true;
Evan Chengc995b452006-04-06 23:23:56 +00003053}
3054
Evan Cheng60f0b892006-04-20 08:58:49 +00003055/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3056/// all the same.
3057static bool isSplatVector(SDNode *N) {
3058 if (N->getOpcode() != ISD::BUILD_VECTOR)
3059 return false;
Evan Chengc995b452006-04-06 23:23:56 +00003060
Evan Cheng60f0b892006-04-20 08:58:49 +00003061 SDOperand SplatValue = N->getOperand(0);
3062 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3063 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00003064 return false;
3065 return true;
3066}
3067
Evan Cheng89c5d042006-09-08 01:50:06 +00003068/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
3069/// to an undef.
3070static bool isUndefShuffle(SDNode *N) {
3071 if (N->getOpcode() != ISD::BUILD_VECTOR)
3072 return false;
3073
3074 SDOperand V1 = N->getOperand(0);
3075 SDOperand V2 = N->getOperand(1);
3076 SDOperand Mask = N->getOperand(2);
3077 unsigned NumElems = Mask.getNumOperands();
3078 for (unsigned i = 0; i != NumElems; ++i) {
3079 SDOperand Arg = Mask.getOperand(i);
3080 if (Arg.getOpcode() != ISD::UNDEF) {
3081 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
3082 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
3083 return false;
3084 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
3085 return false;
3086 }
3087 }
3088 return true;
3089}
3090
Evan Cheng60f0b892006-04-20 08:58:49 +00003091/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3092/// that point to V2 points to its first element.
3093static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
3094 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
3095
3096 bool Changed = false;
3097 std::vector<SDOperand> MaskVec;
3098 unsigned NumElems = Mask.getNumOperands();
3099 for (unsigned i = 0; i != NumElems; ++i) {
3100 SDOperand Arg = Mask.getOperand(i);
3101 if (Arg.getOpcode() != ISD::UNDEF) {
3102 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
3103 if (Val > NumElems) {
3104 Arg = DAG.getConstant(NumElems, Arg.getValueType());
3105 Changed = true;
3106 }
3107 }
3108 MaskVec.push_back(Arg);
3109 }
3110
3111 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003112 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
3113 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00003114 return Mask;
3115}
3116
Evan Chenge8b51802006-04-21 01:05:10 +00003117/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3118/// operation of specified width.
3119static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00003120 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3121 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3122
3123 std::vector<SDOperand> MaskVec;
3124 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
3125 for (unsigned i = 1; i != NumElems; ++i)
3126 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003127 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00003128}
3129
Evan Cheng5022b342006-04-17 20:43:08 +00003130/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
3131/// of specified width.
3132static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
3133 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3134 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3135 std::vector<SDOperand> MaskVec;
3136 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
3137 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3138 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
3139 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003140 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00003141}
3142
Evan Cheng60f0b892006-04-20 08:58:49 +00003143/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
3144/// of specified width.
3145static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
3146 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3147 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3148 unsigned Half = NumElems/2;
3149 std::vector<SDOperand> MaskVec;
3150 for (unsigned i = 0; i != Half; ++i) {
3151 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
3152 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
3153 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003154 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00003155}
3156
Evan Chenge8b51802006-04-21 01:05:10 +00003157/// getZeroVector - Returns a vector of specified type with all zero elements.
3158///
3159static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
3160 assert(MVT::isVector(VT) && "Expected a vector type");
3161 unsigned NumElems = getVectorNumElements(VT);
3162 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
3163 bool isFP = MVT::isFloatingPoint(EVT);
3164 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
3165 std::vector<SDOperand> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003166 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00003167}
3168
Evan Cheng5022b342006-04-17 20:43:08 +00003169/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
3170///
3171static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
3172 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00003173 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00003174 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00003175 unsigned NumElems = Mask.getNumOperands();
3176 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00003177 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00003178 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00003179 NumElems >>= 1;
3180 }
3181 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
3182
3183 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00003184 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00003185 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00003186 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00003187 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
3188}
3189
Evan Chenge8b51802006-04-21 01:05:10 +00003190/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3191/// constant +0.0.
3192static inline bool isZeroNode(SDOperand Elt) {
3193 return ((isa<ConstantSDNode>(Elt) &&
3194 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
3195 (isa<ConstantFPSDNode>(Elt) &&
3196 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
3197}
3198
Evan Cheng14215c32006-04-21 23:03:30 +00003199/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
3200/// vector and zero or undef vector.
3201static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00003202 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00003203 bool isZero, SelectionDAG &DAG) {
3204 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00003205 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3206 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
3207 SDOperand Zero = DAG.getConstant(0, EVT);
3208 std::vector<SDOperand> MaskVec(NumElems, Zero);
3209 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003210 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3211 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00003212 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00003213}
3214
Evan Chengb0461082006-04-24 18:01:45 +00003215/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3216///
3217static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
3218 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003219 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00003220 if (NumNonZero > 8)
3221 return SDOperand();
3222
3223 SDOperand V(0, 0);
3224 bool First = true;
3225 for (unsigned i = 0; i < 16; ++i) {
3226 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3227 if (ThisIsNonZero && First) {
3228 if (NumZero)
3229 V = getZeroVector(MVT::v8i16, DAG);
3230 else
3231 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3232 First = false;
3233 }
3234
3235 if ((i & 1) != 0) {
3236 SDOperand ThisElt(0, 0), LastElt(0, 0);
3237 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3238 if (LastIsNonZero) {
3239 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3240 }
3241 if (ThisIsNonZero) {
3242 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3243 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3244 ThisElt, DAG.getConstant(8, MVT::i8));
3245 if (LastIsNonZero)
3246 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3247 } else
3248 ThisElt = LastElt;
3249
3250 if (ThisElt.Val)
3251 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003252 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00003253 }
3254 }
3255
3256 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3257}
3258
3259/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
3260///
3261static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
3262 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003263 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00003264 if (NumNonZero > 4)
3265 return SDOperand();
3266
3267 SDOperand V(0, 0);
3268 bool First = true;
3269 for (unsigned i = 0; i < 8; ++i) {
3270 bool isNonZero = (NonZeros & (1 << i)) != 0;
3271 if (isNonZero) {
3272 if (First) {
3273 if (NumZero)
3274 V = getZeroVector(MVT::v8i16, DAG);
3275 else
3276 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3277 First = false;
3278 }
3279 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003280 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00003281 }
3282 }
3283
3284 return V;
3285}
3286
Evan Chenga9467aa2006-04-25 20:13:52 +00003287SDOperand
3288X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3289 // All zero's are handled with pxor.
3290 if (ISD::isBuildVectorAllZeros(Op.Val))
3291 return Op;
3292
3293 // All one's are handled with pcmpeqd.
3294 if (ISD::isBuildVectorAllOnes(Op.Val))
3295 return Op;
3296
3297 MVT::ValueType VT = Op.getValueType();
3298 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
3299 unsigned EVTBits = MVT::getSizeInBits(EVT);
3300
3301 unsigned NumElems = Op.getNumOperands();
3302 unsigned NumZero = 0;
3303 unsigned NumNonZero = 0;
3304 unsigned NonZeros = 0;
3305 std::set<SDOperand> Values;
3306 for (unsigned i = 0; i < NumElems; ++i) {
3307 SDOperand Elt = Op.getOperand(i);
3308 if (Elt.getOpcode() != ISD::UNDEF) {
3309 Values.insert(Elt);
3310 if (isZeroNode(Elt))
3311 NumZero++;
3312 else {
3313 NonZeros |= (1 << i);
3314 NumNonZero++;
3315 }
3316 }
3317 }
3318
3319 if (NumNonZero == 0)
3320 // Must be a mix of zero and undef. Return a zero vector.
3321 return getZeroVector(VT, DAG);
3322
3323 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3324 if (Values.size() == 1)
3325 return SDOperand();
3326
3327 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00003328 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003329 unsigned Idx = CountTrailingZeros_32(NonZeros);
3330 SDOperand Item = Op.getOperand(Idx);
3331 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3332 if (Idx == 0)
3333 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3334 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
3335 NumZero > 0, DAG);
3336
3337 if (EVTBits == 32) {
3338 // Turn it into a shuffle of zero and zero-extended scalar to vector.
3339 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
3340 DAG);
3341 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3342 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
3343 std::vector<SDOperand> MaskVec;
3344 for (unsigned i = 0; i < NumElems; i++)
3345 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003346 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3347 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003348 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3349 DAG.getNode(ISD::UNDEF, VT), Mask);
3350 }
3351 }
3352
Evan Cheng8c5766e2006-10-04 18:33:38 +00003353 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00003354 if (EVTBits == 64)
3355 return SDOperand();
3356
3357 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3358 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003359 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
3360 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00003361 if (V.Val) return V;
3362 }
3363
3364 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003365 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
3366 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00003367 if (V.Val) return V;
3368 }
3369
3370 // If element VT is == 32 bits, turn it into a number of shuffles.
3371 std::vector<SDOperand> V(NumElems);
3372 if (NumElems == 4 && NumZero > 0) {
3373 for (unsigned i = 0; i < 4; ++i) {
3374 bool isZero = !(NonZeros & (1 << i));
3375 if (isZero)
3376 V[i] = getZeroVector(VT, DAG);
3377 else
3378 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3379 }
3380
3381 for (unsigned i = 0; i < 2; ++i) {
3382 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3383 default: break;
3384 case 0:
3385 V[i] = V[i*2]; // Must be a zero vector.
3386 break;
3387 case 1:
3388 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3389 getMOVLMask(NumElems, DAG));
3390 break;
3391 case 2:
3392 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3393 getMOVLMask(NumElems, DAG));
3394 break;
3395 case 3:
3396 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3397 getUnpacklMask(NumElems, DAG));
3398 break;
3399 }
3400 }
3401
Evan Cheng9fee4422006-05-16 07:21:53 +00003402 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Evan Chenga9467aa2006-04-25 20:13:52 +00003403 // clears the upper bits.
3404 // FIXME: we can do the same for v4f32 case when we know both parts of
3405 // the lower half come from scalar_to_vector (loadf32). We should do
3406 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00003407 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00003408 return V[0];
3409 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3410 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
3411 std::vector<SDOperand> MaskVec;
3412 bool Reverse = (NonZeros & 0x3) == 2;
3413 for (unsigned i = 0; i < 2; ++i)
3414 if (Reverse)
3415 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3416 else
3417 MaskVec.push_back(DAG.getConstant(i, EVT));
3418 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3419 for (unsigned i = 0; i < 2; ++i)
3420 if (Reverse)
3421 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3422 else
3423 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003424 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3425 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003426 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3427 }
3428
3429 if (Values.size() > 2) {
3430 // Expand into a number of unpckl*.
3431 // e.g. for v4f32
3432 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3433 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3434 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3435 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3436 for (unsigned i = 0; i < NumElems; ++i)
3437 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3438 NumElems >>= 1;
3439 while (NumElems != 0) {
3440 for (unsigned i = 0; i < NumElems; ++i)
3441 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3442 UnpckMask);
3443 NumElems >>= 1;
3444 }
3445 return V[0];
3446 }
3447
3448 return SDOperand();
3449}
3450
3451SDOperand
3452X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3453 SDOperand V1 = Op.getOperand(0);
3454 SDOperand V2 = Op.getOperand(1);
3455 SDOperand PermMask = Op.getOperand(2);
3456 MVT::ValueType VT = Op.getValueType();
3457 unsigned NumElems = PermMask.getNumOperands();
3458 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3459 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003460 bool V1IsSplat = false;
3461 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003462
Evan Cheng89c5d042006-09-08 01:50:06 +00003463 if (isUndefShuffle(Op.Val))
3464 return DAG.getNode(ISD::UNDEF, VT);
3465
Evan Chenga9467aa2006-04-25 20:13:52 +00003466 if (isSplatMask(PermMask.Val)) {
3467 if (NumElems <= 4) return Op;
3468 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003469 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003470 }
3471
Evan Cheng798b3062006-10-25 20:48:19 +00003472 if (X86::isMOVLMask(PermMask.Val))
3473 return (V1IsUndef) ? V2 : Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003474
Evan Cheng798b3062006-10-25 20:48:19 +00003475 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3476 X86::isMOVSLDUPMask(PermMask.Val) ||
3477 X86::isMOVHLPSMask(PermMask.Val) ||
3478 X86::isMOVHPMask(PermMask.Val) ||
3479 X86::isMOVLPMask(PermMask.Val))
3480 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003481
Evan Cheng798b3062006-10-25 20:48:19 +00003482 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3483 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003484 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003485
Evan Chengc415c5b2006-10-25 21:49:50 +00003486 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003487 V1IsSplat = isSplatVector(V1.Val);
3488 V2IsSplat = isSplatVector(V2.Val);
3489 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003490 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003491 std::swap(V1IsSplat, V2IsSplat);
3492 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003493 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003494 }
3495
3496 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3497 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003498 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003499 if (V2IsSplat) {
3500 // V2 is a splat, so the mask may be malformed. That is, it may point
3501 // to any V2 element. The instruction selectior won't like this. Get
3502 // a corrected mask and commute to form a proper MOVS{S|D}.
3503 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3504 if (NewMask.Val != PermMask.Val)
3505 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003506 }
Evan Cheng798b3062006-10-25 20:48:19 +00003507 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003508 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003509
Evan Cheng949bcc92006-10-16 06:36:00 +00003510 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3511 X86::isUNPCKLMask(PermMask.Val) ||
3512 X86::isUNPCKHMask(PermMask.Val))
3513 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003514
Evan Cheng798b3062006-10-25 20:48:19 +00003515 if (V2IsSplat) {
3516 // Normalize mask so all entries that point to V2 points to its first
3517 // element then try to match unpck{h|l} again. If match, return a
3518 // new vector_shuffle with the corrected mask.
3519 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3520 if (NewMask.Val != PermMask.Val) {
3521 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3522 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3523 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3524 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3525 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3526 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003527 }
3528 }
3529 }
3530
3531 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003532 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3533 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3534
3535 if (Commuted) {
3536 // Commute is back and try unpck* again.
3537 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3538 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3539 X86::isUNPCKLMask(PermMask.Val) ||
3540 X86::isUNPCKHMask(PermMask.Val))
3541 return Op;
3542 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003543
3544 // If VT is integer, try PSHUF* first, then SHUFP*.
3545 if (MVT::isInteger(VT)) {
3546 if (X86::isPSHUFDMask(PermMask.Val) ||
3547 X86::isPSHUFHWMask(PermMask.Val) ||
3548 X86::isPSHUFLWMask(PermMask.Val)) {
3549 if (V2.getOpcode() != ISD::UNDEF)
3550 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3551 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3552 return Op;
3553 }
3554
3555 if (X86::isSHUFPMask(PermMask.Val))
3556 return Op;
3557
3558 // Handle v8i16 shuffle high / low shuffle node pair.
3559 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3560 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3561 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3562 std::vector<SDOperand> MaskVec;
3563 for (unsigned i = 0; i != 4; ++i)
3564 MaskVec.push_back(PermMask.getOperand(i));
3565 for (unsigned i = 4; i != 8; ++i)
3566 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003567 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3568 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003569 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3570 MaskVec.clear();
3571 for (unsigned i = 0; i != 4; ++i)
3572 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3573 for (unsigned i = 4; i != 8; ++i)
3574 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003575 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003576 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3577 }
3578 } else {
3579 // Floating point cases in the other order.
3580 if (X86::isSHUFPMask(PermMask.Val))
3581 return Op;
3582 if (X86::isPSHUFDMask(PermMask.Val) ||
3583 X86::isPSHUFHWMask(PermMask.Val) ||
3584 X86::isPSHUFLWMask(PermMask.Val)) {
3585 if (V2.getOpcode() != ISD::UNDEF)
3586 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3587 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3588 return Op;
3589 }
3590 }
3591
3592 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003593 MVT::ValueType MaskVT = PermMask.getValueType();
3594 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Evan Cheng3cd43622006-04-28 07:03:38 +00003595 std::vector<std::pair<int, int> > Locs;
3596 Locs.reserve(NumElems);
3597 std::vector<SDOperand> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3598 std::vector<SDOperand> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3599 unsigned NumHi = 0;
3600 unsigned NumLo = 0;
3601 // If no more than two elements come from either vector. This can be
3602 // implemented with two shuffles. First shuffle gather the elements.
3603 // The second shuffle, which takes the first shuffle as both of its
3604 // vector operands, put the elements into the right order.
3605 for (unsigned i = 0; i != NumElems; ++i) {
3606 SDOperand Elt = PermMask.getOperand(i);
3607 if (Elt.getOpcode() == ISD::UNDEF) {
3608 Locs[i] = std::make_pair(-1, -1);
3609 } else {
3610 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3611 if (Val < NumElems) {
3612 Locs[i] = std::make_pair(0, NumLo);
3613 Mask1[NumLo] = Elt;
3614 NumLo++;
3615 } else {
3616 Locs[i] = std::make_pair(1, NumHi);
3617 if (2+NumHi < NumElems)
3618 Mask1[2+NumHi] = Elt;
3619 NumHi++;
3620 }
3621 }
3622 }
3623 if (NumLo <= 2 && NumHi <= 2) {
3624 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003625 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3626 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003627 for (unsigned i = 0; i != NumElems; ++i) {
3628 if (Locs[i].first == -1)
3629 continue;
3630 else {
3631 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3632 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3633 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3634 }
3635 }
3636
3637 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003638 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3639 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003640 }
3641
3642 // Break it into (shuffle shuffle_hi, shuffle_lo).
3643 Locs.clear();
Evan Chenga9467aa2006-04-25 20:13:52 +00003644 std::vector<SDOperand> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3645 std::vector<SDOperand> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3646 std::vector<SDOperand> *MaskPtr = &LoMask;
3647 unsigned MaskIdx = 0;
3648 unsigned LoIdx = 0;
3649 unsigned HiIdx = NumElems/2;
3650 for (unsigned i = 0; i != NumElems; ++i) {
3651 if (i == NumElems/2) {
3652 MaskPtr = &HiMask;
3653 MaskIdx = 1;
3654 LoIdx = 0;
3655 HiIdx = NumElems/2;
3656 }
3657 SDOperand Elt = PermMask.getOperand(i);
3658 if (Elt.getOpcode() == ISD::UNDEF) {
3659 Locs[i] = std::make_pair(-1, -1);
3660 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3661 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3662 (*MaskPtr)[LoIdx] = Elt;
3663 LoIdx++;
3664 } else {
3665 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3666 (*MaskPtr)[HiIdx] = Elt;
3667 HiIdx++;
3668 }
3669 }
3670
Chris Lattner3d826992006-05-16 06:45:34 +00003671 SDOperand LoShuffle =
3672 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003673 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3674 &LoMask[0], LoMask.size()));
Chris Lattner3d826992006-05-16 06:45:34 +00003675 SDOperand HiShuffle =
3676 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003677 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3678 &HiMask[0], HiMask.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003679 std::vector<SDOperand> MaskOps;
3680 for (unsigned i = 0; i != NumElems; ++i) {
3681 if (Locs[i].first == -1) {
3682 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3683 } else {
3684 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3685 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3686 }
3687 }
3688 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003689 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3690 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003691 }
3692
3693 return SDOperand();
3694}
3695
3696SDOperand
3697X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3698 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3699 return SDOperand();
3700
3701 MVT::ValueType VT = Op.getValueType();
3702 // TODO: handle v16i8.
3703 if (MVT::getSizeInBits(VT) == 16) {
3704 // Transform it so it match pextrw which produces a 32-bit result.
3705 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3706 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3707 Op.getOperand(0), Op.getOperand(1));
3708 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3709 DAG.getValueType(VT));
3710 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3711 } else if (MVT::getSizeInBits(VT) == 32) {
3712 SDOperand Vec = Op.getOperand(0);
3713 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3714 if (Idx == 0)
3715 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003716 // SHUFPS the element to the lowest double word, then movss.
3717 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenga9467aa2006-04-25 20:13:52 +00003718 std::vector<SDOperand> IdxVec;
3719 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3720 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3721 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3722 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003723 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3724 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003725 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3726 Vec, Vec, Mask);
3727 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003728 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003729 } else if (MVT::getSizeInBits(VT) == 64) {
3730 SDOperand Vec = Op.getOperand(0);
3731 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3732 if (Idx == 0)
3733 return Op;
3734
3735 // UNPCKHPD the element to the lowest double word, then movsd.
3736 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3737 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3738 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3739 std::vector<SDOperand> IdxVec;
3740 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3741 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003742 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3743 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003744 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3745 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3746 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003747 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003748 }
3749
3750 return SDOperand();
3751}
3752
3753SDOperand
3754X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003755 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003756 // as its second argument.
3757 MVT::ValueType VT = Op.getValueType();
3758 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3759 SDOperand N0 = Op.getOperand(0);
3760 SDOperand N1 = Op.getOperand(1);
3761 SDOperand N2 = Op.getOperand(2);
3762 if (MVT::getSizeInBits(BaseVT) == 16) {
3763 if (N1.getValueType() != MVT::i32)
3764 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3765 if (N2.getValueType() != MVT::i32)
3766 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3767 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3768 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3769 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3770 if (Idx == 0) {
3771 // Use a movss.
3772 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3773 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3774 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3775 std::vector<SDOperand> MaskVec;
3776 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3777 for (unsigned i = 1; i <= 3; ++i)
3778 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3779 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003780 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3781 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003782 } else {
3783 // Use two pinsrw instructions to insert a 32 bit value.
3784 Idx <<= 1;
3785 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003786 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003787 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003788 LoadSDNode *LD = cast<LoadSDNode>(N1);
3789 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3790 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003791 } else {
3792 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3793 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3794 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003795 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003796 }
3797 }
3798 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3799 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003800 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003801 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3802 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003803 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003804 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3805 }
3806 }
3807
3808 return SDOperand();
3809}
3810
3811SDOperand
3812X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3813 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3814 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3815}
3816
3817// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
3818// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3819// one of the above mentioned nodes. It has to be wrapped because otherwise
3820// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3821// be used to form addressing mode. These wrapped nodes will be selected
3822// into MOV32ri.
3823SDOperand
3824X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3825 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
3826 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
Evan Cheng9a083a42006-09-12 21:04:05 +00003827 DAG.getTargetConstantPool(CP->getConstVal(),
3828 getPointerTy(),
3829 CP->getAlignment()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003830 if (Subtarget->isTargetDarwin()) {
3831 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003832 if (!Subtarget->is64Bit() &&
3833 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003834 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3835 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
3836 }
3837
3838 return Result;
3839}
3840
3841SDOperand
3842X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3843 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
3844 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003845 DAG.getTargetGlobalAddress(GV,
3846 getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003847 if (Subtarget->isTargetDarwin()) {
3848 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003849 if (!Subtarget->is64Bit() &&
3850 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003851 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003852 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3853 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003854
3855 // For Darwin, external and weak symbols are indirect, so we want to load
3856 // the value at address GV, not the value of GV itself. This means that
3857 // the GlobalAddress must be in the base or index register of the address,
3858 // not the GV offset field.
3859 if (getTargetMachine().getRelocationModel() != Reloc::Static &&
3860 DarwinGVRequiresExtraLoad(GV))
Evan Chenge71fe34d2006-10-09 20:57:25 +00003861 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Anton Korobeynikovd61d39e2006-09-14 18:23:27 +00003862 } else if (Subtarget->isTargetCygwin() || Subtarget->isTargetWindows()) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003863 // FIXME: What about PIC?
3864 if (WindowsGVRequiresExtraLoad(GV))
3865 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003866 }
Anton Korobeynikovd61d39e2006-09-14 18:23:27 +00003867
Evan Chenga9467aa2006-04-25 20:13:52 +00003868
3869 return Result;
3870}
3871
3872SDOperand
3873X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3874 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
3875 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003876 DAG.getTargetExternalSymbol(Sym,
3877 getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003878 if (Subtarget->isTargetDarwin()) {
3879 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003880 if (!Subtarget->is64Bit() &&
3881 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003882 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003883 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3884 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003885 }
3886
3887 return Result;
3888}
3889
3890SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003891 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3892 "Not an i64 shift!");
3893 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3894 SDOperand ShOpLo = Op.getOperand(0);
3895 SDOperand ShOpHi = Op.getOperand(1);
3896 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003897 SDOperand Tmp1 = isSRA ?
3898 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3899 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003900
3901 SDOperand Tmp2, Tmp3;
3902 if (Op.getOpcode() == ISD::SHL_PARTS) {
3903 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3904 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3905 } else {
3906 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003907 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003908 }
3909
Evan Cheng4259a0f2006-09-11 02:19:56 +00003910 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3911 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3912 DAG.getConstant(32, MVT::i8));
3913 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3914 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003915
3916 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003917 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003918
Evan Cheng4259a0f2006-09-11 02:19:56 +00003919 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3920 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003921 if (Op.getOpcode() == ISD::SHL_PARTS) {
3922 Ops.push_back(Tmp2);
3923 Ops.push_back(Tmp3);
3924 Ops.push_back(CC);
3925 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003926 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003927 InFlag = Hi.getValue(1);
3928
3929 Ops.clear();
3930 Ops.push_back(Tmp3);
3931 Ops.push_back(Tmp1);
3932 Ops.push_back(CC);
3933 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003934 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003935 } else {
3936 Ops.push_back(Tmp2);
3937 Ops.push_back(Tmp3);
3938 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003939 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003940 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003941 InFlag = Lo.getValue(1);
3942
3943 Ops.clear();
3944 Ops.push_back(Tmp3);
3945 Ops.push_back(Tmp1);
3946 Ops.push_back(CC);
3947 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003948 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003949 }
3950
Evan Cheng4259a0f2006-09-11 02:19:56 +00003951 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003952 Ops.clear();
3953 Ops.push_back(Lo);
3954 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003955 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003956}
Evan Cheng6305e502006-01-12 22:54:21 +00003957
Evan Chenga9467aa2006-04-25 20:13:52 +00003958SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3959 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3960 Op.getOperand(0).getValueType() >= MVT::i16 &&
3961 "Unknown SINT_TO_FP to lower!");
3962
3963 SDOperand Result;
3964 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3965 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3966 MachineFunction &MF = DAG.getMachineFunction();
3967 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3968 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003969 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003970 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003971
3972 // Build the FILD
3973 std::vector<MVT::ValueType> Tys;
3974 Tys.push_back(MVT::f64);
3975 Tys.push_back(MVT::Other);
3976 if (X86ScalarSSE) Tys.push_back(MVT::Flag);
3977 std::vector<SDOperand> Ops;
3978 Ops.push_back(Chain);
3979 Ops.push_back(StackSlot);
3980 Ops.push_back(DAG.getValueType(SrcVT));
3981 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003982 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003983
3984 if (X86ScalarSSE) {
3985 Chain = Result.getValue(1);
3986 SDOperand InFlag = Result.getValue(2);
3987
3988 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3989 // shouldn't be necessary except that RFP cannot be live across
3990 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003991 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003992 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003993 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng6305e502006-01-12 22:54:21 +00003994 std::vector<MVT::ValueType> Tys;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00003995 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00003996 std::vector<SDOperand> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003997 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003998 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003999 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00004000 Ops.push_back(DAG.getValueType(Op.getValueType()));
4001 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004002 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00004003 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00004004 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004005
Evan Chenga9467aa2006-04-25 20:13:52 +00004006 return Result;
4007}
4008
4009SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
4010 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
4011 "Unknown FP_TO_SINT to lower!");
4012 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4013 // stack slot.
4014 MachineFunction &MF = DAG.getMachineFunction();
4015 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
4016 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4017 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4018
4019 unsigned Opc;
4020 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00004021 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4022 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4023 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4024 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00004025 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004026
Evan Chenga9467aa2006-04-25 20:13:52 +00004027 SDOperand Chain = DAG.getEntryNode();
4028 SDOperand Value = Op.getOperand(0);
4029 if (X86ScalarSSE) {
4030 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00004031 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004032 std::vector<MVT::ValueType> Tys;
4033 Tys.push_back(MVT::f64);
4034 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00004035 std::vector<SDOperand> Ops;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00004036 Ops.push_back(Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00004037 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00004038 Ops.push_back(DAG.getValueType(Op.getOperand(0).getValueType()));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004039 Value = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004040 Chain = Value.getValue(1);
4041 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4042 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4043 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004044
Evan Chenga9467aa2006-04-25 20:13:52 +00004045 // Build the FP_TO_INT*_IN_MEM
4046 std::vector<SDOperand> Ops;
4047 Ops.push_back(Chain);
4048 Ops.push_back(Value);
4049 Ops.push_back(StackSlot);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004050 SDOperand FIST = DAG.getNode(Opc, MVT::Other, &Ops[0], Ops.size());
Evan Cheng172fce72006-01-06 00:43:03 +00004051
Evan Chenga9467aa2006-04-25 20:13:52 +00004052 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00004053 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004054}
4055
4056SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
4057 MVT::ValueType VT = Op.getValueType();
4058 const Type *OpNTy = MVT::getTypeForValueType(VT);
4059 std::vector<Constant*> CV;
4060 if (VT == MVT::f64) {
4061 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
4062 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4063 } else {
4064 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
4065 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4066 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4067 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4068 }
4069 Constant *CS = ConstantStruct::get(CV);
4070 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004071 std::vector<MVT::ValueType> Tys;
4072 Tys.push_back(VT);
4073 Tys.push_back(MVT::Other);
4074 SmallVector<SDOperand, 3> Ops;
4075 Ops.push_back(DAG.getEntryNode());
4076 Ops.push_back(CPIdx);
4077 Ops.push_back(DAG.getSrcValue(NULL));
4078 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004079 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4080}
4081
4082SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
4083 MVT::ValueType VT = Op.getValueType();
4084 const Type *OpNTy = MVT::getTypeForValueType(VT);
4085 std::vector<Constant*> CV;
4086 if (VT == MVT::f64) {
4087 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
4088 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4089 } else {
4090 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
4091 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4092 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4093 CV.push_back(ConstantFP::get(OpNTy, 0.0));
4094 }
4095 Constant *CS = ConstantStruct::get(CV);
4096 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004097 std::vector<MVT::ValueType> Tys;
4098 Tys.push_back(VT);
4099 Tys.push_back(MVT::Other);
4100 SmallVector<SDOperand, 3> Ops;
4101 Ops.push_back(DAG.getEntryNode());
4102 Ops.push_back(CPIdx);
4103 Ops.push_back(DAG.getSrcValue(NULL));
4104 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004105 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4106}
4107
Evan Cheng4259a0f2006-09-11 02:19:56 +00004108SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
4109 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00004110 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
4111 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00004112 SDOperand Op0 = Op.getOperand(0);
4113 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00004114 SDOperand CC = Op.getOperand(2);
4115 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00004116 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
4117 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004118 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00004119 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00004120
Chris Lattner7a627672006-09-13 03:22:10 +00004121 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
4122 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00004123 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00004124 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004125 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00004126 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004127 }
4128
4129 assert(isFP && "Illegal integer SetCC!");
4130
4131 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00004132 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004133
4134 switch (SetCCOpcode) {
4135 default: assert(false && "Illegal floating point SetCC!");
4136 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004137 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00004138 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004139 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00004140 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00004141 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004142 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4143 }
4144 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004145 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00004146 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004147 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00004148 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00004149 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004150 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4151 }
Evan Chengc1583db2005-12-21 20:21:51 +00004152 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004153}
Evan Cheng45df7f82006-01-30 23:41:35 +00004154
Evan Chenga9467aa2006-04-25 20:13:52 +00004155SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00004156 bool addTest = true;
4157 SDOperand Chain = DAG.getEntryNode();
4158 SDOperand Cond = Op.getOperand(0);
4159 SDOperand CC;
4160 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00004161
Evan Cheng4259a0f2006-09-11 02:19:56 +00004162 if (Cond.getOpcode() == ISD::SETCC)
4163 Cond = LowerSETCC(Cond, DAG, Chain);
4164
4165 if (Cond.getOpcode() == X86ISD::SETCC) {
4166 CC = Cond.getOperand(0);
4167
Evan Chenga9467aa2006-04-25 20:13:52 +00004168 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00004169 // (since flag operand cannot be shared). Use it as the condition setting
4170 // operand in place of the X86ISD::SETCC.
4171 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00004172 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00004173 // pressure reason)?
4174 SDOperand Cmp = Cond.getOperand(1);
4175 unsigned Opc = Cmp.getOpcode();
4176 bool IllegalFPCMov = !X86ScalarSSE &&
4177 MVT::isFloatingPoint(Op.getValueType()) &&
4178 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
4179 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
4180 !IllegalFPCMov) {
4181 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
4182 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
4183 addTest = false;
4184 }
4185 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00004186
Evan Chenga9467aa2006-04-25 20:13:52 +00004187 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004188 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004189 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
4190 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00004191 }
Evan Cheng45df7f82006-01-30 23:41:35 +00004192
Evan Cheng4259a0f2006-09-11 02:19:56 +00004193 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
4194 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004195 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4196 // condition is true.
4197 Ops.push_back(Op.getOperand(2));
4198 Ops.push_back(Op.getOperand(1));
4199 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004200 Ops.push_back(Cond.getValue(1));
4201 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004202}
Evan Cheng944d1e92006-01-26 02:13:10 +00004203
Evan Chenga9467aa2006-04-25 20:13:52 +00004204SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00004205 bool addTest = true;
4206 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004207 SDOperand Cond = Op.getOperand(1);
4208 SDOperand Dest = Op.getOperand(2);
4209 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00004210 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
4211
Evan Chenga9467aa2006-04-25 20:13:52 +00004212 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00004213 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00004214
4215 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00004216 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004217
Evan Cheng4259a0f2006-09-11 02:19:56 +00004218 // If condition flag is set by a X86ISD::CMP, then make a copy of it
4219 // (since flag operand cannot be shared). Use it as the condition setting
4220 // operand in place of the X86ISD::SETCC.
4221 // If the X86ISD::SETCC has more than one use, then perhaps it's better
4222 // to use a test instead of duplicating the X86ISD::CMP (for register
4223 // pressure reason)?
4224 SDOperand Cmp = Cond.getOperand(1);
4225 unsigned Opc = Cmp.getOpcode();
4226 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
4227 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
4228 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
4229 addTest = false;
4230 }
4231 }
Evan Chengfb22e862006-01-13 01:03:02 +00004232
Evan Chenga9467aa2006-04-25 20:13:52 +00004233 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004234 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004235 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
4236 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00004237 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004238 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00004239 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00004240}
Evan Chengae986f12006-01-11 22:15:48 +00004241
Evan Chenga9467aa2006-04-25 20:13:52 +00004242SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
4243 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4244 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
4245 DAG.getTargetJumpTable(JT->getIndex(),
4246 getPointerTy()));
4247 if (Subtarget->isTargetDarwin()) {
4248 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004249 if (!Subtarget->is64Bit() &&
4250 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00004251 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00004252 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4253 Result);
Evan Chengae986f12006-01-11 22:15:48 +00004254 }
Evan Cheng99470012006-02-25 09:55:19 +00004255
Evan Chenga9467aa2006-04-25 20:13:52 +00004256 return Result;
4257}
Evan Cheng5588de92006-02-18 00:15:05 +00004258
Evan Cheng2a330942006-05-25 00:59:30 +00004259SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
4260 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004261
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004262 if (Subtarget->is64Bit())
4263 return LowerX86_64CCCCallTo(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004264 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004265 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00004266 default:
4267 assert(0 && "Unsupported calling convention");
4268 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004269 if (EnableFastCC) {
4270 return LowerFastCCCallTo(Op, DAG, false);
4271 }
4272 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00004273 case CallingConv::C:
4274 case CallingConv::CSRet:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004275 return LowerCCCCallTo(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004276 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004277 return LowerStdCallCCCallTo(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004278 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004279 return LowerFastCCCallTo(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004280 }
Evan Cheng2a330942006-05-25 00:59:30 +00004281}
4282
Evan Chenga9467aa2006-04-25 20:13:52 +00004283SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
4284 SDOperand Copy;
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004285
Evan Chenga9467aa2006-04-25 20:13:52 +00004286 switch(Op.getNumOperands()) {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004287 default:
4288 assert(0 && "Do not know how to return this many arguments!");
4289 abort();
Chris Lattnerc070c622006-04-17 20:32:50 +00004290 case 1: // ret void.
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004291 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
Evan Chenga9467aa2006-04-25 20:13:52 +00004292 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Evan Chenga3add0f2006-05-26 23:10:12 +00004293 case 3: {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004294 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
Chris Lattnerc070c622006-04-17 20:32:50 +00004295
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004296 if (MVT::isVector(ArgVT) ||
4297 (Subtarget->is64Bit() && MVT::isFloatingPoint(ArgVT))) {
Chris Lattnerc070c622006-04-17 20:32:50 +00004298 // Integer or FP vector result -> XMM0.
4299 if (DAG.getMachineFunction().liveout_empty())
4300 DAG.getMachineFunction().addLiveOut(X86::XMM0);
4301 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::XMM0, Op.getOperand(1),
4302 SDOperand());
4303 } else if (MVT::isInteger(ArgVT)) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004304 // Integer result -> EAX / RAX.
4305 // The C calling convention guarantees the return value has been
4306 // promoted to at least MVT::i32. The X86-64 ABI doesn't require the
4307 // value to be promoted MVT::i64. So we don't have to extend it to
4308 // 64-bit. Return the value in EAX, but mark RAX as liveout.
4309 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Chris Lattnerc070c622006-04-17 20:32:50 +00004310 if (DAG.getMachineFunction().liveout_empty())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004311 DAG.getMachineFunction().addLiveOut(Reg);
Chris Lattnerc070c622006-04-17 20:32:50 +00004312
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004313 Reg = (ArgVT == MVT::i64) ? X86::RAX : X86::EAX;
4314 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg, Op.getOperand(1),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004315 SDOperand());
Chris Lattnerc070c622006-04-17 20:32:50 +00004316 } else if (!X86ScalarSSE) {
4317 // FP return with fp-stack value.
4318 if (DAG.getMachineFunction().liveout_empty())
4319 DAG.getMachineFunction().addLiveOut(X86::ST0);
4320
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004321 std::vector<MVT::ValueType> Tys;
4322 Tys.push_back(MVT::Other);
4323 Tys.push_back(MVT::Flag);
4324 std::vector<SDOperand> Ops;
4325 Ops.push_back(Op.getOperand(0));
4326 Ops.push_back(Op.getOperand(1));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004327 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004328 } else {
Chris Lattnerc070c622006-04-17 20:32:50 +00004329 // FP return with ScalarSSE (return on fp-stack).
4330 if (DAG.getMachineFunction().liveout_empty())
4331 DAG.getMachineFunction().addLiveOut(X86::ST0);
4332
Evan Chenge1ce4d72006-02-01 00:20:21 +00004333 SDOperand MemLoc;
4334 SDOperand Chain = Op.getOperand(0);
Evan Cheng5659ca82006-01-31 23:19:54 +00004335 SDOperand Value = Op.getOperand(1);
4336
Evan Chenge71fe34d2006-10-09 20:57:25 +00004337 if (ISD::isNON_EXTLoad(Value.Val) &&
Evan Chenga24617f2006-02-01 01:19:32 +00004338 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
Evan Cheng5659ca82006-01-31 23:19:54 +00004339 Chain = Value.getOperand(0);
4340 MemLoc = Value.getOperand(1);
4341 } else {
4342 // Spill the value to memory and reload it into top of stack.
4343 unsigned Size = MVT::getSizeInBits(ArgVT)/8;
4344 MachineFunction &MF = DAG.getMachineFunction();
4345 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
4346 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004347 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
Evan Cheng5659ca82006-01-31 23:19:54 +00004348 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004349 std::vector<MVT::ValueType> Tys;
4350 Tys.push_back(MVT::f64);
4351 Tys.push_back(MVT::Other);
4352 std::vector<SDOperand> Ops;
4353 Ops.push_back(Chain);
Evan Cheng5659ca82006-01-31 23:19:54 +00004354 Ops.push_back(MemLoc);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004355 Ops.push_back(DAG.getValueType(ArgVT));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004356 Copy = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004357 Tys.clear();
4358 Tys.push_back(MVT::Other);
4359 Tys.push_back(MVT::Flag);
4360 Ops.clear();
4361 Ops.push_back(Copy.getValue(1));
4362 Ops.push_back(Copy);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004363 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004364 }
4365 break;
4366 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004367 case 5: {
4368 unsigned Reg1 = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
4369 unsigned Reg2 = Subtarget->is64Bit() ? X86::RDX : X86::EDX;
Chris Lattnerc070c622006-04-17 20:32:50 +00004370 if (DAG.getMachineFunction().liveout_empty()) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004371 DAG.getMachineFunction().addLiveOut(Reg1);
4372 DAG.getMachineFunction().addLiveOut(Reg2);
Chris Lattnerc070c622006-04-17 20:32:50 +00004373 }
4374
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004375 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg2, Op.getOperand(3),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004376 SDOperand());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004377 Copy = DAG.getCopyToReg(Copy, Reg1, Op.getOperand(1), Copy.getValue(1));
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004378 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004379 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004380 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004381 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004382 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
Evan Chenga9467aa2006-04-25 20:13:52 +00004383 Copy.getValue(1));
4384}
4385
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004386SDOperand
4387X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00004388 MachineFunction &MF = DAG.getMachineFunction();
4389 const Function* Fn = MF.getFunction();
4390 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov6f7072c2006-09-17 20:25:45 +00004391 Subtarget->isTargetCygwin() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00004392 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00004393 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
4394
Evan Cheng17e734f2006-05-23 21:06:34 +00004395 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004396 if (Subtarget->is64Bit())
4397 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00004398 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004399 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00004400 default:
4401 assert(0 && "Unsupported calling convention");
4402 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004403 if (EnableFastCC) {
4404 return LowerFastCCArguments(Op, DAG);
4405 }
4406 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00004407 case CallingConv::C:
4408 case CallingConv::CSRet:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004409 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004410 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004411 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
4412 return LowerStdCallCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004413 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004414 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
4415 return LowerFastCallCCArguments(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004416 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004417}
4418
Evan Chenga9467aa2006-04-25 20:13:52 +00004419SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4420 SDOperand InFlag(0, 0);
4421 SDOperand Chain = Op.getOperand(0);
4422 unsigned Align =
4423 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4424 if (Align == 0) Align = 1;
4425
4426 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4427 // If not DWORD aligned, call memset if size is less than the threshold.
4428 // It knows how to align to the right boundary first.
4429 if ((Align & 3) != 0 ||
4430 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4431 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00004432 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Evan Chenga9467aa2006-04-25 20:13:52 +00004433 std::vector<std::pair<SDOperand, const Type*> > Args;
4434 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
4435 // Extend the ubyte argument to be an int value for the call.
4436 SDOperand Val = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4437 Args.push_back(std::make_pair(Val, IntPtrTy));
4438 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
4439 std::pair<SDOperand,SDOperand> CallResult =
4440 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
4441 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
4442 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00004443 }
Evan Chengd097e672006-03-22 02:53:00 +00004444
Evan Chenga9467aa2006-04-25 20:13:52 +00004445 MVT::ValueType AVT;
4446 SDOperand Count;
4447 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4448 unsigned BytesLeft = 0;
4449 bool TwoRepStos = false;
4450 if (ValC) {
4451 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004452 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00004453
Evan Chenga9467aa2006-04-25 20:13:52 +00004454 // If the value is a constant, then we can potentially use larger sets.
4455 switch (Align & 3) {
4456 case 2: // WORD aligned
4457 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004458 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004459 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00004460 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004461 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004462 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004463 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00004464 Val = (Val << 8) | Val;
4465 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004466 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4467 AVT = MVT::i64;
4468 ValReg = X86::RAX;
4469 Val = (Val << 32) | Val;
4470 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004471 break;
4472 default: // Byte aligned
4473 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004474 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004475 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004476 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00004477 }
4478
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004479 if (AVT > MVT::i8) {
4480 if (I) {
4481 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4482 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4483 BytesLeft = I->getValue() % UBytes;
4484 } else {
4485 assert(AVT >= MVT::i32 &&
4486 "Do not use rep;stos if not at least DWORD aligned");
4487 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4488 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4489 TwoRepStos = true;
4490 }
4491 }
4492
Evan Chenga9467aa2006-04-25 20:13:52 +00004493 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4494 InFlag);
4495 InFlag = Chain.getValue(1);
4496 } else {
4497 AVT = MVT::i8;
4498 Count = Op.getOperand(3);
4499 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4500 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004501 }
Evan Chengb0461082006-04-24 18:01:45 +00004502
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004503 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4504 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004505 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004506 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4507 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004508 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004509
Evan Chenga9467aa2006-04-25 20:13:52 +00004510 std::vector<MVT::ValueType> Tys;
4511 Tys.push_back(MVT::Other);
4512 Tys.push_back(MVT::Flag);
4513 std::vector<SDOperand> Ops;
4514 Ops.push_back(Chain);
4515 Ops.push_back(DAG.getValueType(AVT));
4516 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004517 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004518
Evan Chenga9467aa2006-04-25 20:13:52 +00004519 if (TwoRepStos) {
4520 InFlag = Chain.getValue(1);
4521 Count = Op.getOperand(3);
4522 MVT::ValueType CVT = Count.getValueType();
4523 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004524 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4525 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4526 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004527 InFlag = Chain.getValue(1);
4528 Tys.clear();
4529 Tys.push_back(MVT::Other);
4530 Tys.push_back(MVT::Flag);
4531 Ops.clear();
4532 Ops.push_back(Chain);
4533 Ops.push_back(DAG.getValueType(MVT::i8));
4534 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004535 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004536 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004537 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004538 SDOperand Value;
4539 unsigned Val = ValC->getValue() & 255;
4540 unsigned Offset = I->getValue() - BytesLeft;
4541 SDOperand DstAddr = Op.getOperand(1);
4542 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004543 if (BytesLeft >= 4) {
4544 Val = (Val << 8) | Val;
4545 Val = (Val << 16) | Val;
4546 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004547 Chain = DAG.getStore(Chain, Value,
4548 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4549 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004550 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004551 BytesLeft -= 4;
4552 Offset += 4;
4553 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004554 if (BytesLeft >= 2) {
4555 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004556 Chain = DAG.getStore(Chain, Value,
4557 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4558 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004559 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004560 BytesLeft -= 2;
4561 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004562 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004563 if (BytesLeft == 1) {
4564 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004565 Chain = DAG.getStore(Chain, Value,
4566 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4567 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004568 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004569 }
Evan Cheng082c8782006-03-24 07:29:27 +00004570 }
Evan Chengebf10062006-04-03 20:53:28 +00004571
Evan Chenga9467aa2006-04-25 20:13:52 +00004572 return Chain;
4573}
Evan Chengebf10062006-04-03 20:53:28 +00004574
Evan Chenga9467aa2006-04-25 20:13:52 +00004575SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4576 SDOperand Chain = Op.getOperand(0);
4577 unsigned Align =
4578 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4579 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004580
Evan Chenga9467aa2006-04-25 20:13:52 +00004581 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4582 // If not DWORD aligned, call memcpy if size is less than the threshold.
4583 // It knows how to align to the right boundary first.
4584 if ((Align & 3) != 0 ||
4585 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4586 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00004587 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Evan Chenga9467aa2006-04-25 20:13:52 +00004588 std::vector<std::pair<SDOperand, const Type*> > Args;
4589 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
4590 Args.push_back(std::make_pair(Op.getOperand(2), IntPtrTy));
4591 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
4592 std::pair<SDOperand,SDOperand> CallResult =
4593 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
4594 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4595 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004596 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004597
4598 MVT::ValueType AVT;
4599 SDOperand Count;
4600 unsigned BytesLeft = 0;
4601 bool TwoRepMovs = false;
4602 switch (Align & 3) {
4603 case 2: // WORD aligned
4604 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004605 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004606 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004607 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004608 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4609 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004610 break;
4611 default: // Byte aligned
4612 AVT = MVT::i8;
4613 Count = Op.getOperand(3);
4614 break;
4615 }
4616
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004617 if (AVT > MVT::i8) {
4618 if (I) {
4619 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4620 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4621 BytesLeft = I->getValue() % UBytes;
4622 } else {
4623 assert(AVT >= MVT::i32 &&
4624 "Do not use rep;movs if not at least DWORD aligned");
4625 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4626 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4627 TwoRepMovs = true;
4628 }
4629 }
4630
Evan Chenga9467aa2006-04-25 20:13:52 +00004631 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004632 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4633 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004634 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004635 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4636 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004637 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004638 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4639 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004640 InFlag = Chain.getValue(1);
4641
4642 std::vector<MVT::ValueType> Tys;
4643 Tys.push_back(MVT::Other);
4644 Tys.push_back(MVT::Flag);
4645 std::vector<SDOperand> Ops;
4646 Ops.push_back(Chain);
4647 Ops.push_back(DAG.getValueType(AVT));
4648 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004649 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004650
4651 if (TwoRepMovs) {
4652 InFlag = Chain.getValue(1);
4653 Count = Op.getOperand(3);
4654 MVT::ValueType CVT = Count.getValueType();
4655 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004656 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4657 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4658 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004659 InFlag = Chain.getValue(1);
4660 Tys.clear();
4661 Tys.push_back(MVT::Other);
4662 Tys.push_back(MVT::Flag);
4663 Ops.clear();
4664 Ops.push_back(Chain);
4665 Ops.push_back(DAG.getValueType(MVT::i8));
4666 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004667 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004668 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004669 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004670 unsigned Offset = I->getValue() - BytesLeft;
4671 SDOperand DstAddr = Op.getOperand(1);
4672 MVT::ValueType DstVT = DstAddr.getValueType();
4673 SDOperand SrcAddr = Op.getOperand(2);
4674 MVT::ValueType SrcVT = SrcAddr.getValueType();
4675 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004676 if (BytesLeft >= 4) {
4677 Value = DAG.getLoad(MVT::i32, Chain,
4678 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4679 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004680 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004681 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004682 Chain = DAG.getStore(Chain, Value,
4683 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4684 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004685 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004686 BytesLeft -= 4;
4687 Offset += 4;
4688 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004689 if (BytesLeft >= 2) {
4690 Value = DAG.getLoad(MVT::i16, Chain,
4691 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4692 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004693 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004694 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004695 Chain = DAG.getStore(Chain, Value,
4696 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4697 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004698 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004699 BytesLeft -= 2;
4700 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004701 }
4702
Evan Chenga9467aa2006-04-25 20:13:52 +00004703 if (BytesLeft == 1) {
4704 Value = DAG.getLoad(MVT::i8, Chain,
4705 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4706 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004707 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004708 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004709 Chain = DAG.getStore(Chain, Value,
4710 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4711 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004712 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004713 }
Evan Chengcbffa462006-03-31 19:22:53 +00004714 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004715
4716 return Chain;
4717}
4718
4719SDOperand
4720X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
4721 std::vector<MVT::ValueType> Tys;
4722 Tys.push_back(MVT::Other);
4723 Tys.push_back(MVT::Flag);
4724 std::vector<SDOperand> Ops;
4725 Ops.push_back(Op.getOperand(0));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004726 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004727 Ops.clear();
4728 Ops.push_back(DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1)));
4729 Ops.push_back(DAG.getCopyFromReg(Ops[0].getValue(1), X86::EDX,
4730 MVT::i32, Ops[0].getValue(2)));
4731 Ops.push_back(Ops[1].getValue(1));
4732 Tys[0] = Tys[1] = MVT::i32;
4733 Tys.push_back(MVT::Other);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004734 return DAG.getNode(ISD::MERGE_VALUES, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004735}
4736
4737SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004738 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4739
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004740 if (!Subtarget->is64Bit()) {
4741 // vastart just stores the address of the VarArgsFrameIndex slot into the
4742 // memory location argument.
4743 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004744 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4745 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004746 }
4747
4748 // __va_list_tag:
4749 // gp_offset (0 - 6 * 8)
4750 // fp_offset (48 - 48 + 8 * 16)
4751 // overflow_arg_area (point to parameters coming in memory).
4752 // reg_save_area
4753 std::vector<SDOperand> MemOps;
4754 SDOperand FIN = Op.getOperand(1);
4755 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004756 SDOperand Store = DAG.getStore(Op.getOperand(0),
4757 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004758 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004759 MemOps.push_back(Store);
4760
4761 // Store fp_offset
4762 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4763 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004764 Store = DAG.getStore(Op.getOperand(0),
4765 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004766 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004767 MemOps.push_back(Store);
4768
4769 // Store ptr to overflow_arg_area
4770 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4771 DAG.getConstant(4, getPointerTy()));
4772 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004773 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4774 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004775 MemOps.push_back(Store);
4776
4777 // Store ptr to reg_save_area.
4778 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4779 DAG.getConstant(8, getPointerTy()));
4780 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004781 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4782 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004783 MemOps.push_back(Store);
4784 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004785}
4786
4787SDOperand
4788X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4789 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4790 switch (IntNo) {
4791 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004792 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004793 case Intrinsic::x86_sse_comieq_ss:
4794 case Intrinsic::x86_sse_comilt_ss:
4795 case Intrinsic::x86_sse_comile_ss:
4796 case Intrinsic::x86_sse_comigt_ss:
4797 case Intrinsic::x86_sse_comige_ss:
4798 case Intrinsic::x86_sse_comineq_ss:
4799 case Intrinsic::x86_sse_ucomieq_ss:
4800 case Intrinsic::x86_sse_ucomilt_ss:
4801 case Intrinsic::x86_sse_ucomile_ss:
4802 case Intrinsic::x86_sse_ucomigt_ss:
4803 case Intrinsic::x86_sse_ucomige_ss:
4804 case Intrinsic::x86_sse_ucomineq_ss:
4805 case Intrinsic::x86_sse2_comieq_sd:
4806 case Intrinsic::x86_sse2_comilt_sd:
4807 case Intrinsic::x86_sse2_comile_sd:
4808 case Intrinsic::x86_sse2_comigt_sd:
4809 case Intrinsic::x86_sse2_comige_sd:
4810 case Intrinsic::x86_sse2_comineq_sd:
4811 case Intrinsic::x86_sse2_ucomieq_sd:
4812 case Intrinsic::x86_sse2_ucomilt_sd:
4813 case Intrinsic::x86_sse2_ucomile_sd:
4814 case Intrinsic::x86_sse2_ucomigt_sd:
4815 case Intrinsic::x86_sse2_ucomige_sd:
4816 case Intrinsic::x86_sse2_ucomineq_sd: {
4817 unsigned Opc = 0;
4818 ISD::CondCode CC = ISD::SETCC_INVALID;
4819 switch (IntNo) {
4820 default: break;
4821 case Intrinsic::x86_sse_comieq_ss:
4822 case Intrinsic::x86_sse2_comieq_sd:
4823 Opc = X86ISD::COMI;
4824 CC = ISD::SETEQ;
4825 break;
Evan Cheng78038292006-04-05 23:38:46 +00004826 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004827 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004828 Opc = X86ISD::COMI;
4829 CC = ISD::SETLT;
4830 break;
4831 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004832 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004833 Opc = X86ISD::COMI;
4834 CC = ISD::SETLE;
4835 break;
4836 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004837 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004838 Opc = X86ISD::COMI;
4839 CC = ISD::SETGT;
4840 break;
4841 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004842 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004843 Opc = X86ISD::COMI;
4844 CC = ISD::SETGE;
4845 break;
4846 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004847 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004848 Opc = X86ISD::COMI;
4849 CC = ISD::SETNE;
4850 break;
4851 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004852 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004853 Opc = X86ISD::UCOMI;
4854 CC = ISD::SETEQ;
4855 break;
4856 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004857 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004858 Opc = X86ISD::UCOMI;
4859 CC = ISD::SETLT;
4860 break;
4861 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004862 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004863 Opc = X86ISD::UCOMI;
4864 CC = ISD::SETLE;
4865 break;
4866 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004867 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004868 Opc = X86ISD::UCOMI;
4869 CC = ISD::SETGT;
4870 break;
4871 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004872 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004873 Opc = X86ISD::UCOMI;
4874 CC = ISD::SETGE;
4875 break;
4876 case Intrinsic::x86_sse_ucomineq_ss:
4877 case Intrinsic::x86_sse2_ucomineq_sd:
4878 Opc = X86ISD::UCOMI;
4879 CC = ISD::SETNE;
4880 break;
Evan Cheng78038292006-04-05 23:38:46 +00004881 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004882
Evan Chenga9467aa2006-04-25 20:13:52 +00004883 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004884 SDOperand LHS = Op.getOperand(1);
4885 SDOperand RHS = Op.getOperand(2);
4886 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004887
4888 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004889 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004890 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4891 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4892 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4893 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004894 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004895 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004896 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004897}
Evan Cheng6af02632005-12-20 06:22:03 +00004898
Evan Chenga9467aa2006-04-25 20:13:52 +00004899/// LowerOperation - Provide custom lowering hooks for some operations.
4900///
4901SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4902 switch (Op.getOpcode()) {
4903 default: assert(0 && "Should not custom lower this!");
4904 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4905 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4906 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4907 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4908 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4909 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4910 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4911 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4912 case ISD::SHL_PARTS:
4913 case ISD::SRA_PARTS:
4914 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4915 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4916 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4917 case ISD::FABS: return LowerFABS(Op, DAG);
4918 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004919 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004920 case ISD::SELECT: return LowerSELECT(Op, DAG);
4921 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4922 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004923 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004924 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004925 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004926 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4927 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4928 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4929 case ISD::VASTART: return LowerVASTART(Op, DAG);
4930 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4931 }
4932}
4933
Evan Cheng6af02632005-12-20 06:22:03 +00004934const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4935 switch (Opcode) {
4936 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004937 case X86ISD::SHLD: return "X86ISD::SHLD";
4938 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004939 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng72d5c252006-01-31 22:28:30 +00004940 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng6305e502006-01-12 22:54:21 +00004941 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004942 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004943 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4944 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4945 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004946 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004947 case X86ISD::FST: return "X86ISD::FST";
4948 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004949 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004950 case X86ISD::CALL: return "X86ISD::CALL";
4951 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4952 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4953 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004954 case X86ISD::COMI: return "X86ISD::COMI";
4955 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004956 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004957 case X86ISD::CMOV: return "X86ISD::CMOV";
4958 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004959 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004960 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4961 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004962 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004963 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004964 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004965 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004966 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004967 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004968 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng6af02632005-12-20 06:22:03 +00004969 }
4970}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004971
Evan Cheng02612422006-07-05 22:17:51 +00004972/// isLegalAddressImmediate - Return true if the integer value or
4973/// GlobalValue can be used as the offset of the target addressing mode.
4974bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4975 // X86 allows a sign-extended 32-bit immediate field.
4976 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4977}
4978
4979bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
4980 // GV is 64-bit but displacement field is 32-bit unless we are in small code
4981 // model. Mac OS X happens to support only small PIC code model.
4982 // FIXME: better support for other OS's.
4983 if (Subtarget->is64Bit() && !Subtarget->isTargetDarwin())
4984 return false;
4985 if (Subtarget->isTargetDarwin()) {
4986 Reloc::Model RModel = getTargetMachine().getRelocationModel();
4987 if (RModel == Reloc::Static)
4988 return true;
4989 else if (RModel == Reloc::DynamicNoPIC)
4990 return !DarwinGVRequiresExtraLoad(GV);
4991 else
4992 return false;
4993 } else
4994 return true;
4995}
4996
4997/// isShuffleMaskLegal - Targets can use this to indicate that they only
4998/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4999/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5000/// are assumed to be legal.
5001bool
5002X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
5003 // Only do shuffles on 128-bit vector types for now.
5004 if (MVT::getSizeInBits(VT) == 64) return false;
5005 return (Mask.Val->getNumOperands() <= 4 ||
5006 isSplatMask(Mask.Val) ||
5007 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
5008 X86::isUNPCKLMask(Mask.Val) ||
5009 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
5010 X86::isUNPCKHMask(Mask.Val));
5011}
5012
5013bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
5014 MVT::ValueType EVT,
5015 SelectionDAG &DAG) const {
5016 unsigned NumElts = BVOps.size();
5017 // Only do shuffles on 128-bit vector types for now.
5018 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
5019 if (NumElts == 2) return true;
5020 if (NumElts == 4) {
5021 return (isMOVLMask(BVOps) || isCommutedMOVL(BVOps, true) ||
5022 isSHUFPMask(BVOps) || isCommutedSHUFP(BVOps));
5023 }
5024 return false;
5025}
5026
5027//===----------------------------------------------------------------------===//
5028// X86 Scheduler Hooks
5029//===----------------------------------------------------------------------===//
5030
5031MachineBasicBlock *
5032X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
5033 MachineBasicBlock *BB) {
5034 switch (MI->getOpcode()) {
5035 default: assert(false && "Unexpected instr type to insert");
5036 case X86::CMOV_FR32:
5037 case X86::CMOV_FR64:
5038 case X86::CMOV_V4F32:
5039 case X86::CMOV_V2F64:
5040 case X86::CMOV_V2I64: {
5041 // To "insert" a SELECT_CC instruction, we actually have to insert the
5042 // diamond control-flow pattern. The incoming instruction knows the
5043 // destination vreg to set, the condition code register to branch on, the
5044 // true/false values to select between, and a branch opcode to use.
5045 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5046 ilist<MachineBasicBlock>::iterator It = BB;
5047 ++It;
5048
5049 // thisMBB:
5050 // ...
5051 // TrueVal = ...
5052 // cmpTY ccX, r1, r2
5053 // bCC copy1MBB
5054 // fallthrough --> copy0MBB
5055 MachineBasicBlock *thisMBB = BB;
5056 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
5057 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005058 unsigned Opc =
5059 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng02612422006-07-05 22:17:51 +00005060 BuildMI(BB, Opc, 1).addMBB(sinkMBB);
5061 MachineFunction *F = BB->getParent();
5062 F->getBasicBlockList().insert(It, copy0MBB);
5063 F->getBasicBlockList().insert(It, sinkMBB);
5064 // Update machine-CFG edges by first adding all successors of the current
5065 // block to the new block which will contain the Phi node for the select.
5066 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
5067 e = BB->succ_end(); i != e; ++i)
5068 sinkMBB->addSuccessor(*i);
5069 // Next, remove all successors of the current block, and add the true
5070 // and fallthrough blocks as its successors.
5071 while(!BB->succ_empty())
5072 BB->removeSuccessor(BB->succ_begin());
5073 BB->addSuccessor(copy0MBB);
5074 BB->addSuccessor(sinkMBB);
5075
5076 // copy0MBB:
5077 // %FalseValue = ...
5078 // # fallthrough to sinkMBB
5079 BB = copy0MBB;
5080
5081 // Update machine-CFG edges
5082 BB->addSuccessor(sinkMBB);
5083
5084 // sinkMBB:
5085 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5086 // ...
5087 BB = sinkMBB;
5088 BuildMI(BB, X86::PHI, 4, MI->getOperand(0).getReg())
5089 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5090 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5091
5092 delete MI; // The pseudo instruction is gone now.
5093 return BB;
5094 }
5095
5096 case X86::FP_TO_INT16_IN_MEM:
5097 case X86::FP_TO_INT32_IN_MEM:
5098 case X86::FP_TO_INT64_IN_MEM: {
5099 // Change the floating point control register to use "round towards zero"
5100 // mode when truncating to an integer value.
5101 MachineFunction *F = BB->getParent();
5102 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
5103 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
5104
5105 // Load the old value of the high byte of the control word...
5106 unsigned OldCW =
5107 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
5108 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, OldCW), CWFrameIdx);
5109
5110 // Set the high part to be round to zero...
5111 addFrameReference(BuildMI(BB, X86::MOV16mi, 5), CWFrameIdx).addImm(0xC7F);
5112
5113 // Reload the modified control word now...
5114 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
5115
5116 // Restore the memory image of control word to original value
5117 addFrameReference(BuildMI(BB, X86::MOV16mr, 5), CWFrameIdx).addReg(OldCW);
5118
5119 // Get the X86 opcode to use.
5120 unsigned Opc;
5121 switch (MI->getOpcode()) {
5122 default: assert(0 && "illegal opcode!");
5123 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
5124 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
5125 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
5126 }
5127
5128 X86AddressMode AM;
5129 MachineOperand &Op = MI->getOperand(0);
5130 if (Op.isRegister()) {
5131 AM.BaseType = X86AddressMode::RegBase;
5132 AM.Base.Reg = Op.getReg();
5133 } else {
5134 AM.BaseType = X86AddressMode::FrameIndexBase;
5135 AM.Base.FrameIndex = Op.getFrameIndex();
5136 }
5137 Op = MI->getOperand(1);
5138 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005139 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00005140 Op = MI->getOperand(2);
5141 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005142 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00005143 Op = MI->getOperand(3);
5144 if (Op.isGlobalAddress()) {
5145 AM.GV = Op.getGlobal();
5146 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005147 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00005148 }
5149 addFullAddress(BuildMI(BB, Opc, 5), AM).addReg(MI->getOperand(4).getReg());
5150
5151 // Reload the original control word now.
5152 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
5153
5154 delete MI; // The pseudo instruction is gone now.
5155 return BB;
5156 }
5157 }
5158}
5159
5160//===----------------------------------------------------------------------===//
5161// X86 Optimization Hooks
5162//===----------------------------------------------------------------------===//
5163
Nate Begeman8a77efe2006-02-16 21:11:51 +00005164void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
5165 uint64_t Mask,
5166 uint64_t &KnownZero,
5167 uint64_t &KnownOne,
5168 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005169 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00005170 assert((Opc >= ISD::BUILTIN_OP_END ||
5171 Opc == ISD::INTRINSIC_WO_CHAIN ||
5172 Opc == ISD::INTRINSIC_W_CHAIN ||
5173 Opc == ISD::INTRINSIC_VOID) &&
5174 "Should use MaskedValueIsZero if you don't know whether Op"
5175 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005176
Evan Cheng6d196db2006-04-05 06:11:20 +00005177 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005178 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00005179 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00005180 case X86ISD::SETCC:
5181 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
5182 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005183 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005184}
Chris Lattnerc642aa52006-01-31 19:43:35 +00005185
Evan Cheng5987cfb2006-07-07 08:33:52 +00005186/// getShuffleScalarElt - Returns the scalar element that will make up the ith
5187/// element of the result of the vector shuffle.
5188static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
5189 MVT::ValueType VT = N->getValueType(0);
5190 SDOperand PermMask = N->getOperand(2);
5191 unsigned NumElems = PermMask.getNumOperands();
5192 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
5193 i %= NumElems;
5194 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5195 return (i == 0)
5196 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
5197 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
5198 SDOperand Idx = PermMask.getOperand(i);
5199 if (Idx.getOpcode() == ISD::UNDEF)
5200 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
5201 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
5202 }
5203 return SDOperand();
5204}
5205
5206/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
5207/// node is a GlobalAddress + an offset.
5208static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
5209 if (N->getOpcode() == X86ISD::Wrapper) {
5210 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
5211 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
5212 return true;
5213 }
5214 } else if (N->getOpcode() == ISD::ADD) {
5215 SDOperand N1 = N->getOperand(0);
5216 SDOperand N2 = N->getOperand(1);
5217 if (isGAPlusOffset(N1.Val, GA, Offset)) {
5218 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
5219 if (V) {
5220 Offset += V->getSignExtended();
5221 return true;
5222 }
5223 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
5224 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
5225 if (V) {
5226 Offset += V->getSignExtended();
5227 return true;
5228 }
5229 }
5230 }
5231 return false;
5232}
5233
5234/// isConsecutiveLoad - Returns true if N is loading from an address of Base
5235/// + Dist * Size.
5236static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
5237 MachineFrameInfo *MFI) {
5238 if (N->getOperand(0).Val != Base->getOperand(0).Val)
5239 return false;
5240
5241 SDOperand Loc = N->getOperand(1);
5242 SDOperand BaseLoc = Base->getOperand(1);
5243 if (Loc.getOpcode() == ISD::FrameIndex) {
5244 if (BaseLoc.getOpcode() != ISD::FrameIndex)
5245 return false;
5246 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
5247 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
5248 int FS = MFI->getObjectSize(FI);
5249 int BFS = MFI->getObjectSize(BFI);
5250 if (FS != BFS || FS != Size) return false;
5251 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
5252 } else {
5253 GlobalValue *GV1 = NULL;
5254 GlobalValue *GV2 = NULL;
5255 int64_t Offset1 = 0;
5256 int64_t Offset2 = 0;
5257 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
5258 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
5259 if (isGA1 && isGA2 && GV1 == GV2)
5260 return Offset1 == (Offset2 + Dist*Size);
5261 }
5262
5263 return false;
5264}
5265
Evan Cheng79cf9a52006-07-10 21:37:44 +00005266static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
5267 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005268 GlobalValue *GV;
5269 int64_t Offset;
5270 if (isGAPlusOffset(Base, GV, Offset))
5271 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
5272 else {
5273 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
5274 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00005275 if (BFI < 0)
5276 // Fixed objects do not specify alignment, however the offsets are known.
5277 return ((Subtarget->getStackAlignment() % 16) == 0 &&
5278 (MFI->getObjectOffset(BFI) % 16) == 0);
5279 else
5280 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00005281 }
5282 return false;
5283}
5284
5285
5286/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
5287/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
5288/// if the load addresses are consecutive, non-overlapping, and in the right
5289/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00005290static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
5291 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005292 MachineFunction &MF = DAG.getMachineFunction();
5293 MachineFrameInfo *MFI = MF.getFrameInfo();
5294 MVT::ValueType VT = N->getValueType(0);
5295 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
5296 SDOperand PermMask = N->getOperand(2);
5297 int NumElems = (int)PermMask.getNumOperands();
5298 SDNode *Base = NULL;
5299 for (int i = 0; i < NumElems; ++i) {
5300 SDOperand Idx = PermMask.getOperand(i);
5301 if (Idx.getOpcode() == ISD::UNDEF) {
5302 if (!Base) return SDOperand();
5303 } else {
5304 SDOperand Arg =
5305 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00005306 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00005307 return SDOperand();
5308 if (!Base)
5309 Base = Arg.Val;
5310 else if (!isConsecutiveLoad(Arg.Val, Base,
5311 i, MVT::getSizeInBits(EVT)/8,MFI))
5312 return SDOperand();
5313 }
5314 }
5315
Evan Cheng79cf9a52006-07-10 21:37:44 +00005316 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00005317 if (isAlign16) {
5318 LoadSDNode *LD = cast<LoadSDNode>(Base);
5319 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5320 LD->getSrcValueOffset());
5321 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005322 // Just use movups, it's shorter.
Evan Chengbd1c5a82006-08-11 09:08:15 +00005323 std::vector<MVT::ValueType> Tys;
5324 Tys.push_back(MVT::v4f32);
5325 Tys.push_back(MVT::Other);
5326 SmallVector<SDOperand, 3> Ops;
5327 Ops.push_back(Base->getOperand(0));
5328 Ops.push_back(Base->getOperand(1));
5329 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00005330 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00005331 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00005332 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00005333}
5334
Chris Lattner9259b1e2006-10-04 06:57:07 +00005335/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5336static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5337 const X86Subtarget *Subtarget) {
5338 SDOperand Cond = N->getOperand(0);
5339
5340 // If we have SSE[12] support, try to form min/max nodes.
5341 if (Subtarget->hasSSE2() &&
5342 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5343 if (Cond.getOpcode() == ISD::SETCC) {
5344 // Get the LHS/RHS of the select.
5345 SDOperand LHS = N->getOperand(1);
5346 SDOperand RHS = N->getOperand(2);
5347 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
5348
5349 unsigned IntNo = 0;
5350 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005351 switch (CC) {
5352 default: break;
5353 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5354 case ISD::SETULE:
5355 case ISD::SETLE:
5356 if (!UnsafeFPMath) break;
5357 // FALL THROUGH.
5358 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5359 case ISD::SETLT:
Chris Lattner9259b1e2006-10-04 06:57:07 +00005360 IntNo = LHS.getValueType() == MVT::f32 ? Intrinsic::x86_sse_min_ss :
5361 Intrinsic::x86_sse2_min_sd;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005362 break;
5363
5364 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5365 case ISD::SETUGT:
5366 case ISD::SETGT:
5367 if (!UnsafeFPMath) break;
5368 // FALL THROUGH.
5369 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5370 case ISD::SETGE:
Chris Lattner9259b1e2006-10-04 06:57:07 +00005371 IntNo = LHS.getValueType() == MVT::f32 ? Intrinsic::x86_sse_max_ss :
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005372 Intrinsic::x86_sse2_max_sd;
5373 break;
5374 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005375 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005376 switch (CC) {
5377 default: break;
5378 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5379 case ISD::SETUGT:
5380 case ISD::SETGT:
5381 if (!UnsafeFPMath) break;
5382 // FALL THROUGH.
5383 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5384 case ISD::SETGE:
Chris Lattner9259b1e2006-10-04 06:57:07 +00005385 IntNo = LHS.getValueType() == MVT::f32 ? Intrinsic::x86_sse_min_ss :
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005386 Intrinsic::x86_sse2_min_sd;
5387 break;
5388
5389 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5390 case ISD::SETULE:
5391 case ISD::SETLE:
5392 if (!UnsafeFPMath) break;
5393 // FALL THROUGH.
5394 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5395 case ISD::SETLT:
Chris Lattner9259b1e2006-10-04 06:57:07 +00005396 IntNo = LHS.getValueType() == MVT::f32 ? Intrinsic::x86_sse_max_ss :
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005397 Intrinsic::x86_sse2_max_sd;
5398 break;
5399 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005400 }
5401
5402 // minss/maxss take a v4f32 operand.
5403 if (IntNo) {
5404 if (LHS.getValueType() == MVT::f32) {
5405 LHS = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, LHS);
5406 RHS = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, RHS);
5407 } else {
5408 LHS = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, LHS);
5409 RHS = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, RHS);
5410 }
5411
5412 MVT::ValueType PtrTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
5413 SDOperand IntNoN = DAG.getConstant(IntNo, PtrTy);
5414
5415 SDOperand Val = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, LHS.getValueType(),
5416 IntNoN, LHS, RHS);
5417 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, N->getValueType(0), Val,
5418 DAG.getConstant(0, PtrTy));
5419 }
5420 }
5421
5422 }
5423
5424 return SDOperand();
5425}
5426
5427
Evan Cheng5987cfb2006-07-07 08:33:52 +00005428SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
5429 DAGCombinerInfo &DCI) const {
5430 TargetMachine &TM = getTargetMachine();
5431 SelectionDAG &DAG = DCI.DAG;
5432 switch (N->getOpcode()) {
5433 default: break;
5434 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00005435 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005436 case ISD::SELECT:
5437 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00005438 }
5439
5440 return SDOperand();
5441}
5442
Evan Cheng02612422006-07-05 22:17:51 +00005443//===----------------------------------------------------------------------===//
5444// X86 Inline Assembly Support
5445//===----------------------------------------------------------------------===//
5446
Chris Lattner298ef372006-07-11 02:54:03 +00005447/// getConstraintType - Given a constraint letter, return the type of
5448/// constraint it is for this target.
5449X86TargetLowering::ConstraintType
5450X86TargetLowering::getConstraintType(char ConstraintLetter) const {
5451 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00005452 case 'A':
5453 case 'r':
5454 case 'R':
5455 case 'l':
5456 case 'q':
5457 case 'Q':
5458 case 'x':
5459 case 'Y':
5460 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00005461 default: return TargetLowering::getConstraintType(ConstraintLetter);
5462 }
5463}
5464
Chris Lattnerc642aa52006-01-31 19:43:35 +00005465std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005466getRegClassForInlineAsmConstraint(const std::string &Constraint,
5467 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005468 if (Constraint.size() == 1) {
5469 // FIXME: not handling fp-stack yet!
5470 // FIXME: not handling MMX registers yet ('y' constraint).
5471 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005472 default: break; // Unknown constraint letter
5473 case 'A': // EAX/EDX
5474 if (VT == MVT::i32 || VT == MVT::i64)
5475 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5476 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005477 case 'r': // GENERAL_REGS
5478 case 'R': // LEGACY_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005479 if (VT == MVT::i32)
5480 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5481 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5482 else if (VT == MVT::i16)
5483 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
5484 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5485 else if (VT == MVT::i8)
5486 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5487 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005488 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005489 if (VT == MVT::i32)
5490 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5491 X86::ESI, X86::EDI, X86::EBP, 0);
5492 else if (VT == MVT::i16)
5493 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
5494 X86::SI, X86::DI, X86::BP, 0);
5495 else if (VT == MVT::i8)
5496 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5497 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005498 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5499 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005500 if (VT == MVT::i32)
5501 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5502 else if (VT == MVT::i16)
5503 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5504 else if (VT == MVT::i8)
5505 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5506 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005507 case 'x': // SSE_REGS if SSE1 allowed
5508 if (Subtarget->hasSSE1())
5509 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5510 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5511 0);
5512 return std::vector<unsigned>();
5513 case 'Y': // SSE_REGS if SSE2 allowed
5514 if (Subtarget->hasSSE2())
5515 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5516 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5517 0);
5518 return std::vector<unsigned>();
5519 }
5520 }
5521
Chris Lattner7ad77df2006-02-22 00:56:39 +00005522 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005523}
Chris Lattner524129d2006-07-31 23:26:50 +00005524
5525std::pair<unsigned, const TargetRegisterClass*>
5526X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5527 MVT::ValueType VT) const {
5528 // Use the default implementation in TargetLowering to convert the register
5529 // constraint into a member of a register class.
5530 std::pair<unsigned, const TargetRegisterClass*> Res;
5531 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5532
5533 // Not found? Bail out.
5534 if (Res.second == 0) return Res;
5535
5536 // Otherwise, check to see if this is a register class of the wrong value
5537 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5538 // turn into {ax},{dx}.
5539 if (Res.second->hasType(VT))
5540 return Res; // Correct type already, nothing to do.
5541
5542 // All of the single-register GCC register classes map their values onto
5543 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5544 // really want an 8-bit or 32-bit register, map to the appropriate register
5545 // class and return the appropriate register.
5546 if (Res.second != X86::GR16RegisterClass)
5547 return Res;
5548
5549 if (VT == MVT::i8) {
5550 unsigned DestReg = 0;
5551 switch (Res.first) {
5552 default: break;
5553 case X86::AX: DestReg = X86::AL; break;
5554 case X86::DX: DestReg = X86::DL; break;
5555 case X86::CX: DestReg = X86::CL; break;
5556 case X86::BX: DestReg = X86::BL; break;
5557 }
5558 if (DestReg) {
5559 Res.first = DestReg;
5560 Res.second = Res.second = X86::GR8RegisterClass;
5561 }
5562 } else if (VT == MVT::i32) {
5563 unsigned DestReg = 0;
5564 switch (Res.first) {
5565 default: break;
5566 case X86::AX: DestReg = X86::EAX; break;
5567 case X86::DX: DestReg = X86::EDX; break;
5568 case X86::CX: DestReg = X86::ECX; break;
5569 case X86::BX: DestReg = X86::EBX; break;
5570 case X86::SI: DestReg = X86::ESI; break;
5571 case X86::DI: DestReg = X86::EDI; break;
5572 case X86::BP: DestReg = X86::EBP; break;
5573 case X86::SP: DestReg = X86::ESP; break;
5574 }
5575 if (DestReg) {
5576 Res.first = DestReg;
5577 Res.second = Res.second = X86::GR32RegisterClass;
5578 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005579 } else if (VT == MVT::i64) {
5580 unsigned DestReg = 0;
5581 switch (Res.first) {
5582 default: break;
5583 case X86::AX: DestReg = X86::RAX; break;
5584 case X86::DX: DestReg = X86::RDX; break;
5585 case X86::CX: DestReg = X86::RCX; break;
5586 case X86::BX: DestReg = X86::RBX; break;
5587 case X86::SI: DestReg = X86::RSI; break;
5588 case X86::DI: DestReg = X86::RDI; break;
5589 case X86::BP: DestReg = X86::RBP; break;
5590 case X86::SP: DestReg = X86::RSP; break;
5591 }
5592 if (DestReg) {
5593 Res.first = DestReg;
5594 Res.second = Res.second = X86::GR64RegisterClass;
5595 }
Chris Lattner524129d2006-07-31 23:26:50 +00005596 }
5597
5598 return Res;
5599}
5600