blob: 7196275dfd56d9431043a5420f44bc15c31d874a [file] [log] [blame]
Chris Lattner27dd6422003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Chandler Carruth17e0bc32015-08-06 07:33:15 +000016#include "llvm/Analysis/BasicAliasAnalysis.h"
Chandler Carruth8b046a42015-08-14 02:42:20 +000017#include "llvm/Analysis/CFLAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000018#include "llvm/Analysis/Passes.h"
Chandler Carruth42ff4482015-08-14 02:55:50 +000019#include "llvm/Analysis/ScopedNoAliasAA.h"
Chandler Carruth1db22822015-08-14 03:33:48 +000020#include "llvm/Analysis/TypeBasedAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000022#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000023#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000024#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000025#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000026#include "llvm/MC/MCAsmInfo.h"
Andrew Trickde401d32012-02-04 02:56:48 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000029#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000030#include "llvm/Support/raw_ostream.h"
Peter Collingbourne82437bf2015-06-15 21:07:11 +000031#include "llvm/Transforms/Instrumentation.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000033#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000034
Chris Lattner27dd6422003-12-28 07:59:53 +000035using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000036
Andrew Trickde401d32012-02-04 02:56:48 +000037static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
38 cl::desc("Disable Post Regalloc"));
39static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
40 cl::desc("Disable branch folding"));
41static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
42 cl::desc("Disable tail duplication"));
43static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
44 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000045static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000046 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000047static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
48 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000049static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
50 cl::desc("Disable Stack Slot Coloring"));
51static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
52 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000053static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
54 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000055static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
56 cl::desc("Disable Machine LICM"));
57static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
58 cl::desc("Disable Machine Common Subexpression Elimination"));
Quentin Colombet61b305e2015-05-05 17:38:16 +000059static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
60 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000061 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000062static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
63 cl::Hidden,
64 cl::desc("Disable Machine LICM"));
65static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
66 cl::desc("Disable Machine Sinking"));
67static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
68 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000069static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
70 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000071static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
72 cl::desc("Disable Codegen Prepare"));
73static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000074 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000075static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
76 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000077static cl::opt<bool> EnableImplicitNullChecks(
78 "enable-implicit-null-checks",
79 cl::desc("Fold null checks into faulting memory operations"),
80 cl::init(false));
Andrew Trickde401d32012-02-04 02:56:48 +000081static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
82 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
83static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
84 cl::desc("Print LLVM IR input to isel pass"));
85static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
86 cl::desc("Dump garbage collector data"));
87static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
88 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +000089 cl::init(false),
90 cl::ZeroOrMore);
91
Bob Wilson33e51882012-05-30 00:17:12 +000092static cl::opt<std::string>
93PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
94 cl::desc("Print machine instrs"),
95 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +000096
Andrew Trick17080b92013-12-28 21:56:51 +000097// Temporary option to allow experimenting with MachineScheduler as a post-RA
98// scheduler. Targets can "properly" enable this with
Andrew Trick8d2ee372014-06-04 07:06:27 +000099// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID); Ideally it
100// wouldn't be part of the standard pass pipeline, and the target would just add
101// a PostRA scheduling pass wherever it wants.
Andrew Trick17080b92013-12-28 21:56:51 +0000102static cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
103 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
104
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000105// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000106static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
107 cl::desc("Run live interval analysis earlier in the pipeline"));
108
Hal Finkel445dda52014-09-02 22:12:54 +0000109static cl::opt<bool> UseCFLAA("use-cfl-aa-in-codegen",
110 cl::init(false), cl::Hidden,
111 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"));
112
Andrew Tricke9a951c2012-02-15 03:21:51 +0000113/// Allow standard passes to be disabled by command line options. This supports
114/// simple binary flags that either suppress the pass or do nothing.
115/// i.e. -disable-mypass=false has no effect.
116/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000117static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
118 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000119 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000120 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000121 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000122}
123
Andrew Tricke9a951c2012-02-15 03:21:51 +0000124/// Allow standard passes to be disabled by the command line, regardless of who
125/// is adding the pass.
126///
127/// StandardID is the pass identified in the standard pass pipeline and provided
128/// to addPass(). It may be a target-specific ID in the case that the target
129/// directly adds its own pass, but in that case we harmlessly fall through.
130///
131/// TargetID is the pass that the target has configured to override StandardID.
132///
133/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
134/// pass to run. This allows multiple options to control a single pass depending
135/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000136static IdentifyingPassPtr overridePass(AnalysisID StandardID,
137 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000138 if (StandardID == &PostRASchedulerID)
139 return applyDisable(TargetID, DisablePostRA);
140
141 if (StandardID == &BranchFolderPassID)
142 return applyDisable(TargetID, DisableBranchFold);
143
144 if (StandardID == &TailDuplicateID)
145 return applyDisable(TargetID, DisableTailDuplicate);
146
147 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
148 return applyDisable(TargetID, DisableEarlyTailDup);
149
150 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000151 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000152
153 if (StandardID == &StackSlotColoringID)
154 return applyDisable(TargetID, DisableSSC);
155
156 if (StandardID == &DeadMachineInstructionElimID)
157 return applyDisable(TargetID, DisableMachineDCE);
158
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000159 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000160 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000161
Andrew Tricke9a951c2012-02-15 03:21:51 +0000162 if (StandardID == &MachineLICMID)
163 return applyDisable(TargetID, DisableMachineLICM);
164
165 if (StandardID == &MachineCSEID)
166 return applyDisable(TargetID, DisableMachineCSE);
167
Andrew Tricke9a951c2012-02-15 03:21:51 +0000168 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
169 return applyDisable(TargetID, DisablePostRAMachineLICM);
170
171 if (StandardID == &MachineSinkingID)
172 return applyDisable(TargetID, DisableMachineSink);
173
174 if (StandardID == &MachineCopyPropagationID)
175 return applyDisable(TargetID, DisableCopyProp);
176
177 return TargetID;
178}
179
Jim Laskey29e635d2006-08-02 12:30:23 +0000180//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000181/// TargetPassConfig
182//===---------------------------------------------------------------------===//
183
184INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
185 "Target Pass Configuration", false, false)
186char TargetPassConfig::ID = 0;
187
Andrew Tricke9a951c2012-02-15 03:21:51 +0000188// Pseudo Pass IDs.
189char TargetPassConfig::EarlyTailDuplicateID = 0;
190char TargetPassConfig::PostRAMachineLICMID = 0;
191
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000192namespace llvm {
193class PassConfigImpl {
194public:
195 // List of passes explicitly substituted by this target. Normally this is
196 // empty, but it is a convenient way to suppress or replace specific passes
197 // that are part of a standard pass pipeline without overridding the entire
198 // pipeline. This mechanism allows target options to inherit a standard pass's
199 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000200 // default by substituting a pass ID of zero, and the user may still enable
201 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000202 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000203
204 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
205 /// is inserted after each instance of the first one.
Andrew Tricke2203232013-04-10 01:06:56 +0000206 SmallVector<std::pair<AnalysisID, IdentifyingPassPtr>, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000207};
208} // namespace llvm
209
Andrew Trickb7551332012-02-04 02:56:45 +0000210// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000211TargetPassConfig::~TargetPassConfig() {
212 delete Impl;
213}
Andrew Trickb7551332012-02-04 02:56:45 +0000214
Andrew Trick58648e42012-02-08 21:22:48 +0000215// Out of line constructor provides default values for pass options and
216// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000217TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Alex Lorenze2d75232015-07-06 17:44:26 +0000218 : ImmutablePass(ID), PM(&pm), StartBefore(nullptr), StartAfter(nullptr),
219 StopAfter(nullptr), Started(true), Stopped(false),
220 AddingMachinePasses(false), TM(tm), Impl(nullptr), Initialized(false),
Kit Bartond3cc1672015-08-31 18:26:45 +0000221 DisableVerify(false), EnableTailMerge(true) {
Andrew Trickdd37d522012-02-08 21:22:39 +0000222
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000223 Impl = new PassConfigImpl();
224
Andrew Trickb7551332012-02-04 02:56:45 +0000225 // Register all target independent codegen passes to activate their PassIDs,
226 // including this pass itself.
227 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000228
229 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000230 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
231 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Trickb7551332012-02-04 02:56:45 +0000232}
233
Bob Wilson33e51882012-05-30 00:17:12 +0000234/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000235void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Andrew Tricke2203232013-04-10 01:06:56 +0000236 IdentifyingPassPtr InsertedPassID) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000237 assert(((!InsertedPassID.isInstance() &&
238 TargetPassID != InsertedPassID.getID()) ||
239 (InsertedPassID.isInstance() &&
240 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000241 "Insert a pass after itself!");
242 std::pair<AnalysisID, IdentifyingPassPtr> P(TargetPassID, InsertedPassID);
Bob Wilson33e51882012-05-30 00:17:12 +0000243 Impl->InsertedPasses.push_back(P);
244}
245
Andrew Trickb7551332012-02-04 02:56:45 +0000246/// createPassConfig - Create a pass configuration object to be used by
247/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
248///
249/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000250TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
251 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000252}
253
254TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000255 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000256 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
257}
258
Andrew Trickdd37d522012-02-08 21:22:39 +0000259// Helper to verify the analysis is really immutable.
260void TargetPassConfig::setOpt(bool &Opt, bool Val) {
261 assert(!Initialized && "PassConfig is immutable");
262 Opt = Val;
263}
264
Bob Wilsonb9b69362012-07-02 19:48:37 +0000265void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000266 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000267 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000268}
Andrew Trickee874db2012-02-11 07:11:32 +0000269
Andrew Tricke2203232013-04-10 01:06:56 +0000270IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
271 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000272 I = Impl->TargetPasses.find(ID);
273 if (I == Impl->TargetPasses.end())
274 return ID;
275 return I->second;
276}
277
Bob Wilsoncac3b902012-07-02 19:48:45 +0000278/// Add a pass to the PassManager if that pass is supposed to be run. If the
279/// Started/Stopped flags indicate either that the compilation should start at
280/// a later pass or that it should stop after an earlier pass, then do not add
281/// the pass. Finally, compare the current pass against the StartAfter
282/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000283void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000284 assert(!Initialized && "PassConfig is immutable");
285
Chandler Carruth34263a02012-07-02 22:56:41 +0000286 // Cache the Pass ID here in case the pass manager finds this pass is
287 // redundant with ones already scheduled / available, and deletes it.
288 // Fundamentally, once we add the pass to the manager, we no longer own it
289 // and shouldn't reference it.
290 AnalysisID PassID = P->getPassID();
291
Alex Lorenze2d75232015-07-06 17:44:26 +0000292 if (StartBefore == PassID)
293 Started = true;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000294 if (Started && !Stopped) {
295 std::string Banner;
296 // Construct banner message before PM->add() as that may delete the pass.
297 if (AddingMachinePasses && (printAfter || verifyAfter))
298 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000299 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000300 if (AddingMachinePasses) {
301 if (printAfter)
302 addPrintPass(Banner);
303 if (verifyAfter)
304 addVerifyPass(Banner);
305 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000306
307 // Add the passes after the pass P if there is any.
308 for (SmallVectorImpl<std::pair<AnalysisID, IdentifyingPassPtr> >::iterator
309 I = Impl->InsertedPasses.begin(),
310 E = Impl->InsertedPasses.end();
311 I != E; ++I) {
312 if ((*I).first == PassID) {
313 assert((*I).second.isValid() && "Illegal Pass ID!");
314 Pass *NP;
315 if ((*I).second.isInstance())
316 NP = (*I).second.getInstance();
317 else {
318 NP = Pass::createPass((*I).second.getID());
319 assert(NP && "Pass ID not registered");
320 }
321 addPass(NP, false, false);
322 }
323 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000324 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000325 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000326 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000327 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000328 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000329 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000330 Started = true;
331 if (Stopped && !Started)
332 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000333}
334
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000335/// Add a CodeGen pass at this point in the pipeline after checking for target
336/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000337///
338/// addPass cannot return a pointer to the pass instance because is internal the
339/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000340AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
341 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000342 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
343 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
344 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000345 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000346
Andrew Tricke2203232013-04-10 01:06:56 +0000347 Pass *P;
348 if (FinalPtr.isInstance())
349 P = FinalPtr.getInstance();
350 else {
351 P = Pass::createPass(FinalPtr.getID());
352 if (!P)
353 llvm_unreachable("Pass ID not registered");
354 }
355 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000356 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000357
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000358 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000359}
Andrew Trickde401d32012-02-04 02:56:48 +0000360
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000361void TargetPassConfig::printAndVerify(const std::string &Banner) {
362 addPrintPass(Banner);
363 addVerifyPass(Banner);
364}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000365
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000366void TargetPassConfig::addPrintPass(const std::string &Banner) {
367 if (TM->shouldPrintMachineCode())
368 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
369}
370
371void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000372 if (VerifyMachineCode)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000373 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000374}
375
Andrew Trickf8ea1082012-02-04 02:56:59 +0000376/// Add common target configurable passes that perform LLVM IR to IR transforms
377/// following machine independent optimization.
378void TargetPassConfig::addIRPasses() {
Andrew Trickde401d32012-02-04 02:56:48 +0000379 // Basic AliasAnalysis support.
380 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
381 // BasicAliasAnalysis wins if they disagree. This is intended to help
382 // support "obvious" type-punning idioms.
Hal Finkel445dda52014-09-02 22:12:54 +0000383 if (UseCFLAA)
384 addPass(createCFLAliasAnalysisPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000385 addPass(createTypeBasedAliasAnalysisPass());
Hal Finkel94146652014-07-24 14:25:39 +0000386 addPass(createScopedNoAliasAAPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000387 addPass(createBasicAliasAnalysisPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000388
389 // Before running any passes, run the verifier to determine if the input
390 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000391 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000392 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000393
394 // Run loop strength reduction before anything else.
395 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000396 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000397 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000398 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000399 }
400
Philip Reames23cf2e22015-01-28 19:28:03 +0000401 // Run GC lowering passes for builtin collectors
402 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000403 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000404 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000405
406 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000407 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000408
409 // Prepare expensive constants for SelectionDAG.
410 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
411 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000412
413 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
414 addPass(createPartiallyInlineLibCallsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000415}
416
417/// Turn exception handling constructs into something the code generators can
418/// handle.
419void TargetPassConfig::addPassesToHandleExceptions() {
420 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
421 case ExceptionHandling::SjLj:
422 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
423 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
424 // catch info can get misplaced when a selector ends up more than one block
425 // removed from the parent invoke(s). This could happen when a landing
426 // pad is shared by multiple invokes and is also a target of a normal
427 // edge from elsewhere.
Mehdi Aminif50daed2015-07-08 01:00:31 +0000428 addPass(createSjLjEHPreparePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000429 // FALLTHROUGH
430 case ExceptionHandling::DwarfCFI:
431 case ExceptionHandling::ARM:
Bill Wendlingafc10362013-06-19 20:51:24 +0000432 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000433 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000434 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000435 // We support using both GCC-style and MSVC-style exceptions on Windows, so
436 // add both preparation passes. Each pass will only actually run if it
437 // recognizes the personality function.
Reid Kleckner1185fce2015-01-29 00:41:44 +0000438 addPass(createWinEHPass(TM));
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000439 addPass(createDwarfEHPass(TM));
Reid Kleckner1185fce2015-01-29 00:41:44 +0000440 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000441 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000442 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000443
444 // The lower invoke pass may create unreachable code. Remove it.
445 addPass(createUnreachableBlockEliminationPass());
446 break;
447 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000448}
Andrew Trickde401d32012-02-04 02:56:48 +0000449
Bill Wendlingc786b312012-11-30 22:08:55 +0000450/// Add pass to prepare the LLVM IR for code generation. This should be done
451/// before exception handling preparation passes.
452void TargetPassConfig::addCodeGenPrepare() {
453 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000454 addPass(createCodeGenPreparePass(TM));
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000455 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000456}
457
Andrew Trickf8ea1082012-02-04 02:56:59 +0000458/// Add common passes that perform LLVM IR to IR transforms in preparation for
459/// instruction selection.
460void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000461 addPreISel();
462
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000463 // Add both the safe stack and the stack protection passes: each of them will
464 // only protect functions that have corresponding attributes.
465 addPass(createSafeStackPass());
Josh Magee22b8ba22013-12-19 03:17:11 +0000466 addPass(createStackProtectorPass(TM));
467
Andrew Trickde401d32012-02-04 02:56:48 +0000468 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000469 addPass(createPrintFunctionPass(
470 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000471
472 // All passes which modify the LLVM IR are now complete; run the verifier
473 // to ensure that the IR is valid.
474 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000475 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000476}
Andrew Trickde401d32012-02-04 02:56:48 +0000477
Andrew Trickf5426752012-02-09 00:40:55 +0000478/// Add the complete set of target-independent postISel code generator passes.
479///
480/// This can be read as the standard order of major LLVM CodeGen stages. Stages
481/// with nontrivial configuration or multiple passes are broken out below in
482/// add%Stage routines.
483///
484/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
485/// addPre/Post methods with empty header implementations allow injecting
486/// target-specific fixups just before or after major stages. Additionally,
487/// targets have the flexibility to change pass order within a stage by
488/// overriding default implementation of add%Stage routines below. Each
489/// technique has maintainability tradeoffs because alternate pass orders are
490/// not well supported. addPre/Post works better if the target pass is easily
491/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000492/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000493///
494/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
495/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000496void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000497 AddingMachinePasses = true;
498
Bob Wilson33e51882012-05-30 00:17:12 +0000499 // Insert a machine instr printer pass after the specified pass.
500 // If -print-machineinstrs specified, print machineinstrs after all passes.
501 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
502 TM->Options.PrintMachineCode = true;
503 else if (!StringRef(PrintMachineInstrs.getValue())
504 .equals("option-unspecified")) {
505 const PassRegistry *PR = PassRegistry::getPassRegistry();
506 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000507 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000508 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000509 const char *TID = (const char *)(TPI->getTypeInfo());
510 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000511 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000512 }
513
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000514 // Print the instruction selected machine code...
515 printAndVerify("After Instruction Selection");
516
Andrew Trickde401d32012-02-04 02:56:48 +0000517 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000518 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000519
Andrew Trickf5426752012-02-09 00:40:55 +0000520 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000521 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000522 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000523 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000524 // If the target requests it, assign local variables to stack slots relative
525 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000526 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000527 }
528
529 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000530 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000531
Andrew Trickf5426752012-02-09 00:40:55 +0000532 // Run register allocation and passes that are tightly coupled with it,
533 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000534 if (getOptimizeRegAlloc())
535 addOptimizedRegAlloc(createRegAllocPass(true));
536 else
537 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000538
539 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000540 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000541
542 // Insert prolog/epilog code. Eliminate abstract frame index references...
Kit Bartond3cc1672015-08-31 18:26:45 +0000543 if (getOptLevel() != CodeGenOpt::None)
Kit Bartonae78d532015-08-14 16:54:32 +0000544 addPass(&ShrinkWrapID);
Kit Bartond3cc1672015-08-31 18:26:45 +0000545
Bob Wilsonb9b69362012-07-02 19:48:37 +0000546 addPass(&PrologEpilogCodeInserterID);
Andrew Trickde401d32012-02-04 02:56:48 +0000547
Andrew Trickf5426752012-02-09 00:40:55 +0000548 /// Add passes that optimize machine instructions after register allocation.
549 if (getOptLevel() != CodeGenOpt::None)
550 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000551
552 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000553 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000554
555 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000556 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000557
Sanjoy Das69fad072015-06-15 18:44:27 +0000558 if (EnableImplicitNullChecks)
559 addPass(&ImplicitNullChecksID);
560
Andrew Trickde401d32012-02-04 02:56:48 +0000561 // Second pass scheduler.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000562 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trick17080b92013-12-28 21:56:51 +0000563 if (MISchedPostRA)
564 addPass(&PostMachineSchedulerID);
565 else
566 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000567 }
568
Andrew Trickf5426752012-02-09 00:40:55 +0000569 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000570 if (addGCPasses()) {
571 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000572 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000573 }
Andrew Trickde401d32012-02-04 02:56:48 +0000574
Andrew Trickf5426752012-02-09 00:40:55 +0000575 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000576 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000577 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000578
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000579 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000580
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000581 addPass(&StackMapLivenessID, false);
582
583 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000584}
585
Andrew Trickf5426752012-02-09 00:40:55 +0000586/// Add passes that optimize machine instructions in SSA form.
587void TargetPassConfig::addMachineSSAOptimization() {
588 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000589 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000590
591 // Optimize PHIs before DCE: removing dead PHI cycles may make more
592 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000593 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000594
Nadav Rotem7c277da2012-09-06 09:17:37 +0000595 // This pass merges large allocas. StackSlotColoring is a different pass
596 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000597 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000598
Andrew Trickf5426752012-02-09 00:40:55 +0000599 // If the target requests it, assign local variables to stack slots relative
600 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000601 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000602
603 // With optimization, dead code should already be eliminated. However
604 // there is one known exception: lowered code for arguments that are only
605 // used by tail calls, where the tail calls reuse the incoming stack
606 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000607 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000608
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000609 // Allow targets to insert passes that improve instruction level parallelism,
610 // like if-conversion. Such passes will typically need dominator trees and
611 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000612 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000613
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000614 addPass(&MachineLICMID, false);
615 addPass(&MachineCSEID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000616 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000617
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000618 addPass(&PeepholeOptimizerID, false);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000619 // Clean-up the dead code that may have been generated by peephole
620 // rewriting.
621 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000622}
623
Andrew Trickb7551332012-02-04 02:56:45 +0000624//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000625/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000626//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000627
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000628bool TargetPassConfig::getOptimizeRegAlloc() const {
629 switch (OptimizeRegAlloc) {
630 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
631 case cl::BOU_TRUE: return true;
632 case cl::BOU_FALSE: return false;
633 }
634 llvm_unreachable("Invalid optimize-regalloc state");
635}
636
Andrew Trickf5426752012-02-09 00:40:55 +0000637/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000638MachinePassRegistry RegisterRegAlloc::Registry;
639
Andrew Trickf5426752012-02-09 00:40:55 +0000640/// A dummy default pass factory indicates whether the register allocator is
641/// overridden on the command line.
Craig Topperc0196b12014-04-14 00:51:57 +0000642static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000643static RegisterRegAlloc
644defaultRegAlloc("default",
645 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000646 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000647
Andrew Trickf5426752012-02-09 00:40:55 +0000648/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000649static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
650 RegisterPassParser<RegisterRegAlloc> >
651RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000652 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000653 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000654
Jim Laskey29e635d2006-08-02 12:30:23 +0000655
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000656/// Instantiate the default register allocator pass for this target for either
657/// the optimized or unoptimized allocation path. This will be added to the pass
658/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
659/// in the optimized case.
660///
661/// A target that uses the standard regalloc pass order for fast or optimized
662/// allocation may still override this for per-target regalloc
663/// selection. But -regalloc=... always takes precedence.
664FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
665 if (Optimized)
666 return createGreedyRegisterAllocator();
667 else
668 return createFastRegisterAllocator();
669}
670
671/// Find and instantiate the register allocation pass requested by this target
672/// at the current optimization level. Different register allocators are
673/// defined as separate passes because they may require different analysis.
674///
675/// This helper ensures that the regalloc= option is always available,
676/// even for targets that override the default allocator.
677///
678/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
679/// this can be folded into addPass.
680FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey03593f72006-08-01 18:29:48 +0000681 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000682
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000683 // Initialize the global default.
Jim Laskey95eda5b2006-08-01 14:21:23 +0000684 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +0000685 Ctor = RegAlloc;
686 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey95eda5b2006-08-01 14:21:23 +0000687 }
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000688 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000689 return Ctor();
690
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000691 // With no -regalloc= override, ask the target for a regalloc pass.
692 return createTargetRegisterAllocator(Optimized);
693}
694
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000695/// Return true if the default global register allocator is in use and
696/// has not be overriden on the command line with '-regalloc=...'
697bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000698 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000699}
700
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000701/// Add the minimum set of target-independent passes that are required for
702/// register allocation. No coalescing or scheduling.
703void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000704 addPass(&PHIEliminationID, false);
705 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000706
Dan Gohmane32c5742015-09-08 20:36:33 +0000707 if (RegAllocPass)
708 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000709}
Andrew Trickf5426752012-02-09 00:40:55 +0000710
711/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000712/// optimized register allocation, including coalescing, machine instruction
713/// scheduling, and register allocation itself.
714void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000715 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000716
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000717 // LiveVariables currently requires pure SSA form.
718 //
719 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
720 // LiveVariables can be removed completely, and LiveIntervals can be directly
721 // computed. (We still either need to regenerate kill flags after regalloc, or
722 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000723 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000724
Rafael Espindola9770bde2013-10-14 16:39:04 +0000725 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000726 addPass(&MachineLoopInfoID, false);
727 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000728
729 // Eventually, we want to run LiveIntervals before PHI elimination.
730 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000731 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000732
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000733 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000734 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000735
736 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000737 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000738
Dan Gohmane32c5742015-09-08 20:36:33 +0000739 if (RegAllocPass) {
740 // Add the selected register allocation pass.
741 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000742
Dan Gohmane32c5742015-09-08 20:36:33 +0000743 // Allow targets to change the register assignments before rewriting.
744 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000745
Dan Gohmane32c5742015-09-08 20:36:33 +0000746 // Finally rewrite virtual registers.
747 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000748
Dan Gohmane32c5742015-09-08 20:36:33 +0000749 // Perform stack slot coloring and post-ra machine LICM.
750 //
751 // FIXME: Re-enable coloring with register when it's capable of adding
752 // kill markers.
753 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000754
Dan Gohmane32c5742015-09-08 20:36:33 +0000755 // Run post-ra machine LICM to hoist reloads / remats.
756 //
757 // FIXME: can this move into MachineLateOptimization?
758 addPass(&PostRAMachineLICMID);
759 }
Andrew Trickf5426752012-02-09 00:40:55 +0000760}
761
762//===---------------------------------------------------------------------===//
763/// Post RegAlloc Pass Configuration
764//===---------------------------------------------------------------------===//
765
766/// Add passes that optimize machine instructions after register allocation.
767void TargetPassConfig::addMachineLateOptimization() {
768 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000769 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000770
771 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000772 // Note that duplicating tail just increases code size and degrades
773 // performance for targets that require Structured Control Flow.
774 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000775 if (!TM->requiresStructuredCFG())
776 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000777
778 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000779 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000780}
781
Evan Cheng59421ae2012-12-21 02:57:04 +0000782/// Add standard GC passes.
783bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000784 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000785 return true;
786}
787
Andrew Trickf5426752012-02-09 00:40:55 +0000788/// Add standard basic block placement passes.
789void TargetPassConfig::addBlockPlacement() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000790 if (addPass(&MachineBlockPlacementID, false)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000791 // Run a separate pass to collect block placement statistics.
792 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000793 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000794 }
795}