blob: 60048d4453d8926a42564cda5d2a0a0c2401c4bd [file] [log] [blame]
Eugene Zelenko076468c2017-09-20 21:35:51 +00001//===- ARMFastISel.cpp - ARM FastISel implementation ----------------------===//
Eric Christopher84bdfd82010-07-21 22:26:11 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000017#include "ARMBaseInstrInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000018#include "ARMBaseRegisterInfo.h"
Eric Christopher72497e52010-09-10 23:18:12 +000019#include "ARMCallingConv.h"
Eric Christopher83a5ec82010-10-01 23:24:42 +000020#include "ARMConstantPoolValue.h"
Craig Toppera9253262014-03-22 23:51:00 +000021#include "ARMISelLowering.h"
22#include "ARMMachineFunctionInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000025#include "MCTargetDesc/ARMBaseInfo.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000026#include "Utils/ARMBaseInfo.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000027#include "llvm/ADT/APFloat.h"
28#include "llvm/ADT/APInt.h"
29#include "llvm/ADT/DenseMap.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "llvm/ADT/SmallVector.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000031#include "llvm/CodeGen/CallingConvLower.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000034#include "llvm/CodeGen/ISDOpcodes.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000035#include "llvm/CodeGen/MachineBasicBlock.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000038#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000039#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000040#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000042#include "llvm/CodeGen/MachineOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000044#include "llvm/CodeGen/MachineValueType.h"
45#include "llvm/CodeGen/RuntimeLibcalls.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000046#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000047#include "llvm/CodeGen/TargetLowering.h"
48#include "llvm/CodeGen/TargetOpcodes.h"
49#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000050#include "llvm/CodeGen/ValueTypes.h"
51#include "llvm/IR/Argument.h"
52#include "llvm/IR/Attributes.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000053#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000054#include "llvm/IR/CallingConv.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000055#include "llvm/IR/Constant.h"
56#include "llvm/IR/Constants.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000057#include "llvm/IR/DataLayout.h"
58#include "llvm/IR/DerivedTypes.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000059#include "llvm/IR/Function.h"
Chandler Carruth03eb0de2014-03-04 10:40:04 +000060#include "llvm/IR/GetElementPtrTypeIterator.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000061#include "llvm/IR/GlobalValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000062#include "llvm/IR/GlobalVariable.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000063#include "llvm/IR/InstrTypes.h"
64#include "llvm/IR/Instruction.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000065#include "llvm/IR/Instructions.h"
66#include "llvm/IR/IntrinsicInst.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000067#include "llvm/IR/Intrinsics.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000068#include "llvm/IR/Module.h"
69#include "llvm/IR/Operator.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000070#include "llvm/IR/Type.h"
71#include "llvm/IR/User.h"
72#include "llvm/IR/Value.h"
73#include "llvm/MC/MCInstrDesc.h"
74#include "llvm/MC/MCRegisterInfo.h"
75#include "llvm/Support/Casting.h"
76#include "llvm/Support/Compiler.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000077#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000078#include "llvm/Support/MathExtras.h"
Eric Christopher09f757d2010-08-17 01:25:29 +000079#include "llvm/Target/TargetMachine.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000080#include "llvm/Target/TargetOptions.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000081#include <cassert>
82#include <cstdint>
83#include <utility>
84
Eric Christopher84bdfd82010-07-21 22:26:11 +000085using namespace llvm;
86
87namespace {
Eric Christopher0a3c28b2010-11-20 22:38:27 +000088
Eric Christopherfef5f312010-11-19 22:30:02 +000089 // All possible address modes, plus some.
Eugene Zelenko076468c2017-09-20 21:35:51 +000090 struct Address {
Eric Christopherfef5f312010-11-19 22:30:02 +000091 enum {
92 RegBase,
93 FrameIndexBase
Eugene Zelenko342257e2017-01-31 00:56:17 +000094 } BaseType = RegBase;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000095
Eric Christopherfef5f312010-11-19 22:30:02 +000096 union {
97 unsigned Reg;
98 int FI;
99 } Base;
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000100
Eugene Zelenko342257e2017-01-31 00:56:17 +0000101 int Offset = 0;
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000102
Eric Christopherfef5f312010-11-19 22:30:02 +0000103 // Innocuous defaults for our address.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000104 Address() {
105 Base.Reg = 0;
106 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000107 };
Eric Christopher84bdfd82010-07-21 22:26:11 +0000108
Craig Topper26696312014-03-18 07:27:13 +0000109class ARMFastISel final : public FastISel {
Eric Christopher84bdfd82010-07-21 22:26:11 +0000110 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
111 /// make the right decision when generating code for different targets.
112 const ARMSubtarget *Subtarget;
Bill Wendling6c1d9592013-12-30 05:17:29 +0000113 Module &M;
Eric Christopher09f757d2010-08-17 01:25:29 +0000114 const TargetMachine &TM;
115 const TargetInstrInfo &TII;
116 const TargetLowering &TLI;
Eric Christopher83a5ec82010-10-01 23:24:42 +0000117 ARMFunctionInfo *AFI;
Eric Christopher84bdfd82010-07-21 22:26:11 +0000118
Eric Christopherb024be32010-09-29 22:24:45 +0000119 // Convenience variables to avoid some queries.
Chad Rosier0439cfc2011-11-08 21:12:00 +0000120 bool isThumb2;
Eric Christopherb024be32010-09-29 22:24:45 +0000121 LLVMContext *Context;
Eric Christopher6a0333c2010-09-02 01:39:14 +0000122
Eric Christopher84bdfd82010-07-21 22:26:11 +0000123 public:
Bob Wilson3e6fa462012-08-03 04:06:28 +0000124 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
125 const TargetLibraryInfo *libInfo)
Eric Christopherd9134482014-08-04 21:25:23 +0000126 : FastISel(funcInfo, libInfo),
Eric Christopherc125e122015-01-29 00:19:37 +0000127 Subtarget(
128 &static_cast<const ARMSubtarget &>(funcInfo.MF->getSubtarget())),
Eric Christopherd9134482014-08-04 21:25:23 +0000129 M(const_cast<Module &>(*funcInfo.Fn->getParent())),
Eric Christopherc125e122015-01-29 00:19:37 +0000130 TM(funcInfo.MF->getTarget()), TII(*Subtarget->getInstrInfo()),
131 TLI(*Subtarget->getTargetLowering()) {
Eric Christopher8d03b8a2010-08-23 22:32:45 +0000132 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier0439cfc2011-11-08 21:12:00 +0000133 isThumb2 = AFI->isThumbFunction();
Eric Christopherb024be32010-09-29 22:24:45 +0000134 Context = &funcInfo.Fn->getContext();
Eric Christopher84bdfd82010-07-21 22:26:11 +0000135 }
136
Craig Topperfd1c9252012-08-18 21:38:45 +0000137 private:
Eugene Zelenko342257e2017-01-31 00:56:17 +0000138 // Code from FastISel.cpp.
139
Juergen Ributzka88e32512014-09-03 20:56:59 +0000140 unsigned fastEmitInst_r(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000141 const TargetRegisterClass *RC,
142 unsigned Op0, bool Op0IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000143 unsigned fastEmitInst_rr(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000144 const TargetRegisterClass *RC,
145 unsigned Op0, bool Op0IsKill,
146 unsigned Op1, bool Op1IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000147 unsigned fastEmitInst_ri(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000148 const TargetRegisterClass *RC,
149 unsigned Op0, bool Op0IsKill,
150 uint64_t Imm);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000151 unsigned fastEmitInst_i(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000152 const TargetRegisterClass *RC,
153 uint64_t Imm);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000154
Eric Christopherd8e8a292010-08-20 00:20:31 +0000155 // Backend specific FastISel code.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000156
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000157 bool fastSelectInstruction(const Instruction *I) override;
158 unsigned fastMaterializeConstant(const Constant *C) override;
159 unsigned fastMaterializeAlloca(const AllocaInst *AI) override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000160 bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
161 const LoadInst *LI) override;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000162 bool fastLowerArguments() override;
Eugene Zelenko342257e2017-01-31 00:56:17 +0000163
Eric Christopher84bdfd82010-07-21 22:26:11 +0000164 #include "ARMGenFastISel.inc"
Eric Christopher2ff757d2010-09-09 01:06:51 +0000165
Eric Christopher00202ee2010-08-23 21:44:12 +0000166 // Instruction selection routines.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000167
Eric Christopher2f8637d2010-10-21 21:47:51 +0000168 bool SelectLoad(const Instruction *I);
169 bool SelectStore(const Instruction *I);
170 bool SelectBranch(const Instruction *I);
Chad Rosierded4c992012-02-07 23:56:08 +0000171 bool SelectIndirectBr(const Instruction *I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000172 bool SelectCmp(const Instruction *I);
173 bool SelectFPExt(const Instruction *I);
174 bool SelectFPTrunc(const Instruction *I);
Chad Rosier685b20c2012-02-06 23:50:07 +0000175 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
176 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosiere023d5d2012-02-03 21:14:11 +0000177 bool SelectIToFP(const Instruction *I, bool isSigned);
178 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosieraaa55a82012-02-03 21:07:27 +0000179 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosierb84a4b42012-02-03 21:23:45 +0000180 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosiera7ebc562011-11-11 23:31:03 +0000181 bool SelectCall(const Instruction *I, const char *IntrMemName);
182 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000183 bool SelectSelect(const Instruction *I);
Eric Christopher93bbe652010-10-22 01:28:00 +0000184 bool SelectRet(const Instruction *I);
Chad Rosieree7e4522011-11-02 00:18:48 +0000185 bool SelectTrunc(const Instruction *I);
186 bool SelectIntExt(const Instruction *I);
Jush Lu4705da92012-08-03 02:37:48 +0000187 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopher84bdfd82010-07-21 22:26:11 +0000188
Eric Christopher00202ee2010-08-23 21:44:12 +0000189 // Utility routines.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000190
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000191 bool isPositionIndependent() const;
Chris Lattner229907c2011-07-18 04:54:35 +0000192 bool isTypeLegal(Type *Ty, MVT &VT);
193 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosier9cf803c2011-11-02 18:08:25 +0000194 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
James Molloyd5087892017-02-13 12:32:47 +0000195 bool isZExt, bool isEquality);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000196 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosiera26979b2011-12-14 17:26:05 +0000197 unsigned Alignment = 0, bool isZExt = true,
198 bool allocReg = true);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000199 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +0000200 unsigned Alignment = 0);
Eric Christopherfef5f312010-11-19 22:30:02 +0000201 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosier150d35b2012-12-17 22:35:29 +0000202 void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
Chad Rosier057b6d32011-11-14 23:04:09 +0000203 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosier9f5c68a2012-12-06 01:34:31 +0000204 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
205 unsigned Alignment);
Chad Rosier62a144f2012-12-17 19:59:43 +0000206 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000207 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
208 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
209 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
210 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
211 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000212 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000213 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000214
Eric Christopher1b21f002015-01-29 00:19:33 +0000215 const TargetLowering *getTargetLowering() { return &TLI; }
Christian Pirker238c7c12014-05-12 11:19:20 +0000216
Eric Christopher72497e52010-09-10 23:18:12 +0000217 // Call handling routines.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000218
Jush Lue67e07b2012-07-19 09:49:00 +0000219 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
220 bool Return,
221 bool isVarArg);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000222 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christopher79398062010-09-29 23:11:09 +0000223 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +0000224 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +0000225 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
226 SmallVectorImpl<unsigned> &RegArgs,
227 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000228 unsigned &NumBytes,
229 bool isVarArg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000230 unsigned getLibcallReg(const Twine &Name);
Duncan Sandsf5dda012010-11-03 11:35:31 +0000231 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +0000232 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000233 unsigned &NumBytes, bool isVarArg);
Eric Christopher7990df12010-09-28 01:21:42 +0000234 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopher72497e52010-09-10 23:18:12 +0000235
236 // OptionalDef handling routines.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000237
Eric Christopher174d8722011-03-12 01:09:29 +0000238 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher0d274a02010-08-19 00:37:05 +0000239 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
240 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Chad Rosier150d35b2012-12-17 22:35:29 +0000241 void AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000242 const MachineInstrBuilder &MIB,
Justin Lebar0af80cd2016-07-15 18:26:59 +0000243 MachineMemOperand::Flags Flags, bool useAM3);
Eric Christopher0d274a02010-08-19 00:37:05 +0000244};
Eric Christopher84bdfd82010-07-21 22:26:11 +0000245
246} // end anonymous namespace
247
Eric Christopher72497e52010-09-10 23:18:12 +0000248#include "ARMGenCallingConv.inc"
Eric Christopher84bdfd82010-07-21 22:26:11 +0000249
Eric Christopher0d274a02010-08-19 00:37:05 +0000250// DefinesOptionalPredicate - This is different from DefinesPredicate in that
251// we don't care about implicit defs here, just places we'll need to add a
252// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
253bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000254 if (!MI->hasOptionalDef())
Eric Christopher0d274a02010-08-19 00:37:05 +0000255 return false;
256
257 // Look to see if our OptionalDef is defining CPSR or CCR.
Javed Absar5b8e4872017-07-18 10:19:48 +0000258 for (const MachineOperand &MO : MI->operands()) {
Eric Christopher985d9e42010-08-20 00:36:24 +0000259 if (!MO.isReg() || !MO.isDef()) continue;
260 if (MO.getReg() == ARM::CPSR)
Eric Christopher0d274a02010-08-19 00:37:05 +0000261 *CPSR = true;
262 }
263 return true;
264}
265
Eric Christopher174d8722011-03-12 01:09:29 +0000266bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000267 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher501d2e22011-04-29 00:03:10 +0000268
Joey Goulya5153cb2013-09-09 14:21:49 +0000269 // If we're a thumb2 or not NEON function we'll be handled via isPredicable.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000270 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopher174d8722011-03-12 01:09:29 +0000271 AFI->isThumb2Function())
Joey Goulya5153cb2013-09-09 14:21:49 +0000272 return MI->isPredicable();
Eric Christopher501d2e22011-04-29 00:03:10 +0000273
Javed Absar5b8e4872017-07-18 10:19:48 +0000274 for (const MCOperandInfo &opInfo : MCID.operands())
275 if (opInfo.isPredicate())
Eric Christopher174d8722011-03-12 01:09:29 +0000276 return true;
Eric Christopher501d2e22011-04-29 00:03:10 +0000277
Eric Christopher174d8722011-03-12 01:09:29 +0000278 return false;
279}
280
Eric Christopher0d274a02010-08-19 00:37:05 +0000281// If the machine is predicable go ahead and add the predicate operands, if
282// it needs default CC operands add those.
Eric Christophere8fccc82010-11-02 01:21:28 +0000283// TODO: If we want to support thumb1 then we'll need to deal with optional
284// CPSR defs that need to be added before the remaining operands. See s_cc_out
285// for descriptions why.
Eric Christopher0d274a02010-08-19 00:37:05 +0000286const MachineInstrBuilder &
287ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
288 MachineInstr *MI = &*MIB;
289
Eric Christopher174d8722011-03-12 01:09:29 +0000290 // Do we use a predicate? or...
291 // Are we NEON in ARM mode and have a predicate operand? If so, I know
292 // we're not predicable but add it anyways.
Joey Goulya5153cb2013-09-09 14:21:49 +0000293 if (isARMNEONPred(MI))
Diana Picus4f8c3e12017-01-13 09:37:56 +0000294 MIB.add(predOps(ARMCC::AL));
Eric Christopher501d2e22011-04-29 00:03:10 +0000295
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000296 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher0d274a02010-08-19 00:37:05 +0000297 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christophera5d60c62010-08-19 15:35:27 +0000298 bool CPSR = false;
Diana Picusa2c59142017-01-13 10:37:37 +0000299 if (DefinesOptionalPredicate(MI, &CPSR))
300 MIB.add(CPSR ? t1CondCodeOp() : condCodeOp());
Eric Christopher0d274a02010-08-19 00:37:05 +0000301 return MIB;
302}
303
Juergen Ributzka88e32512014-09-03 20:56:59 +0000304unsigned ARMFastISel::fastEmitInst_r(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000305 const TargetRegisterClass *RC,
306 unsigned Op0, bool Op0IsKill) {
307 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000308 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000309
Jim Grosbach06c2a682013-08-16 23:37:31 +0000310 // Make sure the input operand is sufficiently constrained to be legal
311 // for this instruction.
312 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000313 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000314 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
315 ResultReg).addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000316 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000317 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000318 .addReg(Op0, Op0IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000319 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000320 TII.get(TargetOpcode::COPY), ResultReg)
321 .addReg(II.ImplicitDefs[0]));
322 }
323 return ResultReg;
324}
325
Juergen Ributzka88e32512014-09-03 20:56:59 +0000326unsigned ARMFastISel::fastEmitInst_rr(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000327 const TargetRegisterClass *RC,
328 unsigned Op0, bool Op0IsKill,
329 unsigned Op1, bool Op1IsKill) {
330 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000331 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000332
Jim Grosbach06c2a682013-08-16 23:37:31 +0000333 // Make sure the input operands are sufficiently constrained to be legal
334 // for this instruction.
335 Op0 = constrainOperandRegClass(II, Op0, 1);
336 Op1 = constrainOperandRegClass(II, Op1, 2);
337
Chad Rosier0bc51322012-02-15 17:36:21 +0000338 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000339 AddOptionalDefs(
340 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
341 .addReg(Op0, Op0IsKill * RegState::Kill)
342 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000343 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000344 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000345 .addReg(Op0, Op0IsKill * RegState::Kill)
346 .addReg(Op1, Op1IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000347 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000348 TII.get(TargetOpcode::COPY), ResultReg)
349 .addReg(II.ImplicitDefs[0]));
350 }
351 return ResultReg;
352}
353
Juergen Ributzka88e32512014-09-03 20:56:59 +0000354unsigned ARMFastISel::fastEmitInst_ri(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000355 const TargetRegisterClass *RC,
356 unsigned Op0, bool Op0IsKill,
357 uint64_t Imm) {
358 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000359 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000360
Jim Grosbach06c2a682013-08-16 23:37:31 +0000361 // Make sure the input operand is sufficiently constrained to be legal
362 // for this instruction.
363 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000364 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000365 AddOptionalDefs(
366 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
367 .addReg(Op0, Op0IsKill * RegState::Kill)
368 .addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000369 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000371 .addReg(Op0, Op0IsKill * RegState::Kill)
372 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000373 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000374 TII.get(TargetOpcode::COPY), ResultReg)
375 .addReg(II.ImplicitDefs[0]));
376 }
377 return ResultReg;
378}
379
Juergen Ributzka88e32512014-09-03 20:56:59 +0000380unsigned ARMFastISel::fastEmitInst_i(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000381 const TargetRegisterClass *RC,
382 uint64_t Imm) {
383 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000384 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000385
Chad Rosier0bc51322012-02-15 17:36:21 +0000386 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000387 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
388 ResultReg).addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000389 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000390 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000391 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000392 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000393 TII.get(TargetOpcode::COPY), ResultReg)
394 .addReg(II.ImplicitDefs[0]));
395 }
396 return ResultReg;
397}
398
Eric Christopher860fc932010-09-10 00:34:35 +0000399// TODO: Don't worry about 64-bit now, but when this is fixed remove the
400// checks from the various callers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000401unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000402 if (VT == MVT::f64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000403
Eric Christopher4bd70472010-09-09 21:44:45 +0000404 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000405 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000406 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher4bd70472010-09-09 21:44:45 +0000407 .addReg(SrcReg));
408 return MoveReg;
409}
410
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000411unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000412 if (VT == MVT::i64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000413
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000414 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000415 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000416 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000417 .addReg(SrcReg));
418 return MoveReg;
419}
420
Eric Christopher3cf63f12010-09-09 00:19:41 +0000421// For double width floating point we need to materialize two constants
422// (the high and the low) into integer registers then use a move to get
423// the combined constant into an FP reg.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000424unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher3cf63f12010-09-09 00:19:41 +0000425 const APFloat Val = CFP->getValueAPF();
Duncan Sands14627772010-11-03 12:17:33 +0000426 bool is64bit = VT == MVT::f64;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000427
Eric Christopher3cf63f12010-09-09 00:19:41 +0000428 // This checks to see if we can use VFP3 instructions to materialize
429 // a constant, otherwise we have to go through the constant pool.
430 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbachefc761a2011-09-30 00:50:06 +0000431 int Imm;
432 unsigned Opc;
433 if (is64bit) {
434 Imm = ARM_AM::getFP64Imm(Val);
435 Opc = ARM::FCONSTD;
436 } else {
437 Imm = ARM_AM::getFP32Imm(Val);
438 Opc = ARM::FCONSTS;
439 }
Eric Christopher3cf63f12010-09-09 00:19:41 +0000440 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000441 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
442 TII.get(Opc), DestReg).addImm(Imm));
Eric Christopher3cf63f12010-09-09 00:19:41 +0000443 return DestReg;
444 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000445
Eric Christopher860fc932010-09-10 00:34:35 +0000446 // Require VFP2 for loading fp constants.
Eric Christopher22fd29a2010-09-09 23:50:00 +0000447 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000448
Eric Christopher22fd29a2010-09-09 23:50:00 +0000449 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000450 unsigned Align = DL.getPrefTypeAlignment(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000451 if (Align == 0) {
452 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000453 Align = DL.getTypeAllocSize(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000454 }
455 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
456 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
457 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000458
Eric Christopher860fc932010-09-10 00:34:35 +0000459 // The extra reg is for addrmode5.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000460 AddOptionalDefs(
461 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
462 .addConstantPoolIndex(Idx)
463 .addReg(0));
Eric Christopher22fd29a2010-09-09 23:50:00 +0000464 return DestReg;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000465}
466
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000467unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Chad Rosier67f96882011-11-04 22:29:00 +0000468 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000469 return 0;
Eric Christophere4dd7372010-11-03 20:21:17 +0000470
471 // If we can do this in a single instruction without a constant pool entry
472 // do so now.
473 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiere8b8b772011-11-04 23:09:49 +0000474 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier0439cfc2011-11-08 21:12:00 +0000475 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier2e82ad12012-11-27 01:06:49 +0000476 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
477 &ARM::GPRRegClass;
478 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000479 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier67f96882011-11-04 22:29:00 +0000480 TII.get(Opc), ImmReg)
Chad Rosierd0191a52011-11-05 20:16:15 +0000481 .addImm(CI->getZExtValue()));
Chad Rosier67f96882011-11-04 22:29:00 +0000482 return ImmReg;
Eric Christophere4dd7372010-11-03 20:21:17 +0000483 }
484
Chad Rosier2a3503e2011-11-11 00:36:21 +0000485 // Use MVN to emit negative constants.
486 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
487 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosiere19b0a92011-11-11 06:27:41 +0000488 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier2a3503e2011-11-11 00:36:21 +0000489 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosiere19b0a92011-11-11 06:27:41 +0000490 if (UseImm) {
Chad Rosier2a3503e2011-11-11 00:36:21 +0000491 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
Juergen Ributzka2cbcf7a2014-08-13 21:39:18 +0000492 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
493 &ARM::GPRRegClass;
494 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000495 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier2a3503e2011-11-11 00:36:21 +0000496 TII.get(Opc), ImmReg)
497 .addImm(Imm));
498 return ImmReg;
499 }
500 }
501
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000502 unsigned ResultReg = 0;
Juergen Ributzkaa5b08382014-08-13 21:42:19 +0000503 if (Subtarget->useMovt(*FuncInfo.MF))
Juergen Ributzka88e32512014-09-03 20:56:59 +0000504 ResultReg = fastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000505
506 if (ResultReg)
507 return ResultReg;
Juergen Ributzkaa5b08382014-08-13 21:42:19 +0000508
Chad Rosier2a3503e2011-11-11 00:36:21 +0000509 // Load from constant pool. For now 32-bit only.
Chad Rosier67f96882011-11-04 22:29:00 +0000510 if (VT != MVT::i32)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000511 return 0;
Chad Rosier67f96882011-11-04 22:29:00 +0000512
Eric Christopherc3e118e2010-09-02 23:43:26 +0000513 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000514 unsigned Align = DL.getPrefTypeAlignment(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000515 if (Align == 0) {
516 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000517 Align = DL.getTypeAllocSize(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000518 }
519 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000520 ResultReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000521 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000522 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000523 TII.get(ARM::t2LDRpci), ResultReg)
524 .addConstantPoolIndex(Idx));
Tim Northovere42fb072014-02-04 10:38:46 +0000525 else {
Eric Christopher22d04922010-11-12 09:48:30 +0000526 // The extra immediate is for addrmode2.
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000527 ResultReg = constrainOperandRegClass(TII.get(ARM::LDRcp), ResultReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000528 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000529 TII.get(ARM::LDRcp), ResultReg)
530 .addConstantPoolIndex(Idx)
531 .addImm(0));
Tim Northovere42fb072014-02-04 10:38:46 +0000532 }
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000533 return ResultReg;
Eric Christopher92db2012010-09-02 01:48:11 +0000534}
535
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000536bool ARMFastISel::isPositionIndependent() const {
Rafael Espindolae7151722016-06-26 22:32:53 +0000537 return TLI.isPositionIndependent();
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000538}
539
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000540unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher7787f792010-10-02 00:32:44 +0000541 // For now 32-bit only.
Tim Northoverbd41cf82016-01-07 09:03:03 +0000542 if (VT != MVT::i32 || GV->isThreadLocal()) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000543
Oliver Stannard8331aae2016-08-08 15:28:31 +0000544 // ROPI/RWPI not currently supported.
545 if (Subtarget->isROPI() || Subtarget->isRWPI())
546 return 0;
547
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000548 bool IsIndirect = Subtarget->isGVIndirectSymbol(GV);
Craig Topper61e88f42014-11-21 05:58:21 +0000549 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
550 : &ARM::GPRRegClass;
Chad Rosier65710a72012-11-07 00:13:01 +0000551 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000552
Tim Northoverd6a729b2014-01-06 14:28:05 +0000553 // FastISel TLS support on non-MachO is broken, punt to SelectionDAG.
JF Bastien18db1f22013-06-14 02:49:43 +0000554 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
555 bool IsThreadLocal = GVar && GVar->isThreadLocal();
Tim Northoverd6a729b2014-01-06 14:28:05 +0000556 if (!Subtarget->isTargetMachO() && IsThreadLocal) return 0;
JF Bastien18db1f22013-06-14 02:49:43 +0000557
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000558 bool IsPositionIndependent = isPositionIndependent();
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000559 // Use movw+movt when possible, it avoids constant pool entries.
Tim Northoverfa36dfe2013-11-26 12:45:05 +0000560 // Non-darwin targets only support static movt relocations in FastISel.
Eric Christopherc1058df2014-07-04 01:55:26 +0000561 if (Subtarget->useMovt(*FuncInfo.MF) &&
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000562 (Subtarget->isTargetMachO() || !IsPositionIndependent)) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000563 unsigned Opc;
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000564 unsigned char TF = 0;
Tim Northoverd6a729b2014-01-06 14:28:05 +0000565 if (Subtarget->isTargetMachO())
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000566 TF = ARMII::MO_NONLAZY;
567
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000568 if (IsPositionIndependent)
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000569 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
Rafael Espindola99357662016-06-20 17:00:13 +0000570 else
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000571 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000572 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
573 TII.get(Opc), DestReg).addGlobalAddress(GV, 0, TF));
Eric Christopher7787f792010-10-02 00:32:44 +0000574 } else {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000575 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000576 unsigned Align = DL.getPrefTypeAlignment(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000577 if (Align == 0) {
578 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000579 Align = DL.getTypeAllocSize(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000580 }
581
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000582 if (Subtarget->isTargetELF() && IsPositionIndependent)
Jush Lu47172a02012-09-27 05:21:41 +0000583 return ARMLowerPICELF(GV, Align, VT);
584
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000585 // Grab index.
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000586 unsigned PCAdj = IsPositionIndependent ? (Subtarget->isThumb() ? 4 : 8) : 0;
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000587 unsigned Id = AFI->createPICLabelUId();
588 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
589 ARMCP::CPValue,
590 PCAdj);
591 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
592
593 // Load value.
594 MachineInstrBuilder MIB;
595 if (isThumb2) {
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000596 unsigned Opc = IsPositionIndependent ? ARM::t2LDRpci_pic : ARM::t2LDRpci;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000597 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc),
598 DestReg).addConstantPoolIndex(Idx);
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000599 if (IsPositionIndependent)
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000600 MIB.addImm(Id);
Jush Lue87e5592012-08-29 02:41:21 +0000601 AddOptionalDefs(MIB);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000602 } else {
603 // The extra immediate is for addrmode2.
Jim Grosbach5f71aab2013-08-26 20:07:29 +0000604 DestReg = constrainOperandRegClass(TII.get(ARM::LDRcp), DestReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000605 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
606 TII.get(ARM::LDRcp), DestReg)
607 .addConstantPoolIndex(Idx)
608 .addImm(0);
Jush Lue87e5592012-08-29 02:41:21 +0000609 AddOptionalDefs(MIB);
610
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000611 if (IsPositionIndependent) {
Jush Lue87e5592012-08-29 02:41:21 +0000612 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
613 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
614
615 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +0000616 DbgLoc, TII.get(Opc), NewDestReg)
Jush Lue87e5592012-08-29 02:41:21 +0000617 .addReg(DestReg)
618 .addImm(Id);
619 AddOptionalDefs(MIB);
620 return NewDestReg;
621 }
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000622 }
Eric Christopher7787f792010-10-02 00:32:44 +0000623 }
Eli Friedman86585792011-06-03 01:13:19 +0000624
Jush Lue87e5592012-08-29 02:41:21 +0000625 if (IsIndirect) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000626 MachineInstrBuilder MIB;
Eli Friedman86585792011-06-03 01:13:19 +0000627 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000628 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000629 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbache7e2aca2011-09-13 20:30:37 +0000630 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedman86585792011-06-03 01:13:19 +0000631 .addReg(DestReg)
632 .addImm(0);
633 else
Rafael Espindolaea09c592014-02-18 22:05:46 +0000634 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
635 TII.get(ARM::LDRi12), NewDestReg)
636 .addReg(DestReg)
637 .addImm(0);
Eli Friedman86585792011-06-03 01:13:19 +0000638 DestReg = NewDestReg;
639 AddOptionalDefs(MIB);
640 }
641
Eric Christopher7787f792010-10-02 00:32:44 +0000642 return DestReg;
Eric Christopher83a5ec82010-10-01 23:24:42 +0000643}
644
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000645unsigned ARMFastISel::fastMaterializeConstant(const Constant *C) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000646 EVT CEVT = TLI.getValueType(DL, C->getType(), true);
Patrik Hagglundc494d242012-12-17 14:30:06 +0000647
648 // Only handle simple types.
649 if (!CEVT.isSimple()) return 0;
650 MVT VT = CEVT.getSimpleVT();
Eric Christopher3cf63f12010-09-09 00:19:41 +0000651
652 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
653 return ARMMaterializeFP(CFP, VT);
Eric Christopher83a5ec82010-10-01 23:24:42 +0000654 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
655 return ARMMaterializeGV(GV, VT);
656 else if (isa<ConstantInt>(C))
657 return ARMMaterializeInt(C, VT);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000658
Eric Christopher83a5ec82010-10-01 23:24:42 +0000659 return 0;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000660}
661
Chad Rosier0eff3e52011-11-17 21:46:13 +0000662// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
663
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000664unsigned ARMFastISel::fastMaterializeAlloca(const AllocaInst *AI) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000665 // Don't handle dynamic allocas.
666 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000667
Duncan Sandsf5dda012010-11-03 11:35:31 +0000668 MVT VT;
Chad Rosier466d3d82012-05-11 16:41:38 +0000669 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000670
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000671 DenseMap<const AllocaInst*, int>::iterator SI =
672 FuncInfo.StaticAllocaMap.find(AI);
673
674 // This will get lowered later into the correct offsets and registers
675 // via rewriteXFrameIndex.
676 if (SI != FuncInfo.StaticAllocaMap.end()) {
Tim Northover76fc8a42013-12-11 16:04:57 +0000677 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Craig Topper760b1342012-02-22 05:59:10 +0000678 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000679 unsigned ResultReg = createResultReg(RC);
Tim Northover76fc8a42013-12-11 16:04:57 +0000680 ResultReg = constrainOperandRegClass(TII.get(Opc), ResultReg, 0);
681
Rafael Espindolaea09c592014-02-18 22:05:46 +0000682 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000683 TII.get(Opc), ResultReg)
684 .addFrameIndex(SI->second)
685 .addImm(0));
686 return ResultReg;
687 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000688
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000689 return 0;
690}
691
Chris Lattner229907c2011-07-18 04:54:35 +0000692bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000693 EVT evt = TLI.getValueType(DL, Ty, true);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000694
Eric Christopher761e7fb2010-08-25 07:23:49 +0000695 // Only handle simple types.
Duncan Sandsf5dda012010-11-03 11:35:31 +0000696 if (evt == MVT::Other || !evt.isSimple()) return false;
697 VT = evt.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +0000698
Eric Christopher901176a2010-08-31 01:28:42 +0000699 // Handle all legal types, i.e. a register that will directly hold this
700 // value.
701 return TLI.isTypeLegal(VT);
Eric Christopher761e7fb2010-08-25 07:23:49 +0000702}
703
Chris Lattner229907c2011-07-18 04:54:35 +0000704bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000705 if (isTypeLegal(Ty, VT)) return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000706
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000707 // If this is a type than can be sign or zero-extended to a basic operation
708 // go ahead and accept it now.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000709 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000710 return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000711
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000712 return false;
713}
714
Eric Christopher558b61e2010-11-19 22:36:41 +0000715// Computes the address to get to an object.
Eric Christopherfef5f312010-11-19 22:30:02 +0000716bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000717 // Some boilerplate from the X86 FastISel.
Craig Topper062a2ba2014-04-25 05:30:21 +0000718 const User *U = nullptr;
Eric Christopher00202ee2010-08-23 21:44:12 +0000719 unsigned Opcode = Instruction::UserOp1;
Eric Christopher9d4e4712010-08-24 00:07:24 +0000720 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christophercee83d62010-11-19 22:37:58 +0000721 // Don't walk into other basic blocks unless the object is an alloca from
722 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher96494372010-11-15 21:11:06 +0000723 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
724 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
725 Opcode = I->getOpcode();
726 U = I;
727 }
Eric Christopher9d4e4712010-08-24 00:07:24 +0000728 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000729 Opcode = C->getOpcode();
730 U = C;
731 }
732
Chris Lattner229907c2011-07-18 04:54:35 +0000733 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher00202ee2010-08-23 21:44:12 +0000734 if (Ty->getAddressSpace() > 255)
735 // Fast instruction selection doesn't support the special
736 // address spaces.
737 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000738
Eric Christopher00202ee2010-08-23 21:44:12 +0000739 switch (Opcode) {
Eric Christopher2ff757d2010-09-09 01:06:51 +0000740 default:
Eric Christopher00202ee2010-08-23 21:44:12 +0000741 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000742 case Instruction::BitCast:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000743 // Look through bitcasts.
Eric Christopherfef5f312010-11-19 22:30:02 +0000744 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher3931cf92013-07-12 22:08:24 +0000745 case Instruction::IntToPtr:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000746 // Look past no-op inttoptrs.
Mehdi Amini44ede332015-07-09 02:09:04 +0000747 if (TLI.getValueType(DL, U->getOperand(0)->getType()) ==
748 TLI.getPointerTy(DL))
Eric Christopherfef5f312010-11-19 22:30:02 +0000749 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000750 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000751 case Instruction::PtrToInt:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000752 // Look past no-op ptrtoints.
Mehdi Amini44ede332015-07-09 02:09:04 +0000753 if (TLI.getValueType(DL, U->getType()) == TLI.getPointerTy(DL))
Eric Christopherfef5f312010-11-19 22:30:02 +0000754 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000755 break;
Eric Christopher21d0c172010-10-14 09:29:41 +0000756 case Instruction::GetElementPtr: {
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000757 Address SavedAddr = Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +0000758 int TmpOffset = Addr.Offset;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000759
Eric Christopher21d0c172010-10-14 09:29:41 +0000760 // Iterate through the GEP folding the constants into offsets where
761 // we can.
762 gep_type_iterator GTI = gep_type_begin(U);
763 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
764 i != e; ++i, ++GTI) {
765 const Value *Op = *i;
Peter Collingbourneab85225b2016-12-02 02:24:42 +0000766 if (StructType *STy = GTI.getStructTypeOrNull()) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000767 const StructLayout *SL = DL.getStructLayout(STy);
Eric Christopher21d0c172010-10-14 09:29:41 +0000768 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
769 TmpOffset += SL->getElementOffset(Idx);
770 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000771 uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType());
Eugene Zelenko342257e2017-01-31 00:56:17 +0000772 while (true) {
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000773 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
774 // Constant-offset addressing.
775 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000776 break;
777 }
Bob Wilson9f3e6b22013-11-15 19:09:27 +0000778 if (canFoldAddIntoGEP(U, Op)) {
779 // A compatible add with a constant operand. Fold the constant.
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000780 ConstantInt *CI =
Eric Christophera5a779e2011-03-22 19:39:17 +0000781 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000782 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000783 // Iterate on the other operand.
784 Op = cast<AddOperator>(Op)->getOperand(0);
785 continue;
Eric Christopher501d2e22011-04-29 00:03:10 +0000786 }
Eric Christophera5a779e2011-03-22 19:39:17 +0000787 // Unsupported
788 goto unsupported_gep;
789 }
Eric Christopher21d0c172010-10-14 09:29:41 +0000790 }
791 }
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000792
793 // Try to grab the base operand now.
Eric Christopherfef5f312010-11-19 22:30:02 +0000794 Addr.Offset = TmpOffset;
795 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000796
797 // We failed, restore everything and try the other options.
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000798 Addr = SavedAddr;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000799
Eric Christopher21d0c172010-10-14 09:29:41 +0000800 unsupported_gep:
Eric Christopher21d0c172010-10-14 09:29:41 +0000801 break;
802 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000803 case Instruction::Alloca: {
Eric Christopher7cd5cda2010-10-12 05:39:06 +0000804 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000805 DenseMap<const AllocaInst*, int>::iterator SI =
806 FuncInfo.StaticAllocaMap.find(AI);
807 if (SI != FuncInfo.StaticAllocaMap.end()) {
808 Addr.BaseType = Address::FrameIndexBase;
809 Addr.Base.FI = SI->second;
810 return true;
811 }
812 break;
Eric Christopher00202ee2010-08-23 21:44:12 +0000813 }
814 }
Eric Christopher2ff757d2010-09-09 01:06:51 +0000815
Eric Christopher9d4e4712010-08-24 00:07:24 +0000816 // Try to get this in a register if nothing else has worked.
Eric Christopherfef5f312010-11-19 22:30:02 +0000817 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
818 return Addr.Base.Reg != 0;
Eric Christopher21d0c172010-10-14 09:29:41 +0000819}
820
Chad Rosier150d35b2012-12-17 22:35:29 +0000821void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
Eric Christopher73bc5b02010-10-21 19:40:30 +0000822 bool needsLowering = false;
Chad Rosier150d35b2012-12-17 22:35:29 +0000823 switch (VT.SimpleTy) {
Craig Toppere55c5562012-02-07 02:50:20 +0000824 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher73bc5b02010-10-21 19:40:30 +0000825 case MVT::i1:
826 case MVT::i8:
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000827 case MVT::i16:
Eric Christopher73bc5b02010-10-21 19:40:30 +0000828 case MVT::i32:
Chad Rosieradfd2002011-11-14 20:22:27 +0000829 if (!useAM3) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000830 // Integer loads/stores handle 12-bit offsets.
831 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosieradfd2002011-11-14 20:22:27 +0000832 // Handle negative offsets.
Chad Rosier45110fd2011-11-14 22:34:48 +0000833 if (needsLowering && isThumb2)
834 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
835 Addr.Offset > -256);
Chad Rosieradfd2002011-11-14 20:22:27 +0000836 } else {
Chad Rosier5196efd2011-11-13 04:25:02 +0000837 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosier2a1df882011-11-14 04:09:28 +0000838 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosieradfd2002011-11-14 20:22:27 +0000839 }
Eric Christopher73bc5b02010-10-21 19:40:30 +0000840 break;
841 case MVT::f32:
842 case MVT::f64:
843 // Floating point operands handle 8-bit offsets.
Eric Christopherfef5f312010-11-19 22:30:02 +0000844 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher73bc5b02010-10-21 19:40:30 +0000845 break;
846 }
Jim Grosbach055de2c2010-10-27 21:39:08 +0000847
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000848 // If this is a stack pointer and the offset needs to be simplified then
849 // put the alloca address into a register, set the base type back to
850 // register and continue. This should almost never happen.
851 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper61e88f42014-11-21 05:58:21 +0000852 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
853 : &ARM::GPRRegClass;
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000854 unsigned ResultReg = createResultReg(RC);
Chad Rosier0439cfc2011-11-08 21:12:00 +0000855 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000856 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000857 TII.get(Opc), ResultReg)
858 .addFrameIndex(Addr.Base.FI)
859 .addImm(0));
860 Addr.Base.Reg = ResultReg;
861 Addr.BaseType = Address::RegBase;
862 }
863
Eric Christopher73bc5b02010-10-21 19:40:30 +0000864 // Since the offset is too large for the load/store instruction
Eric Christopher74487fc2010-09-02 00:53:56 +0000865 // get the reg+offset into a register.
Eric Christopher73bc5b02010-10-21 19:40:30 +0000866 if (needsLowering) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000867 Addr.Base.Reg = fastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
Eli Friedman86caced2011-04-29 21:22:56 +0000868 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopherfef5f312010-11-19 22:30:02 +0000869 Addr.Offset = 0;
Eric Christopher74487fc2010-09-02 00:53:56 +0000870 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000871}
872
Chad Rosier150d35b2012-12-17 22:35:29 +0000873void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000874 const MachineInstrBuilder &MIB,
Justin Lebar0af80cd2016-07-15 18:26:59 +0000875 MachineMemOperand::Flags Flags,
876 bool useAM3) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000877 // addrmode5 output depends on the selection dag addressing dividing the
878 // offset by 4 that it then later multiplies. Do this here as well.
Chad Rosier150d35b2012-12-17 22:35:29 +0000879 if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
Eric Christopher119ff7f2010-12-01 01:40:24 +0000880 Addr.Offset /= 4;
Eric Christopher501d2e22011-04-29 00:03:10 +0000881
Eric Christopher119ff7f2010-12-01 01:40:24 +0000882 // Frame base works a bit differently. Handle it separately.
883 if (Addr.BaseType == Address::FrameIndexBase) {
884 int FI = Addr.Base.FI;
885 int Offset = Addr.Offset;
Alex Lorenze40c8a22015-08-11 23:09:45 +0000886 MachineMemOperand *MMO = FuncInfo.MF->getMachineMemOperand(
887 MachinePointerInfo::getFixedStack(*FuncInfo.MF, FI, Offset), Flags,
888 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Eric Christopher119ff7f2010-12-01 01:40:24 +0000889 // Now add the rest of the operands.
890 MIB.addFrameIndex(FI);
891
Bob Wilson80381f62011-12-04 00:52:23 +0000892 // ARM halfword load/stores and signed byte loads need an additional
893 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000894 if (useAM3) {
David Majnemere61e4bf2016-06-21 05:10:24 +0000895 int Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
Chad Rosier2a1df882011-11-14 04:09:28 +0000896 MIB.addReg(0);
897 MIB.addImm(Imm);
898 } else {
899 MIB.addImm(Addr.Offset);
900 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000901 MIB.addMemOperand(MMO);
902 } else {
903 // Now add the rest of the operands.
904 MIB.addReg(Addr.Base.Reg);
Eric Christopher501d2e22011-04-29 00:03:10 +0000905
Bob Wilson80381f62011-12-04 00:52:23 +0000906 // ARM halfword load/stores and signed byte loads need an additional
907 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000908 if (useAM3) {
David Majnemere61e4bf2016-06-21 05:10:24 +0000909 int Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
Chad Rosier2a1df882011-11-14 04:09:28 +0000910 MIB.addReg(0);
911 MIB.addImm(Imm);
912 } else {
913 MIB.addImm(Addr.Offset);
914 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000915 }
916 AddOptionalDefs(MIB);
917}
918
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000919bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier563de602011-12-13 19:22:14 +0000920 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopher901176a2010-08-31 01:28:42 +0000921 unsigned Opc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000922 bool useAM3 = false;
Chad Rosier563de602011-12-13 19:22:14 +0000923 bool needVMOV = false;
Craig Topper760b1342012-02-22 05:59:10 +0000924 const TargetRegisterClass *RC;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000925 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000926 // This is mostly going to be Neon/vector support.
927 default: return false;
Chad Rosier023ede52011-11-11 02:38:59 +0000928 case MVT::i1:
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000929 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +0000930 if (isThumb2) {
931 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
932 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
933 else
934 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000935 } else {
Chad Rosieradfd2002011-11-14 20:22:27 +0000936 if (isZExt) {
937 Opc = ARM::LDRBi12;
938 } else {
939 Opc = ARM::LDRSB;
940 useAM3 = true;
941 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000942 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000943 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000944 break;
Chad Rosier2f27fab2011-11-09 21:30:12 +0000945 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +0000946 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +0000947 return false;
948
Chad Rosieradfd2002011-11-14 20:22:27 +0000949 if (isThumb2) {
950 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
951 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
952 else
953 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
954 } else {
955 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
956 useAM3 = true;
957 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000958 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier2f27fab2011-11-09 21:30:12 +0000959 break;
Eric Christopher901176a2010-08-31 01:28:42 +0000960 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +0000961 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +0000962 return false;
963
Chad Rosieradfd2002011-11-14 20:22:27 +0000964 if (isThumb2) {
965 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
966 Opc = ARM::t2LDRi8;
967 else
968 Opc = ARM::t2LDRi12;
969 } else {
970 Opc = ARM::LDRi12;
971 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000972 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher901176a2010-08-31 01:28:42 +0000973 break;
Eric Christopheraef6499b2010-09-18 01:59:37 +0000974 case MVT::f32:
Chad Rosierded61602011-12-14 17:55:03 +0000975 if (!Subtarget->hasVFP2()) return false;
Chad Rosier563de602011-12-13 19:22:14 +0000976 // Unaligned loads need special handling. Floats require word-alignment.
977 if (Alignment && Alignment < 4) {
978 needVMOV = true;
979 VT = MVT::i32;
980 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
JF Bastien652fa6a2013-06-09 00:20:24 +0000981 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier563de602011-12-13 19:22:14 +0000982 } else {
983 Opc = ARM::VLDRS;
984 RC = TLI.getRegClassFor(VT);
985 }
Eric Christopheraef6499b2010-09-18 01:59:37 +0000986 break;
987 case MVT::f64:
Chad Rosierded61602011-12-14 17:55:03 +0000988 if (!Subtarget->hasVFP2()) return false;
Chad Rosiera26979b2011-12-14 17:26:05 +0000989 // FIXME: Unaligned loads need special handling. Doublewords require
990 // word-alignment.
991 if (Alignment && Alignment < 4)
Chad Rosier563de602011-12-13 19:22:14 +0000992 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +0000993
Eric Christopheraef6499b2010-09-18 01:59:37 +0000994 Opc = ARM::VLDRD;
Eric Christophera2583ea2010-10-07 05:50:44 +0000995 RC = TLI.getRegClassFor(VT);
Eric Christopheraef6499b2010-09-18 01:59:37 +0000996 break;
Eric Christopher761e7fb2010-08-25 07:23:49 +0000997 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000998 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000999 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001000
Eric Christopher119ff7f2010-12-01 01:40:24 +00001001 // Create the base instruction, then add the operands.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001002 if (allocReg)
1003 ResultReg = createResultReg(RC);
Eugene Zelenko342257e2017-01-31 00:56:17 +00001004 assert(ResultReg > 255 && "Expected an allocated virtual register.");
Rafael Espindolaea09c592014-02-18 22:05:46 +00001005 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001006 TII.get(Opc), ResultReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001007 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier563de602011-12-13 19:22:14 +00001008
1009 // If we had an unaligned load of a float we've converted it to an regular
1010 // load. Now we must move from the GRP to the FP register.
1011 if (needVMOV) {
1012 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001013 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier563de602011-12-13 19:22:14 +00001014 TII.get(ARM::VMOVSR), MoveReg)
1015 .addReg(ResultReg));
1016 ResultReg = MoveReg;
1017 }
Eric Christopher901176a2010-08-31 01:28:42 +00001018 return true;
Eric Christopher761e7fb2010-08-25 07:23:49 +00001019}
1020
Eric Christopher29ab6d12010-09-27 06:02:23 +00001021bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001022 // Atomic loads need special handling.
1023 if (cast<LoadInst>(I)->isAtomic())
1024 return false;
1025
Manman Ren57518142016-04-11 21:08:06 +00001026 const Value *SV = I->getOperand(0);
1027 if (TLI.supportSwiftError()) {
1028 // Swifterror values can come from either a function parameter with
1029 // swifterror attribute or an alloca with swifterror attribute.
1030 if (const Argument *Arg = dyn_cast<Argument>(SV)) {
1031 if (Arg->hasSwiftErrorAttr())
1032 return false;
1033 }
1034
1035 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
1036 if (Alloca->isSwiftError())
1037 return false;
1038 }
1039 }
1040
Eric Christopher860fc932010-09-10 00:34:35 +00001041 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001042 MVT VT;
Eric Christopher860fc932010-09-10 00:34:35 +00001043 if (!isLoadTypeLegal(I->getType(), VT))
1044 return false;
1045
Eric Christopher119ff7f2010-12-01 01:40:24 +00001046 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001047 Address Addr;
Eric Christopher119ff7f2010-12-01 01:40:24 +00001048 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopher860fc932010-09-10 00:34:35 +00001049
1050 unsigned ResultReg;
Chad Rosier563de602011-12-13 19:22:14 +00001051 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1052 return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001053 updateValueMap(I, ResultReg);
Eric Christopher860fc932010-09-10 00:34:35 +00001054 return true;
1055}
1056
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001057bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +00001058 unsigned Alignment) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001059 unsigned StrOpc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001060 bool useAM3 = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001061 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +00001062 // This is mostly going to be Neon/vector support.
Eric Christopher74487fc2010-09-02 00:53:56 +00001063 default: return false;
Eric Christopher1e43892e2010-11-02 23:59:09 +00001064 case MVT::i1: {
Craig Topper61e88f42014-11-21 05:58:21 +00001065 unsigned Res = createResultReg(isThumb2 ? &ARM::tGPRRegClass
1066 : &ARM::GPRRegClass);
Chad Rosier0439cfc2011-11-08 21:12:00 +00001067 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001068 SrcReg = constrainOperandRegClass(TII.get(Opc), SrcReg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001069 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher1e43892e2010-11-02 23:59:09 +00001070 TII.get(Opc), Res)
1071 .addReg(SrcReg).addImm(1));
1072 SrcReg = Res;
Justin Bognerb03fd122016-08-17 05:10:15 +00001073 LLVM_FALLTHROUGH;
1074 }
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001075 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +00001076 if (isThumb2) {
1077 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1078 StrOpc = ARM::t2STRBi8;
1079 else
1080 StrOpc = ARM::t2STRBi12;
1081 } else {
1082 StrOpc = ARM::STRBi12;
1083 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001084 break;
1085 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +00001086 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +00001087 return false;
1088
Chad Rosieradfd2002011-11-14 20:22:27 +00001089 if (isThumb2) {
1090 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1091 StrOpc = ARM::t2STRHi8;
1092 else
1093 StrOpc = ARM::t2STRHi12;
1094 } else {
1095 StrOpc = ARM::STRH;
1096 useAM3 = true;
1097 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001098 break;
Eric Christopherc918d552010-10-16 01:10:35 +00001099 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +00001100 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +00001101 return false;
1102
Chad Rosieradfd2002011-11-14 20:22:27 +00001103 if (isThumb2) {
1104 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1105 StrOpc = ARM::t2STRi8;
1106 else
1107 StrOpc = ARM::t2STRi12;
1108 } else {
1109 StrOpc = ARM::STRi12;
1110 }
Eric Christopherc918d552010-10-16 01:10:35 +00001111 break;
Eric Christopherc3e118e2010-09-02 23:43:26 +00001112 case MVT::f32:
1113 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001114 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosierec3b77e2011-12-03 02:21:57 +00001115 if (Alignment && Alignment < 4) {
1116 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001117 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosierec3b77e2011-12-03 02:21:57 +00001118 TII.get(ARM::VMOVRS), MoveReg)
1119 .addReg(SrcReg));
1120 SrcReg = MoveReg;
1121 VT = MVT::i32;
1122 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosierfce28912011-12-14 17:32:02 +00001123 } else {
1124 StrOpc = ARM::VSTRS;
Chad Rosierec3b77e2011-12-03 02:21:57 +00001125 }
Eric Christopherc3e118e2010-09-02 23:43:26 +00001126 break;
1127 case MVT::f64:
1128 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001129 // FIXME: Unaligned stores need special handling. Doublewords require
1130 // word-alignment.
Chad Rosiera26979b2011-12-14 17:26:05 +00001131 if (Alignment && Alignment < 4)
Chad Rosierec3b77e2011-12-03 02:21:57 +00001132 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001133
Eric Christopherc3e118e2010-09-02 23:43:26 +00001134 StrOpc = ARM::VSTRD;
1135 break;
Eric Christopher74487fc2010-09-02 00:53:56 +00001136 }
Eric Christopher119ff7f2010-12-01 01:40:24 +00001137 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001138 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001139
Eric Christopher119ff7f2010-12-01 01:40:24 +00001140 // Create the base instruction, then add the operands.
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001141 SrcReg = constrainOperandRegClass(TII.get(StrOpc), SrcReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001142 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001143 TII.get(StrOpc))
Chad Rosierce619dd2011-11-17 01:16:53 +00001144 .addReg(SrcReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001145 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher74487fc2010-09-02 00:53:56 +00001146 return true;
1147}
1148
Eric Christopher29ab6d12010-09-27 06:02:23 +00001149bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001150 Value *Op0 = I->getOperand(0);
1151 unsigned SrcReg = 0;
1152
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001153 // Atomic stores need special handling.
1154 if (cast<StoreInst>(I)->isAtomic())
1155 return false;
1156
Manman Ren57518142016-04-11 21:08:06 +00001157 const Value *PtrV = I->getOperand(1);
1158 if (TLI.supportSwiftError()) {
1159 // Swifterror values can come from either a function parameter with
1160 // swifterror attribute or an alloca with swifterror attribute.
1161 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
1162 if (Arg->hasSwiftErrorAttr())
1163 return false;
1164 }
1165
1166 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
1167 if (Alloca->isSwiftError())
1168 return false;
1169 }
1170 }
1171
Eric Christopher119ff7f2010-12-01 01:40:24 +00001172 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001173 MVT VT;
Eric Christopher74487fc2010-09-02 00:53:56 +00001174 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001175 return false;
Eric Christopher74487fc2010-09-02 00:53:56 +00001176
Eric Christopher92db2012010-09-02 01:48:11 +00001177 // Get the value to be stored into a register.
1178 SrcReg = getRegForValue(Op0);
Eric Christopher119ff7f2010-12-01 01:40:24 +00001179 if (SrcReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001180
Eric Christopher119ff7f2010-12-01 01:40:24 +00001181 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001182 Address Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +00001183 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher74487fc2010-09-02 00:53:56 +00001184 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001185
Chad Rosierec3b77e2011-12-03 02:21:57 +00001186 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1187 return false;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001188 return true;
1189}
1190
1191static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1192 switch (Pred) {
1193 // Needs two compares...
1194 case CmpInst::FCMP_ONE:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001195 case CmpInst::FCMP_UEQ:
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001196 default:
Eric Christopherb2abb502010-11-02 01:24:49 +00001197 // AL is our "false" for now. The other two need more compares.
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001198 return ARMCC::AL;
1199 case CmpInst::ICMP_EQ:
1200 case CmpInst::FCMP_OEQ:
1201 return ARMCC::EQ;
1202 case CmpInst::ICMP_SGT:
1203 case CmpInst::FCMP_OGT:
1204 return ARMCC::GT;
1205 case CmpInst::ICMP_SGE:
1206 case CmpInst::FCMP_OGE:
1207 return ARMCC::GE;
1208 case CmpInst::ICMP_UGT:
1209 case CmpInst::FCMP_UGT:
1210 return ARMCC::HI;
1211 case CmpInst::FCMP_OLT:
1212 return ARMCC::MI;
1213 case CmpInst::ICMP_ULE:
1214 case CmpInst::FCMP_OLE:
1215 return ARMCC::LS;
1216 case CmpInst::FCMP_ORD:
1217 return ARMCC::VC;
1218 case CmpInst::FCMP_UNO:
1219 return ARMCC::VS;
1220 case CmpInst::FCMP_UGE:
1221 return ARMCC::PL;
1222 case CmpInst::ICMP_SLT:
1223 case CmpInst::FCMP_ULT:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001224 return ARMCC::LT;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001225 case CmpInst::ICMP_SLE:
1226 case CmpInst::FCMP_ULE:
1227 return ARMCC::LE;
1228 case CmpInst::FCMP_UNE:
1229 case CmpInst::ICMP_NE:
1230 return ARMCC::NE;
1231 case CmpInst::ICMP_UGE:
1232 return ARMCC::HS;
1233 case CmpInst::ICMP_ULT:
1234 return ARMCC::LO;
1235 }
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001236}
1237
Eric Christopher29ab6d12010-09-27 06:02:23 +00001238bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christopher6aaed722010-09-03 00:35:47 +00001239 const BranchInst *BI = cast<BranchInst>(I);
1240 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1241 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopher2ff757d2010-09-09 01:06:51 +00001242
Eric Christopher6aaed722010-09-03 00:35:47 +00001243 // Simple branch support.
Jim Grosbach68147ee2010-11-09 19:22:26 +00001244
Eric Christopher5c308f82010-10-29 21:08:19 +00001245 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1246 // behavior.
Eric Christopher5c308f82010-10-29 21:08:19 +00001247 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001248 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher5c308f82010-10-29 21:08:19 +00001249 // Get the compare predicate.
Eric Christopher26b8ac42011-04-29 21:56:31 +00001250 // Try to take advantage of fallthrough opportunities.
1251 CmpInst::Predicate Predicate = CI->getPredicate();
1252 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1253 std::swap(TBB, FBB);
1254 Predicate = CmpInst::getInversePredicate(Predicate);
1255 }
1256
1257 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher5c308f82010-10-29 21:08:19 +00001258
1259 // We may not handle every CC for now.
1260 if (ARMPred == ARMCC::AL) return false;
1261
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001262 // Emit the compare.
James Molloyd5087892017-02-13 12:32:47 +00001263 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned(),
1264 CI->isEquality()))
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001265 return false;
Jim Grosbach68147ee2010-11-09 19:22:26 +00001266
Chad Rosier0439cfc2011-11-08 21:12:00 +00001267 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001268 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher5c308f82010-10-29 21:08:19 +00001269 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
Matthias Braunccfc9c82015-08-26 01:55:47 +00001270 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher5c308f82010-10-29 21:08:19 +00001271 return true;
1272 }
Eric Christopher8d46b472011-04-29 20:02:39 +00001273 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1274 MVT SourceVT;
1275 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedmanc7035512011-05-25 23:49:02 +00001276 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier0439cfc2011-11-08 21:12:00 +00001277 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopher8d46b472011-04-29 20:02:39 +00001278 unsigned OpReg = getRegForValue(TI->getOperand(0));
Jim Grosbach667b1472013-08-26 20:22:05 +00001279 OpReg = constrainOperandRegClass(TII.get(TstOpc), OpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001280 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher8d46b472011-04-29 20:02:39 +00001281 TII.get(TstOpc))
1282 .addReg(OpReg).addImm(1));
1283
1284 unsigned CCMode = ARMCC::NE;
1285 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1286 std::swap(TBB, FBB);
1287 CCMode = ARMCC::EQ;
1288 }
1289
Chad Rosier0439cfc2011-11-08 21:12:00 +00001290 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001291 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher8d46b472011-04-29 20:02:39 +00001292 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1293
Matthias Braunccfc9c82015-08-26 01:55:47 +00001294 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher8d46b472011-04-29 20:02:39 +00001295 return true;
1296 }
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001297 } else if (const ConstantInt *CI =
1298 dyn_cast<ConstantInt>(BI->getCondition())) {
1299 uint64_t Imm = CI->getZExtValue();
1300 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001301 fastEmitBranch(Target, DbgLoc);
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001302 return true;
Eric Christopher5c308f82010-10-29 21:08:19 +00001303 }
Jim Grosbach68147ee2010-11-09 19:22:26 +00001304
Eric Christopher5c308f82010-10-29 21:08:19 +00001305 unsigned CmpReg = getRegForValue(BI->getCondition());
1306 if (CmpReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001307
Stuart Hastingsebddfe62011-04-16 03:31:26 +00001308 // We've been divorced from our compare! Our block was split, and
1309 // now our compare lives in a predecessor block. We musn't
1310 // re-compare here, as the children of the compare aren't guaranteed
1311 // live across the block boundary (we *could* check for this).
1312 // Regardless, the compare has been done in the predecessor block,
1313 // and it left a value for us in a virtual register. Ergo, we test
1314 // the one-bit value left in the virtual register.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001315 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Jim Grosbach667b1472013-08-26 20:22:05 +00001316 CmpReg = constrainOperandRegClass(TII.get(TstOpc), CmpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001317 AddOptionalDefs(
1318 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
1319 .addReg(CmpReg)
1320 .addImm(1));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001321
Eric Christopher4f012fd2011-04-28 16:52:09 +00001322 unsigned CCMode = ARMCC::NE;
1323 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1324 std::swap(TBB, FBB);
1325 CCMode = ARMCC::EQ;
1326 }
1327
Chad Rosier0439cfc2011-11-08 21:12:00 +00001328 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001329 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher4f012fd2011-04-28 16:52:09 +00001330 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Matthias Braunccfc9c82015-08-26 01:55:47 +00001331 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001332 return true;
Eric Christopher6aaed722010-09-03 00:35:47 +00001333}
1334
Chad Rosierded4c992012-02-07 23:56:08 +00001335bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1336 unsigned AddrReg = getRegForValue(I->getOperand(0));
1337 if (AddrReg == 0) return false;
1338
1339 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001340 assert(isThumb2 || Subtarget->hasV4TOps());
1341
Rafael Espindolaea09c592014-02-18 22:05:46 +00001342 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1343 TII.get(Opc)).addReg(AddrReg));
Bill Wendling12cda502012-10-22 23:30:04 +00001344
1345 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
Pete Cooperebcd7482015-08-06 20:22:46 +00001346 for (const BasicBlock *SuccBB : IB->successors())
1347 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[SuccBB]);
Bill Wendling12cda502012-10-22 23:30:04 +00001348
Jush Luac96b762012-06-14 06:08:19 +00001349 return true;
Chad Rosierded4c992012-02-07 23:56:08 +00001350}
1351
Chad Rosier9cf803c2011-11-02 18:08:25 +00001352bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
James Molloyd5087892017-02-13 12:32:47 +00001353 bool isZExt, bool isEquality) {
Chad Rosier78127d32011-10-26 23:25:44 +00001354 Type *Ty = Src1Value->getType();
Mehdi Amini44ede332015-07-09 02:09:04 +00001355 EVT SrcEVT = TLI.getValueType(DL, Ty, true);
Patrik Hagglundc494d242012-12-17 14:30:06 +00001356 if (!SrcEVT.isSimple()) return false;
1357 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001358
Tim Northover063a56e2017-02-23 22:35:00 +00001359 if (Ty->isFloatTy() && !Subtarget->hasVFP2())
1360 return false;
1361
1362 if (Ty->isDoubleTy() && (!Subtarget->hasVFP2() || Subtarget->isFPOnlySP()))
Eric Christopherc3e9c402010-09-08 23:13:45 +00001363 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001364
Chad Rosier595d4192011-11-09 03:22:02 +00001365 // Check to see if the 2nd operand is a constant that we can encode directly
1366 // in the compare.
Chad Rosiere19b0a92011-11-11 06:27:41 +00001367 int Imm = 0;
1368 bool UseImm = false;
Chad Rosier595d4192011-11-09 03:22:02 +00001369 bool isNegativeImm = false;
Chad Rosieraf13d762011-11-16 00:32:20 +00001370 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1371 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier595d4192011-11-09 03:22:02 +00001372 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1373 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1374 SrcVT == MVT::i1) {
1375 const APInt &CIVal = ConstInt->getValue();
Chad Rosiere19b0a92011-11-11 06:27:41 +00001376 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier26d05882012-03-15 22:54:20 +00001377 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
Jim Grosbach1a597112014-04-03 23:43:18 +00001378 // then a cmn, because there is no way to represent 2147483648 as a
Chad Rosier26d05882012-03-15 22:54:20 +00001379 // signed 32-bit int.
1380 if (Imm < 0 && Imm != (int)0x80000000) {
1381 isNegativeImm = true;
1382 Imm = -Imm;
Chad Rosier3fbd0942011-11-10 01:30:39 +00001383 }
Chad Rosier26d05882012-03-15 22:54:20 +00001384 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1385 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier595d4192011-11-09 03:22:02 +00001386 }
1387 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1388 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1389 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosiere19b0a92011-11-11 06:27:41 +00001390 UseImm = true;
Chad Rosier595d4192011-11-09 03:22:02 +00001391 }
1392
Eric Christopherc3e9c402010-09-08 23:13:45 +00001393 unsigned CmpOpc;
Chad Rosier595d4192011-11-09 03:22:02 +00001394 bool isICmp = true;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001395 bool needsExt = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001396 switch (SrcVT.SimpleTy) {
Eric Christopherc3e9c402010-09-08 23:13:45 +00001397 default: return false;
1398 // TODO: Verify compares.
1399 case MVT::f32:
Chad Rosier595d4192011-11-09 03:22:02 +00001400 isICmp = false;
James Molloyd5087892017-02-13 12:32:47 +00001401 // Equality comparisons shouldn't raise Invalid on uordered inputs.
1402 if (isEquality)
1403 CmpOpc = UseImm ? ARM::VCMPZS : ARM::VCMPS;
1404 else
1405 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001406 break;
1407 case MVT::f64:
Chad Rosier595d4192011-11-09 03:22:02 +00001408 isICmp = false;
James Molloyd5087892017-02-13 12:32:47 +00001409 // Equality comparisons shouldn't raise Invalid on uordered inputs.
1410 if (isEquality)
1411 CmpOpc = UseImm ? ARM::VCMPZD : ARM::VCMPD;
1412 else
Chad Rosiere19b0a92011-11-11 06:27:41 +00001413 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001414 break;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001415 case MVT::i1:
1416 case MVT::i8:
1417 case MVT::i16:
1418 needsExt = true;
Adrian Prantl0e6694d2017-12-19 22:05:25 +00001419 LLVM_FALLTHROUGH;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001420 case MVT::i32:
Chad Rosier595d4192011-11-09 03:22:02 +00001421 if (isThumb2) {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001422 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001423 CmpOpc = ARM::t2CMPrr;
1424 else
Bill Wendling4b796472012-06-11 08:07:26 +00001425 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001426 } else {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001427 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001428 CmpOpc = ARM::CMPrr;
1429 else
Bill Wendling4b796472012-06-11 08:07:26 +00001430 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001431 }
Eric Christopherc3e9c402010-09-08 23:13:45 +00001432 break;
1433 }
1434
Chad Rosier9cf803c2011-11-02 18:08:25 +00001435 unsigned SrcReg1 = getRegForValue(Src1Value);
1436 if (SrcReg1 == 0) return false;
Chad Rosier59a20192011-10-26 22:47:55 +00001437
Duncan Sands12330652011-11-28 10:31:27 +00001438 unsigned SrcReg2 = 0;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001439 if (!UseImm) {
Chad Rosier595d4192011-11-09 03:22:02 +00001440 SrcReg2 = getRegForValue(Src2Value);
1441 if (SrcReg2 == 0) return false;
1442 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001443
1444 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1445 if (needsExt) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001446 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1447 if (SrcReg1 == 0) return false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001448 if (!UseImm) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001449 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1450 if (SrcReg2 == 0) return false;
Chad Rosier595d4192011-11-09 03:22:02 +00001451 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001452 }
Chad Rosier59a20192011-10-26 22:47:55 +00001453
Jim Grosbachd7866792013-08-16 23:37:40 +00001454 const MCInstrDesc &II = TII.get(CmpOpc);
1455 SrcReg1 = constrainOperandRegClass(II, SrcReg1, 0);
Chad Rosiere19b0a92011-11-11 06:27:41 +00001456 if (!UseImm) {
Jim Grosbachd7866792013-08-16 23:37:40 +00001457 SrcReg2 = constrainOperandRegClass(II, SrcReg2, 1);
David Blaikie3ef249c92015-01-30 23:04:39 +00001458 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001459 .addReg(SrcReg1).addReg(SrcReg2));
1460 } else {
1461 MachineInstrBuilder MIB;
David Blaikie3ef249c92015-01-30 23:04:39 +00001462 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001463 .addReg(SrcReg1);
1464
1465 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1466 if (isICmp)
Chad Rosiere19b0a92011-11-11 06:27:41 +00001467 MIB.addImm(Imm);
Chad Rosier595d4192011-11-09 03:22:02 +00001468 AddOptionalDefs(MIB);
1469 }
Chad Rosier78127d32011-10-26 23:25:44 +00001470
1471 // For floating point we need to move the result to a comparison register
1472 // that we can then use for branches.
1473 if (Ty->isFloatTy() || Ty->isDoubleTy())
David Blaikie3ef249c92015-01-30 23:04:39 +00001474 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier78127d32011-10-26 23:25:44 +00001475 TII.get(ARM::FMSTAT)));
Chad Rosier59a20192011-10-26 22:47:55 +00001476 return true;
1477}
1478
1479bool ARMFastISel::SelectCmp(const Instruction *I) {
1480 const CmpInst *CI = cast<CmpInst>(I);
1481
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001482 // Get the compare predicate.
1483 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopher7ac602b2010-10-11 08:38:55 +00001484
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001485 // We may not handle every CC for now.
1486 if (ARMPred == ARMCC::AL) return false;
1487
Chad Rosier59a20192011-10-26 22:47:55 +00001488 // Emit the compare.
James Molloyd5087892017-02-13 12:32:47 +00001489 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned(),
1490 CI->isEquality()))
Chad Rosier59a20192011-10-26 22:47:55 +00001491 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001492
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001493 // Now set a register based on the comparison. Explicitly set the predicates
1494 // here.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001495 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper61e88f42014-11-21 05:58:21 +00001496 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
1497 : &ARM::GPRRegClass;
Eric Christopher76a97522010-10-07 05:39:19 +00001498 unsigned DestReg = createResultReg(RC);
Chad Rosier78127d32011-10-26 23:25:44 +00001499 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001500 unsigned ZeroReg = fastMaterializeConstant(Zero);
Chad Rosier377f1f22012-03-07 20:59:26 +00001501 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Rafael Espindolaea09c592014-02-18 22:05:46 +00001502 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc), DestReg)
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001503 .addReg(ZeroReg).addImm(1)
Chad Rosier377f1f22012-03-07 20:59:26 +00001504 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001505
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001506 updateValueMap(I, DestReg);
Eric Christopherc3e9c402010-09-08 23:13:45 +00001507 return true;
1508}
1509
Eric Christopher29ab6d12010-09-27 06:02:23 +00001510bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001511 // Make sure we have VFP and that we're extending float to double.
Tim Northover063a56e2017-02-23 22:35:00 +00001512 if (!Subtarget->hasVFP2() || Subtarget->isFPOnlySP()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001513
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001514 Value *V = I->getOperand(0);
1515 if (!I->getType()->isDoubleTy() ||
1516 !V->getType()->isFloatTy()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001517
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001518 unsigned Op = getRegForValue(V);
1519 if (Op == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001520
Craig Topperc7242e02012-04-20 07:30:17 +00001521 unsigned Result = createResultReg(&ARM::DPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001522 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001523 TII.get(ARM::VCVTDS), Result)
Eric Christopher5903c0b2010-09-09 20:26:31 +00001524 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001525 updateValueMap(I, Result);
Eric Christopher5903c0b2010-09-09 20:26:31 +00001526 return true;
1527}
1528
Eric Christopher29ab6d12010-09-27 06:02:23 +00001529bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopher5903c0b2010-09-09 20:26:31 +00001530 // Make sure we have VFP and that we're truncating double to float.
Tim Northover063a56e2017-02-23 22:35:00 +00001531 if (!Subtarget->hasVFP2() || Subtarget->isFPOnlySP()) return false;
Eric Christopher5903c0b2010-09-09 20:26:31 +00001532
1533 Value *V = I->getOperand(0);
Eric Christopher8cfc4592010-10-05 23:13:24 +00001534 if (!(I->getType()->isFloatTy() &&
1535 V->getType()->isDoubleTy())) return false;
Eric Christopher5903c0b2010-09-09 20:26:31 +00001536
1537 unsigned Op = getRegForValue(V);
1538 if (Op == 0) return false;
1539
Craig Topperc7242e02012-04-20 07:30:17 +00001540 unsigned Result = createResultReg(&ARM::SPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001541 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001542 TII.get(ARM::VCVTSD), Result)
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001543 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001544 updateValueMap(I, Result);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001545 return true;
1546}
1547
Chad Rosiere023d5d2012-02-03 21:14:11 +00001548bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001549 // Make sure we have VFP.
1550 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001551
Duncan Sandsf5dda012010-11-03 11:35:31 +00001552 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001553 Type *Ty = I->getType();
Eric Christopher4bd70472010-09-09 21:44:45 +00001554 if (!isTypeLegal(Ty, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001555 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001556
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001557 Value *Src = I->getOperand(0);
Mehdi Amini44ede332015-07-09 02:09:04 +00001558 EVT SrcEVT = TLI.getValueType(DL, Src->getType(), true);
Patrik Hagglundc494d242012-12-17 14:30:06 +00001559 if (!SrcEVT.isSimple())
1560 return false;
1561 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001562 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman5bbb7562011-05-25 19:09:45 +00001563 return false;
1564
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001565 unsigned SrcReg = getRegForValue(Src);
1566 if (SrcReg == 0) return false;
1567
1568 // Handle sign-extension.
1569 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Chad Rosier62a144f2012-12-17 19:59:43 +00001570 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
Chad Rosiere023d5d2012-02-03 21:14:11 +00001571 /*isZExt*/!isSigned);
Chad Rosiera0d3c752012-02-16 22:45:33 +00001572 if (SrcReg == 0) return false;
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001573 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00001574
Eric Christopher860fc932010-09-10 00:34:35 +00001575 // The conversion routine works on fp-reg to fp-reg and the operand above
1576 // was an integer, move it to the fp registers if possible.
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001577 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001578 if (FP == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001579
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001580 unsigned Opc;
Chad Rosiere023d5d2012-02-03 21:14:11 +00001581 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
Tim Northover063a56e2017-02-23 22:35:00 +00001582 else if (Ty->isDoubleTy() && !Subtarget->isFPOnlySP())
1583 Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001584 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001585
Eric Christopher4bd70472010-09-09 21:44:45 +00001586 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001587 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1588 TII.get(Opc), ResultReg).addReg(FP));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001589 updateValueMap(I, ResultReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001590 return true;
1591}
1592
Chad Rosiere023d5d2012-02-03 21:14:11 +00001593bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001594 // Make sure we have VFP.
1595 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001596
Duncan Sandsf5dda012010-11-03 11:35:31 +00001597 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001598 Type *RetTy = I->getType();
Eric Christopher712bd0a2010-09-10 00:35:09 +00001599 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001600 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001601
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001602 unsigned Op = getRegForValue(I->getOperand(0));
1603 if (Op == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001604
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001605 unsigned Opc;
Chris Lattner229907c2011-07-18 04:54:35 +00001606 Type *OpTy = I->getOperand(0)->getType();
Chad Rosiere023d5d2012-02-03 21:14:11 +00001607 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
Tim Northover063a56e2017-02-23 22:35:00 +00001608 else if (OpTy->isDoubleTy() && !Subtarget->isFPOnlySP())
1609 Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001610 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001611
Chad Rosier41f0e782012-02-03 20:27:51 +00001612 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher8cfc4592010-10-05 23:13:24 +00001613 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001614 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1615 TII.get(Opc), ResultReg).addReg(Op));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001616
Eric Christopher4bd70472010-09-09 21:44:45 +00001617 // This result needs to be in an integer register, but the conversion only
1618 // takes place in fp-regs.
Eric Christopher860fc932010-09-10 00:34:35 +00001619 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001620 if (IntReg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001621
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001622 updateValueMap(I, IntReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001623 return true;
1624}
1625
Eric Christopher511aa312010-10-11 08:27:59 +00001626bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001627 MVT VT;
1628 if (!isTypeLegal(I->getType(), VT))
Eric Christopher511aa312010-10-11 08:27:59 +00001629 return false;
1630
1631 // Things need to be register sized for register moves.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001632 if (VT != MVT::i32) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001633
1634 unsigned CondReg = getRegForValue(I->getOperand(0));
1635 if (CondReg == 0) return false;
1636 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1637 if (Op1Reg == 0) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001638
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001639 // Check to see if we can use an immediate in the conditional move.
1640 int Imm = 0;
1641 bool UseImm = false;
1642 bool isNegativeImm = false;
1643 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
Eugene Zelenko342257e2017-01-31 00:56:17 +00001644 assert(VT == MVT::i32 && "Expecting an i32.");
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001645 Imm = (int)ConstInt->getValue().getZExtValue();
1646 if (Imm < 0) {
1647 isNegativeImm = true;
1648 Imm = ~Imm;
1649 }
1650 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1651 (ARM_AM::getSOImmVal(Imm) != -1);
1652 }
1653
Duncan Sands12330652011-11-28 10:31:27 +00001654 unsigned Op2Reg = 0;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001655 if (!UseImm) {
1656 Op2Reg = getRegForValue(I->getOperand(2));
1657 if (Op2Reg == 0) return false;
1658 }
1659
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001660 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
1661 CondReg = constrainOperandRegClass(TII.get(TstOpc), CondReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001662 AddOptionalDefs(
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001663 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
Rafael Espindolaea09c592014-02-18 22:05:46 +00001664 .addReg(CondReg)
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001665 .addImm(1));
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001666
1667 unsigned MovCCOpc;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001668 const TargetRegisterClass *RC;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001669 if (!UseImm) {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001670 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001671 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1672 } else {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001673 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1674 if (!isNegativeImm)
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001675 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001676 else
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001677 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001678 }
Eric Christopher511aa312010-10-11 08:27:59 +00001679 unsigned ResultReg = createResultReg(RC);
Jim Grosbachd7866792013-08-16 23:37:40 +00001680 if (!UseImm) {
Jim Grosbach71a78f92013-08-20 19:12:42 +00001681 Op2Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op2Reg, 1);
Jim Grosbachd7866792013-08-16 23:37:40 +00001682 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001683 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1684 ResultReg)
1685 .addReg(Op2Reg)
1686 .addReg(Op1Reg)
1687 .addImm(ARMCC::NE)
1688 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001689 } else {
1690 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001691 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1692 ResultReg)
1693 .addReg(Op1Reg)
1694 .addImm(Imm)
1695 .addImm(ARMCC::EQ)
1696 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001697 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001698 updateValueMap(I, ResultReg);
Eric Christopher511aa312010-10-11 08:27:59 +00001699 return true;
1700}
1701
Chad Rosieraaa55a82012-02-03 21:07:27 +00001702bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001703 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001704 Type *Ty = I->getType();
Eric Christopher56094ff2010-09-30 22:34:19 +00001705 if (!isTypeLegal(Ty, VT))
1706 return false;
1707
1708 // If we have integer div support we should have selected this automagically.
1709 // In case we have a real miss go ahead and return false and we'll pick
1710 // it up later.
Diana Picus7c6dee9f2017-04-20 09:38:25 +00001711 if (Subtarget->hasDivideInThumbMode())
1712 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001713
Eric Christopher56094ff2010-09-30 22:34:19 +00001714 // Otherwise emit a libcall.
1715 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christophere11017c2010-10-11 08:31:54 +00001716 if (VT == MVT::i8)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001717 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christophere11017c2010-10-11 08:31:54 +00001718 else if (VT == MVT::i16)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001719 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher56094ff2010-09-30 22:34:19 +00001720 else if (VT == MVT::i32)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001721 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher56094ff2010-09-30 22:34:19 +00001722 else if (VT == MVT::i64)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001723 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher56094ff2010-09-30 22:34:19 +00001724 else if (VT == MVT::i128)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001725 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher56094ff2010-09-30 22:34:19 +00001726 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopher7ac602b2010-10-11 08:38:55 +00001727
Eric Christopher56094ff2010-09-30 22:34:19 +00001728 return ARMEmitLibcall(I, LC);
1729}
1730
Chad Rosierb84a4b42012-02-03 21:23:45 +00001731bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001732 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001733 Type *Ty = I->getType();
Eric Christophereae1b382010-10-11 08:37:26 +00001734 if (!isTypeLegal(Ty, VT))
1735 return false;
1736
Diana Picus774d1572016-07-18 06:48:25 +00001737 // Many ABIs do not provide a libcall for standalone remainder, so we need to
1738 // use divrem (see the RTABI 4.3.1). Since FastISel can't handle non-double
1739 // multi-reg returns, we'll have to bail out.
1740 if (!TLI.hasStandaloneRem(VT)) {
1741 return false;
1742 }
1743
Eric Christophereae1b382010-10-11 08:37:26 +00001744 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1745 if (VT == MVT::i8)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001746 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christophereae1b382010-10-11 08:37:26 +00001747 else if (VT == MVT::i16)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001748 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christophereae1b382010-10-11 08:37:26 +00001749 else if (VT == MVT::i32)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001750 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christophereae1b382010-10-11 08:37:26 +00001751 else if (VT == MVT::i64)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001752 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christophereae1b382010-10-11 08:37:26 +00001753 else if (VT == MVT::i128)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001754 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophere1bcb432010-10-11 08:40:05 +00001755 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001756
Eric Christophereae1b382010-10-11 08:37:26 +00001757 return ARMEmitLibcall(I, LC);
1758}
1759
Chad Rosier685b20c2012-02-06 23:50:07 +00001760bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001761 EVT DestVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosier685b20c2012-02-06 23:50:07 +00001762
1763 // We can get here in the case when we have a binary operation on a non-legal
1764 // type and the target independent selector doesn't know how to handle it.
1765 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1766 return false;
Jush Luac96b762012-06-14 06:08:19 +00001767
Chad Rosierbd471252012-02-08 02:29:21 +00001768 unsigned Opc;
1769 switch (ISDOpcode) {
1770 default: return false;
1771 case ISD::ADD:
1772 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1773 break;
1774 case ISD::OR:
1775 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1776 break;
Chad Rosier0ee8c512012-02-08 02:45:44 +00001777 case ISD::SUB:
1778 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1779 break;
Chad Rosierbd471252012-02-08 02:29:21 +00001780 }
1781
Chad Rosier685b20c2012-02-06 23:50:07 +00001782 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1783 if (SrcReg1 == 0) return false;
1784
1785 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1786 // in the instruction, rather then materializing the value in a register.
1787 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1788 if (SrcReg2 == 0) return false;
1789
JF Bastien13969d02013-05-29 15:45:47 +00001790 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001791 SrcReg1 = constrainOperandRegClass(TII.get(Opc), SrcReg1, 1);
1792 SrcReg2 = constrainOperandRegClass(TII.get(Opc), SrcReg2, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001793 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier685b20c2012-02-06 23:50:07 +00001794 TII.get(Opc), ResultReg)
1795 .addReg(SrcReg1).addReg(SrcReg2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001796 updateValueMap(I, ResultReg);
Chad Rosier685b20c2012-02-06 23:50:07 +00001797 return true;
1798}
1799
1800bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001801 EVT FPVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosier62a144f2012-12-17 19:59:43 +00001802 if (!FPVT.isSimple()) return false;
1803 MVT VT = FPVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001804
Pete Cooperd927c6e2015-05-06 16:39:17 +00001805 // FIXME: Support vector types where possible.
1806 if (VT.isVector())
1807 return false;
1808
Eric Christopher24dc27f2010-09-09 00:53:57 +00001809 // We can get here in the case when we want to use NEON for our fp
1810 // operations, but can't figure out how to. Just use the vfp instructions
1811 // if we have them.
1812 // FIXME: It'd be nice to use NEON instructions.
Chris Lattner229907c2011-07-18 04:54:35 +00001813 Type *Ty = I->getType();
Tim Northover063a56e2017-02-23 22:35:00 +00001814 if (Ty->isFloatTy() && !Subtarget->hasVFP2())
1815 return false;
1816 if (Ty->isDoubleTy() && (!Subtarget->hasVFP2() || Subtarget->isFPOnlySP()))
Eric Christopherbd3d1212010-09-09 01:02:03 +00001817 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001818
Eric Christopher24dc27f2010-09-09 00:53:57 +00001819 unsigned Opc;
Duncan Sands14627772010-11-03 12:17:33 +00001820 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001821 switch (ISDOpcode) {
1822 default: return false;
1823 case ISD::FADD:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001824 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001825 break;
1826 case ISD::FSUB:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001827 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001828 break;
1829 case ISD::FMUL:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001830 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001831 break;
1832 }
Chad Rosier80979b62011-11-16 18:39:44 +00001833 unsigned Op1 = getRegForValue(I->getOperand(0));
1834 if (Op1 == 0) return false;
1835
1836 unsigned Op2 = getRegForValue(I->getOperand(1));
1837 if (Op2 == 0) return false;
1838
Chad Rosier62a144f2012-12-17 19:59:43 +00001839 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001840 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher24dc27f2010-09-09 00:53:57 +00001841 TII.get(Opc), ResultReg)
1842 .addReg(Op1).addReg(Op2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001843 updateValueMap(I, ResultReg);
Eric Christopher24dc27f2010-09-09 00:53:57 +00001844 return true;
1845}
1846
Eric Christopher72497e52010-09-10 23:18:12 +00001847// Call Handling Code
1848
Jush Lue67e07b2012-07-19 09:49:00 +00001849// This is largely taken directly from CCAssignFnForNode
Eric Christopher72497e52010-09-10 23:18:12 +00001850// TODO: We may not support all of this.
Jush Lue67e07b2012-07-19 09:49:00 +00001851CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1852 bool Return,
1853 bool isVarArg) {
Eric Christopher72497e52010-09-10 23:18:12 +00001854 switch (CC) {
1855 default:
Alex Bradbury080f6972017-08-22 09:11:41 +00001856 report_fatal_error("Unsupported calling convention");
Eric Christopher72497e52010-09-10 23:18:12 +00001857 case CallingConv::Fast:
Jush Lu26088cb2012-08-16 05:15:53 +00001858 if (Subtarget->hasVFP2() && !isVarArg) {
1859 if (!Subtarget->isAAPCS_ABI())
1860 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1861 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1862 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1863 }
Justin Bognerb03fd122016-08-17 05:10:15 +00001864 LLVM_FALLTHROUGH;
Evan Cheng21abfc92010-10-22 18:57:05 +00001865 case CallingConv::C:
Manman Ren2828c572016-03-18 23:38:49 +00001866 case CallingConv::CXX_FAST_TLS:
Eric Christopher72497e52010-09-10 23:18:12 +00001867 // Use target triple & subtarget features to do actual dispatch.
1868 if (Subtarget->isAAPCS_ABI()) {
1869 if (Subtarget->hasVFP2() &&
Jush Lue67e07b2012-07-19 09:49:00 +00001870 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopher72497e52010-09-10 23:18:12 +00001871 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1872 else
1873 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Bob Wilson8823b842015-09-19 06:20:59 +00001874 } else {
1875 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1876 }
Eric Christopher72497e52010-09-10 23:18:12 +00001877 case CallingConv::ARM_AAPCS_VFP:
Manman Ren802cd6f2016-04-05 22:44:44 +00001878 case CallingConv::Swift:
Jush Lue67e07b2012-07-19 09:49:00 +00001879 if (!isVarArg)
1880 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1881 // Fall through to soft float variant, variadic functions don't
1882 // use hard floating point ABI.
Justin Bognercd1d5aa2016-08-17 20:30:52 +00001883 LLVM_FALLTHROUGH;
Eric Christopher72497e52010-09-10 23:18:12 +00001884 case CallingConv::ARM_AAPCS:
1885 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1886 case CallingConv::ARM_APCS:
1887 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001888 case CallingConv::GHC:
1889 if (Return)
Alex Bradbury080f6972017-08-22 09:11:41 +00001890 report_fatal_error("Can't return in GHC call convention");
Eric Christopherb3322362012-08-03 00:05:53 +00001891 else
1892 return CC_ARM_APCS_GHC;
Eric Christopher72497e52010-09-10 23:18:12 +00001893 }
1894}
1895
Eric Christopher79398062010-09-29 23:11:09 +00001896bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1897 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001898 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +00001899 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1900 SmallVectorImpl<unsigned> &RegArgs,
1901 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00001902 unsigned &NumBytes,
1903 bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00001904 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001905 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, ArgLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00001906 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1907 CCAssignFnForCall(CC, false, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00001908
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001909 // Check that we can handle all of the arguments. If we can't, then bail out
1910 // now before we add code to the MBB.
1911 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1912 CCValAssign &VA = ArgLocs[i];
1913 MVT ArgVT = ArgVTs[VA.getValNo()];
1914
1915 // We don't handle NEON/vector parameters yet.
1916 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1917 return false;
1918
1919 // Now copy/store arg to correct locations.
1920 if (VA.isRegLoc() && !VA.needsCustom()) {
1921 continue;
1922 } else if (VA.needsCustom()) {
1923 // TODO: We need custom lowering for vector (v2f64) args.
1924 if (VA.getLocVT() != MVT::f64 ||
1925 // TODO: Only handle register args for now.
1926 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1927 return false;
1928 } else {
Craig Topper56710102013-08-15 02:33:50 +00001929 switch (ArgVT.SimpleTy) {
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001930 default:
1931 return false;
1932 case MVT::i1:
1933 case MVT::i8:
1934 case MVT::i16:
1935 case MVT::i32:
1936 break;
1937 case MVT::f32:
1938 if (!Subtarget->hasVFP2())
1939 return false;
1940 break;
1941 case MVT::f64:
1942 if (!Subtarget->hasVFP2())
1943 return false;
1944 break;
1945 }
1946 }
1947 }
1948
1949 // At the point, we are able to handle the call's arguments in fast isel.
1950
Eric Christopher79398062010-09-29 23:11:09 +00001951 // Get a count of how many bytes are to be pushed on the stack.
1952 NumBytes = CCInfo.getNextStackOffset();
1953
1954 // Issue CALLSEQ_START
Evan Cheng194c3dc2011-06-28 21:14:33 +00001955 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00001956 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00001957 TII.get(AdjStackDown))
Serge Pavlovd526b132017-05-09 13:35:13 +00001958 .addImm(NumBytes).addImm(0));
Eric Christopher79398062010-09-29 23:11:09 +00001959
1960 // Process the args.
1961 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1962 CCValAssign &VA = ArgLocs[i];
Juergen Ributzka4c018a12014-08-01 18:04:14 +00001963 const Value *ArgVal = Args[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001964 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sandsf5dda012010-11-03 11:35:31 +00001965 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001966
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001967 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1968 "We don't handle NEON/vector parameters yet.");
Eric Christopherc9616f22010-10-23 09:37:17 +00001969
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001970 // Handle arg promotion, etc.
Eric Christopher79398062010-09-29 23:11:09 +00001971 switch (VA.getLocInfo()) {
1972 case CCValAssign::Full: break;
Eric Christopherc103c662010-10-18 02:17:53 +00001973 case CCValAssign::SExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001974 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001975 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
Eugene Zelenko342257e2017-01-31 00:56:17 +00001976 assert(Arg != 0 && "Failed to emit a sext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001977 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001978 break;
1979 }
Chad Rosierd0191a52011-11-05 20:16:15 +00001980 case CCValAssign::AExt:
Javed Absar5b8e4872017-07-18 10:19:48 +00001981 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherc103c662010-10-18 02:17:53 +00001982 case CCValAssign::ZExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001983 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001984 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
Eugene Zelenko342257e2017-01-31 00:56:17 +00001985 assert(Arg != 0 && "Failed to emit a zext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001986 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001987 break;
1988 }
1989 case CCValAssign::BCvt: {
Juergen Ributzka88e32512014-09-03 20:56:59 +00001990 unsigned BC = fastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001991 /*TODO: Kill=*/false);
Eric Christopherc103c662010-10-18 02:17:53 +00001992 assert(BC != 0 && "Failed to emit a bitcast!");
1993 Arg = BC;
1994 ArgVT = VA.getLocVT();
1995 break;
1996 }
1997 default: llvm_unreachable("Unknown arg promotion!");
Eric Christopher79398062010-09-29 23:11:09 +00001998 }
1999
2000 // Now copy/store arg to correct locations.
Eric Christopher71ef1af2010-10-11 21:20:02 +00002001 if (VA.isRegLoc() && !VA.needsCustom()) {
Rafael Espindolaea09c592014-02-18 22:05:46 +00002002 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2003 TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(Arg);
Eric Christopher79398062010-09-29 23:11:09 +00002004 RegArgs.push_back(VA.getLocReg());
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002005 } else if (VA.needsCustom()) {
2006 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002007 assert(VA.getLocVT() == MVT::f64 &&
2008 "Custom lowering for v2f64 args not available");
Jim Grosbach055de2c2010-10-27 21:39:08 +00002009
Javed Absar5b8e4872017-07-18 10:19:48 +00002010 // FIXME: ArgLocs[++i] may extend beyond ArgLocs.size()
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002011 CCValAssign &NextVA = ArgLocs[++i];
2012
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002013 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2014 "We only handle register args!");
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002015
Rafael Espindolaea09c592014-02-18 22:05:46 +00002016 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002017 TII.get(ARM::VMOVRRD), VA.getLocReg())
2018 .addReg(NextVA.getLocReg(), RegState::Define)
2019 .addReg(Arg));
2020 RegArgs.push_back(VA.getLocReg());
2021 RegArgs.push_back(NextVA.getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00002022 } else {
Eric Christopherb353e4f2010-10-21 20:09:54 +00002023 assert(VA.isMemLoc());
2024 // Need to store on the stack.
Juergen Ributzka4c018a12014-08-01 18:04:14 +00002025
2026 // Don't emit stores for undef values.
2027 if (isa<UndefValue>(ArgVal))
2028 continue;
2029
Eric Christopherfef5f312010-11-19 22:30:02 +00002030 Address Addr;
2031 Addr.BaseType = Address::RegBase;
2032 Addr.Base.Reg = ARM::SP;
2033 Addr.Offset = VA.getLocMemOffset();
Eric Christopherb353e4f2010-10-21 20:09:54 +00002034
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002035 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2036 assert(EmitRet && "Could not emit a store for argument!");
Eric Christopher79398062010-09-29 23:11:09 +00002037 }
2038 }
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002039
Eric Christopher79398062010-09-29 23:11:09 +00002040 return true;
2041}
2042
Duncan Sandsf5dda012010-11-03 11:35:31 +00002043bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +00002044 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00002045 unsigned &NumBytes, bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00002046 // Issue CALLSEQ_END
Evan Cheng194c3dc2011-06-28 21:14:33 +00002047 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00002048 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00002049 TII.get(AdjStackUp))
2050 .addImm(NumBytes).addImm(0));
Eric Christopher79398062010-09-29 23:11:09 +00002051
2052 // Now the return value.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002053 if (RetVT != MVT::isVoid) {
Eric Christopher79398062010-09-29 23:11:09 +00002054 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002055 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002056 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00002057
2058 // Copy all of the result registers out of their specified physreg.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002059 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopherc1e209d2010-10-01 00:00:11 +00002060 // For this move we copy into two registers and then move into the
2061 // double fp reg we want.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002062 MVT DestVT = RVLocs[0].getValVT();
Craig Topper760b1342012-02-22 05:59:10 +00002063 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002064 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002065 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopherc1e209d2010-10-01 00:00:11 +00002066 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopheraf719ef2010-10-20 08:02:24 +00002067 .addReg(RVLocs[0].getLocReg())
2068 .addReg(RVLocs[1].getLocReg()));
Eric Christopher7ac602b2010-10-11 08:38:55 +00002069
Eric Christopheraf719ef2010-10-20 08:02:24 +00002070 UsedRegs.push_back(RVLocs[0].getLocReg());
2071 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach055de2c2010-10-27 21:39:08 +00002072
Eric Christopher7ac602b2010-10-11 08:38:55 +00002073 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002074 updateValueMap(I, ResultReg);
Chad Rosier90f9afe2012-05-11 18:51:55 +00002075 } else {
2076 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002077 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier5de1bea2011-11-08 00:03:32 +00002078
2079 // Special handling for extended integers.
2080 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2081 CopyVT = MVT::i32;
2082
Craig Topper760b1342012-02-22 05:59:10 +00002083 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christopher79398062010-09-29 23:11:09 +00002084
Eric Christopherc1e209d2010-10-01 00:00:11 +00002085 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002086 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2087 TII.get(TargetOpcode::COPY),
Eric Christopherc1e209d2010-10-01 00:00:11 +00002088 ResultReg).addReg(RVLocs[0].getLocReg());
2089 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00002090
Eric Christopher7ac602b2010-10-11 08:38:55 +00002091 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002092 updateValueMap(I, ResultReg);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002093 }
Eric Christopher79398062010-09-29 23:11:09 +00002094 }
2095
Eric Christopher7ac602b2010-10-11 08:38:55 +00002096 return true;
Eric Christopher79398062010-09-29 23:11:09 +00002097}
2098
Eric Christopher93bbe652010-10-22 01:28:00 +00002099bool ARMFastISel::SelectRet(const Instruction *I) {
2100 const ReturnInst *Ret = cast<ReturnInst>(I);
2101 const Function &F = *I->getParent()->getParent();
Jim Grosbach055de2c2010-10-27 21:39:08 +00002102
Eric Christopher93bbe652010-10-22 01:28:00 +00002103 if (!FuncInfo.CanLowerReturn)
2104 return false;
Jim Grosbach055de2c2010-10-27 21:39:08 +00002105
Manman Ren57518142016-04-11 21:08:06 +00002106 if (TLI.supportSwiftError() &&
2107 F.getAttributes().hasAttrSomewhere(Attribute::SwiftError))
2108 return false;
2109
Manman Ren5e9e65e2016-01-12 00:47:18 +00002110 if (TLI.supportSplitCSR(FuncInfo.MF))
2111 return false;
2112
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002113 // Build a list of return value registers.
2114 SmallVector<unsigned, 4> RetRegs;
2115
Eric Christopher93bbe652010-10-22 01:28:00 +00002116 CallingConv::ID CC = F.getCallingConv();
2117 if (Ret->getNumOperands() > 0) {
2118 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002119 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI, DL);
Eric Christopher93bbe652010-10-22 01:28:00 +00002120
2121 // Analyze operands of the call, assigning locations to each operand.
2122 SmallVector<CCValAssign, 16> ValLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002123 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, ValLocs, I->getContext());
Jush Lue67e07b2012-07-19 09:49:00 +00002124 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2125 F.isVarArg()));
Eric Christopher93bbe652010-10-22 01:28:00 +00002126
2127 const Value *RV = Ret->getOperand(0);
2128 unsigned Reg = getRegForValue(RV);
2129 if (Reg == 0)
2130 return false;
2131
2132 // Only handle a single return value for now.
2133 if (ValLocs.size() != 1)
2134 return false;
2135
2136 CCValAssign &VA = ValLocs[0];
Jim Grosbach055de2c2010-10-27 21:39:08 +00002137
Eric Christopher93bbe652010-10-22 01:28:00 +00002138 // Don't bother handling odd stuff for now.
2139 if (VA.getLocInfo() != CCValAssign::Full)
2140 return false;
2141 // Only handle register returns for now.
2142 if (!VA.isRegLoc())
2143 return false;
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002144
2145 unsigned SrcReg = Reg + VA.getValNo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002146 EVT RVEVT = TLI.getValueType(DL, RV->getType());
Chad Rosier62a144f2012-12-17 19:59:43 +00002147 if (!RVEVT.isSimple()) return false;
2148 MVT RVVT = RVEVT.getSimpleVT();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002149 MVT DestVT = VA.getValVT();
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002150 // Special handling for extended integers.
2151 if (RVVT != DestVT) {
2152 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2153 return false;
2154
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002155 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2156
Chad Rosierfcd29ae2012-02-17 01:21:28 +00002157 // Perform extension if flagged as either zext or sext. Otherwise, do
2158 // nothing.
2159 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2160 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2161 if (SrcReg == 0) return false;
2162 }
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002163 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002164
Eric Christopher93bbe652010-10-22 01:28:00 +00002165 // Make the copy.
Eric Christopher93bbe652010-10-22 01:28:00 +00002166 unsigned DstReg = VA.getLocReg();
2167 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2168 // Avoid a cross-class copy. This is very unlikely.
2169 if (!SrcRC->contains(DstReg))
2170 return false;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002171 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2172 TII.get(TargetOpcode::COPY), DstReg).addReg(SrcReg);
Eric Christopher93bbe652010-10-22 01:28:00 +00002173
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002174 // Add register to return instruction.
2175 RetRegs.push_back(VA.getLocReg());
Eric Christopher93bbe652010-10-22 01:28:00 +00002176 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002177
Rafael Espindolaea09c592014-02-18 22:05:46 +00002178 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00002179 TII.get(Subtarget->getReturnOpcode()));
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002180 AddOptionalDefs(MIB);
Javed Absar5b8e4872017-07-18 10:19:48 +00002181 for (unsigned R : RetRegs)
2182 MIB.addReg(R, RegState::Implicit);
Eric Christopher93bbe652010-10-22 01:28:00 +00002183 return true;
2184}
2185
Chad Rosierc6916f82012-06-12 19:25:13 +00002186unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2187 if (UseReg)
2188 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2189 else
2190 return isThumb2 ? ARM::tBL : ARM::BL;
2191}
2192
2193unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
Chandler Carruth1c82d332013-07-27 11:23:08 +00002194 // Manually compute the global's type to avoid building it when unnecessary.
2195 Type *GVTy = Type::getInt32PtrTy(*Context, /*AS=*/0);
Mehdi Amini44ede332015-07-09 02:09:04 +00002196 EVT LCREVT = TLI.getValueType(DL, GVTy);
Chandler Carruth1c82d332013-07-27 11:23:08 +00002197 if (!LCREVT.isSimple()) return 0;
2198
Bill Wendling76cce192013-12-29 08:00:04 +00002199 GlobalValue *GV = new GlobalVariable(M, Type::getInt32Ty(*Context), false,
Craig Topper062a2ba2014-04-25 05:30:21 +00002200 GlobalValue::ExternalLinkage, nullptr,
2201 Name);
Chandler Carruth1c82d332013-07-27 11:23:08 +00002202 assert(GV->getType() == GVTy && "We miscomputed the type for the global!");
Chad Rosier62a144f2012-12-17 19:59:43 +00002203 return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
Eric Christopher919772f2011-02-22 01:37:10 +00002204}
2205
Eric Christopher8b912662010-09-14 23:03:37 +00002206// A quick function that will emit a call for a named libcall in F with the
2207// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopher7ac602b2010-10-11 08:38:55 +00002208// can emit a call for any libcall we can produce. This is an abridged version
2209// of the full call infrastructure since we won't need to worry about things
Eric Christopher8b912662010-09-14 23:03:37 +00002210// like computed function pointers or strange arguments at call sites.
2211// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2212// with X86.
Eric Christopher7990df12010-09-28 01:21:42 +00002213bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2214 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002215
Eric Christopher8b912662010-09-14 23:03:37 +00002216 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002217 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002218 MVT RetVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002219 if (RetTy->isVoidTy())
2220 RetVT = MVT::isVoid;
2221 else if (!isTypeLegal(RetTy, RetVT))
2222 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002223
Chad Rosier90f9afe2012-05-11 18:51:55 +00002224 // Can't handle non-double multi-reg retvals.
Jush Luac96b762012-06-14 06:08:19 +00002225 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier90f9afe2012-05-11 18:51:55 +00002226 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002227 CCState CCInfo(CC, false, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002228 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002229 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2230 return false;
2231 }
2232
Eric Christopher79398062010-09-29 23:11:09 +00002233 // Set up the argument vectors.
Eric Christopher8b912662010-09-14 23:03:37 +00002234 SmallVector<Value*, 8> Args;
2235 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002236 SmallVector<MVT, 8> ArgVTs;
Eric Christopher8b912662010-09-14 23:03:37 +00002237 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2238 Args.reserve(I->getNumOperands());
2239 ArgRegs.reserve(I->getNumOperands());
2240 ArgVTs.reserve(I->getNumOperands());
2241 ArgFlags.reserve(I->getNumOperands());
Javed Absar5b8e4872017-07-18 10:19:48 +00002242 for (Value *Op : I->operands()) {
Eric Christopher8b912662010-09-14 23:03:37 +00002243 unsigned Arg = getRegForValue(Op);
2244 if (Arg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002245
Chris Lattner229907c2011-07-18 04:54:35 +00002246 Type *ArgTy = Op->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002247 MVT ArgVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002248 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002249
Eric Christopher8b912662010-09-14 23:03:37 +00002250 ISD::ArgFlagsTy Flags;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002251 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher8b912662010-09-14 23:03:37 +00002252 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002253
Eric Christopher8b912662010-09-14 23:03:37 +00002254 Args.push_back(Op);
2255 ArgRegs.push_back(Arg);
2256 ArgVTs.push_back(ArgVT);
2257 ArgFlags.push_back(Flags);
2258 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002259
Eric Christopher79398062010-09-29 23:11:09 +00002260 // Handle the arguments now that we've gotten them.
Eric Christopher8b912662010-09-14 23:03:37 +00002261 SmallVector<unsigned, 4> RegArgs;
Eric Christopher79398062010-09-29 23:11:09 +00002262 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002263 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2264 RegArgs, CC, NumBytes, false))
Eric Christopher79398062010-09-29 23:11:09 +00002265 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002266
Chad Rosierc6916f82012-06-12 19:25:13 +00002267 unsigned CalleeReg = 0;
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002268 if (Subtarget->genLongCalls()) {
Chad Rosierc6916f82012-06-12 19:25:13 +00002269 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2270 if (CalleeReg == 0) return false;
2271 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002272
Chad Rosierc6916f82012-06-12 19:25:13 +00002273 // Issue the call.
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002274 unsigned CallOpc = ARMSelectCallOp(Subtarget->genLongCalls());
Chad Rosierc6916f82012-06-12 19:25:13 +00002275 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002276 DbgLoc, TII.get(CallOpc));
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002277 // BL / BLX don't take a predicate, but tBL / tBLX do.
2278 if (isThumb2)
Diana Picus4f8c3e12017-01-13 09:37:56 +00002279 MIB.add(predOps(ARMCC::AL));
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002280 if (Subtarget->genLongCalls())
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002281 MIB.addReg(CalleeReg);
2282 else
2283 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosierc6916f82012-06-12 19:25:13 +00002284
Eric Christopher8b912662010-09-14 23:03:37 +00002285 // Add implicit physical register uses to the call.
Javed Absar5b8e4872017-07-18 10:19:48 +00002286 for (unsigned R : RegArgs)
2287 MIB.addReg(R, RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002288
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002289 // Add a register mask with the call-preserved registers.
2290 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00002291 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002292
Eric Christopher79398062010-09-29 23:11:09 +00002293 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002294 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002295 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002296
Eric Christopher8b912662010-09-14 23:03:37 +00002297 // Set all unused physreg defs as dead.
2298 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002299
Eric Christopher8b912662010-09-14 23:03:37 +00002300 return true;
2301}
2302
Chad Rosiera7ebc562011-11-11 23:31:03 +00002303bool ARMFastISel::SelectCall(const Instruction *I,
Craig Topper062a2ba2014-04-25 05:30:21 +00002304 const char *IntrMemName = nullptr) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002305 const CallInst *CI = cast<CallInst>(I);
2306 const Value *Callee = CI->getCalledValue();
2307
Chad Rosiera7ebc562011-11-11 23:31:03 +00002308 // Can't handle inline asm.
2309 if (isa<InlineAsm>(Callee)) return false;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002310
Chad Rosierdf42cf32012-12-11 00:18:02 +00002311 // Allow SelectionDAG isel to handle tail calls.
2312 if (CI->isTailCall()) return false;
2313
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002314 // Check the calling convention.
2315 ImmutableCallSite CS(CI);
2316 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher167a70022010-10-18 06:49:12 +00002317
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002318 // TODO: Avoid some calling conventions?
Eric Christopher7ac602b2010-10-11 08:38:55 +00002319
Manuel Jacob190577a2016-01-17 22:37:39 +00002320 FunctionType *FTy = CS.getFunctionType();
Jush Lue67e07b2012-07-19 09:49:00 +00002321 bool isVarArg = FTy->isVarArg();
Eric Christopher7ac602b2010-10-11 08:38:55 +00002322
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002323 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002324 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002325 MVT RetVT;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002326 if (RetTy->isVoidTy())
2327 RetVT = MVT::isVoid;
Chad Rosier5de1bea2011-11-08 00:03:32 +00002328 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2329 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002330 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002331
Chad Rosier90f9afe2012-05-11 18:51:55 +00002332 // Can't handle non-double multi-reg retvals.
2333 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2334 RetVT != MVT::i16 && RetVT != MVT::i32) {
2335 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002336 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002337 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002338 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2339 return false;
2340 }
2341
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002342 // Set up the argument vectors.
2343 SmallVector<Value*, 8> Args;
2344 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002345 SmallVector<MVT, 8> ArgVTs;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002346 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosierdccc4792012-02-15 00:23:55 +00002347 unsigned arg_size = CS.arg_size();
2348 Args.reserve(arg_size);
2349 ArgRegs.reserve(arg_size);
2350 ArgVTs.reserve(arg_size);
2351 ArgFlags.reserve(arg_size);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002352 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2353 i != e; ++i) {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002354 // If we're lowering a memory intrinsic instead of a regular call, skip the
Pete Cooper67cf9a72015-11-19 05:56:52 +00002355 // last two arguments, which shouldn't be passed to the underlying function.
2356 if (IntrMemName && e-i <= 2)
Chad Rosiera7ebc562011-11-11 23:31:03 +00002357 break;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002358
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002359 ISD::ArgFlagsTy Flags;
Reid Klecknerfb502d22017-04-14 20:19:02 +00002360 unsigned ArgIdx = i - CS.arg_begin();
2361 if (CS.paramHasAttr(ArgIdx, Attribute::SExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002362 Flags.setSExt();
Reid Klecknerfb502d22017-04-14 20:19:02 +00002363 if (CS.paramHasAttr(ArgIdx, Attribute::ZExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002364 Flags.setZExt();
2365
Chad Rosier8a98ec42011-11-04 00:58:10 +00002366 // FIXME: Only handle *easy* calls for now.
Reid Klecknerfb502d22017-04-14 20:19:02 +00002367 if (CS.paramHasAttr(ArgIdx, Attribute::InReg) ||
2368 CS.paramHasAttr(ArgIdx, Attribute::StructRet) ||
2369 CS.paramHasAttr(ArgIdx, Attribute::SwiftSelf) ||
2370 CS.paramHasAttr(ArgIdx, Attribute::SwiftError) ||
2371 CS.paramHasAttr(ArgIdx, Attribute::Nest) ||
2372 CS.paramHasAttr(ArgIdx, Attribute::ByVal))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002373 return false;
2374
Chris Lattner229907c2011-07-18 04:54:35 +00002375 Type *ArgTy = (*i)->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002376 MVT ArgVT;
Chad Rosierd0191a52011-11-05 20:16:15 +00002377 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2378 ArgVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002379 return false;
Chad Rosieree93ff72011-11-18 01:17:34 +00002380
2381 unsigned Arg = getRegForValue(*i);
2382 if (Arg == 0)
2383 return false;
2384
Rafael Espindolaea09c592014-02-18 22:05:46 +00002385 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002386 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002387
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002388 Args.push_back(*i);
2389 ArgRegs.push_back(Arg);
2390 ArgVTs.push_back(ArgVT);
2391 ArgFlags.push_back(Flags);
2392 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002393
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002394 // Handle the arguments now that we've gotten them.
2395 SmallVector<unsigned, 4> RegArgs;
2396 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002397 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2398 RegArgs, CC, NumBytes, isVarArg))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002399 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002400
Chad Rosierc6916f82012-06-12 19:25:13 +00002401 bool UseReg = false;
Chad Rosier223faf72012-05-23 18:38:57 +00002402 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002403 if (!GV || Subtarget->genLongCalls()) UseReg = true;
Chad Rosier223faf72012-05-23 18:38:57 +00002404
Chad Rosierc6916f82012-06-12 19:25:13 +00002405 unsigned CalleeReg = 0;
2406 if (UseReg) {
2407 if (IntrMemName)
2408 CalleeReg = getLibcallReg(IntrMemName);
2409 else
2410 CalleeReg = getRegForValue(Callee);
2411
Chad Rosier223faf72012-05-23 18:38:57 +00002412 if (CalleeReg == 0) return false;
2413 }
2414
Chad Rosierc6916f82012-06-12 19:25:13 +00002415 // Issue the call.
2416 unsigned CallOpc = ARMSelectCallOp(UseReg);
2417 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002418 DbgLoc, TII.get(CallOpc));
Chad Rosierc6916f82012-06-12 19:25:13 +00002419
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002420 // ARM calls don't take a predicate, but tBL / tBLX do.
2421 if(isThumb2)
Diana Picus4f8c3e12017-01-13 09:37:56 +00002422 MIB.add(predOps(ARMCC::AL));
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002423 if (UseReg)
2424 MIB.addReg(CalleeReg);
2425 else if (!IntrMemName)
Rafael Espindolaafade352016-06-16 16:09:53 +00002426 MIB.addGlobalAddress(GV, 0, 0);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002427 else
Rafael Espindolaafade352016-06-16 16:09:53 +00002428 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luac96b762012-06-14 06:08:19 +00002429
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002430 // Add implicit physical register uses to the call.
Javed Absar5b8e4872017-07-18 10:19:48 +00002431 for (unsigned R : RegArgs)
2432 MIB.addReg(R, RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002433
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002434 // Add a register mask with the call-preserved registers.
2435 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00002436 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002437
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002438 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002439 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002440 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2441 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002442
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002443 // Set all unused physreg defs as dead.
2444 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002445
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002446 return true;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002447}
2448
Chad Rosier057b6d32011-11-14 23:04:09 +00002449bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002450 return Len <= 16;
2451}
2452
Jim Grosbach0c509fa2012-04-06 23:43:50 +00002453bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002454 uint64_t Len, unsigned Alignment) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002455 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier057b6d32011-11-14 23:04:09 +00002456 if (!ARMIsMemCpySmall(Len))
Chad Rosierab7223e2011-11-14 22:46:17 +00002457 return false;
2458
Chad Rosierab7223e2011-11-14 22:46:17 +00002459 while (Len) {
2460 MVT VT;
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002461 if (!Alignment || Alignment >= 4) {
2462 if (Len >= 4)
2463 VT = MVT::i32;
2464 else if (Len >= 2)
2465 VT = MVT::i16;
2466 else {
Eugene Zelenko342257e2017-01-31 00:56:17 +00002467 assert(Len == 1 && "Expected a length of 1!");
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002468 VT = MVT::i8;
2469 }
2470 } else {
2471 // Bound based on alignment.
2472 if (Len >= 2 && Alignment == 2)
2473 VT = MVT::i16;
2474 else {
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002475 VT = MVT::i8;
2476 }
Chad Rosierab7223e2011-11-14 22:46:17 +00002477 }
2478
2479 bool RV;
2480 unsigned ResultReg;
2481 RV = ARMEmitLoad(VT, ResultReg, Src);
Eugene Zelenko342257e2017-01-31 00:56:17 +00002482 assert(RV && "Should be able to handle this load.");
Chad Rosierab7223e2011-11-14 22:46:17 +00002483 RV = ARMEmitStore(VT, ResultReg, Dest);
Eugene Zelenko342257e2017-01-31 00:56:17 +00002484 assert(RV && "Should be able to handle this store.");
Duncan Sandsae22c602012-02-05 14:20:11 +00002485 (void)RV;
Chad Rosierab7223e2011-11-14 22:46:17 +00002486
2487 unsigned Size = VT.getSizeInBits()/8;
2488 Len -= Size;
2489 Dest.Offset += Size;
2490 Src.Offset += Size;
2491 }
2492
2493 return true;
2494}
2495
Chad Rosiera7ebc562011-11-11 23:31:03 +00002496bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2497 // FIXME: Handle more intrinsics.
2498 switch (I.getIntrinsicID()) {
2499 default: return false;
Chad Rosier820d248c2012-05-30 17:23:22 +00002500 case Intrinsic::frameaddress: {
Matthias Braun941a7052016-07-28 18:40:00 +00002501 MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo();
2502 MFI.setFrameAddressIsTaken(true);
Chad Rosier820d248c2012-05-30 17:23:22 +00002503
Craig Topper61e88f42014-11-21 05:58:21 +00002504 unsigned LdrOpc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
2505 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
2506 : &ARM::GPRRegClass;
Chad Rosier820d248c2012-05-30 17:23:22 +00002507
2508 const ARMBaseRegisterInfo *RegInfo =
Eric Christopher1b21f002015-01-29 00:19:33 +00002509 static_cast<const ARMBaseRegisterInfo *>(Subtarget->getRegisterInfo());
Chad Rosier820d248c2012-05-30 17:23:22 +00002510 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2511 unsigned SrcReg = FramePtr;
2512
2513 // Recursively load frame address
2514 // ldr r0 [fp]
2515 // ldr r0 [r0]
2516 // ldr r0 [r0]
2517 // ...
2518 unsigned DestReg;
2519 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2520 while (Depth--) {
2521 DestReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002522 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier820d248c2012-05-30 17:23:22 +00002523 TII.get(LdrOpc), DestReg)
2524 .addReg(SrcReg).addImm(0));
2525 SrcReg = DestReg;
2526 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002527 updateValueMap(&I, SrcReg);
Chad Rosier820d248c2012-05-30 17:23:22 +00002528 return true;
2529 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002530 case Intrinsic::memcpy:
2531 case Intrinsic::memmove: {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002532 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2533 // Don't handle volatile.
2534 if (MTI.isVolatile())
2535 return false;
Chad Rosierab7223e2011-11-14 22:46:17 +00002536
2537 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2538 // we would emit dead code because we don't currently handle memmoves.
2539 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2540 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier057b6d32011-11-14 23:04:09 +00002541 // Small memcpy's are common enough that we want to do them without a call
2542 // if possible.
Chad Rosierab7223e2011-11-14 22:46:17 +00002543 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier057b6d32011-11-14 23:04:09 +00002544 if (ARMIsMemCpySmall(Len)) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002545 Address Dest, Src;
2546 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2547 !ARMComputeAddress(MTI.getRawSource(), Src))
2548 return false;
Pete Cooper67cf9a72015-11-19 05:56:52 +00002549 unsigned Alignment = MTI.getAlignment();
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002550 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosierab7223e2011-11-14 22:46:17 +00002551 return true;
2552 }
2553 }
Jush Luac96b762012-06-14 06:08:19 +00002554
Chad Rosiera7ebc562011-11-11 23:31:03 +00002555 if (!MTI.getLength()->getType()->isIntegerTy(32))
2556 return false;
Jush Luac96b762012-06-14 06:08:19 +00002557
Chad Rosiera7ebc562011-11-11 23:31:03 +00002558 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2559 return false;
2560
2561 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2562 return SelectCall(&I, IntrMemName);
2563 }
2564 case Intrinsic::memset: {
2565 const MemSetInst &MSI = cast<MemSetInst>(I);
2566 // Don't handle volatile.
2567 if (MSI.isVolatile())
2568 return false;
Jush Luac96b762012-06-14 06:08:19 +00002569
Chad Rosiera7ebc562011-11-11 23:31:03 +00002570 if (!MSI.getLength()->getType()->isIntegerTy(32))
2571 return false;
Jush Luac96b762012-06-14 06:08:19 +00002572
Chad Rosiera7ebc562011-11-11 23:31:03 +00002573 if (MSI.getDestAddressSpace() > 255)
2574 return false;
Jush Luac96b762012-06-14 06:08:19 +00002575
Chad Rosiera7ebc562011-11-11 23:31:03 +00002576 return SelectCall(&I, "memset");
2577 }
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002578 case Intrinsic::trap: {
Rafael Espindolaea09c592014-02-18 22:05:46 +00002579 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(
Eli Bendersky2e2ce492013-01-30 16:30:19 +00002580 Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002581 return true;
2582 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002583 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002584}
2585
Chad Rosieree7e4522011-11-02 00:18:48 +00002586bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luac96b762012-06-14 06:08:19 +00002587 // The high bits for a type smaller than the register size are assumed to be
Chad Rosieree7e4522011-11-02 00:18:48 +00002588 // undefined.
2589 Value *Op = I->getOperand(0);
2590
2591 EVT SrcVT, DestVT;
Mehdi Amini44ede332015-07-09 02:09:04 +00002592 SrcVT = TLI.getValueType(DL, Op->getType(), true);
2593 DestVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosieree7e4522011-11-02 00:18:48 +00002594
2595 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2596 return false;
2597 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2598 return false;
2599
2600 unsigned SrcReg = getRegForValue(Op);
2601 if (!SrcReg) return false;
2602
2603 // Because the high bits are undefined, a truncate doesn't generate
2604 // any code.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002605 updateValueMap(I, SrcReg);
Chad Rosieree7e4522011-11-02 00:18:48 +00002606 return true;
2607}
2608
Chad Rosier62a144f2012-12-17 19:59:43 +00002609unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier4489f942011-11-02 17:20:24 +00002610 bool isZExt) {
Eli Friedmanc7035512011-05-25 23:49:02 +00002611 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier4489f942011-11-02 17:20:24 +00002612 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002613 if (SrcVT != MVT::i16 && SrcVT != MVT::i8 && SrcVT != MVT::i1)
Chad Rosier4489f942011-11-02 17:20:24 +00002614 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002615
2616 // Table of which combinations can be emitted as a single instruction,
2617 // and which will require two.
2618 static const uint8_t isSingleInstrTbl[3][2][2][2] = {
2619 // ARM Thumb
2620 // !hasV6Ops hasV6Ops !hasV6Ops hasV6Ops
2621 // ext: s z s z s z s z
2622 /* 1 */ { { { 0, 1 }, { 0, 1 } }, { { 0, 0 }, { 0, 1 } } },
2623 /* 8 */ { { { 0, 1 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } },
2624 /* 16 */ { { { 0, 0 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } }
2625 };
2626
2627 // Target registers for:
2628 // - For ARM can never be PC.
2629 // - For 16-bit Thumb are restricted to lower 8 registers.
2630 // - For 32-bit Thumb are restricted to non-SP and non-PC.
2631 static const TargetRegisterClass *RCTbl[2][2] = {
2632 // Instructions: Two Single
2633 /* ARM */ { &ARM::GPRnopcRegClass, &ARM::GPRnopcRegClass },
2634 /* Thumb */ { &ARM::tGPRRegClass, &ARM::rGPRRegClass }
2635 };
2636
2637 // Table governing the instruction(s) to be emitted.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002638 static const struct InstructionTable {
2639 uint32_t Opc : 16;
2640 uint32_t hasS : 1; // Some instructions have an S bit, always set it to 0.
2641 uint32_t Shift : 7; // For shift operand addressing mode, used by MOVsi.
2642 uint32_t Imm : 8; // All instructions have either a shift or a mask.
2643 } IT[2][2][3][2] = {
JF Bastien06ce03d2013-06-07 20:10:37 +00002644 { // Two instructions (first is left shift, second is in this table).
JF Bastiencd4c64d2013-07-17 05:46:46 +00002645 { // ARM Opc S Shift Imm
2646 /* 1 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 31 },
2647 /* 1 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 31 } },
2648 /* 8 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 24 },
2649 /* 8 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 24 } },
2650 /* 16 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 16 },
2651 /* 16 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002652 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002653 { // Thumb Opc S Shift Imm
2654 /* 1 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 31 },
2655 /* 1 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 31 } },
2656 /* 8 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 24 },
2657 /* 8 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 24 } },
2658 /* 16 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 16 },
2659 /* 16 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002660 }
2661 },
2662 { // Single instruction.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002663 { // ARM Opc S Shift Imm
2664 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2665 /* 1 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 1 } },
2666 /* 8 bit sext */ { { ARM::SXTB , 0, ARM_AM::no_shift, 0 },
2667 /* 8 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 255 } },
2668 /* 16 bit sext */ { { ARM::SXTH , 0, ARM_AM::no_shift, 0 },
2669 /* 16 bit zext */ { ARM::UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002670 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002671 { // Thumb Opc S Shift Imm
2672 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2673 /* 1 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 1 } },
2674 /* 8 bit sext */ { { ARM::t2SXTB , 0, ARM_AM::no_shift, 0 },
2675 /* 8 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 255 } },
2676 /* 16 bit sext */ { { ARM::t2SXTH , 0, ARM_AM::no_shift, 0 },
2677 /* 16 bit zext */ { ARM::t2UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002678 }
2679 }
2680 };
2681
2682 unsigned SrcBits = SrcVT.getSizeInBits();
2683 unsigned DestBits = DestVT.getSizeInBits();
JF Bastien60a24422013-06-08 00:51:51 +00002684 (void) DestBits;
JF Bastien06ce03d2013-06-07 20:10:37 +00002685 assert((SrcBits < DestBits) && "can only extend to larger types");
2686 assert((DestBits == 32 || DestBits == 16 || DestBits == 8) &&
2687 "other sizes unimplemented");
2688 assert((SrcBits == 16 || SrcBits == 8 || SrcBits == 1) &&
2689 "other sizes unimplemented");
2690
2691 bool hasV6Ops = Subtarget->hasV6Ops();
JF Bastiencd4c64d2013-07-17 05:46:46 +00002692 unsigned Bitness = SrcBits / 8; // {1,8,16}=>{0,1,2}
JF Bastien06ce03d2013-06-07 20:10:37 +00002693 assert((Bitness < 3) && "sanity-check table bounds");
2694
2695 bool isSingleInstr = isSingleInstrTbl[Bitness][isThumb2][hasV6Ops][isZExt];
2696 const TargetRegisterClass *RC = RCTbl[isThumb2][isSingleInstr];
JF Bastiencd4c64d2013-07-17 05:46:46 +00002697 const InstructionTable *ITP = &IT[isSingleInstr][isThumb2][Bitness][isZExt];
2698 unsigned Opc = ITP->Opc;
JF Bastien06ce03d2013-06-07 20:10:37 +00002699 assert(ARM::KILL != Opc && "Invalid table entry");
JF Bastiencd4c64d2013-07-17 05:46:46 +00002700 unsigned hasS = ITP->hasS;
2701 ARM_AM::ShiftOpc Shift = (ARM_AM::ShiftOpc) ITP->Shift;
2702 assert(((Shift == ARM_AM::no_shift) == (Opc != ARM::MOVsi)) &&
2703 "only MOVsi has shift operand addressing mode");
2704 unsigned Imm = ITP->Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002705
2706 // 16-bit Thumb instructions always set CPSR (unless they're in an IT block).
2707 bool setsCPSR = &ARM::tGPRRegClass == RC;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002708 unsigned LSLOpc = isThumb2 ? ARM::tLSLri : ARM::MOVsi;
JF Bastien06ce03d2013-06-07 20:10:37 +00002709 unsigned ResultReg;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002710 // MOVsi encodes shift and immediate in shift operand addressing mode.
2711 // The following condition has the same value when emitting two
2712 // instruction sequences: both are shifts.
2713 bool ImmIsSO = (Shift != ARM_AM::no_shift);
JF Bastien06ce03d2013-06-07 20:10:37 +00002714
2715 // Either one or two instructions are emitted.
2716 // They're always of the form:
2717 // dst = in OP imm
2718 // CPSR is set only by 16-bit Thumb instructions.
2719 // Predicate, if any, is AL.
2720 // S bit, if available, is always 0.
2721 // When two are emitted the first's result will feed as the second's input,
2722 // that value is then dead.
2723 unsigned NumInstrsEmitted = isSingleInstr ? 1 : 2;
2724 for (unsigned Instr = 0; Instr != NumInstrsEmitted; ++Instr) {
2725 ResultReg = createResultReg(RC);
JF Bastiencd4c64d2013-07-17 05:46:46 +00002726 bool isLsl = (0 == Instr) && !isSingleInstr;
2727 unsigned Opcode = isLsl ? LSLOpc : Opc;
2728 ARM_AM::ShiftOpc ShiftAM = isLsl ? ARM_AM::lsl : Shift;
2729 unsigned ImmEnc = ImmIsSO ? ARM_AM::getSORegOpc(ShiftAM, Imm) : Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002730 bool isKill = 1 == Instr;
2731 MachineInstrBuilder MIB = BuildMI(
Rafael Espindolaea09c592014-02-18 22:05:46 +00002732 *FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opcode), ResultReg);
JF Bastien06ce03d2013-06-07 20:10:37 +00002733 if (setsCPSR)
2734 MIB.addReg(ARM::CPSR, RegState::Define);
Jim Grosbach3fa74912013-08-16 23:37:36 +00002735 SrcReg = constrainOperandRegClass(TII.get(Opcode), SrcReg, 1 + setsCPSR);
Diana Picus4f8c3e12017-01-13 09:37:56 +00002736 MIB.addReg(SrcReg, isKill * RegState::Kill)
2737 .addImm(ImmEnc)
2738 .add(predOps(ARMCC::AL));
JF Bastien06ce03d2013-06-07 20:10:37 +00002739 if (hasS)
Diana Picus8a73f552017-01-13 10:18:01 +00002740 MIB.add(condCodeOp());
JF Bastien06ce03d2013-06-07 20:10:37 +00002741 // Second instruction consumes the first's result.
2742 SrcReg = ResultReg;
Eli Friedmanc7035512011-05-25 23:49:02 +00002743 }
2744
Chad Rosier4489f942011-11-02 17:20:24 +00002745 return ResultReg;
2746}
2747
2748bool ARMFastISel::SelectIntExt(const Instruction *I) {
2749 // On ARM, in general, integer casts don't involve legal types; this code
2750 // handles promotable integers.
Chad Rosier4489f942011-11-02 17:20:24 +00002751 Type *DestTy = I->getType();
2752 Value *Src = I->getOperand(0);
2753 Type *SrcTy = Src->getType();
2754
Chad Rosier4489f942011-11-02 17:20:24 +00002755 bool isZExt = isa<ZExtInst>(I);
2756 unsigned SrcReg = getRegForValue(Src);
2757 if (!SrcReg) return false;
2758
Chad Rosier62a144f2012-12-17 19:59:43 +00002759 EVT SrcEVT, DestEVT;
Mehdi Amini44ede332015-07-09 02:09:04 +00002760 SrcEVT = TLI.getValueType(DL, SrcTy, true);
2761 DestEVT = TLI.getValueType(DL, DestTy, true);
Chad Rosier62a144f2012-12-17 19:59:43 +00002762 if (!SrcEVT.isSimple()) return false;
2763 if (!DestEVT.isSimple()) return false;
Patrik Hagglundc494d242012-12-17 14:30:06 +00002764
Chad Rosier62a144f2012-12-17 19:59:43 +00002765 MVT SrcVT = SrcEVT.getSimpleVT();
2766 MVT DestVT = DestEVT.getSimpleVT();
Chad Rosier4489f942011-11-02 17:20:24 +00002767 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2768 if (ResultReg == 0) return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002769 updateValueMap(I, ResultReg);
Eli Friedmanc7035512011-05-25 23:49:02 +00002770 return true;
2771}
2772
Jush Lu4705da92012-08-03 02:37:48 +00002773bool ARMFastISel::SelectShift(const Instruction *I,
2774 ARM_AM::ShiftOpc ShiftTy) {
2775 // We handle thumb2 mode by target independent selector
2776 // or SelectionDAG ISel.
2777 if (isThumb2)
2778 return false;
2779
2780 // Only handle i32 now.
Mehdi Amini44ede332015-07-09 02:09:04 +00002781 EVT DestVT = TLI.getValueType(DL, I->getType(), true);
Jush Lu4705da92012-08-03 02:37:48 +00002782 if (DestVT != MVT::i32)
2783 return false;
2784
2785 unsigned Opc = ARM::MOVsr;
2786 unsigned ShiftImm;
2787 Value *Src2Value = I->getOperand(1);
2788 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2789 ShiftImm = CI->getZExtValue();
2790
2791 // Fall back to selection DAG isel if the shift amount
2792 // is zero or greater than the width of the value type.
2793 if (ShiftImm == 0 || ShiftImm >=32)
2794 return false;
2795
2796 Opc = ARM::MOVsi;
2797 }
2798
2799 Value *Src1Value = I->getOperand(0);
2800 unsigned Reg1 = getRegForValue(Src1Value);
2801 if (Reg1 == 0) return false;
2802
Nadav Rotema8e15b02012-09-06 11:13:55 +00002803 unsigned Reg2 = 0;
Jush Lu4705da92012-08-03 02:37:48 +00002804 if (Opc == ARM::MOVsr) {
2805 Reg2 = getRegForValue(Src2Value);
2806 if (Reg2 == 0) return false;
2807 }
2808
JF Bastien13969d02013-05-29 15:45:47 +00002809 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Jush Lu4705da92012-08-03 02:37:48 +00002810 if(ResultReg == 0) return false;
2811
Rafael Espindolaea09c592014-02-18 22:05:46 +00002812 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jush Lu4705da92012-08-03 02:37:48 +00002813 TII.get(Opc), ResultReg)
2814 .addReg(Reg1);
2815
2816 if (Opc == ARM::MOVsi)
2817 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2818 else if (Opc == ARM::MOVsr) {
2819 MIB.addReg(Reg2);
2820 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2821 }
2822
2823 AddOptionalDefs(MIB);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002824 updateValueMap(I, ResultReg);
Jush Lu4705da92012-08-03 02:37:48 +00002825 return true;
2826}
2827
Eric Christopherc3e118e2010-09-02 23:43:26 +00002828// TODO: SoftFP support.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002829bool ARMFastISel::fastSelectInstruction(const Instruction *I) {
Eric Christopher84bdfd82010-07-21 22:26:11 +00002830 switch (I->getOpcode()) {
Eric Christopher00202ee2010-08-23 21:44:12 +00002831 case Instruction::Load:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002832 return SelectLoad(I);
Eric Christopherfde5a3d2010-09-01 22:16:27 +00002833 case Instruction::Store:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002834 return SelectStore(I);
Eric Christopher6aaed722010-09-03 00:35:47 +00002835 case Instruction::Br:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002836 return SelectBranch(I);
Chad Rosierded4c992012-02-07 23:56:08 +00002837 case Instruction::IndirectBr:
2838 return SelectIndirectBr(I);
Eric Christopherc3e9c402010-09-08 23:13:45 +00002839 case Instruction::ICmp:
2840 case Instruction::FCmp:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002841 return SelectCmp(I);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00002842 case Instruction::FPExt:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002843 return SelectFPExt(I);
Eric Christopher5903c0b2010-09-09 20:26:31 +00002844 case Instruction::FPTrunc:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002845 return SelectFPTrunc(I);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002846 case Instruction::SIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002847 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosiera8a8ac52012-02-03 19:42:52 +00002848 case Instruction::UIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002849 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002850 case Instruction::FPToSI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002851 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosier41f0e782012-02-03 20:27:51 +00002852 case Instruction::FPToUI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002853 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier685b20c2012-02-06 23:50:07 +00002854 case Instruction::Add:
2855 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosierbd471252012-02-08 02:29:21 +00002856 case Instruction::Or:
2857 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier0ee8c512012-02-08 02:45:44 +00002858 case Instruction::Sub:
2859 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002860 case Instruction::FAdd:
Chad Rosier685b20c2012-02-06 23:50:07 +00002861 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002862 case Instruction::FSub:
Chad Rosier685b20c2012-02-06 23:50:07 +00002863 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002864 case Instruction::FMul:
Chad Rosier685b20c2012-02-06 23:50:07 +00002865 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopher8b912662010-09-14 23:03:37 +00002866 case Instruction::SDiv:
Chad Rosieraaa55a82012-02-03 21:07:27 +00002867 return SelectDiv(I, /*isSigned*/ true);
2868 case Instruction::UDiv:
2869 return SelectDiv(I, /*isSigned*/ false);
Eric Christophereae1b382010-10-11 08:37:26 +00002870 case Instruction::SRem:
Chad Rosierb84a4b42012-02-03 21:23:45 +00002871 return SelectRem(I, /*isSigned*/ true);
2872 case Instruction::URem:
2873 return SelectRem(I, /*isSigned*/ false);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002874 case Instruction::Call:
Chad Rosiera7ebc562011-11-11 23:31:03 +00002875 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2876 return SelectIntrinsicCall(*II);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002877 return SelectCall(I);
Eric Christopher511aa312010-10-11 08:27:59 +00002878 case Instruction::Select:
2879 return SelectSelect(I);
Eric Christopher93bbe652010-10-22 01:28:00 +00002880 case Instruction::Ret:
2881 return SelectRet(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002882 case Instruction::Trunc:
Chad Rosieree7e4522011-11-02 00:18:48 +00002883 return SelectTrunc(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002884 case Instruction::ZExt:
2885 case Instruction::SExt:
Chad Rosieree7e4522011-11-02 00:18:48 +00002886 return SelectIntExt(I);
Jush Lu4705da92012-08-03 02:37:48 +00002887 case Instruction::Shl:
2888 return SelectShift(I, ARM_AM::lsl);
2889 case Instruction::LShr:
2890 return SelectShift(I, ARM_AM::lsr);
2891 case Instruction::AShr:
2892 return SelectShift(I, ARM_AM::asr);
Eric Christopher84bdfd82010-07-21 22:26:11 +00002893 default: break;
2894 }
2895 return false;
2896}
2897
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002898// This table describes sign- and zero-extend instructions which can be
2899// folded into a preceding load. All of these extends have an immediate
2900// (sometimes a mask and sometimes a shift) that's applied after
2901// extension.
Eugene Zelenko076468c2017-09-20 21:35:51 +00002902static const struct FoldableLoadExtendsStruct {
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002903 uint16_t Opc[2]; // ARM, Thumb.
2904 uint8_t ExpectedImm;
2905 uint8_t isZExt : 1;
2906 uint8_t ExpectedVT : 7;
2907} FoldableLoadExtends[] = {
2908 { { ARM::SXTH, ARM::t2SXTH }, 0, 0, MVT::i16 },
2909 { { ARM::UXTH, ARM::t2UXTH }, 0, 1, MVT::i16 },
2910 { { ARM::ANDri, ARM::t2ANDri }, 255, 1, MVT::i8 },
2911 { { ARM::SXTB, ARM::t2SXTB }, 0, 0, MVT::i8 },
2912 { { ARM::UXTB, ARM::t2UXTB }, 0, 1, MVT::i8 }
2913};
Eugene Zelenko342257e2017-01-31 00:56:17 +00002914
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002915/// \brief The specified machine instr operand is a vreg, and that
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002916/// vreg is being provided by the specified load instruction. If possible,
2917/// try to fold the load as an operand to the instruction, returning true if
2918/// successful.
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002919bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2920 const LoadInst *LI) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002921 // Verify we have a legal type before going any further.
2922 MVT VT;
2923 if (!isLoadTypeLegal(LI->getType(), VT))
2924 return false;
2925
2926 // Combine load followed by zero- or sign-extend.
2927 // ldrb r1, [r0] ldrb r1, [r0]
2928 // uxtb r2, r1 =>
2929 // mov r3, r2 mov r3, r1
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002930 if (MI->getNumOperands() < 3 || !MI->getOperand(2).isImm())
2931 return false;
2932 const uint64_t Imm = MI->getOperand(2).getImm();
2933
2934 bool Found = false;
2935 bool isZExt;
Javed Absar5b8e4872017-07-18 10:19:48 +00002936 for (const FoldableLoadExtendsStruct &FLE : FoldableLoadExtends) {
2937 if (FLE.Opc[isThumb2] == MI->getOpcode() &&
2938 (uint64_t)FLE.ExpectedImm == Imm &&
2939 MVT((MVT::SimpleValueType)FLE.ExpectedVT) == VT) {
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002940 Found = true;
Javed Absar5b8e4872017-07-18 10:19:48 +00002941 isZExt = FLE.isZExt;
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002942 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002943 }
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002944 if (!Found) return false;
2945
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002946 // See if we can handle this address.
2947 Address Addr;
2948 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luac96b762012-06-14 06:08:19 +00002949
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002950 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier563de602011-12-13 19:22:14 +00002951 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002952 return false;
2953 MI->eraseFromParent();
2954 return true;
2955}
2956
Jush Lu47172a02012-09-27 05:21:41 +00002957unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002958 unsigned Align, MVT VT) {
Rafael Espindola3beef8d2016-06-27 23:15:57 +00002959 bool UseGOT_PREL = !TM.shouldAssumeDSOLocal(*GV->getParent(), GV);
Jush Lu47172a02012-09-27 05:21:41 +00002960
Matthias Braunf1caa282017-12-15 22:22:58 +00002961 LLVMContext *Context = &MF->getFunction().getContext();
Peter Collingbourne97aae402015-10-26 18:23:16 +00002962 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
2963 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
2964 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(
2965 GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj,
2966 UseGOT_PREL ? ARMCP::GOT_PREL : ARMCP::no_modifier,
2967 /*AddCurrentAddress=*/UseGOT_PREL);
Jush Lu47172a02012-09-27 05:21:41 +00002968
Peter Collingbourne97aae402015-10-26 18:23:16 +00002969 unsigned ConstAlign =
2970 MF->getDataLayout().getPrefTypeAlignment(Type::getInt32PtrTy(*Context));
2971 unsigned Idx = MF->getConstantPool()->getConstantPoolIndex(CPV, ConstAlign);
Jush Lu47172a02012-09-27 05:21:41 +00002972
Peter Collingbourne97aae402015-10-26 18:23:16 +00002973 unsigned TempReg = MF->getRegInfo().createVirtualRegister(&ARM::rGPRRegClass);
2974 unsigned Opc = isThumb2 ? ARM::t2LDRpci : ARM::LDRcp;
2975 MachineInstrBuilder MIB =
2976 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), TempReg)
2977 .addConstantPoolIndex(Idx);
2978 if (Opc == ARM::LDRcp)
Jush Lu47172a02012-09-27 05:21:41 +00002979 MIB.addImm(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +00002980 MIB.add(predOps(ARMCC::AL));
Jush Lu47172a02012-09-27 05:21:41 +00002981
Peter Collingbourne97aae402015-10-26 18:23:16 +00002982 // Fix the address by adding pc.
2983 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
2984 Opc = Subtarget->isThumb() ? ARM::tPICADD : UseGOT_PREL ? ARM::PICLDR
2985 : ARM::PICADD;
2986 DestReg = constrainOperandRegClass(TII.get(Opc), DestReg, 0);
2987 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
2988 .addReg(TempReg)
2989 .addImm(ARMPCLabelIndex);
2990 if (!Subtarget->isThumb())
Diana Picus4f8c3e12017-01-13 09:37:56 +00002991 MIB.add(predOps(ARMCC::AL));
Peter Collingbourne97aae402015-10-26 18:23:16 +00002992
2993 if (UseGOT_PREL && Subtarget->isThumb()) {
2994 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
2995 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2996 TII.get(ARM::t2LDRi12), NewDestReg)
2997 .addReg(DestReg)
2998 .addImm(0);
2999 DestReg = NewDestReg;
3000 AddOptionalDefs(MIB);
3001 }
3002 return DestReg;
Jush Lu47172a02012-09-27 05:21:41 +00003003}
3004
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003005bool ARMFastISel::fastLowerArguments() {
Evan Cheng615620c2013-02-11 01:27:15 +00003006 if (!FuncInfo.CanLowerReturn)
3007 return false;
3008
3009 const Function *F = FuncInfo.Fn;
3010 if (F->isVarArg())
3011 return false;
3012
3013 CallingConv::ID CC = F->getCallingConv();
3014 switch (CC) {
3015 default:
3016 return false;
3017 case CallingConv::Fast:
3018 case CallingConv::C:
3019 case CallingConv::ARM_AAPCS_VFP:
3020 case CallingConv::ARM_AAPCS:
3021 case CallingConv::ARM_APCS:
Manman Ren802cd6f2016-04-05 22:44:44 +00003022 case CallingConv::Swift:
Evan Cheng615620c2013-02-11 01:27:15 +00003023 break;
3024 }
3025
3026 // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
3027 // which are passed in r0 - r3.
Reid Kleckner6652a522017-04-28 18:37:16 +00003028 for (const Argument &Arg : F->args()) {
3029 if (Arg.getArgNo() >= 4)
Evan Cheng615620c2013-02-11 01:27:15 +00003030 return false;
3031
Reid Kleckner6652a522017-04-28 18:37:16 +00003032 if (Arg.hasAttribute(Attribute::InReg) ||
3033 Arg.hasAttribute(Attribute::StructRet) ||
3034 Arg.hasAttribute(Attribute::SwiftSelf) ||
3035 Arg.hasAttribute(Attribute::SwiftError) ||
3036 Arg.hasAttribute(Attribute::ByVal))
Evan Cheng615620c2013-02-11 01:27:15 +00003037 return false;
3038
Reid Kleckner6652a522017-04-28 18:37:16 +00003039 Type *ArgTy = Arg.getType();
Evan Cheng615620c2013-02-11 01:27:15 +00003040 if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
3041 return false;
3042
Mehdi Amini44ede332015-07-09 02:09:04 +00003043 EVT ArgVT = TLI.getValueType(DL, ArgTy);
Chad Rosier1b33e8d2013-02-26 01:05:31 +00003044 if (!ArgVT.isSimple()) return false;
Evan Cheng615620c2013-02-11 01:27:15 +00003045 switch (ArgVT.getSimpleVT().SimpleTy) {
3046 case MVT::i8:
3047 case MVT::i16:
3048 case MVT::i32:
3049 break;
3050 default:
3051 return false;
3052 }
3053 }
3054
Craig Toppere5e035a32015-12-05 07:13:35 +00003055 static const MCPhysReg GPRArgRegs[] = {
Evan Cheng615620c2013-02-11 01:27:15 +00003056 ARM::R0, ARM::R1, ARM::R2, ARM::R3
3057 };
3058
Jim Grosbachd69f3ed2013-08-16 23:37:23 +00003059 const TargetRegisterClass *RC = &ARM::rGPRRegClass;
Javed Absar5b8e4872017-07-18 10:19:48 +00003060 for (const Argument &Arg : F->args()) {
3061 unsigned ArgNo = Arg.getArgNo();
Reid Kleckner6652a522017-04-28 18:37:16 +00003062 unsigned SrcReg = GPRArgRegs[ArgNo];
Evan Cheng615620c2013-02-11 01:27:15 +00003063 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
3064 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
3065 // Without this, EmitLiveInCopies may eliminate the livein if its only
3066 // use is a bitcast (which isn't turned into an instruction).
3067 unsigned ResultReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00003068 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3069 TII.get(TargetOpcode::COPY),
Evan Cheng615620c2013-02-11 01:27:15 +00003070 ResultReg).addReg(DstReg, getKillRegState(true));
Javed Absar5b8e4872017-07-18 10:19:48 +00003071 updateValueMap(&Arg, ResultReg);
Evan Cheng615620c2013-02-11 01:27:15 +00003072 }
3073
3074 return true;
3075}
3076
Eric Christopher84bdfd82010-07-21 22:26:11 +00003077namespace llvm {
Eugene Zelenko342257e2017-01-31 00:56:17 +00003078
Bob Wilson3e6fa462012-08-03 04:06:28 +00003079 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
3080 const TargetLibraryInfo *libInfo) {
Akira Hatanakaddf76aa2015-05-23 01:14:08 +00003081 if (funcInfo.MF->getSubtarget<ARMSubtarget>().useFastISel())
Bob Wilson3e6fa462012-08-03 04:06:28 +00003082 return new ARMFastISel(funcInfo, libInfo);
Akira Hatanakaddf76aa2015-05-23 01:14:08 +00003083
Craig Topper062a2ba2014-04-25 05:30:21 +00003084 return nullptr;
Eric Christopher84bdfd82010-07-21 22:26:11 +00003085 }
Eugene Zelenko342257e2017-01-31 00:56:17 +00003086
3087} // end namespace llvm