Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===// |
| 2 | // |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Altivec extension to the PowerPC instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Bill Schmidt | fe723b9 | 2015-04-27 19:57:34 +0000 | [diff] [blame] | 14 | // *********************************** NOTE *********************************** |
| 15 | // ** For POWER8 Little Endian, the VSX swap optimization relies on knowing ** |
| 16 | // ** which VMX and VSX instructions are lane-sensitive and which are not. ** |
| 17 | // ** A lane-sensitive instruction relies, implicitly or explicitly, on ** |
| 18 | // ** whether lanes are numbered from left to right. An instruction like ** |
| 19 | // ** VADDFP is not lane-sensitive, because each lane of the result vector ** |
| 20 | // ** relies only on the corresponding lane of the source vectors. However, ** |
| 21 | // ** an instruction like VMULESB is lane-sensitive, because "even" and ** |
| 22 | // ** "odd" lanes are different for big-endian and little-endian numbering. ** |
| 23 | // ** ** |
| 24 | // ** When adding new VMX and VSX instructions, please consider whether they ** |
| 25 | // ** are lane-sensitive. If so, they must be added to a switch statement ** |
| 26 | // ** in PPCVSXSwapRemoval::gatherVectorInstructions(). ** |
| 27 | // **************************************************************************** |
| 28 | |
Sean Fertile | e1ca561 | 2016-11-11 02:33:17 +0000 | [diff] [blame] | 29 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 30 | //===----------------------------------------------------------------------===// |
| 31 | // Altivec transformation functions and pattern fragments. |
| 32 | // |
| 33 | |
Chris Lattner | 1c85e34 | 2010-03-28 08:00:23 +0000 | [diff] [blame] | 34 | // Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be |
| 35 | // of that type. |
| 36 | def vnot_ppc : PatFrag<(ops node:$in), |
| 37 | (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>; |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 38 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 39 | def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 40 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 41 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG); |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 42 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 43 | def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 44 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 45 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG); |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 46 | }]>; |
Bill Schmidt | 5ed84cd | 2015-05-16 01:02:12 +0000 | [diff] [blame] | 47 | def vpkudum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 48 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 49 | return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG); |
| 50 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 51 | def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 52 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 53 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG); |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 54 | }]>; |
| 55 | def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 56 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 57 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG); |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 58 | }]>; |
Bill Schmidt | 5ed84cd | 2015-05-16 01:02:12 +0000 | [diff] [blame] | 59 | def vpkudum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 60 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 61 | return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG); |
| 62 | }]>; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 63 | |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 64 | // These fragments are provided for little-endian, where the inputs must be |
| 65 | // swapped for correct semantics. |
| 66 | def vpkuhum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 67 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 68 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG); |
| 69 | }]>; |
| 70 | def vpkuwum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 71 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 72 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG); |
| 73 | }]>; |
Bill Schmidt | 5ed84cd | 2015-05-16 01:02:12 +0000 | [diff] [blame] | 74 | def vpkudum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 75 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 76 | return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG); |
| 77 | }]>; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 78 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 79 | def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 80 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 81 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 82 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 83 | def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 84 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 85 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 86 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 87 | def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 88 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 89 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 90 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 91 | def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 92 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 93 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 94 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 95 | def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 96 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 97 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 98 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 99 | def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 100 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 101 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 102 | }]>; |
| 103 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 104 | |
| 105 | def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 106 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 107 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 108 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 109 | def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 110 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 111 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 112 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 113 | def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 114 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 115 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 116 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 117 | def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 118 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 119 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 120 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 121 | def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 122 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 123 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 124 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 125 | def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 126 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 127 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG); |
| 128 | }]>; |
| 129 | |
| 130 | |
| 131 | // These fragments are provided for little-endian, where the inputs must be |
| 132 | // swapped for correct semantics. |
| 133 | def vmrglb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 134 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
| 135 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG); |
| 136 | }]>; |
| 137 | def vmrglh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 138 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 139 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG); |
| 140 | }]>; |
| 141 | def vmrglw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 142 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 143 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG); |
| 144 | }]>; |
| 145 | def vmrghb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 146 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 147 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG); |
| 148 | }]>; |
| 149 | def vmrghh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 150 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 151 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG); |
| 152 | }]>; |
| 153 | def vmrghw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 154 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 155 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 156 | }]>; |
| 157 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 158 | |
Kit Barton | 13894c7 | 2015-06-25 15:17:40 +0000 | [diff] [blame] | 159 | def vmrgew_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 160 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 161 | return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), true, 0, *CurDAG); |
| 162 | }]>; |
| 163 | def vmrgow_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 164 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 165 | return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), false, 0, *CurDAG); |
| 166 | }]>; |
| 167 | def vmrgew_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 168 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 169 | return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), true, 1, *CurDAG); |
| 170 | }]>; |
| 171 | def vmrgow_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 172 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 173 | return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), false, 1, *CurDAG); |
| 174 | }]>; |
| 175 | def vmrgew_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 176 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 177 | return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), true, 2, *CurDAG); |
| 178 | }]>; |
| 179 | def vmrgow_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 180 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 181 | return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), false, 2, *CurDAG); |
| 182 | }]>; |
| 183 | |
| 184 | |
| 185 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 186 | def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 187 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, 0, *CurDAG), SDLoc(N)); |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 188 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 189 | def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 190 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 191 | return PPC::isVSLDOIShuffleMask(N, 0, *CurDAG) != -1; |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 192 | }], VSLDOI_get_imm>; |
| 193 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 194 | |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 195 | /// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 196 | /// vector_shuffle(X,undef,mask) by the dag combiner. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 197 | def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 198 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, 1, *CurDAG), SDLoc(N)); |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 199 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 200 | def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 201 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 202 | return PPC::isVSLDOIShuffleMask(N, 1, *CurDAG) != -1; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 203 | }], VSLDOI_unary_get_imm>; |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 204 | |
| 205 | |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 206 | /// VSLDOI_swapped* - These fragments are provided for little-endian, where |
| 207 | /// the inputs must be swapped for correct semantics. |
| 208 | def VSLDOI_swapped_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 209 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, 2, *CurDAG), SDLoc(N)); |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 210 | }]>; |
| 211 | def vsldoi_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 212 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 213 | return PPC::isVSLDOIShuffleMask(N, 2, *CurDAG) != -1; |
| 214 | }], VSLDOI_get_imm>; |
| 215 | |
| 216 | |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 217 | // VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 218 | def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 219 | return getI32Imm(PPC::getVSPLTImmediate(N, 1, *CurDAG), SDLoc(N)); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 220 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 221 | def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 222 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 223 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 224 | }], VSPLTB_get_imm>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 225 | def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 226 | return getI32Imm(PPC::getVSPLTImmediate(N, 2, *CurDAG), SDLoc(N)); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 227 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 228 | def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 229 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 230 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 231 | }], VSPLTH_get_imm>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 232 | def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 233 | return getI32Imm(PPC::getVSPLTImmediate(N, 4, *CurDAG), SDLoc(N)); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 234 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 235 | def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 236 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 237 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 238 | }], VSPLTW_get_imm>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 239 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 240 | |
| 241 | // VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm. |
| 242 | def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 243 | return PPC::get_VSPLTI_elt(N, 1, *CurDAG); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 244 | }]>; |
| 245 | def vecspltisb : PatLeaf<(build_vector), [{ |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 246 | return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != nullptr; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 247 | }], VSPLTISB_get_imm>; |
| 248 | |
| 249 | // VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm. |
| 250 | def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 251 | return PPC::get_VSPLTI_elt(N, 2, *CurDAG); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 252 | }]>; |
| 253 | def vecspltish : PatLeaf<(build_vector), [{ |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 254 | return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != nullptr; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 255 | }], VSPLTISH_get_imm>; |
| 256 | |
| 257 | // VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm. |
| 258 | def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 259 | return PPC::get_VSPLTI_elt(N, 4, *CurDAG); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 260 | }]>; |
| 261 | def vecspltisw : PatLeaf<(build_vector), [{ |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 262 | return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != nullptr; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 263 | }], VSPLTISW_get_imm>; |
| 264 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 265 | //===----------------------------------------------------------------------===// |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 266 | // Helpers for defining instructions that directly correspond to intrinsics. |
| 267 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 268 | // VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type. |
| 269 | class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 270 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 271 | !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 272 | [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>; |
| 273 | |
| 274 | // VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the |
| 275 | // inputs doesn't match the type of the output. |
| 276 | class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 277 | ValueType InTy> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 278 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 279 | !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 280 | [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>; |
| 281 | |
| 282 | // VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two |
| 283 | // input types and an output type. |
| 284 | class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 285 | ValueType In1Ty, ValueType In2Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 286 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 287 | !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 288 | [(set OutTy:$vD, |
| 289 | (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>; |
| 290 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 291 | // VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type. |
| 292 | class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 293 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 294 | !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 295 | [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>; |
| 296 | |
| 297 | // VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the |
| 298 | // inputs doesn't match the type of the output. |
| 299 | class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 300 | ValueType InTy> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 301 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 302 | !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 303 | [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>; |
| 304 | |
| 305 | // VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two |
| 306 | // input types and an output type. |
| 307 | class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 308 | ValueType In1Ty, ValueType In2Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 309 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 310 | !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 311 | [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>; |
| 312 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 313 | // VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type. |
| 314 | class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 315 | : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 316 | !strconcat(opc, " $vD, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 317 | [(set v4f32:$vD, (IntID v4f32:$vB))]>; |
| 318 | |
| 319 | // VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the |
| 320 | // inputs doesn't match the type of the output. |
| 321 | class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 322 | ValueType InTy> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 323 | : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 324 | !strconcat(opc, " $vD, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 325 | [(set OutTy:$vD, (IntID InTy:$vB))]>; |
| 326 | |
Nemanja Ivanovic | e8effe1 | 2015-03-04 20:44:33 +0000 | [diff] [blame] | 327 | class VXBX_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty> |
| 328 | : VXForm_BX<xo, (outs vrrc:$vD), (ins vrrc:$vA), |
| 329 | !strconcat(opc, " $vD, $vA"), IIC_VecFP, |
| 330 | [(set Ty:$vD, (IntID Ty:$vA))]>; |
| 331 | |
| 332 | class VXCR_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty> |
| 333 | : VXForm_CR<xo, (outs vrrc:$vD), (ins vrrc:$vA, u1imm:$ST, u4imm:$SIX), |
| 334 | !strconcat(opc, " $vD, $vA, $ST, $SIX"), IIC_VecFP, |
| 335 | [(set Ty:$vD, (IntID Ty:$vA, imm:$ST, imm:$SIX))]>; |
| 336 | |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 337 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 338 | // Instruction Definitions. |
| 339 | |
Eric Christopher | 1b8e763 | 2014-05-22 01:07:24 +0000 | [diff] [blame] | 340 | def HasAltivec : Predicate<"PPCSubTarget->hasAltivec()">; |
Hal Finkel | b0fac42 | 2013-03-15 13:21:21 +0000 | [diff] [blame] | 341 | let Predicates = [HasAltivec] in { |
| 342 | |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 343 | def DSS : DSS_Form<0, 822, (outs), (ins u5imm:$STRM), |
| 344 | "dss $STRM", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dss imm:$STRM)]>, |
| 345 | Deprecated<DeprecatedDST> { |
| 346 | let A = 0; |
| 347 | let B = 0; |
| 348 | } |
| 349 | |
| 350 | def DSSALL : DSS_Form<1, 822, (outs), (ins), |
| 351 | "dssall", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dssall)]>, |
| 352 | Deprecated<DeprecatedDST> { |
| 353 | let STRM = 0; |
| 354 | let A = 0; |
| 355 | let B = 0; |
| 356 | } |
| 357 | |
| 358 | def DST : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 359 | "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 360 | [(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 361 | Deprecated<DeprecatedDST>; |
Bill Wendling | b9bf812 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 362 | |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 363 | def DSTT : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 364 | "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 365 | [(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 366 | Deprecated<DeprecatedDST>; |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 367 | |
| 368 | def DSTST : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 369 | "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 370 | [(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 371 | Deprecated<DeprecatedDST>; |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 372 | |
| 373 | def DSTSTT : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 374 | "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 375 | [(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 376 | Deprecated<DeprecatedDST>; |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 377 | |
| 378 | let isCodeGenOnly = 1 in { |
| 379 | // The very same instructions as above, but formally matching 64bit registers. |
| 380 | def DST64 : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 381 | "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 382 | [(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM)]>, |
| 383 | Deprecated<DeprecatedDST>; |
| 384 | |
| 385 | def DSTT64 : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 386 | "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 387 | [(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM)]>, |
| 388 | Deprecated<DeprecatedDST>; |
| 389 | |
| 390 | def DSTST64 : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 391 | "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 392 | [(int_ppc_altivec_dstst i64:$rA, i32:$rB, |
| 393 | imm:$STRM)]>, |
| 394 | Deprecated<DeprecatedDST>; |
| 395 | |
| 396 | def DSTSTT64 : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 397 | "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 398 | [(int_ppc_altivec_dststt i64:$rA, i32:$rB, |
| 399 | imm:$STRM)]>, |
| 400 | Deprecated<DeprecatedDST>; |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 401 | } |
Chris Lattner | c94d932 | 2006-04-05 22:27:14 +0000 | [diff] [blame] | 402 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 403 | def MFVSCR : VXForm_4<1540, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 404 | "mfvscr $vD", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 405 | [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 406 | def MTVSCR : VXForm_5<1604, (outs), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 407 | "mtvscr $vB", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 408 | [(int_ppc_altivec_mtvscr v4i32:$vB)]>; |
Chris Lattner | 5a528e5 | 2006-04-05 00:03:57 +0000 | [diff] [blame] | 409 | |
Sean Fertile | 3c8c385 | 2017-01-26 18:59:15 +0000 | [diff] [blame] | 410 | let PPC970_Unit = 2, mayLoad = 1, mayStore = 0 in { // Loads. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 411 | def LVEBX: XForm_1<31, 7, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 412 | "lvebx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 413 | [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 414 | def LVEHX: XForm_1<31, 39, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 415 | "lvehx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 416 | [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 417 | def LVEWX: XForm_1<31, 71, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 418 | "lvewx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 419 | [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 420 | def LVX : XForm_1<31, 103, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 421 | "lvx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 422 | [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 423 | def LVXL : XForm_1<31, 359, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 424 | "lvxl $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 425 | [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 426 | } |
| 427 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 428 | def LVSL : XForm_1<31, 6, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 429 | "lvsl $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 430 | [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>, |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 431 | PPC970_Unit_LSU; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 432 | def LVSR : XForm_1<31, 38, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 433 | "lvsr $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 434 | [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>, |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 435 | PPC970_Unit_LSU; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 436 | |
Sean Fertile | 3c8c385 | 2017-01-26 18:59:15 +0000 | [diff] [blame] | 437 | let PPC970_Unit = 2, mayStore = 1, mayLoad = 0 in { // Stores. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 438 | def STVEBX: XForm_8<31, 135, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 439 | "stvebx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 440 | [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 441 | def STVEHX: XForm_8<31, 167, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 442 | "stvehx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 443 | [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 444 | def STVEWX: XForm_8<31, 199, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 445 | "stvewx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 446 | [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 447 | def STVX : XForm_8<31, 231, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 448 | "stvx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 449 | [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 450 | def STVXL : XForm_8<31, 487, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 451 | "stvxl $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 452 | [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 453 | } |
| 454 | |
| 455 | let PPC970_Unit = 5 in { // VALU Operations. |
| 456 | // VA-Form instructions. 3-input AltiVec ops. |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 457 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 458 | def VMADDFP : VAForm_1<46, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 459 | "vmaddfp $vD, $vA, $vC, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 460 | [(set v4f32:$vD, |
| 461 | (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>; |
Hal Finkel | 0c6d219 | 2013-04-03 14:40:16 +0000 | [diff] [blame] | 462 | |
| 463 | // FIXME: The fma+fneg pattern won't match because fneg is not legal. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 464 | def VNMSUBFP: VAForm_1<47, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 465 | "vnmsubfp $vD, $vA, $vC, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 466 | [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC, |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 467 | (fneg v4f32:$vB))))]>; |
Chris Lattner | 575352a | 2006-04-05 00:49:48 +0000 | [diff] [blame] | 468 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 469 | def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>; |
| 470 | def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs, |
| 471 | v8i16>; |
| 472 | def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 473 | } // isCommutable |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 474 | |
| 475 | def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm, |
| 476 | v4i32, v4i32, v16i8>; |
| 477 | def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>; |
Chris Lattner | e7fd4b0 | 2006-03-31 20:00:35 +0000 | [diff] [blame] | 478 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 479 | // Shuffles. |
Graham Yiu | 6715261 | 2017-11-01 18:06:56 +0000 | [diff] [blame] | 480 | def VSLDOI : VAForm_2<44, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u4imm:$SH), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 481 | "vsldoi $vD, $vA, $vB, $SH", IIC_VecFP, |
Graham Yiu | 6715261 | 2017-11-01 18:06:56 +0000 | [diff] [blame] | 482 | [(set v16i8:$vD, |
| 483 | (PPCvecshl v16i8:$vA, v16i8:$vB, imm32SExt16:$SH))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 484 | |
| 485 | // VX-Form instructions. AltiVec arithmetic ops. |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 486 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 487 | def VADDFP : VXForm_1<10, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 488 | "vaddfp $vD, $vA, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 489 | [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>; |
Chris Lattner | c6c88b2 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 490 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 491 | def VADDUBM : VXForm_1<0, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 492 | "vaddubm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 493 | [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 494 | def VADDUHM : VXForm_1<64, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 495 | "vadduhm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 496 | [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 497 | def VADDUWM : VXForm_1<128, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 498 | "vadduwm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 499 | [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>; |
Chris Lattner | c6c88b2 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 500 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 501 | def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>; |
| 502 | def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>; |
| 503 | def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>; |
| 504 | def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>; |
| 505 | def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>; |
| 506 | def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>; |
| 507 | def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 508 | } // isCommutable |
| 509 | |
| 510 | let isCommutable = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 511 | def VAND : VXForm_1<1028, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 512 | "vand $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 513 | [(set v4i32:$vD, (and v4i32:$vA, v4i32:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 514 | def VANDC : VXForm_1<1092, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 515 | "vandc $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 516 | [(set v4i32:$vD, (and v4i32:$vA, |
| 517 | (vnot_ppc v4i32:$vB)))]>; |
Chris Lattner | b3617be | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 518 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 519 | def VCFSX : VXForm_1<842, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 520 | "vcfsx $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 521 | [(set v4f32:$vD, |
| 522 | (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 523 | def VCFUX : VXForm_1<778, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 524 | "vcfux $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 525 | [(set v4f32:$vD, |
| 526 | (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 527 | def VCTSXS : VXForm_1<970, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 528 | "vctsxs $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 529 | [(set v4i32:$vD, |
| 530 | (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 531 | def VCTUXS : VXForm_1<906, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 532 | "vctuxs $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 533 | [(set v4i32:$vD, |
| 534 | (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>; |
Adhemerval Zanella | 5c6e084 | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 535 | |
| 536 | // Defines with the UIM field set to 0 for floating-point |
| 537 | // to integer (fp_to_sint/fp_to_uint) conversions and integer |
| 538 | // to floating-point (sint_to_fp/uint_to_fp) conversions. |
Ulrich Weigand | 9d2e202 | 2013-07-03 12:51:09 +0000 | [diff] [blame] | 539 | let isCodeGenOnly = 1, VA = 0 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 540 | def VCFSX_0 : VXForm_1<842, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 541 | "vcfsx $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 542 | [(set v4f32:$vD, |
| 543 | (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 544 | def VCTUXS_0 : VXForm_1<906, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 545 | "vctuxs $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 546 | [(set v4i32:$vD, |
| 547 | (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 548 | def VCFUX_0 : VXForm_1<778, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 549 | "vcfux $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 550 | [(set v4f32:$vD, |
| 551 | (int_ppc_altivec_vcfux v4i32:$vB, 0))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 552 | def VCTSXS_0 : VXForm_1<970, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 553 | "vctsxs $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 554 | [(set v4i32:$vD, |
| 555 | (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>; |
Adhemerval Zanella | 5c6e084 | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 556 | } |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 557 | def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>; |
| 558 | def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>; |
Chris Lattner | ff77dc0 | 2006-03-31 22:41:56 +0000 | [diff] [blame] | 559 | |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 560 | let isCommutable = 1 in { |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 561 | def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>; |
| 562 | def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>; |
| 563 | def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>; |
| 564 | def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>; |
| 565 | def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>; |
| 566 | def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>; |
Chris Lattner | 96338b6 | 2006-04-04 23:14:00 +0000 | [diff] [blame] | 567 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 568 | def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>; |
| 569 | def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>; |
| 570 | def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>; |
| 571 | def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>; |
| 572 | def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>; |
| 573 | def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>; |
| 574 | def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>; |
| 575 | def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>; |
| 576 | def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>; |
| 577 | def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>; |
| 578 | def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>; |
| 579 | def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>; |
| 580 | def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>; |
| 581 | def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 582 | } // isCommutable |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 583 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 584 | def VMRGHB : VXForm_1< 12, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 585 | "vmrghb $vD, $vA, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 586 | [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 587 | def VMRGHH : VXForm_1< 76, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 588 | "vmrghh $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 589 | [(set v16i8:$vD, (vmrghh_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 590 | def VMRGHW : VXForm_1<140, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 591 | "vmrghw $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 592 | [(set v16i8:$vD, (vmrghw_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 593 | def VMRGLB : VXForm_1<268, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 594 | "vmrglb $vD, $vA, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 595 | [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 596 | def VMRGLH : VXForm_1<332, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 597 | "vmrglh $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 598 | [(set v16i8:$vD, (vmrglh_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 599 | def VMRGLW : VXForm_1<396, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 600 | "vmrglw $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 601 | [(set v16i8:$vD, (vmrglw_shuffle v16i8:$vA, v16i8:$vB))]>; |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 602 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 603 | def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm, |
| 604 | v4i32, v16i8, v4i32>; |
| 605 | def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm, |
| 606 | v4i32, v8i16, v4i32>; |
| 607 | def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs, |
| 608 | v4i32, v8i16, v4i32>; |
| 609 | def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm, |
| 610 | v4i32, v16i8, v4i32>; |
| 611 | def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm, |
| 612 | v4i32, v8i16, v4i32>; |
| 613 | def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs, |
| 614 | v4i32, v8i16, v4i32>; |
Chris Lattner | c4e3ead | 2006-03-30 23:39:06 +0000 | [diff] [blame] | 615 | |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 616 | let isCommutable = 1 in { |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 617 | def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb, |
| 618 | v8i16, v16i8>; |
| 619 | def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh, |
| 620 | v4i32, v8i16>; |
| 621 | def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub, |
| 622 | v8i16, v16i8>; |
| 623 | def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh, |
| 624 | v4i32, v8i16>; |
| 625 | def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb, |
| 626 | v8i16, v16i8>; |
| 627 | def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh, |
| 628 | v4i32, v8i16>; |
| 629 | def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub, |
| 630 | v8i16, v16i8>; |
| 631 | def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh, |
| 632 | v4i32, v8i16>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 633 | } // isCommutable |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 634 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 635 | def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>; |
| 636 | def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>; |
| 637 | def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>; |
| 638 | def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>; |
| 639 | def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>; |
| 640 | def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>; |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 641 | |
Ulrich Weigand | 551b085 | 2013-04-26 15:39:57 +0000 | [diff] [blame] | 642 | def VSUBCUW : VX1_Int_Ty<1408, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>; |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 643 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 644 | def VSUBFP : VXForm_1<74, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 645 | "vsubfp $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 646 | [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 647 | def VSUBUBM : VXForm_1<1024, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 648 | "vsububm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 649 | [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 650 | def VSUBUHM : VXForm_1<1088, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 651 | "vsubuhm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 652 | [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 653 | def VSUBUWM : VXForm_1<1152, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 654 | "vsubuwm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 655 | [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>; |
Chris Lattner | c6c88b2 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 656 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 657 | def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>; |
| 658 | def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>; |
| 659 | def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>; |
| 660 | def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>; |
| 661 | def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>; |
| 662 | def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>; |
| 663 | |
| 664 | def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>; |
| 665 | def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>; |
| 666 | |
Ulrich Weigand | 551b085 | 2013-04-26 15:39:57 +0000 | [diff] [blame] | 667 | def VSUM4SBS: VX1_Int_Ty3<1800, "vsum4sbs", int_ppc_altivec_vsum4sbs, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 668 | v4i32, v16i8, v4i32>; |
| 669 | def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs, |
| 670 | v4i32, v8i16, v4i32>; |
| 671 | def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs, |
| 672 | v4i32, v16i8, v4i32>; |
Chris Lattner | 3710fca | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 673 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 674 | def VNOR : VXForm_1<1284, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 675 | "vnor $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 676 | [(set v4i32:$vD, (vnot_ppc (or v4i32:$vA, |
| 677 | v4i32:$vB)))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 678 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 679 | def VOR : VXForm_1<1156, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 680 | "vor $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 681 | [(set v4i32:$vD, (or v4i32:$vA, v4i32:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 682 | def VXOR : VXForm_1<1220, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 683 | "vxor $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 684 | [(set v4i32:$vD, (xor v4i32:$vA, v4i32:$vB))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 685 | } // isCommutable |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 686 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 687 | def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>; |
| 688 | def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>; |
| 689 | def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>; |
Chris Lattner | 2f8e2b2 | 2006-04-05 01:16:22 +0000 | [diff] [blame] | 690 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 691 | def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >; |
| 692 | def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>; |
| 693 | |
| 694 | def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>; |
| 695 | def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>; |
| 696 | def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>; |
Chris Lattner | 3710fca | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 697 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 698 | def VSPLTB : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 699 | "vspltb $vD, $vB, $UIMM", IIC_VecPerm, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 700 | [(set v16i8:$vD, |
| 701 | (vspltb_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 702 | def VSPLTH : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 703 | "vsplth $vD, $vB, $UIMM", IIC_VecPerm, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 704 | [(set v16i8:$vD, |
| 705 | (vsplth_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 706 | def VSPLTW : VXForm_1<652, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 707 | "vspltw $vD, $vB, $UIMM", IIC_VecPerm, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 708 | [(set v16i8:$vD, |
| 709 | (vspltw_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 710 | let isCodeGenOnly = 1 in { |
| 711 | def VSPLTBs : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vfrc:$vB), |
| 712 | "vspltb $vD, $vB, $UIMM", IIC_VecPerm, []>; |
| 713 | def VSPLTHs : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vfrc:$vB), |
| 714 | "vsplth $vD, $vB, $UIMM", IIC_VecPerm, []>; |
| 715 | } |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 716 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 717 | def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>; |
| 718 | def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>; |
| 719 | |
| 720 | def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>; |
| 721 | def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>; |
| 722 | def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>; |
| 723 | def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>; |
| 724 | def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>; |
| 725 | def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>; |
Chris Lattner | 3710fca | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 726 | |
| 727 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 728 | def VSPLTISB : VXForm_3<780, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 729 | "vspltisb $vD, $SIMM", IIC_VecPerm, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 730 | [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 731 | def VSPLTISH : VXForm_3<844, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 732 | "vspltish $vD, $SIMM", IIC_VecPerm, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 733 | [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 734 | def VSPLTISW : VXForm_3<908, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 735 | "vspltisw $vD, $SIMM", IIC_VecPerm, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 736 | [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 737 | |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 738 | // Vector Pack. |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 739 | def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx, |
| 740 | v8i16, v4i32>; |
| 741 | def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss, |
| 742 | v16i8, v8i16>; |
| 743 | def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus, |
| 744 | v16i8, v8i16>; |
| 745 | def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss, |
Nemanja Ivanovic | d389c7a | 2016-02-05 14:50:29 +0000 | [diff] [blame] | 746 | v8i16, v4i32>; |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 747 | def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus, |
| 748 | v8i16, v4i32>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 749 | def VPKUHUM : VXForm_1<14, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 750 | "vpkuhum $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 751 | [(set v16i8:$vD, |
| 752 | (vpkuhum_shuffle v16i8:$vA, v16i8:$vB))]>; |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 753 | def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus, |
| 754 | v16i8, v8i16>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 755 | def VPKUWUM : VXForm_1<78, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 756 | "vpkuwum $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 757 | [(set v16i8:$vD, |
| 758 | (vpkuwum_shuffle v16i8:$vA, v16i8:$vB))]>; |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 759 | def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus, |
| 760 | v8i16, v4i32>; |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 761 | |
| 762 | // Vector Unpack. |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 763 | def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx, |
| 764 | v4i32, v8i16>; |
| 765 | def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb, |
| 766 | v8i16, v16i8>; |
| 767 | def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh, |
| 768 | v4i32, v8i16>; |
| 769 | def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx, |
| 770 | v4i32, v8i16>; |
| 771 | def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb, |
| 772 | v8i16, v16i8>; |
| 773 | def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh, |
| 774 | v4i32, v8i16>; |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 775 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 776 | |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 777 | // Altivec Comparisons. |
| 778 | |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 779 | class VCMP<bits<10> xo, string asmstr, ValueType Ty> |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 780 | : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr, |
| 781 | IIC_VecFPCompare, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 782 | [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>; |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 783 | class VCMPo<bits<10> xo, string asmstr, ValueType Ty> |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 784 | : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr, |
| 785 | IIC_VecFPCompare, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 786 | [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> { |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 787 | let Defs = [CR6]; |
| 788 | let RC = 1; |
| 789 | } |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 790 | |
| 791 | // f32 element comparisons.0 |
| 792 | def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>; |
| 793 | def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>; |
| 794 | def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>; |
| 795 | def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>; |
| 796 | def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>; |
| 797 | def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>; |
| 798 | def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>; |
| 799 | def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>; |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 800 | |
| 801 | // i8 element comparisons. |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 802 | def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>; |
| 803 | def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>; |
| 804 | def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>; |
| 805 | def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>; |
| 806 | def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>; |
| 807 | def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>; |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 808 | |
| 809 | // i16 element comparisons. |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 810 | def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>; |
| 811 | def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>; |
| 812 | def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>; |
| 813 | def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>; |
| 814 | def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>; |
| 815 | def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>; |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 816 | |
| 817 | // i32 element comparisons. |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 818 | def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>; |
| 819 | def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>; |
| 820 | def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>; |
| 821 | def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>; |
| 822 | def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>; |
| 823 | def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>; |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 824 | |
Ulrich Weigand | 9d2e202 | 2013-07-03 12:51:09 +0000 | [diff] [blame] | 825 | let isCodeGenOnly = 1 in { |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 826 | def V_SET0B : VXForm_setzero<1220, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 827 | "vxor $vD, $vD, $vD", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 828 | [(set v16i8:$vD, (v16i8 immAllZerosV))]>; |
| 829 | def V_SET0H : VXForm_setzero<1220, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 830 | "vxor $vD, $vD, $vD", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 831 | [(set v8i16:$vD, (v8i16 immAllZerosV))]>; |
| 832 | def V_SET0 : VXForm_setzero<1220, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 833 | "vxor $vD, $vD, $vD", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 834 | [(set v4i32:$vD, (v4i32 immAllZerosV))]>; |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 835 | |
Adhemerval Zanella | 812410f | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 836 | let IMM=-1 in { |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 837 | def V_SETALLONESB : VXForm_3<908, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 838 | "vspltisw $vD, -1", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 839 | [(set v16i8:$vD, (v16i8 immAllOnesV))]>; |
| 840 | def V_SETALLONESH : VXForm_3<908, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 841 | "vspltisw $vD, -1", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 842 | [(set v8i16:$vD, (v8i16 immAllOnesV))]>; |
| 843 | def V_SETALLONES : VXForm_3<908, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 844 | "vspltisw $vD, -1", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 845 | [(set v4i32:$vD, (v4i32 immAllOnesV))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 846 | } |
Ulrich Weigand | 9d2e202 | 2013-07-03 12:51:09 +0000 | [diff] [blame] | 847 | } |
Adhemerval Zanella | 812410f | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 848 | } // VALU Operations. |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 849 | |
| 850 | //===----------------------------------------------------------------------===// |
| 851 | // Additional Altivec Patterns |
| 852 | // |
| 853 | |
Nemanja Ivanovic | 2f2a6ab | 2017-01-31 13:43:11 +0000 | [diff] [blame] | 854 | // Extended mnemonics |
| 855 | def : InstAlias<"vmr $vD, $vA", (VOR vrrc:$vD, vrrc:$vA, vrrc:$vA)>; |
Nemanja Ivanovic | 17aeb5a | 2017-02-07 18:57:29 +0000 | [diff] [blame] | 856 | def : InstAlias<"vnot $vD, $vA", (VNOR vrrc:$vD, vrrc:$vA, vrrc:$vA)>; |
Nemanja Ivanovic | 2f2a6ab | 2017-01-31 13:43:11 +0000 | [diff] [blame] | 857 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 858 | // Loads. |
Chris Lattner | 868a75b | 2006-06-20 00:39:56 +0000 | [diff] [blame] | 859 | def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 860 | |
| 861 | // Stores. |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 862 | def : Pat<(store v4i32:$rS, xoaddr:$dst), |
| 863 | (STVX $rS, xoaddr:$dst)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 864 | |
| 865 | // Bit conversions. |
| 866 | def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 867 | def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 868 | def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 869 | def : Pat<(v16i8 (bitconvert (v2i64 VRRC:$src))), (v16i8 VRRC:$src)>; |
Kit Barton | d4eb73c | 2015-05-05 16:10:44 +0000 | [diff] [blame] | 870 | def : Pat<(v16i8 (bitconvert (v1i128 VRRC:$src))), (v16i8 VRRC:$src)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 871 | |
| 872 | def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 873 | def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 874 | def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 875 | def : Pat<(v8i16 (bitconvert (v2i64 VRRC:$src))), (v8i16 VRRC:$src)>; |
Kit Barton | d4eb73c | 2015-05-05 16:10:44 +0000 | [diff] [blame] | 876 | def : Pat<(v8i16 (bitconvert (v1i128 VRRC:$src))), (v8i16 VRRC:$src)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 877 | |
| 878 | def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 879 | def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 880 | def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 881 | def : Pat<(v4i32 (bitconvert (v2i64 VRRC:$src))), (v4i32 VRRC:$src)>; |
Kit Barton | d4eb73c | 2015-05-05 16:10:44 +0000 | [diff] [blame] | 882 | def : Pat<(v4i32 (bitconvert (v1i128 VRRC:$src))), (v4i32 VRRC:$src)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 883 | |
| 884 | def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 885 | def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 886 | def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 887 | def : Pat<(v4f32 (bitconvert (v2i64 VRRC:$src))), (v4f32 VRRC:$src)>; |
Kit Barton | d4eb73c | 2015-05-05 16:10:44 +0000 | [diff] [blame] | 888 | def : Pat<(v4f32 (bitconvert (v1i128 VRRC:$src))), (v4f32 VRRC:$src)>; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 889 | |
| 890 | def : Pat<(v2i64 (bitconvert (v16i8 VRRC:$src))), (v2i64 VRRC:$src)>; |
| 891 | def : Pat<(v2i64 (bitconvert (v8i16 VRRC:$src))), (v2i64 VRRC:$src)>; |
| 892 | def : Pat<(v2i64 (bitconvert (v4i32 VRRC:$src))), (v2i64 VRRC:$src)>; |
| 893 | def : Pat<(v2i64 (bitconvert (v4f32 VRRC:$src))), (v2i64 VRRC:$src)>; |
Kit Barton | d4eb73c | 2015-05-05 16:10:44 +0000 | [diff] [blame] | 894 | def : Pat<(v2i64 (bitconvert (v1i128 VRRC:$src))), (v2i64 VRRC:$src)>; |
| 895 | |
| 896 | def : Pat<(v1i128 (bitconvert (v16i8 VRRC:$src))), (v1i128 VRRC:$src)>; |
| 897 | def : Pat<(v1i128 (bitconvert (v8i16 VRRC:$src))), (v1i128 VRRC:$src)>; |
| 898 | def : Pat<(v1i128 (bitconvert (v4i32 VRRC:$src))), (v1i128 VRRC:$src)>; |
| 899 | def : Pat<(v1i128 (bitconvert (v4f32 VRRC:$src))), (v1i128 VRRC:$src)>; |
| 900 | def : Pat<(v1i128 (bitconvert (v2i64 VRRC:$src))), (v1i128 VRRC:$src)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 901 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 902 | // Shuffles. |
| 903 | |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 904 | // Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x) |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 905 | def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef), |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 906 | (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm $in))>; |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 907 | def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef), |
| 908 | (VPKUWUM $vA, $vA)>; |
| 909 | def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef), |
| 910 | (VPKUHUM $vA, $vA)>; |
Graham Yiu | 6715261 | 2017-11-01 18:06:56 +0000 | [diff] [blame] | 911 | def:Pat<(vsldoi_shuffle:$SH v16i8:$vA, v16i8:$vB), |
| 912 | (VSLDOI v16i8:$vA, v16i8:$vB, (VSLDOI_get_imm $SH))>; |
| 913 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 914 | |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 915 | // Match vsldoi(y,x), vpkuwum(y,x), vpkuhum(y,x), i.e., swapped operands. |
| 916 | // These fragments are matched for little-endian, where the inputs must |
| 917 | // be swapped for correct semantics. |
| 918 | def:Pat<(vsldoi_swapped_shuffle:$in v16i8:$vA, v16i8:$vB), |
| 919 | (VSLDOI $vB, $vA, (VSLDOI_swapped_get_imm $in))>; |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 920 | def:Pat<(vpkuwum_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 921 | (VPKUWUM $vB, $vA)>; |
| 922 | def:Pat<(vpkuhum_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 923 | (VPKUHUM $vB, $vA)>; |
| 924 | |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 925 | // Match vmrg*(x,x) |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 926 | def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef), |
| 927 | (VMRGLB $vA, $vA)>; |
| 928 | def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef), |
| 929 | (VMRGLH $vA, $vA)>; |
| 930 | def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef), |
| 931 | (VMRGLW $vA, $vA)>; |
| 932 | def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef), |
| 933 | (VMRGHB $vA, $vA)>; |
| 934 | def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef), |
| 935 | (VMRGHH $vA, $vA)>; |
| 936 | def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef), |
| 937 | (VMRGHW $vA, $vA)>; |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 938 | |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 939 | // Match vmrg*(y,x), i.e., swapped operands. These fragments |
| 940 | // are matched for little-endian, where the inputs must be |
| 941 | // swapped for correct semantics. |
| 942 | def:Pat<(vmrglb_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 943 | (VMRGLB $vB, $vA)>; |
| 944 | def:Pat<(vmrglh_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 945 | (VMRGLH $vB, $vA)>; |
| 946 | def:Pat<(vmrglw_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 947 | (VMRGLW $vB, $vA)>; |
| 948 | def:Pat<(vmrghb_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 949 | (VMRGHB $vB, $vA)>; |
| 950 | def:Pat<(vmrghh_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 951 | (VMRGHH $vB, $vA)>; |
| 952 | def:Pat<(vmrghw_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 953 | (VMRGHW $vB, $vA)>; |
| 954 | |
Chris Lattner | b3617be | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 955 | // Logical Operations |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 956 | def : Pat<(vnot_ppc v4i32:$vA), (VNOR $vA, $vA)>; |
Chris Lattner | 873202f | 2006-04-15 23:45:24 +0000 | [diff] [blame] | 957 | |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 958 | def : Pat<(vnot_ppc (or v4i32:$A, v4i32:$B)), |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 959 | (VNOR $A, $B)>; |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 960 | def : Pat<(and v4i32:$A, (vnot_ppc v4i32:$B)), |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 961 | (VANDC $A, $B)>; |
Chris Lattner | 873202f | 2006-04-15 23:45:24 +0000 | [diff] [blame] | 962 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 963 | def : Pat<(fmul v4f32:$vA, v4f32:$vB), |
| 964 | (VMADDFP $vA, $vB, |
Adhemerval Zanella | 812410f | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 965 | (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 966 | |
| 967 | // Fused multiply add and multiply sub for packed float. These are represented |
| 968 | // separately from the real instructions above, for operations that must have |
| 969 | // the additional precision, such as Newton-Rhapson (used by divide, sqrt) |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 970 | def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 971 | (VMADDFP $A, $B, $C)>; |
| 972 | def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 973 | (VNMSUBFP $A, $B, $C)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 974 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 975 | def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 976 | (VMADDFP $A, $B, $C)>; |
| 977 | def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 978 | (VNMSUBFP $A, $B, $C)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 979 | |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 980 | def : Pat<(PPCvperm v16i8:$vA, v16i8:$vB, v16i8:$vC), |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 981 | (VPERM $vA, $vB, $vC)>; |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 982 | |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 983 | def : Pat<(PPCfre v4f32:$A), (VREFP $A)>; |
| 984 | def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>; |
| 985 | |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 986 | // Vector shifts |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 987 | def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)), |
| 988 | (v16i8 (VSLB $vA, $vB))>; |
| 989 | def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)), |
| 990 | (v8i16 (VSLH $vA, $vB))>; |
| 991 | def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)), |
| 992 | (v4i32 (VSLW $vA, $vB))>; |
Kyle Butt | f6c61ef | 2017-05-17 21:54:41 +0000 | [diff] [blame] | 993 | def : Pat<(v1i128 (shl v1i128:$vA, v1i128:$vB)), |
| 994 | (v1i128 (VSL (VSLO $vA, $vB), (VSPLTB 15, $vB)))>; |
Tim Shen | 10c64e6 | 2017-05-12 19:25:37 +0000 | [diff] [blame] | 995 | def : Pat<(v16i8 (PPCshl v16i8:$vA, v16i8:$vB)), |
| 996 | (v16i8 (VSLB $vA, $vB))>; |
| 997 | def : Pat<(v8i16 (PPCshl v8i16:$vA, v8i16:$vB)), |
| 998 | (v8i16 (VSLH $vA, $vB))>; |
| 999 | def : Pat<(v4i32 (PPCshl v4i32:$vA, v4i32:$vB)), |
| 1000 | (v4i32 (VSLW $vA, $vB))>; |
Kyle Butt | f6c61ef | 2017-05-17 21:54:41 +0000 | [diff] [blame] | 1001 | def : Pat<(v1i128 (PPCshl v1i128:$vA, v1i128:$vB)), |
| 1002 | (v1i128 (VSL (VSLO $vA, $vB), (VSPLTB 15, $vB)))>; |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 1003 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 1004 | def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)), |
| 1005 | (v16i8 (VSRB $vA, $vB))>; |
| 1006 | def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)), |
| 1007 | (v8i16 (VSRH $vA, $vB))>; |
| 1008 | def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)), |
| 1009 | (v4i32 (VSRW $vA, $vB))>; |
Kyle Butt | f6c61ef | 2017-05-17 21:54:41 +0000 | [diff] [blame] | 1010 | def : Pat<(v1i128 (srl v1i128:$vA, v1i128:$vB)), |
| 1011 | (v1i128 (VSR (VSRO $vA, $vB), (VSPLTB 15, $vB)))>; |
Tim Shen | 10c64e6 | 2017-05-12 19:25:37 +0000 | [diff] [blame] | 1012 | def : Pat<(v16i8 (PPCsrl v16i8:$vA, v16i8:$vB)), |
| 1013 | (v16i8 (VSRB $vA, $vB))>; |
| 1014 | def : Pat<(v8i16 (PPCsrl v8i16:$vA, v8i16:$vB)), |
| 1015 | (v8i16 (VSRH $vA, $vB))>; |
| 1016 | def : Pat<(v4i32 (PPCsrl v4i32:$vA, v4i32:$vB)), |
| 1017 | (v4i32 (VSRW $vA, $vB))>; |
Kyle Butt | f6c61ef | 2017-05-17 21:54:41 +0000 | [diff] [blame] | 1018 | def : Pat<(v1i128 (PPCsrl v1i128:$vA, v1i128:$vB)), |
| 1019 | (v1i128 (VSR (VSRO $vA, $vB), (VSPLTB 15, $vB)))>; |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 1020 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 1021 | def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)), |
| 1022 | (v16i8 (VSRAB $vA, $vB))>; |
| 1023 | def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)), |
| 1024 | (v8i16 (VSRAH $vA, $vB))>; |
| 1025 | def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)), |
| 1026 | (v4i32 (VSRAW $vA, $vB))>; |
Tim Shen | 10c64e6 | 2017-05-12 19:25:37 +0000 | [diff] [blame] | 1027 | def : Pat<(v16i8 (PPCsra v16i8:$vA, v16i8:$vB)), |
| 1028 | (v16i8 (VSRAB $vA, $vB))>; |
| 1029 | def : Pat<(v8i16 (PPCsra v8i16:$vA, v8i16:$vB)), |
| 1030 | (v8i16 (VSRAH $vA, $vB))>; |
| 1031 | def : Pat<(v4i32 (PPCsra v4i32:$vA, v4i32:$vB)), |
| 1032 | (v4i32 (VSRAW $vA, $vB))>; |
Adhemerval Zanella | 5c6e084 | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 1033 | |
| 1034 | // Float to integer and integer to float conversions |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 1035 | def : Pat<(v4i32 (fp_to_sint v4f32:$vA)), |
| 1036 | (VCTSXS_0 $vA)>; |
| 1037 | def : Pat<(v4i32 (fp_to_uint v4f32:$vA)), |
| 1038 | (VCTUXS_0 $vA)>; |
| 1039 | def : Pat<(v4f32 (sint_to_fp v4i32:$vA)), |
| 1040 | (VCFSX_0 $vA)>; |
| 1041 | def : Pat<(v4f32 (uint_to_fp v4i32:$vA)), |
| 1042 | (VCFUX_0 $vA)>; |
Adhemerval Zanella | bdface5 | 2012-11-15 20:56:03 +0000 | [diff] [blame] | 1043 | |
| 1044 | // Floating-point rounding |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 1045 | def : Pat<(v4f32 (ffloor v4f32:$vA)), |
| 1046 | (VRFIM $vA)>; |
| 1047 | def : Pat<(v4f32 (fceil v4f32:$vA)), |
| 1048 | (VRFIP $vA)>; |
| 1049 | def : Pat<(v4f32 (ftrunc v4f32:$vA)), |
| 1050 | (VRFIZ $vA)>; |
| 1051 | def : Pat<(v4f32 (fnearbyint v4f32:$vA)), |
| 1052 | (VRFIN $vA)>; |
Hal Finkel | b0fac42 | 2013-03-15 13:21:21 +0000 | [diff] [blame] | 1053 | |
| 1054 | } // end HasAltivec |
| 1055 | |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 1056 | def HasP8Altivec : Predicate<"PPCSubTarget->hasP8Altivec()">; |
Nemanja Ivanovic | e8effe1 | 2015-03-04 20:44:33 +0000 | [diff] [blame] | 1057 | def HasP8Crypto : Predicate<"PPCSubTarget->hasP8Crypto()">; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 1058 | let Predicates = [HasP8Altivec] in { |
Bill Schmidt | 433b1c3 | 2015-02-05 15:24:47 +0000 | [diff] [blame] | 1059 | |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1060 | let isCommutable = 1 in { |
| 1061 | def VMULESW : VX1_Int_Ty2<904, "vmulesw", int_ppc_altivec_vmulesw, |
| 1062 | v2i64, v4i32>; |
| 1063 | def VMULEUW : VX1_Int_Ty2<648, "vmuleuw", int_ppc_altivec_vmuleuw, |
| 1064 | v2i64, v4i32>; |
| 1065 | def VMULOSW : VX1_Int_Ty2<392, "vmulosw", int_ppc_altivec_vmulosw, |
| 1066 | v2i64, v4i32>; |
| 1067 | def VMULOUW : VX1_Int_Ty2<136, "vmulouw", int_ppc_altivec_vmulouw, |
| 1068 | v2i64, v4i32>; |
Kit Barton | 20d3981 | 2015-03-10 19:49:38 +0000 | [diff] [blame] | 1069 | def VMULUWM : VXForm_1<137, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1070 | "vmuluwm $vD, $vA, $vB", IIC_VecGeneral, |
| 1071 | [(set v4i32:$vD, (mul v4i32:$vA, v4i32:$vB))]>; |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1072 | def VMAXSD : VX1_Int_Ty<450, "vmaxsd", int_ppc_altivec_vmaxsd, v2i64>; |
| 1073 | def VMAXUD : VX1_Int_Ty<194, "vmaxud", int_ppc_altivec_vmaxud, v2i64>; |
| 1074 | def VMINSD : VX1_Int_Ty<962, "vminsd", int_ppc_altivec_vminsd, v2i64>; |
Bill Schmidt | 1723525 | 2015-03-18 22:13:03 +0000 | [diff] [blame] | 1075 | def VMINUD : VX1_Int_Ty<706, "vminud", int_ppc_altivec_vminud, v2i64>; |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1076 | } // isCommutable |
| 1077 | |
Kit Barton | 13894c7 | 2015-06-25 15:17:40 +0000 | [diff] [blame] | 1078 | // Vector merge |
| 1079 | def VMRGEW : VXForm_1<1932, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1080 | "vmrgew $vD, $vA, $vB", IIC_VecFP, |
| 1081 | [(set v16i8:$vD, (vmrgew_shuffle v16i8:$vA, v16i8:$vB))]>; |
| 1082 | def VMRGOW : VXForm_1<1676, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1083 | "vmrgow $vD, $vA, $vB", IIC_VecFP, |
| 1084 | [(set v16i8:$vD, (vmrgow_shuffle v16i8:$vA, v16i8:$vB))]>; |
| 1085 | |
| 1086 | // Match vmrgew(x,x) and vmrgow(x,x) |
| 1087 | def:Pat<(vmrgew_unary_shuffle v16i8:$vA, undef), |
| 1088 | (VMRGEW $vA, $vA)>; |
| 1089 | def:Pat<(vmrgow_unary_shuffle v16i8:$vA, undef), |
| 1090 | (VMRGOW $vA, $vA)>; |
| 1091 | |
| 1092 | // Match vmrgew(y,x) and vmrgow(y,x), i.e., swapped operands. These fragments |
| 1093 | // are matched for little-endian, where the inputs must be swapped for correct |
| 1094 | // semantics.w |
| 1095 | def:Pat<(vmrgew_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 1096 | (VMRGEW $vB, $vA)>; |
| 1097 | def:Pat<(vmrgow_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 1098 | (VMRGOW $vB, $vA)>; |
| 1099 | |
| 1100 | |
Kit Barton | e48b1e1 | 2015-03-05 16:24:38 +0000 | [diff] [blame] | 1101 | // Vector shifts |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1102 | def VRLD : VX1_Int_Ty<196, "vrld", int_ppc_altivec_vrld, v2i64>; |
Kit Barton | e48b1e1 | 2015-03-05 16:24:38 +0000 | [diff] [blame] | 1103 | def VSLD : VXForm_1<1476, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Tim Shen | 10c64e6 | 2017-05-12 19:25:37 +0000 | [diff] [blame] | 1104 | "vsld $vD, $vA, $vB", IIC_VecGeneral, []>; |
Kit Barton | e48b1e1 | 2015-03-05 16:24:38 +0000 | [diff] [blame] | 1105 | def VSRD : VXForm_1<1732, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Tim Shen | 10c64e6 | 2017-05-12 19:25:37 +0000 | [diff] [blame] | 1106 | "vsrd $vD, $vA, $vB", IIC_VecGeneral, []>; |
Kit Barton | e48b1e1 | 2015-03-05 16:24:38 +0000 | [diff] [blame] | 1107 | def VSRAD : VXForm_1<964, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Tim Shen | 10c64e6 | 2017-05-12 19:25:37 +0000 | [diff] [blame] | 1108 | "vsrad $vD, $vA, $vB", IIC_VecGeneral, []>; |
| 1109 | |
| 1110 | def : Pat<(v2i64 (shl v2i64:$vA, v2i64:$vB)), |
| 1111 | (v2i64 (VSLD $vA, $vB))>; |
| 1112 | def : Pat<(v2i64 (PPCshl v2i64:$vA, v2i64:$vB)), |
| 1113 | (v2i64 (VSLD $vA, $vB))>; |
| 1114 | def : Pat<(v2i64 (srl v2i64:$vA, v2i64:$vB)), |
| 1115 | (v2i64 (VSRD $vA, $vB))>; |
| 1116 | def : Pat<(v2i64 (PPCsrl v2i64:$vA, v2i64:$vB)), |
| 1117 | (v2i64 (VSRD $vA, $vB))>; |
| 1118 | def : Pat<(v2i64 (sra v2i64:$vA, v2i64:$vB)), |
| 1119 | (v2i64 (VSRAD $vA, $vB))>; |
| 1120 | def : Pat<(v2i64 (PPCsra v2i64:$vA, v2i64:$vB)), |
| 1121 | (v2i64 (VSRAD $vA, $vB))>; |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1122 | |
| 1123 | // Vector Integer Arithmetic Instructions |
| 1124 | let isCommutable = 1 in { |
| 1125 | def VADDUDM : VXForm_1<192, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1126 | "vaddudm $vD, $vA, $vB", IIC_VecGeneral, |
| 1127 | [(set v2i64:$vD, (add v2i64:$vA, v2i64:$vB))]>; |
Kit Barton | 6646033 | 2015-05-25 15:49:26 +0000 | [diff] [blame] | 1128 | def VADDUQM : VXForm_1<256, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1129 | "vadduqm $vD, $vA, $vB", IIC_VecGeneral, |
| 1130 | [(set v1i128:$vD, (add v1i128:$vA, v1i128:$vB))]>; |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1131 | } // isCommutable |
| 1132 | |
Kit Barton | 6646033 | 2015-05-25 15:49:26 +0000 | [diff] [blame] | 1133 | // Vector Quadword Add |
| 1134 | def VADDEUQM : VA1a_Int_Ty<60, "vaddeuqm", int_ppc_altivec_vaddeuqm, v1i128>; |
| 1135 | def VADDCUQ : VX1_Int_Ty<320, "vaddcuq", int_ppc_altivec_vaddcuq, v1i128>; |
| 1136 | def VADDECUQ : VA1a_Int_Ty<61, "vaddecuq", int_ppc_altivec_vaddecuq, v1i128>; |
| 1137 | |
| 1138 | // Vector Doubleword Subtract |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1139 | def VSUBUDM : VXForm_1<1216, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1140 | "vsubudm $vD, $vA, $vB", IIC_VecGeneral, |
| 1141 | [(set v2i64:$vD, (sub v2i64:$vA, v2i64:$vB))]>; |
| 1142 | |
Kit Barton | 6646033 | 2015-05-25 15:49:26 +0000 | [diff] [blame] | 1143 | // Vector Quadword Subtract |
| 1144 | def VSUBUQM : VXForm_1<1280, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1145 | "vsubuqm $vD, $vA, $vB", IIC_VecGeneral, |
| 1146 | [(set v1i128:$vD, (sub v1i128:$vA, v1i128:$vB))]>; |
| 1147 | def VSUBEUQM : VA1a_Int_Ty<62, "vsubeuqm", int_ppc_altivec_vsubeuqm, v1i128>; |
| 1148 | def VSUBCUQ : VX1_Int_Ty<1344, "vsubcuq", int_ppc_altivec_vsubcuq, v1i128>; |
| 1149 | def VSUBECUQ : VA1a_Int_Ty<63, "vsubecuq", int_ppc_altivec_vsubecuq, v1i128>; |
| 1150 | |
Bill Schmidt | 433b1c3 | 2015-02-05 15:24:47 +0000 | [diff] [blame] | 1151 | // Count Leading Zeros |
| 1152 | def VCLZB : VXForm_2<1794, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1153 | "vclzb $vD, $vB", IIC_VecGeneral, |
| 1154 | [(set v16i8:$vD, (ctlz v16i8:$vB))]>; |
| 1155 | def VCLZH : VXForm_2<1858, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1156 | "vclzh $vD, $vB", IIC_VecGeneral, |
| 1157 | [(set v8i16:$vD, (ctlz v8i16:$vB))]>; |
| 1158 | def VCLZW : VXForm_2<1922, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1159 | "vclzw $vD, $vB", IIC_VecGeneral, |
| 1160 | [(set v4i32:$vD, (ctlz v4i32:$vB))]>; |
| 1161 | def VCLZD : VXForm_2<1986, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1162 | "vclzd $vD, $vB", IIC_VecGeneral, |
| 1163 | [(set v2i64:$vD, (ctlz v2i64:$vB))]>; |
| 1164 | |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 1165 | // Population Count |
| 1166 | def VPOPCNTB : VXForm_2<1795, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1167 | "vpopcntb $vD, $vB", IIC_VecGeneral, |
| 1168 | [(set v16i8:$vD, (ctpop v16i8:$vB))]>; |
| 1169 | def VPOPCNTH : VXForm_2<1859, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1170 | "vpopcnth $vD, $vB", IIC_VecGeneral, |
| 1171 | [(set v8i16:$vD, (ctpop v8i16:$vB))]>; |
| 1172 | def VPOPCNTW : VXForm_2<1923, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1173 | "vpopcntw $vD, $vB", IIC_VecGeneral, |
| 1174 | [(set v4i32:$vD, (ctpop v4i32:$vB))]>; |
| 1175 | def VPOPCNTD : VXForm_2<1987, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1176 | "vpopcntd $vD, $vB", IIC_VecGeneral, |
| 1177 | [(set v2i64:$vD, (ctpop v2i64:$vB))]>; |
Kit Barton | 0b0cdb1 | 2015-02-09 17:03:18 +0000 | [diff] [blame] | 1178 | |
| 1179 | let isCommutable = 1 in { |
Kit Barton | 0b0cdb1 | 2015-02-09 17:03:18 +0000 | [diff] [blame] | 1180 | // FIXME: Use AddedComplexity > 400 to ensure these patterns match before the |
| 1181 | // VSX equivalents. We need to fix this up at some point. Two possible |
| 1182 | // solutions for this problem: |
| 1183 | // 1. Disable Altivec patterns that compete with VSX patterns using the |
| 1184 | // !HasVSX predicate. This essentially favours VSX over Altivec, in |
| 1185 | // hopes of reducing register pressure (larger register set using VSX |
| 1186 | // instructions than VMX instructions) |
| 1187 | // 2. Employ a more disciplined use of AddedComplexity, which would provide |
| 1188 | // more fine-grained control than option 1. This would be beneficial |
| 1189 | // if we find situations where Altivec is really preferred over VSX. |
| 1190 | def VEQV : VXForm_1<1668, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1191 | "veqv $vD, $vA, $vB", IIC_VecGeneral, |
| 1192 | [(set v4i32:$vD, (vnot_ppc (xor v4i32:$vA, v4i32:$vB)))]>; |
| 1193 | def VNAND : VXForm_1<1412, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1194 | "vnand $vD, $vA, $vB", IIC_VecGeneral, |
| 1195 | [(set v4i32:$vD, (vnot_ppc (and v4i32:$vA, v4i32:$vB)))]>; |
Kit Barton | 263edb9 | 2015-02-20 15:54:58 +0000 | [diff] [blame] | 1196 | } // isCommutable |
| 1197 | |
Kit Barton | 0b0cdb1 | 2015-02-09 17:03:18 +0000 | [diff] [blame] | 1198 | def VORC : VXForm_1<1348, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1199 | "vorc $vD, $vA, $vB", IIC_VecGeneral, |
| 1200 | [(set v4i32:$vD, (or v4i32:$vA, |
| 1201 | (vnot_ppc v4i32:$vB)))]>; |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1202 | |
| 1203 | // i64 element comparisons. |
| 1204 | def VCMPEQUD : VCMP <199, "vcmpequd $vD, $vA, $vB" , v2i64>; |
| 1205 | def VCMPEQUDo : VCMPo<199, "vcmpequd. $vD, $vA, $vB", v2i64>; |
| 1206 | def VCMPGTSD : VCMP <967, "vcmpgtsd $vD, $vA, $vB" , v2i64>; |
| 1207 | def VCMPGTSDo : VCMPo<967, "vcmpgtsd. $vD, $vA, $vB", v2i64>; |
| 1208 | def VCMPGTUD : VCMP <711, "vcmpgtud $vD, $vA, $vB" , v2i64>; |
| 1209 | def VCMPGTUDo : VCMPo<711, "vcmpgtud. $vD, $vA, $vB", v2i64>; |
| 1210 | |
Nemanja Ivanovic | e8effe1 | 2015-03-04 20:44:33 +0000 | [diff] [blame] | 1211 | // The cryptography instructions that do not require Category:Vector.Crypto |
| 1212 | def VPMSUMB : VX1_Int_Ty<1032, "vpmsumb", |
| 1213 | int_ppc_altivec_crypto_vpmsumb, v16i8>; |
| 1214 | def VPMSUMH : VX1_Int_Ty<1096, "vpmsumh", |
| 1215 | int_ppc_altivec_crypto_vpmsumh, v8i16>; |
| 1216 | def VPMSUMW : VX1_Int_Ty<1160, "vpmsumw", |
| 1217 | int_ppc_altivec_crypto_vpmsumw, v4i32>; |
| 1218 | def VPMSUMD : VX1_Int_Ty<1224, "vpmsumd", |
| 1219 | int_ppc_altivec_crypto_vpmsumd, v2i64>; |
| 1220 | def VPERMXOR : VA1a_Int_Ty<45, "vpermxor", |
| 1221 | int_ppc_altivec_crypto_vpermxor, v16i8>; |
| 1222 | |
Bill Schmidt | 5ed84cd | 2015-05-16 01:02:12 +0000 | [diff] [blame] | 1223 | // Vector doubleword integer pack and unpack. |
| 1224 | def VPKSDSS : VX1_Int_Ty2<1486, "vpksdss", int_ppc_altivec_vpksdss, |
| 1225 | v4i32, v2i64>; |
| 1226 | def VPKSDUS : VX1_Int_Ty2<1358, "vpksdus", int_ppc_altivec_vpksdus, |
| 1227 | v4i32, v2i64>; |
| 1228 | def VPKUDUM : VXForm_1<1102, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1229 | "vpkudum $vD, $vA, $vB", IIC_VecFP, |
| 1230 | [(set v16i8:$vD, |
| 1231 | (vpkudum_shuffle v16i8:$vA, v16i8:$vB))]>; |
| 1232 | def VPKUDUS : VX1_Int_Ty2<1230, "vpkudus", int_ppc_altivec_vpkudus, |
| 1233 | v4i32, v2i64>; |
| 1234 | def VUPKHSW : VX2_Int_Ty2<1614, "vupkhsw", int_ppc_altivec_vupkhsw, |
| 1235 | v2i64, v4i32>; |
| 1236 | def VUPKLSW : VX2_Int_Ty2<1742, "vupklsw", int_ppc_altivec_vupklsw, |
| 1237 | v2i64, v4i32>; |
| 1238 | |
| 1239 | // Shuffle patterns for unary and swapped (LE) vector pack modulo. |
| 1240 | def:Pat<(vpkudum_unary_shuffle v16i8:$vA, undef), |
| 1241 | (VPKUDUM $vA, $vA)>; |
| 1242 | def:Pat<(vpkudum_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 1243 | (VPKUDUM $vB, $vA)>; |
| 1244 | |
Nemanja Ivanovic | ea1db8a | 2015-06-11 06:21:25 +0000 | [diff] [blame] | 1245 | def VGBBD : VX2_Int_Ty2<1292, "vgbbd", int_ppc_altivec_vgbbd, v16i8, v16i8>; |
| 1246 | def VBPERMQ : VX1_Int_Ty2<1356, "vbpermq", int_ppc_altivec_vbpermq, |
| 1247 | v2i64, v16i8>; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 1248 | } // end HasP8Altivec |
Nemanja Ivanovic | e8effe1 | 2015-03-04 20:44:33 +0000 | [diff] [blame] | 1249 | |
| 1250 | // Crypto instructions (from builtins) |
| 1251 | let Predicates = [HasP8Crypto] in { |
| 1252 | def VSHASIGMAW : VXCR_Int_Ty<1666, "vshasigmaw", |
| 1253 | int_ppc_altivec_crypto_vshasigmaw, v4i32>; |
| 1254 | def VSHASIGMAD : VXCR_Int_Ty<1730, "vshasigmad", |
| 1255 | int_ppc_altivec_crypto_vshasigmad, v2i64>; |
| 1256 | def VCIPHER : VX1_Int_Ty<1288, "vcipher", int_ppc_altivec_crypto_vcipher, |
| 1257 | v2i64>; |
| 1258 | def VCIPHERLAST : VX1_Int_Ty<1289, "vcipherlast", |
| 1259 | int_ppc_altivec_crypto_vcipherlast, v2i64>; |
| 1260 | def VNCIPHER : VX1_Int_Ty<1352, "vncipher", |
| 1261 | int_ppc_altivec_crypto_vncipher, v2i64>; |
| 1262 | def VNCIPHERLAST : VX1_Int_Ty<1353, "vncipherlast", |
| 1263 | int_ppc_altivec_crypto_vncipherlast, v2i64>; |
| 1264 | def VSBOX : VXBX_Int_Ty<1480, "vsbox", int_ppc_altivec_crypto_vsbox, v2i64>; |
| 1265 | } // HasP8Crypto |
Kit Barton | e725669 | 2016-03-01 20:51:57 +0000 | [diff] [blame] | 1266 | |
| 1267 | // The following altivec instructions were introduced in Power ISA 3.0 |
| 1268 | def HasP9Altivec : Predicate<"PPCSubTarget->hasP9Altivec()">; |
| 1269 | let Predicates = [HasP9Altivec] in { |
| 1270 | |
Kit Barton | e725669 | 2016-03-01 20:51:57 +0000 | [diff] [blame] | 1271 | // i8 element comparisons. |
Nemanja Ivanovic | 6f22b41 | 2016-09-27 08:42:12 +0000 | [diff] [blame] | 1272 | def VCMPNEB : VCMP < 7, "vcmpneb $vD, $vA, $vB" , v16i8>; |
| 1273 | def VCMPNEBo : VCMPo < 7, "vcmpneb. $vD, $vA, $vB" , v16i8>; |
| 1274 | def VCMPNEZB : VCMP <263, "vcmpnezb $vD, $vA, $vB" , v16i8>; |
| 1275 | def VCMPNEZBo : VCMPo<263, "vcmpnezb. $vD, $vA, $vB", v16i8>; |
Kit Barton | e725669 | 2016-03-01 20:51:57 +0000 | [diff] [blame] | 1276 | |
| 1277 | // i16 element comparisons. |
Nemanja Ivanovic | 6f22b41 | 2016-09-27 08:42:12 +0000 | [diff] [blame] | 1278 | def VCMPNEH : VCMP < 71, "vcmpneh $vD, $vA, $vB" , v8i16>; |
| 1279 | def VCMPNEHo : VCMPo< 71, "vcmpneh. $vD, $vA, $vB" , v8i16>; |
| 1280 | def VCMPNEZH : VCMP <327, "vcmpnezh $vD, $vA, $vB" , v8i16>; |
| 1281 | def VCMPNEZHo : VCMPo<327, "vcmpnezh. $vD, $vA, $vB", v8i16>; |
Kit Barton | e725669 | 2016-03-01 20:51:57 +0000 | [diff] [blame] | 1282 | |
| 1283 | // i32 element comparisons. |
Nemanja Ivanovic | 6f22b41 | 2016-09-27 08:42:12 +0000 | [diff] [blame] | 1284 | def VCMPNEW : VCMP <135, "vcmpnew $vD, $vA, $vB" , v4i32>; |
| 1285 | def VCMPNEWo : VCMPo<135, "vcmpnew. $vD, $vA, $vB" , v4i32>; |
| 1286 | def VCMPNEZW : VCMP <391, "vcmpnezw $vD, $vA, $vB" , v4i32>; |
| 1287 | def VCMPNEZWo : VCMPo<391, "vcmpnezw. $vD, $vA, $vB", v4i32>; |
Kit Barton | e725669 | 2016-03-01 20:51:57 +0000 | [diff] [blame] | 1288 | |
| 1289 | // VX-Form: [PO VRT / UIM VRB XO]. |
| 1290 | // We use VXForm_1 to implement it, that is, we use "VRA" (5 bit) to represent |
| 1291 | // "/ UIM" (1 + 4 bit) |
| 1292 | class VX1_VT5_UIM5_VB5<bits<11> xo, string opc, list<dag> pattern> |
| 1293 | : VXForm_1<xo, (outs vrrc:$vD), (ins u4imm:$UIMM, vrrc:$vB), |
| 1294 | !strconcat(opc, " $vD, $vB, $UIMM"), IIC_VecGeneral, pattern>; |
| 1295 | |
| 1296 | class VX1_RT5_RA5_VB5<bits<11> xo, string opc, list<dag> pattern> |
| 1297 | : VXForm_1<xo, (outs g8rc:$rD), (ins g8rc:$rA, vrrc:$vB), |
| 1298 | !strconcat(opc, " $rD, $rA, $vB"), IIC_VecGeneral, pattern>; |
| 1299 | |
| 1300 | // Vector Extract Unsigned |
| 1301 | def VEXTRACTUB : VX1_VT5_UIM5_VB5<525, "vextractub", []>; |
| 1302 | def VEXTRACTUH : VX1_VT5_UIM5_VB5<589, "vextractuh", []>; |
| 1303 | def VEXTRACTUW : VX1_VT5_UIM5_VB5<653, "vextractuw", []>; |
| 1304 | def VEXTRACTD : VX1_VT5_UIM5_VB5<717, "vextractd" , []>; |
| 1305 | |
| 1306 | // Vector Extract Unsigned Byte/Halfword/Word Left/Right-Indexed |
| 1307 | def VEXTUBLX : VX1_RT5_RA5_VB5<1549, "vextublx", []>; |
| 1308 | def VEXTUBRX : VX1_RT5_RA5_VB5<1805, "vextubrx", []>; |
| 1309 | def VEXTUHLX : VX1_RT5_RA5_VB5<1613, "vextuhlx", []>; |
| 1310 | def VEXTUHRX : VX1_RT5_RA5_VB5<1869, "vextuhrx", []>; |
| 1311 | def VEXTUWLX : VX1_RT5_RA5_VB5<1677, "vextuwlx", []>; |
| 1312 | def VEXTUWRX : VX1_RT5_RA5_VB5<1933, "vextuwrx", []>; |
| 1313 | |
| 1314 | // Vector Insert Element Instructions |
Graham Yiu | 030621b | 2017-11-06 20:18:30 +0000 | [diff] [blame] | 1315 | def VINSERTB : VXForm_1<781, (outs vrrc:$vD), |
| 1316 | (ins vrrc:$vDi, u4imm:$UIM, vrrc:$vB), |
| 1317 | "vinsertb $vD, $vB, $UIM", IIC_VecGeneral, |
| 1318 | [(set v16i8:$vD, (PPCvecinsert v16i8:$vDi, v16i8:$vB, |
| 1319 | imm32SExt16:$UIM))]>, |
| 1320 | RegConstraint<"$vDi = $vD">, NoEncode<"$vDi">; |
Graham Yiu | 6715261 | 2017-11-01 18:06:56 +0000 | [diff] [blame] | 1321 | def VINSERTH : VXForm_1<845, (outs vrrc:$vD), |
| 1322 | (ins vrrc:$vDi, u4imm:$UIM, vrrc:$vB), |
| 1323 | "vinserth $vD, $vB, $UIM", IIC_VecGeneral, |
| 1324 | [(set v8i16:$vD, (PPCvecinsert v8i16:$vDi, v8i16:$vB, |
| 1325 | imm32SExt16:$UIM))]>, |
| 1326 | RegConstraint<"$vDi = $vD">, NoEncode<"$vDi">; |
Kit Barton | e725669 | 2016-03-01 20:51:57 +0000 | [diff] [blame] | 1327 | def VINSERTW : VX1_VT5_UIM5_VB5<909, "vinsertw", []>; |
| 1328 | def VINSERTD : VX1_VT5_UIM5_VB5<973, "vinsertd", []>; |
Chuang-Yu Cheng | 065969e | 2016-03-26 05:46:11 +0000 | [diff] [blame] | 1329 | |
| 1330 | class VX_VT5_EO5_VB5<bits<11> xo, bits<5> eo, string opc, list<dag> pattern> |
| 1331 | : VXForm_RD5_XO5_RS5<xo, eo, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1332 | !strconcat(opc, " $vD, $vB"), IIC_VecGeneral, pattern>; |
Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 1333 | class VX_VT5_EO5_VB5s<bits<11> xo, bits<5> eo, string opc, list<dag> pattern> |
| 1334 | : VXForm_RD5_XO5_RS5<xo, eo, (outs vfrc:$vD), (ins vfrc:$vB), |
| 1335 | !strconcat(opc, " $vD, $vB"), IIC_VecGeneral, pattern>; |
Chuang-Yu Cheng | 065969e | 2016-03-26 05:46:11 +0000 | [diff] [blame] | 1336 | |
| 1337 | // Vector Count Leading/Trailing Zero LSB. Result is placed into GPR[rD] |
Nemanja Ivanovic | e28a0fc | 2016-10-28 19:38:24 +0000 | [diff] [blame] | 1338 | def VCLZLSBB : VXForm_RD5_XO5_RS5<1538, 0, (outs gprc:$rD), (ins vrrc:$vB), |
| 1339 | "vclzlsbb $rD, $vB", IIC_VecGeneral, |
| 1340 | [(set i32:$rD, (int_ppc_altivec_vclzlsbb |
| 1341 | v16i8:$vB))]>; |
| 1342 | def VCTZLSBB : VXForm_RD5_XO5_RS5<1538, 1, (outs gprc:$rD), (ins vrrc:$vB), |
| 1343 | "vctzlsbb $rD, $vB", IIC_VecGeneral, |
| 1344 | [(set i32:$rD, (int_ppc_altivec_vctzlsbb |
| 1345 | v16i8:$vB))]>; |
Chuang-Yu Cheng | 065969e | 2016-03-26 05:46:11 +0000 | [diff] [blame] | 1346 | // Vector Count Trailing Zeros |
Nemanja Ivanovic | 6f22b41 | 2016-09-27 08:42:12 +0000 | [diff] [blame] | 1347 | def VCTZB : VX_VT5_EO5_VB5<1538, 28, "vctzb", |
| 1348 | [(set v16i8:$vD, (cttz v16i8:$vB))]>; |
| 1349 | def VCTZH : VX_VT5_EO5_VB5<1538, 29, "vctzh", |
| 1350 | [(set v8i16:$vD, (cttz v8i16:$vB))]>; |
| 1351 | def VCTZW : VX_VT5_EO5_VB5<1538, 30, "vctzw", |
| 1352 | [(set v4i32:$vD, (cttz v4i32:$vB))]>; |
| 1353 | def VCTZD : VX_VT5_EO5_VB5<1538, 31, "vctzd", |
| 1354 | [(set v2i64:$vD, (cttz v2i64:$vB))]>; |
Chuang-Yu Cheng | 065969e | 2016-03-26 05:46:11 +0000 | [diff] [blame] | 1355 | |
| 1356 | // Vector Extend Sign |
| 1357 | def VEXTSB2W : VX_VT5_EO5_VB5<1538, 16, "vextsb2w", []>; |
| 1358 | def VEXTSH2W : VX_VT5_EO5_VB5<1538, 17, "vextsh2w", []>; |
| 1359 | def VEXTSB2D : VX_VT5_EO5_VB5<1538, 24, "vextsb2d", []>; |
| 1360 | def VEXTSH2D : VX_VT5_EO5_VB5<1538, 25, "vextsh2d", []>; |
| 1361 | def VEXTSW2D : VX_VT5_EO5_VB5<1538, 26, "vextsw2d", []>; |
Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 1362 | let isCodeGenOnly = 1 in { |
| 1363 | def VEXTSB2Ws : VX_VT5_EO5_VB5s<1538, 16, "vextsb2w", []>; |
| 1364 | def VEXTSH2Ws : VX_VT5_EO5_VB5s<1538, 17, "vextsh2w", []>; |
| 1365 | def VEXTSB2Ds : VX_VT5_EO5_VB5s<1538, 24, "vextsb2d", []>; |
| 1366 | def VEXTSH2Ds : VX_VT5_EO5_VB5s<1538, 25, "vextsh2d", []>; |
| 1367 | def VEXTSW2Ds : VX_VT5_EO5_VB5s<1538, 26, "vextsw2d", []>; |
| 1368 | } |
Chuang-Yu Cheng | 065969e | 2016-03-26 05:46:11 +0000 | [diff] [blame] | 1369 | |
| 1370 | // Vector Integer Negate |
Ehsan Amiri | ff0942e | 2016-11-18 11:05:55 +0000 | [diff] [blame] | 1371 | def VNEGW : VX_VT5_EO5_VB5<1538, 6, "vnegw", |
| 1372 | [(set v4i32:$vD, |
| 1373 | (sub (v4i32 immAllZerosV), v4i32:$vB))]>; |
| 1374 | |
| 1375 | def VNEGD : VX_VT5_EO5_VB5<1538, 7, "vnegd", |
| 1376 | [(set v2i64:$vD, |
Ehsan Amiri | 395be57 | 2016-11-18 16:24:27 +0000 | [diff] [blame] | 1377 | (sub (v2i64 (bitconvert (v4i32 immAllZerosV))), |
| 1378 | v2i64:$vB))]>; |
Chuang-Yu Cheng | 065969e | 2016-03-26 05:46:11 +0000 | [diff] [blame] | 1379 | |
| 1380 | // Vector Parity Byte |
Nemanja Ivanovic | e28a0fc | 2016-10-28 19:38:24 +0000 | [diff] [blame] | 1381 | def VPRTYBW : VX_VT5_EO5_VB5<1538, 8, "vprtybw", [(set v4i32:$vD, |
| 1382 | (int_ppc_altivec_vprtybw v4i32:$vB))]>; |
| 1383 | def VPRTYBD : VX_VT5_EO5_VB5<1538, 9, "vprtybd", [(set v2i64:$vD, |
| 1384 | (int_ppc_altivec_vprtybd v2i64:$vB))]>; |
| 1385 | def VPRTYBQ : VX_VT5_EO5_VB5<1538, 10, "vprtybq", [(set v1i128:$vD, |
| 1386 | (int_ppc_altivec_vprtybq v1i128:$vB))]>; |
Chuang-Yu Cheng | 065969e | 2016-03-26 05:46:11 +0000 | [diff] [blame] | 1387 | |
| 1388 | // Vector (Bit) Permute (Right-indexed) |
| 1389 | def VBPERMD : VXForm_1<1484, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1390 | "vbpermd $vD, $vA, $vB", IIC_VecFP, []>; |
| 1391 | def VPERMR : VAForm_1a<59, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
| 1392 | "vpermr $vD, $vA, $vB, $vC", IIC_VecFP, []>; |
| 1393 | |
| 1394 | class VX1_VT5_VA5_VB5<bits<11> xo, string opc, list<dag> pattern> |
| 1395 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1396 | !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, pattern>; |
| 1397 | |
| 1398 | // Vector Rotate Left Mask/Mask-Insert |
Nemanja Ivanovic | ec4b0c3 | 2016-11-11 21:42:01 +0000 | [diff] [blame] | 1399 | def VRLWNM : VX1_VT5_VA5_VB5<389, "vrlwnm", |
| 1400 | [(set v4i32:$vD, |
| 1401 | (int_ppc_altivec_vrlwnm v4i32:$vA, |
| 1402 | v4i32:$vB))]>; |
| 1403 | def VRLWMI : VXForm_1<133, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vDi), |
| 1404 | "vrlwmi $vD, $vA, $vB", IIC_VecFP, |
| 1405 | [(set v4i32:$vD, |
| 1406 | (int_ppc_altivec_vrlwmi v4i32:$vA, v4i32:$vB, |
| 1407 | v4i32:$vDi))]>, |
| 1408 | RegConstraint<"$vDi = $vD">, NoEncode<"$vDi">; |
| 1409 | def VRLDNM : VX1_VT5_VA5_VB5<453, "vrldnm", |
| 1410 | [(set v2i64:$vD, |
| 1411 | (int_ppc_altivec_vrldnm v2i64:$vA, |
| 1412 | v2i64:$vB))]>; |
| 1413 | def VRLDMI : VXForm_1<197, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vDi), |
| 1414 | "vrldmi $vD, $vA, $vB", IIC_VecFP, |
| 1415 | [(set v2i64:$vD, |
| 1416 | (int_ppc_altivec_vrldmi v2i64:$vA, v2i64:$vB, |
| 1417 | v2i64:$vDi))]>, |
| 1418 | RegConstraint<"$vDi = $vD">, NoEncode<"$vDi">; |
Chuang-Yu Cheng | 065969e | 2016-03-26 05:46:11 +0000 | [diff] [blame] | 1419 | |
| 1420 | // Vector Shift Left/Right |
Nemanja Ivanovic | e70fa63 | 2016-11-01 09:42:32 +0000 | [diff] [blame] | 1421 | def VSLV : VX1_VT5_VA5_VB5<1860, "vslv", |
| 1422 | [(set v16i8 : $vD, (int_ppc_altivec_vslv v16i8 : $vA, v16i8 : $vB))]>; |
| 1423 | def VSRV : VX1_VT5_VA5_VB5<1796, "vsrv", |
| 1424 | [(set v16i8 : $vD, (int_ppc_altivec_vsrv v16i8 : $vA, v16i8 : $vB))]>; |
Chuang-Yu Cheng | 065969e | 2016-03-26 05:46:11 +0000 | [diff] [blame] | 1425 | |
| 1426 | // Vector Multiply-by-10 (& Write Carry) Unsigned Quadword |
| 1427 | def VMUL10UQ : VXForm_BX<513, (outs vrrc:$vD), (ins vrrc:$vA), |
| 1428 | "vmul10uq $vD, $vA", IIC_VecFP, []>; |
| 1429 | def VMUL10CUQ : VXForm_BX< 1, (outs vrrc:$vD), (ins vrrc:$vA), |
| 1430 | "vmul10cuq $vD, $vA", IIC_VecFP, []>; |
| 1431 | |
| 1432 | // Vector Multiply-by-10 Extended (& Write Carry) Unsigned Quadword |
| 1433 | def VMUL10EUQ : VX1_VT5_VA5_VB5<577, "vmul10euq" , []>; |
| 1434 | def VMUL10ECUQ : VX1_VT5_VA5_VB5< 65, "vmul10ecuq", []>; |
Chuang-Yu Cheng | d5eb774 | 2016-03-28 09:04:23 +0000 | [diff] [blame] | 1435 | |
| 1436 | // Decimal Integer Format Conversion Instructions |
| 1437 | |
| 1438 | // [PO VRT EO VRB 1 PS XO], "_o" means CR6 is set. |
| 1439 | class VX_VT5_EO5_VB5_PS1_XO9_o<bits<5> eo, bits<9> xo, string opc, |
| 1440 | list<dag> pattern> |
| 1441 | : VX_RD5_EO5_RS5_PS1_XO9<eo, xo, (outs vrrc:$vD), (ins vrrc:$vB, u1imm:$PS), |
| 1442 | !strconcat(opc, " $vD, $vB, $PS"), IIC_VecFP, pattern> { |
| 1443 | let Defs = [CR6]; |
| 1444 | } |
| 1445 | |
| 1446 | // [PO VRT EO VRB 1 / XO] |
| 1447 | class VX_VT5_EO5_VB5_XO9_o<bits<5> eo, bits<9> xo, string opc, |
| 1448 | list<dag> pattern> |
| 1449 | : VX_RD5_EO5_RS5_PS1_XO9<eo, xo, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1450 | !strconcat(opc, " $vD, $vB"), IIC_VecFP, pattern> { |
| 1451 | let Defs = [CR6]; |
| 1452 | let PS = 0; |
| 1453 | } |
| 1454 | |
| 1455 | // Decimal Convert From/to National/Zoned/Signed-QWord |
| 1456 | def BCDCFNo : VX_VT5_EO5_VB5_PS1_XO9_o<7, 385, "bcdcfn." , []>; |
| 1457 | def BCDCFZo : VX_VT5_EO5_VB5_PS1_XO9_o<6, 385, "bcdcfz." , []>; |
| 1458 | def BCDCTNo : VX_VT5_EO5_VB5_XO9_o <5, 385, "bcdctn." , []>; |
| 1459 | def BCDCTZo : VX_VT5_EO5_VB5_PS1_XO9_o<4, 385, "bcdctz." , []>; |
| 1460 | def BCDCFSQo : VX_VT5_EO5_VB5_PS1_XO9_o<2, 385, "bcdcfsq.", []>; |
| 1461 | def BCDCTSQo : VX_VT5_EO5_VB5_XO9_o <0, 385, "bcdctsq.", []>; |
| 1462 | |
| 1463 | // Decimal Copy-Sign/Set-Sign |
| 1464 | let Defs = [CR6] in |
| 1465 | def BCDCPSGNo : VX1_VT5_VA5_VB5<833, "bcdcpsgn.", []>; |
| 1466 | |
| 1467 | def BCDSETSGNo : VX_VT5_EO5_VB5_PS1_XO9_o<31, 385, "bcdsetsgn.", []>; |
| 1468 | |
| 1469 | // [PO VRT VRA VRB 1 PS XO], "_o" means CR6 is set. |
| 1470 | class VX_VT5_VA5_VB5_PS1_XO9_o<bits<9> xo, string opc, list<dag> pattern> |
| 1471 | : VX_RD5_RSp5_PS1_XO9<xo, |
| 1472 | (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u1imm:$PS), |
| 1473 | !strconcat(opc, " $vD, $vA, $vB, $PS"), IIC_VecFP, pattern> { |
| 1474 | let Defs = [CR6]; |
| 1475 | } |
| 1476 | |
| 1477 | // [PO VRT VRA VRB 1 / XO] |
| 1478 | class VX_VT5_VA5_VB5_XO9_o<bits<9> xo, string opc, list<dag> pattern> |
| 1479 | : VX_RD5_RSp5_PS1_XO9<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1480 | !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, pattern> { |
| 1481 | let Defs = [CR6]; |
| 1482 | let PS = 0; |
| 1483 | } |
| 1484 | |
| 1485 | // Decimal Shift/Unsigned-Shift/Shift-and-Round |
| 1486 | def BCDSo : VX_VT5_VA5_VB5_PS1_XO9_o<193, "bcds." , []>; |
| 1487 | def BCDUSo : VX_VT5_VA5_VB5_XO9_o <129, "bcdus.", []>; |
| 1488 | def BCDSRo : VX_VT5_VA5_VB5_PS1_XO9_o<449, "bcdsr.", []>; |
| 1489 | |
| 1490 | // Decimal (Unsigned) Truncate |
| 1491 | def BCDTRUNCo : VX_VT5_VA5_VB5_PS1_XO9_o<257, "bcdtrunc." , []>; |
| 1492 | def BCDUTRUNCo : VX_VT5_VA5_VB5_XO9_o <321, "bcdutrunc.", []>; |
Nemanja Ivanovic | 60bdfe5 | 2016-10-31 19:47:52 +0000 | [diff] [blame] | 1493 | |
| 1494 | // Absolute Difference |
| 1495 | def VABSDUB : VXForm_1<1027, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1496 | "vabsdub $vD, $vA, $vB", IIC_VecGeneral, |
| 1497 | [(set v16i8:$vD, (int_ppc_altivec_vabsdub v16i8:$vA, v16i8:$vB))]>; |
| 1498 | def VABSDUH : VXForm_1<1091, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1499 | "vabsduh $vD, $vA, $vB", IIC_VecGeneral, |
| 1500 | [(set v8i16:$vD, (int_ppc_altivec_vabsduh v8i16:$vA, v8i16:$vB))]>; |
| 1501 | def VABSDUW : VXForm_1<1155, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1502 | "vabsduw $vD, $vA, $vB", IIC_VecGeneral, |
| 1503 | [(set v4i32:$vD, (int_ppc_altivec_vabsduw v4i32:$vA, v4i32:$vB))]>; |
Stefan Pintilie | 873889c | 2017-08-02 20:07:21 +0000 | [diff] [blame] | 1504 | |
| 1505 | def : Pat<(v16i8:$vD (abs v16i8:$vA)), |
| 1506 | (v16i8 (VABSDUB $vA, (V_SET0B)))>; |
| 1507 | def : Pat<(v8i16:$vD (abs v8i16:$vA)), |
| 1508 | (v8i16 (VABSDUH $vA, (V_SET0H)))>; |
| 1509 | def : Pat<(v4i32:$vD (abs v4i32:$vA)), |
| 1510 | (v4i32 (VABSDUW $vA, (V_SET0)))>; |
| 1511 | |
| 1512 | def : Pat<(v16i8:$vD (abs (sub v16i8:$vA, v16i8:$vB))), |
| 1513 | (v16i8 (VABSDUB $vA, $vB))>; |
| 1514 | def : Pat<(v8i16:$vD (abs (sub v8i16:$vA, v8i16:$vB))), |
| 1515 | (v8i16 (VABSDUH $vA, $vB))>; |
| 1516 | def : Pat<(v4i32:$vD (abs (sub v4i32:$vA, v4i32:$vB))), |
| 1517 | (v4i32 (VABSDUW $vA, $vB))>; |
| 1518 | |
Kit Barton | e725669 | 2016-03-01 20:51:57 +0000 | [diff] [blame] | 1519 | } // end HasP9Altivec |