Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===// |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Bob Wilson | 359f8ba | 2010-09-08 23:39:54 +0000 | [diff] [blame] | 10 | // This file contains a pass that expands pseudo instructions into target |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 11 | // instructions to allow proper scheduling, if-conversion, and other late |
| 12 | // optimizations. This pass should be run after register allocation but before |
Bob Wilson | 359f8ba | 2010-09-08 23:39:54 +0000 | [diff] [blame] | 13 | // the post-regalloc scheduling pass. |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 17 | #include "ARM.h" |
| 18 | #include "ARMBaseInstrInfo.h" |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 19 | #include "ARMBaseRegisterInfo.h" |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 20 | #include "ARMConstantPoolValue.h" |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 21 | #include "ARMMachineFunctionInfo.h" |
Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 22 | #include "ARMSubtarget.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 23 | #include "MCTargetDesc/ARMAddressingModes.h" |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/LivePhysRegs.h" |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 27 | |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 28 | using namespace llvm; |
| 29 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 30 | #define DEBUG_TYPE "arm-pseudo" |
| 31 | |
Benjamin Kramer | 4938edb | 2011-08-19 01:42:18 +0000 | [diff] [blame] | 32 | static cl::opt<bool> |
Jakob Stoklund Olesen | 9c3badc | 2011-07-29 00:27:32 +0000 | [diff] [blame] | 33 | VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden, |
| 34 | cl::desc("Verify machine code after expanding ARM pseudos")); |
| 35 | |
Eli Friedman | 06d0ee7 | 2017-09-05 22:45:23 +0000 | [diff] [blame] | 36 | #define ARM_EXPAND_PSEUDO_NAME "ARM pseudo instruction expansion pass" |
| 37 | |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 38 | namespace { |
| 39 | class ARMExpandPseudo : public MachineFunctionPass { |
| 40 | public: |
| 41 | static char ID; |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 42 | ARMExpandPseudo() : MachineFunctionPass(ID) {} |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 43 | |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 44 | const ARMBaseInstrInfo *TII; |
Evan Cheng | 2f736c9 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 45 | const TargetRegisterInfo *TRI; |
Evan Cheng | f478cf9 | 2010-11-12 23:03:38 +0000 | [diff] [blame] | 46 | const ARMSubtarget *STI; |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 47 | ARMFunctionInfo *AFI; |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 48 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 49 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 50 | |
Derek Schuff | 1dbf7a5 | 2016-04-04 17:09:25 +0000 | [diff] [blame] | 51 | MachineFunctionProperties getRequiredProperties() const override { |
| 52 | return MachineFunctionProperties().set( |
Matthias Braun | 1eb4736 | 2016-08-25 01:27:13 +0000 | [diff] [blame] | 53 | MachineFunctionProperties::Property::NoVRegs); |
Derek Schuff | 1dbf7a5 | 2016-04-04 17:09:25 +0000 | [diff] [blame] | 54 | } |
| 55 | |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 56 | StringRef getPassName() const override { |
Eli Friedman | 06d0ee7 | 2017-09-05 22:45:23 +0000 | [diff] [blame] | 57 | return ARM_EXPAND_PSEUDO_NAME; |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 58 | } |
| 59 | |
| 60 | private: |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 61 | void TransferImpOps(MachineInstr &OldMI, |
| 62 | MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 63 | bool ExpandMI(MachineBasicBlock &MBB, |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 64 | MachineBasicBlock::iterator MBBI, |
| 65 | MachineBasicBlock::iterator &NextMBBI); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 66 | bool ExpandMBB(MachineBasicBlock &MBB); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 67 | void ExpandVLD(MachineBasicBlock::iterator &MBBI); |
| 68 | void ExpandVST(MachineBasicBlock::iterator &MBBI); |
| 69 | void ExpandLaneOp(MachineBasicBlock::iterator &MBBI); |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 70 | void ExpandVTBL(MachineBasicBlock::iterator &MBBI, |
Jim Grosbach | 4a5c887 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 71 | unsigned Opc, bool IsExt); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 72 | void ExpandMOV32BitImm(MachineBasicBlock &MBB, |
| 73 | MachineBasicBlock::iterator &MBBI); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 74 | bool ExpandCMP_SWAP(MachineBasicBlock &MBB, |
| 75 | MachineBasicBlock::iterator MBBI, unsigned LdrexOp, |
| 76 | unsigned StrexOp, unsigned UxtOp, |
| 77 | MachineBasicBlock::iterator &NextMBBI); |
| 78 | |
| 79 | bool ExpandCMP_SWAP_64(MachineBasicBlock &MBB, |
| 80 | MachineBasicBlock::iterator MBBI, |
| 81 | MachineBasicBlock::iterator &NextMBBI); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 82 | }; |
| 83 | char ARMExpandPseudo::ID = 0; |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 84 | } |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 85 | |
Eli Friedman | 06d0ee7 | 2017-09-05 22:45:23 +0000 | [diff] [blame] | 86 | INITIALIZE_PASS(ARMExpandPseudo, DEBUG_TYPE, ARM_EXPAND_PSEUDO_NAME, false, |
| 87 | false) |
| 88 | |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 89 | /// TransferImpOps - Transfer implicit operands on the pseudo instruction to |
| 90 | /// the instructions created from the expansion. |
| 91 | void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI, |
| 92 | MachineInstrBuilder &UseMI, |
| 93 | MachineInstrBuilder &DefMI) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 94 | const MCInstrDesc &Desc = OldMI.getDesc(); |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 95 | for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands(); |
| 96 | i != e; ++i) { |
| 97 | const MachineOperand &MO = OldMI.getOperand(i); |
| 98 | assert(MO.isReg() && MO.getReg()); |
| 99 | if (MO.isUse()) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 100 | UseMI.add(MO); |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 101 | else |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 102 | DefMI.add(MO); |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 103 | } |
| 104 | } |
| 105 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 106 | namespace { |
| 107 | // Constants for register spacing in NEON load/store instructions. |
| 108 | // For quad-register load-lane and store-lane pseudo instructors, the |
| 109 | // spacing is initially assumed to be EvenDblSpc, and that is changed to |
| 110 | // OddDblSpc depending on the lane number operand. |
| 111 | enum NEONRegSpacing { |
| 112 | SingleSpc, |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 113 | SingleLowSpc , // Single spacing, low registers, three and four vectors. |
| 114 | SingleHighQSpc, // Single spacing, high registers, four vectors. |
| 115 | SingleHighTSpc, // Single spacing, high registers, three vectors. |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 116 | EvenDblSpc, |
| 117 | OddDblSpc |
| 118 | }; |
| 119 | |
| 120 | // Entries for NEON load/store information table. The table is sorted by |
| 121 | // PseudoOpc for fast binary-search lookups. |
| 122 | struct NEONLdStTableEntry { |
Craig Topper | ca658c2 | 2012-03-11 07:16:55 +0000 | [diff] [blame] | 123 | uint16_t PseudoOpc; |
| 124 | uint16_t RealOpc; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 125 | bool IsLoad; |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 126 | bool isUpdating; |
| 127 | bool hasWritebackOperand; |
Craig Topper | 980739a | 2012-09-20 06:14:08 +0000 | [diff] [blame] | 128 | uint8_t RegSpacing; // One of type NEONRegSpacing |
| 129 | uint8_t NumRegs; // D registers loaded or stored |
| 130 | uint8_t RegElts; // elements per D register; used for lane ops |
Jim Grosbach | 2f2e3c4 | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 131 | // FIXME: Temporary flag to denote whether the real instruction takes |
| 132 | // a single register (like the encoding) or all of the registers in |
| 133 | // the list (like the asm syntax and the isel DAG). When all definitions |
| 134 | // are converted to take only the single encoded register, this will |
| 135 | // go away. |
| 136 | bool copyAllListRegs; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 137 | |
| 138 | // Comparison methods for binary search of the table. |
| 139 | bool operator<(const NEONLdStTableEntry &TE) const { |
| 140 | return PseudoOpc < TE.PseudoOpc; |
| 141 | } |
| 142 | friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) { |
| 143 | return TE.PseudoOpc < PseudoOpc; |
| 144 | } |
Chandler Carruth | 88c54b8 | 2010-10-23 08:10:43 +0000 | [diff] [blame] | 145 | friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc, |
| 146 | const NEONLdStTableEntry &TE) { |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 147 | return PseudoOpc < TE.PseudoOpc; |
| 148 | } |
| 149 | }; |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 150 | } |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 151 | |
| 152 | static const NEONLdStTableEntry NEONLdStTable[] = { |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 153 | { ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true}, |
| 154 | { ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true}, |
| 155 | { ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true}, |
| 156 | { ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true}, |
| 157 | { ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true}, |
| 158 | { ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true}, |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 159 | |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 160 | { ARM::VLD1d16QPseudo, ARM::VLD1d16Q, true, false, false, SingleSpc, 4, 4 ,false}, |
| 161 | { ARM::VLD1d16TPseudo, ARM::VLD1d16T, true, false, false, SingleSpc, 3, 4 ,false}, |
| 162 | { ARM::VLD1d32QPseudo, ARM::VLD1d32Q, true, false, false, SingleSpc, 4, 2 ,false}, |
| 163 | { ARM::VLD1d32TPseudo, ARM::VLD1d32T, true, false, false, SingleSpc, 3, 2 ,false}, |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 164 | { ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false}, |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 165 | { ARM::VLD1d64QPseudoWB_fixed, ARM::VLD1d64Qwb_fixed, true, true, false, SingleSpc, 4, 1 ,false}, |
Florian Hahn | 9deef20 | 2018-03-02 13:02:55 +0000 | [diff] [blame] | 166 | { ARM::VLD1d64QPseudoWB_register, ARM::VLD1d64Qwb_register, true, true, true, SingleSpc, 4, 1 ,false}, |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 167 | { ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false}, |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 168 | { ARM::VLD1d64TPseudoWB_fixed, ARM::VLD1d64Twb_fixed, true, true, false, SingleSpc, 3, 1 ,false}, |
Florian Hahn | 9deef20 | 2018-03-02 13:02:55 +0000 | [diff] [blame] | 169 | { ARM::VLD1d64TPseudoWB_register, ARM::VLD1d64Twb_register, true, true, true, SingleSpc, 3, 1 ,false}, |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 170 | { ARM::VLD1d8QPseudo, ARM::VLD1d8Q, true, false, false, SingleSpc, 4, 8 ,false}, |
| 171 | { ARM::VLD1d8TPseudo, ARM::VLD1d8T, true, false, false, SingleSpc, 3, 8 ,false}, |
| 172 | { ARM::VLD1q16HighQPseudo, ARM::VLD1d16Q, true, false, false, SingleHighQSpc, 4, 4 ,false}, |
| 173 | { ARM::VLD1q16HighTPseudo, ARM::VLD1d16T, true, false, false, SingleHighTSpc, 3, 4 ,false}, |
| 174 | { ARM::VLD1q16LowQPseudo_UPD, ARM::VLD1d16Qwb_fixed, true, true, true, SingleLowSpc, 4, 4 ,false}, |
| 175 | { ARM::VLD1q16LowTPseudo_UPD, ARM::VLD1d16Twb_fixed, true, true, true, SingleLowSpc, 3, 4 ,false}, |
| 176 | { ARM::VLD1q32HighQPseudo, ARM::VLD1d32Q, true, false, false, SingleHighQSpc, 4, 2 ,false}, |
| 177 | { ARM::VLD1q32HighTPseudo, ARM::VLD1d32T, true, false, false, SingleHighTSpc, 3, 2 ,false}, |
| 178 | { ARM::VLD1q32LowQPseudo_UPD, ARM::VLD1d32Qwb_fixed, true, true, true, SingleLowSpc, 4, 2 ,false}, |
| 179 | { ARM::VLD1q32LowTPseudo_UPD, ARM::VLD1d32Twb_fixed, true, true, true, SingleLowSpc, 3, 2 ,false}, |
| 180 | { ARM::VLD1q64HighQPseudo, ARM::VLD1d64Q, true, false, false, SingleHighQSpc, 4, 1 ,false}, |
| 181 | { ARM::VLD1q64HighTPseudo, ARM::VLD1d64T, true, false, false, SingleHighTSpc, 3, 1 ,false}, |
| 182 | { ARM::VLD1q64LowQPseudo_UPD, ARM::VLD1d64Qwb_fixed, true, true, true, SingleLowSpc, 4, 1 ,false}, |
| 183 | { ARM::VLD1q64LowTPseudo_UPD, ARM::VLD1d64Twb_fixed, true, true, true, SingleLowSpc, 3, 1 ,false}, |
| 184 | { ARM::VLD1q8HighQPseudo, ARM::VLD1d8Q, true, false, false, SingleHighQSpc, 4, 8 ,false}, |
| 185 | { ARM::VLD1q8HighTPseudo, ARM::VLD1d8T, true, false, false, SingleHighTSpc, 3, 8 ,false}, |
| 186 | { ARM::VLD1q8LowQPseudo_UPD, ARM::VLD1d8Qwb_fixed, true, true, true, SingleLowSpc, 4, 8 ,false}, |
| 187 | { ARM::VLD1q8LowTPseudo_UPD, ARM::VLD1d8Twb_fixed, true, true, true, SingleLowSpc, 3, 8 ,false}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 188 | |
Ivan A. Kosarev | 7231598 | 2018-06-27 13:57:52 +0000 | [diff] [blame] | 189 | { ARM::VLD2DUPq16EvenPseudo, ARM::VLD2DUPd16x2, true, false, false, EvenDblSpc, 2, 4 ,false}, |
| 190 | { ARM::VLD2DUPq16OddPseudo, ARM::VLD2DUPd16x2, true, false, false, OddDblSpc, 2, 4 ,false}, |
| 191 | { ARM::VLD2DUPq32EvenPseudo, ARM::VLD2DUPd32x2, true, false, false, EvenDblSpc, 2, 2 ,false}, |
| 192 | { ARM::VLD2DUPq32OddPseudo, ARM::VLD2DUPd32x2, true, false, false, OddDblSpc, 2, 2 ,false}, |
| 193 | { ARM::VLD2DUPq8EvenPseudo, ARM::VLD2DUPd8x2, true, false, false, EvenDblSpc, 2, 8 ,false}, |
| 194 | { ARM::VLD2DUPq8OddPseudo, ARM::VLD2DUPd8x2, true, false, false, OddDblSpc, 2, 8 ,false}, |
| 195 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 196 | { ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true}, |
| 197 | { ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true}, |
| 198 | { ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true}, |
| 199 | { ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true}, |
| 200 | { ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true}, |
| 201 | { ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true}, |
| 202 | { ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true}, |
| 203 | { ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true}, |
| 204 | { ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true}, |
| 205 | { ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 206 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 207 | { ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false}, |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 208 | { ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false}, |
| 209 | { ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false}, |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 210 | { ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false}, |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 211 | { ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false}, |
| 212 | { ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false}, |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 213 | { ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false}, |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 214 | { ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false}, |
| 215 | { ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 216 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 217 | { ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true}, |
| 218 | { ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true}, |
| 219 | { ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true}, |
| 220 | { ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true}, |
| 221 | { ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true}, |
| 222 | { ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true}, |
Ivan A. Kosarev | 7231598 | 2018-06-27 13:57:52 +0000 | [diff] [blame] | 223 | { ARM::VLD3DUPq16EvenPseudo, ARM::VLD3DUPq16, true, false, false, EvenDblSpc, 3, 4 ,true}, |
| 224 | { ARM::VLD3DUPq16OddPseudo, ARM::VLD3DUPq16, true, false, false, OddDblSpc, 3, 4 ,true}, |
| 225 | { ARM::VLD3DUPq32EvenPseudo, ARM::VLD3DUPq32, true, false, false, EvenDblSpc, 3, 2 ,true}, |
| 226 | { ARM::VLD3DUPq32OddPseudo, ARM::VLD3DUPq32, true, false, false, OddDblSpc, 3, 2 ,true}, |
| 227 | { ARM::VLD3DUPq8EvenPseudo, ARM::VLD3DUPq8, true, false, false, EvenDblSpc, 3, 8 ,true}, |
| 228 | { ARM::VLD3DUPq8OddPseudo, ARM::VLD3DUPq8, true, false, false, OddDblSpc, 3, 8 ,true}, |
Bob Wilson | 77ab165 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 229 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 230 | { ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true}, |
| 231 | { ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true}, |
| 232 | { ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true}, |
| 233 | { ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true}, |
| 234 | { ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true}, |
| 235 | { ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true}, |
| 236 | { ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true}, |
| 237 | { ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true}, |
| 238 | { ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true}, |
| 239 | { ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 240 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 241 | { ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true}, |
| 242 | { ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true}, |
| 243 | { ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true}, |
| 244 | { ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true}, |
| 245 | { ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true}, |
| 246 | { ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 247 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 248 | { ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true}, |
| 249 | { ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true}, |
| 250 | { ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true}, |
| 251 | { ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true}, |
| 252 | { ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true}, |
| 253 | { ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true}, |
| 254 | { ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true}, |
| 255 | { ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true}, |
| 256 | { ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 257 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 258 | { ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true}, |
| 259 | { ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true}, |
| 260 | { ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true}, |
| 261 | { ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true}, |
| 262 | { ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true}, |
| 263 | { ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true}, |
Ivan A. Kosarev | 7231598 | 2018-06-27 13:57:52 +0000 | [diff] [blame] | 264 | { ARM::VLD4DUPq16EvenPseudo, ARM::VLD4DUPq16, true, false, false, EvenDblSpc, 4, 4 ,true}, |
| 265 | { ARM::VLD4DUPq16OddPseudo, ARM::VLD4DUPq16, true, false, false, OddDblSpc, 4, 4 ,true}, |
| 266 | { ARM::VLD4DUPq32EvenPseudo, ARM::VLD4DUPq32, true, false, false, EvenDblSpc, 4, 2 ,true}, |
| 267 | { ARM::VLD4DUPq32OddPseudo, ARM::VLD4DUPq32, true, false, false, OddDblSpc, 4, 2 ,true}, |
| 268 | { ARM::VLD4DUPq8EvenPseudo, ARM::VLD4DUPq8, true, false, false, EvenDblSpc, 4, 8 ,true}, |
| 269 | { ARM::VLD4DUPq8OddPseudo, ARM::VLD4DUPq8, true, false, false, OddDblSpc, 4, 8 ,true}, |
Bob Wilson | 431ac4ef | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 270 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 271 | { ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true}, |
| 272 | { ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true}, |
| 273 | { ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true}, |
| 274 | { ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true}, |
| 275 | { ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true}, |
| 276 | { ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true}, |
| 277 | { ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true}, |
| 278 | { ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true}, |
| 279 | { ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true}, |
| 280 | { ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 281 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 282 | { ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true}, |
| 283 | { ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true}, |
| 284 | { ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true}, |
| 285 | { ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true}, |
| 286 | { ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true}, |
| 287 | { ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 288 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 289 | { ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true}, |
| 290 | { ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true}, |
| 291 | { ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true}, |
| 292 | { ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true}, |
| 293 | { ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true}, |
| 294 | { ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true}, |
| 295 | { ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true}, |
| 296 | { ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true}, |
| 297 | { ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 298 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 299 | { ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true}, |
| 300 | { ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true}, |
| 301 | { ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true}, |
| 302 | { ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true}, |
| 303 | { ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true}, |
| 304 | { ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true}, |
Bob Wilson | d80b29d | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 305 | |
Ivan A. Kosarev | 847daa1 | 2018-06-10 09:27:27 +0000 | [diff] [blame] | 306 | { ARM::VST1d16QPseudo, ARM::VST1d16Q, false, false, false, SingleSpc, 4, 4 ,false}, |
| 307 | { ARM::VST1d16TPseudo, ARM::VST1d16T, false, false, false, SingleSpc, 3, 4 ,false}, |
| 308 | { ARM::VST1d32QPseudo, ARM::VST1d32Q, false, false, false, SingleSpc, 4, 2 ,false}, |
| 309 | { ARM::VST1d32TPseudo, ARM::VST1d32T, false, false, false, SingleSpc, 3, 2 ,false}, |
Jim Grosbach | 5ee209c | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 310 | { ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false}, |
| 311 | { ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false}, |
| 312 | { ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false}, |
Jim Grosbach | 98d032f | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 313 | { ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false}, |
| 314 | { ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false}, |
| 315 | { ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false}, |
Ivan A. Kosarev | 847daa1 | 2018-06-10 09:27:27 +0000 | [diff] [blame] | 316 | { ARM::VST1d8QPseudo, ARM::VST1d8Q, false, false, false, SingleSpc, 4, 8 ,false}, |
| 317 | { ARM::VST1d8TPseudo, ARM::VST1d8T, false, false, false, SingleSpc, 3, 8 ,false}, |
| 318 | { ARM::VST1q16HighQPseudo, ARM::VST1d16Q, false, false, false, SingleHighQSpc, 4, 4 ,false}, |
| 319 | { ARM::VST1q16HighTPseudo, ARM::VST1d16T, false, false, false, SingleHighTSpc, 3, 4 ,false}, |
| 320 | { ARM::VST1q16LowQPseudo_UPD, ARM::VST1d16Qwb_fixed, false, true, true, SingleLowSpc, 4, 4 ,false}, |
| 321 | { ARM::VST1q16LowTPseudo_UPD, ARM::VST1d16Twb_fixed, false, true, true, SingleLowSpc, 3, 4 ,false}, |
| 322 | { ARM::VST1q32HighQPseudo, ARM::VST1d32Q, false, false, false, SingleHighQSpc, 4, 2 ,false}, |
| 323 | { ARM::VST1q32HighTPseudo, ARM::VST1d32T, false, false, false, SingleHighTSpc, 3, 2 ,false}, |
| 324 | { ARM::VST1q32LowQPseudo_UPD, ARM::VST1d32Qwb_fixed, false, true, true, SingleLowSpc, 4, 2 ,false}, |
| 325 | { ARM::VST1q32LowTPseudo_UPD, ARM::VST1d32Twb_fixed, false, true, true, SingleLowSpc, 3, 2 ,false}, |
| 326 | { ARM::VST1q64HighQPseudo, ARM::VST1d64Q, false, false, false, SingleHighQSpc, 4, 1 ,false}, |
| 327 | { ARM::VST1q64HighTPseudo, ARM::VST1d64T, false, false, false, SingleHighTSpc, 3, 1 ,false}, |
| 328 | { ARM::VST1q64LowQPseudo_UPD, ARM::VST1d64Qwb_fixed, false, true, true, SingleLowSpc, 4, 1 ,false}, |
| 329 | { ARM::VST1q64LowTPseudo_UPD, ARM::VST1d64Twb_fixed, false, true, true, SingleLowSpc, 3, 1 ,false}, |
| 330 | { ARM::VST1q8HighQPseudo, ARM::VST1d8Q, false, false, false, SingleHighQSpc, 4, 8 ,false}, |
| 331 | { ARM::VST1q8HighTPseudo, ARM::VST1d8T, false, false, false, SingleHighTSpc, 3, 8 ,false}, |
| 332 | { ARM::VST1q8LowQPseudo_UPD, ARM::VST1d8Qwb_fixed, false, true, true, SingleLowSpc, 4, 8 ,false}, |
| 333 | { ARM::VST1q8LowTPseudo_UPD, ARM::VST1d8Twb_fixed, false, true, true, SingleLowSpc, 3, 8 ,false}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 334 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 335 | { ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true}, |
| 336 | { ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true}, |
| 337 | { ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true}, |
| 338 | { ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true}, |
| 339 | { ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true}, |
| 340 | { ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true}, |
| 341 | { ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true}, |
| 342 | { ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true}, |
| 343 | { ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true}, |
| 344 | { ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 345 | |
Jim Grosbach | 8d24618 | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 346 | { ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false}, |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 347 | { ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false}, |
| 348 | { ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false}, |
Jim Grosbach | 8d24618 | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 349 | { ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false}, |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 350 | { ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false}, |
| 351 | { ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false}, |
Jim Grosbach | 8d24618 | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 352 | { ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false}, |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 353 | { ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false}, |
| 354 | { ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 355 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 356 | { ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true}, |
| 357 | { ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true}, |
| 358 | { ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true}, |
| 359 | { ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true}, |
| 360 | { ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true}, |
| 361 | { ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true}, |
| 362 | { ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true}, |
| 363 | { ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true}, |
| 364 | { ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true}, |
| 365 | { ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 366 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 367 | { ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true}, |
| 368 | { ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true}, |
| 369 | { ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true}, |
| 370 | { ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true}, |
| 371 | { ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true}, |
| 372 | { ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 373 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 374 | { ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true}, |
| 375 | { ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true}, |
| 376 | { ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true}, |
| 377 | { ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true}, |
| 378 | { ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true}, |
| 379 | { ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true}, |
| 380 | { ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true}, |
| 381 | { ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true}, |
| 382 | { ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 383 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 384 | { ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true}, |
| 385 | { ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true}, |
| 386 | { ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true}, |
| 387 | { ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true}, |
| 388 | { ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true}, |
| 389 | { ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true}, |
| 390 | { ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true}, |
| 391 | { ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true}, |
| 392 | { ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true}, |
| 393 | { ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 394 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 395 | { ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true}, |
| 396 | { ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true}, |
| 397 | { ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true}, |
| 398 | { ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true}, |
| 399 | { ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true}, |
| 400 | { ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 401 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 402 | { ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true}, |
| 403 | { ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true}, |
| 404 | { ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true}, |
| 405 | { ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true}, |
| 406 | { ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true}, |
| 407 | { ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true}, |
| 408 | { ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true}, |
| 409 | { ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true}, |
| 410 | { ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true} |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 411 | }; |
| 412 | |
| 413 | /// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON |
| 414 | /// load or store pseudo instruction. |
| 415 | static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) { |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 416 | #ifndef NDEBUG |
| 417 | // Make sure the table is sorted. |
Benjamin Kramer | f9613b2 | 2018-06-28 10:03:45 +0000 | [diff] [blame] | 418 | static std::atomic<bool> TableChecked(false); |
| 419 | if (!TableChecked.load(std::memory_order_relaxed)) { |
Craig Topper | c177d9e | 2015-10-17 16:37:11 +0000 | [diff] [blame] | 420 | assert(std::is_sorted(std::begin(NEONLdStTable), std::end(NEONLdStTable)) && |
| 421 | "NEONLdStTable is not sorted!"); |
Hans Wennborg | a257376 | 2018-06-28 10:24:38 +0000 | [diff] [blame] | 422 | TableChecked.store(true, std::memory_order_relaxed); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 423 | } |
| 424 | #endif |
| 425 | |
Craig Topper | a2d0635 | 2015-10-17 18:22:46 +0000 | [diff] [blame] | 426 | auto I = std::lower_bound(std::begin(NEONLdStTable), |
| 427 | std::end(NEONLdStTable), Opcode); |
Craig Topper | c177d9e | 2015-10-17 16:37:11 +0000 | [diff] [blame] | 428 | if (I != std::end(NEONLdStTable) && I->PseudoOpc == Opcode) |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 429 | return I; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 430 | return nullptr; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 431 | } |
| 432 | |
| 433 | /// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register, |
| 434 | /// corresponding to the specified register spacing. Not all of the results |
| 435 | /// are necessarily valid, e.g., a Q register only has 2 D subregisters. |
| 436 | static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc, |
| 437 | const TargetRegisterInfo *TRI, unsigned &D0, |
| 438 | unsigned &D1, unsigned &D2, unsigned &D3) { |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 439 | if (RegSpc == SingleSpc || RegSpc == SingleLowSpc) { |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 440 | D0 = TRI->getSubReg(Reg, ARM::dsub_0); |
| 441 | D1 = TRI->getSubReg(Reg, ARM::dsub_1); |
| 442 | D2 = TRI->getSubReg(Reg, ARM::dsub_2); |
| 443 | D3 = TRI->getSubReg(Reg, ARM::dsub_3); |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 444 | } else if (RegSpc == SingleHighQSpc) { |
| 445 | D0 = TRI->getSubReg(Reg, ARM::dsub_4); |
| 446 | D1 = TRI->getSubReg(Reg, ARM::dsub_5); |
| 447 | D2 = TRI->getSubReg(Reg, ARM::dsub_6); |
| 448 | D3 = TRI->getSubReg(Reg, ARM::dsub_7); |
| 449 | } else if (RegSpc == SingleHighTSpc) { |
| 450 | D0 = TRI->getSubReg(Reg, ARM::dsub_3); |
| 451 | D1 = TRI->getSubReg(Reg, ARM::dsub_4); |
| 452 | D2 = TRI->getSubReg(Reg, ARM::dsub_5); |
| 453 | D3 = TRI->getSubReg(Reg, ARM::dsub_6); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 454 | } else if (RegSpc == EvenDblSpc) { |
| 455 | D0 = TRI->getSubReg(Reg, ARM::dsub_0); |
| 456 | D1 = TRI->getSubReg(Reg, ARM::dsub_2); |
| 457 | D2 = TRI->getSubReg(Reg, ARM::dsub_4); |
| 458 | D3 = TRI->getSubReg(Reg, ARM::dsub_6); |
| 459 | } else { |
| 460 | assert(RegSpc == OddDblSpc && "unknown register spacing"); |
| 461 | D0 = TRI->getSubReg(Reg, ARM::dsub_1); |
| 462 | D1 = TRI->getSubReg(Reg, ARM::dsub_3); |
| 463 | D2 = TRI->getSubReg(Reg, ARM::dsub_5); |
| 464 | D3 = TRI->getSubReg(Reg, ARM::dsub_7); |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 465 | } |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 466 | } |
| 467 | |
Bob Wilson | 5a1df80 | 2010-09-02 16:17:29 +0000 | [diff] [blame] | 468 | /// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register |
| 469 | /// operands to real VLD instructions with D register operands. |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 470 | void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) { |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 471 | MachineInstr &MI = *MBBI; |
| 472 | MachineBasicBlock &MBB = *MI.getParent(); |
| 473 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 474 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 475 | assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed"); |
Craig Topper | 980739a | 2012-09-20 06:14:08 +0000 | [diff] [blame] | 476 | NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 477 | unsigned NumRegs = TableEntry->NumRegs; |
| 478 | |
| 479 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 480 | TII->get(TableEntry->RealOpc)); |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 481 | unsigned OpIdx = 0; |
| 482 | |
| 483 | bool DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 484 | unsigned DstReg = MI.getOperand(OpIdx++).getReg(); |
Ivan A. Kosarev | 7231598 | 2018-06-27 13:57:52 +0000 | [diff] [blame] | 485 | if(TableEntry->RealOpc == ARM::VLD2DUPd8x2 || |
| 486 | TableEntry->RealOpc == ARM::VLD2DUPd16x2 || |
| 487 | TableEntry->RealOpc == ARM::VLD2DUPd32x2) { |
| 488 | unsigned SubRegIndex; |
| 489 | if (RegSpc == EvenDblSpc) { |
| 490 | SubRegIndex = ARM::dsub_0; |
| 491 | } else { |
| 492 | assert(RegSpc == OddDblSpc && "Unexpected spacing!"); |
| 493 | SubRegIndex = ARM::dsub_1; |
| 494 | } |
| 495 | unsigned SubReg = TRI->getSubReg(DstReg, SubRegIndex); |
| 496 | unsigned DstRegPair = TRI->getMatchingSuperReg(SubReg, ARM::dsub_0, |
| 497 | &ARM::DPairSpcRegClass); |
| 498 | MIB.addReg(DstRegPair, RegState::Define | getDeadRegState(DstIsDead)); |
| 499 | } else { |
| 500 | unsigned D0, D1, D2, D3; |
| 501 | GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3); |
| 502 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)); |
| 503 | if (NumRegs > 1 && TableEntry->copyAllListRegs) |
| 504 | MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
| 505 | if (NumRegs > 2 && TableEntry->copyAllListRegs) |
| 506 | MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead)); |
| 507 | if (NumRegs > 3 && TableEntry->copyAllListRegs) |
| 508 | MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead)); |
| 509 | } |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 510 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 511 | if (TableEntry->isUpdating) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 512 | MIB.add(MI.getOperand(OpIdx++)); |
Bob Wilson | 4ccd5ce | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 513 | |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 514 | // Copy the addrmode6 operands. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 515 | MIB.add(MI.getOperand(OpIdx++)); |
| 516 | MIB.add(MI.getOperand(OpIdx++)); |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 517 | |
Bob Wilson | 4ccd5ce | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 518 | // Copy the am6offset operand. |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 519 | if (TableEntry->hasWritebackOperand) { |
| 520 | // TODO: The writing-back pseudo instructions we translate here are all |
| 521 | // defined to take am6offset nodes that are capable to represent both fixed |
| 522 | // and register forms. Some real instructions, however, do not rely on |
| 523 | // am6offset and have separate definitions for such forms. When this is the |
| 524 | // case, fixed forms do not take any offset nodes, so here we skip them for |
Ivan A. Kosarev | 847daa1 | 2018-06-10 09:27:27 +0000 | [diff] [blame] | 525 | // such instructions. Once all real and pseudo writing-back instructions are |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 526 | // rewritten without use of am6offset nodes, this code will go away. |
| 527 | const MachineOperand &AM6Offset = MI.getOperand(OpIdx++); |
| 528 | if (TableEntry->RealOpc == ARM::VLD1d8Qwb_fixed || |
| 529 | TableEntry->RealOpc == ARM::VLD1d16Qwb_fixed || |
| 530 | TableEntry->RealOpc == ARM::VLD1d32Qwb_fixed || |
| 531 | TableEntry->RealOpc == ARM::VLD1d64Qwb_fixed || |
| 532 | TableEntry->RealOpc == ARM::VLD1d8Twb_fixed || |
| 533 | TableEntry->RealOpc == ARM::VLD1d16Twb_fixed || |
| 534 | TableEntry->RealOpc == ARM::VLD1d32Twb_fixed || |
| 535 | TableEntry->RealOpc == ARM::VLD1d64Twb_fixed) { |
| 536 | assert(AM6Offset.getReg() == 0 && |
Ivan A. Kosarev | 847daa1 | 2018-06-10 09:27:27 +0000 | [diff] [blame] | 537 | "A fixed writing-back pseudo instruction provides an offset " |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 538 | "register!"); |
| 539 | } else { |
| 540 | MIB.add(AM6Offset); |
| 541 | } |
| 542 | } |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 543 | |
Bob Wilson | 84971c8 | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 544 | // For an instruction writing double-spaced subregs, the pseudo instruction |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 545 | // has an extra operand that is a use of the super-register. Record the |
| 546 | // operand index and skip over it. |
| 547 | unsigned SrcOpIdx = 0; |
Ivan A. Kosarev | 7231598 | 2018-06-27 13:57:52 +0000 | [diff] [blame] | 548 | if(TableEntry->RealOpc != ARM::VLD2DUPd8x2 && |
| 549 | TableEntry->RealOpc != ARM::VLD2DUPd16x2 && |
| 550 | TableEntry->RealOpc != ARM::VLD2DUPd32x2) { |
| 551 | if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc || |
| 552 | RegSpc == SingleLowSpc || RegSpc == SingleHighQSpc || |
| 553 | RegSpc == SingleHighTSpc) |
| 554 | SrcOpIdx = OpIdx++; |
| 555 | } |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 556 | |
| 557 | // Copy the predicate operands. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 558 | MIB.add(MI.getOperand(OpIdx++)); |
| 559 | MIB.add(MI.getOperand(OpIdx++)); |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 560 | |
| 561 | // Copy the super-register source operand used for double-spaced subregs over |
Bob Wilson | 84971c8 | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 562 | // to the new instruction as an implicit operand. |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 563 | if (SrcOpIdx != 0) { |
| 564 | MachineOperand MO = MI.getOperand(SrcOpIdx); |
Bob Wilson | 84971c8 | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 565 | MO.setImplicit(true); |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 566 | MIB.add(MO); |
Bob Wilson | 84971c8 | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 567 | } |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 568 | // Add an implicit def for the super-register. |
| 569 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
Bob Wilson | 84971c8 | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 570 | TransferImpOps(MI, MIB, MIB); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 571 | |
| 572 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 573 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 574 | |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 575 | MI.eraseFromParent(); |
| 576 | } |
| 577 | |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 578 | /// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register |
| 579 | /// operands to real VST instructions with D register operands. |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 580 | void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) { |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 581 | MachineInstr &MI = *MBBI; |
| 582 | MachineBasicBlock &MBB = *MI.getParent(); |
| 583 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 584 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 585 | assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed"); |
Craig Topper | 980739a | 2012-09-20 06:14:08 +0000 | [diff] [blame] | 586 | NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 587 | unsigned NumRegs = TableEntry->NumRegs; |
| 588 | |
| 589 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 590 | TII->get(TableEntry->RealOpc)); |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 591 | unsigned OpIdx = 0; |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 592 | if (TableEntry->isUpdating) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 593 | MIB.add(MI.getOperand(OpIdx++)); |
Bob Wilson | 4ccd5ce | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 594 | |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 595 | // Copy the addrmode6 operands. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 596 | MIB.add(MI.getOperand(OpIdx++)); |
| 597 | MIB.add(MI.getOperand(OpIdx++)); |
Ivan A. Kosarev | 847daa1 | 2018-06-10 09:27:27 +0000 | [diff] [blame] | 598 | |
| 599 | if (TableEntry->hasWritebackOperand) { |
| 600 | // TODO: The writing-back pseudo instructions we translate here are all |
| 601 | // defined to take am6offset nodes that are capable to represent both fixed |
| 602 | // and register forms. Some real instructions, however, do not rely on |
| 603 | // am6offset and have separate definitions for such forms. When this is the |
| 604 | // case, fixed forms do not take any offset nodes, so here we skip them for |
| 605 | // such instructions. Once all real and pseudo writing-back instructions are |
| 606 | // rewritten without use of am6offset nodes, this code will go away. |
| 607 | const MachineOperand &AM6Offset = MI.getOperand(OpIdx++); |
| 608 | if (TableEntry->RealOpc == ARM::VST1d8Qwb_fixed || |
| 609 | TableEntry->RealOpc == ARM::VST1d16Qwb_fixed || |
| 610 | TableEntry->RealOpc == ARM::VST1d32Qwb_fixed || |
| 611 | TableEntry->RealOpc == ARM::VST1d64Qwb_fixed || |
| 612 | TableEntry->RealOpc == ARM::VST1d8Twb_fixed || |
| 613 | TableEntry->RealOpc == ARM::VST1d16Twb_fixed || |
| 614 | TableEntry->RealOpc == ARM::VST1d32Twb_fixed || |
| 615 | TableEntry->RealOpc == ARM::VST1d64Twb_fixed) { |
| 616 | assert(AM6Offset.getReg() == 0 && |
| 617 | "A fixed writing-back pseudo instruction provides an offset " |
| 618 | "register!"); |
| 619 | } else { |
| 620 | MIB.add(AM6Offset); |
| 621 | } |
| 622 | } |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 623 | |
| 624 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 625 | bool SrcIsUndef = MI.getOperand(OpIdx).isUndef(); |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 626 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 627 | unsigned D0, D1, D2, D3; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 628 | GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3); |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 629 | MIB.addReg(D0, getUndefRegState(SrcIsUndef)); |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 630 | if (NumRegs > 1 && TableEntry->copyAllListRegs) |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 631 | MIB.addReg(D1, getUndefRegState(SrcIsUndef)); |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 632 | if (NumRegs > 2 && TableEntry->copyAllListRegs) |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 633 | MIB.addReg(D2, getUndefRegState(SrcIsUndef)); |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 634 | if (NumRegs > 3 && TableEntry->copyAllListRegs) |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 635 | MIB.addReg(D3, getUndefRegState(SrcIsUndef)); |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 636 | |
| 637 | // Copy the predicate operands. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 638 | MIB.add(MI.getOperand(OpIdx++)); |
| 639 | MIB.add(MI.getOperand(OpIdx++)); |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 640 | |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 641 | if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 642 | MIB->addRegisterKilled(SrcReg, TRI, true); |
Weiming Zhao | fe26fd2 | 2014-01-15 01:32:12 +0000 | [diff] [blame] | 643 | else if (!SrcIsUndef) |
| 644 | MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg. |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 645 | TransferImpOps(MI, MIB, MIB); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 646 | |
| 647 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 648 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 649 | |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 650 | MI.eraseFromParent(); |
| 651 | } |
| 652 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 653 | /// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ |
| 654 | /// register operands to real instructions with D register operands. |
| 655 | void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) { |
| 656 | MachineInstr &MI = *MBBI; |
| 657 | MachineBasicBlock &MBB = *MI.getParent(); |
| 658 | |
| 659 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 660 | assert(TableEntry && "NEONLdStTable lookup failed"); |
Craig Topper | 980739a | 2012-09-20 06:14:08 +0000 | [diff] [blame] | 661 | NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 662 | unsigned NumRegs = TableEntry->NumRegs; |
| 663 | unsigned RegElts = TableEntry->RegElts; |
| 664 | |
| 665 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 666 | TII->get(TableEntry->RealOpc)); |
| 667 | unsigned OpIdx = 0; |
| 668 | // The lane operand is always the 3rd from last operand, before the 2 |
| 669 | // predicate operands. |
| 670 | unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm(); |
| 671 | |
| 672 | // Adjust the lane and spacing as needed for Q registers. |
| 673 | assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane"); |
| 674 | if (RegSpc == EvenDblSpc && Lane >= RegElts) { |
| 675 | RegSpc = OddDblSpc; |
| 676 | Lane -= RegElts; |
| 677 | } |
| 678 | assert(Lane < RegElts && "out of range lane for VLD/VST-lane"); |
| 679 | |
Ted Kremenek | 3c4408c | 2011-01-23 17:05:06 +0000 | [diff] [blame] | 680 | unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0; |
Bob Wilson | 62e9a05 | 2010-09-14 21:12:05 +0000 | [diff] [blame] | 681 | unsigned DstReg = 0; |
| 682 | bool DstIsDead = false; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 683 | if (TableEntry->IsLoad) { |
| 684 | DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 685 | DstReg = MI.getOperand(OpIdx++).getReg(); |
| 686 | GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3); |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 687 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)); |
| 688 | if (NumRegs > 1) |
| 689 | MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 690 | if (NumRegs > 2) |
| 691 | MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead)); |
| 692 | if (NumRegs > 3) |
| 693 | MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead)); |
| 694 | } |
| 695 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 696 | if (TableEntry->isUpdating) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 697 | MIB.add(MI.getOperand(OpIdx++)); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 698 | |
| 699 | // Copy the addrmode6 operands. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 700 | MIB.add(MI.getOperand(OpIdx++)); |
| 701 | MIB.add(MI.getOperand(OpIdx++)); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 702 | // Copy the am6offset operand. |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 703 | if (TableEntry->hasWritebackOperand) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 704 | MIB.add(MI.getOperand(OpIdx++)); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 705 | |
| 706 | // Grab the super-register source. |
| 707 | MachineOperand MO = MI.getOperand(OpIdx++); |
| 708 | if (!TableEntry->IsLoad) |
| 709 | GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3); |
| 710 | |
| 711 | // Add the subregs as sources of the new instruction. |
| 712 | unsigned SrcFlags = (getUndefRegState(MO.isUndef()) | |
| 713 | getKillRegState(MO.isKill())); |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 714 | MIB.addReg(D0, SrcFlags); |
| 715 | if (NumRegs > 1) |
| 716 | MIB.addReg(D1, SrcFlags); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 717 | if (NumRegs > 2) |
| 718 | MIB.addReg(D2, SrcFlags); |
| 719 | if (NumRegs > 3) |
| 720 | MIB.addReg(D3, SrcFlags); |
| 721 | |
| 722 | // Add the lane number operand. |
| 723 | MIB.addImm(Lane); |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 724 | OpIdx += 1; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 725 | |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 726 | // Copy the predicate operands. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 727 | MIB.add(MI.getOperand(OpIdx++)); |
| 728 | MIB.add(MI.getOperand(OpIdx++)); |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 729 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 730 | // Copy the super-register source to be an implicit source. |
| 731 | MO.setImplicit(true); |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 732 | MIB.add(MO); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 733 | if (TableEntry->IsLoad) |
| 734 | // Add an implicit def for the super-register. |
| 735 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
| 736 | TransferImpOps(MI, MIB, MIB); |
Jakob Stoklund Olesen | 465cdf3 | 2011-12-17 00:07:02 +0000 | [diff] [blame] | 737 | // Transfer memoperands. |
| 738 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 739 | MI.eraseFromParent(); |
| 740 | } |
| 741 | |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 742 | /// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ |
| 743 | /// register operands to real instructions with D register operands. |
| 744 | void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI, |
Jim Grosbach | 4a5c887 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 745 | unsigned Opc, bool IsExt) { |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 746 | MachineInstr &MI = *MBBI; |
| 747 | MachineBasicBlock &MBB = *MI.getParent(); |
| 748 | |
| 749 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc)); |
| 750 | unsigned OpIdx = 0; |
| 751 | |
| 752 | // Transfer the destination register operand. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 753 | MIB.add(MI.getOperand(OpIdx++)); |
Geoff Berry | 60c4310 | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 754 | if (IsExt) { |
| 755 | MachineOperand VdSrc(MI.getOperand(OpIdx++)); |
Geoff Berry | 60c4310 | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 756 | MIB.add(VdSrc); |
| 757 | } |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 758 | |
| 759 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
| 760 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
| 761 | unsigned D0, D1, D2, D3; |
| 762 | GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3); |
Jim Grosbach | 4a5c887 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 763 | MIB.addReg(D0); |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 764 | |
| 765 | // Copy the other source register operand. |
Geoff Berry | 60c4310 | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 766 | MachineOperand VmSrc(MI.getOperand(OpIdx++)); |
Geoff Berry | 60c4310 | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 767 | MIB.add(VmSrc); |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 768 | |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 769 | // Copy the predicate operands. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 770 | MIB.add(MI.getOperand(OpIdx++)); |
| 771 | MIB.add(MI.getOperand(OpIdx++)); |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 772 | |
Weiming Zhao | fe26fd2 | 2014-01-15 01:32:12 +0000 | [diff] [blame] | 773 | // Add an implicit kill and use for the super-reg. |
| 774 | MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill)); |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 775 | TransferImpOps(MI, MIB, MIB); |
| 776 | MI.eraseFromParent(); |
| 777 | } |
| 778 | |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 779 | static bool IsAnAddressOperand(const MachineOperand &MO) { |
| 780 | // This check is overly conservative. Unless we are certain that the machine |
| 781 | // operand is not a symbol reference, we return that it is a symbol reference. |
| 782 | // This is important as the load pair may not be split up Windows. |
| 783 | switch (MO.getType()) { |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 784 | case MachineOperand::MO_Register: |
| 785 | case MachineOperand::MO_Immediate: |
| 786 | case MachineOperand::MO_CImmediate: |
| 787 | case MachineOperand::MO_FPImmediate: |
| 788 | return false; |
| 789 | case MachineOperand::MO_MachineBasicBlock: |
| 790 | return true; |
| 791 | case MachineOperand::MO_FrameIndex: |
| 792 | return false; |
| 793 | case MachineOperand::MO_ConstantPoolIndex: |
| 794 | case MachineOperand::MO_TargetIndex: |
| 795 | case MachineOperand::MO_JumpTableIndex: |
| 796 | case MachineOperand::MO_ExternalSymbol: |
| 797 | case MachineOperand::MO_GlobalAddress: |
| 798 | case MachineOperand::MO_BlockAddress: |
| 799 | return true; |
| 800 | case MachineOperand::MO_RegisterMask: |
| 801 | case MachineOperand::MO_RegisterLiveOut: |
| 802 | return false; |
| 803 | case MachineOperand::MO_Metadata: |
| 804 | case MachineOperand::MO_MCSymbol: |
| 805 | return true; |
| 806 | case MachineOperand::MO_CFIIndex: |
| 807 | return false; |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 808 | case MachineOperand::MO_IntrinsicID: |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 809 | case MachineOperand::MO_Predicate: |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 810 | llvm_unreachable("should not exist post-isel"); |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 811 | } |
Saleem Abdulrasool | ef550a6 | 2014-04-30 05:12:41 +0000 | [diff] [blame] | 812 | llvm_unreachable("unhandled machine operand type"); |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 813 | } |
| 814 | |
Eli Friedman | c22c699 | 2017-09-05 22:54:06 +0000 | [diff] [blame] | 815 | static MachineOperand makeImplicit(const MachineOperand &MO) { |
| 816 | MachineOperand NewMO = MO; |
| 817 | NewMO.setImplicit(); |
| 818 | return NewMO; |
| 819 | } |
| 820 | |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 821 | void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB, |
| 822 | MachineBasicBlock::iterator &MBBI) { |
| 823 | MachineInstr &MI = *MBBI; |
| 824 | unsigned Opcode = MI.getOpcode(); |
| 825 | unsigned PredReg = 0; |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 826 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 827 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 828 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 829 | bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm; |
| 830 | const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1); |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 831 | bool RequiresBundling = STI->isTargetWindows() && IsAnAddressOperand(MO); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 832 | MachineInstrBuilder LO16, HI16; |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 833 | |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 834 | if (!STI->hasV6T2Ops() && |
| 835 | (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) { |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 836 | // FIXME Windows CE supports older ARM CPUs |
| 837 | assert(!STI->isTargetWindows() && "Windows on ARM requires ARMv7+"); |
| 838 | |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 839 | // Expand into a movi + orr. |
| 840 | LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg); |
| 841 | HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri)) |
| 842 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 843 | .addReg(DstReg); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 844 | |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 845 | assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!"); |
| 846 | unsigned ImmVal = (unsigned)MO.getImm(); |
| 847 | unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal); |
| 848 | unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal); |
| 849 | LO16 = LO16.addImm(SOImmValV1); |
| 850 | HI16 = HI16.addImm(SOImmValV2); |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 851 | LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 852 | HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 853 | LO16.addImm(Pred).addReg(PredReg).add(condCodeOp()); |
| 854 | HI16.addImm(Pred).addReg(PredReg).add(condCodeOp()); |
Eli Friedman | c22c699 | 2017-09-05 22:54:06 +0000 | [diff] [blame] | 855 | if (isCC) |
| 856 | LO16.add(makeImplicit(MI.getOperand(1))); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 857 | TransferImpOps(MI, LO16, HI16); |
| 858 | MI.eraseFromParent(); |
| 859 | return; |
| 860 | } |
| 861 | |
| 862 | unsigned LO16Opc = 0; |
| 863 | unsigned HI16Opc = 0; |
| 864 | if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) { |
| 865 | LO16Opc = ARM::t2MOVi16; |
| 866 | HI16Opc = ARM::t2MOVTi16; |
| 867 | } else { |
| 868 | LO16Opc = ARM::MOVi16; |
| 869 | HI16Opc = ARM::MOVTi16; |
| 870 | } |
| 871 | |
| 872 | LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg); |
| 873 | HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc)) |
| 874 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 875 | .addReg(DstReg); |
| 876 | |
Saleem Abdulrasool | d6c0ba3 | 2014-05-01 04:19:56 +0000 | [diff] [blame] | 877 | switch (MO.getType()) { |
| 878 | case MachineOperand::MO_Immediate: { |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 879 | unsigned Imm = MO.getImm(); |
| 880 | unsigned Lo16 = Imm & 0xffff; |
| 881 | unsigned Hi16 = (Imm >> 16) & 0xffff; |
| 882 | LO16 = LO16.addImm(Lo16); |
| 883 | HI16 = HI16.addImm(Hi16); |
Saleem Abdulrasool | d6c0ba3 | 2014-05-01 04:19:56 +0000 | [diff] [blame] | 884 | break; |
| 885 | } |
| 886 | case MachineOperand::MO_ExternalSymbol: { |
| 887 | const char *ES = MO.getSymbolName(); |
| 888 | unsigned TF = MO.getTargetFlags(); |
| 889 | LO16 = LO16.addExternalSymbol(ES, TF | ARMII::MO_LO16); |
| 890 | HI16 = HI16.addExternalSymbol(ES, TF | ARMII::MO_HI16); |
| 891 | break; |
| 892 | } |
| 893 | default: { |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 894 | const GlobalValue *GV = MO.getGlobal(); |
| 895 | unsigned TF = MO.getTargetFlags(); |
| 896 | LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16); |
| 897 | HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16); |
Saleem Abdulrasool | d6c0ba3 | 2014-05-01 04:19:56 +0000 | [diff] [blame] | 898 | break; |
| 899 | } |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 900 | } |
| 901 | |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 902 | LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 903 | HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 904 | LO16.addImm(Pred).addReg(PredReg); |
| 905 | HI16.addImm(Pred).addReg(PredReg); |
| 906 | |
Saleem Abdulrasool | 8d60fdc | 2014-05-21 01:25:24 +0000 | [diff] [blame] | 907 | if (RequiresBundling) |
Duncan P. N. Exon Smith | c5b668d | 2016-02-22 20:49:58 +0000 | [diff] [blame] | 908 | finalizeBundle(MBB, LO16->getIterator(), MBBI->getIterator()); |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 909 | |
Eli Friedman | c22c699 | 2017-09-05 22:54:06 +0000 | [diff] [blame] | 910 | if (isCC) |
| 911 | LO16.add(makeImplicit(MI.getOperand(1))); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 912 | TransferImpOps(MI, LO16, HI16); |
| 913 | MI.eraseFromParent(); |
| 914 | } |
| 915 | |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 916 | /// Expand a CMP_SWAP pseudo-inst to an ldrex/strex loop as simply as |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 917 | /// possible. This only gets used at -O0 so we don't care about efficiency of |
| 918 | /// the generated code. |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 919 | bool ARMExpandPseudo::ExpandCMP_SWAP(MachineBasicBlock &MBB, |
| 920 | MachineBasicBlock::iterator MBBI, |
| 921 | unsigned LdrexOp, unsigned StrexOp, |
| 922 | unsigned UxtOp, |
| 923 | MachineBasicBlock::iterator &NextMBBI) { |
| 924 | bool IsThumb = STI->isThumb(); |
| 925 | MachineInstr &MI = *MBBI; |
| 926 | DebugLoc DL = MI.getDebugLoc(); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 927 | const MachineOperand &Dest = MI.getOperand(0); |
Matthias Braun | a88587c | 2017-08-09 22:22:05 +0000 | [diff] [blame] | 928 | unsigned TempReg = MI.getOperand(1).getReg(); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 929 | // Duplicating undef operands into 2 instructions does not guarantee the same |
| 930 | // value on both; However undef should be replaced by xzr anyway. |
| 931 | assert(!MI.getOperand(2).isUndef() && "cannot handle undef"); |
| 932 | unsigned AddrReg = MI.getOperand(2).getReg(); |
| 933 | unsigned DesiredReg = MI.getOperand(3).getReg(); |
| 934 | unsigned NewReg = MI.getOperand(4).getReg(); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 935 | |
| 936 | MachineFunction *MF = MBB.getParent(); |
| 937 | auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock()); |
| 938 | auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock()); |
| 939 | auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock()); |
| 940 | |
| 941 | MF->insert(++MBB.getIterator(), LoadCmpBB); |
| 942 | MF->insert(++LoadCmpBB->getIterator(), StoreBB); |
| 943 | MF->insert(++StoreBB->getIterator(), DoneBB); |
| 944 | |
| 945 | if (UxtOp) { |
| 946 | MachineInstrBuilder MIB = |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 947 | BuildMI(MBB, MBBI, DL, TII->get(UxtOp), DesiredReg) |
| 948 | .addReg(DesiredReg, RegState::Kill); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 949 | if (!IsThumb) |
| 950 | MIB.addImm(0); |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 951 | MIB.add(predOps(ARMCC::AL)); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 952 | } |
| 953 | |
| 954 | // .Lloadcmp: |
| 955 | // ldrex rDest, [rAddr] |
| 956 | // cmp rDest, rDesired |
| 957 | // bne .Ldone |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 958 | |
| 959 | MachineInstrBuilder MIB; |
| 960 | MIB = BuildMI(LoadCmpBB, DL, TII->get(LdrexOp), Dest.getReg()); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 961 | MIB.addReg(AddrReg); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 962 | if (LdrexOp == ARM::t2LDREX) |
| 963 | MIB.addImm(0); // a 32-bit Thumb ldrex (only) allows an offset. |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 964 | MIB.add(predOps(ARMCC::AL)); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 965 | |
| 966 | unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr; |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 967 | BuildMI(LoadCmpBB, DL, TII->get(CMPrr)) |
| 968 | .addReg(Dest.getReg(), getKillRegState(Dest.isDead())) |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 969 | .addReg(DesiredReg) |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 970 | .add(predOps(ARMCC::AL)); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 971 | unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc; |
| 972 | BuildMI(LoadCmpBB, DL, TII->get(Bcc)) |
| 973 | .addMBB(DoneBB) |
| 974 | .addImm(ARMCC::NE) |
| 975 | .addReg(ARM::CPSR, RegState::Kill); |
| 976 | LoadCmpBB->addSuccessor(DoneBB); |
| 977 | LoadCmpBB->addSuccessor(StoreBB); |
| 978 | |
| 979 | // .Lstore: |
Matthias Braun | a88587c | 2017-08-09 22:22:05 +0000 | [diff] [blame] | 980 | // strex rTempReg, rNew, [rAddr] |
| 981 | // cmp rTempReg, #0 |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 982 | // bne .Lloadcmp |
Matthias Braun | a88587c | 2017-08-09 22:22:05 +0000 | [diff] [blame] | 983 | MIB = BuildMI(StoreBB, DL, TII->get(StrexOp), TempReg) |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 984 | .addReg(NewReg) |
| 985 | .addReg(AddrReg); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 986 | if (StrexOp == ARM::t2STREX) |
| 987 | MIB.addImm(0); // a 32-bit Thumb strex (only) allows an offset. |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 988 | MIB.add(predOps(ARMCC::AL)); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 989 | |
| 990 | unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri; |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 991 | BuildMI(StoreBB, DL, TII->get(CMPri)) |
Matthias Braun | a88587c | 2017-08-09 22:22:05 +0000 | [diff] [blame] | 992 | .addReg(TempReg, RegState::Kill) |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 993 | .addImm(0) |
| 994 | .add(predOps(ARMCC::AL)); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 995 | BuildMI(StoreBB, DL, TII->get(Bcc)) |
| 996 | .addMBB(LoadCmpBB) |
| 997 | .addImm(ARMCC::NE) |
| 998 | .addReg(ARM::CPSR, RegState::Kill); |
| 999 | StoreBB->addSuccessor(LoadCmpBB); |
| 1000 | StoreBB->addSuccessor(DoneBB); |
| 1001 | |
| 1002 | DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end()); |
| 1003 | DoneBB->transferSuccessors(&MBB); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1004 | |
Ahmed Bougacha | b4af107 | 2016-04-27 20:32:54 +0000 | [diff] [blame] | 1005 | MBB.addSuccessor(LoadCmpBB); |
| 1006 | |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1007 | NextMBBI = MBB.end(); |
| 1008 | MI.eraseFromParent(); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1009 | |
| 1010 | // Recompute livein lists. |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1011 | LivePhysRegs LiveRegs; |
Matthias Braun | c9056b8 | 2017-09-06 20:45:24 +0000 | [diff] [blame] | 1012 | computeAndAddLiveIns(LiveRegs, *DoneBB); |
| 1013 | computeAndAddLiveIns(LiveRegs, *StoreBB); |
| 1014 | computeAndAddLiveIns(LiveRegs, *LoadCmpBB); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1015 | // Do an extra pass around the loop to get loop carried registers right. |
| 1016 | StoreBB->clearLiveIns(); |
Matthias Braun | c9056b8 | 2017-09-06 20:45:24 +0000 | [diff] [blame] | 1017 | computeAndAddLiveIns(LiveRegs, *StoreBB); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1018 | LoadCmpBB->clearLiveIns(); |
Matthias Braun | c9056b8 | 2017-09-06 20:45:24 +0000 | [diff] [blame] | 1019 | computeAndAddLiveIns(LiveRegs, *LoadCmpBB); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1020 | |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1021 | return true; |
| 1022 | } |
| 1023 | |
| 1024 | /// ARM's ldrexd/strexd take a consecutive register pair (represented as a |
| 1025 | /// single GPRPair register), Thumb's take two separate registers so we need to |
| 1026 | /// extract the subregs from the pair. |
| 1027 | static void addExclusiveRegPair(MachineInstrBuilder &MIB, MachineOperand &Reg, |
| 1028 | unsigned Flags, bool IsThumb, |
| 1029 | const TargetRegisterInfo *TRI) { |
| 1030 | if (IsThumb) { |
| 1031 | unsigned RegLo = TRI->getSubReg(Reg.getReg(), ARM::gsub_0); |
| 1032 | unsigned RegHi = TRI->getSubReg(Reg.getReg(), ARM::gsub_1); |
| 1033 | MIB.addReg(RegLo, Flags | getKillRegState(Reg.isDead())); |
| 1034 | MIB.addReg(RegHi, Flags | getKillRegState(Reg.isDead())); |
| 1035 | } else |
| 1036 | MIB.addReg(Reg.getReg(), Flags | getKillRegState(Reg.isDead())); |
| 1037 | } |
| 1038 | |
| 1039 | /// Expand a 64-bit CMP_SWAP to an ldrexd/strexd loop. |
| 1040 | bool ARMExpandPseudo::ExpandCMP_SWAP_64(MachineBasicBlock &MBB, |
| 1041 | MachineBasicBlock::iterator MBBI, |
| 1042 | MachineBasicBlock::iterator &NextMBBI) { |
| 1043 | bool IsThumb = STI->isThumb(); |
| 1044 | MachineInstr &MI = *MBBI; |
| 1045 | DebugLoc DL = MI.getDebugLoc(); |
| 1046 | MachineOperand &Dest = MI.getOperand(0); |
Matthias Braun | a88587c | 2017-08-09 22:22:05 +0000 | [diff] [blame] | 1047 | unsigned TempReg = MI.getOperand(1).getReg(); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1048 | // Duplicating undef operands into 2 instructions does not guarantee the same |
| 1049 | // value on both; However undef should be replaced by xzr anyway. |
| 1050 | assert(!MI.getOperand(2).isUndef() && "cannot handle undef"); |
| 1051 | unsigned AddrReg = MI.getOperand(2).getReg(); |
| 1052 | unsigned DesiredReg = MI.getOperand(3).getReg(); |
| 1053 | MachineOperand New = MI.getOperand(4); |
| 1054 | New.setIsKill(false); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1055 | |
| 1056 | unsigned DestLo = TRI->getSubReg(Dest.getReg(), ARM::gsub_0); |
| 1057 | unsigned DestHi = TRI->getSubReg(Dest.getReg(), ARM::gsub_1); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1058 | unsigned DesiredLo = TRI->getSubReg(DesiredReg, ARM::gsub_0); |
| 1059 | unsigned DesiredHi = TRI->getSubReg(DesiredReg, ARM::gsub_1); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1060 | |
| 1061 | MachineFunction *MF = MBB.getParent(); |
| 1062 | auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock()); |
| 1063 | auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock()); |
| 1064 | auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock()); |
| 1065 | |
| 1066 | MF->insert(++MBB.getIterator(), LoadCmpBB); |
| 1067 | MF->insert(++LoadCmpBB->getIterator(), StoreBB); |
| 1068 | MF->insert(++StoreBB->getIterator(), DoneBB); |
| 1069 | |
| 1070 | // .Lloadcmp: |
| 1071 | // ldrexd rDestLo, rDestHi, [rAddr] |
| 1072 | // cmp rDestLo, rDesiredLo |
Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 1073 | // sbcs dead rTempReg, rDestHi, rDesiredHi |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1074 | // bne .Ldone |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1075 | unsigned LDREXD = IsThumb ? ARM::t2LDREXD : ARM::LDREXD; |
| 1076 | MachineInstrBuilder MIB; |
| 1077 | MIB = BuildMI(LoadCmpBB, DL, TII->get(LDREXD)); |
| 1078 | addExclusiveRegPair(MIB, Dest, RegState::Define, IsThumb, TRI); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1079 | MIB.addReg(AddrReg).add(predOps(ARMCC::AL)); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1080 | |
| 1081 | unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr; |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1082 | BuildMI(LoadCmpBB, DL, TII->get(CMPrr)) |
| 1083 | .addReg(DestLo, getKillRegState(Dest.isDead())) |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1084 | .addReg(DesiredLo) |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1085 | .add(predOps(ARMCC::AL)); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1086 | |
Oleg Ranevskyy | e2ae415 | 2016-12-01 22:58:35 +0000 | [diff] [blame] | 1087 | BuildMI(LoadCmpBB, DL, TII->get(CMPrr)) |
| 1088 | .addReg(DestHi, getKillRegState(Dest.isDead())) |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1089 | .addReg(DesiredHi) |
Oleg Ranevskyy | e2ae415 | 2016-12-01 22:58:35 +0000 | [diff] [blame] | 1090 | .addImm(ARMCC::EQ).addReg(ARM::CPSR, RegState::Kill); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1091 | |
| 1092 | unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc; |
| 1093 | BuildMI(LoadCmpBB, DL, TII->get(Bcc)) |
| 1094 | .addMBB(DoneBB) |
| 1095 | .addImm(ARMCC::NE) |
| 1096 | .addReg(ARM::CPSR, RegState::Kill); |
| 1097 | LoadCmpBB->addSuccessor(DoneBB); |
| 1098 | LoadCmpBB->addSuccessor(StoreBB); |
| 1099 | |
| 1100 | // .Lstore: |
Matthias Braun | a88587c | 2017-08-09 22:22:05 +0000 | [diff] [blame] | 1101 | // strexd rTempReg, rNewLo, rNewHi, [rAddr] |
| 1102 | // cmp rTempReg, #0 |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1103 | // bne .Lloadcmp |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1104 | unsigned STREXD = IsThumb ? ARM::t2STREXD : ARM::STREXD; |
Matthias Braun | a88587c | 2017-08-09 22:22:05 +0000 | [diff] [blame] | 1105 | MIB = BuildMI(StoreBB, DL, TII->get(STREXD), TempReg); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1106 | addExclusiveRegPair(MIB, New, 0, IsThumb, TRI); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1107 | MIB.addReg(AddrReg).add(predOps(ARMCC::AL)); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1108 | |
| 1109 | unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri; |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1110 | BuildMI(StoreBB, DL, TII->get(CMPri)) |
Matthias Braun | a88587c | 2017-08-09 22:22:05 +0000 | [diff] [blame] | 1111 | .addReg(TempReg, RegState::Kill) |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1112 | .addImm(0) |
| 1113 | .add(predOps(ARMCC::AL)); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1114 | BuildMI(StoreBB, DL, TII->get(Bcc)) |
| 1115 | .addMBB(LoadCmpBB) |
| 1116 | .addImm(ARMCC::NE) |
| 1117 | .addReg(ARM::CPSR, RegState::Kill); |
| 1118 | StoreBB->addSuccessor(LoadCmpBB); |
| 1119 | StoreBB->addSuccessor(DoneBB); |
| 1120 | |
| 1121 | DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end()); |
| 1122 | DoneBB->transferSuccessors(&MBB); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1123 | |
Ahmed Bougacha | b4af107 | 2016-04-27 20:32:54 +0000 | [diff] [blame] | 1124 | MBB.addSuccessor(LoadCmpBB); |
| 1125 | |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1126 | NextMBBI = MBB.end(); |
| 1127 | MI.eraseFromParent(); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1128 | |
| 1129 | // Recompute livein lists. |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1130 | LivePhysRegs LiveRegs; |
Matthias Braun | c9056b8 | 2017-09-06 20:45:24 +0000 | [diff] [blame] | 1131 | computeAndAddLiveIns(LiveRegs, *DoneBB); |
| 1132 | computeAndAddLiveIns(LiveRegs, *StoreBB); |
| 1133 | computeAndAddLiveIns(LiveRegs, *LoadCmpBB); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1134 | // Do an extra pass around the loop to get loop carried registers right. |
| 1135 | StoreBB->clearLiveIns(); |
Matthias Braun | c9056b8 | 2017-09-06 20:45:24 +0000 | [diff] [blame] | 1136 | computeAndAddLiveIns(LiveRegs, *StoreBB); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1137 | LoadCmpBB->clearLiveIns(); |
Matthias Braun | c9056b8 | 2017-09-06 20:45:24 +0000 | [diff] [blame] | 1138 | computeAndAddLiveIns(LiveRegs, *LoadCmpBB); |
Matthias Braun | 05eeadb | 2017-05-31 01:21:35 +0000 | [diff] [blame] | 1139 | |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1140 | return true; |
| 1141 | } |
| 1142 | |
| 1143 | |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1144 | bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB, |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1145 | MachineBasicBlock::iterator MBBI, |
| 1146 | MachineBasicBlock::iterator &NextMBBI) { |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1147 | MachineInstr &MI = *MBBI; |
| 1148 | unsigned Opcode = MI.getOpcode(); |
| 1149 | switch (Opcode) { |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1150 | default: |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1151 | return false; |
Quentin Colombet | 71a7148 | 2015-07-20 21:42:14 +0000 | [diff] [blame] | 1152 | |
| 1153 | case ARM::TCRETURNdi: |
| 1154 | case ARM::TCRETURNri: { |
| 1155 | MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); |
| 1156 | assert(MBBI->isReturn() && |
| 1157 | "Can only insert epilog into returning blocks"); |
| 1158 | unsigned RetOpcode = MBBI->getOpcode(); |
| 1159 | DebugLoc dl = MBBI->getDebugLoc(); |
| 1160 | const ARMBaseInstrInfo &TII = *static_cast<const ARMBaseInstrInfo *>( |
| 1161 | MBB.getParent()->getSubtarget().getInstrInfo()); |
| 1162 | |
| 1163 | // Tail call return: adjust the stack pointer and jump to callee. |
| 1164 | MBBI = MBB.getLastNonDebugInstr(); |
| 1165 | MachineOperand &JumpTarget = MBBI->getOperand(0); |
| 1166 | |
| 1167 | // Jump to label or value in register. |
| 1168 | if (RetOpcode == ARM::TCRETURNdi) { |
| 1169 | unsigned TCOpcode = |
| 1170 | STI->isThumb() |
| 1171 | ? (STI->isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND) |
| 1172 | : ARM::TAILJMPd; |
| 1173 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode)); |
| 1174 | if (JumpTarget.isGlobal()) |
| 1175 | MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(), |
| 1176 | JumpTarget.getTargetFlags()); |
| 1177 | else { |
| 1178 | assert(JumpTarget.isSymbol()); |
| 1179 | MIB.addExternalSymbol(JumpTarget.getSymbolName(), |
| 1180 | JumpTarget.getTargetFlags()); |
| 1181 | } |
| 1182 | |
| 1183 | // Add the default predicate in Thumb mode. |
| 1184 | if (STI->isThumb()) |
Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 1185 | MIB.add(predOps(ARMCC::AL)); |
Quentin Colombet | 71a7148 | 2015-07-20 21:42:14 +0000 | [diff] [blame] | 1186 | } else if (RetOpcode == ARM::TCRETURNri) { |
Joerg Sonnenberger | 0f76a35 | 2017-08-28 20:20:47 +0000 | [diff] [blame] | 1187 | unsigned Opcode = |
| 1188 | STI->isThumb() ? ARM::tTAILJMPr |
| 1189 | : (STI->hasV4TOps() ? ARM::TAILJMPr : ARM::TAILJMPr4); |
Quentin Colombet | 71a7148 | 2015-07-20 21:42:14 +0000 | [diff] [blame] | 1190 | BuildMI(MBB, MBBI, dl, |
Joerg Sonnenberger | 0f76a35 | 2017-08-28 20:20:47 +0000 | [diff] [blame] | 1191 | TII.get(Opcode)) |
Quentin Colombet | 71a7148 | 2015-07-20 21:42:14 +0000 | [diff] [blame] | 1192 | .addReg(JumpTarget.getReg(), RegState::Kill); |
| 1193 | } |
| 1194 | |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1195 | auto NewMI = std::prev(MBBI); |
Quentin Colombet | 71a7148 | 2015-07-20 21:42:14 +0000 | [diff] [blame] | 1196 | for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i) |
| 1197 | NewMI->addOperand(MBBI->getOperand(i)); |
| 1198 | |
| 1199 | // Delete the pseudo instruction TCRETURN. |
| 1200 | MBB.erase(MBBI); |
| 1201 | MBBI = NewMI; |
| 1202 | return true; |
| 1203 | } |
Jim Grosbach | bb0547d | 2011-03-11 23:09:50 +0000 | [diff] [blame] | 1204 | case ARM::VMOVScc: |
| 1205 | case ARM::VMOVDcc: { |
| 1206 | unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD; |
| 1207 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc), |
| 1208 | MI.getOperand(1).getReg()) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1209 | .add(MI.getOperand(2)) |
| 1210 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
Eli Friedman | c22c699 | 2017-09-05 22:54:06 +0000 | [diff] [blame] | 1211 | .add(MI.getOperand(4)) |
| 1212 | .add(makeImplicit(MI.getOperand(1))); |
Jim Grosbach | bb0547d | 2011-03-11 23:09:50 +0000 | [diff] [blame] | 1213 | |
| 1214 | MI.eraseFromParent(); |
| 1215 | return true; |
| 1216 | } |
Jim Grosbach | 4def704 | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 1217 | case ARM::t2MOVCCr: |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 1218 | case ARM::MOVCCr: { |
Jim Grosbach | 4def704 | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 1219 | unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr; |
| 1220 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc), |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 1221 | MI.getOperand(1).getReg()) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1222 | .add(MI.getOperand(2)) |
| 1223 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
| 1224 | .add(MI.getOperand(4)) |
Eli Friedman | c22c699 | 2017-09-05 22:54:06 +0000 | [diff] [blame] | 1225 | .add(condCodeOp()) // 's' bit |
| 1226 | .add(makeImplicit(MI.getOperand(1))); |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 1227 | |
| 1228 | MI.eraseFromParent(); |
| 1229 | return true; |
| 1230 | } |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1231 | case ARM::MOVCCsi: { |
| 1232 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi), |
| 1233 | (MI.getOperand(1).getReg())) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1234 | .add(MI.getOperand(2)) |
| 1235 | .addImm(MI.getOperand(3).getImm()) |
| 1236 | .addImm(MI.getOperand(4).getImm()) // 'pred' |
| 1237 | .add(MI.getOperand(5)) |
Eli Friedman | c22c699 | 2017-09-05 22:54:06 +0000 | [diff] [blame] | 1238 | .add(condCodeOp()) // 's' bit |
| 1239 | .add(makeImplicit(MI.getOperand(1))); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1240 | |
| 1241 | MI.eraseFromParent(); |
| 1242 | return true; |
| 1243 | } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1244 | case ARM::MOVCCsr: { |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1245 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr), |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 1246 | (MI.getOperand(1).getReg())) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1247 | .add(MI.getOperand(2)) |
| 1248 | .add(MI.getOperand(3)) |
| 1249 | .addImm(MI.getOperand(4).getImm()) |
| 1250 | .addImm(MI.getOperand(5).getImm()) // 'pred' |
| 1251 | .add(MI.getOperand(6)) |
Eli Friedman | c22c699 | 2017-09-05 22:54:06 +0000 | [diff] [blame] | 1252 | .add(condCodeOp()) // 's' bit |
| 1253 | .add(makeImplicit(MI.getOperand(1))); |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 1254 | |
| 1255 | MI.eraseFromParent(); |
| 1256 | return true; |
| 1257 | } |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 1258 | case ARM::t2MOVCCi16: |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 1259 | case ARM::MOVCCi16: { |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 1260 | unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16; |
| 1261 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc), |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 1262 | MI.getOperand(1).getReg()) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1263 | .addImm(MI.getOperand(2).getImm()) |
| 1264 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
Eli Friedman | c22c699 | 2017-09-05 22:54:06 +0000 | [diff] [blame] | 1265 | .add(MI.getOperand(4)) |
| 1266 | .add(makeImplicit(MI.getOperand(1))); |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 1267 | MI.eraseFromParent(); |
| 1268 | return true; |
| 1269 | } |
Jim Grosbach | 4def704 | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 1270 | case ARM::t2MOVCCi: |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 1271 | case ARM::MOVCCi: { |
Jim Grosbach | 4def704 | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 1272 | unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi; |
| 1273 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc), |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 1274 | MI.getOperand(1).getReg()) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1275 | .addImm(MI.getOperand(2).getImm()) |
| 1276 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
| 1277 | .add(MI.getOperand(4)) |
Eli Friedman | c22c699 | 2017-09-05 22:54:06 +0000 | [diff] [blame] | 1278 | .add(condCodeOp()) // 's' bit |
| 1279 | .add(makeImplicit(MI.getOperand(1))); |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 1280 | |
| 1281 | MI.eraseFromParent(); |
| 1282 | return true; |
| 1283 | } |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 1284 | case ARM::t2MVNCCi: |
Jim Grosbach | fa56bca | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 1285 | case ARM::MVNCCi: { |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 1286 | unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi; |
| 1287 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc), |
Jim Grosbach | fa56bca | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 1288 | MI.getOperand(1).getReg()) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1289 | .addImm(MI.getOperand(2).getImm()) |
| 1290 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
| 1291 | .add(MI.getOperand(4)) |
Eli Friedman | c22c699 | 2017-09-05 22:54:06 +0000 | [diff] [blame] | 1292 | .add(condCodeOp()) // 's' bit |
| 1293 | .add(makeImplicit(MI.getOperand(1))); |
Jim Grosbach | fa56bca | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 1294 | |
| 1295 | MI.eraseFromParent(); |
| 1296 | return true; |
| 1297 | } |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 1298 | case ARM::t2MOVCClsl: |
| 1299 | case ARM::t2MOVCClsr: |
| 1300 | case ARM::t2MOVCCasr: |
| 1301 | case ARM::t2MOVCCror: { |
| 1302 | unsigned NewOpc; |
| 1303 | switch (Opcode) { |
| 1304 | case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break; |
| 1305 | case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break; |
| 1306 | case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break; |
| 1307 | case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break; |
| 1308 | default: llvm_unreachable("unexpeced conditional move"); |
| 1309 | } |
| 1310 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc), |
| 1311 | MI.getOperand(1).getReg()) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1312 | .add(MI.getOperand(2)) |
| 1313 | .addImm(MI.getOperand(3).getImm()) |
| 1314 | .addImm(MI.getOperand(4).getImm()) // 'pred' |
| 1315 | .add(MI.getOperand(5)) |
Eli Friedman | c22c699 | 2017-09-05 22:54:06 +0000 | [diff] [blame] | 1316 | .add(condCodeOp()) // 's' bit |
| 1317 | .add(makeImplicit(MI.getOperand(1))); |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 1318 | MI.eraseFromParent(); |
| 1319 | return true; |
| 1320 | } |
Chad Rosier | 1ec8e40 | 2012-11-06 23:05:24 +0000 | [diff] [blame] | 1321 | case ARM::Int_eh_sjlj_dispatchsetup: { |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 1322 | MachineFunction &MF = *MI.getParent()->getParent(); |
| 1323 | const ARMBaseInstrInfo *AII = |
| 1324 | static_cast<const ARMBaseInstrInfo*>(TII); |
| 1325 | const ARMBaseRegisterInfo &RI = AII->getRegisterInfo(); |
| 1326 | // For functions using a base pointer, we rematerialize it (via the frame |
| 1327 | // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it |
| 1328 | // for us. Otherwise, expand to nothing. |
| 1329 | if (RI.hasBasePointer(MF)) { |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 1330 | int32_t NumBytes = AFI->getFramePtrSpillOffset(); |
| 1331 | unsigned FramePtr = RI.getFrameRegister(MF); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 1332 | assert(MF.getSubtarget().getFrameLowering()->hasFP(MF) && |
| 1333 | "base pointer without frame pointer?"); |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 1334 | |
| 1335 | if (AFI->isThumb2Function()) { |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1336 | emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6, |
| 1337 | FramePtr, -NumBytes, ARMCC::AL, 0, *TII); |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 1338 | } else if (AFI->isThumbFunction()) { |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1339 | emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6, |
| 1340 | FramePtr, -NumBytes, *TII, RI); |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 1341 | } else { |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1342 | emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6, |
| 1343 | FramePtr, -NumBytes, ARMCC::AL, 0, |
| 1344 | *TII); |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 1345 | } |
Jim Grosbach | cb6fc2b | 2010-10-20 00:02:50 +0000 | [diff] [blame] | 1346 | // If there's dynamic realignment, adjust for it. |
Jim Grosbach | 723159e | 2010-10-20 01:10:01 +0000 | [diff] [blame] | 1347 | if (RI.needsStackRealignment(MF)) { |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 1348 | MachineFrameInfo &MFI = MF.getFrameInfo(); |
| 1349 | unsigned MaxAlign = MFI.getMaxAlignment(); |
Jim Grosbach | cb6fc2b | 2010-10-20 00:02:50 +0000 | [diff] [blame] | 1350 | assert (!AFI->isThumb1OnlyFunction()); |
| 1351 | // Emit bic r6, r6, MaxAlign |
Kristof Beyls | 933de7a | 2015-01-08 15:09:14 +0000 | [diff] [blame] | 1352 | assert(MaxAlign <= 256 && "The BIC instruction cannot encode " |
| 1353 | "immediates larger than 256 with all lower " |
| 1354 | "bits set."); |
Jim Grosbach | cb6fc2b | 2010-10-20 00:02:50 +0000 | [diff] [blame] | 1355 | unsigned bicOpc = AFI->isThumbFunction() ? |
| 1356 | ARM::t2BICri : ARM::BICri; |
Diana Picus | 8a73f55 | 2017-01-13 10:18:01 +0000 | [diff] [blame] | 1357 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(bicOpc), ARM::R6) |
| 1358 | .addReg(ARM::R6, RegState::Kill) |
| 1359 | .addImm(MaxAlign - 1) |
| 1360 | .add(predOps(ARMCC::AL)) |
| 1361 | .add(condCodeOp()); |
Jim Grosbach | cb6fc2b | 2010-10-20 00:02:50 +0000 | [diff] [blame] | 1362 | } |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 1363 | |
| 1364 | } |
| 1365 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1366 | return true; |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 1367 | } |
| 1368 | |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1369 | case ARM::MOVsrl_flag: |
| 1370 | case ARM::MOVsra_flag: { |
Robert Wilhelm | 2788d3e | 2013-09-28 13:42:22 +0000 | [diff] [blame] | 1371 | // These are just fancy MOVs instructions. |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1372 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi), |
| 1373 | MI.getOperand(0).getReg()) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1374 | .add(MI.getOperand(1)) |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1375 | .addImm(ARM_AM::getSORegOpc( |
| 1376 | (Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr : ARM_AM::asr), 1)) |
| 1377 | .add(predOps(ARMCC::AL)) |
| 1378 | .addReg(ARM::CPSR, RegState::Define); |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1379 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1380 | return true; |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1381 | } |
| 1382 | case ARM::RRX: { |
| 1383 | // This encodes as "MOVs Rd, Rm, rrx |
| 1384 | MachineInstrBuilder MIB = |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1385 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi), |
| 1386 | MI.getOperand(0).getReg()) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1387 | .add(MI.getOperand(1)) |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1388 | .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)) |
| 1389 | .add(predOps(ARMCC::AL)) |
Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 1390 | .add(condCodeOp()); |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1391 | TransferImpOps(MI, MIB, MIB); |
| 1392 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1393 | return true; |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1394 | } |
Jim Grosbach | e4750ef | 2011-06-30 19:38:01 +0000 | [diff] [blame] | 1395 | case ARM::tTPsoft: |
Jason W Kim | c79c5f6 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 1396 | case ARM::TPsoft: { |
Saleem Abdulrasool | 5282eed | 2017-01-29 16:46:22 +0000 | [diff] [blame] | 1397 | const bool Thumb = Opcode == ARM::tTPsoft; |
| 1398 | |
Christian Pirker | c6308f5 | 2014-06-24 15:45:59 +0000 | [diff] [blame] | 1399 | MachineInstrBuilder MIB; |
Saleem Abdulrasool | 5282eed | 2017-01-29 16:46:22 +0000 | [diff] [blame] | 1400 | if (STI->genLongCalls()) { |
| 1401 | MachineFunction *MF = MBB.getParent(); |
| 1402 | MachineConstantPool *MCP = MF->getConstantPool(); |
| 1403 | unsigned PCLabelID = AFI->createPICLabelUId(); |
| 1404 | MachineConstantPoolValue *CPV = |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 1405 | ARMConstantPoolSymbol::Create(MF->getFunction().getContext(), |
Saleem Abdulrasool | 5282eed | 2017-01-29 16:46:22 +0000 | [diff] [blame] | 1406 | "__aeabi_read_tp", PCLabelID, 0); |
| 1407 | unsigned Reg = MI.getOperand(0).getReg(); |
Christian Pirker | c6308f5 | 2014-06-24 15:45:59 +0000 | [diff] [blame] | 1408 | MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
Saleem Abdulrasool | 5282eed | 2017-01-29 16:46:22 +0000 | [diff] [blame] | 1409 | TII->get(Thumb ? ARM::tLDRpci : ARM::LDRi12), Reg) |
| 1410 | .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4)); |
| 1411 | if (!Thumb) |
| 1412 | MIB.addImm(0); |
| 1413 | MIB.add(predOps(ARMCC::AL)); |
| 1414 | |
| 1415 | MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 1416 | TII->get(Thumb ? ARM::tBLXr : ARM::BLX)); |
| 1417 | if (Thumb) |
| 1418 | MIB.add(predOps(ARMCC::AL)); |
| 1419 | MIB.addReg(Reg, RegState::Kill); |
| 1420 | } else { |
| 1421 | MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 1422 | TII->get(Thumb ? ARM::tBL : ARM::BL)); |
| 1423 | if (Thumb) |
| 1424 | MIB.add(predOps(ARMCC::AL)); |
| 1425 | MIB.addExternalSymbol("__aeabi_read_tp", 0); |
| 1426 | } |
Jason W Kim | c79c5f6 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 1427 | |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 1428 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Jason W Kim | c79c5f6 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 1429 | TransferImpOps(MI, MIB, MIB); |
| 1430 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1431 | return true; |
Bill Wendling | f75412d | 2010-12-09 00:51:54 +0000 | [diff] [blame] | 1432 | } |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1433 | case ARM::tLDRpci_pic: |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1434 | case ARM::t2LDRpci_pic: { |
| 1435 | unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic) |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 1436 | ? ARM::tLDRpci : ARM::t2LDRpci; |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1437 | unsigned DstReg = MI.getOperand(0).getReg(); |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 1438 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 1439 | MachineInstrBuilder MIB1 = |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1440 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewLdOpc), DstReg) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1441 | .add(MI.getOperand(1)) |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1442 | .add(predOps(ARMCC::AL)); |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 1443 | MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1444 | MachineInstrBuilder MIB2 = |
| 1445 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::tPICADD)) |
| 1446 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 1447 | .addReg(DstReg) |
| 1448 | .add(MI.getOperand(2)); |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 1449 | TransferImpOps(MI, MIB1, MIB2); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1450 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1451 | return true; |
| 1452 | } |
| 1453 | |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1454 | case ARM::LDRLIT_ga_abs: |
| 1455 | case ARM::LDRLIT_ga_pcrel: |
| 1456 | case ARM::LDRLIT_ga_pcrel_ldr: |
| 1457 | case ARM::tLDRLIT_ga_abs: |
| 1458 | case ARM::tLDRLIT_ga_pcrel: { |
| 1459 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 1460 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 1461 | const MachineOperand &MO1 = MI.getOperand(1); |
Evgeniy Stepanov | 76d5ac4 | 2017-11-13 20:45:38 +0000 | [diff] [blame] | 1462 | auto Flags = MO1.getTargetFlags(); |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1463 | const GlobalValue *GV = MO1.getGlobal(); |
| 1464 | bool IsARM = |
| 1465 | Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs; |
| 1466 | bool IsPIC = |
| 1467 | Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs; |
| 1468 | unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci; |
| 1469 | unsigned PICAddOpc = |
| 1470 | IsARM |
Tim Northover | 2ac7e4b | 2014-12-10 23:40:50 +0000 | [diff] [blame] | 1471 | ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD) |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1472 | : ARM::tPICADD; |
| 1473 | |
| 1474 | // We need a new const-pool entry to load from. |
| 1475 | MachineConstantPool *MCP = MBB.getParent()->getConstantPool(); |
| 1476 | unsigned ARMPCLabelIndex = 0; |
| 1477 | MachineConstantPoolValue *CPV; |
| 1478 | |
| 1479 | if (IsPIC) { |
| 1480 | unsigned PCAdj = IsARM ? 8 : 4; |
Evgeniy Stepanov | 76d5ac4 | 2017-11-13 20:45:38 +0000 | [diff] [blame] | 1481 | auto Modifier = (Flags & ARMII::MO_GOT) |
| 1482 | ? ARMCP::GOT_PREL |
| 1483 | : ARMCP::no_modifier; |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1484 | ARMPCLabelIndex = AFI->createPICLabelUId(); |
Diana Picus | c9f29c6 | 2017-08-29 09:47:55 +0000 | [diff] [blame] | 1485 | CPV = ARMConstantPoolConstant::Create( |
| 1486 | GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj, Modifier, |
| 1487 | /*AddCurrentAddr*/ Modifier == ARMCP::GOT_PREL); |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1488 | } else |
| 1489 | CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier); |
| 1490 | |
| 1491 | MachineInstrBuilder MIB = |
| 1492 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg) |
| 1493 | .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4)); |
| 1494 | if (IsARM) |
| 1495 | MIB.addImm(0); |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1496 | MIB.add(predOps(ARMCC::AL)); |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1497 | |
| 1498 | if (IsPIC) { |
| 1499 | MachineInstrBuilder MIB = |
| 1500 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc)) |
| 1501 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 1502 | .addReg(DstReg) |
| 1503 | .addImm(ARMPCLabelIndex); |
| 1504 | |
| 1505 | if (IsARM) |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1506 | MIB.add(predOps(ARMCC::AL)); |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1507 | } |
| 1508 | |
| 1509 | MI.eraseFromParent(); |
| 1510 | return true; |
| 1511 | } |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1512 | case ARM::MOV_ga_pcrel: |
| 1513 | case ARM::MOV_ga_pcrel_ldr: |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1514 | case ARM::t2MOV_ga_pcrel: { |
| 1515 | // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode. |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1516 | unsigned LabelId = AFI->createPICLabelUId(); |
| 1517 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 1518 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 1519 | const MachineOperand &MO1 = MI.getOperand(1); |
| 1520 | const GlobalValue *GV = MO1.getGlobal(); |
| 1521 | unsigned TF = MO1.getTargetFlags(); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1522 | bool isARM = Opcode != ARM::t2MOV_ga_pcrel; |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1523 | unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel; |
Jim Grosbach | 06210a2 | 2011-07-13 17:25:55 +0000 | [diff] [blame] | 1524 | unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel; |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1525 | unsigned LO16TF = TF | ARMII::MO_LO16; |
| 1526 | unsigned HI16TF = TF | ARMII::MO_HI16; |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1527 | unsigned PICAddOpc = isARM |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1528 | ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD) |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1529 | : ARM::tPICADD; |
| 1530 | MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 1531 | TII->get(LO16Opc), DstReg) |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1532 | .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF) |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1533 | .addImm(LabelId); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1534 | |
| 1535 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg) |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1536 | .addReg(DstReg) |
| 1537 | .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF) |
| 1538 | .addImm(LabelId); |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1539 | |
| 1540 | MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1541 | TII->get(PICAddOpc)) |
| 1542 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 1543 | .addReg(DstReg).addImm(LabelId); |
| 1544 | if (isARM) { |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1545 | MIB3.add(predOps(ARMCC::AL)); |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1546 | if (Opcode == ARM::MOV_ga_pcrel_ldr) |
Jakob Stoklund Olesen | 4fd0e4f | 2012-05-20 06:38:42 +0000 | [diff] [blame] | 1547 | MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1548 | } |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1549 | TransferImpOps(MI, MIB1, MIB3); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1550 | MI.eraseFromParent(); |
| 1551 | return true; |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1552 | } |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 1553 | |
Anton Korobeynikov | 48043d0 | 2010-08-30 22:50:36 +0000 | [diff] [blame] | 1554 | case ARM::MOVi32imm: |
Evan Cheng | 2bcb8da | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 1555 | case ARM::MOVCCi32imm: |
| 1556 | case ARM::t2MOVi32imm: |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1557 | case ARM::t2MOVCCi32imm: |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1558 | ExpandMOV32BitImm(MBB, MBBI); |
| 1559 | return true; |
Evan Cheng | 2f736c9 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 1560 | |
Tim Northover | d840745 | 2013-10-01 14:33:28 +0000 | [diff] [blame] | 1561 | case ARM::SUBS_PC_LR: { |
| 1562 | MachineInstrBuilder MIB = |
| 1563 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC) |
| 1564 | .addReg(ARM::LR) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1565 | .add(MI.getOperand(0)) |
| 1566 | .add(MI.getOperand(1)) |
| 1567 | .add(MI.getOperand(2)) |
Tim Northover | d840745 | 2013-10-01 14:33:28 +0000 | [diff] [blame] | 1568 | .addReg(ARM::CPSR, RegState::Undef); |
| 1569 | TransferImpOps(MI, MIB, MIB); |
| 1570 | MI.eraseFromParent(); |
| 1571 | return true; |
| 1572 | } |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 1573 | case ARM::VLDMQIA: { |
| 1574 | unsigned NewOpc = ARM::VLDMDIA; |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1575 | MachineInstrBuilder MIB = |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1576 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc)); |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1577 | unsigned OpIdx = 0; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1578 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1579 | // Grab the Q register destination. |
| 1580 | bool DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 1581 | unsigned DstReg = MI.getOperand(OpIdx++).getReg(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1582 | |
| 1583 | // Copy the source register. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1584 | MIB.add(MI.getOperand(OpIdx++)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1585 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1586 | // Copy the predicate operands. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1587 | MIB.add(MI.getOperand(OpIdx++)); |
| 1588 | MIB.add(MI.getOperand(OpIdx++)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1589 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1590 | // Add the destination operands (D subregs). |
| 1591 | unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0); |
| 1592 | unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1); |
| 1593 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)) |
| 1594 | .addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1595 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1596 | // Add an implicit def for the super-register. |
| 1597 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
| 1598 | TransferImpOps(MI, MIB, MIB); |
Jakob Stoklund Olesen | 465cdf3 | 2011-12-17 00:07:02 +0000 | [diff] [blame] | 1599 | MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1600 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1601 | return true; |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1602 | } |
| 1603 | |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 1604 | case ARM::VSTMQIA: { |
| 1605 | unsigned NewOpc = ARM::VSTMDIA; |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1606 | MachineInstrBuilder MIB = |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1607 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc)); |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1608 | unsigned OpIdx = 0; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1609 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1610 | // Grab the Q register source. |
| 1611 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
| 1612 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1613 | |
| 1614 | // Copy the destination register. |
Geoff Berry | dcc646e | 2017-12-14 18:06:25 +0000 | [diff] [blame] | 1615 | MachineOperand Dst(MI.getOperand(OpIdx++)); |
Geoff Berry | dcc646e | 2017-12-14 18:06:25 +0000 | [diff] [blame] | 1616 | MIB.add(Dst); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1617 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1618 | // Copy the predicate operands. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1619 | MIB.add(MI.getOperand(OpIdx++)); |
| 1620 | MIB.add(MI.getOperand(OpIdx++)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1621 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1622 | // Add the source operands (D subregs). |
| 1623 | unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0); |
| 1624 | unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1); |
Matthias Braun | d6b108e | 2015-02-16 19:34:30 +0000 | [diff] [blame] | 1625 | MIB.addReg(D0, SrcIsKill ? RegState::Kill : 0) |
| 1626 | .addReg(D1, SrcIsKill ? RegState::Kill : 0); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1627 | |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 1628 | if (SrcIsKill) // Add an implicit kill for the Q register. |
| 1629 | MIB->addRegisterKilled(SrcReg, TRI, true); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1630 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1631 | TransferImpOps(MI, MIB, MIB); |
Jakob Stoklund Olesen | 465cdf3 | 2011-12-17 00:07:02 +0000 | [diff] [blame] | 1632 | MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1633 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1634 | return true; |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1635 | } |
| 1636 | |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1637 | case ARM::VLD2q8Pseudo: |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1638 | case ARM::VLD2q16Pseudo: |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1639 | case ARM::VLD2q32Pseudo: |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1640 | case ARM::VLD2q8PseudoWB_fixed: |
| 1641 | case ARM::VLD2q16PseudoWB_fixed: |
| 1642 | case ARM::VLD2q32PseudoWB_fixed: |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1643 | case ARM::VLD2q8PseudoWB_register: |
| 1644 | case ARM::VLD2q16PseudoWB_register: |
| 1645 | case ARM::VLD2q32PseudoWB_register: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1646 | case ARM::VLD3d8Pseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1647 | case ARM::VLD3d16Pseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1648 | case ARM::VLD3d32Pseudo: |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 1649 | case ARM::VLD1d8TPseudo: |
| 1650 | case ARM::VLD1d16TPseudo: |
| 1651 | case ARM::VLD1d32TPseudo: |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1652 | case ARM::VLD1d64TPseudo: |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1653 | case ARM::VLD1d64TPseudoWB_fixed: |
Florian Hahn | 9deef20 | 2018-03-02 13:02:55 +0000 | [diff] [blame] | 1654 | case ARM::VLD1d64TPseudoWB_register: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1655 | case ARM::VLD3d8Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1656 | case ARM::VLD3d16Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1657 | case ARM::VLD3d32Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1658 | case ARM::VLD3q8Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1659 | case ARM::VLD3q16Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1660 | case ARM::VLD3q32Pseudo_UPD: |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1661 | case ARM::VLD3q8oddPseudo: |
| 1662 | case ARM::VLD3q16oddPseudo: |
| 1663 | case ARM::VLD3q32oddPseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1664 | case ARM::VLD3q8oddPseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1665 | case ARM::VLD3q16oddPseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1666 | case ARM::VLD3q32oddPseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1667 | case ARM::VLD4d8Pseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1668 | case ARM::VLD4d16Pseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1669 | case ARM::VLD4d32Pseudo: |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 1670 | case ARM::VLD1d8QPseudo: |
| 1671 | case ARM::VLD1d16QPseudo: |
| 1672 | case ARM::VLD1d32QPseudo: |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1673 | case ARM::VLD1d64QPseudo: |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1674 | case ARM::VLD1d64QPseudoWB_fixed: |
Florian Hahn | 9deef20 | 2018-03-02 13:02:55 +0000 | [diff] [blame] | 1675 | case ARM::VLD1d64QPseudoWB_register: |
Ivan A. Kosarev | 60a991e | 2018-06-02 16:40:03 +0000 | [diff] [blame] | 1676 | case ARM::VLD1q8HighQPseudo: |
| 1677 | case ARM::VLD1q8LowQPseudo_UPD: |
| 1678 | case ARM::VLD1q8HighTPseudo: |
| 1679 | case ARM::VLD1q8LowTPseudo_UPD: |
| 1680 | case ARM::VLD1q16HighQPseudo: |
| 1681 | case ARM::VLD1q16LowQPseudo_UPD: |
| 1682 | case ARM::VLD1q16HighTPseudo: |
| 1683 | case ARM::VLD1q16LowTPseudo_UPD: |
| 1684 | case ARM::VLD1q32HighQPseudo: |
| 1685 | case ARM::VLD1q32LowQPseudo_UPD: |
| 1686 | case ARM::VLD1q32HighTPseudo: |
| 1687 | case ARM::VLD1q32LowTPseudo_UPD: |
| 1688 | case ARM::VLD1q64HighQPseudo: |
| 1689 | case ARM::VLD1q64LowQPseudo_UPD: |
| 1690 | case ARM::VLD1q64HighTPseudo: |
| 1691 | case ARM::VLD1q64LowTPseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1692 | case ARM::VLD4d8Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1693 | case ARM::VLD4d16Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1694 | case ARM::VLD4d32Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1695 | case ARM::VLD4q8Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1696 | case ARM::VLD4q16Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1697 | case ARM::VLD4q32Pseudo_UPD: |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1698 | case ARM::VLD4q8oddPseudo: |
| 1699 | case ARM::VLD4q16oddPseudo: |
| 1700 | case ARM::VLD4q32oddPseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1701 | case ARM::VLD4q8oddPseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1702 | case ARM::VLD4q16oddPseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1703 | case ARM::VLD4q32oddPseudo_UPD: |
Bob Wilson | 77ab165 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1704 | case ARM::VLD3DUPd8Pseudo: |
| 1705 | case ARM::VLD3DUPd16Pseudo: |
| 1706 | case ARM::VLD3DUPd32Pseudo: |
| 1707 | case ARM::VLD3DUPd8Pseudo_UPD: |
| 1708 | case ARM::VLD3DUPd16Pseudo_UPD: |
| 1709 | case ARM::VLD3DUPd32Pseudo_UPD: |
Bob Wilson | 431ac4ef | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1710 | case ARM::VLD4DUPd8Pseudo: |
| 1711 | case ARM::VLD4DUPd16Pseudo: |
| 1712 | case ARM::VLD4DUPd32Pseudo: |
| 1713 | case ARM::VLD4DUPd8Pseudo_UPD: |
| 1714 | case ARM::VLD4DUPd16Pseudo_UPD: |
| 1715 | case ARM::VLD4DUPd32Pseudo_UPD: |
Ivan A. Kosarev | 7231598 | 2018-06-27 13:57:52 +0000 | [diff] [blame] | 1716 | case ARM::VLD2DUPq8EvenPseudo: |
| 1717 | case ARM::VLD2DUPq8OddPseudo: |
| 1718 | case ARM::VLD2DUPq16EvenPseudo: |
| 1719 | case ARM::VLD2DUPq16OddPseudo: |
| 1720 | case ARM::VLD2DUPq32EvenPseudo: |
| 1721 | case ARM::VLD2DUPq32OddPseudo: |
| 1722 | case ARM::VLD3DUPq8EvenPseudo: |
| 1723 | case ARM::VLD3DUPq8OddPseudo: |
| 1724 | case ARM::VLD3DUPq16EvenPseudo: |
| 1725 | case ARM::VLD3DUPq16OddPseudo: |
| 1726 | case ARM::VLD3DUPq32EvenPseudo: |
| 1727 | case ARM::VLD3DUPq32OddPseudo: |
| 1728 | case ARM::VLD4DUPq8EvenPseudo: |
| 1729 | case ARM::VLD4DUPq8OddPseudo: |
| 1730 | case ARM::VLD4DUPq16EvenPseudo: |
| 1731 | case ARM::VLD4DUPq16OddPseudo: |
| 1732 | case ARM::VLD4DUPq32EvenPseudo: |
| 1733 | case ARM::VLD4DUPq32OddPseudo: |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1734 | ExpandVLD(MBBI); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1735 | return true; |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1736 | |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1737 | case ARM::VST2q8Pseudo: |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1738 | case ARM::VST2q16Pseudo: |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1739 | case ARM::VST2q32Pseudo: |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1740 | case ARM::VST2q8PseudoWB_fixed: |
| 1741 | case ARM::VST2q16PseudoWB_fixed: |
| 1742 | case ARM::VST2q32PseudoWB_fixed: |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1743 | case ARM::VST2q8PseudoWB_register: |
| 1744 | case ARM::VST2q16PseudoWB_register: |
| 1745 | case ARM::VST2q32PseudoWB_register: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1746 | case ARM::VST3d8Pseudo: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1747 | case ARM::VST3d16Pseudo: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1748 | case ARM::VST3d32Pseudo: |
Ivan A. Kosarev | 847daa1 | 2018-06-10 09:27:27 +0000 | [diff] [blame] | 1749 | case ARM::VST1d8TPseudo: |
| 1750 | case ARM::VST1d16TPseudo: |
| 1751 | case ARM::VST1d32TPseudo: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1752 | case ARM::VST1d64TPseudo: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1753 | case ARM::VST3d8Pseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1754 | case ARM::VST3d16Pseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1755 | case ARM::VST3d32Pseudo_UPD: |
Jim Grosbach | 98d032f | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1756 | case ARM::VST1d64TPseudoWB_fixed: |
| 1757 | case ARM::VST1d64TPseudoWB_register: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1758 | case ARM::VST3q8Pseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1759 | case ARM::VST3q16Pseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1760 | case ARM::VST3q32Pseudo_UPD: |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1761 | case ARM::VST3q8oddPseudo: |
| 1762 | case ARM::VST3q16oddPseudo: |
| 1763 | case ARM::VST3q32oddPseudo: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1764 | case ARM::VST3q8oddPseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1765 | case ARM::VST3q16oddPseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1766 | case ARM::VST3q32oddPseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1767 | case ARM::VST4d8Pseudo: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1768 | case ARM::VST4d16Pseudo: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1769 | case ARM::VST4d32Pseudo: |
Ivan A. Kosarev | 847daa1 | 2018-06-10 09:27:27 +0000 | [diff] [blame] | 1770 | case ARM::VST1d8QPseudo: |
| 1771 | case ARM::VST1d16QPseudo: |
| 1772 | case ARM::VST1d32QPseudo: |
Bob Wilson | 4cec449 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 1773 | case ARM::VST1d64QPseudo: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1774 | case ARM::VST4d8Pseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1775 | case ARM::VST4d16Pseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1776 | case ARM::VST4d32Pseudo_UPD: |
Jim Grosbach | 5ee209c | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1777 | case ARM::VST1d64QPseudoWB_fixed: |
| 1778 | case ARM::VST1d64QPseudoWB_register: |
Ivan A. Kosarev | 847daa1 | 2018-06-10 09:27:27 +0000 | [diff] [blame] | 1779 | case ARM::VST1q8HighQPseudo: |
| 1780 | case ARM::VST1q8LowQPseudo_UPD: |
| 1781 | case ARM::VST1q8HighTPseudo: |
| 1782 | case ARM::VST1q8LowTPseudo_UPD: |
| 1783 | case ARM::VST1q16HighQPseudo: |
| 1784 | case ARM::VST1q16LowQPseudo_UPD: |
| 1785 | case ARM::VST1q16HighTPseudo: |
| 1786 | case ARM::VST1q16LowTPseudo_UPD: |
| 1787 | case ARM::VST1q32HighQPseudo: |
| 1788 | case ARM::VST1q32LowQPseudo_UPD: |
| 1789 | case ARM::VST1q32HighTPseudo: |
| 1790 | case ARM::VST1q32LowTPseudo_UPD: |
| 1791 | case ARM::VST1q64HighQPseudo: |
| 1792 | case ARM::VST1q64LowQPseudo_UPD: |
| 1793 | case ARM::VST1q64HighTPseudo: |
| 1794 | case ARM::VST1q64LowTPseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1795 | case ARM::VST4q8Pseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1796 | case ARM::VST4q16Pseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1797 | case ARM::VST4q32Pseudo_UPD: |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1798 | case ARM::VST4q8oddPseudo: |
| 1799 | case ARM::VST4q16oddPseudo: |
| 1800 | case ARM::VST4q32oddPseudo: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1801 | case ARM::VST4q8oddPseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1802 | case ARM::VST4q16oddPseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1803 | case ARM::VST4q32oddPseudo_UPD: |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1804 | ExpandVST(MBBI); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1805 | return true; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1806 | |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 1807 | case ARM::VLD1LNq8Pseudo: |
| 1808 | case ARM::VLD1LNq16Pseudo: |
| 1809 | case ARM::VLD1LNq32Pseudo: |
| 1810 | case ARM::VLD1LNq8Pseudo_UPD: |
| 1811 | case ARM::VLD1LNq16Pseudo_UPD: |
| 1812 | case ARM::VLD1LNq32Pseudo_UPD: |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1813 | case ARM::VLD2LNd8Pseudo: |
| 1814 | case ARM::VLD2LNd16Pseudo: |
| 1815 | case ARM::VLD2LNd32Pseudo: |
| 1816 | case ARM::VLD2LNq16Pseudo: |
| 1817 | case ARM::VLD2LNq32Pseudo: |
| 1818 | case ARM::VLD2LNd8Pseudo_UPD: |
| 1819 | case ARM::VLD2LNd16Pseudo_UPD: |
| 1820 | case ARM::VLD2LNd32Pseudo_UPD: |
| 1821 | case ARM::VLD2LNq16Pseudo_UPD: |
| 1822 | case ARM::VLD2LNq32Pseudo_UPD: |
| 1823 | case ARM::VLD3LNd8Pseudo: |
| 1824 | case ARM::VLD3LNd16Pseudo: |
| 1825 | case ARM::VLD3LNd32Pseudo: |
| 1826 | case ARM::VLD3LNq16Pseudo: |
| 1827 | case ARM::VLD3LNq32Pseudo: |
| 1828 | case ARM::VLD3LNd8Pseudo_UPD: |
| 1829 | case ARM::VLD3LNd16Pseudo_UPD: |
| 1830 | case ARM::VLD3LNd32Pseudo_UPD: |
| 1831 | case ARM::VLD3LNq16Pseudo_UPD: |
| 1832 | case ARM::VLD3LNq32Pseudo_UPD: |
| 1833 | case ARM::VLD4LNd8Pseudo: |
| 1834 | case ARM::VLD4LNd16Pseudo: |
| 1835 | case ARM::VLD4LNd32Pseudo: |
| 1836 | case ARM::VLD4LNq16Pseudo: |
| 1837 | case ARM::VLD4LNq32Pseudo: |
| 1838 | case ARM::VLD4LNd8Pseudo_UPD: |
| 1839 | case ARM::VLD4LNd16Pseudo_UPD: |
| 1840 | case ARM::VLD4LNd32Pseudo_UPD: |
| 1841 | case ARM::VLD4LNq16Pseudo_UPD: |
| 1842 | case ARM::VLD4LNq32Pseudo_UPD: |
Bob Wilson | d80b29d | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1843 | case ARM::VST1LNq8Pseudo: |
| 1844 | case ARM::VST1LNq16Pseudo: |
| 1845 | case ARM::VST1LNq32Pseudo: |
| 1846 | case ARM::VST1LNq8Pseudo_UPD: |
| 1847 | case ARM::VST1LNq16Pseudo_UPD: |
| 1848 | case ARM::VST1LNq32Pseudo_UPD: |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1849 | case ARM::VST2LNd8Pseudo: |
| 1850 | case ARM::VST2LNd16Pseudo: |
| 1851 | case ARM::VST2LNd32Pseudo: |
| 1852 | case ARM::VST2LNq16Pseudo: |
| 1853 | case ARM::VST2LNq32Pseudo: |
| 1854 | case ARM::VST2LNd8Pseudo_UPD: |
| 1855 | case ARM::VST2LNd16Pseudo_UPD: |
| 1856 | case ARM::VST2LNd32Pseudo_UPD: |
| 1857 | case ARM::VST2LNq16Pseudo_UPD: |
| 1858 | case ARM::VST2LNq32Pseudo_UPD: |
| 1859 | case ARM::VST3LNd8Pseudo: |
| 1860 | case ARM::VST3LNd16Pseudo: |
| 1861 | case ARM::VST3LNd32Pseudo: |
| 1862 | case ARM::VST3LNq16Pseudo: |
| 1863 | case ARM::VST3LNq32Pseudo: |
| 1864 | case ARM::VST3LNd8Pseudo_UPD: |
| 1865 | case ARM::VST3LNd16Pseudo_UPD: |
| 1866 | case ARM::VST3LNd32Pseudo_UPD: |
| 1867 | case ARM::VST3LNq16Pseudo_UPD: |
| 1868 | case ARM::VST3LNq32Pseudo_UPD: |
| 1869 | case ARM::VST4LNd8Pseudo: |
| 1870 | case ARM::VST4LNd16Pseudo: |
| 1871 | case ARM::VST4LNd32Pseudo: |
| 1872 | case ARM::VST4LNq16Pseudo: |
| 1873 | case ARM::VST4LNq32Pseudo: |
| 1874 | case ARM::VST4LNd8Pseudo_UPD: |
| 1875 | case ARM::VST4LNd16Pseudo_UPD: |
| 1876 | case ARM::VST4LNd32Pseudo_UPD: |
| 1877 | case ARM::VST4LNq16Pseudo_UPD: |
| 1878 | case ARM::VST4LNq32Pseudo_UPD: |
| 1879 | ExpandLaneOp(MBBI); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1880 | return true; |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1881 | |
Jim Grosbach | 4a5c887 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 1882 | case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true; |
| 1883 | case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true; |
Jim Grosbach | 4a5c887 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 1884 | case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true; |
| 1885 | case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true; |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1886 | |
| 1887 | case ARM::CMP_SWAP_8: |
| 1888 | if (STI->isThumb()) |
| 1889 | return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXB, ARM::t2STREXB, |
| 1890 | ARM::tUXTB, NextMBBI); |
| 1891 | else |
| 1892 | return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXB, ARM::STREXB, |
| 1893 | ARM::UXTB, NextMBBI); |
| 1894 | case ARM::CMP_SWAP_16: |
| 1895 | if (STI->isThumb()) |
| 1896 | return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXH, ARM::t2STREXH, |
| 1897 | ARM::tUXTH, NextMBBI); |
| 1898 | else |
| 1899 | return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXH, ARM::STREXH, |
| 1900 | ARM::UXTH, NextMBBI); |
| 1901 | case ARM::CMP_SWAP_32: |
| 1902 | if (STI->isThumb()) |
| 1903 | return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREX, ARM::t2STREX, 0, |
| 1904 | NextMBBI); |
| 1905 | else |
| 1906 | return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREX, ARM::STREX, 0, NextMBBI); |
| 1907 | |
| 1908 | case ARM::CMP_SWAP_64: |
| 1909 | return ExpandCMP_SWAP_64(MBB, MBBI, NextMBBI); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1910 | } |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1911 | } |
| 1912 | |
| 1913 | bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) { |
| 1914 | bool Modified = false; |
| 1915 | |
| 1916 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 1917 | while (MBBI != E) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1918 | MachineBasicBlock::iterator NMBBI = std::next(MBBI); |
Tim Northover | b629c77 | 2016-04-18 21:48:55 +0000 | [diff] [blame] | 1919 | Modified |= ExpandMI(MBB, MBBI, NMBBI); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1920 | MBBI = NMBBI; |
| 1921 | } |
| 1922 | |
| 1923 | return Modified; |
| 1924 | } |
| 1925 | |
| 1926 | bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) { |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1927 | STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget()); |
| 1928 | TII = STI->getInstrInfo(); |
| 1929 | TRI = STI->getRegisterInfo(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1930 | AFI = MF.getInfo<ARMFunctionInfo>(); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1931 | |
| 1932 | bool Modified = false; |
Javed Absar | e9599e3 | 2017-07-20 12:35:37 +0000 | [diff] [blame] | 1933 | for (MachineBasicBlock &MBB : MF) |
| 1934 | Modified |= ExpandMBB(MBB); |
Jakob Stoklund Olesen | 9c3badc | 2011-07-29 00:27:32 +0000 | [diff] [blame] | 1935 | if (VerifyARMPseudo) |
| 1936 | MF.verify(this, "After expanding ARM pseudo instructions."); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1937 | return Modified; |
| 1938 | } |
| 1939 | |
| 1940 | /// createARMExpandPseudoPass - returns an instance of the pseudo instruction |
| 1941 | /// expansion pass. |
| 1942 | FunctionPass *llvm::createARMExpandPseudoPass() { |
| 1943 | return new ARMExpandPseudo(); |
| 1944 | } |