blob: 5dac6ec0b799d55086553e647ab7d5ce0f1b98c2 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
Evan Cheng207b2462009-11-06 23:52:48 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson359f8ba2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Cheng207b2462009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson359f8ba2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Cheng207b2462009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
Evan Cheng207b2462009-11-06 23:52:48 +000017#include "ARM.h"
18#include "ARMBaseInstrInfo.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000019#include "ARMBaseRegisterInfo.h"
Tim Northover72360d22013-12-02 10:35:41 +000020#include "ARMConstantPoolValue.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000021#include "ARMMachineFunctionInfo.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000022#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Tim Northoverb629c772016-04-18 21:48:55 +000024#include "llvm/CodeGen/LivePhysRegs.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000027
Evan Cheng207b2462009-11-06 23:52:48 +000028using namespace llvm;
29
Chandler Carruth84e68b22014-04-22 02:41:26 +000030#define DEBUG_TYPE "arm-pseudo"
31
Benjamin Kramer4938edb2011-08-19 01:42:18 +000032static cl::opt<bool>
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000033VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
34 cl::desc("Verify machine code after expanding ARM pseudos"));
35
Eli Friedman06d0ee72017-09-05 22:45:23 +000036#define ARM_EXPAND_PSEUDO_NAME "ARM pseudo instruction expansion pass"
37
Evan Cheng207b2462009-11-06 23:52:48 +000038namespace {
39 class ARMExpandPseudo : public MachineFunctionPass {
40 public:
41 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000042 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Cheng207b2462009-11-06 23:52:48 +000043
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000044 const ARMBaseInstrInfo *TII;
Evan Cheng2f736c92010-05-13 00:17:02 +000045 const TargetRegisterInfo *TRI;
Evan Chengf478cf92010-11-12 23:03:38 +000046 const ARMSubtarget *STI;
Evan Chengb8b0ad82011-01-20 08:34:58 +000047 ARMFunctionInfo *AFI;
Evan Cheng207b2462009-11-06 23:52:48 +000048
Craig Topper6bc27bf2014-03-10 02:09:33 +000049 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng207b2462009-11-06 23:52:48 +000050
Derek Schuff1dbf7a52016-04-04 17:09:25 +000051 MachineFunctionProperties getRequiredProperties() const override {
52 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +000053 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff1dbf7a52016-04-04 17:09:25 +000054 }
55
Mehdi Amini117296c2016-10-01 02:56:57 +000056 StringRef getPassName() const override {
Eli Friedman06d0ee72017-09-05 22:45:23 +000057 return ARM_EXPAND_PSEUDO_NAME;
Evan Cheng207b2462009-11-06 23:52:48 +000058 }
59
60 private:
Evan Cheng7c1f56f2010-05-12 23:13:12 +000061 void TransferImpOps(MachineInstr &OldMI,
62 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb8b0ad82011-01-20 08:34:58 +000063 bool ExpandMI(MachineBasicBlock &MBB,
Tim Northoverb629c772016-04-18 21:48:55 +000064 MachineBasicBlock::iterator MBBI,
65 MachineBasicBlock::iterator &NextMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000066 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilsond5c57a52010-09-13 23:01:35 +000067 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
68 void ExpandVST(MachineBasicBlock::iterator &MBBI);
69 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +000070 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +000071 unsigned Opc, bool IsExt);
Evan Chengb8b0ad82011-01-20 08:34:58 +000072 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
73 MachineBasicBlock::iterator &MBBI);
Tim Northoverb629c772016-04-18 21:48:55 +000074 bool ExpandCMP_SWAP(MachineBasicBlock &MBB,
75 MachineBasicBlock::iterator MBBI, unsigned LdrexOp,
76 unsigned StrexOp, unsigned UxtOp,
77 MachineBasicBlock::iterator &NextMBBI);
78
79 bool ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
80 MachineBasicBlock::iterator MBBI,
81 MachineBasicBlock::iterator &NextMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000082 };
83 char ARMExpandPseudo::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +000084}
Evan Cheng207b2462009-11-06 23:52:48 +000085
Eli Friedman06d0ee72017-09-05 22:45:23 +000086INITIALIZE_PASS(ARMExpandPseudo, DEBUG_TYPE, ARM_EXPAND_PSEUDO_NAME, false,
87 false)
88
Evan Cheng7c1f56f2010-05-12 23:13:12 +000089/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
90/// the instructions created from the expansion.
91void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
92 MachineInstrBuilder &UseMI,
93 MachineInstrBuilder &DefMI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +000094 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng7c1f56f2010-05-12 23:13:12 +000095 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
96 i != e; ++i) {
97 const MachineOperand &MO = OldMI.getOperand(i);
98 assert(MO.isReg() && MO.getReg());
99 if (MO.isUse())
Diana Picus116bbab2017-01-13 09:58:52 +0000100 UseMI.add(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000101 else
Diana Picus116bbab2017-01-13 09:58:52 +0000102 DefMI.add(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000103 }
104}
105
Bob Wilsond5c57a52010-09-13 23:01:35 +0000106namespace {
107 // Constants for register spacing in NEON load/store instructions.
108 // For quad-register load-lane and store-lane pseudo instructors, the
109 // spacing is initially assumed to be EvenDblSpc, and that is changed to
110 // OddDblSpc depending on the lane number operand.
111 enum NEONRegSpacing {
112 SingleSpc,
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000113 SingleLowSpc , // Single spacing, low registers, three and four vectors.
114 SingleHighQSpc, // Single spacing, high registers, four vectors.
115 SingleHighTSpc, // Single spacing, high registers, three vectors.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000116 EvenDblSpc,
117 OddDblSpc
118 };
119
120 // Entries for NEON load/store information table. The table is sorted by
121 // PseudoOpc for fast binary-search lookups.
122 struct NEONLdStTableEntry {
Craig Topperca658c22012-03-11 07:16:55 +0000123 uint16_t PseudoOpc;
124 uint16_t RealOpc;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000125 bool IsLoad;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000126 bool isUpdating;
127 bool hasWritebackOperand;
Craig Topper980739a2012-09-20 06:14:08 +0000128 uint8_t RegSpacing; // One of type NEONRegSpacing
129 uint8_t NumRegs; // D registers loaded or stored
130 uint8_t RegElts; // elements per D register; used for lane ops
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000131 // FIXME: Temporary flag to denote whether the real instruction takes
132 // a single register (like the encoding) or all of the registers in
133 // the list (like the asm syntax and the isel DAG). When all definitions
134 // are converted to take only the single encoded register, this will
135 // go away.
136 bool copyAllListRegs;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000137
138 // Comparison methods for binary search of the table.
139 bool operator<(const NEONLdStTableEntry &TE) const {
140 return PseudoOpc < TE.PseudoOpc;
141 }
142 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
143 return TE.PseudoOpc < PseudoOpc;
144 }
Chandler Carruth88c54b82010-10-23 08:10:43 +0000145 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
146 const NEONLdStTableEntry &TE) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000147 return PseudoOpc < TE.PseudoOpc;
148 }
149 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000150}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000151
152static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbache4c8e692011-10-31 19:11:23 +0000153{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
154{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
155{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
156{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
157{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
158{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsondc449902010-11-01 22:04:05 +0000159
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000160{ ARM::VLD1d16QPseudo, ARM::VLD1d16Q, true, false, false, SingleSpc, 4, 4 ,false},
161{ ARM::VLD1d16TPseudo, ARM::VLD1d16T, true, false, false, SingleSpc, 3, 4 ,false},
162{ ARM::VLD1d32QPseudo, ARM::VLD1d32Q, true, false, false, SingleSpc, 4, 2 ,false},
163{ ARM::VLD1d32TPseudo, ARM::VLD1d32T, true, false, false, SingleSpc, 3, 2 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000164{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000165{ ARM::VLD1d64QPseudoWB_fixed, ARM::VLD1d64Qwb_fixed, true, true, false, SingleSpc, 4, 1 ,false},
Florian Hahn9deef202018-03-02 13:02:55 +0000166{ ARM::VLD1d64QPseudoWB_register, ARM::VLD1d64Qwb_register, true, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000167{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000168{ ARM::VLD1d64TPseudoWB_fixed, ARM::VLD1d64Twb_fixed, true, true, false, SingleSpc, 3, 1 ,false},
Florian Hahn9deef202018-03-02 13:02:55 +0000169{ ARM::VLD1d64TPseudoWB_register, ARM::VLD1d64Twb_register, true, true, true, SingleSpc, 3, 1 ,false},
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000170{ ARM::VLD1d8QPseudo, ARM::VLD1d8Q, true, false, false, SingleSpc, 4, 8 ,false},
171{ ARM::VLD1d8TPseudo, ARM::VLD1d8T, true, false, false, SingleSpc, 3, 8 ,false},
172{ ARM::VLD1q16HighQPseudo, ARM::VLD1d16Q, true, false, false, SingleHighQSpc, 4, 4 ,false},
173{ ARM::VLD1q16HighTPseudo, ARM::VLD1d16T, true, false, false, SingleHighTSpc, 3, 4 ,false},
174{ ARM::VLD1q16LowQPseudo_UPD, ARM::VLD1d16Qwb_fixed, true, true, true, SingleLowSpc, 4, 4 ,false},
175{ ARM::VLD1q16LowTPseudo_UPD, ARM::VLD1d16Twb_fixed, true, true, true, SingleLowSpc, 3, 4 ,false},
176{ ARM::VLD1q32HighQPseudo, ARM::VLD1d32Q, true, false, false, SingleHighQSpc, 4, 2 ,false},
177{ ARM::VLD1q32HighTPseudo, ARM::VLD1d32T, true, false, false, SingleHighTSpc, 3, 2 ,false},
178{ ARM::VLD1q32LowQPseudo_UPD, ARM::VLD1d32Qwb_fixed, true, true, true, SingleLowSpc, 4, 2 ,false},
179{ ARM::VLD1q32LowTPseudo_UPD, ARM::VLD1d32Twb_fixed, true, true, true, SingleLowSpc, 3, 2 ,false},
180{ ARM::VLD1q64HighQPseudo, ARM::VLD1d64Q, true, false, false, SingleHighQSpc, 4, 1 ,false},
181{ ARM::VLD1q64HighTPseudo, ARM::VLD1d64T, true, false, false, SingleHighTSpc, 3, 1 ,false},
182{ ARM::VLD1q64LowQPseudo_UPD, ARM::VLD1d64Qwb_fixed, true, true, true, SingleLowSpc, 4, 1 ,false},
183{ ARM::VLD1q64LowTPseudo_UPD, ARM::VLD1d64Twb_fixed, true, true, true, SingleLowSpc, 3, 1 ,false},
184{ ARM::VLD1q8HighQPseudo, ARM::VLD1d8Q, true, false, false, SingleHighQSpc, 4, 8 ,false},
185{ ARM::VLD1q8HighTPseudo, ARM::VLD1d8T, true, false, false, SingleHighTSpc, 3, 8 ,false},
186{ ARM::VLD1q8LowQPseudo_UPD, ARM::VLD1d8Qwb_fixed, true, true, true, SingleLowSpc, 4, 8 ,false},
187{ ARM::VLD1q8LowTPseudo_UPD, ARM::VLD1d8Twb_fixed, true, true, true, SingleLowSpc, 3, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000188
Ivan A. Kosarev72315982018-06-27 13:57:52 +0000189{ ARM::VLD2DUPq16EvenPseudo, ARM::VLD2DUPd16x2, true, false, false, EvenDblSpc, 2, 4 ,false},
190{ ARM::VLD2DUPq16OddPseudo, ARM::VLD2DUPd16x2, true, false, false, OddDblSpc, 2, 4 ,false},
191{ ARM::VLD2DUPq32EvenPseudo, ARM::VLD2DUPd32x2, true, false, false, EvenDblSpc, 2, 2 ,false},
192{ ARM::VLD2DUPq32OddPseudo, ARM::VLD2DUPd32x2, true, false, false, OddDblSpc, 2, 2 ,false},
193{ ARM::VLD2DUPq8EvenPseudo, ARM::VLD2DUPd8x2, true, false, false, EvenDblSpc, 2, 8 ,false},
194{ ARM::VLD2DUPq8OddPseudo, ARM::VLD2DUPd8x2, true, false, false, OddDblSpc, 2, 8 ,false},
195
Jim Grosbache4c8e692011-10-31 19:11:23 +0000196{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
197{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
198{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
199{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
200{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
201{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
202{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
203{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
204{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
205{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000206
Jim Grosbache4c8e692011-10-31 19:11:23 +0000207{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000208{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
209{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000210{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000211{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
212{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000213{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000214{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
215{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000216
Jim Grosbache4c8e692011-10-31 19:11:23 +0000217{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
218{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
219{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
220{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
221{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
222{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Ivan A. Kosarev72315982018-06-27 13:57:52 +0000223{ ARM::VLD3DUPq16EvenPseudo, ARM::VLD3DUPq16, true, false, false, EvenDblSpc, 3, 4 ,true},
224{ ARM::VLD3DUPq16OddPseudo, ARM::VLD3DUPq16, true, false, false, OddDblSpc, 3, 4 ,true},
225{ ARM::VLD3DUPq32EvenPseudo, ARM::VLD3DUPq32, true, false, false, EvenDblSpc, 3, 2 ,true},
226{ ARM::VLD3DUPq32OddPseudo, ARM::VLD3DUPq32, true, false, false, OddDblSpc, 3, 2 ,true},
227{ ARM::VLD3DUPq8EvenPseudo, ARM::VLD3DUPq8, true, false, false, EvenDblSpc, 3, 8 ,true},
228{ ARM::VLD3DUPq8OddPseudo, ARM::VLD3DUPq8, true, false, false, OddDblSpc, 3, 8 ,true},
Bob Wilson77ab1652010-11-29 19:35:29 +0000229
Jim Grosbache4c8e692011-10-31 19:11:23 +0000230{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
231{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
232{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
233{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
234{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
235{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
236{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
237{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
238{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
239{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000240
Jim Grosbache4c8e692011-10-31 19:11:23 +0000241{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
242{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
243{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
244{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
245{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
246{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000247
Jim Grosbache4c8e692011-10-31 19:11:23 +0000248{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
249{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
250{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
251{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
252{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
253{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
254{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
255{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
256{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000257
Jim Grosbache4c8e692011-10-31 19:11:23 +0000258{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
259{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
260{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
261{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
262{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
263{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Ivan A. Kosarev72315982018-06-27 13:57:52 +0000264{ ARM::VLD4DUPq16EvenPseudo, ARM::VLD4DUPq16, true, false, false, EvenDblSpc, 4, 4 ,true},
265{ ARM::VLD4DUPq16OddPseudo, ARM::VLD4DUPq16, true, false, false, OddDblSpc, 4, 4 ,true},
266{ ARM::VLD4DUPq32EvenPseudo, ARM::VLD4DUPq32, true, false, false, EvenDblSpc, 4, 2 ,true},
267{ ARM::VLD4DUPq32OddPseudo, ARM::VLD4DUPq32, true, false, false, OddDblSpc, 4, 2 ,true},
268{ ARM::VLD4DUPq8EvenPseudo, ARM::VLD4DUPq8, true, false, false, EvenDblSpc, 4, 8 ,true},
269{ ARM::VLD4DUPq8OddPseudo, ARM::VLD4DUPq8, true, false, false, OddDblSpc, 4, 8 ,true},
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000270
Jim Grosbache4c8e692011-10-31 19:11:23 +0000271{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
272{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
273{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
274{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
275{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
276{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
277{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
278{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
279{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
280{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000281
Jim Grosbache4c8e692011-10-31 19:11:23 +0000282{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
283{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
284{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
285{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
286{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
287{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000288
Jim Grosbache4c8e692011-10-31 19:11:23 +0000289{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
290{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
291{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
292{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
293{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
294{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
295{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
296{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
297{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000298
Jim Grosbache4c8e692011-10-31 19:11:23 +0000299{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
300{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
301{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
302{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
303{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
304{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond80b29d2010-11-02 21:18:25 +0000305
Ivan A. Kosarev847daa12018-06-10 09:27:27 +0000306{ ARM::VST1d16QPseudo, ARM::VST1d16Q, false, false, false, SingleSpc, 4, 4 ,false},
307{ ARM::VST1d16TPseudo, ARM::VST1d16T, false, false, false, SingleSpc, 3, 4 ,false},
308{ ARM::VST1d32QPseudo, ARM::VST1d32Q, false, false, false, SingleSpc, 4, 2 ,false},
309{ ARM::VST1d32TPseudo, ARM::VST1d32T, false, false, false, SingleSpc, 3, 2 ,false},
Jim Grosbach5ee209c2011-11-29 22:58:48 +0000310{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
311{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
312{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbach98d032f2011-11-29 22:38:04 +0000313{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
314{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
315{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Ivan A. Kosarev847daa12018-06-10 09:27:27 +0000316{ ARM::VST1d8QPseudo, ARM::VST1d8Q, false, false, false, SingleSpc, 4, 8 ,false},
317{ ARM::VST1d8TPseudo, ARM::VST1d8T, false, false, false, SingleSpc, 3, 8 ,false},
318{ ARM::VST1q16HighQPseudo, ARM::VST1d16Q, false, false, false, SingleHighQSpc, 4, 4 ,false},
319{ ARM::VST1q16HighTPseudo, ARM::VST1d16T, false, false, false, SingleHighTSpc, 3, 4 ,false},
320{ ARM::VST1q16LowQPseudo_UPD, ARM::VST1d16Qwb_fixed, false, true, true, SingleLowSpc, 4, 4 ,false},
321{ ARM::VST1q16LowTPseudo_UPD, ARM::VST1d16Twb_fixed, false, true, true, SingleLowSpc, 3, 4 ,false},
322{ ARM::VST1q32HighQPseudo, ARM::VST1d32Q, false, false, false, SingleHighQSpc, 4, 2 ,false},
323{ ARM::VST1q32HighTPseudo, ARM::VST1d32T, false, false, false, SingleHighTSpc, 3, 2 ,false},
324{ ARM::VST1q32LowQPseudo_UPD, ARM::VST1d32Qwb_fixed, false, true, true, SingleLowSpc, 4, 2 ,false},
325{ ARM::VST1q32LowTPseudo_UPD, ARM::VST1d32Twb_fixed, false, true, true, SingleLowSpc, 3, 2 ,false},
326{ ARM::VST1q64HighQPseudo, ARM::VST1d64Q, false, false, false, SingleHighQSpc, 4, 1 ,false},
327{ ARM::VST1q64HighTPseudo, ARM::VST1d64T, false, false, false, SingleHighTSpc, 3, 1 ,false},
328{ ARM::VST1q64LowQPseudo_UPD, ARM::VST1d64Qwb_fixed, false, true, true, SingleLowSpc, 4, 1 ,false},
329{ ARM::VST1q64LowTPseudo_UPD, ARM::VST1d64Twb_fixed, false, true, true, SingleLowSpc, 3, 1 ,false},
330{ ARM::VST1q8HighQPseudo, ARM::VST1d8Q, false, false, false, SingleHighQSpc, 4, 8 ,false},
331{ ARM::VST1q8HighTPseudo, ARM::VST1d8T, false, false, false, SingleHighTSpc, 3, 8 ,false},
332{ ARM::VST1q8LowQPseudo_UPD, ARM::VST1d8Qwb_fixed, false, true, true, SingleLowSpc, 4, 8 ,false},
333{ ARM::VST1q8LowTPseudo_UPD, ARM::VST1d8Twb_fixed, false, true, true, SingleLowSpc, 3, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000334
Jim Grosbache4c8e692011-10-31 19:11:23 +0000335{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
336{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
337{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
338{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
339{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
340{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
341{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
342{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
343{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
344{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000345
Jim Grosbach8d246182011-12-14 19:35:22 +0000346{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000347{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
348{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000349{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000350{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
351{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000352{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000353{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
354{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000355
Jim Grosbache4c8e692011-10-31 19:11:23 +0000356{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
357{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
358{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
359{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
360{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
361{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
362{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
363{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
364{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
365{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000366
Jim Grosbache4c8e692011-10-31 19:11:23 +0000367{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
368{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
369{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
370{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
371{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
372{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000373
Jim Grosbache4c8e692011-10-31 19:11:23 +0000374{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
375{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
376{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
377{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
378{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
379{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
380{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
381{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
382{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000383
Jim Grosbache4c8e692011-10-31 19:11:23 +0000384{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
385{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
386{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
387{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
388{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
389{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
390{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
391{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
392{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
393{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000394
Jim Grosbache4c8e692011-10-31 19:11:23 +0000395{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
396{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
397{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
398{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
399{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
400{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000401
Jim Grosbache4c8e692011-10-31 19:11:23 +0000402{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
403{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
404{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
405{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
406{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
407{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
408{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
409{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
410{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000411};
412
413/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
414/// load or store pseudo instruction.
415static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000416#ifndef NDEBUG
417 // Make sure the table is sorted.
Benjamin Kramerf9613b22018-06-28 10:03:45 +0000418 static std::atomic<bool> TableChecked(false);
419 if (!TableChecked.load(std::memory_order_relaxed)) {
Craig Topperc177d9e2015-10-17 16:37:11 +0000420 assert(std::is_sorted(std::begin(NEONLdStTable), std::end(NEONLdStTable)) &&
421 "NEONLdStTable is not sorted!");
Hans Wennborga2573762018-06-28 10:24:38 +0000422 TableChecked.store(true, std::memory_order_relaxed);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000423 }
424#endif
425
Craig Toppera2d06352015-10-17 18:22:46 +0000426 auto I = std::lower_bound(std::begin(NEONLdStTable),
427 std::end(NEONLdStTable), Opcode);
Craig Topperc177d9e2015-10-17 16:37:11 +0000428 if (I != std::end(NEONLdStTable) && I->PseudoOpc == Opcode)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000429 return I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000430 return nullptr;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000431}
432
433/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
434/// corresponding to the specified register spacing. Not all of the results
435/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
436static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
437 const TargetRegisterInfo *TRI, unsigned &D0,
438 unsigned &D1, unsigned &D2, unsigned &D3) {
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000439 if (RegSpc == SingleSpc || RegSpc == SingleLowSpc) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000440 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
441 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
442 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
443 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000444 } else if (RegSpc == SingleHighQSpc) {
445 D0 = TRI->getSubReg(Reg, ARM::dsub_4);
446 D1 = TRI->getSubReg(Reg, ARM::dsub_5);
447 D2 = TRI->getSubReg(Reg, ARM::dsub_6);
448 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
449 } else if (RegSpc == SingleHighTSpc) {
450 D0 = TRI->getSubReg(Reg, ARM::dsub_3);
451 D1 = TRI->getSubReg(Reg, ARM::dsub_4);
452 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
453 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000454 } else if (RegSpc == EvenDblSpc) {
455 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
456 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
457 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
458 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
459 } else {
460 assert(RegSpc == OddDblSpc && "unknown register spacing");
461 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
462 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
463 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
464 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000465 }
Bob Wilsond5c57a52010-09-13 23:01:35 +0000466}
467
Bob Wilson5a1df802010-09-02 16:17:29 +0000468/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
469/// operands to real VLD instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000470void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilson75a64082010-09-02 16:00:54 +0000471 MachineInstr &MI = *MBBI;
472 MachineBasicBlock &MBB = *MI.getParent();
473
Bob Wilsond5c57a52010-09-13 23:01:35 +0000474 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
475 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000476 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000477 unsigned NumRegs = TableEntry->NumRegs;
478
479 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
480 TII->get(TableEntry->RealOpc));
Bob Wilson75a64082010-09-02 16:00:54 +0000481 unsigned OpIdx = 0;
482
483 bool DstIsDead = MI.getOperand(OpIdx).isDead();
484 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Ivan A. Kosarev72315982018-06-27 13:57:52 +0000485 if(TableEntry->RealOpc == ARM::VLD2DUPd8x2 ||
486 TableEntry->RealOpc == ARM::VLD2DUPd16x2 ||
487 TableEntry->RealOpc == ARM::VLD2DUPd32x2) {
488 unsigned SubRegIndex;
489 if (RegSpc == EvenDblSpc) {
490 SubRegIndex = ARM::dsub_0;
491 } else {
492 assert(RegSpc == OddDblSpc && "Unexpected spacing!");
493 SubRegIndex = ARM::dsub_1;
494 }
495 unsigned SubReg = TRI->getSubReg(DstReg, SubRegIndex);
496 unsigned DstRegPair = TRI->getMatchingSuperReg(SubReg, ARM::dsub_0,
497 &ARM::DPairSpcRegClass);
498 MIB.addReg(DstRegPair, RegState::Define | getDeadRegState(DstIsDead));
499 } else {
500 unsigned D0, D1, D2, D3;
501 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
502 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
503 if (NumRegs > 1 && TableEntry->copyAllListRegs)
504 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
505 if (NumRegs > 2 && TableEntry->copyAllListRegs)
506 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
507 if (NumRegs > 3 && TableEntry->copyAllListRegs)
508 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
509 }
Bob Wilson75a64082010-09-02 16:00:54 +0000510
Jim Grosbache4c8e692011-10-31 19:11:23 +0000511 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000512 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000513
Bob Wilson75a64082010-09-02 16:00:54 +0000514 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000515 MIB.add(MI.getOperand(OpIdx++));
516 MIB.add(MI.getOperand(OpIdx++));
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000517
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000518 // Copy the am6offset operand.
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000519 if (TableEntry->hasWritebackOperand) {
520 // TODO: The writing-back pseudo instructions we translate here are all
521 // defined to take am6offset nodes that are capable to represent both fixed
522 // and register forms. Some real instructions, however, do not rely on
523 // am6offset and have separate definitions for such forms. When this is the
524 // case, fixed forms do not take any offset nodes, so here we skip them for
Ivan A. Kosarev847daa12018-06-10 09:27:27 +0000525 // such instructions. Once all real and pseudo writing-back instructions are
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000526 // rewritten without use of am6offset nodes, this code will go away.
527 const MachineOperand &AM6Offset = MI.getOperand(OpIdx++);
528 if (TableEntry->RealOpc == ARM::VLD1d8Qwb_fixed ||
529 TableEntry->RealOpc == ARM::VLD1d16Qwb_fixed ||
530 TableEntry->RealOpc == ARM::VLD1d32Qwb_fixed ||
531 TableEntry->RealOpc == ARM::VLD1d64Qwb_fixed ||
532 TableEntry->RealOpc == ARM::VLD1d8Twb_fixed ||
533 TableEntry->RealOpc == ARM::VLD1d16Twb_fixed ||
534 TableEntry->RealOpc == ARM::VLD1d32Twb_fixed ||
535 TableEntry->RealOpc == ARM::VLD1d64Twb_fixed) {
536 assert(AM6Offset.getReg() == 0 &&
Ivan A. Kosarev847daa12018-06-10 09:27:27 +0000537 "A fixed writing-back pseudo instruction provides an offset "
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000538 "register!");
539 } else {
540 MIB.add(AM6Offset);
541 }
542 }
Bob Wilson75a64082010-09-02 16:00:54 +0000543
Bob Wilson84971c82010-09-09 00:38:32 +0000544 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson450c6cf2010-09-16 04:25:37 +0000545 // has an extra operand that is a use of the super-register. Record the
546 // operand index and skip over it.
547 unsigned SrcOpIdx = 0;
Ivan A. Kosarev72315982018-06-27 13:57:52 +0000548 if(TableEntry->RealOpc != ARM::VLD2DUPd8x2 &&
549 TableEntry->RealOpc != ARM::VLD2DUPd16x2 &&
550 TableEntry->RealOpc != ARM::VLD2DUPd32x2) {
551 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc ||
552 RegSpc == SingleLowSpc || RegSpc == SingleHighQSpc ||
553 RegSpc == SingleHighTSpc)
554 SrcOpIdx = OpIdx++;
555 }
Bob Wilson450c6cf2010-09-16 04:25:37 +0000556
557 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000558 MIB.add(MI.getOperand(OpIdx++));
559 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000560
561 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson84971c82010-09-09 00:38:32 +0000562 // to the new instruction as an implicit operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000563 if (SrcOpIdx != 0) {
564 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson84971c82010-09-09 00:38:32 +0000565 MO.setImplicit(true);
Diana Picus116bbab2017-01-13 09:58:52 +0000566 MIB.add(MO);
Bob Wilson84971c82010-09-09 00:38:32 +0000567 }
Bob Wilson35fafca2010-09-03 18:16:02 +0000568 // Add an implicit def for the super-register.
569 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson84971c82010-09-09 00:38:32 +0000570 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000571
572 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000573 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000574
Bob Wilson75a64082010-09-02 16:00:54 +0000575 MI.eraseFromParent();
576}
577
Bob Wilson97919e92010-08-26 18:51:29 +0000578/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
579/// operands to real VST instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000580void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000581 MachineInstr &MI = *MBBI;
582 MachineBasicBlock &MBB = *MI.getParent();
583
Bob Wilsond5c57a52010-09-13 23:01:35 +0000584 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
585 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000586 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000587 unsigned NumRegs = TableEntry->NumRegs;
588
589 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
590 TII->get(TableEntry->RealOpc));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000591 unsigned OpIdx = 0;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000592 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000593 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000594
Bob Wilson9392b0e2010-08-25 23:27:42 +0000595 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000596 MIB.add(MI.getOperand(OpIdx++));
597 MIB.add(MI.getOperand(OpIdx++));
Ivan A. Kosarev847daa12018-06-10 09:27:27 +0000598
599 if (TableEntry->hasWritebackOperand) {
600 // TODO: The writing-back pseudo instructions we translate here are all
601 // defined to take am6offset nodes that are capable to represent both fixed
602 // and register forms. Some real instructions, however, do not rely on
603 // am6offset and have separate definitions for such forms. When this is the
604 // case, fixed forms do not take any offset nodes, so here we skip them for
605 // such instructions. Once all real and pseudo writing-back instructions are
606 // rewritten without use of am6offset nodes, this code will go away.
607 const MachineOperand &AM6Offset = MI.getOperand(OpIdx++);
608 if (TableEntry->RealOpc == ARM::VST1d8Qwb_fixed ||
609 TableEntry->RealOpc == ARM::VST1d16Qwb_fixed ||
610 TableEntry->RealOpc == ARM::VST1d32Qwb_fixed ||
611 TableEntry->RealOpc == ARM::VST1d64Qwb_fixed ||
612 TableEntry->RealOpc == ARM::VST1d8Twb_fixed ||
613 TableEntry->RealOpc == ARM::VST1d16Twb_fixed ||
614 TableEntry->RealOpc == ARM::VST1d32Twb_fixed ||
615 TableEntry->RealOpc == ARM::VST1d64Twb_fixed) {
616 assert(AM6Offset.getReg() == 0 &&
617 "A fixed writing-back pseudo instruction provides an offset "
618 "register!");
619 } else {
620 MIB.add(AM6Offset);
621 }
622 }
Bob Wilson9392b0e2010-08-25 23:27:42 +0000623
624 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000625 bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
Bob Wilson450c6cf2010-09-16 04:25:37 +0000626 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson9392b0e2010-08-25 23:27:42 +0000627 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000628 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000629 MIB.addReg(D0, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000630 if (NumRegs > 1 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000631 MIB.addReg(D1, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000632 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000633 MIB.addReg(D2, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000634 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000635 MIB.addReg(D3, getUndefRegState(SrcIsUndef));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000636
637 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000638 MIB.add(MI.getOperand(OpIdx++));
639 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000640
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000641 if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000642 MIB->addRegisterKilled(SrcReg, TRI, true);
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000643 else if (!SrcIsUndef)
644 MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg.
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000645 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000646
647 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000648 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000649
Bob Wilson9392b0e2010-08-25 23:27:42 +0000650 MI.eraseFromParent();
651}
652
Bob Wilsond5c57a52010-09-13 23:01:35 +0000653/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
654/// register operands to real instructions with D register operands.
655void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
656 MachineInstr &MI = *MBBI;
657 MachineBasicBlock &MBB = *MI.getParent();
658
659 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
660 assert(TableEntry && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000661 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000662 unsigned NumRegs = TableEntry->NumRegs;
663 unsigned RegElts = TableEntry->RegElts;
664
665 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
666 TII->get(TableEntry->RealOpc));
667 unsigned OpIdx = 0;
668 // The lane operand is always the 3rd from last operand, before the 2
669 // predicate operands.
670 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
671
672 // Adjust the lane and spacing as needed for Q registers.
673 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
674 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
675 RegSpc = OddDblSpc;
676 Lane -= RegElts;
677 }
678 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
679
Ted Kremenek3c4408c2011-01-23 17:05:06 +0000680 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilson62e9a052010-09-14 21:12:05 +0000681 unsigned DstReg = 0;
682 bool DstIsDead = false;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000683 if (TableEntry->IsLoad) {
684 DstIsDead = MI.getOperand(OpIdx).isDead();
685 DstReg = MI.getOperand(OpIdx++).getReg();
686 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsondc449902010-11-01 22:04:05 +0000687 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
688 if (NumRegs > 1)
689 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000690 if (NumRegs > 2)
691 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
692 if (NumRegs > 3)
693 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
694 }
695
Jim Grosbache4c8e692011-10-31 19:11:23 +0000696 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000697 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000698
699 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000700 MIB.add(MI.getOperand(OpIdx++));
701 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000702 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000703 if (TableEntry->hasWritebackOperand)
Diana Picus116bbab2017-01-13 09:58:52 +0000704 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000705
706 // Grab the super-register source.
707 MachineOperand MO = MI.getOperand(OpIdx++);
708 if (!TableEntry->IsLoad)
709 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
710
711 // Add the subregs as sources of the new instruction.
712 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
713 getKillRegState(MO.isKill()));
Bob Wilsondc449902010-11-01 22:04:05 +0000714 MIB.addReg(D0, SrcFlags);
715 if (NumRegs > 1)
716 MIB.addReg(D1, SrcFlags);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000717 if (NumRegs > 2)
718 MIB.addReg(D2, SrcFlags);
719 if (NumRegs > 3)
720 MIB.addReg(D3, SrcFlags);
721
722 // Add the lane number operand.
723 MIB.addImm(Lane);
Bob Wilson450c6cf2010-09-16 04:25:37 +0000724 OpIdx += 1;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000725
Bob Wilson450c6cf2010-09-16 04:25:37 +0000726 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000727 MIB.add(MI.getOperand(OpIdx++));
728 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000729
Bob Wilsond5c57a52010-09-13 23:01:35 +0000730 // Copy the super-register source to be an implicit source.
731 MO.setImplicit(true);
Diana Picus116bbab2017-01-13 09:58:52 +0000732 MIB.add(MO);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000733 if (TableEntry->IsLoad)
734 // Add an implicit def for the super-register.
735 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
736 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +0000737 // Transfer memoperands.
738 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilsond5c57a52010-09-13 23:01:35 +0000739 MI.eraseFromParent();
740}
741
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000742/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
743/// register operands to real instructions with D register operands.
744void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000745 unsigned Opc, bool IsExt) {
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000746 MachineInstr &MI = *MBBI;
747 MachineBasicBlock &MBB = *MI.getParent();
748
749 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
750 unsigned OpIdx = 0;
751
752 // Transfer the destination register operand.
Diana Picus116bbab2017-01-13 09:58:52 +0000753 MIB.add(MI.getOperand(OpIdx++));
Geoff Berry60c43102017-12-12 17:53:59 +0000754 if (IsExt) {
755 MachineOperand VdSrc(MI.getOperand(OpIdx++));
Geoff Berry60c43102017-12-12 17:53:59 +0000756 MIB.add(VdSrc);
757 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000758
759 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
760 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
761 unsigned D0, D1, D2, D3;
762 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000763 MIB.addReg(D0);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000764
765 // Copy the other source register operand.
Geoff Berry60c43102017-12-12 17:53:59 +0000766 MachineOperand VmSrc(MI.getOperand(OpIdx++));
Geoff Berry60c43102017-12-12 17:53:59 +0000767 MIB.add(VmSrc);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000768
Bob Wilson450c6cf2010-09-16 04:25:37 +0000769 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000770 MIB.add(MI.getOperand(OpIdx++));
771 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000772
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000773 // Add an implicit kill and use for the super-reg.
774 MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000775 TransferImpOps(MI, MIB, MIB);
776 MI.eraseFromParent();
777}
778
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000779static bool IsAnAddressOperand(const MachineOperand &MO) {
780 // This check is overly conservative. Unless we are certain that the machine
781 // operand is not a symbol reference, we return that it is a symbol reference.
782 // This is important as the load pair may not be split up Windows.
783 switch (MO.getType()) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000784 case MachineOperand::MO_Register:
785 case MachineOperand::MO_Immediate:
786 case MachineOperand::MO_CImmediate:
787 case MachineOperand::MO_FPImmediate:
788 return false;
789 case MachineOperand::MO_MachineBasicBlock:
790 return true;
791 case MachineOperand::MO_FrameIndex:
792 return false;
793 case MachineOperand::MO_ConstantPoolIndex:
794 case MachineOperand::MO_TargetIndex:
795 case MachineOperand::MO_JumpTableIndex:
796 case MachineOperand::MO_ExternalSymbol:
797 case MachineOperand::MO_GlobalAddress:
798 case MachineOperand::MO_BlockAddress:
799 return true;
800 case MachineOperand::MO_RegisterMask:
801 case MachineOperand::MO_RegisterLiveOut:
802 return false;
803 case MachineOperand::MO_Metadata:
804 case MachineOperand::MO_MCSymbol:
805 return true;
806 case MachineOperand::MO_CFIIndex:
807 return false;
Tim Northover6b3bd612016-07-29 20:32:59 +0000808 case MachineOperand::MO_IntrinsicID:
Tim Northoverde3aea0412016-08-17 20:25:25 +0000809 case MachineOperand::MO_Predicate:
Tim Northover6b3bd612016-07-29 20:32:59 +0000810 llvm_unreachable("should not exist post-isel");
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000811 }
Saleem Abdulrasoolef550a62014-04-30 05:12:41 +0000812 llvm_unreachable("unhandled machine operand type");
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000813}
814
Eli Friedmanc22c6992017-09-05 22:54:06 +0000815static MachineOperand makeImplicit(const MachineOperand &MO) {
816 MachineOperand NewMO = MO;
817 NewMO.setImplicit();
818 return NewMO;
819}
820
Evan Chengb8b0ad82011-01-20 08:34:58 +0000821void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
822 MachineBasicBlock::iterator &MBBI) {
823 MachineInstr &MI = *MBBI;
824 unsigned Opcode = MI.getOpcode();
825 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000826 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000827 unsigned DstReg = MI.getOperand(0).getReg();
828 bool DstIsDead = MI.getOperand(0).isDead();
829 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
830 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000831 bool RequiresBundling = STI->isTargetWindows() && IsAnAddressOperand(MO);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000832 MachineInstrBuilder LO16, HI16;
Evan Cheng207b2462009-11-06 23:52:48 +0000833
Evan Chengb8b0ad82011-01-20 08:34:58 +0000834 if (!STI->hasV6T2Ops() &&
835 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000836 // FIXME Windows CE supports older ARM CPUs
837 assert(!STI->isTargetWindows() && "Windows on ARM requires ARMv7+");
838
Evan Chengb8b0ad82011-01-20 08:34:58 +0000839 // Expand into a movi + orr.
840 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
841 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
842 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
843 .addReg(DstReg);
Evan Cheng207b2462009-11-06 23:52:48 +0000844
Evan Chengb8b0ad82011-01-20 08:34:58 +0000845 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
846 unsigned ImmVal = (unsigned)MO.getImm();
847 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
848 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
849 LO16 = LO16.addImm(SOImmValV1);
850 HI16 = HI16.addImm(SOImmValV2);
Chris Lattner1d0c2572011-04-29 05:24:29 +0000851 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
852 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Diana Picusbd66b7d2017-01-20 08:15:24 +0000853 LO16.addImm(Pred).addReg(PredReg).add(condCodeOp());
854 HI16.addImm(Pred).addReg(PredReg).add(condCodeOp());
Eli Friedmanc22c6992017-09-05 22:54:06 +0000855 if (isCC)
856 LO16.add(makeImplicit(MI.getOperand(1)));
Evan Chengb8b0ad82011-01-20 08:34:58 +0000857 TransferImpOps(MI, LO16, HI16);
858 MI.eraseFromParent();
859 return;
860 }
861
862 unsigned LO16Opc = 0;
863 unsigned HI16Opc = 0;
864 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
865 LO16Opc = ARM::t2MOVi16;
866 HI16Opc = ARM::t2MOVTi16;
867 } else {
868 LO16Opc = ARM::MOVi16;
869 HI16Opc = ARM::MOVTi16;
870 }
871
872 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
873 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
874 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
875 .addReg(DstReg);
876
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000877 switch (MO.getType()) {
878 case MachineOperand::MO_Immediate: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000879 unsigned Imm = MO.getImm();
880 unsigned Lo16 = Imm & 0xffff;
881 unsigned Hi16 = (Imm >> 16) & 0xffff;
882 LO16 = LO16.addImm(Lo16);
883 HI16 = HI16.addImm(Hi16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000884 break;
885 }
886 case MachineOperand::MO_ExternalSymbol: {
887 const char *ES = MO.getSymbolName();
888 unsigned TF = MO.getTargetFlags();
889 LO16 = LO16.addExternalSymbol(ES, TF | ARMII::MO_LO16);
890 HI16 = HI16.addExternalSymbol(ES, TF | ARMII::MO_HI16);
891 break;
892 }
893 default: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000894 const GlobalValue *GV = MO.getGlobal();
895 unsigned TF = MO.getTargetFlags();
896 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
897 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000898 break;
899 }
Evan Chengb8b0ad82011-01-20 08:34:58 +0000900 }
901
Chris Lattner1d0c2572011-04-29 05:24:29 +0000902 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
903 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000904 LO16.addImm(Pred).addReg(PredReg);
905 HI16.addImm(Pred).addReg(PredReg);
906
Saleem Abdulrasool8d60fdc2014-05-21 01:25:24 +0000907 if (RequiresBundling)
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000908 finalizeBundle(MBB, LO16->getIterator(), MBBI->getIterator());
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000909
Eli Friedmanc22c6992017-09-05 22:54:06 +0000910 if (isCC)
911 LO16.add(makeImplicit(MI.getOperand(1)));
Evan Chengb8b0ad82011-01-20 08:34:58 +0000912 TransferImpOps(MI, LO16, HI16);
913 MI.eraseFromParent();
914}
915
Tim Northoverb629c772016-04-18 21:48:55 +0000916/// Expand a CMP_SWAP pseudo-inst to an ldrex/strex loop as simply as
Matthias Braun05eeadb2017-05-31 01:21:35 +0000917/// possible. This only gets used at -O0 so we don't care about efficiency of
918/// the generated code.
Tim Northoverb629c772016-04-18 21:48:55 +0000919bool ARMExpandPseudo::ExpandCMP_SWAP(MachineBasicBlock &MBB,
920 MachineBasicBlock::iterator MBBI,
921 unsigned LdrexOp, unsigned StrexOp,
922 unsigned UxtOp,
923 MachineBasicBlock::iterator &NextMBBI) {
924 bool IsThumb = STI->isThumb();
925 MachineInstr &MI = *MBBI;
926 DebugLoc DL = MI.getDebugLoc();
Matthias Braun05eeadb2017-05-31 01:21:35 +0000927 const MachineOperand &Dest = MI.getOperand(0);
Matthias Brauna88587c2017-08-09 22:22:05 +0000928 unsigned TempReg = MI.getOperand(1).getReg();
Matthias Braun05eeadb2017-05-31 01:21:35 +0000929 // Duplicating undef operands into 2 instructions does not guarantee the same
930 // value on both; However undef should be replaced by xzr anyway.
931 assert(!MI.getOperand(2).isUndef() && "cannot handle undef");
932 unsigned AddrReg = MI.getOperand(2).getReg();
933 unsigned DesiredReg = MI.getOperand(3).getReg();
934 unsigned NewReg = MI.getOperand(4).getReg();
Tim Northoverb629c772016-04-18 21:48:55 +0000935
936 MachineFunction *MF = MBB.getParent();
937 auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
938 auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
939 auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
940
941 MF->insert(++MBB.getIterator(), LoadCmpBB);
942 MF->insert(++LoadCmpBB->getIterator(), StoreBB);
943 MF->insert(++StoreBB->getIterator(), DoneBB);
944
945 if (UxtOp) {
946 MachineInstrBuilder MIB =
Matthias Braun05eeadb2017-05-31 01:21:35 +0000947 BuildMI(MBB, MBBI, DL, TII->get(UxtOp), DesiredReg)
948 .addReg(DesiredReg, RegState::Kill);
Tim Northoverb629c772016-04-18 21:48:55 +0000949 if (!IsThumb)
950 MIB.addImm(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +0000951 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000952 }
953
954 // .Lloadcmp:
955 // ldrex rDest, [rAddr]
956 // cmp rDest, rDesired
957 // bne .Ldone
Tim Northoverb629c772016-04-18 21:48:55 +0000958
959 MachineInstrBuilder MIB;
960 MIB = BuildMI(LoadCmpBB, DL, TII->get(LdrexOp), Dest.getReg());
Matthias Braun05eeadb2017-05-31 01:21:35 +0000961 MIB.addReg(AddrReg);
Tim Northoverb629c772016-04-18 21:48:55 +0000962 if (LdrexOp == ARM::t2LDREX)
963 MIB.addImm(0); // a 32-bit Thumb ldrex (only) allows an offset.
Diana Picus4f8c3e12017-01-13 09:37:56 +0000964 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000965
966 unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000967 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
968 .addReg(Dest.getReg(), getKillRegState(Dest.isDead()))
Matthias Braun05eeadb2017-05-31 01:21:35 +0000969 .addReg(DesiredReg)
Diana Picus4f8c3e12017-01-13 09:37:56 +0000970 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000971 unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
972 BuildMI(LoadCmpBB, DL, TII->get(Bcc))
973 .addMBB(DoneBB)
974 .addImm(ARMCC::NE)
975 .addReg(ARM::CPSR, RegState::Kill);
976 LoadCmpBB->addSuccessor(DoneBB);
977 LoadCmpBB->addSuccessor(StoreBB);
978
979 // .Lstore:
Matthias Brauna88587c2017-08-09 22:22:05 +0000980 // strex rTempReg, rNew, [rAddr]
981 // cmp rTempReg, #0
Tim Northoverb629c772016-04-18 21:48:55 +0000982 // bne .Lloadcmp
Matthias Brauna88587c2017-08-09 22:22:05 +0000983 MIB = BuildMI(StoreBB, DL, TII->get(StrexOp), TempReg)
Matthias Braun05eeadb2017-05-31 01:21:35 +0000984 .addReg(NewReg)
985 .addReg(AddrReg);
Tim Northoverb629c772016-04-18 21:48:55 +0000986 if (StrexOp == ARM::t2STREX)
987 MIB.addImm(0); // a 32-bit Thumb strex (only) allows an offset.
Diana Picus4f8c3e12017-01-13 09:37:56 +0000988 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000989
990 unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000991 BuildMI(StoreBB, DL, TII->get(CMPri))
Matthias Brauna88587c2017-08-09 22:22:05 +0000992 .addReg(TempReg, RegState::Kill)
Diana Picus4f8c3e12017-01-13 09:37:56 +0000993 .addImm(0)
994 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000995 BuildMI(StoreBB, DL, TII->get(Bcc))
996 .addMBB(LoadCmpBB)
997 .addImm(ARMCC::NE)
998 .addReg(ARM::CPSR, RegState::Kill);
999 StoreBB->addSuccessor(LoadCmpBB);
1000 StoreBB->addSuccessor(DoneBB);
1001
1002 DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
1003 DoneBB->transferSuccessors(&MBB);
Tim Northoverb629c772016-04-18 21:48:55 +00001004
Ahmed Bougachab4af1072016-04-27 20:32:54 +00001005 MBB.addSuccessor(LoadCmpBB);
1006
Tim Northoverb629c772016-04-18 21:48:55 +00001007 NextMBBI = MBB.end();
1008 MI.eraseFromParent();
Matthias Braun05eeadb2017-05-31 01:21:35 +00001009
1010 // Recompute livein lists.
Matthias Braun05eeadb2017-05-31 01:21:35 +00001011 LivePhysRegs LiveRegs;
Matthias Braunc9056b82017-09-06 20:45:24 +00001012 computeAndAddLiveIns(LiveRegs, *DoneBB);
1013 computeAndAddLiveIns(LiveRegs, *StoreBB);
1014 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001015 // Do an extra pass around the loop to get loop carried registers right.
1016 StoreBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +00001017 computeAndAddLiveIns(LiveRegs, *StoreBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001018 LoadCmpBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +00001019 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001020
Tim Northoverb629c772016-04-18 21:48:55 +00001021 return true;
1022}
1023
1024/// ARM's ldrexd/strexd take a consecutive register pair (represented as a
1025/// single GPRPair register), Thumb's take two separate registers so we need to
1026/// extract the subregs from the pair.
1027static void addExclusiveRegPair(MachineInstrBuilder &MIB, MachineOperand &Reg,
1028 unsigned Flags, bool IsThumb,
1029 const TargetRegisterInfo *TRI) {
1030 if (IsThumb) {
1031 unsigned RegLo = TRI->getSubReg(Reg.getReg(), ARM::gsub_0);
1032 unsigned RegHi = TRI->getSubReg(Reg.getReg(), ARM::gsub_1);
1033 MIB.addReg(RegLo, Flags | getKillRegState(Reg.isDead()));
1034 MIB.addReg(RegHi, Flags | getKillRegState(Reg.isDead()));
1035 } else
1036 MIB.addReg(Reg.getReg(), Flags | getKillRegState(Reg.isDead()));
1037}
1038
1039/// Expand a 64-bit CMP_SWAP to an ldrexd/strexd loop.
1040bool ARMExpandPseudo::ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
1041 MachineBasicBlock::iterator MBBI,
1042 MachineBasicBlock::iterator &NextMBBI) {
1043 bool IsThumb = STI->isThumb();
1044 MachineInstr &MI = *MBBI;
1045 DebugLoc DL = MI.getDebugLoc();
1046 MachineOperand &Dest = MI.getOperand(0);
Matthias Brauna88587c2017-08-09 22:22:05 +00001047 unsigned TempReg = MI.getOperand(1).getReg();
Matthias Braun05eeadb2017-05-31 01:21:35 +00001048 // Duplicating undef operands into 2 instructions does not guarantee the same
1049 // value on both; However undef should be replaced by xzr anyway.
1050 assert(!MI.getOperand(2).isUndef() && "cannot handle undef");
1051 unsigned AddrReg = MI.getOperand(2).getReg();
1052 unsigned DesiredReg = MI.getOperand(3).getReg();
1053 MachineOperand New = MI.getOperand(4);
1054 New.setIsKill(false);
Tim Northoverb629c772016-04-18 21:48:55 +00001055
1056 unsigned DestLo = TRI->getSubReg(Dest.getReg(), ARM::gsub_0);
1057 unsigned DestHi = TRI->getSubReg(Dest.getReg(), ARM::gsub_1);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001058 unsigned DesiredLo = TRI->getSubReg(DesiredReg, ARM::gsub_0);
1059 unsigned DesiredHi = TRI->getSubReg(DesiredReg, ARM::gsub_1);
Tim Northoverb629c772016-04-18 21:48:55 +00001060
1061 MachineFunction *MF = MBB.getParent();
1062 auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
1063 auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
1064 auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
1065
1066 MF->insert(++MBB.getIterator(), LoadCmpBB);
1067 MF->insert(++LoadCmpBB->getIterator(), StoreBB);
1068 MF->insert(++StoreBB->getIterator(), DoneBB);
1069
1070 // .Lloadcmp:
1071 // ldrexd rDestLo, rDestHi, [rAddr]
1072 // cmp rDestLo, rDesiredLo
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001073 // sbcs dead rTempReg, rDestHi, rDesiredHi
Tim Northoverb629c772016-04-18 21:48:55 +00001074 // bne .Ldone
Tim Northoverb629c772016-04-18 21:48:55 +00001075 unsigned LDREXD = IsThumb ? ARM::t2LDREXD : ARM::LDREXD;
1076 MachineInstrBuilder MIB;
1077 MIB = BuildMI(LoadCmpBB, DL, TII->get(LDREXD));
1078 addExclusiveRegPair(MIB, Dest, RegState::Define, IsThumb, TRI);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001079 MIB.addReg(AddrReg).add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +00001080
1081 unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
Diana Picus4f8c3e12017-01-13 09:37:56 +00001082 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
1083 .addReg(DestLo, getKillRegState(Dest.isDead()))
Matthias Braun05eeadb2017-05-31 01:21:35 +00001084 .addReg(DesiredLo)
Diana Picus4f8c3e12017-01-13 09:37:56 +00001085 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +00001086
Oleg Ranevskyye2ae4152016-12-01 22:58:35 +00001087 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
1088 .addReg(DestHi, getKillRegState(Dest.isDead()))
Matthias Braun05eeadb2017-05-31 01:21:35 +00001089 .addReg(DesiredHi)
Oleg Ranevskyye2ae4152016-12-01 22:58:35 +00001090 .addImm(ARMCC::EQ).addReg(ARM::CPSR, RegState::Kill);
Tim Northoverb629c772016-04-18 21:48:55 +00001091
1092 unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
1093 BuildMI(LoadCmpBB, DL, TII->get(Bcc))
1094 .addMBB(DoneBB)
1095 .addImm(ARMCC::NE)
1096 .addReg(ARM::CPSR, RegState::Kill);
1097 LoadCmpBB->addSuccessor(DoneBB);
1098 LoadCmpBB->addSuccessor(StoreBB);
1099
1100 // .Lstore:
Matthias Brauna88587c2017-08-09 22:22:05 +00001101 // strexd rTempReg, rNewLo, rNewHi, [rAddr]
1102 // cmp rTempReg, #0
Tim Northoverb629c772016-04-18 21:48:55 +00001103 // bne .Lloadcmp
Tim Northoverb629c772016-04-18 21:48:55 +00001104 unsigned STREXD = IsThumb ? ARM::t2STREXD : ARM::STREXD;
Matthias Brauna88587c2017-08-09 22:22:05 +00001105 MIB = BuildMI(StoreBB, DL, TII->get(STREXD), TempReg);
Tim Northoverb629c772016-04-18 21:48:55 +00001106 addExclusiveRegPair(MIB, New, 0, IsThumb, TRI);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001107 MIB.addReg(AddrReg).add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +00001108
1109 unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
Diana Picus4f8c3e12017-01-13 09:37:56 +00001110 BuildMI(StoreBB, DL, TII->get(CMPri))
Matthias Brauna88587c2017-08-09 22:22:05 +00001111 .addReg(TempReg, RegState::Kill)
Diana Picus4f8c3e12017-01-13 09:37:56 +00001112 .addImm(0)
1113 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +00001114 BuildMI(StoreBB, DL, TII->get(Bcc))
1115 .addMBB(LoadCmpBB)
1116 .addImm(ARMCC::NE)
1117 .addReg(ARM::CPSR, RegState::Kill);
1118 StoreBB->addSuccessor(LoadCmpBB);
1119 StoreBB->addSuccessor(DoneBB);
1120
1121 DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
1122 DoneBB->transferSuccessors(&MBB);
Tim Northoverb629c772016-04-18 21:48:55 +00001123
Ahmed Bougachab4af1072016-04-27 20:32:54 +00001124 MBB.addSuccessor(LoadCmpBB);
1125
Tim Northoverb629c772016-04-18 21:48:55 +00001126 NextMBBI = MBB.end();
1127 MI.eraseFromParent();
Matthias Braun05eeadb2017-05-31 01:21:35 +00001128
1129 // Recompute livein lists.
Matthias Braun05eeadb2017-05-31 01:21:35 +00001130 LivePhysRegs LiveRegs;
Matthias Braunc9056b82017-09-06 20:45:24 +00001131 computeAndAddLiveIns(LiveRegs, *DoneBB);
1132 computeAndAddLiveIns(LiveRegs, *StoreBB);
1133 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001134 // Do an extra pass around the loop to get loop carried registers right.
1135 StoreBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +00001136 computeAndAddLiveIns(LiveRegs, *StoreBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001137 LoadCmpBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +00001138 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001139
Tim Northoverb629c772016-04-18 21:48:55 +00001140 return true;
1141}
1142
1143
Evan Chengb8b0ad82011-01-20 08:34:58 +00001144bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
Tim Northoverb629c772016-04-18 21:48:55 +00001145 MachineBasicBlock::iterator MBBI,
1146 MachineBasicBlock::iterator &NextMBBI) {
Evan Chengb8b0ad82011-01-20 08:34:58 +00001147 MachineInstr &MI = *MBBI;
1148 unsigned Opcode = MI.getOpcode();
1149 switch (Opcode) {
Bob Wilson9392b0e2010-08-25 23:27:42 +00001150 default:
Evan Chengb8b0ad82011-01-20 08:34:58 +00001151 return false;
Quentin Colombet71a71482015-07-20 21:42:14 +00001152
1153 case ARM::TCRETURNdi:
1154 case ARM::TCRETURNri: {
1155 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
1156 assert(MBBI->isReturn() &&
1157 "Can only insert epilog into returning blocks");
1158 unsigned RetOpcode = MBBI->getOpcode();
1159 DebugLoc dl = MBBI->getDebugLoc();
1160 const ARMBaseInstrInfo &TII = *static_cast<const ARMBaseInstrInfo *>(
1161 MBB.getParent()->getSubtarget().getInstrInfo());
1162
1163 // Tail call return: adjust the stack pointer and jump to callee.
1164 MBBI = MBB.getLastNonDebugInstr();
1165 MachineOperand &JumpTarget = MBBI->getOperand(0);
1166
1167 // Jump to label or value in register.
1168 if (RetOpcode == ARM::TCRETURNdi) {
1169 unsigned TCOpcode =
1170 STI->isThumb()
1171 ? (STI->isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND)
1172 : ARM::TAILJMPd;
1173 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode));
1174 if (JumpTarget.isGlobal())
1175 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
1176 JumpTarget.getTargetFlags());
1177 else {
1178 assert(JumpTarget.isSymbol());
1179 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
1180 JumpTarget.getTargetFlags());
1181 }
1182
1183 // Add the default predicate in Thumb mode.
1184 if (STI->isThumb())
Diana Picusbd66b7d2017-01-20 08:15:24 +00001185 MIB.add(predOps(ARMCC::AL));
Quentin Colombet71a71482015-07-20 21:42:14 +00001186 } else if (RetOpcode == ARM::TCRETURNri) {
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001187 unsigned Opcode =
1188 STI->isThumb() ? ARM::tTAILJMPr
1189 : (STI->hasV4TOps() ? ARM::TAILJMPr : ARM::TAILJMPr4);
Quentin Colombet71a71482015-07-20 21:42:14 +00001190 BuildMI(MBB, MBBI, dl,
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001191 TII.get(Opcode))
Quentin Colombet71a71482015-07-20 21:42:14 +00001192 .addReg(JumpTarget.getReg(), RegState::Kill);
1193 }
1194
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001195 auto NewMI = std::prev(MBBI);
Quentin Colombet71a71482015-07-20 21:42:14 +00001196 for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i)
1197 NewMI->addOperand(MBBI->getOperand(i));
1198
1199 // Delete the pseudo instruction TCRETURN.
1200 MBB.erase(MBBI);
1201 MBBI = NewMI;
1202 return true;
1203 }
Jim Grosbachbb0547d2011-03-11 23:09:50 +00001204 case ARM::VMOVScc:
1205 case ARM::VMOVDcc: {
1206 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
1207 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
1208 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001209 .add(MI.getOperand(2))
1210 .addImm(MI.getOperand(3).getImm()) // 'pred'
Eli Friedmanc22c6992017-09-05 22:54:06 +00001211 .add(MI.getOperand(4))
1212 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachbb0547d2011-03-11 23:09:50 +00001213
1214 MI.eraseFromParent();
1215 return true;
1216 }
Jim Grosbach4def7042011-07-01 17:14:11 +00001217 case ARM::t2MOVCCr:
Jim Grosbach62a7b472011-03-10 23:56:09 +00001218 case ARM::MOVCCr: {
Jim Grosbach4def7042011-07-01 17:14:11 +00001219 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
1220 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach62a7b472011-03-10 23:56:09 +00001221 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001222 .add(MI.getOperand(2))
1223 .addImm(MI.getOperand(3).getImm()) // 'pred'
1224 .add(MI.getOperand(4))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001225 .add(condCodeOp()) // 's' bit
1226 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbach62a7b472011-03-10 23:56:09 +00001227
1228 MI.eraseFromParent();
1229 return true;
1230 }
Owen Anderson04912702011-07-21 23:38:37 +00001231 case ARM::MOVCCsi: {
1232 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1233 (MI.getOperand(1).getReg()))
Diana Picus116bbab2017-01-13 09:58:52 +00001234 .add(MI.getOperand(2))
1235 .addImm(MI.getOperand(3).getImm())
1236 .addImm(MI.getOperand(4).getImm()) // 'pred'
1237 .add(MI.getOperand(5))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001238 .add(condCodeOp()) // 's' bit
1239 .add(makeImplicit(MI.getOperand(1)));
Owen Anderson04912702011-07-21 23:38:37 +00001240
1241 MI.eraseFromParent();
1242 return true;
1243 }
Owen Andersonb595ed02011-07-21 18:54:16 +00001244 case ARM::MOVCCsr: {
Owen Anderson04912702011-07-21 23:38:37 +00001245 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbach62a7b472011-03-10 23:56:09 +00001246 (MI.getOperand(1).getReg()))
Diana Picus116bbab2017-01-13 09:58:52 +00001247 .add(MI.getOperand(2))
1248 .add(MI.getOperand(3))
1249 .addImm(MI.getOperand(4).getImm())
1250 .addImm(MI.getOperand(5).getImm()) // 'pred'
1251 .add(MI.getOperand(6))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001252 .add(condCodeOp()) // 's' bit
1253 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbach62a7b472011-03-10 23:56:09 +00001254
1255 MI.eraseFromParent();
1256 return true;
1257 }
Tim Northover42180442013-08-22 09:57:11 +00001258 case ARM::t2MOVCCi16:
Jim Grosbachd0254982011-03-11 01:09:28 +00001259 case ARM::MOVCCi16: {
Tim Northover42180442013-08-22 09:57:11 +00001260 unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16;
1261 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
Jim Grosbachd0254982011-03-11 01:09:28 +00001262 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001263 .addImm(MI.getOperand(2).getImm())
1264 .addImm(MI.getOperand(3).getImm()) // 'pred'
Eli Friedmanc22c6992017-09-05 22:54:06 +00001265 .add(MI.getOperand(4))
1266 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachd0254982011-03-11 01:09:28 +00001267 MI.eraseFromParent();
1268 return true;
1269 }
Jim Grosbach4def7042011-07-01 17:14:11 +00001270 case ARM::t2MOVCCi:
Jim Grosbachd0254982011-03-11 01:09:28 +00001271 case ARM::MOVCCi: {
Jim Grosbach4def7042011-07-01 17:14:11 +00001272 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
1273 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd0254982011-03-11 01:09:28 +00001274 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001275 .addImm(MI.getOperand(2).getImm())
1276 .addImm(MI.getOperand(3).getImm()) // 'pred'
1277 .add(MI.getOperand(4))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001278 .add(condCodeOp()) // 's' bit
1279 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachd0254982011-03-11 01:09:28 +00001280
1281 MI.eraseFromParent();
1282 return true;
1283 }
Tim Northover42180442013-08-22 09:57:11 +00001284 case ARM::t2MVNCCi:
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001285 case ARM::MVNCCi: {
Tim Northover42180442013-08-22 09:57:11 +00001286 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi;
1287 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001288 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001289 .addImm(MI.getOperand(2).getImm())
1290 .addImm(MI.getOperand(3).getImm()) // 'pred'
1291 .add(MI.getOperand(4))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001292 .add(condCodeOp()) // 's' bit
1293 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001294
1295 MI.eraseFromParent();
1296 return true;
1297 }
Tim Northover42180442013-08-22 09:57:11 +00001298 case ARM::t2MOVCClsl:
1299 case ARM::t2MOVCClsr:
1300 case ARM::t2MOVCCasr:
1301 case ARM::t2MOVCCror: {
1302 unsigned NewOpc;
1303 switch (Opcode) {
1304 case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break;
1305 case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break;
1306 case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break;
1307 case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break;
1308 default: llvm_unreachable("unexpeced conditional move");
1309 }
1310 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
1311 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001312 .add(MI.getOperand(2))
1313 .addImm(MI.getOperand(3).getImm())
1314 .addImm(MI.getOperand(4).getImm()) // 'pred'
1315 .add(MI.getOperand(5))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001316 .add(condCodeOp()) // 's' bit
1317 .add(makeImplicit(MI.getOperand(1)));
Tim Northover42180442013-08-22 09:57:11 +00001318 MI.eraseFromParent();
1319 return true;
1320 }
Chad Rosier1ec8e402012-11-06 23:05:24 +00001321 case ARM::Int_eh_sjlj_dispatchsetup: {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001322 MachineFunction &MF = *MI.getParent()->getParent();
1323 const ARMBaseInstrInfo *AII =
1324 static_cast<const ARMBaseInstrInfo*>(TII);
1325 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
1326 // For functions using a base pointer, we rematerialize it (via the frame
1327 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
1328 // for us. Otherwise, expand to nothing.
1329 if (RI.hasBasePointer(MF)) {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001330 int32_t NumBytes = AFI->getFramePtrSpillOffset();
1331 unsigned FramePtr = RI.getFrameRegister(MF);
Eric Christopherfc6de422014-08-05 02:39:49 +00001332 assert(MF.getSubtarget().getFrameLowering()->hasFP(MF) &&
1333 "base pointer without frame pointer?");
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001334
1335 if (AFI->isThumb2Function()) {
Craig Topperf6e7e122012-03-27 07:21:54 +00001336 emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1337 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001338 } else if (AFI->isThumbFunction()) {
Craig Topperf6e7e122012-03-27 07:21:54 +00001339 emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1340 FramePtr, -NumBytes, *TII, RI);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001341 } else {
Craig Topperf6e7e122012-03-27 07:21:54 +00001342 emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1343 FramePtr, -NumBytes, ARMCC::AL, 0,
1344 *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001345 }
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001346 // If there's dynamic realignment, adjust for it.
Jim Grosbach723159e2010-10-20 01:10:01 +00001347 if (RI.needsStackRealignment(MF)) {
Matthias Braun941a7052016-07-28 18:40:00 +00001348 MachineFrameInfo &MFI = MF.getFrameInfo();
1349 unsigned MaxAlign = MFI.getMaxAlignment();
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001350 assert (!AFI->isThumb1OnlyFunction());
1351 // Emit bic r6, r6, MaxAlign
Kristof Beyls933de7a2015-01-08 15:09:14 +00001352 assert(MaxAlign <= 256 && "The BIC instruction cannot encode "
1353 "immediates larger than 256 with all lower "
1354 "bits set.");
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001355 unsigned bicOpc = AFI->isThumbFunction() ?
1356 ARM::t2BICri : ARM::BICri;
Diana Picus8a73f552017-01-13 10:18:01 +00001357 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(bicOpc), ARM::R6)
1358 .addReg(ARM::R6, RegState::Kill)
1359 .addImm(MaxAlign - 1)
1360 .add(predOps(ARMCC::AL))
1361 .add(condCodeOp());
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001362 }
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001363
1364 }
1365 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001366 return true;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001367 }
1368
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001369 case ARM::MOVsrl_flag:
1370 case ARM::MOVsra_flag: {
Robert Wilhelm2788d3e2013-09-28 13:42:22 +00001371 // These are just fancy MOVs instructions.
Diana Picus4f8c3e12017-01-13 09:37:56 +00001372 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1373 MI.getOperand(0).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001374 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001375 .addImm(ARM_AM::getSORegOpc(
1376 (Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr : ARM_AM::asr), 1))
1377 .add(predOps(ARMCC::AL))
1378 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001379 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001380 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001381 }
1382 case ARM::RRX: {
1383 // This encodes as "MOVs Rd, Rm, rrx
1384 MachineInstrBuilder MIB =
Diana Picus4f8c3e12017-01-13 09:37:56 +00001385 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1386 MI.getOperand(0).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001387 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001388 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0))
1389 .add(predOps(ARMCC::AL))
Diana Picusbd66b7d2017-01-20 08:15:24 +00001390 .add(condCodeOp());
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001391 TransferImpOps(MI, MIB, MIB);
1392 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001393 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001394 }
Jim Grosbache4750ef2011-06-30 19:38:01 +00001395 case ARM::tTPsoft:
Jason W Kimc79c5f62010-12-08 23:14:44 +00001396 case ARM::TPsoft: {
Saleem Abdulrasool5282eed2017-01-29 16:46:22 +00001397 const bool Thumb = Opcode == ARM::tTPsoft;
1398
Christian Pirkerc6308f52014-06-24 15:45:59 +00001399 MachineInstrBuilder MIB;
Saleem Abdulrasool5282eed2017-01-29 16:46:22 +00001400 if (STI->genLongCalls()) {
1401 MachineFunction *MF = MBB.getParent();
1402 MachineConstantPool *MCP = MF->getConstantPool();
1403 unsigned PCLabelID = AFI->createPICLabelUId();
1404 MachineConstantPoolValue *CPV =
Matthias Braunf1caa282017-12-15 22:22:58 +00001405 ARMConstantPoolSymbol::Create(MF->getFunction().getContext(),
Saleem Abdulrasool5282eed2017-01-29 16:46:22 +00001406 "__aeabi_read_tp", PCLabelID, 0);
1407 unsigned Reg = MI.getOperand(0).getReg();
Christian Pirkerc6308f52014-06-24 15:45:59 +00001408 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Saleem Abdulrasool5282eed2017-01-29 16:46:22 +00001409 TII->get(Thumb ? ARM::tLDRpci : ARM::LDRi12), Reg)
1410 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
1411 if (!Thumb)
1412 MIB.addImm(0);
1413 MIB.add(predOps(ARMCC::AL));
1414
1415 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1416 TII->get(Thumb ? ARM::tBLXr : ARM::BLX));
1417 if (Thumb)
1418 MIB.add(predOps(ARMCC::AL));
1419 MIB.addReg(Reg, RegState::Kill);
1420 } else {
1421 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1422 TII->get(Thumb ? ARM::tBL : ARM::BL));
1423 if (Thumb)
1424 MIB.add(predOps(ARMCC::AL));
1425 MIB.addExternalSymbol("__aeabi_read_tp", 0);
1426 }
Jason W Kimc79c5f62010-12-08 23:14:44 +00001427
Chris Lattner1d0c2572011-04-29 05:24:29 +00001428 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kimc79c5f62010-12-08 23:14:44 +00001429 TransferImpOps(MI, MIB, MIB);
1430 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001431 return true;
Bill Wendlingf75412d2010-12-09 00:51:54 +00001432 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001433 case ARM::tLDRpci_pic:
Evan Cheng207b2462009-11-06 23:52:48 +00001434 case ARM::t2LDRpci_pic: {
1435 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson4ebf4712011-02-08 22:39:40 +00001436 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Cheng207b2462009-11-06 23:52:48 +00001437 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001438 bool DstIsDead = MI.getOperand(0).isDead();
1439 MachineInstrBuilder MIB1 =
Diana Picus4f8c3e12017-01-13 09:37:56 +00001440 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewLdOpc), DstReg)
Diana Picus116bbab2017-01-13 09:58:52 +00001441 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001442 .add(predOps(ARMCC::AL));
Chris Lattner1d0c2572011-04-29 05:24:29 +00001443 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Diana Picus116bbab2017-01-13 09:58:52 +00001444 MachineInstrBuilder MIB2 =
1445 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::tPICADD))
1446 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1447 .addReg(DstReg)
1448 .add(MI.getOperand(2));
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001449 TransferImpOps(MI, MIB1, MIB2);
Evan Cheng207b2462009-11-06 23:52:48 +00001450 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001451 return true;
1452 }
1453
Tim Northover72360d22013-12-02 10:35:41 +00001454 case ARM::LDRLIT_ga_abs:
1455 case ARM::LDRLIT_ga_pcrel:
1456 case ARM::LDRLIT_ga_pcrel_ldr:
1457 case ARM::tLDRLIT_ga_abs:
1458 case ARM::tLDRLIT_ga_pcrel: {
1459 unsigned DstReg = MI.getOperand(0).getReg();
1460 bool DstIsDead = MI.getOperand(0).isDead();
1461 const MachineOperand &MO1 = MI.getOperand(1);
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +00001462 auto Flags = MO1.getTargetFlags();
Tim Northover72360d22013-12-02 10:35:41 +00001463 const GlobalValue *GV = MO1.getGlobal();
1464 bool IsARM =
1465 Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs;
1466 bool IsPIC =
1467 Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs;
1468 unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci;
1469 unsigned PICAddOpc =
1470 IsARM
Tim Northover2ac7e4b2014-12-10 23:40:50 +00001471 ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Tim Northover72360d22013-12-02 10:35:41 +00001472 : ARM::tPICADD;
1473
1474 // We need a new const-pool entry to load from.
1475 MachineConstantPool *MCP = MBB.getParent()->getConstantPool();
1476 unsigned ARMPCLabelIndex = 0;
1477 MachineConstantPoolValue *CPV;
1478
1479 if (IsPIC) {
1480 unsigned PCAdj = IsARM ? 8 : 4;
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +00001481 auto Modifier = (Flags & ARMII::MO_GOT)
1482 ? ARMCP::GOT_PREL
1483 : ARMCP::no_modifier;
Tim Northover72360d22013-12-02 10:35:41 +00001484 ARMPCLabelIndex = AFI->createPICLabelUId();
Diana Picusc9f29c62017-08-29 09:47:55 +00001485 CPV = ARMConstantPoolConstant::Create(
1486 GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj, Modifier,
1487 /*AddCurrentAddr*/ Modifier == ARMCP::GOT_PREL);
Tim Northover72360d22013-12-02 10:35:41 +00001488 } else
1489 CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier);
1490
1491 MachineInstrBuilder MIB =
1492 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg)
1493 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
1494 if (IsARM)
1495 MIB.addImm(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +00001496 MIB.add(predOps(ARMCC::AL));
Tim Northover72360d22013-12-02 10:35:41 +00001497
1498 if (IsPIC) {
1499 MachineInstrBuilder MIB =
1500 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc))
1501 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1502 .addReg(DstReg)
1503 .addImm(ARMPCLabelIndex);
1504
1505 if (IsARM)
Diana Picus4f8c3e12017-01-13 09:37:56 +00001506 MIB.add(predOps(ARMCC::AL));
Tim Northover72360d22013-12-02 10:35:41 +00001507 }
1508
1509 MI.eraseFromParent();
1510 return true;
1511 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001512 case ARM::MOV_ga_pcrel:
1513 case ARM::MOV_ga_pcrel_ldr:
Evan Cheng2f2435d2011-01-21 18:55:51 +00001514 case ARM::t2MOV_ga_pcrel: {
1515 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Chengb8b0ad82011-01-20 08:34:58 +00001516 unsigned LabelId = AFI->createPICLabelUId();
1517 unsigned DstReg = MI.getOperand(0).getReg();
1518 bool DstIsDead = MI.getOperand(0).isDead();
1519 const MachineOperand &MO1 = MI.getOperand(1);
1520 const GlobalValue *GV = MO1.getGlobal();
1521 unsigned TF = MO1.getTargetFlags();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001522 bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001523 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbach06210a22011-07-13 17:25:55 +00001524 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001525 unsigned LO16TF = TF | ARMII::MO_LO16;
1526 unsigned HI16TF = TF | ARMII::MO_HI16;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001527 unsigned PICAddOpc = isARM
Evan Cheng2f2435d2011-01-21 18:55:51 +00001528 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001529 : ARM::tPICADD;
1530 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1531 TII->get(LO16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001532 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001533 .addImm(LabelId);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001534
1535 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001536 .addReg(DstReg)
1537 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
1538 .addImm(LabelId);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001539
1540 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Chengb8b0ad82011-01-20 08:34:58 +00001541 TII->get(PICAddOpc))
1542 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1543 .addReg(DstReg).addImm(LabelId);
1544 if (isARM) {
Diana Picus4f8c3e12017-01-13 09:37:56 +00001545 MIB3.add(predOps(ARMCC::AL));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001546 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Jakob Stoklund Olesen4fd0e4f2012-05-20 06:38:42 +00001547 MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +00001548 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001549 TransferImpOps(MI, MIB1, MIB3);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001550 MI.eraseFromParent();
1551 return true;
Evan Cheng207b2462009-11-06 23:52:48 +00001552 }
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001553
Anton Korobeynikov48043d02010-08-30 22:50:36 +00001554 case ARM::MOVi32imm:
Evan Cheng2bcb8da2010-11-13 02:25:14 +00001555 case ARM::MOVCCi32imm:
1556 case ARM::t2MOVi32imm:
Evan Chengdfce83c2011-01-17 08:03:18 +00001557 case ARM::t2MOVCCi32imm:
Evan Chengb8b0ad82011-01-20 08:34:58 +00001558 ExpandMOV32BitImm(MBB, MBBI);
1559 return true;
Evan Cheng2f736c92010-05-13 00:17:02 +00001560
Tim Northoverd8407452013-10-01 14:33:28 +00001561 case ARM::SUBS_PC_LR: {
1562 MachineInstrBuilder MIB =
1563 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC)
1564 .addReg(ARM::LR)
Diana Picus116bbab2017-01-13 09:58:52 +00001565 .add(MI.getOperand(0))
1566 .add(MI.getOperand(1))
1567 .add(MI.getOperand(2))
Tim Northoverd8407452013-10-01 14:33:28 +00001568 .addReg(ARM::CPSR, RegState::Undef);
1569 TransferImpOps(MI, MIB, MIB);
1570 MI.eraseFromParent();
1571 return true;
1572 }
Owen Andersond6c5a742011-03-29 16:45:53 +00001573 case ARM::VLDMQIA: {
1574 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001575 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001576 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001577 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001578
Bob Wilson6b853c32010-09-16 00:31:02 +00001579 // Grab the Q register destination.
1580 bool DstIsDead = MI.getOperand(OpIdx).isDead();
1581 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001582
1583 // Copy the source register.
Diana Picus116bbab2017-01-13 09:58:52 +00001584 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001585
Bob Wilson6b853c32010-09-16 00:31:02 +00001586 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +00001587 MIB.add(MI.getOperand(OpIdx++));
1588 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001589
Bob Wilson6b853c32010-09-16 00:31:02 +00001590 // Add the destination operands (D subregs).
1591 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1592 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1593 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1594 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001595
Bob Wilson6b853c32010-09-16 00:31:02 +00001596 // Add an implicit def for the super-register.
1597 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1598 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001599 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001600 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001601 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001602 }
1603
Owen Andersond6c5a742011-03-29 16:45:53 +00001604 case ARM::VSTMQIA: {
1605 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001606 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001607 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001608 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001609
Bob Wilson6b853c32010-09-16 00:31:02 +00001610 // Grab the Q register source.
1611 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1612 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001613
1614 // Copy the destination register.
Geoff Berrydcc646e2017-12-14 18:06:25 +00001615 MachineOperand Dst(MI.getOperand(OpIdx++));
Geoff Berrydcc646e2017-12-14 18:06:25 +00001616 MIB.add(Dst);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001617
Bob Wilson6b853c32010-09-16 00:31:02 +00001618 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +00001619 MIB.add(MI.getOperand(OpIdx++));
1620 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001621
Bob Wilson6b853c32010-09-16 00:31:02 +00001622 // Add the source operands (D subregs).
1623 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1624 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
Matthias Braund6b108e2015-02-16 19:34:30 +00001625 MIB.addReg(D0, SrcIsKill ? RegState::Kill : 0)
1626 .addReg(D1, SrcIsKill ? RegState::Kill : 0);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001627
Chris Lattner1d0c2572011-04-29 05:24:29 +00001628 if (SrcIsKill) // Add an implicit kill for the Q register.
1629 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001630
Bob Wilson6b853c32010-09-16 00:31:02 +00001631 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001632 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001633 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001634 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001635 }
1636
Bob Wilson75a64082010-09-02 16:00:54 +00001637 case ARM::VLD2q8Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001638 case ARM::VLD2q16Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001639 case ARM::VLD2q32Pseudo:
Jim Grosbachd146a022011-12-09 21:28:25 +00001640 case ARM::VLD2q8PseudoWB_fixed:
1641 case ARM::VLD2q16PseudoWB_fixed:
1642 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbachd146a022011-12-09 21:28:25 +00001643 case ARM::VLD2q8PseudoWB_register:
1644 case ARM::VLD2q16PseudoWB_register:
1645 case ARM::VLD2q32PseudoWB_register:
Bob Wilson35fafca2010-09-03 18:16:02 +00001646 case ARM::VLD3d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001647 case ARM::VLD3d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001648 case ARM::VLD3d32Pseudo:
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +00001649 case ARM::VLD1d8TPseudo:
1650 case ARM::VLD1d16TPseudo:
1651 case ARM::VLD1d32TPseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001652 case ARM::VLD1d64TPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001653 case ARM::VLD1d64TPseudoWB_fixed:
Florian Hahn9deef202018-03-02 13:02:55 +00001654 case ARM::VLD1d64TPseudoWB_register:
Bob Wilson35fafca2010-09-03 18:16:02 +00001655 case ARM::VLD3d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001656 case ARM::VLD3d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001657 case ARM::VLD3d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001658 case ARM::VLD3q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001659 case ARM::VLD3q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001660 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001661 case ARM::VLD3q8oddPseudo:
1662 case ARM::VLD3q16oddPseudo:
1663 case ARM::VLD3q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001664 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001665 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001666 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001667 case ARM::VLD4d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001668 case ARM::VLD4d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001669 case ARM::VLD4d32Pseudo:
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +00001670 case ARM::VLD1d8QPseudo:
1671 case ARM::VLD1d16QPseudo:
1672 case ARM::VLD1d32QPseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001673 case ARM::VLD1d64QPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001674 case ARM::VLD1d64QPseudoWB_fixed:
Florian Hahn9deef202018-03-02 13:02:55 +00001675 case ARM::VLD1d64QPseudoWB_register:
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +00001676 case ARM::VLD1q8HighQPseudo:
1677 case ARM::VLD1q8LowQPseudo_UPD:
1678 case ARM::VLD1q8HighTPseudo:
1679 case ARM::VLD1q8LowTPseudo_UPD:
1680 case ARM::VLD1q16HighQPseudo:
1681 case ARM::VLD1q16LowQPseudo_UPD:
1682 case ARM::VLD1q16HighTPseudo:
1683 case ARM::VLD1q16LowTPseudo_UPD:
1684 case ARM::VLD1q32HighQPseudo:
1685 case ARM::VLD1q32LowQPseudo_UPD:
1686 case ARM::VLD1q32HighTPseudo:
1687 case ARM::VLD1q32LowTPseudo_UPD:
1688 case ARM::VLD1q64HighQPseudo:
1689 case ARM::VLD1q64LowQPseudo_UPD:
1690 case ARM::VLD1q64HighTPseudo:
1691 case ARM::VLD1q64LowTPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001692 case ARM::VLD4d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001693 case ARM::VLD4d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001694 case ARM::VLD4d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001695 case ARM::VLD4q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001696 case ARM::VLD4q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001697 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001698 case ARM::VLD4q8oddPseudo:
1699 case ARM::VLD4q16oddPseudo:
1700 case ARM::VLD4q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001701 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001702 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001703 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson77ab1652010-11-29 19:35:29 +00001704 case ARM::VLD3DUPd8Pseudo:
1705 case ARM::VLD3DUPd16Pseudo:
1706 case ARM::VLD3DUPd32Pseudo:
1707 case ARM::VLD3DUPd8Pseudo_UPD:
1708 case ARM::VLD3DUPd16Pseudo_UPD:
1709 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001710 case ARM::VLD4DUPd8Pseudo:
1711 case ARM::VLD4DUPd16Pseudo:
1712 case ARM::VLD4DUPd32Pseudo:
1713 case ARM::VLD4DUPd8Pseudo_UPD:
1714 case ARM::VLD4DUPd16Pseudo_UPD:
1715 case ARM::VLD4DUPd32Pseudo_UPD:
Ivan A. Kosarev72315982018-06-27 13:57:52 +00001716 case ARM::VLD2DUPq8EvenPseudo:
1717 case ARM::VLD2DUPq8OddPseudo:
1718 case ARM::VLD2DUPq16EvenPseudo:
1719 case ARM::VLD2DUPq16OddPseudo:
1720 case ARM::VLD2DUPq32EvenPseudo:
1721 case ARM::VLD2DUPq32OddPseudo:
1722 case ARM::VLD3DUPq8EvenPseudo:
1723 case ARM::VLD3DUPq8OddPseudo:
1724 case ARM::VLD3DUPq16EvenPseudo:
1725 case ARM::VLD3DUPq16OddPseudo:
1726 case ARM::VLD3DUPq32EvenPseudo:
1727 case ARM::VLD3DUPq32OddPseudo:
1728 case ARM::VLD4DUPq8EvenPseudo:
1729 case ARM::VLD4DUPq8OddPseudo:
1730 case ARM::VLD4DUPq16EvenPseudo:
1731 case ARM::VLD4DUPq16OddPseudo:
1732 case ARM::VLD4DUPq32EvenPseudo:
1733 case ARM::VLD4DUPq32OddPseudo:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001734 ExpandVLD(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001735 return true;
Bob Wilson75a64082010-09-02 16:00:54 +00001736
Bob Wilson950882b2010-08-28 05:12:57 +00001737 case ARM::VST2q8Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001738 case ARM::VST2q16Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001739 case ARM::VST2q32Pseudo:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001740 case ARM::VST2q8PseudoWB_fixed:
1741 case ARM::VST2q16PseudoWB_fixed:
1742 case ARM::VST2q32PseudoWB_fixed:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001743 case ARM::VST2q8PseudoWB_register:
1744 case ARM::VST2q16PseudoWB_register:
1745 case ARM::VST2q32PseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001746 case ARM::VST3d8Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001747 case ARM::VST3d16Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001748 case ARM::VST3d32Pseudo:
Ivan A. Kosarev847daa12018-06-10 09:27:27 +00001749 case ARM::VST1d8TPseudo:
1750 case ARM::VST1d16TPseudo:
1751 case ARM::VST1d32TPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001752 case ARM::VST1d64TPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001753 case ARM::VST3d8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001754 case ARM::VST3d16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001755 case ARM::VST3d32Pseudo_UPD:
Jim Grosbach98d032f2011-11-29 22:38:04 +00001756 case ARM::VST1d64TPseudoWB_fixed:
1757 case ARM::VST1d64TPseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001758 case ARM::VST3q8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001759 case ARM::VST3q16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001760 case ARM::VST3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001761 case ARM::VST3q8oddPseudo:
1762 case ARM::VST3q16oddPseudo:
1763 case ARM::VST3q32oddPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001764 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001765 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001766 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001767 case ARM::VST4d8Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001768 case ARM::VST4d16Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001769 case ARM::VST4d32Pseudo:
Ivan A. Kosarev847daa12018-06-10 09:27:27 +00001770 case ARM::VST1d8QPseudo:
1771 case ARM::VST1d16QPseudo:
1772 case ARM::VST1d32QPseudo:
Bob Wilson4cec4492010-08-26 05:33:30 +00001773 case ARM::VST1d64QPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001774 case ARM::VST4d8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001775 case ARM::VST4d16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001776 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach5ee209c2011-11-29 22:58:48 +00001777 case ARM::VST1d64QPseudoWB_fixed:
1778 case ARM::VST1d64QPseudoWB_register:
Ivan A. Kosarev847daa12018-06-10 09:27:27 +00001779 case ARM::VST1q8HighQPseudo:
1780 case ARM::VST1q8LowQPseudo_UPD:
1781 case ARM::VST1q8HighTPseudo:
1782 case ARM::VST1q8LowTPseudo_UPD:
1783 case ARM::VST1q16HighQPseudo:
1784 case ARM::VST1q16LowQPseudo_UPD:
1785 case ARM::VST1q16HighTPseudo:
1786 case ARM::VST1q16LowTPseudo_UPD:
1787 case ARM::VST1q32HighQPseudo:
1788 case ARM::VST1q32LowQPseudo_UPD:
1789 case ARM::VST1q32HighTPseudo:
1790 case ARM::VST1q32LowTPseudo_UPD:
1791 case ARM::VST1q64HighQPseudo:
1792 case ARM::VST1q64LowQPseudo_UPD:
1793 case ARM::VST1q64HighTPseudo:
1794 case ARM::VST1q64LowTPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001795 case ARM::VST4q8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001796 case ARM::VST4q16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001797 case ARM::VST4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001798 case ARM::VST4q8oddPseudo:
1799 case ARM::VST4q16oddPseudo:
1800 case ARM::VST4q32oddPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001801 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001802 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001803 case ARM::VST4q32oddPseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001804 ExpandVST(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001805 return true;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001806
Bob Wilsondc449902010-11-01 22:04:05 +00001807 case ARM::VLD1LNq8Pseudo:
1808 case ARM::VLD1LNq16Pseudo:
1809 case ARM::VLD1LNq32Pseudo:
1810 case ARM::VLD1LNq8Pseudo_UPD:
1811 case ARM::VLD1LNq16Pseudo_UPD:
1812 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001813 case ARM::VLD2LNd8Pseudo:
1814 case ARM::VLD2LNd16Pseudo:
1815 case ARM::VLD2LNd32Pseudo:
1816 case ARM::VLD2LNq16Pseudo:
1817 case ARM::VLD2LNq32Pseudo:
1818 case ARM::VLD2LNd8Pseudo_UPD:
1819 case ARM::VLD2LNd16Pseudo_UPD:
1820 case ARM::VLD2LNd32Pseudo_UPD:
1821 case ARM::VLD2LNq16Pseudo_UPD:
1822 case ARM::VLD2LNq32Pseudo_UPD:
1823 case ARM::VLD3LNd8Pseudo:
1824 case ARM::VLD3LNd16Pseudo:
1825 case ARM::VLD3LNd32Pseudo:
1826 case ARM::VLD3LNq16Pseudo:
1827 case ARM::VLD3LNq32Pseudo:
1828 case ARM::VLD3LNd8Pseudo_UPD:
1829 case ARM::VLD3LNd16Pseudo_UPD:
1830 case ARM::VLD3LNd32Pseudo_UPD:
1831 case ARM::VLD3LNq16Pseudo_UPD:
1832 case ARM::VLD3LNq32Pseudo_UPD:
1833 case ARM::VLD4LNd8Pseudo:
1834 case ARM::VLD4LNd16Pseudo:
1835 case ARM::VLD4LNd32Pseudo:
1836 case ARM::VLD4LNq16Pseudo:
1837 case ARM::VLD4LNq32Pseudo:
1838 case ARM::VLD4LNd8Pseudo_UPD:
1839 case ARM::VLD4LNd16Pseudo_UPD:
1840 case ARM::VLD4LNd32Pseudo_UPD:
1841 case ARM::VLD4LNq16Pseudo_UPD:
1842 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond80b29d2010-11-02 21:18:25 +00001843 case ARM::VST1LNq8Pseudo:
1844 case ARM::VST1LNq16Pseudo:
1845 case ARM::VST1LNq32Pseudo:
1846 case ARM::VST1LNq8Pseudo_UPD:
1847 case ARM::VST1LNq16Pseudo_UPD:
1848 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001849 case ARM::VST2LNd8Pseudo:
1850 case ARM::VST2LNd16Pseudo:
1851 case ARM::VST2LNd32Pseudo:
1852 case ARM::VST2LNq16Pseudo:
1853 case ARM::VST2LNq32Pseudo:
1854 case ARM::VST2LNd8Pseudo_UPD:
1855 case ARM::VST2LNd16Pseudo_UPD:
1856 case ARM::VST2LNd32Pseudo_UPD:
1857 case ARM::VST2LNq16Pseudo_UPD:
1858 case ARM::VST2LNq32Pseudo_UPD:
1859 case ARM::VST3LNd8Pseudo:
1860 case ARM::VST3LNd16Pseudo:
1861 case ARM::VST3LNd32Pseudo:
1862 case ARM::VST3LNq16Pseudo:
1863 case ARM::VST3LNq32Pseudo:
1864 case ARM::VST3LNd8Pseudo_UPD:
1865 case ARM::VST3LNd16Pseudo_UPD:
1866 case ARM::VST3LNd32Pseudo_UPD:
1867 case ARM::VST3LNq16Pseudo_UPD:
1868 case ARM::VST3LNq32Pseudo_UPD:
1869 case ARM::VST4LNd8Pseudo:
1870 case ARM::VST4LNd16Pseudo:
1871 case ARM::VST4LNd32Pseudo:
1872 case ARM::VST4LNq16Pseudo:
1873 case ARM::VST4LNq32Pseudo:
1874 case ARM::VST4LNd8Pseudo_UPD:
1875 case ARM::VST4LNd16Pseudo_UPD:
1876 case ARM::VST4LNd32Pseudo_UPD:
1877 case ARM::VST4LNq16Pseudo_UPD:
1878 case ARM::VST4LNq32Pseudo_UPD:
1879 ExpandLaneOp(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001880 return true;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001881
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001882 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1883 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001884 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1885 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
Tim Northoverb629c772016-04-18 21:48:55 +00001886
1887 case ARM::CMP_SWAP_8:
1888 if (STI->isThumb())
1889 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXB, ARM::t2STREXB,
1890 ARM::tUXTB, NextMBBI);
1891 else
1892 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXB, ARM::STREXB,
1893 ARM::UXTB, NextMBBI);
1894 case ARM::CMP_SWAP_16:
1895 if (STI->isThumb())
1896 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXH, ARM::t2STREXH,
1897 ARM::tUXTH, NextMBBI);
1898 else
1899 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXH, ARM::STREXH,
1900 ARM::UXTH, NextMBBI);
1901 case ARM::CMP_SWAP_32:
1902 if (STI->isThumb())
1903 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREX, ARM::t2STREX, 0,
1904 NextMBBI);
1905 else
1906 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREX, ARM::STREX, 0, NextMBBI);
1907
1908 case ARM::CMP_SWAP_64:
1909 return ExpandCMP_SWAP_64(MBB, MBBI, NextMBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001910 }
Evan Chengb8b0ad82011-01-20 08:34:58 +00001911}
1912
1913bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1914 bool Modified = false;
1915
1916 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1917 while (MBBI != E) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001918 MachineBasicBlock::iterator NMBBI = std::next(MBBI);
Tim Northoverb629c772016-04-18 21:48:55 +00001919 Modified |= ExpandMI(MBB, MBBI, NMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +00001920 MBBI = NMBBI;
1921 }
1922
1923 return Modified;
1924}
1925
1926bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Eric Christopher1b21f002015-01-29 00:19:33 +00001927 STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget());
1928 TII = STI->getInstrInfo();
1929 TRI = STI->getRegisterInfo();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001930 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng207b2462009-11-06 23:52:48 +00001931
1932 bool Modified = false;
Javed Absare9599e32017-07-20 12:35:37 +00001933 for (MachineBasicBlock &MBB : MF)
1934 Modified |= ExpandMBB(MBB);
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +00001935 if (VerifyARMPseudo)
1936 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Cheng207b2462009-11-06 23:52:48 +00001937 return Modified;
1938}
1939
1940/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1941/// expansion pass.
1942FunctionPass *llvm::createARMExpandPseudoPass() {
1943 return new ARMExpandPseudo();
1944}