| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 1 | //===- PPCInstrVSX.td - The PowerPC VSX Extension --*- tablegen -*-===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the VSX extension to the PowerPC instruction set. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Bill Schmidt | fe723b9 | 2015-04-27 19:57:34 +0000 | [diff] [blame] | 14 | // *********************************** NOTE *********************************** | 
|  | 15 | // ** For POWER8 Little Endian, the VSX swap optimization relies on knowing  ** | 
|  | 16 | // ** which VMX and VSX instructions are lane-sensitive and which are not.   ** | 
|  | 17 | // ** A lane-sensitive instruction relies, implicitly or explicitly, on      ** | 
|  | 18 | // ** whether lanes are numbered from left to right.  An instruction like    ** | 
|  | 19 | // ** VADDFP is not lane-sensitive, because each lane of the result vector   ** | 
|  | 20 | // ** relies only on the corresponding lane of the source vectors.  However, ** | 
|  | 21 | // ** an instruction like VMULESB is lane-sensitive, because "even" and      ** | 
|  | 22 | // ** "odd" lanes are different for big-endian and little-endian numbering.  ** | 
|  | 23 | // **                                                                        ** | 
|  | 24 | // ** When adding new VMX and VSX instructions, please consider whether they ** | 
|  | 25 | // ** are lane-sensitive.  If so, they must be added to a switch statement   ** | 
|  | 26 | // ** in PPCVSXSwapRemoval::gatherVectorInstructions().                      ** | 
|  | 27 | // **************************************************************************** | 
|  | 28 |  | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 29 | def PPCRegVSRCAsmOperand : AsmOperandClass { | 
|  | 30 | let Name = "RegVSRC"; let PredicateMethod = "isVSRegNumber"; | 
|  | 31 | } | 
|  | 32 | def vsrc : RegisterOperand<VSRC> { | 
|  | 33 | let ParserMatchClass = PPCRegVSRCAsmOperand; | 
|  | 34 | } | 
|  | 35 |  | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 36 | def PPCRegVSFRCAsmOperand : AsmOperandClass { | 
|  | 37 | let Name = "RegVSFRC"; let PredicateMethod = "isVSRegNumber"; | 
|  | 38 | } | 
|  | 39 | def vsfrc : RegisterOperand<VSFRC> { | 
|  | 40 | let ParserMatchClass = PPCRegVSFRCAsmOperand; | 
|  | 41 | } | 
|  | 42 |  | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 43 | def PPCRegVSSRCAsmOperand : AsmOperandClass { | 
|  | 44 | let Name = "RegVSSRC"; let PredicateMethod = "isVSRegNumber"; | 
|  | 45 | } | 
|  | 46 | def vssrc : RegisterOperand<VSSRC> { | 
|  | 47 | let ParserMatchClass = PPCRegVSSRCAsmOperand; | 
|  | 48 | } | 
|  | 49 |  | 
| Zaara Syeda | fcd9697 | 2017-09-21 16:12:33 +0000 | [diff] [blame] | 50 | def PPCRegSPILLTOVSRRCAsmOperand : AsmOperandClass { | 
|  | 51 | let Name = "RegSPILLTOVSRRC"; let PredicateMethod = "isVSRegNumber"; | 
|  | 52 | } | 
|  | 53 |  | 
|  | 54 | def spilltovsrrc : RegisterOperand<SPILLTOVSRRC> { | 
|  | 55 | let ParserMatchClass = PPCRegSPILLTOVSRRCAsmOperand; | 
|  | 56 | } | 
| Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 57 | // Little-endian-specific nodes. | 
|  | 58 | def SDT_PPClxvd2x : SDTypeProfile<1, 1, [ | 
|  | 59 | SDTCisVT<0, v2f64>, SDTCisPtrTy<1> | 
|  | 60 | ]>; | 
|  | 61 | def SDT_PPCstxvd2x : SDTypeProfile<0, 2, [ | 
|  | 62 | SDTCisVT<0, v2f64>, SDTCisPtrTy<1> | 
|  | 63 | ]>; | 
|  | 64 | def SDT_PPCxxswapd : SDTypeProfile<1, 1, [ | 
|  | 65 | SDTCisSameAs<0, 1> | 
|  | 66 | ]>; | 
| Nemanja Ivanovic | 44513e5 | 2016-07-05 09:22:29 +0000 | [diff] [blame] | 67 | def SDTVecConv : SDTypeProfile<1, 2, [ | 
|  | 68 | SDTCisVec<0>, SDTCisVec<1>, SDTCisPtrTy<2> | 
|  | 69 | ]>; | 
| Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 70 |  | 
|  | 71 | def PPClxvd2x  : SDNode<"PPCISD::LXVD2X", SDT_PPClxvd2x, | 
| Sean Fertile | 3c8c385 | 2017-01-26 18:59:15 +0000 | [diff] [blame] | 72 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; | 
| Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 73 | def PPCstxvd2x : SDNode<"PPCISD::STXVD2X", SDT_PPCstxvd2x, | 
|  | 74 | [SDNPHasChain, SDNPMayStore]>; | 
|  | 75 | def PPCxxswapd : SDNode<"PPCISD::XXSWAPD", SDT_PPCxxswapd, [SDNPHasChain]>; | 
| Nemanja Ivanovic | c38b531 | 2015-04-11 10:40:42 +0000 | [diff] [blame] | 76 | def PPCmfvsr : SDNode<"PPCISD::MFVSR", SDTUnaryOp, []>; | 
|  | 77 | def PPCmtvsra : SDNode<"PPCISD::MTVSRA", SDTUnaryOp, []>; | 
|  | 78 | def PPCmtvsrz : SDNode<"PPCISD::MTVSRZ", SDTUnaryOp, []>; | 
| Nemanja Ivanovic | 44513e5 | 2016-07-05 09:22:29 +0000 | [diff] [blame] | 79 | def PPCsvec2fp : SDNode<"PPCISD::SINT_VEC_TO_FP", SDTVecConv, []>; | 
|  | 80 | def PPCuvec2fp: SDNode<"PPCISD::UINT_VEC_TO_FP", SDTVecConv, []>; | 
| Nemanja Ivanovic | eebbcb6 | 2016-07-12 12:16:27 +0000 | [diff] [blame] | 81 | def PPCswapNoChain : SDNode<"PPCISD::SWAP_NO_CHAIN", SDT_PPCxxswapd>; | 
| Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 82 |  | 
| Nemanja Ivanovic | 2c84b29 | 2015-09-29 17:41:53 +0000 | [diff] [blame] | 83 | multiclass XX3Form_Rcr<bits<6> opcode, bits<7> xo, string asmbase, | 
|  | 84 | string asmstr, InstrItinClass itin, Intrinsic Int, | 
|  | 85 | ValueType OutTy, ValueType InTy> { | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 86 | let BaseName = asmbase in { | 
| Nemanja Ivanovic | 2c84b29 | 2015-09-29 17:41:53 +0000 | [diff] [blame] | 87 | def NAME : XX3Form_Rc<opcode, xo, (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 88 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
| Nemanja Ivanovic | 2c84b29 | 2015-09-29 17:41:53 +0000 | [diff] [blame] | 89 | [(set OutTy:$XT, (Int InTy:$XA, InTy:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 90 | let Defs = [CR6] in | 
| Nemanja Ivanovic | 2c84b29 | 2015-09-29 17:41:53 +0000 | [diff] [blame] | 91 | def o    : XX3Form_Rc<opcode, xo, (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 92 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
| Nemanja Ivanovic | 2c84b29 | 2015-09-29 17:41:53 +0000 | [diff] [blame] | 93 | [(set InTy:$XT, | 
|  | 94 | (InTy (PPCvcmp_o InTy:$XA, InTy:$XB, xo)))]>, | 
|  | 95 | isDOT; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 96 | } | 
|  | 97 | } | 
|  | 98 |  | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 99 | // Instruction form with a single input register for instructions such as | 
|  | 100 | // XXPERMDI. The reason for defining this is that specifying multiple chained | 
|  | 101 | // operands (such as loads) to an instruction will perform both chained | 
|  | 102 | // operations rather than coalescing them into a single register - even though | 
|  | 103 | // the source memory location is the same. This simply forces the instruction | 
|  | 104 | // to use the same register for both inputs. | 
|  | 105 | // For example, an output DAG such as this: | 
|  | 106 | //   (XXPERMDI (LXSIBZX xoaddr:$src), (LXSIBZX xoaddr:$src ), 0)) | 
|  | 107 | // would result in two load instructions emitted and used as separate inputs | 
|  | 108 | // to the XXPERMDI instruction. | 
|  | 109 | class XX3Form_2s<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, string asmstr, | 
|  | 110 | InstrItinClass itin, list<dag> pattern> | 
|  | 111 | : XX3Form_2<opcode, xo, OOL, IOL, asmstr, itin, pattern> { | 
|  | 112 | let XB = XA; | 
|  | 113 | } | 
|  | 114 |  | 
| Eric Christopher | 1b8e763 | 2014-05-22 01:07:24 +0000 | [diff] [blame] | 115 | def HasVSX : Predicate<"PPCSubTarget->hasVSX()">; | 
| Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 116 | def IsLittleEndian : Predicate<"PPCSubTarget->isLittleEndian()">; | 
|  | 117 | def IsBigEndian : Predicate<"!PPCSubTarget->isLittleEndian()">; | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 118 | def HasOnlySwappingMemOps : Predicate<"!PPCSubTarget->hasP9Vector()">; | 
| Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 119 |  | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 120 | let Predicates = [HasVSX] in { | 
|  | 121 | let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns. | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 122 | let UseVSXReg = 1 in { | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 123 | let hasSideEffects = 0 in { // VSX instructions don't have side effects. | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 124 | let Uses = [RM] in { | 
|  | 125 |  | 
|  | 126 | // Load indexed instructions | 
| Sean Fertile | 3c8c385 | 2017-01-26 18:59:15 +0000 | [diff] [blame] | 127 | let mayLoad = 1, mayStore = 0 in { | 
| Nemanja Ivanovic | 6354d23 | 2016-10-04 11:25:52 +0000 | [diff] [blame] | 128 | let CodeSize = 3 in | 
| Bill Schmidt | cb34fd0 | 2014-10-09 17:51:35 +0000 | [diff] [blame] | 129 | def LXSDX : XX1Form<31, 588, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 130 | (outs vsfrc:$XT), (ins memrr:$src), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 131 | "lxsdx $XT, $src", IIC_LdStLFD, | 
|  | 132 | [(set f64:$XT, (load xoaddr:$src))]>; | 
|  | 133 |  | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 134 | // Pseudo instruction XFLOADf64 will be expanded to LXSDX or LFDX later | 
|  | 135 | let isPseudo = 1, CodeSize = 3 in | 
|  | 136 | def XFLOADf64  : Pseudo<(outs vsfrc:$XT), (ins memrr:$src), | 
|  | 137 | "#XFLOADf64", | 
|  | 138 | [(set f64:$XT, (load xoaddr:$src))]>; | 
|  | 139 |  | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 140 | let Predicates = [HasVSX, HasOnlySwappingMemOps] in | 
| Bill Schmidt | cb34fd0 | 2014-10-09 17:51:35 +0000 | [diff] [blame] | 141 | def LXVD2X : XX1Form<31, 844, | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 142 | (outs vsrc:$XT), (ins memrr:$src), | 
|  | 143 | "lxvd2x $XT, $src", IIC_LdStLFD, | 
| Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 144 | [(set v2f64:$XT, (int_ppc_vsx_lxvd2x xoaddr:$src))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 145 |  | 
| Bill Schmidt | cb34fd0 | 2014-10-09 17:51:35 +0000 | [diff] [blame] | 146 | def LXVDSX : XX1Form<31, 332, | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 147 | (outs vsrc:$XT), (ins memrr:$src), | 
|  | 148 | "lxvdsx $XT, $src", IIC_LdStLFD, []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 149 |  | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 150 | let Predicates = [HasVSX, HasOnlySwappingMemOps] in | 
| Bill Schmidt | cb34fd0 | 2014-10-09 17:51:35 +0000 | [diff] [blame] | 151 | def LXVW4X : XX1Form<31, 780, | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 152 | (outs vsrc:$XT), (ins memrr:$src), | 
| Bill Schmidt | 2d1128a | 2014-10-17 15:13:38 +0000 | [diff] [blame] | 153 | "lxvw4x $XT, $src", IIC_LdStLFD, | 
| Nemanja Ivanovic | b89c27f | 2017-05-02 01:47:34 +0000 | [diff] [blame] | 154 | []>; | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 155 | } // mayLoad | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 156 |  | 
|  | 157 | // Store indexed instructions | 
| Sean Fertile | 3c8c385 | 2017-01-26 18:59:15 +0000 | [diff] [blame] | 158 | let mayStore = 1, mayLoad = 0 in { | 
| Nemanja Ivanovic | 6354d23 | 2016-10-04 11:25:52 +0000 | [diff] [blame] | 159 | let CodeSize = 3 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 160 | def STXSDX : XX1Form<31, 716, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 161 | (outs), (ins vsfrc:$XT, memrr:$dst), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 162 | "stxsdx $XT, $dst", IIC_LdStSTFD, | 
|  | 163 | [(store f64:$XT, xoaddr:$dst)]>; | 
|  | 164 |  | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 165 | // Pseudo instruction XFSTOREf64  will be expanded to STXSDX or STFDX later | 
|  | 166 | let isPseudo = 1, CodeSize = 3 in | 
|  | 167 | def XFSTOREf64 : Pseudo<(outs), (ins vsfrc:$XT, memrr:$dst), | 
|  | 168 | "#XFSTOREf64", | 
|  | 169 | [(store f64:$XT, xoaddr:$dst)]>; | 
|  | 170 |  | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 171 | let Predicates = [HasVSX, HasOnlySwappingMemOps] in { | 
| Nemanja Ivanovic | e78ffed | 2016-09-22 10:32:03 +0000 | [diff] [blame] | 172 | // The behaviour of this instruction is endianness-specific so we provide no | 
|  | 173 | // pattern to match it without considering endianness. | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 174 | def STXVD2X : XX1Form<31, 972, | 
|  | 175 | (outs), (ins vsrc:$XT, memrr:$dst), | 
|  | 176 | "stxvd2x $XT, $dst", IIC_LdStSTFD, | 
| Nemanja Ivanovic | e78ffed | 2016-09-22 10:32:03 +0000 | [diff] [blame] | 177 | []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 178 |  | 
|  | 179 | def STXVW4X : XX1Form<31, 908, | 
|  | 180 | (outs), (ins vsrc:$XT, memrr:$dst), | 
| Bill Schmidt | 2d1128a | 2014-10-17 15:13:38 +0000 | [diff] [blame] | 181 | "stxvw4x $XT, $dst", IIC_LdStSTFD, | 
| Nemanja Ivanovic | b89c27f | 2017-05-02 01:47:34 +0000 | [diff] [blame] | 182 | []>; | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 183 | } | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 184 | } // mayStore | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 185 |  | 
|  | 186 | // Add/Mul Instructions | 
|  | 187 | let isCommutable = 1 in { | 
|  | 188 | def XSADDDP : XX3Form<60, 32, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 189 | (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 190 | "xsadddp $XT, $XA, $XB", IIC_VecFP, | 
|  | 191 | [(set f64:$XT, (fadd f64:$XA, f64:$XB))]>; | 
|  | 192 | def XSMULDP : XX3Form<60, 48, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 193 | (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 194 | "xsmuldp $XT, $XA, $XB", IIC_VecFP, | 
|  | 195 | [(set f64:$XT, (fmul f64:$XA, f64:$XB))]>; | 
|  | 196 |  | 
|  | 197 | def XVADDDP : XX3Form<60, 96, | 
|  | 198 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 199 | "xvadddp $XT, $XA, $XB", IIC_VecFP, | 
|  | 200 | [(set v2f64:$XT, (fadd v2f64:$XA, v2f64:$XB))]>; | 
|  | 201 |  | 
|  | 202 | def XVADDSP : XX3Form<60, 64, | 
|  | 203 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 204 | "xvaddsp $XT, $XA, $XB", IIC_VecFP, | 
|  | 205 | [(set v4f32:$XT, (fadd v4f32:$XA, v4f32:$XB))]>; | 
|  | 206 |  | 
|  | 207 | def XVMULDP : XX3Form<60, 112, | 
|  | 208 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 209 | "xvmuldp $XT, $XA, $XB", IIC_VecFP, | 
|  | 210 | [(set v2f64:$XT, (fmul v2f64:$XA, v2f64:$XB))]>; | 
|  | 211 |  | 
|  | 212 | def XVMULSP : XX3Form<60, 80, | 
|  | 213 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 214 | "xvmulsp $XT, $XA, $XB", IIC_VecFP, | 
|  | 215 | [(set v4f32:$XT, (fmul v4f32:$XA, v4f32:$XB))]>; | 
|  | 216 | } | 
|  | 217 |  | 
|  | 218 | // Subtract Instructions | 
|  | 219 | def XSSUBDP : XX3Form<60, 40, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 220 | (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 221 | "xssubdp $XT, $XA, $XB", IIC_VecFP, | 
|  | 222 | [(set f64:$XT, (fsub f64:$XA, f64:$XB))]>; | 
|  | 223 |  | 
|  | 224 | def XVSUBDP : XX3Form<60, 104, | 
|  | 225 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 226 | "xvsubdp $XT, $XA, $XB", IIC_VecFP, | 
|  | 227 | [(set v2f64:$XT, (fsub v2f64:$XA, v2f64:$XB))]>; | 
|  | 228 | def XVSUBSP : XX3Form<60, 72, | 
|  | 229 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 230 | "xvsubsp $XT, $XA, $XB", IIC_VecFP, | 
|  | 231 | [(set v4f32:$XT, (fsub v4f32:$XA, v4f32:$XB))]>; | 
|  | 232 |  | 
|  | 233 | // FMA Instructions | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 234 | let BaseName = "XSMADDADP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 235 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 236 | def XSMADDADP : XX3Form<60, 33, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 237 | (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 238 | "xsmaddadp $XT, $XA, $XB", IIC_VecFP, | 
|  | 239 | [(set f64:$XT, (fma f64:$XA, f64:$XB, f64:$XTi))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 240 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 241 | AltVSXFMARel; | 
|  | 242 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 243 | def XSMADDMDP : XX3Form<60, 41, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 244 | (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 245 | "xsmaddmdp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 246 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 247 | AltVSXFMARel; | 
|  | 248 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 249 |  | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 250 | let BaseName = "XSMSUBADP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 251 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 252 | def XSMSUBADP : XX3Form<60, 49, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 253 | (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 254 | "xsmsubadp $XT, $XA, $XB", IIC_VecFP, | 
|  | 255 | [(set f64:$XT, (fma f64:$XA, f64:$XB, (fneg f64:$XTi)))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 256 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 257 | AltVSXFMARel; | 
|  | 258 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 259 | def XSMSUBMDP : XX3Form<60, 57, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 260 | (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 261 | "xsmsubmdp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 262 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 263 | AltVSXFMARel; | 
|  | 264 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 265 |  | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 266 | let BaseName = "XSNMADDADP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 267 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 268 | def XSNMADDADP : XX3Form<60, 161, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 269 | (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 270 | "xsnmaddadp $XT, $XA, $XB", IIC_VecFP, | 
|  | 271 | [(set f64:$XT, (fneg (fma f64:$XA, f64:$XB, f64:$XTi)))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 272 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 273 | AltVSXFMARel; | 
|  | 274 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 275 | def XSNMADDMDP : XX3Form<60, 169, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 276 | (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 277 | "xsnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 278 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 279 | AltVSXFMARel; | 
|  | 280 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 281 |  | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 282 | let BaseName = "XSNMSUBADP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 283 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 284 | def XSNMSUBADP : XX3Form<60, 177, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 285 | (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 286 | "xsnmsubadp $XT, $XA, $XB", IIC_VecFP, | 
|  | 287 | [(set f64:$XT, (fneg (fma f64:$XA, f64:$XB, (fneg f64:$XTi))))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 288 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 289 | AltVSXFMARel; | 
|  | 290 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 291 | def XSNMSUBMDP : XX3Form<60, 185, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 292 | (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 293 | "xsnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 294 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 295 | AltVSXFMARel; | 
|  | 296 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 297 |  | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 298 | let BaseName = "XVMADDADP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 299 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 300 | def XVMADDADP : XX3Form<60, 97, | 
|  | 301 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 302 | "xvmaddadp $XT, $XA, $XB", IIC_VecFP, | 
|  | 303 | [(set v2f64:$XT, (fma v2f64:$XA, v2f64:$XB, v2f64:$XTi))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 304 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 305 | AltVSXFMARel; | 
|  | 306 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 307 | def XVMADDMDP : XX3Form<60, 105, | 
|  | 308 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 309 | "xvmaddmdp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 310 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 311 | AltVSXFMARel; | 
|  | 312 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 313 |  | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 314 | let BaseName = "XVMADDASP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 315 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 316 | def XVMADDASP : XX3Form<60, 65, | 
|  | 317 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 318 | "xvmaddasp $XT, $XA, $XB", IIC_VecFP, | 
|  | 319 | [(set v4f32:$XT, (fma v4f32:$XA, v4f32:$XB, v4f32:$XTi))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 320 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 321 | AltVSXFMARel; | 
|  | 322 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 323 | def XVMADDMSP : XX3Form<60, 73, | 
|  | 324 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 325 | "xvmaddmsp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 326 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 327 | AltVSXFMARel; | 
|  | 328 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 329 |  | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 330 | let BaseName = "XVMSUBADP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 331 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 332 | def XVMSUBADP : XX3Form<60, 113, | 
|  | 333 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 334 | "xvmsubadp $XT, $XA, $XB", IIC_VecFP, | 
|  | 335 | [(set v2f64:$XT, (fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi)))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 336 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 337 | AltVSXFMARel; | 
|  | 338 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 339 | def XVMSUBMDP : XX3Form<60, 121, | 
|  | 340 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 341 | "xvmsubmdp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 342 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 343 | AltVSXFMARel; | 
|  | 344 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 345 |  | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 346 | let BaseName = "XVMSUBASP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 347 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 348 | def XVMSUBASP : XX3Form<60, 81, | 
|  | 349 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 350 | "xvmsubasp $XT, $XA, $XB", IIC_VecFP, | 
|  | 351 | [(set v4f32:$XT, (fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi)))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 352 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 353 | AltVSXFMARel; | 
|  | 354 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 355 | def XVMSUBMSP : XX3Form<60, 89, | 
|  | 356 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 357 | "xvmsubmsp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 358 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 359 | AltVSXFMARel; | 
|  | 360 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 361 |  | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 362 | let BaseName = "XVNMADDADP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 363 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 364 | def XVNMADDADP : XX3Form<60, 225, | 
|  | 365 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 366 | "xvnmaddadp $XT, $XA, $XB", IIC_VecFP, | 
|  | 367 | [(set v2f64:$XT, (fneg (fma v2f64:$XA, v2f64:$XB, v2f64:$XTi)))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 368 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 369 | AltVSXFMARel; | 
|  | 370 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 371 | def XVNMADDMDP : XX3Form<60, 233, | 
|  | 372 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 373 | "xvnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 374 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 375 | AltVSXFMARel; | 
|  | 376 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 377 |  | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 378 | let BaseName = "XVNMADDASP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 379 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 380 | def XVNMADDASP : XX3Form<60, 193, | 
|  | 381 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 382 | "xvnmaddasp $XT, $XA, $XB", IIC_VecFP, | 
|  | 383 | [(set v4f32:$XT, (fneg (fma v4f32:$XA, v4f32:$XB, v4f32:$XTi)))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 384 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 385 | AltVSXFMARel; | 
|  | 386 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 387 | def XVNMADDMSP : XX3Form<60, 201, | 
|  | 388 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 389 | "xvnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 390 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 391 | AltVSXFMARel; | 
|  | 392 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 393 |  | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 394 | let BaseName = "XVNMSUBADP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 395 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 396 | def XVNMSUBADP : XX3Form<60, 241, | 
|  | 397 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 398 | "xvnmsubadp $XT, $XA, $XB", IIC_VecFP, | 
|  | 399 | [(set v2f64:$XT, (fneg (fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi))))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 400 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 401 | AltVSXFMARel; | 
|  | 402 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 403 | def XVNMSUBMDP : XX3Form<60, 249, | 
|  | 404 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 405 | "xvnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 406 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 407 | AltVSXFMARel; | 
|  | 408 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 409 |  | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 410 | let BaseName = "XVNMSUBASP" in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 411 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 412 | def XVNMSUBASP : XX3Form<60, 209, | 
|  | 413 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 414 | "xvnmsubasp $XT, $XA, $XB", IIC_VecFP, | 
|  | 415 | [(set v4f32:$XT, (fneg (fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi))))]>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 416 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 417 | AltVSXFMARel; | 
|  | 418 | let IsVSXFMAAlt = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 419 | def XVNMSUBMSP : XX3Form<60, 217, | 
|  | 420 | (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB), | 
|  | 421 | "xvnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>, | 
| Hal Finkel | 25e0454 | 2014-03-25 18:55:11 +0000 | [diff] [blame] | 422 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 423 | AltVSXFMARel; | 
|  | 424 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 425 |  | 
|  | 426 | // Division Instructions | 
|  | 427 | def XSDIVDP : XX3Form<60, 56, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 428 | (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 429 | "xsdivdp $XT, $XA, $XB", IIC_FPDivD, | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 430 | [(set f64:$XT, (fdiv f64:$XA, f64:$XB))]>; | 
|  | 431 | def XSSQRTDP : XX2Form<60, 75, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 432 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 433 | "xssqrtdp $XT, $XB", IIC_FPSqrtD, | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 434 | [(set f64:$XT, (fsqrt f64:$XB))]>; | 
|  | 435 |  | 
|  | 436 | def XSREDP : XX2Form<60, 90, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 437 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 438 | "xsredp $XT, $XB", IIC_VecFP, | 
|  | 439 | [(set f64:$XT, (PPCfre f64:$XB))]>; | 
|  | 440 | def XSRSQRTEDP : XX2Form<60, 74, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 441 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 442 | "xsrsqrtedp $XT, $XB", IIC_VecFP, | 
|  | 443 | [(set f64:$XT, (PPCfrsqrte f64:$XB))]>; | 
|  | 444 |  | 
|  | 445 | def XSTDIVDP : XX3Form_1<60, 61, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 446 | (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 447 | "xstdivdp $crD, $XA, $XB", IIC_FPCompare, []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 448 | def XSTSQRTDP : XX2Form_1<60, 106, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 449 | (outs crrc:$crD), (ins vsfrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 450 | "xstsqrtdp $crD, $XB", IIC_FPCompare, []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 451 |  | 
|  | 452 | def XVDIVDP : XX3Form<60, 120, | 
|  | 453 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 454 | "xvdivdp $XT, $XA, $XB", IIC_FPDivD, | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 455 | [(set v2f64:$XT, (fdiv v2f64:$XA, v2f64:$XB))]>; | 
|  | 456 | def XVDIVSP : XX3Form<60, 88, | 
|  | 457 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 458 | "xvdivsp $XT, $XA, $XB", IIC_FPDivS, | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 459 | [(set v4f32:$XT, (fdiv v4f32:$XA, v4f32:$XB))]>; | 
|  | 460 |  | 
|  | 461 | def XVSQRTDP : XX2Form<60, 203, | 
|  | 462 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 463 | "xvsqrtdp $XT, $XB", IIC_FPSqrtD, | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 464 | [(set v2f64:$XT, (fsqrt v2f64:$XB))]>; | 
|  | 465 | def XVSQRTSP : XX2Form<60, 139, | 
|  | 466 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 467 | "xvsqrtsp $XT, $XB", IIC_FPSqrtS, | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 468 | [(set v4f32:$XT, (fsqrt v4f32:$XB))]>; | 
|  | 469 |  | 
|  | 470 | def XVTDIVDP : XX3Form_1<60, 125, | 
|  | 471 | (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 472 | "xvtdivdp $crD, $XA, $XB", IIC_FPCompare, []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 473 | def XVTDIVSP : XX3Form_1<60, 93, | 
|  | 474 | (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 475 | "xvtdivsp $crD, $XA, $XB", IIC_FPCompare, []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 476 |  | 
|  | 477 | def XVTSQRTDP : XX2Form_1<60, 234, | 
|  | 478 | (outs crrc:$crD), (ins vsrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 479 | "xvtsqrtdp $crD, $XB", IIC_FPCompare, []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 480 | def XVTSQRTSP : XX2Form_1<60, 170, | 
|  | 481 | (outs crrc:$crD), (ins vsrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 482 | "xvtsqrtsp $crD, $XB", IIC_FPCompare, []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 483 |  | 
|  | 484 | def XVREDP : XX2Form<60, 218, | 
|  | 485 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 486 | "xvredp $XT, $XB", IIC_VecFP, | 
|  | 487 | [(set v2f64:$XT, (PPCfre v2f64:$XB))]>; | 
|  | 488 | def XVRESP : XX2Form<60, 154, | 
|  | 489 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 490 | "xvresp $XT, $XB", IIC_VecFP, | 
|  | 491 | [(set v4f32:$XT, (PPCfre v4f32:$XB))]>; | 
|  | 492 |  | 
|  | 493 | def XVRSQRTEDP : XX2Form<60, 202, | 
|  | 494 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 495 | "xvrsqrtedp $XT, $XB", IIC_VecFP, | 
|  | 496 | [(set v2f64:$XT, (PPCfrsqrte v2f64:$XB))]>; | 
|  | 497 | def XVRSQRTESP : XX2Form<60, 138, | 
|  | 498 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 499 | "xvrsqrtesp $XT, $XB", IIC_VecFP, | 
|  | 500 | [(set v4f32:$XT, (PPCfrsqrte v4f32:$XB))]>; | 
|  | 501 |  | 
|  | 502 | // Compare Instructions | 
|  | 503 | def XSCMPODP : XX3Form_1<60, 43, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 504 | (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 505 | "xscmpodp $crD, $XA, $XB", IIC_FPCompare, []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 506 | def XSCMPUDP : XX3Form_1<60, 35, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 507 | (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | e8fba98 | 2014-03-29 13:20:31 +0000 | [diff] [blame] | 508 | "xscmpudp $crD, $XA, $XB", IIC_FPCompare, []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 509 |  | 
|  | 510 | defm XVCMPEQDP : XX3Form_Rcr<60, 99, | 
| Nemanja Ivanovic | f502a42 | 2015-06-26 19:26:53 +0000 | [diff] [blame] | 511 | "xvcmpeqdp", "$XT, $XA, $XB", IIC_VecFPCompare, | 
| Nemanja Ivanovic | 2c84b29 | 2015-09-29 17:41:53 +0000 | [diff] [blame] | 512 | int_ppc_vsx_xvcmpeqdp, v2i64, v2f64>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 513 | defm XVCMPEQSP : XX3Form_Rcr<60, 67, | 
| Nemanja Ivanovic | f502a42 | 2015-06-26 19:26:53 +0000 | [diff] [blame] | 514 | "xvcmpeqsp", "$XT, $XA, $XB", IIC_VecFPCompare, | 
| Nemanja Ivanovic | 2c84b29 | 2015-09-29 17:41:53 +0000 | [diff] [blame] | 515 | int_ppc_vsx_xvcmpeqsp, v4i32, v4f32>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 516 | defm XVCMPGEDP : XX3Form_Rcr<60, 115, | 
| Nemanja Ivanovic | f502a42 | 2015-06-26 19:26:53 +0000 | [diff] [blame] | 517 | "xvcmpgedp", "$XT, $XA, $XB", IIC_VecFPCompare, | 
| Nemanja Ivanovic | 2c84b29 | 2015-09-29 17:41:53 +0000 | [diff] [blame] | 518 | int_ppc_vsx_xvcmpgedp, v2i64, v2f64>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 519 | defm XVCMPGESP : XX3Form_Rcr<60, 83, | 
| Nemanja Ivanovic | f502a42 | 2015-06-26 19:26:53 +0000 | [diff] [blame] | 520 | "xvcmpgesp", "$XT, $XA, $XB", IIC_VecFPCompare, | 
| Nemanja Ivanovic | 2c84b29 | 2015-09-29 17:41:53 +0000 | [diff] [blame] | 521 | int_ppc_vsx_xvcmpgesp, v4i32, v4f32>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 522 | defm XVCMPGTDP : XX3Form_Rcr<60, 107, | 
| Nemanja Ivanovic | f502a42 | 2015-06-26 19:26:53 +0000 | [diff] [blame] | 523 | "xvcmpgtdp", "$XT, $XA, $XB", IIC_VecFPCompare, | 
| Nemanja Ivanovic | 2c84b29 | 2015-09-29 17:41:53 +0000 | [diff] [blame] | 524 | int_ppc_vsx_xvcmpgtdp, v2i64, v2f64>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 525 | defm XVCMPGTSP : XX3Form_Rcr<60, 75, | 
| Nemanja Ivanovic | f502a42 | 2015-06-26 19:26:53 +0000 | [diff] [blame] | 526 | "xvcmpgtsp", "$XT, $XA, $XB", IIC_VecFPCompare, | 
| Nemanja Ivanovic | 2c84b29 | 2015-09-29 17:41:53 +0000 | [diff] [blame] | 527 | int_ppc_vsx_xvcmpgtsp, v4i32, v4f32>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 528 |  | 
|  | 529 | // Move Instructions | 
|  | 530 | def XSABSDP : XX2Form<60, 345, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 531 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 532 | "xsabsdp $XT, $XB", IIC_VecFP, | 
|  | 533 | [(set f64:$XT, (fabs f64:$XB))]>; | 
|  | 534 | def XSNABSDP : XX2Form<60, 361, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 535 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 536 | "xsnabsdp $XT, $XB", IIC_VecFP, | 
|  | 537 | [(set f64:$XT, (fneg (fabs f64:$XB)))]>; | 
|  | 538 | def XSNEGDP : XX2Form<60, 377, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 539 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 540 | "xsnegdp $XT, $XB", IIC_VecFP, | 
|  | 541 | [(set f64:$XT, (fneg f64:$XB))]>; | 
|  | 542 | def XSCPSGNDP : XX3Form<60, 176, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 543 | (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 544 | "xscpsgndp $XT, $XA, $XB", IIC_VecFP, | 
|  | 545 | [(set f64:$XT, (fcopysign f64:$XB, f64:$XA))]>; | 
|  | 546 |  | 
|  | 547 | def XVABSDP : XX2Form<60, 473, | 
|  | 548 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 549 | "xvabsdp $XT, $XB", IIC_VecFP, | 
|  | 550 | [(set v2f64:$XT, (fabs v2f64:$XB))]>; | 
|  | 551 |  | 
|  | 552 | def XVABSSP : XX2Form<60, 409, | 
|  | 553 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 554 | "xvabssp $XT, $XB", IIC_VecFP, | 
|  | 555 | [(set v4f32:$XT, (fabs v4f32:$XB))]>; | 
|  | 556 |  | 
|  | 557 | def XVCPSGNDP : XX3Form<60, 240, | 
|  | 558 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 559 | "xvcpsgndp $XT, $XA, $XB", IIC_VecFP, | 
|  | 560 | [(set v2f64:$XT, (fcopysign v2f64:$XB, v2f64:$XA))]>; | 
|  | 561 | def XVCPSGNSP : XX3Form<60, 208, | 
|  | 562 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 563 | "xvcpsgnsp $XT, $XA, $XB", IIC_VecFP, | 
|  | 564 | [(set v4f32:$XT, (fcopysign v4f32:$XB, v4f32:$XA))]>; | 
|  | 565 |  | 
|  | 566 | def XVNABSDP : XX2Form<60, 489, | 
|  | 567 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 568 | "xvnabsdp $XT, $XB", IIC_VecFP, | 
|  | 569 | [(set v2f64:$XT, (fneg (fabs v2f64:$XB)))]>; | 
|  | 570 | def XVNABSSP : XX2Form<60, 425, | 
|  | 571 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 572 | "xvnabssp $XT, $XB", IIC_VecFP, | 
|  | 573 | [(set v4f32:$XT, (fneg (fabs v4f32:$XB)))]>; | 
|  | 574 |  | 
|  | 575 | def XVNEGDP : XX2Form<60, 505, | 
|  | 576 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 577 | "xvnegdp $XT, $XB", IIC_VecFP, | 
|  | 578 | [(set v2f64:$XT, (fneg v2f64:$XB))]>; | 
|  | 579 | def XVNEGSP : XX2Form<60, 441, | 
|  | 580 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 581 | "xvnegsp $XT, $XB", IIC_VecFP, | 
|  | 582 | [(set v4f32:$XT, (fneg v4f32:$XB))]>; | 
|  | 583 |  | 
|  | 584 | // Conversion Instructions | 
|  | 585 | def XSCVDPSP : XX2Form<60, 265, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 586 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 587 | "xscvdpsp $XT, $XB", IIC_VecFP, []>; | 
|  | 588 | def XSCVDPSXDS : XX2Form<60, 344, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 589 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 4a91225 | 2014-03-23 05:35:00 +0000 | [diff] [blame] | 590 | "xscvdpsxds $XT, $XB", IIC_VecFP, | 
|  | 591 | [(set f64:$XT, (PPCfctidz f64:$XB))]>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 592 | let isCodeGenOnly = 1 in | 
|  | 593 | def XSCVDPSXDSs : XX2Form<60, 344, | 
|  | 594 | (outs vssrc:$XT), (ins vssrc:$XB), | 
|  | 595 | "xscvdpsxds $XT, $XB", IIC_VecFP, | 
|  | 596 | [(set f32:$XT, (PPCfctidz f32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 597 | def XSCVDPSXWS : XX2Form<60, 88, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 598 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 4a91225 | 2014-03-23 05:35:00 +0000 | [diff] [blame] | 599 | "xscvdpsxws $XT, $XB", IIC_VecFP, | 
|  | 600 | [(set f64:$XT, (PPCfctiwz f64:$XB))]>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 601 | let isCodeGenOnly = 1 in | 
|  | 602 | def XSCVDPSXWSs : XX2Form<60, 88, | 
|  | 603 | (outs vssrc:$XT), (ins vssrc:$XB), | 
|  | 604 | "xscvdpsxws $XT, $XB", IIC_VecFP, | 
|  | 605 | [(set f32:$XT, (PPCfctiwz f32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 606 | def XSCVDPUXDS : XX2Form<60, 328, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 607 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 4a91225 | 2014-03-23 05:35:00 +0000 | [diff] [blame] | 608 | "xscvdpuxds $XT, $XB", IIC_VecFP, | 
|  | 609 | [(set f64:$XT, (PPCfctiduz f64:$XB))]>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 610 | let isCodeGenOnly = 1 in | 
|  | 611 | def XSCVDPUXDSs : XX2Form<60, 328, | 
|  | 612 | (outs vssrc:$XT), (ins vssrc:$XB), | 
|  | 613 | "xscvdpuxds $XT, $XB", IIC_VecFP, | 
|  | 614 | [(set f32:$XT, (PPCfctiduz f32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 615 | def XSCVDPUXWS : XX2Form<60, 72, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 616 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 4a91225 | 2014-03-23 05:35:00 +0000 | [diff] [blame] | 617 | "xscvdpuxws $XT, $XB", IIC_VecFP, | 
|  | 618 | [(set f64:$XT, (PPCfctiwuz f64:$XB))]>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 619 | let isCodeGenOnly = 1 in | 
|  | 620 | def XSCVDPUXWSs : XX2Form<60, 72, | 
|  | 621 | (outs vssrc:$XT), (ins vssrc:$XB), | 
|  | 622 | "xscvdpuxws $XT, $XB", IIC_VecFP, | 
|  | 623 | [(set f32:$XT, (PPCfctiwuz f32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 624 | def XSCVSPDP : XX2Form<60, 329, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 625 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 626 | "xscvspdp $XT, $XB", IIC_VecFP, []>; | 
|  | 627 | def XSCVSXDDP : XX2Form<60, 376, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 628 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 4a91225 | 2014-03-23 05:35:00 +0000 | [diff] [blame] | 629 | "xscvsxddp $XT, $XB", IIC_VecFP, | 
|  | 630 | [(set f64:$XT, (PPCfcfid f64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 631 | def XSCVUXDDP : XX2Form<60, 360, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 632 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 4a91225 | 2014-03-23 05:35:00 +0000 | [diff] [blame] | 633 | "xscvuxddp $XT, $XB", IIC_VecFP, | 
|  | 634 | [(set f64:$XT, (PPCfcfidu f64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 635 |  | 
|  | 636 | def XVCVDPSP : XX2Form<60, 393, | 
|  | 637 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | 2efc3cb | 2016-11-11 14:41:19 +0000 | [diff] [blame] | 638 | "xvcvdpsp $XT, $XB", IIC_VecFP, | 
|  | 639 | [(set v4f32:$XT, (int_ppc_vsx_xvcvdpsp v2f64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 640 | def XVCVDPSXDS : XX2Form<60, 472, | 
|  | 641 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Hal Finkel | 7279f4b | 2014-03-26 19:13:54 +0000 | [diff] [blame] | 642 | "xvcvdpsxds $XT, $XB", IIC_VecFP, | 
|  | 643 | [(set v2i64:$XT, (fp_to_sint v2f64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 644 | def XVCVDPSXWS : XX2Form<60, 216, | 
|  | 645 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | 2efc3cb | 2016-11-11 14:41:19 +0000 | [diff] [blame] | 646 | "xvcvdpsxws $XT, $XB", IIC_VecFP, | 
|  | 647 | [(set v4i32:$XT, (int_ppc_vsx_xvcvdpsxws v2f64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 648 | def XVCVDPUXDS : XX2Form<60, 456, | 
|  | 649 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Hal Finkel | 7279f4b | 2014-03-26 19:13:54 +0000 | [diff] [blame] | 650 | "xvcvdpuxds $XT, $XB", IIC_VecFP, | 
|  | 651 | [(set v2i64:$XT, (fp_to_uint v2f64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 652 | def XVCVDPUXWS : XX2Form<60, 200, | 
|  | 653 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | 2efc3cb | 2016-11-11 14:41:19 +0000 | [diff] [blame] | 654 | "xvcvdpuxws $XT, $XB", IIC_VecFP, | 
|  | 655 | [(set v4i32:$XT, (int_ppc_vsx_xvcvdpuxws v2f64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 656 |  | 
|  | 657 | def XVCVSPDP : XX2Form<60, 457, | 
|  | 658 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | 2efc3cb | 2016-11-11 14:41:19 +0000 | [diff] [blame] | 659 | "xvcvspdp $XT, $XB", IIC_VecFP, | 
|  | 660 | [(set v2f64:$XT, (int_ppc_vsx_xvcvspdp v4f32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 661 | def XVCVSPSXDS : XX2Form<60, 408, | 
|  | 662 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 663 | "xvcvspsxds $XT, $XB", IIC_VecFP, []>; | 
|  | 664 | def XVCVSPSXWS : XX2Form<60, 152, | 
|  | 665 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 666 | "xvcvspsxws $XT, $XB", IIC_VecFP, | 
|  | 667 | [(set v4i32:$XT, (fp_to_sint v4f32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 668 | def XVCVSPUXDS : XX2Form<60, 392, | 
|  | 669 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 670 | "xvcvspuxds $XT, $XB", IIC_VecFP, []>; | 
|  | 671 | def XVCVSPUXWS : XX2Form<60, 136, | 
|  | 672 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 673 | "xvcvspuxws $XT, $XB", IIC_VecFP, | 
|  | 674 | [(set v4i32:$XT, (fp_to_uint v4f32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 675 | def XVCVSXDDP : XX2Form<60, 504, | 
|  | 676 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Hal Finkel | 7279f4b | 2014-03-26 19:13:54 +0000 | [diff] [blame] | 677 | "xvcvsxddp $XT, $XB", IIC_VecFP, | 
|  | 678 | [(set v2f64:$XT, (sint_to_fp v2i64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 679 | def XVCVSXDSP : XX2Form<60, 440, | 
|  | 680 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | 2efc3cb | 2016-11-11 14:41:19 +0000 | [diff] [blame] | 681 | "xvcvsxdsp $XT, $XB", IIC_VecFP, | 
|  | 682 | [(set v4f32:$XT, (int_ppc_vsx_xvcvsxdsp v2i64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 683 | def XVCVSXWDP : XX2Form<60, 248, | 
|  | 684 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | 2efc3cb | 2016-11-11 14:41:19 +0000 | [diff] [blame] | 685 | "xvcvsxwdp $XT, $XB", IIC_VecFP, | 
|  | 686 | [(set v2f64:$XT, (int_ppc_vsx_xvcvsxwdp v4i32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 687 | def XVCVSXWSP : XX2Form<60, 184, | 
|  | 688 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | 44513e5 | 2016-07-05 09:22:29 +0000 | [diff] [blame] | 689 | "xvcvsxwsp $XT, $XB", IIC_VecFP, | 
|  | 690 | [(set v4f32:$XT, (sint_to_fp v4i32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 691 | def XVCVUXDDP : XX2Form<60, 488, | 
|  | 692 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Hal Finkel | 7279f4b | 2014-03-26 19:13:54 +0000 | [diff] [blame] | 693 | "xvcvuxddp $XT, $XB", IIC_VecFP, | 
|  | 694 | [(set v2f64:$XT, (uint_to_fp v2i64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 695 | def XVCVUXDSP : XX2Form<60, 424, | 
|  | 696 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | 2efc3cb | 2016-11-11 14:41:19 +0000 | [diff] [blame] | 697 | "xvcvuxdsp $XT, $XB", IIC_VecFP, | 
|  | 698 | [(set v4f32:$XT, (int_ppc_vsx_xvcvuxdsp v2i64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 699 | def XVCVUXWDP : XX2Form<60, 232, | 
|  | 700 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | 2efc3cb | 2016-11-11 14:41:19 +0000 | [diff] [blame] | 701 | "xvcvuxwdp $XT, $XB", IIC_VecFP, | 
|  | 702 | [(set v2f64:$XT, (int_ppc_vsx_xvcvuxwdp v4i32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 703 | def XVCVUXWSP : XX2Form<60, 168, | 
|  | 704 | (outs vsrc:$XT), (ins vsrc:$XB), | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 705 | "xvcvuxwsp $XT, $XB", IIC_VecFP, | 
|  | 706 | [(set v4f32:$XT, (uint_to_fp v4i32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 707 |  | 
|  | 708 | // Rounding Instructions | 
|  | 709 | def XSRDPI : XX2Form<60, 73, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 710 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 711 | "xsrdpi $XT, $XB", IIC_VecFP, | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 712 | [(set f64:$XT, (fround f64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 713 | def XSRDPIC : XX2Form<60, 107, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 714 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 715 | "xsrdpic $XT, $XB", IIC_VecFP, | 
|  | 716 | [(set f64:$XT, (fnearbyint f64:$XB))]>; | 
|  | 717 | def XSRDPIM : XX2Form<60, 121, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 718 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 719 | "xsrdpim $XT, $XB", IIC_VecFP, | 
|  | 720 | [(set f64:$XT, (ffloor f64:$XB))]>; | 
|  | 721 | def XSRDPIP : XX2Form<60, 105, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 722 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 723 | "xsrdpip $XT, $XB", IIC_VecFP, | 
|  | 724 | [(set f64:$XT, (fceil f64:$XB))]>; | 
|  | 725 | def XSRDPIZ : XX2Form<60, 89, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 726 | (outs vsfrc:$XT), (ins vsfrc:$XB), | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 727 | "xsrdpiz $XT, $XB", IIC_VecFP, | 
|  | 728 | [(set f64:$XT, (ftrunc f64:$XB))]>; | 
|  | 729 |  | 
|  | 730 | def XVRDPI : XX2Form<60, 201, | 
|  | 731 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 732 | "xvrdpi $XT, $XB", IIC_VecFP, | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 733 | [(set v2f64:$XT, (fround v2f64:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 734 | def XVRDPIC : XX2Form<60, 235, | 
|  | 735 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 736 | "xvrdpic $XT, $XB", IIC_VecFP, | 
|  | 737 | [(set v2f64:$XT, (fnearbyint v2f64:$XB))]>; | 
|  | 738 | def XVRDPIM : XX2Form<60, 249, | 
|  | 739 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 740 | "xvrdpim $XT, $XB", IIC_VecFP, | 
|  | 741 | [(set v2f64:$XT, (ffloor v2f64:$XB))]>; | 
|  | 742 | def XVRDPIP : XX2Form<60, 233, | 
|  | 743 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 744 | "xvrdpip $XT, $XB", IIC_VecFP, | 
|  | 745 | [(set v2f64:$XT, (fceil v2f64:$XB))]>; | 
|  | 746 | def XVRDPIZ : XX2Form<60, 217, | 
|  | 747 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 748 | "xvrdpiz $XT, $XB", IIC_VecFP, | 
|  | 749 | [(set v2f64:$XT, (ftrunc v2f64:$XB))]>; | 
|  | 750 |  | 
|  | 751 | def XVRSPI : XX2Form<60, 137, | 
|  | 752 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 753 | "xvrspi $XT, $XB", IIC_VecFP, | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 754 | [(set v4f32:$XT, (fround v4f32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 755 | def XVRSPIC : XX2Form<60, 171, | 
|  | 756 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 757 | "xvrspic $XT, $XB", IIC_VecFP, | 
|  | 758 | [(set v4f32:$XT, (fnearbyint v4f32:$XB))]>; | 
|  | 759 | def XVRSPIM : XX2Form<60, 185, | 
|  | 760 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 761 | "xvrspim $XT, $XB", IIC_VecFP, | 
|  | 762 | [(set v4f32:$XT, (ffloor v4f32:$XB))]>; | 
|  | 763 | def XVRSPIP : XX2Form<60, 169, | 
|  | 764 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 765 | "xvrspip $XT, $XB", IIC_VecFP, | 
|  | 766 | [(set v4f32:$XT, (fceil v4f32:$XB))]>; | 
|  | 767 | def XVRSPIZ : XX2Form<60, 153, | 
|  | 768 | (outs vsrc:$XT), (ins vsrc:$XB), | 
|  | 769 | "xvrspiz $XT, $XB", IIC_VecFP, | 
|  | 770 | [(set v4f32:$XT, (ftrunc v4f32:$XB))]>; | 
|  | 771 |  | 
|  | 772 | // Max/Min Instructions | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 773 | let isCommutable = 1 in { | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 774 | def XSMAXDP : XX3Form<60, 160, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 775 | (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB), | 
| Bill Schmidt | 1ca69fa | 2014-10-31 19:19:07 +0000 | [diff] [blame] | 776 | "xsmaxdp $XT, $XA, $XB", IIC_VecFP, | 
|  | 777 | [(set vsfrc:$XT, | 
|  | 778 | (int_ppc_vsx_xsmaxdp vsfrc:$XA, vsfrc:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 779 | def XSMINDP : XX3Form<60, 168, | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 780 | (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB), | 
| Bill Schmidt | 1ca69fa | 2014-10-31 19:19:07 +0000 | [diff] [blame] | 781 | "xsmindp $XT, $XA, $XB", IIC_VecFP, | 
|  | 782 | [(set vsfrc:$XT, | 
|  | 783 | (int_ppc_vsx_xsmindp vsfrc:$XA, vsfrc:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 784 |  | 
|  | 785 | def XVMAXDP : XX3Form<60, 224, | 
|  | 786 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Bill Schmidt | 1ca69fa | 2014-10-31 19:19:07 +0000 | [diff] [blame] | 787 | "xvmaxdp $XT, $XA, $XB", IIC_VecFP, | 
|  | 788 | [(set vsrc:$XT, | 
|  | 789 | (int_ppc_vsx_xvmaxdp vsrc:$XA, vsrc:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 790 | def XVMINDP : XX3Form<60, 232, | 
|  | 791 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Bill Schmidt | 1ca69fa | 2014-10-31 19:19:07 +0000 | [diff] [blame] | 792 | "xvmindp $XT, $XA, $XB", IIC_VecFP, | 
|  | 793 | [(set vsrc:$XT, | 
|  | 794 | (int_ppc_vsx_xvmindp vsrc:$XA, vsrc:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 795 |  | 
|  | 796 | def XVMAXSP : XX3Form<60, 192, | 
|  | 797 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Bill Schmidt | 1ca69fa | 2014-10-31 19:19:07 +0000 | [diff] [blame] | 798 | "xvmaxsp $XT, $XA, $XB", IIC_VecFP, | 
|  | 799 | [(set vsrc:$XT, | 
|  | 800 | (int_ppc_vsx_xvmaxsp vsrc:$XA, vsrc:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 801 | def XVMINSP : XX3Form<60, 200, | 
|  | 802 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Bill Schmidt | 1ca69fa | 2014-10-31 19:19:07 +0000 | [diff] [blame] | 803 | "xvminsp $XT, $XA, $XB", IIC_VecFP, | 
|  | 804 | [(set vsrc:$XT, | 
|  | 805 | (int_ppc_vsx_xvminsp vsrc:$XA, vsrc:$XB))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 806 | } // isCommutable | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 807 | } // Uses = [RM] | 
|  | 808 |  | 
|  | 809 | // Logical Instructions | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 810 | let isCommutable = 1 in | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 811 | def XXLAND : XX3Form<60, 130, | 
|  | 812 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Hal Finkel | bd4de9d | 2014-03-26 04:55:40 +0000 | [diff] [blame] | 813 | "xxland $XT, $XA, $XB", IIC_VecGeneral, | 
|  | 814 | [(set v4i32:$XT, (and v4i32:$XA, v4i32:$XB))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 815 | def XXLANDC : XX3Form<60, 138, | 
|  | 816 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Hal Finkel | bd4de9d | 2014-03-26 04:55:40 +0000 | [diff] [blame] | 817 | "xxlandc $XT, $XA, $XB", IIC_VecGeneral, | 
|  | 818 | [(set v4i32:$XT, (and v4i32:$XA, | 
|  | 819 | (vnot_ppc v4i32:$XB)))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 820 | let isCommutable = 1 in { | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 821 | def XXLNOR : XX3Form<60, 162, | 
|  | 822 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Hal Finkel | bd4de9d | 2014-03-26 04:55:40 +0000 | [diff] [blame] | 823 | "xxlnor $XT, $XA, $XB", IIC_VecGeneral, | 
|  | 824 | [(set v4i32:$XT, (vnot_ppc (or v4i32:$XA, | 
|  | 825 | v4i32:$XB)))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 826 | def XXLOR : XX3Form<60, 146, | 
|  | 827 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Hal Finkel | bd4de9d | 2014-03-26 04:55:40 +0000 | [diff] [blame] | 828 | "xxlor $XT, $XA, $XB", IIC_VecGeneral, | 
|  | 829 | [(set v4i32:$XT, (or v4i32:$XA, v4i32:$XB))]>; | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 830 | let isCodeGenOnly = 1 in | 
|  | 831 | def XXLORf: XX3Form<60, 146, | 
|  | 832 | (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB), | 
|  | 833 | "xxlor $XT, $XA, $XB", IIC_VecGeneral, []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 834 | def XXLXOR : XX3Form<60, 154, | 
|  | 835 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
| Hal Finkel | bd4de9d | 2014-03-26 04:55:40 +0000 | [diff] [blame] | 836 | "xxlxor $XT, $XA, $XB", IIC_VecGeneral, | 
|  | 837 | [(set v4i32:$XT, (xor v4i32:$XA, v4i32:$XB))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 838 | } // isCommutable | 
| Nemanja Ivanovic | d2c3c51 | 2016-09-23 13:25:31 +0000 | [diff] [blame] | 839 | let isCodeGenOnly = 1 in | 
|  | 840 | def XXLXORz : XX3Form_Zero<60, 154, (outs vsrc:$XT), (ins), | 
|  | 841 | "xxlxor $XT, $XT, $XT", IIC_VecGeneral, | 
|  | 842 | [(set v4i32:$XT, (v4i32 immAllZerosV))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 843 |  | 
| Ehsan Amiri | c90b02c | 2016-10-24 17:31:09 +0000 | [diff] [blame] | 844 | let isCodeGenOnly = 1 in { | 
|  | 845 | def XXLXORdpz : XX3Form_SetZero<60, 154, | 
|  | 846 | (outs vsfrc:$XT), (ins), | 
|  | 847 | "xxlxor $XT, $XT, $XT", IIC_VecGeneral, | 
|  | 848 | [(set f64:$XT, (fpimm0))]>; | 
|  | 849 | def XXLXORspz : XX3Form_SetZero<60, 154, | 
|  | 850 | (outs vssrc:$XT), (ins), | 
|  | 851 | "xxlxor $XT, $XT, $XT", IIC_VecGeneral, | 
|  | 852 | [(set f32:$XT, (fpimm0))]>; | 
|  | 853 | } | 
|  | 854 |  | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 855 | // Permutation Instructions | 
|  | 856 | def XXMRGHW : XX3Form<60, 18, | 
|  | 857 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 858 | "xxmrghw $XT, $XA, $XB", IIC_VecPerm, []>; | 
|  | 859 | def XXMRGLW : XX3Form<60, 50, | 
|  | 860 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 861 | "xxmrglw $XT, $XA, $XB", IIC_VecPerm, []>; | 
|  | 862 |  | 
|  | 863 | def XXPERMDI : XX3Form_2<60, 10, | 
|  | 864 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$DM), | 
| Tony Jiang | 60c247d | 2017-05-31 13:09:57 +0000 | [diff] [blame] | 865 | "xxpermdi $XT, $XA, $XB, $DM", IIC_VecPerm, | 
|  | 866 | [(set v2i64:$XT, (PPCxxpermdi v2i64:$XA, v2i64:$XB, | 
|  | 867 | imm32SExt16:$DM))]>; | 
| Nemanja Ivanovic | 15748f4 | 2016-12-06 11:47:14 +0000 | [diff] [blame] | 868 | let isCodeGenOnly = 1 in | 
|  | 869 | def XXPERMDIs : XX3Form_2s<60, 10, (outs vsrc:$XT), (ins vsfrc:$XA, u2imm:$DM), | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 870 | "xxpermdi $XT, $XA, $XA, $DM", IIC_VecPerm, []>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 871 | def XXSEL : XX4Form<60, 3, | 
|  | 872 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, vsrc:$XC), | 
|  | 873 | "xxsel $XT, $XA, $XB, $XC", IIC_VecPerm, []>; | 
|  | 874 |  | 
|  | 875 | def XXSLDWI : XX3Form_2<60, 2, | 
|  | 876 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$SHW), | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 877 | "xxsldwi $XT, $XA, $XB, $SHW", IIC_VecPerm, | 
|  | 878 | [(set v4i32:$XT, (PPCvecshl v4i32:$XA, v4i32:$XB, | 
|  | 879 | imm32SExt16:$SHW))]>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 880 | def XXSPLTW : XX2Form_2<60, 164, | 
|  | 881 | (outs vsrc:$XT), (ins vsrc:$XB, u2imm:$UIM), | 
| Nemanja Ivanovic | 1a2b2f0 | 2016-05-04 16:04:02 +0000 | [diff] [blame] | 882 | "xxspltw $XT, $XB, $UIM", IIC_VecPerm, | 
|  | 883 | [(set v4i32:$XT, | 
|  | 884 | (PPCxxsplt v4i32:$XB, imm32SExt16:$UIM))]>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 885 | let isCodeGenOnly = 1 in | 
|  | 886 | def XXSPLTWs : XX2Form_2<60, 164, | 
|  | 887 | (outs vsrc:$XT), (ins vfrc:$XB, u2imm:$UIM), | 
|  | 888 | "xxspltw $XT, $XB, $UIM", IIC_VecPerm, []>; | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 889 | } // hasSideEffects | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 890 | } // UseVSXReg = 1 | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 891 |  | 
| Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 892 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation.  Expanded after | 
|  | 893 | // instruction selection into a branch sequence. | 
|  | 894 | let usesCustomInserter = 1,    // Expanded after instruction selection. | 
|  | 895 | PPC970_Single = 1 in { | 
|  | 896 |  | 
|  | 897 | def SELECT_CC_VSRC: Pseudo<(outs vsrc:$dst), | 
|  | 898 | (ins crrc:$cond, vsrc:$T, vsrc:$F, i32imm:$BROPC), | 
|  | 899 | "#SELECT_CC_VSRC", | 
|  | 900 | []>; | 
| Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 901 | def SELECT_VSRC: Pseudo<(outs vsrc:$dst), | 
|  | 902 | (ins crbitrc:$cond, vsrc:$T, vsrc:$F), | 
|  | 903 | "#SELECT_VSRC", | 
| Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 904 | [(set v2f64:$dst, | 
|  | 905 | (select i1:$cond, v2f64:$T, v2f64:$F))]>; | 
| Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 906 | def SELECT_CC_VSFRC: Pseudo<(outs f8rc:$dst), | 
|  | 907 | (ins crrc:$cond, f8rc:$T, f8rc:$F, | 
|  | 908 | i32imm:$BROPC), "#SELECT_CC_VSFRC", | 
|  | 909 | []>; | 
|  | 910 | def SELECT_VSFRC: Pseudo<(outs f8rc:$dst), | 
|  | 911 | (ins crbitrc:$cond, f8rc:$T, f8rc:$F), | 
|  | 912 | "#SELECT_VSFRC", | 
|  | 913 | [(set f64:$dst, | 
|  | 914 | (select i1:$cond, f64:$T, f64:$F))]>; | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 915 | def SELECT_CC_VSSRC: Pseudo<(outs f4rc:$dst), | 
|  | 916 | (ins crrc:$cond, f4rc:$T, f4rc:$F, | 
|  | 917 | i32imm:$BROPC), "#SELECT_CC_VSSRC", | 
|  | 918 | []>; | 
|  | 919 | def SELECT_VSSRC: Pseudo<(outs f4rc:$dst), | 
|  | 920 | (ins crbitrc:$cond, f4rc:$T, f4rc:$F), | 
|  | 921 | "#SELECT_VSSRC", | 
|  | 922 | [(set f32:$dst, | 
|  | 923 | (select i1:$cond, f32:$T, f32:$F))]>; | 
| Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 924 | } // usesCustomInserter | 
|  | 925 | } // AddedComplexity | 
| Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 926 |  | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 927 | def : InstAlias<"xvmovdp $XT, $XB", | 
|  | 928 | (XVCPSGNDP vsrc:$XT, vsrc:$XB, vsrc:$XB)>; | 
|  | 929 | def : InstAlias<"xvmovsp $XT, $XB", | 
|  | 930 | (XVCPSGNSP vsrc:$XT, vsrc:$XB, vsrc:$XB)>; | 
|  | 931 |  | 
|  | 932 | def : InstAlias<"xxspltd $XT, $XB, 0", | 
|  | 933 | (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 0)>; | 
|  | 934 | def : InstAlias<"xxspltd $XT, $XB, 1", | 
|  | 935 | (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 3)>; | 
|  | 936 | def : InstAlias<"xxmrghd $XT, $XA, $XB", | 
|  | 937 | (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 0)>; | 
|  | 938 | def : InstAlias<"xxmrgld $XT, $XA, $XB", | 
|  | 939 | (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 3)>; | 
|  | 940 | def : InstAlias<"xxswapd $XT, $XB", | 
|  | 941 | (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 2)>; | 
| Nemanja Ivanovic | 15748f4 | 2016-12-06 11:47:14 +0000 | [diff] [blame] | 942 | def : InstAlias<"xxspltd $XT, $XB, 0", | 
|  | 943 | (XXPERMDIs vsrc:$XT, vsfrc:$XB, 0)>; | 
|  | 944 | def : InstAlias<"xxspltd $XT, $XB, 1", | 
|  | 945 | (XXPERMDIs vsrc:$XT, vsfrc:$XB, 3)>; | 
|  | 946 | def : InstAlias<"xxswapd $XT, $XB", | 
|  | 947 | (XXPERMDIs vsrc:$XT, vsfrc:$XB, 2)>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 948 |  | 
|  | 949 | let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns. | 
| Bill Schmidt | 10f6eb9 | 2014-12-09 16:43:32 +0000 | [diff] [blame] | 950 |  | 
| Nemanja Ivanovic | 6f22b41 | 2016-09-27 08:42:12 +0000 | [diff] [blame] | 951 | def : Pat<(v4i32 (vnot_ppc v4i32:$A)), | 
|  | 952 | (v4i32 (XXLNOR $A, $A))>; | 
| Bill Schmidt | 10f6eb9 | 2014-12-09 16:43:32 +0000 | [diff] [blame] | 953 | let Predicates = [IsBigEndian] in { | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 954 | def : Pat<(v2f64 (scalar_to_vector f64:$A)), | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 955 | (v2f64 (SUBREG_TO_REG (i64 1), $A, sub_64))>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 956 |  | 
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 957 | def : Pat<(f64 (extractelt v2f64:$S, 0)), | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 958 | (f64 (EXTRACT_SUBREG $S, sub_64))>; | 
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 959 | def : Pat<(f64 (extractelt v2f64:$S, 1)), | 
| Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 960 | (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>; | 
| Bill Schmidt | 10f6eb9 | 2014-12-09 16:43:32 +0000 | [diff] [blame] | 961 | } | 
|  | 962 |  | 
|  | 963 | let Predicates = [IsLittleEndian] in { | 
|  | 964 | def : Pat<(v2f64 (scalar_to_vector f64:$A)), | 
|  | 965 | (v2f64 (XXPERMDI (SUBREG_TO_REG (i64 1), $A, sub_64), | 
|  | 966 | (SUBREG_TO_REG (i64 1), $A, sub_64), 0))>; | 
|  | 967 |  | 
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 968 | def : Pat<(f64 (extractelt v2f64:$S, 0)), | 
| Bill Schmidt | 10f6eb9 | 2014-12-09 16:43:32 +0000 | [diff] [blame] | 969 | (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>; | 
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 970 | def : Pat<(f64 (extractelt v2f64:$S, 1)), | 
| Bill Schmidt | 10f6eb9 | 2014-12-09 16:43:32 +0000 | [diff] [blame] | 971 | (f64 (EXTRACT_SUBREG $S, sub_64))>; | 
|  | 972 | } | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 973 |  | 
|  | 974 | // Additional fnmsub patterns: -a*c + b == -(a*c - b) | 
|  | 975 | def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B), | 
|  | 976 | (XSNMSUBADP $B, $C, $A)>; | 
|  | 977 | def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B), | 
|  | 978 | (XSNMSUBADP $B, $C, $A)>; | 
|  | 979 |  | 
|  | 980 | def : Pat<(fma (fneg v2f64:$A), v2f64:$C, v2f64:$B), | 
|  | 981 | (XVNMSUBADP $B, $C, $A)>; | 
|  | 982 | def : Pat<(fma v2f64:$A, (fneg v2f64:$C), v2f64:$B), | 
|  | 983 | (XVNMSUBADP $B, $C, $A)>; | 
|  | 984 |  | 
|  | 985 | def : Pat<(fma (fneg v4f32:$A), v4f32:$C, v4f32:$B), | 
|  | 986 | (XVNMSUBASP $B, $C, $A)>; | 
|  | 987 | def : Pat<(fma v4f32:$A, (fneg v4f32:$C), v4f32:$B), | 
|  | 988 | (XVNMSUBASP $B, $C, $A)>; | 
|  | 989 |  | 
| Hal Finkel | 9e0baa6 | 2014-04-01 19:24:27 +0000 | [diff] [blame] | 990 | def : Pat<(v2f64 (bitconvert v4f32:$A)), | 
|  | 991 | (COPY_TO_REGCLASS $A, VSRC)>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 992 | def : Pat<(v2f64 (bitconvert v4i32:$A)), | 
|  | 993 | (COPY_TO_REGCLASS $A, VSRC)>; | 
|  | 994 | def : Pat<(v2f64 (bitconvert v8i16:$A)), | 
|  | 995 | (COPY_TO_REGCLASS $A, VSRC)>; | 
|  | 996 | def : Pat<(v2f64 (bitconvert v16i8:$A)), | 
|  | 997 | (COPY_TO_REGCLASS $A, VSRC)>; | 
|  | 998 |  | 
| Hal Finkel | 9e0baa6 | 2014-04-01 19:24:27 +0000 | [diff] [blame] | 999 | def : Pat<(v4f32 (bitconvert v2f64:$A)), | 
|  | 1000 | (COPY_TO_REGCLASS $A, VRRC)>; | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 1001 | def : Pat<(v4i32 (bitconvert v2f64:$A)), | 
|  | 1002 | (COPY_TO_REGCLASS $A, VRRC)>; | 
|  | 1003 | def : Pat<(v8i16 (bitconvert v2f64:$A)), | 
|  | 1004 | (COPY_TO_REGCLASS $A, VRRC)>; | 
|  | 1005 | def : Pat<(v16i8 (bitconvert v2f64:$A)), | 
|  | 1006 | (COPY_TO_REGCLASS $A, VRRC)>; | 
|  | 1007 |  | 
| Hal Finkel | 9e0baa6 | 2014-04-01 19:24:27 +0000 | [diff] [blame] | 1008 | def : Pat<(v2i64 (bitconvert v4f32:$A)), | 
|  | 1009 | (COPY_TO_REGCLASS $A, VSRC)>; | 
| Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 1010 | def : Pat<(v2i64 (bitconvert v4i32:$A)), | 
|  | 1011 | (COPY_TO_REGCLASS $A, VSRC)>; | 
|  | 1012 | def : Pat<(v2i64 (bitconvert v8i16:$A)), | 
|  | 1013 | (COPY_TO_REGCLASS $A, VSRC)>; | 
|  | 1014 | def : Pat<(v2i64 (bitconvert v16i8:$A)), | 
|  | 1015 | (COPY_TO_REGCLASS $A, VSRC)>; | 
|  | 1016 |  | 
| Hal Finkel | 9e0baa6 | 2014-04-01 19:24:27 +0000 | [diff] [blame] | 1017 | def : Pat<(v4f32 (bitconvert v2i64:$A)), | 
|  | 1018 | (COPY_TO_REGCLASS $A, VRRC)>; | 
| Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 1019 | def : Pat<(v4i32 (bitconvert v2i64:$A)), | 
|  | 1020 | (COPY_TO_REGCLASS $A, VRRC)>; | 
|  | 1021 | def : Pat<(v8i16 (bitconvert v2i64:$A)), | 
|  | 1022 | (COPY_TO_REGCLASS $A, VRRC)>; | 
|  | 1023 | def : Pat<(v16i8 (bitconvert v2i64:$A)), | 
|  | 1024 | (COPY_TO_REGCLASS $A, VRRC)>; | 
|  | 1025 |  | 
| Hal Finkel | 9281c9a | 2014-03-26 18:26:30 +0000 | [diff] [blame] | 1026 | def : Pat<(v2f64 (bitconvert v2i64:$A)), | 
|  | 1027 | (COPY_TO_REGCLASS $A, VRRC)>; | 
|  | 1028 | def : Pat<(v2i64 (bitconvert v2f64:$A)), | 
|  | 1029 | (COPY_TO_REGCLASS $A, VRRC)>; | 
|  | 1030 |  | 
| Kit Barton | d4eb73c | 2015-05-05 16:10:44 +0000 | [diff] [blame] | 1031 | def : Pat<(v2f64 (bitconvert v1i128:$A)), | 
|  | 1032 | (COPY_TO_REGCLASS $A, VRRC)>; | 
|  | 1033 | def : Pat<(v1i128 (bitconvert v2f64:$A)), | 
|  | 1034 | (COPY_TO_REGCLASS $A, VRRC)>; | 
|  | 1035 |  | 
| Hal Finkel | 5c0d145 | 2014-03-30 13:22:59 +0000 | [diff] [blame] | 1036 | // sign extension patterns | 
|  | 1037 | // To extend "in place" from v2i32 to v2i64, we have input data like: | 
|  | 1038 | // | undef | i32 | undef | i32 | | 
|  | 1039 | // but xvcvsxwdp expects the input in big-Endian format: | 
|  | 1040 | // | i32 | undef | i32 | undef | | 
|  | 1041 | // so we need to shift everything to the left by one i32 (word) before | 
|  | 1042 | // the conversion. | 
|  | 1043 | def : Pat<(sext_inreg v2i64:$C, v2i32), | 
|  | 1044 | (XVCVDPSXDS (XVCVSXWDP (XXSLDWI $C, $C, 1)))>; | 
|  | 1045 | def : Pat<(v2f64 (sint_to_fp (sext_inreg v2i64:$C, v2i32))), | 
|  | 1046 | (XVCVSXWDP (XXSLDWI $C, $C, 1))>; | 
|  | 1047 |  | 
| Nemanja Ivanovic | 44513e5 | 2016-07-05 09:22:29 +0000 | [diff] [blame] | 1048 | def : Pat<(v2f64 (PPCsvec2fp v4i32:$C, 0)), | 
|  | 1049 | (v2f64 (XVCVSXWDP (v2i64 (XXMRGHW $C, $C))))>; | 
|  | 1050 | def : Pat<(v2f64 (PPCsvec2fp v4i32:$C, 1)), | 
|  | 1051 | (v2f64 (XVCVSXWDP (v2i64 (XXMRGLW $C, $C))))>; | 
|  | 1052 |  | 
|  | 1053 | def : Pat<(v2f64 (PPCuvec2fp v4i32:$C, 0)), | 
|  | 1054 | (v2f64 (XVCVUXWDP (v2i64 (XXMRGHW $C, $C))))>; | 
|  | 1055 | def : Pat<(v2f64 (PPCuvec2fp v4i32:$C, 1)), | 
|  | 1056 | (v2f64 (XVCVUXWDP (v2i64 (XXMRGLW $C, $C))))>; | 
|  | 1057 |  | 
| Bill Schmidt | 2d1128a | 2014-10-17 15:13:38 +0000 | [diff] [blame] | 1058 | // Loads. | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 1059 | let Predicates = [HasVSX, HasOnlySwappingMemOps] in { | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 1060 | def : Pat<(v2f64 (PPClxvd2x xoaddr:$src)), (LXVD2X xoaddr:$src)>; | 
| Bill Schmidt | 2d1128a | 2014-10-17 15:13:38 +0000 | [diff] [blame] | 1061 |  | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 1062 | // Stores. | 
|  | 1063 | def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, xoaddr:$dst), | 
|  | 1064 | (STXVD2X $rS, xoaddr:$dst)>; | 
| Tony Jiang | 5f850cd | 2016-11-15 14:25:56 +0000 | [diff] [blame] | 1065 | def : Pat<(int_ppc_vsx_stxvd2x_be v2f64:$rS, xoaddr:$dst), | 
|  | 1066 | (STXVD2X $rS, xoaddr:$dst)>; | 
|  | 1067 | def : Pat<(int_ppc_vsx_stxvw4x_be v4i32:$rS, xoaddr:$dst), | 
|  | 1068 | (STXVW4X $rS, xoaddr:$dst)>; | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 1069 | def : Pat<(PPCstxvd2x v2f64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>; | 
|  | 1070 | } | 
| Nemanja Ivanovic | e78ffed | 2016-09-22 10:32:03 +0000 | [diff] [blame] | 1071 | let Predicates = [IsBigEndian, HasVSX, HasOnlySwappingMemOps] in { | 
|  | 1072 | def : Pat<(v2f64 (load xoaddr:$src)), (LXVD2X xoaddr:$src)>; | 
|  | 1073 | def : Pat<(v2i64 (load xoaddr:$src)), (LXVD2X xoaddr:$src)>; | 
|  | 1074 | def : Pat<(v4i32 (load xoaddr:$src)), (LXVW4X xoaddr:$src)>; | 
| Nemanja Ivanovic | b89c27f | 2017-05-02 01:47:34 +0000 | [diff] [blame] | 1075 | def : Pat<(v4i32 (int_ppc_vsx_lxvw4x xoaddr:$src)), (LXVW4X xoaddr:$src)>; | 
| Nemanja Ivanovic | e78ffed | 2016-09-22 10:32:03 +0000 | [diff] [blame] | 1076 | def : Pat<(store v2f64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>; | 
|  | 1077 | def : Pat<(store v2i64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>; | 
| Nemanja Ivanovic | b89c27f | 2017-05-02 01:47:34 +0000 | [diff] [blame] | 1078 | def : Pat<(store v4i32:$XT, xoaddr:$dst), (STXVW4X $XT, xoaddr:$dst)>; | 
|  | 1079 | def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, xoaddr:$dst), | 
|  | 1080 | (STXVW4X $rS, xoaddr:$dst)>; | 
| Nemanja Ivanovic | e78ffed | 2016-09-22 10:32:03 +0000 | [diff] [blame] | 1081 | } | 
| Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 1082 |  | 
|  | 1083 | // Permutes. | 
|  | 1084 | def : Pat<(v2f64 (PPCxxswapd v2f64:$src)), (XXPERMDI $src, $src, 2)>; | 
|  | 1085 | def : Pat<(v2i64 (PPCxxswapd v2i64:$src)), (XXPERMDI $src, $src, 2)>; | 
|  | 1086 | def : Pat<(v4f32 (PPCxxswapd v4f32:$src)), (XXPERMDI $src, $src, 2)>; | 
|  | 1087 | def : Pat<(v4i32 (PPCxxswapd v4i32:$src)), (XXPERMDI $src, $src, 2)>; | 
| Nemanja Ivanovic | eebbcb6 | 2016-07-12 12:16:27 +0000 | [diff] [blame] | 1088 | def : Pat<(v2f64 (PPCswapNoChain v2f64:$src)), (XXPERMDI $src, $src, 2)>; | 
| Bill Schmidt | 2d1128a | 2014-10-17 15:13:38 +0000 | [diff] [blame] | 1089 |  | 
| Tony Jiang | 0a429f0 | 2017-05-24 23:48:29 +0000 | [diff] [blame] | 1090 | // PPCvecshl XT, XA, XA, 2 can be selected to both XXSLDWI XT,XA,XA,2 and | 
|  | 1091 | // XXSWAPD XT,XA (i.e. XXPERMDI XT,XA,XA,2), the later one is more profitable. | 
|  | 1092 | def : Pat<(v4i32 (PPCvecshl v4i32:$src, v4i32:$src, 2)), (XXPERMDI $src, $src, 2)>; | 
|  | 1093 |  | 
| Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 1094 | // Selects. | 
|  | 1095 | def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1096 | (SELECT_VSRC (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 1097 | def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETULT)), | 
| Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 1098 | (SELECT_VSRC (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 1099 | def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1100 | (SELECT_VSRC (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 1101 | def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETULE)), | 
| Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 1102 | (SELECT_VSRC (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 1103 | def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETEQ)), | 
|  | 1104 | (SELECT_VSRC (CREQV $lhs, $rhs), $tval, $fval)>; | 
|  | 1105 | def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1106 | (SELECT_VSRC (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 1107 | def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETUGE)), | 
| Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 1108 | (SELECT_VSRC (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 1109 | def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1110 | (SELECT_VSRC (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 1111 | def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETUGT)), | 
| Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 1112 | (SELECT_VSRC (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 1113 | def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETNE)), | 
|  | 1114 | (SELECT_VSRC (CRXOR $lhs, $rhs), $tval, $fval)>; | 
|  | 1115 |  | 
| Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 1116 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1117 | (SELECT_VSFRC (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 1118 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULT)), | 
| Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 1119 | (SELECT_VSFRC (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 1120 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1121 | (SELECT_VSFRC (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 1122 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULE)), | 
| Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 1123 | (SELECT_VSFRC (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 1124 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)), | 
|  | 1125 | (SELECT_VSFRC (CREQV $lhs, $rhs), $tval, $fval)>; | 
|  | 1126 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1127 | (SELECT_VSFRC (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 1128 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGE)), | 
| Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 1129 | (SELECT_VSFRC (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 1130 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1131 | (SELECT_VSFRC (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 1132 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGT)), | 
| Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 1133 | (SELECT_VSFRC (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 1134 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)), | 
|  | 1135 | (SELECT_VSFRC (CRXOR $lhs, $rhs), $tval, $fval)>; | 
|  | 1136 |  | 
| Bill Schmidt | 7674692 | 2014-11-14 12:10:40 +0000 | [diff] [blame] | 1137 | // Divides. | 
|  | 1138 | def : Pat<(int_ppc_vsx_xvdivsp v4f32:$A, v4f32:$B), | 
|  | 1139 | (XVDIVSP $A, $B)>; | 
|  | 1140 | def : Pat<(int_ppc_vsx_xvdivdp v2f64:$A, v2f64:$B), | 
|  | 1141 | (XVDIVDP $A, $B)>; | 
|  | 1142 |  | 
| Nemanja Ivanovic | 984a361 | 2015-07-14 17:25:20 +0000 | [diff] [blame] | 1143 | // Reciprocal estimate | 
|  | 1144 | def : Pat<(int_ppc_vsx_xvresp v4f32:$A), | 
|  | 1145 | (XVRESP $A)>; | 
|  | 1146 | def : Pat<(int_ppc_vsx_xvredp v2f64:$A), | 
|  | 1147 | (XVREDP $A)>; | 
|  | 1148 |  | 
| Nemanja Ivanovic | d358b8f | 2015-07-05 06:03:51 +0000 | [diff] [blame] | 1149 | // Recip. square root estimate | 
|  | 1150 | def : Pat<(int_ppc_vsx_xvrsqrtesp v4f32:$A), | 
|  | 1151 | (XVRSQRTESP $A)>; | 
|  | 1152 | def : Pat<(int_ppc_vsx_xvrsqrtedp v2f64:$A), | 
|  | 1153 | (XVRSQRTEDP $A)>; | 
|  | 1154 |  | 
| Nemanja Ivanovic | d3c284f | 2016-07-18 15:30:00 +0000 | [diff] [blame] | 1155 | let Predicates = [IsLittleEndian] in { | 
|  | 1156 | def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))), | 
|  | 1157 | (f64 (XSCVSXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>; | 
|  | 1158 | def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))), | 
|  | 1159 | (f64 (XSCVSXDDP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>; | 
|  | 1160 | def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))), | 
|  | 1161 | (f64 (XSCVUXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>; | 
|  | 1162 | def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))), | 
|  | 1163 | (f64 (XSCVUXDDP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>; | 
|  | 1164 | } // IsLittleEndian | 
|  | 1165 |  | 
|  | 1166 | let Predicates = [IsBigEndian] in { | 
|  | 1167 | def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))), | 
|  | 1168 | (f64 (XSCVSXDDP (COPY_TO_REGCLASS $S, VSFRC)))>; | 
|  | 1169 | def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))), | 
|  | 1170 | (f64 (XSCVSXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>; | 
|  | 1171 | def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))), | 
|  | 1172 | (f64 (XSCVUXDDP (COPY_TO_REGCLASS $S, VSFRC)))>; | 
|  | 1173 | def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))), | 
|  | 1174 | (f64 (XSCVUXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>; | 
|  | 1175 | } // IsBigEndian | 
|  | 1176 |  | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 1177 | } // AddedComplexity | 
|  | 1178 | } // HasVSX | 
|  | 1179 |  | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 1180 | def ScalarLoads { | 
|  | 1181 | dag Li8 =       (i32 (extloadi8 xoaddr:$src)); | 
|  | 1182 | dag ZELi8 =     (i32 (zextloadi8 xoaddr:$src)); | 
|  | 1183 | dag ZELi8i64 =  (i64 (zextloadi8 xoaddr:$src)); | 
|  | 1184 | dag SELi8 =     (i32 (sext_inreg (extloadi8 xoaddr:$src), i8)); | 
|  | 1185 | dag SELi8i64 =  (i64 (sext_inreg (extloadi8 xoaddr:$src), i8)); | 
|  | 1186 |  | 
|  | 1187 | dag Li16 =      (i32 (extloadi16 xoaddr:$src)); | 
|  | 1188 | dag ZELi16 =    (i32 (zextloadi16 xoaddr:$src)); | 
|  | 1189 | dag ZELi16i64 = (i64 (zextloadi16 xoaddr:$src)); | 
|  | 1190 | dag SELi16 =    (i32 (sextloadi16 xoaddr:$src)); | 
|  | 1191 | dag SELi16i64 = (i64 (sextloadi16 xoaddr:$src)); | 
|  | 1192 |  | 
|  | 1193 | dag Li32 = (i32 (load xoaddr:$src)); | 
|  | 1194 | } | 
|  | 1195 |  | 
| Kit Barton | 298beb5 | 2015-02-18 16:21:46 +0000 | [diff] [blame] | 1196 | // The following VSX instructions were introduced in Power ISA 2.07 | 
|  | 1197 | /* FIXME: if the operands are v2i64, these patterns will not match. | 
|  | 1198 | we should define new patterns or otherwise match the same patterns | 
|  | 1199 | when the elements are larger than i32. | 
|  | 1200 | */ | 
|  | 1201 | def HasP8Vector : Predicate<"PPCSubTarget->hasP8Vector()">; | 
| Nemanja Ivanovic | c38b531 | 2015-04-11 10:40:42 +0000 | [diff] [blame] | 1202 | def HasDirectMove : Predicate<"PPCSubTarget->hasDirectMove()">; | 
| Kit Barton | 298beb5 | 2015-02-18 16:21:46 +0000 | [diff] [blame] | 1203 | let Predicates = [HasP8Vector] in { | 
|  | 1204 | let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns. | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 1205 | let isCommutable = 1, UseVSXReg = 1 in { | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1206 | def XXLEQV : XX3Form<60, 186, | 
|  | 1207 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 1208 | "xxleqv $XT, $XA, $XB", IIC_VecGeneral, | 
|  | 1209 | [(set v4i32:$XT, (vnot_ppc (xor v4i32:$XA, v4i32:$XB)))]>; | 
|  | 1210 | def XXLNAND : XX3Form<60, 178, | 
|  | 1211 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 1212 | "xxlnand $XT, $XA, $XB", IIC_VecGeneral, | 
|  | 1213 | [(set v4i32:$XT, (vnot_ppc (and v4i32:$XA, | 
| Kit Barton | 298beb5 | 2015-02-18 16:21:46 +0000 | [diff] [blame] | 1214 | v4i32:$XB)))]>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 1215 | } // isCommutable, UseVSXReg | 
| Nemanja Ivanovic | d9e4b4f | 2015-07-10 14:25:17 +0000 | [diff] [blame] | 1216 |  | 
| Nemanja Ivanovic | 5655fb3 | 2015-07-10 12:38:08 +0000 | [diff] [blame] | 1217 | def : Pat<(int_ppc_vsx_xxleqv v4i32:$A, v4i32:$B), | 
|  | 1218 | (XXLEQV $A, $B)>; | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1219 |  | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 1220 | let UseVSXReg = 1 in { | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1221 | def XXLORC : XX3Form<60, 170, | 
|  | 1222 | (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB), | 
|  | 1223 | "xxlorc $XT, $XA, $XB", IIC_VecGeneral, | 
|  | 1224 | [(set v4i32:$XT, (or v4i32:$XA, (vnot_ppc v4i32:$XB)))]>; | 
|  | 1225 |  | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 1226 | // VSX scalar loads introduced in ISA 2.07 | 
| Sean Fertile | 3c8c385 | 2017-01-26 18:59:15 +0000 | [diff] [blame] | 1227 | let mayLoad = 1, mayStore = 0 in { | 
| Nemanja Ivanovic | 6354d23 | 2016-10-04 11:25:52 +0000 | [diff] [blame] | 1228 | let CodeSize = 3 in | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 1229 | def LXSSPX : XX1Form<31, 524, (outs vssrc:$XT), (ins memrr:$src), | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 1230 | "lxsspx $XT, $src", IIC_LdStLFD, []>; | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 1231 | def LXSIWAX : XX1Form<31, 76, (outs vsfrc:$XT), (ins memrr:$src), | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 1232 | "lxsiwax $XT, $src", IIC_LdStLFD, []>; | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 1233 | def LXSIWZX : XX1Form<31, 12, (outs vsfrc:$XT), (ins memrr:$src), | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 1234 | "lxsiwzx $XT, $src", IIC_LdStLFD, []>; | 
|  | 1235 |  | 
|  | 1236 | // Please note let isPseudo = 1 is not part of class Pseudo<>. Missing it | 
|  | 1237 | // would cause these Pseudos are not expanded in expandPostRAPseudos() | 
|  | 1238 | let isPseudo = 1 in { | 
|  | 1239 | // Pseudo instruction XFLOADf32 will be expanded to LXSSPX or LFSX later | 
|  | 1240 | let CodeSize = 3 in | 
|  | 1241 | def XFLOADf32  : Pseudo<(outs vssrc:$XT), (ins memrr:$src), | 
|  | 1242 | "#XFLOADf32", | 
|  | 1243 | [(set f32:$XT, (load xoaddr:$src))]>; | 
|  | 1244 | // Pseudo instruction LIWAX will be expanded to LXSIWAX or LFIWAX later | 
|  | 1245 | def LIWAX : Pseudo<(outs vsfrc:$XT), (ins memrr:$src), | 
|  | 1246 | "#LIWAX", | 
|  | 1247 | [(set f64:$XT, (PPClfiwax xoaddr:$src))]>; | 
|  | 1248 | // Pseudo instruction LIWZX will be expanded to LXSIWZX or LFIWZX later | 
|  | 1249 | def LIWZX : Pseudo<(outs vsfrc:$XT), (ins memrr:$src), | 
|  | 1250 | "#LIWZX", | 
|  | 1251 | [(set f64:$XT, (PPClfiwzx xoaddr:$src))]>; | 
|  | 1252 | } | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 1253 | } // mayLoad | 
|  | 1254 |  | 
|  | 1255 | // VSX scalar stores introduced in ISA 2.07 | 
| Sean Fertile | 3c8c385 | 2017-01-26 18:59:15 +0000 | [diff] [blame] | 1256 | let mayStore = 1, mayLoad = 0 in { | 
| Nemanja Ivanovic | 6354d23 | 2016-10-04 11:25:52 +0000 | [diff] [blame] | 1257 | let CodeSize = 3 in | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 1258 | def STXSSPX : XX1Form<31, 652, (outs), (ins vssrc:$XT, memrr:$dst), | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 1259 | "stxsspx $XT, $dst", IIC_LdStSTFD, []>; | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 1260 | def STXSIWX : XX1Form<31, 140, (outs), (ins vsfrc:$XT, memrr:$dst), | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 1261 | "stxsiwx $XT, $dst", IIC_LdStSTFD, []>; | 
|  | 1262 |  | 
|  | 1263 | // Please note let isPseudo = 1 is not part of class Pseudo<>. Missing it | 
|  | 1264 | // would cause these Pseudos are not expanded in expandPostRAPseudos() | 
|  | 1265 | let isPseudo = 1 in { | 
|  | 1266 | // Pseudo instruction XFSTOREf32 will be expanded to STXSSPX or STFSX later | 
|  | 1267 | let CodeSize = 3 in | 
|  | 1268 | def XFSTOREf32 : Pseudo<(outs), (ins vssrc:$XT, memrr:$dst), | 
|  | 1269 | "#XFSTOREf32", | 
|  | 1270 | [(store f32:$XT, xoaddr:$dst)]>; | 
|  | 1271 | // Pseudo instruction STIWX will be expanded to STXSIWX or STFIWX later | 
|  | 1272 | def STIWX : Pseudo<(outs), (ins vsfrc:$XT, memrr:$dst), | 
|  | 1273 | "#STIWX", | 
|  | 1274 | [(PPCstfiwx f64:$XT, xoaddr:$dst)]>; | 
|  | 1275 | } | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 1276 | } // mayStore | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 1277 | } // UseVSXReg = 1 | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1278 |  | 
|  | 1279 | def : Pat<(f64 (extloadf32 xoaddr:$src)), | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 1280 | (COPY_TO_REGCLASS (XFLOADf32 xoaddr:$src), VSFRC)>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1281 | def : Pat<(f32 (fpround (f64 (extloadf32 xoaddr:$src)))), | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 1282 | (f32 (XFLOADf32 xoaddr:$src))>; | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 1283 | def : Pat<(f64 (fpextend f32:$src)), | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1284 | (COPY_TO_REGCLASS $src, VSFRC)>; | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1285 |  | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1286 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1287 | (SELECT_VSSRC (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 1288 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULT)), | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1289 | (SELECT_VSSRC (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 1290 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1291 | (SELECT_VSSRC (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 1292 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULE)), | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1293 | (SELECT_VSSRC (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 1294 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)), | 
|  | 1295 | (SELECT_VSSRC (CREQV $lhs, $rhs), $tval, $fval)>; | 
|  | 1296 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1297 | (SELECT_VSSRC (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 1298 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGE)), | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1299 | (SELECT_VSSRC (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 1300 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1301 | (SELECT_VSSRC (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 1302 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGT)), | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1303 | (SELECT_VSSRC (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 1304 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 1305 | (SELECT_VSSRC (CRXOR $lhs, $rhs), $tval, $fval)>; | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1306 |  | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 1307 | let UseVSXReg = 1 in { | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1308 | // VSX Elementary Scalar FP arithmetic (SP) | 
|  | 1309 | let isCommutable = 1 in { | 
|  | 1310 | def XSADDSP : XX3Form<60, 0, | 
|  | 1311 | (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB), | 
|  | 1312 | "xsaddsp $XT, $XA, $XB", IIC_VecFP, | 
|  | 1313 | [(set f32:$XT, (fadd f32:$XA, f32:$XB))]>; | 
|  | 1314 | def XSMULSP : XX3Form<60, 16, | 
|  | 1315 | (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB), | 
|  | 1316 | "xsmulsp $XT, $XA, $XB", IIC_VecFP, | 
|  | 1317 | [(set f32:$XT, (fmul f32:$XA, f32:$XB))]>; | 
|  | 1318 | } // isCommutable | 
|  | 1319 |  | 
|  | 1320 | def XSDIVSP : XX3Form<60, 24, | 
|  | 1321 | (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB), | 
|  | 1322 | "xsdivsp $XT, $XA, $XB", IIC_FPDivS, | 
|  | 1323 | [(set f32:$XT, (fdiv f32:$XA, f32:$XB))]>; | 
|  | 1324 | def XSRESP : XX2Form<60, 26, | 
|  | 1325 | (outs vssrc:$XT), (ins vssrc:$XB), | 
|  | 1326 | "xsresp $XT, $XB", IIC_VecFP, | 
|  | 1327 | [(set f32:$XT, (PPCfre f32:$XB))]>; | 
|  | 1328 | def XSSQRTSP : XX2Form<60, 11, | 
|  | 1329 | (outs vssrc:$XT), (ins vssrc:$XB), | 
|  | 1330 | "xssqrtsp $XT, $XB", IIC_FPSqrtS, | 
|  | 1331 | [(set f32:$XT, (fsqrt f32:$XB))]>; | 
|  | 1332 | def XSRSQRTESP : XX2Form<60, 10, | 
|  | 1333 | (outs vssrc:$XT), (ins vssrc:$XB), | 
|  | 1334 | "xsrsqrtesp $XT, $XB", IIC_VecFP, | 
|  | 1335 | [(set f32:$XT, (PPCfrsqrte f32:$XB))]>; | 
|  | 1336 | def XSSUBSP : XX3Form<60, 8, | 
|  | 1337 | (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB), | 
|  | 1338 | "xssubsp $XT, $XA, $XB", IIC_VecFP, | 
|  | 1339 | [(set f32:$XT, (fsub f32:$XA, f32:$XB))]>; | 
| Nemanja Ivanovic | 376e173 | 2015-05-29 17:13:25 +0000 | [diff] [blame] | 1340 |  | 
|  | 1341 | // FMA Instructions | 
|  | 1342 | let BaseName = "XSMADDASP" in { | 
|  | 1343 | let isCommutable = 1 in | 
|  | 1344 | def XSMADDASP : XX3Form<60, 1, | 
|  | 1345 | (outs vssrc:$XT), | 
|  | 1346 | (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB), | 
|  | 1347 | "xsmaddasp $XT, $XA, $XB", IIC_VecFP, | 
|  | 1348 | [(set f32:$XT, (fma f32:$XA, f32:$XB, f32:$XTi))]>, | 
|  | 1349 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 1350 | AltVSXFMARel; | 
|  | 1351 | let IsVSXFMAAlt = 1 in | 
|  | 1352 | def XSMADDMSP : XX3Form<60, 9, | 
|  | 1353 | (outs vssrc:$XT), | 
|  | 1354 | (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB), | 
|  | 1355 | "xsmaddmsp $XT, $XA, $XB", IIC_VecFP, []>, | 
|  | 1356 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 1357 | AltVSXFMARel; | 
|  | 1358 | } | 
|  | 1359 |  | 
|  | 1360 | let BaseName = "XSMSUBASP" in { | 
|  | 1361 | let isCommutable = 1 in | 
|  | 1362 | def XSMSUBASP : XX3Form<60, 17, | 
|  | 1363 | (outs vssrc:$XT), | 
|  | 1364 | (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB), | 
|  | 1365 | "xsmsubasp $XT, $XA, $XB", IIC_VecFP, | 
|  | 1366 | [(set f32:$XT, (fma f32:$XA, f32:$XB, | 
|  | 1367 | (fneg f32:$XTi)))]>, | 
|  | 1368 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 1369 | AltVSXFMARel; | 
|  | 1370 | let IsVSXFMAAlt = 1 in | 
|  | 1371 | def XSMSUBMSP : XX3Form<60, 25, | 
|  | 1372 | (outs vssrc:$XT), | 
|  | 1373 | (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB), | 
|  | 1374 | "xsmsubmsp $XT, $XA, $XB", IIC_VecFP, []>, | 
|  | 1375 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 1376 | AltVSXFMARel; | 
|  | 1377 | } | 
|  | 1378 |  | 
|  | 1379 | let BaseName = "XSNMADDASP" in { | 
|  | 1380 | let isCommutable = 1 in | 
|  | 1381 | def XSNMADDASP : XX3Form<60, 129, | 
|  | 1382 | (outs vssrc:$XT), | 
|  | 1383 | (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB), | 
|  | 1384 | "xsnmaddasp $XT, $XA, $XB", IIC_VecFP, | 
|  | 1385 | [(set f32:$XT, (fneg (fma f32:$XA, f32:$XB, | 
|  | 1386 | f32:$XTi)))]>, | 
|  | 1387 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 1388 | AltVSXFMARel; | 
|  | 1389 | let IsVSXFMAAlt = 1 in | 
|  | 1390 | def XSNMADDMSP : XX3Form<60, 137, | 
|  | 1391 | (outs vssrc:$XT), | 
|  | 1392 | (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB), | 
|  | 1393 | "xsnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>, | 
|  | 1394 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 1395 | AltVSXFMARel; | 
|  | 1396 | } | 
|  | 1397 |  | 
|  | 1398 | let BaseName = "XSNMSUBASP" in { | 
|  | 1399 | let isCommutable = 1 in | 
|  | 1400 | def XSNMSUBASP : XX3Form<60, 145, | 
|  | 1401 | (outs vssrc:$XT), | 
|  | 1402 | (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB), | 
|  | 1403 | "xsnmsubasp $XT, $XA, $XB", IIC_VecFP, | 
|  | 1404 | [(set f32:$XT, (fneg (fma f32:$XA, f32:$XB, | 
|  | 1405 | (fneg f32:$XTi))))]>, | 
|  | 1406 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 1407 | AltVSXFMARel; | 
|  | 1408 | let IsVSXFMAAlt = 1 in | 
|  | 1409 | def XSNMSUBMSP : XX3Form<60, 153, | 
|  | 1410 | (outs vssrc:$XT), | 
|  | 1411 | (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB), | 
|  | 1412 | "xsnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>, | 
|  | 1413 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">, | 
|  | 1414 | AltVSXFMARel; | 
|  | 1415 | } | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1416 |  | 
|  | 1417 | // Single Precision Conversions (FP <-> INT) | 
|  | 1418 | def XSCVSXDSP : XX2Form<60, 312, | 
|  | 1419 | (outs vssrc:$XT), (ins vsfrc:$XB), | 
|  | 1420 | "xscvsxdsp $XT, $XB", IIC_VecFP, | 
|  | 1421 | [(set f32:$XT, (PPCfcfids f64:$XB))]>; | 
|  | 1422 | def XSCVUXDSP : XX2Form<60, 296, | 
|  | 1423 | (outs vssrc:$XT), (ins vsfrc:$XB), | 
|  | 1424 | "xscvuxdsp $XT, $XB", IIC_VecFP, | 
|  | 1425 | [(set f32:$XT, (PPCfcfidus f64:$XB))]>; | 
|  | 1426 |  | 
|  | 1427 | // Conversions between vector and scalar single precision | 
|  | 1428 | def XSCVDPSPN : XX2Form<60, 267, (outs vsrc:$XT), (ins vssrc:$XB), | 
|  | 1429 | "xscvdpspn $XT, $XB", IIC_VecFP, []>; | 
|  | 1430 | def XSCVSPDPN : XX2Form<60, 331, (outs vssrc:$XT), (ins vsrc:$XB), | 
|  | 1431 | "xscvspdpn $XT, $XB", IIC_VecFP, []>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 1432 | } // UseVSXReg = 1 | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1433 |  | 
| Nemanja Ivanovic | d3c284f | 2016-07-18 15:30:00 +0000 | [diff] [blame] | 1434 | let Predicates = [IsLittleEndian] in { | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1435 | def : Pat<(f32 (PPCfcfids | 
|  | 1436 | (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 0)))))), | 
| Nemanja Ivanovic | d3c284f | 2016-07-18 15:30:00 +0000 | [diff] [blame] | 1437 | (f32 (XSCVSXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1438 | def : Pat<(f32 (PPCfcfids | 
|  | 1439 | (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 1)))))), | 
|  | 1440 | (f32 (XSCVSXDSP (COPY_TO_REGCLASS | 
|  | 1441 | (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>; | 
|  | 1442 | def : Pat<(f32 (PPCfcfidus | 
|  | 1443 | (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 0)))))), | 
| Nemanja Ivanovic | d3c284f | 2016-07-18 15:30:00 +0000 | [diff] [blame] | 1444 | (f32 (XSCVUXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1445 | def : Pat<(f32 (PPCfcfidus | 
|  | 1446 | (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 1)))))), | 
|  | 1447 | (f32 (XSCVUXDSP (COPY_TO_REGCLASS | 
|  | 1448 | (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>; | 
| Nemanja Ivanovic | d3c284f | 2016-07-18 15:30:00 +0000 | [diff] [blame] | 1449 | } | 
|  | 1450 |  | 
|  | 1451 | let Predicates = [IsBigEndian] in { | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1452 | def : Pat<(f32 (PPCfcfids | 
|  | 1453 | (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 0)))))), | 
| Nemanja Ivanovic | d3c284f | 2016-07-18 15:30:00 +0000 | [diff] [blame] | 1454 | (f32 (XSCVSXDSP (COPY_TO_REGCLASS $S, VSFRC)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1455 | def : Pat<(f32 (PPCfcfids | 
|  | 1456 | (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 1)))))), | 
| Nemanja Ivanovic | d3c284f | 2016-07-18 15:30:00 +0000 | [diff] [blame] | 1457 | (f32 (XSCVSXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1458 | def : Pat<(f32 (PPCfcfidus | 
|  | 1459 | (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 0)))))), | 
| Nemanja Ivanovic | d3c284f | 2016-07-18 15:30:00 +0000 | [diff] [blame] | 1460 | (f32 (XSCVUXDSP (COPY_TO_REGCLASS $S, VSFRC)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1461 | def : Pat<(f32 (PPCfcfidus | 
|  | 1462 | (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 1)))))), | 
| Nemanja Ivanovic | d3c284f | 2016-07-18 15:30:00 +0000 | [diff] [blame] | 1463 | (f32 (XSCVUXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>; | 
|  | 1464 | } | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 1465 | def : Pat<(v4i32 (scalar_to_vector ScalarLoads.Li32)), | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 1466 | (v4i32 (XXSPLTWs (LIWAX xoaddr:$src), 1))>; | 
| Nemanja Ivanovic | f3c94b1 | 2015-05-07 18:24:05 +0000 | [diff] [blame] | 1467 | } // AddedComplexity = 400 | 
| Kit Barton | 298beb5 | 2015-02-18 16:21:46 +0000 | [diff] [blame] | 1468 | } // HasP8Vector | 
| Nemanja Ivanovic | c38b531 | 2015-04-11 10:40:42 +0000 | [diff] [blame] | 1469 |  | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 1470 | let UseVSXReg = 1, AddedComplexity = 400 in { | 
| Ehsan Amiri | 99b017a | 2016-03-31 17:47:17 +0000 | [diff] [blame] | 1471 | let Predicates = [HasDirectMove] in { | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1472 | // VSX direct move instructions | 
|  | 1473 | def MFVSRD : XX1_RS6_RD5_XO<31, 51, (outs g8rc:$rA), (ins vsfrc:$XT), | 
|  | 1474 | "mfvsrd $rA, $XT", IIC_VecGeneral, | 
|  | 1475 | [(set i64:$rA, (PPCmfvsr f64:$XT))]>, | 
|  | 1476 | Requires<[In64BitMode]>; | 
| Nemanja Ivanovic | ffcf0fb | 2017-03-15 16:04:53 +0000 | [diff] [blame] | 1477 | let isCodeGenOnly = 1 in | 
|  | 1478 | def MFVRD : XX1_RS6_RD5_XO<31, 51, (outs g8rc:$rA), (ins vrrc:$XT), | 
|  | 1479 | "mfvsrd $rA, $XT", IIC_VecGeneral, | 
|  | 1480 | []>, | 
|  | 1481 | Requires<[In64BitMode]>; | 
| Nemanja Ivanovic | f02def6 | 2015-05-21 19:32:49 +0000 | [diff] [blame] | 1482 | def MFVSRWZ : XX1_RS6_RD5_XO<31, 115, (outs gprc:$rA), (ins vsfrc:$XT), | 
|  | 1483 | "mfvsrwz $rA, $XT", IIC_VecGeneral, | 
|  | 1484 | [(set i32:$rA, (PPCmfvsr f64:$XT))]>; | 
|  | 1485 | def MTVSRD : XX1_RS6_RD5_XO<31, 179, (outs vsfrc:$XT), (ins g8rc:$rA), | 
|  | 1486 | "mtvsrd $XT, $rA", IIC_VecGeneral, | 
|  | 1487 | [(set f64:$XT, (PPCmtvsra i64:$rA))]>, | 
|  | 1488 | Requires<[In64BitMode]>; | 
|  | 1489 | def MTVSRWA : XX1_RS6_RD5_XO<31, 211, (outs vsfrc:$XT), (ins gprc:$rA), | 
|  | 1490 | "mtvsrwa $XT, $rA", IIC_VecGeneral, | 
|  | 1491 | [(set f64:$XT, (PPCmtvsra i32:$rA))]>; | 
|  | 1492 | def MTVSRWZ : XX1_RS6_RD5_XO<31, 243, (outs vsfrc:$XT), (ins gprc:$rA), | 
|  | 1493 | "mtvsrwz $XT, $rA", IIC_VecGeneral, | 
|  | 1494 | [(set f64:$XT, (PPCmtvsrz i32:$rA))]>; | 
| Ehsan Amiri | 99b017a | 2016-03-31 17:47:17 +0000 | [diff] [blame] | 1495 | } // HasDirectMove | 
|  | 1496 |  | 
|  | 1497 | let Predicates = [IsISA3_0, HasDirectMove] in { | 
|  | 1498 | def MTVSRWS: XX1_RS6_RD5_XO<31, 403, (outs vsrc:$XT), (ins gprc:$rA), | 
| Nemanja Ivanovic | d2c3c51 | 2016-09-23 13:25:31 +0000 | [diff] [blame] | 1499 | "mtvsrws $XT, $rA", IIC_VecGeneral, []>; | 
| Ehsan Amiri | 99b017a | 2016-03-31 17:47:17 +0000 | [diff] [blame] | 1500 |  | 
| Guozhi Wei | 22e7da9 | 2017-05-11 22:17:35 +0000 | [diff] [blame] | 1501 | def MTVSRDD: XX1Form<31, 435, (outs vsrc:$XT), (ins g8rc_nox0:$rA, g8rc:$rB), | 
| Ehsan Amiri | 99b017a | 2016-03-31 17:47:17 +0000 | [diff] [blame] | 1502 | "mtvsrdd $XT, $rA, $rB", IIC_VecGeneral, | 
|  | 1503 | []>, Requires<[In64BitMode]>; | 
|  | 1504 |  | 
|  | 1505 | def MFVSRLD: XX1_RS6_RD5_XO<31, 307, (outs g8rc:$rA), (ins vsrc:$XT), | 
|  | 1506 | "mfvsrld $rA, $XT", IIC_VecGeneral, | 
|  | 1507 | []>, Requires<[In64BitMode]>; | 
|  | 1508 |  | 
|  | 1509 | } // IsISA3_0, HasDirectMove | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 1510 | } // UseVSXReg = 1 | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1511 |  | 
| Nemanja Ivanovic | ffcf0fb | 2017-03-15 16:04:53 +0000 | [diff] [blame] | 1512 | // We want to parse this from asm, but we don't want to emit this as it would | 
|  | 1513 | // be emitted with a VSX reg. So leave Emit = 0 here. | 
|  | 1514 | def : InstAlias<"mfvrd $rA, $XT", | 
|  | 1515 | (MFVRD g8rc:$rA, vrrc:$XT), 0>; | 
|  | 1516 | def : InstAlias<"mffprd $rA, $src", | 
|  | 1517 | (MFVSRD g8rc:$rA, f8rc:$src)>; | 
|  | 1518 |  | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1519 | /*  Direct moves of various widths from GPR's into VSR's. Each move lines | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1520 | the value up into element 0 (both BE and LE). Namely, entities smaller than | 
|  | 1521 | a doubleword are shifted left and moved for BE. For LE, they're moved, then | 
|  | 1522 | swapped to go into the least significant element of the VSR. | 
|  | 1523 | */ | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1524 | def MovesToVSR { | 
|  | 1525 | dag BE_BYTE_0 = | 
|  | 1526 | (MTVSRD | 
|  | 1527 | (RLDICR | 
|  | 1528 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 56, 7)); | 
|  | 1529 | dag BE_HALF_0 = | 
|  | 1530 | (MTVSRD | 
|  | 1531 | (RLDICR | 
|  | 1532 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 48, 15)); | 
|  | 1533 | dag BE_WORD_0 = | 
|  | 1534 | (MTVSRD | 
|  | 1535 | (RLDICR | 
|  | 1536 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 32, 31)); | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1537 | dag BE_DWORD_0 = (MTVSRD $A); | 
|  | 1538 |  | 
|  | 1539 | dag LE_MTVSRW = (MTVSRD (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32)); | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1540 | dag LE_WORD_1 = (v2i64 (INSERT_SUBREG (v2i64 (IMPLICIT_DEF)), | 
|  | 1541 | LE_MTVSRW, sub_64)); | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1542 | dag LE_WORD_0 = (XXPERMDI LE_WORD_1, LE_WORD_1, 2); | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1543 | dag LE_DWORD_1 = (v2i64 (INSERT_SUBREG (v2i64 (IMPLICIT_DEF)), | 
|  | 1544 | BE_DWORD_0, sub_64)); | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1545 | dag LE_DWORD_0 = (XXPERMDI LE_DWORD_1, LE_DWORD_1, 2); | 
|  | 1546 | } | 
|  | 1547 |  | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1548 | /*  Patterns for extracting elements out of vectors. Integer elements are | 
|  | 1549 | extracted using direct move operations. Patterns for extracting elements | 
|  | 1550 | whose indices are not available at compile time are also provided with | 
|  | 1551 | various _VARIABLE_ patterns. | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1552 | The numbering for the DAG's is for LE, but when used on BE, the correct | 
|  | 1553 | LE element can just be used (i.e. LE_BYTE_2 == BE_BYTE_13). | 
|  | 1554 | */ | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1555 | def VectorExtractions { | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1556 | // Doubleword extraction | 
|  | 1557 | dag LE_DWORD_0 = | 
|  | 1558 | (MFVSRD | 
|  | 1559 | (EXTRACT_SUBREG | 
|  | 1560 | (XXPERMDI (COPY_TO_REGCLASS $S, VSRC), | 
|  | 1561 | (COPY_TO_REGCLASS $S, VSRC), 2), sub_64)); | 
|  | 1562 | dag LE_DWORD_1 = (MFVSRD | 
|  | 1563 | (EXTRACT_SUBREG | 
|  | 1564 | (v2i64 (COPY_TO_REGCLASS $S, VSRC)), sub_64)); | 
|  | 1565 |  | 
|  | 1566 | // Word extraction | 
| Nemanja Ivanovic | eebbcb6 | 2016-07-12 12:16:27 +0000 | [diff] [blame] | 1567 | dag LE_WORD_0 = (MFVSRWZ (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64)); | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1568 | dag LE_WORD_1 = (MFVSRWZ (EXTRACT_SUBREG (XXSLDWI $S, $S, 1), sub_64)); | 
|  | 1569 | dag LE_WORD_2 = (MFVSRWZ (EXTRACT_SUBREG | 
|  | 1570 | (v2i64 (COPY_TO_REGCLASS $S, VSRC)), sub_64)); | 
|  | 1571 | dag LE_WORD_3 = (MFVSRWZ (EXTRACT_SUBREG (XXSLDWI $S, $S, 3), sub_64)); | 
|  | 1572 |  | 
|  | 1573 | // Halfword extraction | 
|  | 1574 | dag LE_HALF_0 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 0, 48), sub_32)); | 
|  | 1575 | dag LE_HALF_1 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 48, 48), sub_32)); | 
|  | 1576 | dag LE_HALF_2 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 32, 48), sub_32)); | 
|  | 1577 | dag LE_HALF_3 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 16, 48), sub_32)); | 
|  | 1578 | dag LE_HALF_4 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 0, 48), sub_32)); | 
|  | 1579 | dag LE_HALF_5 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 48, 48), sub_32)); | 
|  | 1580 | dag LE_HALF_6 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 32, 48), sub_32)); | 
|  | 1581 | dag LE_HALF_7 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 16, 48), sub_32)); | 
|  | 1582 |  | 
|  | 1583 | // Byte extraction | 
|  | 1584 | dag LE_BYTE_0 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 0, 56), sub_32)); | 
|  | 1585 | dag LE_BYTE_1 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 56, 56), sub_32)); | 
|  | 1586 | dag LE_BYTE_2 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 48, 56), sub_32)); | 
|  | 1587 | dag LE_BYTE_3 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 40, 56), sub_32)); | 
|  | 1588 | dag LE_BYTE_4 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 32, 56), sub_32)); | 
|  | 1589 | dag LE_BYTE_5 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 24, 56), sub_32)); | 
|  | 1590 | dag LE_BYTE_6 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 16, 56), sub_32)); | 
|  | 1591 | dag LE_BYTE_7 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 8, 56), sub_32)); | 
|  | 1592 | dag LE_BYTE_8 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 0, 56), sub_32)); | 
|  | 1593 | dag LE_BYTE_9 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 56, 56), sub_32)); | 
|  | 1594 | dag LE_BYTE_10 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 48, 56), sub_32)); | 
|  | 1595 | dag LE_BYTE_11 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 40, 56), sub_32)); | 
|  | 1596 | dag LE_BYTE_12 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 32, 56), sub_32)); | 
|  | 1597 | dag LE_BYTE_13 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 24, 56), sub_32)); | 
|  | 1598 | dag LE_BYTE_14 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 16, 56), sub_32)); | 
|  | 1599 | dag LE_BYTE_15 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 8, 56), sub_32)); | 
|  | 1600 |  | 
|  | 1601 | /* Variable element number (BE and LE patterns must be specified separately) | 
|  | 1602 | This is a rather involved process. | 
|  | 1603 |  | 
|  | 1604 | Conceptually, this is how the move is accomplished: | 
|  | 1605 | 1. Identify which doubleword contains the element | 
|  | 1606 | 2. Shift in the VMX register so that the correct doubleword is correctly | 
|  | 1607 | lined up for the MFVSRD | 
|  | 1608 | 3. Perform the move so that the element (along with some extra stuff) | 
|  | 1609 | is in the GPR | 
|  | 1610 | 4. Right shift within the GPR so that the element is right-justified | 
|  | 1611 |  | 
|  | 1612 | Of course, the index is an element number which has a different meaning | 
|  | 1613 | on LE/BE so the patterns have to be specified separately. | 
|  | 1614 |  | 
|  | 1615 | Note: The final result will be the element right-justified with high | 
|  | 1616 | order bits being arbitrarily defined (namely, whatever was in the | 
|  | 1617 | vector register to the left of the value originally). | 
|  | 1618 | */ | 
|  | 1619 |  | 
|  | 1620 | /*  LE variable byte | 
|  | 1621 | Number 1. above: | 
|  | 1622 | - For elements 0-7, we shift left by 8 bytes since they're on the right | 
|  | 1623 | - For elements 8-15, we need not shift (shift left by zero bytes) | 
|  | 1624 | This is accomplished by inverting the bits of the index and AND-ing | 
|  | 1625 | with 0x8 (i.e. clearing all bits of the index and inverting bit 60). | 
|  | 1626 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1627 | dag LE_VBYTE_PERM_VEC = (v16i8 (LVSL ZERO8, (ANDC8 (LI8 8), $Idx))); | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1628 |  | 
|  | 1629 | //  Number 2. above: | 
|  | 1630 | //  - Now that we set up the shift amount, we shift in the VMX register | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1631 | dag LE_VBYTE_PERMUTE = (v16i8 (VPERM $S, $S, LE_VBYTE_PERM_VEC)); | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1632 |  | 
|  | 1633 | //  Number 3. above: | 
|  | 1634 | //  - The doubleword containing our element is moved to a GPR | 
|  | 1635 | dag LE_MV_VBYTE = (MFVSRD | 
|  | 1636 | (EXTRACT_SUBREG | 
|  | 1637 | (v2i64 (COPY_TO_REGCLASS LE_VBYTE_PERMUTE, VSRC)), | 
|  | 1638 | sub_64)); | 
|  | 1639 |  | 
|  | 1640 | /*  Number 4. above: | 
|  | 1641 | - Truncate the element number to the range 0-7 (8-15 are symmetrical | 
|  | 1642 | and out of range values are truncated accordingly) | 
|  | 1643 | - Multiply by 8 as we need to shift right by the number of bits, not bytes | 
|  | 1644 | - Shift right in the GPR by the calculated value | 
|  | 1645 | */ | 
|  | 1646 | dag LE_VBYTE_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 7), $Idx), 3, 60), | 
|  | 1647 | sub_32); | 
|  | 1648 | dag LE_VARIABLE_BYTE = (EXTRACT_SUBREG (SRD LE_MV_VBYTE, LE_VBYTE_SHIFT), | 
|  | 1649 | sub_32); | 
|  | 1650 |  | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1651 | /*  LE variable halfword | 
|  | 1652 | Number 1. above: | 
|  | 1653 | - For elements 0-3, we shift left by 8 since they're on the right | 
|  | 1654 | - For elements 4-7, we need not shift (shift left by zero bytes) | 
|  | 1655 | Similarly to the byte pattern, we invert the bits of the index, but we | 
|  | 1656 | AND with 0x4 (i.e. clear all bits of the index and invert bit 61). | 
|  | 1657 | Of course, the shift is still by 8 bytes, so we must multiply by 2. | 
|  | 1658 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1659 | dag LE_VHALF_PERM_VEC = | 
|  | 1660 | (v16i8 (LVSL ZERO8, (RLDICR (ANDC8 (LI8 4), $Idx), 1, 62))); | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1661 |  | 
|  | 1662 | //  Number 2. above: | 
|  | 1663 | //  - Now that we set up the shift amount, we shift in the VMX register | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1664 | dag LE_VHALF_PERMUTE = (v16i8 (VPERM $S, $S, LE_VHALF_PERM_VEC)); | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1665 |  | 
|  | 1666 | //  Number 3. above: | 
|  | 1667 | //  - The doubleword containing our element is moved to a GPR | 
|  | 1668 | dag LE_MV_VHALF = (MFVSRD | 
|  | 1669 | (EXTRACT_SUBREG | 
|  | 1670 | (v2i64 (COPY_TO_REGCLASS LE_VHALF_PERMUTE, VSRC)), | 
|  | 1671 | sub_64)); | 
|  | 1672 |  | 
|  | 1673 | /*  Number 4. above: | 
|  | 1674 | - Truncate the element number to the range 0-3 (4-7 are symmetrical | 
|  | 1675 | and out of range values are truncated accordingly) | 
|  | 1676 | - Multiply by 16 as we need to shift right by the number of bits | 
|  | 1677 | - Shift right in the GPR by the calculated value | 
|  | 1678 | */ | 
|  | 1679 | dag LE_VHALF_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 3), $Idx), 4, 59), | 
|  | 1680 | sub_32); | 
|  | 1681 | dag LE_VARIABLE_HALF = (EXTRACT_SUBREG (SRD LE_MV_VHALF, LE_VHALF_SHIFT), | 
|  | 1682 | sub_32); | 
|  | 1683 |  | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1684 | /*  LE variable word | 
|  | 1685 | Number 1. above: | 
|  | 1686 | - For elements 0-1, we shift left by 8 since they're on the right | 
|  | 1687 | - For elements 2-3, we need not shift | 
|  | 1688 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1689 | dag LE_VWORD_PERM_VEC = (v16i8 (LVSL ZERO8, | 
|  | 1690 | (RLDICR (ANDC8 (LI8 2), $Idx), 2, 61))); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1691 |  | 
|  | 1692 | //  Number 2. above: | 
|  | 1693 | //  - Now that we set up the shift amount, we shift in the VMX register | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1694 | dag LE_VWORD_PERMUTE = (v16i8 (VPERM $S, $S, LE_VWORD_PERM_VEC)); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1695 |  | 
|  | 1696 | //  Number 3. above: | 
|  | 1697 | //  - The doubleword containing our element is moved to a GPR | 
|  | 1698 | dag LE_MV_VWORD = (MFVSRD | 
|  | 1699 | (EXTRACT_SUBREG | 
|  | 1700 | (v2i64 (COPY_TO_REGCLASS LE_VWORD_PERMUTE, VSRC)), | 
|  | 1701 | sub_64)); | 
|  | 1702 |  | 
|  | 1703 | /*  Number 4. above: | 
|  | 1704 | - Truncate the element number to the range 0-1 (2-3 are symmetrical | 
|  | 1705 | and out of range values are truncated accordingly) | 
|  | 1706 | - Multiply by 32 as we need to shift right by the number of bits | 
|  | 1707 | - Shift right in the GPR by the calculated value | 
|  | 1708 | */ | 
|  | 1709 | dag LE_VWORD_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 1), $Idx), 5, 58), | 
|  | 1710 | sub_32); | 
|  | 1711 | dag LE_VARIABLE_WORD = (EXTRACT_SUBREG (SRD LE_MV_VWORD, LE_VWORD_SHIFT), | 
|  | 1712 | sub_32); | 
|  | 1713 |  | 
|  | 1714 | /*  LE variable doubleword | 
|  | 1715 | Number 1. above: | 
|  | 1716 | - For element 0, we shift left by 8 since it's on the right | 
|  | 1717 | - For element 1, we need not shift | 
|  | 1718 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1719 | dag LE_VDWORD_PERM_VEC = (v16i8 (LVSL ZERO8, | 
|  | 1720 | (RLDICR (ANDC8 (LI8 1), $Idx), 3, 60))); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1721 |  | 
|  | 1722 | //  Number 2. above: | 
|  | 1723 | //  - Now that we set up the shift amount, we shift in the VMX register | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1724 | dag LE_VDWORD_PERMUTE = (v16i8 (VPERM $S, $S, LE_VDWORD_PERM_VEC)); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1725 |  | 
|  | 1726 | // Number 3. above: | 
|  | 1727 | //  - The doubleword containing our element is moved to a GPR | 
|  | 1728 | //  - Number 4. is not needed for the doubleword as the value is 64-bits | 
|  | 1729 | dag LE_VARIABLE_DWORD = | 
|  | 1730 | (MFVSRD (EXTRACT_SUBREG | 
|  | 1731 | (v2i64 (COPY_TO_REGCLASS LE_VDWORD_PERMUTE, VSRC)), | 
|  | 1732 | sub_64)); | 
|  | 1733 |  | 
|  | 1734 | /*  LE variable float | 
|  | 1735 | - Shift the vector to line up the desired element to BE Word 0 | 
|  | 1736 | - Convert 32-bit float to a 64-bit single precision float | 
|  | 1737 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1738 | dag LE_VFLOAT_PERM_VEC = (v16i8 (LVSL ZERO8, | 
|  | 1739 | (RLDICR (XOR8 (LI8 3), $Idx), 2, 61))); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1740 | dag LE_VFLOAT_PERMUTE = (VPERM $S, $S, LE_VFLOAT_PERM_VEC); | 
|  | 1741 | dag LE_VARIABLE_FLOAT = (XSCVSPDPN LE_VFLOAT_PERMUTE); | 
|  | 1742 |  | 
|  | 1743 | /*  LE variable double | 
|  | 1744 | Same as the LE doubleword except there is no move. | 
|  | 1745 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1746 | dag LE_VDOUBLE_PERMUTE = (v16i8 (VPERM (v16i8 (COPY_TO_REGCLASS $S, VRRC)), | 
|  | 1747 | (v16i8 (COPY_TO_REGCLASS $S, VRRC)), | 
|  | 1748 | LE_VDWORD_PERM_VEC)); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1749 | dag LE_VARIABLE_DOUBLE = (COPY_TO_REGCLASS LE_VDOUBLE_PERMUTE, VSRC); | 
|  | 1750 |  | 
|  | 1751 | /*  BE variable byte | 
|  | 1752 | The algorithm here is the same as the LE variable byte except: | 
|  | 1753 | - The shift in the VMX register is by 0/8 for opposite element numbers so | 
|  | 1754 | we simply AND the element number with 0x8 | 
|  | 1755 | - The order of elements after the move to GPR is reversed, so we invert | 
|  | 1756 | the bits of the index prior to truncating to the range 0-7 | 
|  | 1757 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1758 | dag BE_VBYTE_PERM_VEC = (v16i8 (LVSL ZERO8, (ANDIo8 $Idx, 8))); | 
|  | 1759 | dag BE_VBYTE_PERMUTE = (v16i8 (VPERM $S, $S, BE_VBYTE_PERM_VEC)); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1760 | dag BE_MV_VBYTE = (MFVSRD | 
|  | 1761 | (EXTRACT_SUBREG | 
|  | 1762 | (v2i64 (COPY_TO_REGCLASS BE_VBYTE_PERMUTE, VSRC)), | 
|  | 1763 | sub_64)); | 
|  | 1764 | dag BE_VBYTE_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 7), $Idx), 3, 60), | 
|  | 1765 | sub_32); | 
|  | 1766 | dag BE_VARIABLE_BYTE = (EXTRACT_SUBREG (SRD BE_MV_VBYTE, BE_VBYTE_SHIFT), | 
|  | 1767 | sub_32); | 
|  | 1768 |  | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1769 | /*  BE variable halfword | 
|  | 1770 | The algorithm here is the same as the LE variable halfword except: | 
|  | 1771 | - The shift in the VMX register is by 0/8 for opposite element numbers so | 
|  | 1772 | we simply AND the element number with 0x4 and multiply by 2 | 
|  | 1773 | - The order of elements after the move to GPR is reversed, so we invert | 
|  | 1774 | the bits of the index prior to truncating to the range 0-3 | 
|  | 1775 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1776 | dag BE_VHALF_PERM_VEC = (v16i8 (LVSL ZERO8, | 
|  | 1777 | (RLDICR (ANDIo8 $Idx, 4), 1, 62))); | 
|  | 1778 | dag BE_VHALF_PERMUTE = (v16i8 (VPERM $S, $S, BE_VHALF_PERM_VEC)); | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1779 | dag BE_MV_VHALF = (MFVSRD | 
|  | 1780 | (EXTRACT_SUBREG | 
|  | 1781 | (v2i64 (COPY_TO_REGCLASS BE_VHALF_PERMUTE, VSRC)), | 
|  | 1782 | sub_64)); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1783 | dag BE_VHALF_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 3), $Idx), 4, 59), | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1784 | sub_32); | 
|  | 1785 | dag BE_VARIABLE_HALF = (EXTRACT_SUBREG (SRD BE_MV_VHALF, BE_VHALF_SHIFT), | 
|  | 1786 | sub_32); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1787 |  | 
|  | 1788 | /*  BE variable word | 
|  | 1789 | The algorithm is the same as the LE variable word except: | 
|  | 1790 | - The shift in the VMX register happens for opposite element numbers | 
|  | 1791 | - The order of elements after the move to GPR is reversed, so we invert | 
|  | 1792 | the bits of the index prior to truncating to the range 0-1 | 
|  | 1793 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1794 | dag BE_VWORD_PERM_VEC = (v16i8 (LVSL ZERO8, | 
|  | 1795 | (RLDICR (ANDIo8 $Idx, 2), 2, 61))); | 
|  | 1796 | dag BE_VWORD_PERMUTE = (v16i8 (VPERM $S, $S, BE_VWORD_PERM_VEC)); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1797 | dag BE_MV_VWORD = (MFVSRD | 
|  | 1798 | (EXTRACT_SUBREG | 
|  | 1799 | (v2i64 (COPY_TO_REGCLASS BE_VWORD_PERMUTE, VSRC)), | 
|  | 1800 | sub_64)); | 
|  | 1801 | dag BE_VWORD_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 1), $Idx), 5, 58), | 
|  | 1802 | sub_32); | 
|  | 1803 | dag BE_VARIABLE_WORD = (EXTRACT_SUBREG (SRD BE_MV_VWORD, BE_VWORD_SHIFT), | 
|  | 1804 | sub_32); | 
|  | 1805 |  | 
|  | 1806 | /*  BE variable doubleword | 
|  | 1807 | Same as the LE doubleword except we shift in the VMX register for opposite | 
|  | 1808 | element indices. | 
|  | 1809 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1810 | dag BE_VDWORD_PERM_VEC = (v16i8 (LVSL ZERO8, | 
|  | 1811 | (RLDICR (ANDIo8 $Idx, 1), 3, 60))); | 
|  | 1812 | dag BE_VDWORD_PERMUTE = (v16i8 (VPERM $S, $S, BE_VDWORD_PERM_VEC)); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1813 | dag BE_VARIABLE_DWORD = | 
|  | 1814 | (MFVSRD (EXTRACT_SUBREG | 
|  | 1815 | (v2i64 (COPY_TO_REGCLASS BE_VDWORD_PERMUTE, VSRC)), | 
|  | 1816 | sub_64)); | 
|  | 1817 |  | 
|  | 1818 | /*  BE variable float | 
|  | 1819 | - Shift the vector to line up the desired element to BE Word 0 | 
|  | 1820 | - Convert 32-bit float to a 64-bit single precision float | 
|  | 1821 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1822 | dag BE_VFLOAT_PERM_VEC = (v16i8 (LVSL ZERO8, (RLDICR $Idx, 2, 61))); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1823 | dag BE_VFLOAT_PERMUTE = (VPERM $S, $S, BE_VFLOAT_PERM_VEC); | 
|  | 1824 | dag BE_VARIABLE_FLOAT = (XSCVSPDPN BE_VFLOAT_PERMUTE); | 
|  | 1825 |  | 
|  | 1826 | /* BE variable double | 
|  | 1827 | Same as the BE doubleword except there is no move. | 
|  | 1828 | */ | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 1829 | dag BE_VDOUBLE_PERMUTE = (v16i8 (VPERM (v16i8 (COPY_TO_REGCLASS $S, VRRC)), | 
|  | 1830 | (v16i8 (COPY_TO_REGCLASS $S, VRRC)), | 
|  | 1831 | BE_VDWORD_PERM_VEC)); | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1832 | dag BE_VARIABLE_DOUBLE = (COPY_TO_REGCLASS BE_VDOUBLE_PERMUTE, VSRC); | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1833 | } | 
|  | 1834 |  | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 1835 | def NoP9Altivec : Predicate<"!PPCSubTarget->hasP9Altivec()">; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 1836 | let AddedComplexity = 400 in { | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1837 | // v4f32 scalar <-> vector conversions (BE) | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1838 | let Predicates = [IsBigEndian, HasP8Vector] in { | 
|  | 1839 | def : Pat<(v4f32 (scalar_to_vector f32:$A)), | 
|  | 1840 | (v4f32 (XSCVDPSPN $A))>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1841 | def : Pat<(f32 (vector_extract v4f32:$S, 0)), | 
|  | 1842 | (f32 (XSCVSPDPN $S))>; | 
|  | 1843 | def : Pat<(f32 (vector_extract v4f32:$S, 1)), | 
|  | 1844 | (f32 (XSCVSPDPN (XXSLDWI $S, $S, 1)))>; | 
|  | 1845 | def : Pat<(f32 (vector_extract v4f32:$S, 2)), | 
| Nemanja Ivanovic | eebbcb6 | 2016-07-12 12:16:27 +0000 | [diff] [blame] | 1846 | (f32 (XSCVSPDPN (XXPERMDI $S, $S, 2)))>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1847 | def : Pat<(f32 (vector_extract v4f32:$S, 3)), | 
|  | 1848 | (f32 (XSCVSPDPN (XXSLDWI $S, $S, 3)))>; | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1849 | def : Pat<(f32 (vector_extract v4f32:$S, i64:$Idx)), | 
|  | 1850 | (f32 VectorExtractions.BE_VARIABLE_FLOAT)>; | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1851 | } // IsBigEndian, HasP8Vector | 
|  | 1852 |  | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1853 | // Variable index vector_extract for v2f64 does not require P8Vector | 
|  | 1854 | let Predicates = [IsBigEndian, HasVSX] in | 
|  | 1855 | def : Pat<(f64 (vector_extract v2f64:$S, i64:$Idx)), | 
|  | 1856 | (f64 VectorExtractions.BE_VARIABLE_DOUBLE)>; | 
|  | 1857 |  | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1858 | let Predicates = [IsBigEndian, HasDirectMove] in { | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1859 | // v16i8 scalar <-> vector conversions (BE) | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1860 | def : Pat<(v16i8 (scalar_to_vector i32:$A)), | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1861 | (v16i8 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_BYTE_0, sub_64))>; | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1862 | def : Pat<(v8i16 (scalar_to_vector i32:$A)), | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1863 | (v8i16 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_HALF_0, sub_64))>; | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1864 | def : Pat<(v4i32 (scalar_to_vector i32:$A)), | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1865 | (v4i32 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_WORD_0, sub_64))>; | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1866 | def : Pat<(v2i64 (scalar_to_vector i64:$A)), | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1867 | (v2i64 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_DWORD_0, sub_64))>; | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 1868 |  | 
|  | 1869 | // v2i64 scalar <-> vector conversions (BE) | 
|  | 1870 | def : Pat<(i64 (vector_extract v2i64:$S, 0)), | 
|  | 1871 | (i64 VectorExtractions.LE_DWORD_1)>; | 
|  | 1872 | def : Pat<(i64 (vector_extract v2i64:$S, 1)), | 
|  | 1873 | (i64 VectorExtractions.LE_DWORD_0)>; | 
|  | 1874 | def : Pat<(i64 (vector_extract v2i64:$S, i64:$Idx)), | 
|  | 1875 | (i64 VectorExtractions.BE_VARIABLE_DWORD)>; | 
|  | 1876 | } // IsBigEndian, HasDirectMove | 
|  | 1877 |  | 
|  | 1878 | let Predicates = [IsBigEndian, HasDirectMove, NoP9Altivec] in { | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1879 | def : Pat<(i32 (vector_extract v16i8:$S, 0)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1880 | (i32 VectorExtractions.LE_BYTE_15)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1881 | def : Pat<(i32 (vector_extract v16i8:$S, 1)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1882 | (i32 VectorExtractions.LE_BYTE_14)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1883 | def : Pat<(i32 (vector_extract v16i8:$S, 2)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1884 | (i32 VectorExtractions.LE_BYTE_13)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1885 | def : Pat<(i32 (vector_extract v16i8:$S, 3)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1886 | (i32 VectorExtractions.LE_BYTE_12)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1887 | def : Pat<(i32 (vector_extract v16i8:$S, 4)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1888 | (i32 VectorExtractions.LE_BYTE_11)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1889 | def : Pat<(i32 (vector_extract v16i8:$S, 5)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1890 | (i32 VectorExtractions.LE_BYTE_10)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1891 | def : Pat<(i32 (vector_extract v16i8:$S, 6)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1892 | (i32 VectorExtractions.LE_BYTE_9)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1893 | def : Pat<(i32 (vector_extract v16i8:$S, 7)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1894 | (i32 VectorExtractions.LE_BYTE_8)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1895 | def : Pat<(i32 (vector_extract v16i8:$S, 8)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1896 | (i32 VectorExtractions.LE_BYTE_7)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1897 | def : Pat<(i32 (vector_extract v16i8:$S, 9)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1898 | (i32 VectorExtractions.LE_BYTE_6)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1899 | def : Pat<(i32 (vector_extract v16i8:$S, 10)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1900 | (i32 VectorExtractions.LE_BYTE_5)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1901 | def : Pat<(i32 (vector_extract v16i8:$S, 11)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1902 | (i32 VectorExtractions.LE_BYTE_4)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1903 | def : Pat<(i32 (vector_extract v16i8:$S, 12)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1904 | (i32 VectorExtractions.LE_BYTE_3)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1905 | def : Pat<(i32 (vector_extract v16i8:$S, 13)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1906 | (i32 VectorExtractions.LE_BYTE_2)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1907 | def : Pat<(i32 (vector_extract v16i8:$S, 14)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1908 | (i32 VectorExtractions.LE_BYTE_1)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1909 | def : Pat<(i32 (vector_extract v16i8:$S, 15)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1910 | (i32 VectorExtractions.LE_BYTE_0)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1911 | def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1912 | (i32 VectorExtractions.BE_VARIABLE_BYTE)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1913 |  | 
|  | 1914 | // v8i16 scalar <-> vector conversions (BE) | 
|  | 1915 | def : Pat<(i32 (vector_extract v8i16:$S, 0)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1916 | (i32 VectorExtractions.LE_HALF_7)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1917 | def : Pat<(i32 (vector_extract v8i16:$S, 1)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1918 | (i32 VectorExtractions.LE_HALF_6)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1919 | def : Pat<(i32 (vector_extract v8i16:$S, 2)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1920 | (i32 VectorExtractions.LE_HALF_5)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1921 | def : Pat<(i32 (vector_extract v8i16:$S, 3)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1922 | (i32 VectorExtractions.LE_HALF_4)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1923 | def : Pat<(i32 (vector_extract v8i16:$S, 4)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1924 | (i32 VectorExtractions.LE_HALF_3)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1925 | def : Pat<(i32 (vector_extract v8i16:$S, 5)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1926 | (i32 VectorExtractions.LE_HALF_2)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1927 | def : Pat<(i32 (vector_extract v8i16:$S, 6)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1928 | (i32 VectorExtractions.LE_HALF_1)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1929 | def : Pat<(i32 (vector_extract v8i16:$S, 7)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1930 | (i32 VectorExtractions.LE_HALF_0)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1931 | def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1932 | (i32 VectorExtractions.BE_VARIABLE_HALF)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1933 |  | 
|  | 1934 | // v4i32 scalar <-> vector conversions (BE) | 
|  | 1935 | def : Pat<(i32 (vector_extract v4i32:$S, 0)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1936 | (i32 VectorExtractions.LE_WORD_3)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1937 | def : Pat<(i32 (vector_extract v4i32:$S, 1)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1938 | (i32 VectorExtractions.LE_WORD_2)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1939 | def : Pat<(i32 (vector_extract v4i32:$S, 2)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1940 | (i32 VectorExtractions.LE_WORD_1)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1941 | def : Pat<(i32 (vector_extract v4i32:$S, 3)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1942 | (i32 VectorExtractions.LE_WORD_0)>; | 
|  | 1943 | def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)), | 
|  | 1944 | (i32 VectorExtractions.BE_VARIABLE_WORD)>; | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 1945 | } // IsBigEndian, HasDirectMove, NoP9Altivec | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1946 |  | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1947 | // v4f32 scalar <-> vector conversions (LE) | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1948 | let Predicates = [IsLittleEndian, HasP8Vector] in { | 
|  | 1949 | def : Pat<(v4f32 (scalar_to_vector f32:$A)), | 
|  | 1950 | (v4f32 (XXSLDWI (XSCVDPSPN $A), (XSCVDPSPN $A), 1))>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1951 | def : Pat<(f32 (vector_extract v4f32:$S, 0)), | 
|  | 1952 | (f32 (XSCVSPDPN (XXSLDWI $S, $S, 3)))>; | 
|  | 1953 | def : Pat<(f32 (vector_extract v4f32:$S, 1)), | 
| Nemanja Ivanovic | eebbcb6 | 2016-07-12 12:16:27 +0000 | [diff] [blame] | 1954 | (f32 (XSCVSPDPN (XXPERMDI $S, $S, 2)))>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 1955 | def : Pat<(f32 (vector_extract v4f32:$S, 2)), | 
|  | 1956 | (f32 (XSCVSPDPN (XXSLDWI $S, $S, 1)))>; | 
|  | 1957 | def : Pat<(f32 (vector_extract v4f32:$S, 3)), | 
|  | 1958 | (f32 (XSCVSPDPN $S))>; | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1959 | def : Pat<(f32 (vector_extract v4f32:$S, i64:$Idx)), | 
|  | 1960 | (f32 VectorExtractions.LE_VARIABLE_FLOAT)>; | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 1961 | } // IsLittleEndian, HasP8Vector | 
|  | 1962 |  | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 1963 | // Variable index vector_extract for v2f64 does not require P8Vector | 
|  | 1964 | let Predicates = [IsLittleEndian, HasVSX] in | 
|  | 1965 | def : Pat<(f64 (vector_extract v2f64:$S, i64:$Idx)), | 
|  | 1966 | (f64 VectorExtractions.LE_VARIABLE_DOUBLE)>; | 
|  | 1967 |  | 
| Nemanja Ivanovic | b89c27f | 2017-05-02 01:47:34 +0000 | [diff] [blame] | 1968 | def : Pat<(v4i32 (int_ppc_vsx_lxvw4x_be xoaddr:$src)), (LXVW4X xoaddr:$src)>; | 
|  | 1969 | def : Pat<(v2f64 (int_ppc_vsx_lxvd2x_be xoaddr:$src)), (LXVD2X xoaddr:$src)>; | 
| Tony Jiang | 5f850cd | 2016-11-15 14:25:56 +0000 | [diff] [blame] | 1970 |  | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 1971 | // Variable index unsigned vector_extract on Power9 | 
|  | 1972 | let Predicates = [HasP9Altivec, IsLittleEndian] in { | 
|  | 1973 | def : Pat<(i64 (anyext (i32 (vector_extract v16i8:$S, i64:$Idx)))), | 
|  | 1974 | (VEXTUBRX $Idx, $S)>; | 
|  | 1975 |  | 
|  | 1976 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, i64:$Idx)))), | 
|  | 1977 | (VEXTUHRX (RLWINM8 $Idx, 1, 28, 30), $S)>; | 
|  | 1978 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 0)))), | 
|  | 1979 | (VEXTUHRX (LI8 0), $S)>; | 
|  | 1980 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 1)))), | 
|  | 1981 | (VEXTUHRX (LI8 2), $S)>; | 
|  | 1982 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 2)))), | 
|  | 1983 | (VEXTUHRX (LI8 4), $S)>; | 
|  | 1984 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 3)))), | 
|  | 1985 | (VEXTUHRX (LI8 6), $S)>; | 
|  | 1986 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 4)))), | 
|  | 1987 | (VEXTUHRX (LI8 8), $S)>; | 
|  | 1988 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 5)))), | 
|  | 1989 | (VEXTUHRX (LI8 10), $S)>; | 
|  | 1990 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 6)))), | 
|  | 1991 | (VEXTUHRX (LI8 12), $S)>; | 
|  | 1992 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 7)))), | 
|  | 1993 | (VEXTUHRX (LI8 14), $S)>; | 
|  | 1994 |  | 
|  | 1995 | def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, i64:$Idx)))), | 
|  | 1996 | (VEXTUWRX (RLWINM8 $Idx, 2, 28, 29), $S)>; | 
|  | 1997 | def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 0)))), | 
|  | 1998 | (VEXTUWRX (LI8 0), $S)>; | 
|  | 1999 | def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 1)))), | 
|  | 2000 | (VEXTUWRX (LI8 4), $S)>; | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2001 | // For extracting LE word 2, MFVSRWZ is better than VEXTUWRX | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 2002 | def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 2)))), | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2003 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 2004 | (i32 VectorExtractions.LE_WORD_2), sub_32)>; | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 2005 | def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 3)))), | 
|  | 2006 | (VEXTUWRX (LI8 12), $S)>; | 
|  | 2007 |  | 
|  | 2008 | def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, i64:$Idx)))), | 
|  | 2009 | (EXTSW (VEXTUWRX (RLWINM8 $Idx, 2, 28, 29), $S))>; | 
|  | 2010 | def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 0)))), | 
|  | 2011 | (EXTSW (VEXTUWRX (LI8 0), $S))>; | 
|  | 2012 | def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 1)))), | 
|  | 2013 | (EXTSW (VEXTUWRX (LI8 4), $S))>; | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2014 | // For extracting LE word 2, MFVSRWZ is better than VEXTUWRX | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 2015 | def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 2)))), | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2016 | (EXTSW (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 2017 | (i32 VectorExtractions.LE_WORD_2), sub_32))>; | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 2018 | def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 3)))), | 
|  | 2019 | (EXTSW (VEXTUWRX (LI8 12), $S))>; | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2020 |  | 
|  | 2021 | def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)), | 
|  | 2022 | (i32 (EXTRACT_SUBREG (VEXTUBRX $Idx, $S), sub_32))>; | 
|  | 2023 | def : Pat<(i32 (vector_extract v16i8:$S, 0)), | 
|  | 2024 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 0), $S), sub_32))>; | 
|  | 2025 | def : Pat<(i32 (vector_extract v16i8:$S, 1)), | 
|  | 2026 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 1), $S), sub_32))>; | 
|  | 2027 | def : Pat<(i32 (vector_extract v16i8:$S, 2)), | 
|  | 2028 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 2), $S), sub_32))>; | 
|  | 2029 | def : Pat<(i32 (vector_extract v16i8:$S, 3)), | 
|  | 2030 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 3), $S), sub_32))>; | 
|  | 2031 | def : Pat<(i32 (vector_extract v16i8:$S, 4)), | 
|  | 2032 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 4), $S), sub_32))>; | 
|  | 2033 | def : Pat<(i32 (vector_extract v16i8:$S, 5)), | 
|  | 2034 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 5), $S), sub_32))>; | 
|  | 2035 | def : Pat<(i32 (vector_extract v16i8:$S, 6)), | 
|  | 2036 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 6), $S), sub_32))>; | 
|  | 2037 | def : Pat<(i32 (vector_extract v16i8:$S, 7)), | 
|  | 2038 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 7), $S), sub_32))>; | 
|  | 2039 | def : Pat<(i32 (vector_extract v16i8:$S, 8)), | 
|  | 2040 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 8), $S), sub_32))>; | 
|  | 2041 | def : Pat<(i32 (vector_extract v16i8:$S, 9)), | 
|  | 2042 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 9), $S), sub_32))>; | 
|  | 2043 | def : Pat<(i32 (vector_extract v16i8:$S, 10)), | 
|  | 2044 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 10), $S), sub_32))>; | 
|  | 2045 | def : Pat<(i32 (vector_extract v16i8:$S, 11)), | 
|  | 2046 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 11), $S), sub_32))>; | 
|  | 2047 | def : Pat<(i32 (vector_extract v16i8:$S, 12)), | 
|  | 2048 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 12), $S), sub_32))>; | 
|  | 2049 | def : Pat<(i32 (vector_extract v16i8:$S, 13)), | 
|  | 2050 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 13), $S), sub_32))>; | 
|  | 2051 | def : Pat<(i32 (vector_extract v16i8:$S, 14)), | 
|  | 2052 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 14), $S), sub_32))>; | 
|  | 2053 | def : Pat<(i32 (vector_extract v16i8:$S, 15)), | 
|  | 2054 | (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 15), $S), sub_32))>; | 
|  | 2055 |  | 
|  | 2056 | def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)), | 
|  | 2057 | (i32 (EXTRACT_SUBREG (VEXTUHRX | 
|  | 2058 | (RLWINM8 $Idx, 1, 28, 30), $S), sub_32))>; | 
|  | 2059 | def : Pat<(i32 (vector_extract v8i16:$S, 0)), | 
|  | 2060 | (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 0), $S), sub_32))>; | 
|  | 2061 | def : Pat<(i32 (vector_extract v8i16:$S, 1)), | 
|  | 2062 | (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 2), $S), sub_32))>; | 
|  | 2063 | def : Pat<(i32 (vector_extract v8i16:$S, 2)), | 
|  | 2064 | (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 4), $S), sub_32))>; | 
|  | 2065 | def : Pat<(i32 (vector_extract v8i16:$S, 3)), | 
|  | 2066 | (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 6), $S), sub_32))>; | 
|  | 2067 | def : Pat<(i32 (vector_extract v8i16:$S, 4)), | 
|  | 2068 | (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 8), $S), sub_32))>; | 
|  | 2069 | def : Pat<(i32 (vector_extract v8i16:$S, 5)), | 
|  | 2070 | (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 10), $S), sub_32))>; | 
|  | 2071 | def : Pat<(i32 (vector_extract v8i16:$S, 6)), | 
|  | 2072 | (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 12), $S), sub_32))>; | 
|  | 2073 | def : Pat<(i32 (vector_extract v8i16:$S, 6)), | 
|  | 2074 | (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 14), $S), sub_32))>; | 
|  | 2075 |  | 
|  | 2076 | def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)), | 
|  | 2077 | (i32 (EXTRACT_SUBREG (VEXTUWRX | 
|  | 2078 | (RLWINM8 $Idx, 2, 28, 29), $S), sub_32))>; | 
|  | 2079 | def : Pat<(i32 (vector_extract v4i32:$S, 0)), | 
|  | 2080 | (i32 (EXTRACT_SUBREG (VEXTUWRX (LI8 0), $S), sub_32))>; | 
|  | 2081 | def : Pat<(i32 (vector_extract v4i32:$S, 1)), | 
|  | 2082 | (i32 (EXTRACT_SUBREG (VEXTUWRX (LI8 4), $S), sub_32))>; | 
|  | 2083 | // For extracting LE word 2, MFVSRWZ is better than VEXTUWRX | 
|  | 2084 | def : Pat<(i32 (vector_extract v4i32:$S, 2)), | 
|  | 2085 | (i32 VectorExtractions.LE_WORD_2)>; | 
|  | 2086 | def : Pat<(i32 (vector_extract v4i32:$S, 3)), | 
|  | 2087 | (i32 (EXTRACT_SUBREG (VEXTUWRX (LI8 12), $S), sub_32))>; | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 2088 | } | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2089 |  | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 2090 | let Predicates = [HasP9Altivec, IsBigEndian] in { | 
|  | 2091 | def : Pat<(i64 (anyext (i32 (vector_extract v16i8:$S, i64:$Idx)))), | 
|  | 2092 | (VEXTUBLX $Idx, $S)>; | 
|  | 2093 |  | 
|  | 2094 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, i64:$Idx)))), | 
|  | 2095 | (VEXTUHLX (RLWINM8 $Idx, 1, 28, 30), $S)>; | 
|  | 2096 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 0)))), | 
|  | 2097 | (VEXTUHLX (LI8 0), $S)>; | 
|  | 2098 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 1)))), | 
|  | 2099 | (VEXTUHLX (LI8 2), $S)>; | 
|  | 2100 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 2)))), | 
|  | 2101 | (VEXTUHLX (LI8 4), $S)>; | 
|  | 2102 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 3)))), | 
|  | 2103 | (VEXTUHLX (LI8 6), $S)>; | 
|  | 2104 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 4)))), | 
|  | 2105 | (VEXTUHLX (LI8 8), $S)>; | 
|  | 2106 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 5)))), | 
|  | 2107 | (VEXTUHLX (LI8 10), $S)>; | 
|  | 2108 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 6)))), | 
|  | 2109 | (VEXTUHLX (LI8 12), $S)>; | 
|  | 2110 | def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 7)))), | 
|  | 2111 | (VEXTUHLX (LI8 14), $S)>; | 
|  | 2112 |  | 
|  | 2113 | def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, i64:$Idx)))), | 
|  | 2114 | (VEXTUWLX (RLWINM8 $Idx, 2, 28, 29), $S)>; | 
|  | 2115 | def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 0)))), | 
|  | 2116 | (VEXTUWLX (LI8 0), $S)>; | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2117 |  | 
|  | 2118 | // For extracting BE word 1, MFVSRWZ is better than VEXTUWLX | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 2119 | def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 1)))), | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2120 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 2121 | (i32 VectorExtractions.LE_WORD_2), sub_32)>; | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 2122 | def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 2)))), | 
|  | 2123 | (VEXTUWLX (LI8 8), $S)>; | 
|  | 2124 | def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 3)))), | 
|  | 2125 | (VEXTUWLX (LI8 12), $S)>; | 
|  | 2126 |  | 
|  | 2127 | def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, i64:$Idx)))), | 
|  | 2128 | (EXTSW (VEXTUWLX (RLWINM8 $Idx, 2, 28, 29), $S))>; | 
|  | 2129 | def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 0)))), | 
|  | 2130 | (EXTSW (VEXTUWLX (LI8 0), $S))>; | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2131 | // For extracting BE word 1, MFVSRWZ is better than VEXTUWLX | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 2132 | def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 1)))), | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2133 | (EXTSW (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 2134 | (i32 VectorExtractions.LE_WORD_2), sub_32))>; | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 2135 | def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 2)))), | 
|  | 2136 | (EXTSW (VEXTUWLX (LI8 8), $S))>; | 
|  | 2137 | def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 3)))), | 
|  | 2138 | (EXTSW (VEXTUWLX (LI8 12), $S))>; | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2139 |  | 
|  | 2140 | def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)), | 
|  | 2141 | (i32 (EXTRACT_SUBREG (VEXTUBLX $Idx, $S), sub_32))>; | 
|  | 2142 | def : Pat<(i32 (vector_extract v16i8:$S, 0)), | 
|  | 2143 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 0), $S), sub_32))>; | 
|  | 2144 | def : Pat<(i32 (vector_extract v16i8:$S, 1)), | 
|  | 2145 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 1), $S), sub_32))>; | 
|  | 2146 | def : Pat<(i32 (vector_extract v16i8:$S, 2)), | 
|  | 2147 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 2), $S), sub_32))>; | 
|  | 2148 | def : Pat<(i32 (vector_extract v16i8:$S, 3)), | 
|  | 2149 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 3), $S), sub_32))>; | 
|  | 2150 | def : Pat<(i32 (vector_extract v16i8:$S, 4)), | 
|  | 2151 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 4), $S), sub_32))>; | 
|  | 2152 | def : Pat<(i32 (vector_extract v16i8:$S, 5)), | 
|  | 2153 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 5), $S), sub_32))>; | 
|  | 2154 | def : Pat<(i32 (vector_extract v16i8:$S, 6)), | 
|  | 2155 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 6), $S), sub_32))>; | 
|  | 2156 | def : Pat<(i32 (vector_extract v16i8:$S, 7)), | 
|  | 2157 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 7), $S), sub_32))>; | 
|  | 2158 | def : Pat<(i32 (vector_extract v16i8:$S, 8)), | 
|  | 2159 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 8), $S), sub_32))>; | 
|  | 2160 | def : Pat<(i32 (vector_extract v16i8:$S, 9)), | 
|  | 2161 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 9), $S), sub_32))>; | 
|  | 2162 | def : Pat<(i32 (vector_extract v16i8:$S, 10)), | 
|  | 2163 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 10), $S), sub_32))>; | 
|  | 2164 | def : Pat<(i32 (vector_extract v16i8:$S, 11)), | 
|  | 2165 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 11), $S), sub_32))>; | 
|  | 2166 | def : Pat<(i32 (vector_extract v16i8:$S, 12)), | 
|  | 2167 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 12), $S), sub_32))>; | 
|  | 2168 | def : Pat<(i32 (vector_extract v16i8:$S, 13)), | 
|  | 2169 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 13), $S), sub_32))>; | 
|  | 2170 | def : Pat<(i32 (vector_extract v16i8:$S, 14)), | 
|  | 2171 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 14), $S), sub_32))>; | 
|  | 2172 | def : Pat<(i32 (vector_extract v16i8:$S, 15)), | 
|  | 2173 | (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 15), $S), sub_32))>; | 
|  | 2174 |  | 
|  | 2175 | def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)), | 
|  | 2176 | (i32 (EXTRACT_SUBREG (VEXTUHLX | 
|  | 2177 | (RLWINM8 $Idx, 1, 28, 30), $S), sub_32))>; | 
|  | 2178 | def : Pat<(i32 (vector_extract v8i16:$S, 0)), | 
|  | 2179 | (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 0), $S), sub_32))>; | 
|  | 2180 | def : Pat<(i32 (vector_extract v8i16:$S, 1)), | 
|  | 2181 | (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 2), $S), sub_32))>; | 
|  | 2182 | def : Pat<(i32 (vector_extract v8i16:$S, 2)), | 
|  | 2183 | (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 4), $S), sub_32))>; | 
|  | 2184 | def : Pat<(i32 (vector_extract v8i16:$S, 3)), | 
|  | 2185 | (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 6), $S), sub_32))>; | 
|  | 2186 | def : Pat<(i32 (vector_extract v8i16:$S, 4)), | 
|  | 2187 | (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 8), $S), sub_32))>; | 
|  | 2188 | def : Pat<(i32 (vector_extract v8i16:$S, 5)), | 
|  | 2189 | (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 10), $S), sub_32))>; | 
|  | 2190 | def : Pat<(i32 (vector_extract v8i16:$S, 6)), | 
|  | 2191 | (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 12), $S), sub_32))>; | 
|  | 2192 | def : Pat<(i32 (vector_extract v8i16:$S, 6)), | 
|  | 2193 | (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 14), $S), sub_32))>; | 
|  | 2194 |  | 
|  | 2195 | def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)), | 
|  | 2196 | (i32 (EXTRACT_SUBREG (VEXTUWLX | 
|  | 2197 | (RLWINM8 $Idx, 2, 28, 29), $S), sub_32))>; | 
|  | 2198 | def : Pat<(i32 (vector_extract v4i32:$S, 0)), | 
|  | 2199 | (i32 (EXTRACT_SUBREG (VEXTUWLX (LI8 0), $S), sub_32))>; | 
|  | 2200 | // For extracting BE word 1, MFVSRWZ is better than VEXTUWLX | 
|  | 2201 | def : Pat<(i32 (vector_extract v4i32:$S, 1)), | 
|  | 2202 | (i32 VectorExtractions.LE_WORD_2)>; | 
|  | 2203 | def : Pat<(i32 (vector_extract v4i32:$S, 2)), | 
|  | 2204 | (i32 (EXTRACT_SUBREG (VEXTUWLX (LI8 8), $S), sub_32))>; | 
|  | 2205 | def : Pat<(i32 (vector_extract v4i32:$S, 3)), | 
|  | 2206 | (i32 (EXTRACT_SUBREG (VEXTUWLX (LI8 12), $S), sub_32))>; | 
| Tony Jiang | aa5a6a1 | 2017-07-05 16:55:00 +0000 | [diff] [blame] | 2207 | } | 
|  | 2208 |  | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 2209 | let Predicates = [IsLittleEndian, HasDirectMove] in { | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2210 | // v16i8 scalar <-> vector conversions (LE) | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 2211 | def : Pat<(v16i8 (scalar_to_vector i32:$A)), | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2212 | (v16i8 (COPY_TO_REGCLASS MovesToVSR.LE_WORD_0, VSRC))>; | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 2213 | def : Pat<(v8i16 (scalar_to_vector i32:$A)), | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2214 | (v8i16 (COPY_TO_REGCLASS MovesToVSR.LE_WORD_0, VSRC))>; | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 2215 | def : Pat<(v4i32 (scalar_to_vector i32:$A)), | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2216 | (v4i32 MovesToVSR.LE_WORD_0)>; | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 2217 | def : Pat<(v2i64 (scalar_to_vector i64:$A)), | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2218 | (v2i64 MovesToVSR.LE_DWORD_0)>; | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2219 | // v2i64 scalar <-> vector conversions (LE) | 
|  | 2220 | def : Pat<(i64 (vector_extract v2i64:$S, 0)), | 
|  | 2221 | (i64 VectorExtractions.LE_DWORD_0)>; | 
|  | 2222 | def : Pat<(i64 (vector_extract v2i64:$S, 1)), | 
|  | 2223 | (i64 VectorExtractions.LE_DWORD_1)>; | 
|  | 2224 | def : Pat<(i64 (vector_extract v2i64:$S, i64:$Idx)), | 
|  | 2225 | (i64 VectorExtractions.LE_VARIABLE_DWORD)>; | 
|  | 2226 | } // IsLittleEndian, HasDirectMove | 
|  | 2227 |  | 
|  | 2228 | let Predicates = [IsLittleEndian, HasDirectMove, NoP9Altivec] in { | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2229 | def : Pat<(i32 (vector_extract v16i8:$S, 0)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2230 | (i32 VectorExtractions.LE_BYTE_0)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2231 | def : Pat<(i32 (vector_extract v16i8:$S, 1)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2232 | (i32 VectorExtractions.LE_BYTE_1)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2233 | def : Pat<(i32 (vector_extract v16i8:$S, 2)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2234 | (i32 VectorExtractions.LE_BYTE_2)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2235 | def : Pat<(i32 (vector_extract v16i8:$S, 3)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2236 | (i32 VectorExtractions.LE_BYTE_3)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2237 | def : Pat<(i32 (vector_extract v16i8:$S, 4)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2238 | (i32 VectorExtractions.LE_BYTE_4)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2239 | def : Pat<(i32 (vector_extract v16i8:$S, 5)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2240 | (i32 VectorExtractions.LE_BYTE_5)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2241 | def : Pat<(i32 (vector_extract v16i8:$S, 6)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2242 | (i32 VectorExtractions.LE_BYTE_6)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2243 | def : Pat<(i32 (vector_extract v16i8:$S, 7)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2244 | (i32 VectorExtractions.LE_BYTE_7)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2245 | def : Pat<(i32 (vector_extract v16i8:$S, 8)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2246 | (i32 VectorExtractions.LE_BYTE_8)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2247 | def : Pat<(i32 (vector_extract v16i8:$S, 9)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2248 | (i32 VectorExtractions.LE_BYTE_9)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2249 | def : Pat<(i32 (vector_extract v16i8:$S, 10)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2250 | (i32 VectorExtractions.LE_BYTE_10)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2251 | def : Pat<(i32 (vector_extract v16i8:$S, 11)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2252 | (i32 VectorExtractions.LE_BYTE_11)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2253 | def : Pat<(i32 (vector_extract v16i8:$S, 12)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2254 | (i32 VectorExtractions.LE_BYTE_12)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2255 | def : Pat<(i32 (vector_extract v16i8:$S, 13)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2256 | (i32 VectorExtractions.LE_BYTE_13)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2257 | def : Pat<(i32 (vector_extract v16i8:$S, 14)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2258 | (i32 VectorExtractions.LE_BYTE_14)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2259 | def : Pat<(i32 (vector_extract v16i8:$S, 15)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2260 | (i32 VectorExtractions.LE_BYTE_15)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2261 | def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2262 | (i32 VectorExtractions.LE_VARIABLE_BYTE)>; | 
| Nemanja Ivanovic | 1c39ca6 | 2015-08-13 17:40:44 +0000 | [diff] [blame] | 2263 |  | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2264 | // v8i16 scalar <-> vector conversions (LE) | 
|  | 2265 | def : Pat<(i32 (vector_extract v8i16:$S, 0)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2266 | (i32 VectorExtractions.LE_HALF_0)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2267 | def : Pat<(i32 (vector_extract v8i16:$S, 1)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2268 | (i32 VectorExtractions.LE_HALF_1)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2269 | def : Pat<(i32 (vector_extract v8i16:$S, 2)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2270 | (i32 VectorExtractions.LE_HALF_2)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2271 | def : Pat<(i32 (vector_extract v8i16:$S, 3)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2272 | (i32 VectorExtractions.LE_HALF_3)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2273 | def : Pat<(i32 (vector_extract v8i16:$S, 4)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2274 | (i32 VectorExtractions.LE_HALF_4)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2275 | def : Pat<(i32 (vector_extract v8i16:$S, 5)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2276 | (i32 VectorExtractions.LE_HALF_5)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2277 | def : Pat<(i32 (vector_extract v8i16:$S, 6)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2278 | (i32 VectorExtractions.LE_HALF_6)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2279 | def : Pat<(i32 (vector_extract v8i16:$S, 7)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2280 | (i32 VectorExtractions.LE_HALF_7)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2281 | def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2282 | (i32 VectorExtractions.LE_VARIABLE_HALF)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2283 |  | 
|  | 2284 | // v4i32 scalar <-> vector conversions (LE) | 
|  | 2285 | def : Pat<(i32 (vector_extract v4i32:$S, 0)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2286 | (i32 VectorExtractions.LE_WORD_0)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2287 | def : Pat<(i32 (vector_extract v4i32:$S, 1)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2288 | (i32 VectorExtractions.LE_WORD_1)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2289 | def : Pat<(i32 (vector_extract v4i32:$S, 2)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2290 | (i32 VectorExtractions.LE_WORD_2)>; | 
| Nemanja Ivanovic | d389657 | 2015-10-09 11:12:18 +0000 | [diff] [blame] | 2291 | def : Pat<(i32 (vector_extract v4i32:$S, 3)), | 
| Nemanja Ivanovic | ac8d01a | 2015-12-10 13:35:28 +0000 | [diff] [blame] | 2292 | (i32 VectorExtractions.LE_WORD_3)>; | 
|  | 2293 | def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)), | 
|  | 2294 | (i32 VectorExtractions.LE_VARIABLE_WORD)>; | 
| Zaara Syeda | 48cb3c1 | 2017-11-27 17:11:03 +0000 | [diff] [blame] | 2295 | } // IsLittleEndian, HasDirectMove, NoP9Altivec | 
| Nemanja Ivanovic | 8922476 | 2015-12-15 14:50:34 +0000 | [diff] [blame] | 2296 |  | 
|  | 2297 | let Predicates = [HasDirectMove, HasVSX] in { | 
|  | 2298 | // bitconvert f32 -> i32 | 
|  | 2299 | // (convert to 32-bit fp single, shift right 1 word, move to GPR) | 
|  | 2300 | def : Pat<(i32 (bitconvert f32:$S)), | 
|  | 2301 | (i32 (MFVSRWZ (EXTRACT_SUBREG | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2302 | (XXSLDWI (XSCVDPSPN $S), (XSCVDPSPN $S), 3), | 
| Nemanja Ivanovic | 8922476 | 2015-12-15 14:50:34 +0000 | [diff] [blame] | 2303 | sub_64)))>; | 
|  | 2304 | // bitconvert i32 -> f32 | 
|  | 2305 | // (move to FPR, shift left 1 word, convert to 64-bit fp single) | 
|  | 2306 | def : Pat<(f32 (bitconvert i32:$A)), | 
|  | 2307 | (f32 (XSCVSPDPN | 
|  | 2308 | (XXSLDWI MovesToVSR.LE_WORD_1, MovesToVSR.LE_WORD_1, 1)))>; | 
|  | 2309 |  | 
|  | 2310 | // bitconvert f64 -> i64 | 
|  | 2311 | // (move to GPR, nothing else needed) | 
|  | 2312 | def : Pat<(i64 (bitconvert f64:$S)), | 
|  | 2313 | (i64 (MFVSRD $S))>; | 
|  | 2314 |  | 
|  | 2315 | // bitconvert i64 -> f64 | 
|  | 2316 | // (move to FPR, nothing else needed) | 
|  | 2317 | def : Pat<(f64 (bitconvert i64:$S)), | 
|  | 2318 | (f64 (MTVSRD $S))>; | 
|  | 2319 | } | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2320 |  | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 2321 | // Materialize a zero-vector of long long | 
|  | 2322 | def : Pat<(v2i64 immAllZerosV), | 
|  | 2323 | (v2i64 (XXLXORz))>; | 
|  | 2324 | } | 
|  | 2325 |  | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2326 | def AlignValues { | 
|  | 2327 | dag F32_TO_BE_WORD1 = (v4f32 (XXSLDWI (XSCVDPSPN $B), (XSCVDPSPN $B), 3)); | 
|  | 2328 | dag I32_TO_BE_WORD1 = (COPY_TO_REGCLASS (MTVSRWZ $B), VSRC); | 
|  | 2329 | } | 
|  | 2330 |  | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2331 | // The following VSX instructions were introduced in Power ISA 3.0 | 
|  | 2332 | def HasP9Vector : Predicate<"PPCSubTarget->hasP9Vector()">; | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2333 | let AddedComplexity = 400, Predicates = [HasP9Vector] in { | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2334 |  | 
|  | 2335 | // [PO VRT XO VRB XO /] | 
|  | 2336 | class X_VT5_XO5_VB5<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc, | 
|  | 2337 | list<dag> pattern> | 
|  | 2338 | : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vrrc:$vT), (ins vrrc:$vB), | 
|  | 2339 | !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>; | 
|  | 2340 |  | 
|  | 2341 | // [PO VRT XO VRB XO RO], Round to Odd version of [PO VRT XO VRB XO /] | 
|  | 2342 | class X_VT5_XO5_VB5_Ro<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc, | 
|  | 2343 | list<dag> pattern> | 
|  | 2344 | : X_VT5_XO5_VB5<opcode, xo2, xo, opc, pattern>, isDOT; | 
|  | 2345 |  | 
|  | 2346 | // [PO VRT XO VRB XO /], but the VRB is only used the left 64 bits (or less), | 
|  | 2347 | // So we use different operand class for VRB | 
|  | 2348 | class X_VT5_XO5_VB5_TyVB<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc, | 
|  | 2349 | RegisterOperand vbtype, list<dag> pattern> | 
|  | 2350 | : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vrrc:$vT), (ins vbtype:$vB), | 
|  | 2351 | !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>; | 
|  | 2352 |  | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2353 | let UseVSXReg = 1 in { | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2354 | // [PO T XO B XO BX /] | 
|  | 2355 | class XX2_RT5_XO5_XB6<bits<6> opcode, bits<5> xo2, bits<9> xo, string opc, | 
|  | 2356 | list<dag> pattern> | 
|  | 2357 | : XX2_RD5_XO5_RS6<opcode, xo2, xo, (outs g8rc:$rT), (ins vsfrc:$XB), | 
|  | 2358 | !strconcat(opc, " $rT, $XB"), IIC_VecFP, pattern>; | 
|  | 2359 |  | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2360 | // [PO T XO B XO BX TX] | 
|  | 2361 | class XX2_XT6_XO5_XB6<bits<6> opcode, bits<5> xo2, bits<9> xo, string opc, | 
|  | 2362 | RegisterOperand vtype, list<dag> pattern> | 
|  | 2363 | : XX2_RD6_XO5_RS6<opcode, xo2, xo, (outs vtype:$XT), (ins vtype:$XB), | 
|  | 2364 | !strconcat(opc, " $XT, $XB"), IIC_VecFP, pattern>; | 
|  | 2365 |  | 
|  | 2366 | // [PO T A B XO AX BX TX], src and dest register use different operand class | 
|  | 2367 | class XX3_XT5_XA5_XB5<bits<6> opcode, bits<8> xo, string opc, | 
|  | 2368 | RegisterOperand xty, RegisterOperand aty, RegisterOperand bty, | 
|  | 2369 | InstrItinClass itin, list<dag> pattern> | 
|  | 2370 | : XX3Form<opcode, xo, (outs xty:$XT), (ins aty:$XA, bty:$XB), | 
|  | 2371 | !strconcat(opc, " $XT, $XA, $XB"), itin, pattern>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2372 | } // UseVSXReg = 1 | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2373 |  | 
| Chuang-Yu Cheng | 5663848 | 2016-03-28 07:38:01 +0000 | [diff] [blame] | 2374 | // [PO VRT VRA VRB XO /] | 
|  | 2375 | class X_VT5_VA5_VB5<bits<6> opcode, bits<10> xo, string opc, | 
|  | 2376 | list<dag> pattern> | 
|  | 2377 | : XForm_1<opcode, xo, (outs vrrc:$vT), (ins vrrc:$vA, vrrc:$vB), | 
|  | 2378 | !strconcat(opc, " $vT, $vA, $vB"), IIC_VecFP, pattern>; | 
|  | 2379 |  | 
|  | 2380 | // [PO VRT VRA VRB XO RO], Round to Odd version of [PO VRT VRA VRB XO /] | 
|  | 2381 | class X_VT5_VA5_VB5_Ro<bits<6> opcode, bits<10> xo, string opc, | 
|  | 2382 | list<dag> pattern> | 
|  | 2383 | : X_VT5_VA5_VB5<opcode, xo, opc, pattern>, isDOT; | 
|  | 2384 |  | 
|  | 2385 | //===--------------------------------------------------------------------===// | 
|  | 2386 | // Quad-Precision Scalar Move Instructions: | 
|  | 2387 |  | 
|  | 2388 | // Copy Sign | 
| Lei Huang | ecfede9 | 2018-03-19 19:22:52 +0000 | [diff] [blame^] | 2389 | def XSCPSGNQP : X_VT5_VA5_VB5<63, 100, "xscpsgnqp", | 
|  | 2390 | [(set f128:$vT, | 
|  | 2391 | (fcopysign f128:$vB, f128:$vA))]>; | 
| Chuang-Yu Cheng | 5663848 | 2016-03-28 07:38:01 +0000 | [diff] [blame] | 2392 |  | 
|  | 2393 | // Absolute/Negative-Absolute/Negate | 
| Lei Huang | ecfede9 | 2018-03-19 19:22:52 +0000 | [diff] [blame^] | 2394 | def XSABSQP   : X_VT5_XO5_VB5<63,  0, 804, "xsabsqp", | 
|  | 2395 | [(set f128:$vT, (fabs f128:$vB))]>; | 
|  | 2396 | def XSNABSQP  : X_VT5_XO5_VB5<63,  8, 804, "xsnabsqp", | 
|  | 2397 | [(set f128:$vT, (fneg (fabs f128:$vB)))]>; | 
|  | 2398 | def XSNEGQP   : X_VT5_XO5_VB5<63, 16, 804, "xsnegqp", | 
|  | 2399 | [(set f128:$vT, (fneg f128:$vB))]>; | 
| Chuang-Yu Cheng | 5663848 | 2016-03-28 07:38:01 +0000 | [diff] [blame] | 2400 |  | 
|  | 2401 | //===--------------------------------------------------------------------===// | 
|  | 2402 | // Quad-Precision Scalar Floating-Point Arithmetic Instructions: | 
|  | 2403 |  | 
|  | 2404 | // Add/Divide/Multiply/Subtract | 
| Lei Huang | 6d1596a | 2018-03-19 18:52:20 +0000 | [diff] [blame] | 2405 | let isCommutable = 1 in { | 
|  | 2406 | def XSADDQP   : X_VT5_VA5_VB5   <63,   4, "xsaddqp", | 
|  | 2407 | [(set f128:$vT, (fadd f128:$vA, f128:$vB))]>; | 
| Chuang-Yu Cheng | 5663848 | 2016-03-28 07:38:01 +0000 | [diff] [blame] | 2408 | def XSADDQPO  : X_VT5_VA5_VB5_Ro<63,   4, "xsaddqpo", []>; | 
| Lei Huang | 6d1596a | 2018-03-19 18:52:20 +0000 | [diff] [blame] | 2409 | def XSMULQP   : X_VT5_VA5_VB5   <63,  36, "xsmulqp", | 
|  | 2410 | [(set f128:$vT, (fmul f128:$vA, f128:$vB))]>; | 
| Chuang-Yu Cheng | 5663848 | 2016-03-28 07:38:01 +0000 | [diff] [blame] | 2411 | def XSMULQPO  : X_VT5_VA5_VB5_Ro<63,  36, "xsmulqpo", []>; | 
| Lei Huang | 6d1596a | 2018-03-19 18:52:20 +0000 | [diff] [blame] | 2412 | } | 
|  | 2413 |  | 
|  | 2414 | def XSSUBQP   : X_VT5_VA5_VB5   <63, 516, "xssubqp" , | 
|  | 2415 | [(set f128:$vT, (fsub f128:$vA, f128:$vB))]>; | 
| Chuang-Yu Cheng | 5663848 | 2016-03-28 07:38:01 +0000 | [diff] [blame] | 2416 | def XSSUBQPO  : X_VT5_VA5_VB5_Ro<63, 516, "xssubqpo", []>; | 
| Lei Huang | 6d1596a | 2018-03-19 18:52:20 +0000 | [diff] [blame] | 2417 | def XSDIVQP   : X_VT5_VA5_VB5   <63, 548, "xsdivqp", | 
|  | 2418 | [(set f128:$vT, (fdiv f128:$vA, f128:$vB))]>; | 
|  | 2419 | def XSDIVQPO  : X_VT5_VA5_VB5_Ro<63, 548, "xsdivqpo", []>; | 
| Chuang-Yu Cheng | 5663848 | 2016-03-28 07:38:01 +0000 | [diff] [blame] | 2420 |  | 
|  | 2421 | // Square-Root | 
| Lei Huang | ecfede9 | 2018-03-19 19:22:52 +0000 | [diff] [blame^] | 2422 | def XSSQRTQP  : X_VT5_XO5_VB5   <63, 27, 804, "xssqrtqp", | 
|  | 2423 | [(set f128:$vT, (fsqrt f128:$vB))]>; | 
| Chuang-Yu Cheng | 5663848 | 2016-03-28 07:38:01 +0000 | [diff] [blame] | 2424 | def XSSQRTQPO : X_VT5_XO5_VB5_Ro<63, 27, 804, "xssqrtqpo", []>; | 
|  | 2425 |  | 
|  | 2426 | // (Negative) Multiply-{Add/Subtract} | 
|  | 2427 | def XSMADDQP  : X_VT5_VA5_VB5   <63, 388, "xsmaddqp"  , []>; | 
|  | 2428 | def XSMADDQPO : X_VT5_VA5_VB5_Ro<63, 388, "xsmaddqpo" , []>; | 
|  | 2429 | def XSMSUBQP  : X_VT5_VA5_VB5   <63, 420, "xsmsubqp"  , []>; | 
|  | 2430 | def XSMSUBQPO : X_VT5_VA5_VB5_Ro<63, 420, "xsmsubqpo" , []>; | 
|  | 2431 | def XSNMADDQP : X_VT5_VA5_VB5   <63, 452, "xsnmaddqp" , []>; | 
|  | 2432 | def XSNMADDQPO: X_VT5_VA5_VB5_Ro<63, 452, "xsnmaddqpo", []>; | 
|  | 2433 | def XSNMSUBQP : X_VT5_VA5_VB5   <63, 484, "xsnmsubqp" , []>; | 
|  | 2434 | def XSNMSUBQPO: X_VT5_VA5_VB5_Ro<63, 484, "xsnmsubqpo", []>; | 
|  | 2435 |  | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2436 | //===--------------------------------------------------------------------===// | 
|  | 2437 | // Quad/Double-Precision Compare Instructions: | 
|  | 2438 |  | 
|  | 2439 | // [PO BF // VRA VRB XO /] | 
|  | 2440 | class X_BF3_VA5_VB5<bits<6> opcode, bits<10> xo, string opc, | 
|  | 2441 | list<dag> pattern> | 
|  | 2442 | : XForm_17<opcode, xo, (outs crrc:$crD), (ins vrrc:$VA, vrrc:$VB), | 
|  | 2443 | !strconcat(opc, " $crD, $VA, $VB"), IIC_FPCompare> { | 
|  | 2444 | let Pattern = pattern; | 
|  | 2445 | } | 
|  | 2446 |  | 
|  | 2447 | // QP Compare Ordered/Unordered | 
|  | 2448 | def XSCMPOQP : X_BF3_VA5_VB5<63, 132, "xscmpoqp", []>; | 
|  | 2449 | def XSCMPUQP : X_BF3_VA5_VB5<63, 644, "xscmpuqp", []>; | 
|  | 2450 |  | 
|  | 2451 | // DP/QP Compare Exponents | 
|  | 2452 | def XSCMPEXPDP : XX3Form_1<60, 59, | 
|  | 2453 | (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB), | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2454 | "xscmpexpdp $crD, $XA, $XB", IIC_FPCompare, []>, | 
|  | 2455 | UseVSXReg; | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2456 | def XSCMPEXPQP : X_BF3_VA5_VB5<63, 164, "xscmpexpqp", []>; | 
|  | 2457 |  | 
|  | 2458 | // DP Compare ==, >=, >, != | 
|  | 2459 | // Use vsrc for XT, because the entire register of XT is set. | 
|  | 2460 | // XT.dword[1] = 0x0000_0000_0000_0000 | 
|  | 2461 | def XSCMPEQDP : XX3_XT5_XA5_XB5<60,  3, "xscmpeqdp", vsrc, vsfrc, vsfrc, | 
|  | 2462 | IIC_FPCompare, []>; | 
|  | 2463 | def XSCMPGEDP : XX3_XT5_XA5_XB5<60, 19, "xscmpgedp", vsrc, vsfrc, vsfrc, | 
|  | 2464 | IIC_FPCompare, []>; | 
|  | 2465 | def XSCMPGTDP : XX3_XT5_XA5_XB5<60, 11, "xscmpgtdp", vsrc, vsfrc, vsfrc, | 
|  | 2466 | IIC_FPCompare, []>; | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2467 |  | 
|  | 2468 | //===--------------------------------------------------------------------===// | 
|  | 2469 | // Quad-Precision Floating-Point Conversion Instructions: | 
|  | 2470 |  | 
|  | 2471 | // Convert DP -> QP | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2472 | def XSCVDPQP  : X_VT5_XO5_VB5_TyVB<63, 22, 836, "xscvdpqp", vfrc, []>; | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2473 |  | 
|  | 2474 | // Round & Convert QP -> DP (dword[1] is set to zero) | 
|  | 2475 | def XSCVQPDP  : X_VT5_XO5_VB5   <63, 20, 836, "xscvqpdp" , []>; | 
|  | 2476 | def XSCVQPDPO : X_VT5_XO5_VB5_Ro<63, 20, 836, "xscvqpdpo", []>; | 
|  | 2477 |  | 
|  | 2478 | // Truncate & Convert QP -> (Un)Signed (D)Word (dword[1] is set to zero) | 
|  | 2479 | def XSCVQPSDZ : X_VT5_XO5_VB5<63, 25, 836, "xscvqpsdz", []>; | 
|  | 2480 | def XSCVQPSWZ : X_VT5_XO5_VB5<63,  9, 836, "xscvqpswz", []>; | 
|  | 2481 | def XSCVQPUDZ : X_VT5_XO5_VB5<63, 17, 836, "xscvqpudz", []>; | 
|  | 2482 | def XSCVQPUWZ : X_VT5_XO5_VB5<63,  1, 836, "xscvqpuwz", []>; | 
|  | 2483 |  | 
|  | 2484 | // Convert (Un)Signed DWord -> QP | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2485 | def XSCVSDQP  : X_VT5_XO5_VB5_TyVB<63, 10, 836, "xscvsdqp", vfrc, []>; | 
|  | 2486 | def XSCVUDQP  : X_VT5_XO5_VB5_TyVB<63,  2, 836, "xscvudqp", vfrc, []>; | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2487 |  | 
| Sean Fertile | a435e07 | 2016-11-14 18:43:59 +0000 | [diff] [blame] | 2488 | let UseVSXReg = 1 in { | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2489 | //===--------------------------------------------------------------------===// | 
|  | 2490 | // Round to Floating-Point Integer Instructions | 
|  | 2491 |  | 
|  | 2492 | // (Round &) Convert DP <-> HP | 
|  | 2493 | // Note! xscvdphp's src and dest register both use the left 64 bits, so we use | 
|  | 2494 | // vsfrc for src and dest register. xscvhpdp's src only use the left 16 bits, | 
|  | 2495 | // but we still use vsfrc for it. | 
|  | 2496 | def XSCVDPHP : XX2_XT6_XO5_XB6<60, 17, 347, "xscvdphp", vsfrc, []>; | 
|  | 2497 | def XSCVHPDP : XX2_XT6_XO5_XB6<60, 16, 347, "xscvhpdp", vsfrc, []>; | 
|  | 2498 |  | 
|  | 2499 | // Vector HP -> SP | 
|  | 2500 | def XVCVHPSP : XX2_XT6_XO5_XB6<60, 24, 475, "xvcvhpsp", vsrc, []>; | 
| Nemanja Ivanovic | ec4b0c3 | 2016-11-11 21:42:01 +0000 | [diff] [blame] | 2501 | def XVCVSPHP : XX2_XT6_XO5_XB6<60, 25, 475, "xvcvsphp", vsrc, | 
|  | 2502 | [(set v4f32:$XT, | 
|  | 2503 | (int_ppc_vsx_xvcvsphp v4f32:$XB))]>; | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2504 |  | 
| Sean Fertile | a435e07 | 2016-11-14 18:43:59 +0000 | [diff] [blame] | 2505 | } // UseVSXReg = 1 | 
|  | 2506 |  | 
|  | 2507 | // Pattern for matching Vector HP -> Vector SP intrinsic. Defined as a | 
| Simon Pilgrim | 68168d1 | 2017-03-30 12:59:53 +0000 | [diff] [blame] | 2508 | // separate pattern so that it can convert the input register class from | 
| Sean Fertile | a435e07 | 2016-11-14 18:43:59 +0000 | [diff] [blame] | 2509 | // VRRC(v8i16) to VSRC. | 
|  | 2510 | def : Pat<(v4f32 (int_ppc_vsx_xvcvhpsp v8i16:$A)), | 
|  | 2511 | (v4f32 (XVCVHPSP (COPY_TO_REGCLASS $A, VSRC)))>; | 
|  | 2512 |  | 
| Kit Barton | 93612ec | 2016-02-26 21:11:55 +0000 | [diff] [blame] | 2513 | class Z23_VT5_R1_VB5_RMC2_EX1<bits<6> opcode, bits<8> xo, bit ex, string opc, | 
|  | 2514 | list<dag> pattern> | 
|  | 2515 | : Z23Form_1<opcode, xo, | 
|  | 2516 | (outs vrrc:$vT), (ins u1imm:$r, vrrc:$vB, u2imm:$rmc), | 
|  | 2517 | !strconcat(opc, " $r, $vT, $vB, $rmc"), IIC_VecFP, pattern> { | 
|  | 2518 | let RC = ex; | 
|  | 2519 | } | 
|  | 2520 |  | 
|  | 2521 | // Round to Quad-Precision Integer [with Inexact] | 
|  | 2522 | def XSRQPI   : Z23_VT5_R1_VB5_RMC2_EX1<63,  5, 0, "xsrqpi" , []>; | 
|  | 2523 | def XSRQPIX  : Z23_VT5_R1_VB5_RMC2_EX1<63,  5, 1, "xsrqpix", []>; | 
|  | 2524 |  | 
|  | 2525 | // Round Quad-Precision to Double-Extended Precision (fp80) | 
|  | 2526 | def XSRQPXP  : Z23_VT5_R1_VB5_RMC2_EX1<63, 37, 0, "xsrqpxp", []>; | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2527 |  | 
|  | 2528 | //===--------------------------------------------------------------------===// | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2529 | // Insert/Extract Instructions | 
|  | 2530 |  | 
|  | 2531 | // Insert Exponent DP/QP | 
|  | 2532 | // XT NOTE: XT.dword[1] = 0xUUUU_UUUU_UUUU_UUUU | 
|  | 2533 | def XSIEXPDP : XX1Form <60, 918, (outs vsrc:$XT), (ins g8rc:$rA, g8rc:$rB), | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2534 | "xsiexpdp $XT, $rA, $rB", IIC_VecFP, []>, UseVSXReg; | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2535 | // vB NOTE: only vB.dword[0] is used, that's why we don't use | 
|  | 2536 | //          X_VT5_VA5_VB5 form | 
|  | 2537 | def XSIEXPQP : XForm_18<63, 868, (outs vrrc:$vT), (ins vrrc:$vA, vsfrc:$vB), | 
|  | 2538 | "xsiexpqp $vT, $vA, $vB", IIC_VecFP, []>; | 
|  | 2539 |  | 
|  | 2540 | // Extract Exponent/Significand DP/QP | 
|  | 2541 | def XSXEXPDP : XX2_RT5_XO5_XB6<60,  0, 347, "xsxexpdp", []>; | 
|  | 2542 | def XSXSIGDP : XX2_RT5_XO5_XB6<60,  1, 347, "xsxsigdp", []>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2543 |  | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2544 | def XSXEXPQP : X_VT5_XO5_VB5  <63,  2, 804, "xsxexpqp", []>; | 
|  | 2545 | def XSXSIGQP : X_VT5_XO5_VB5  <63, 18, 804, "xsxsigqp", []>; | 
|  | 2546 |  | 
|  | 2547 | // Vector Insert Word | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2548 | let UseVSXReg = 1 in { | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2549 | // XB NOTE: Only XB.dword[1] is used, but we use vsrc on XB. | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2550 | def XXINSERTW   : | 
|  | 2551 | XX2_RD6_UIM5_RS6<60, 181, (outs vsrc:$XT), | 
|  | 2552 | (ins vsrc:$XTi, vsrc:$XB, u4imm:$UIM), | 
|  | 2553 | "xxinsertw $XT, $XB, $UIM", IIC_VecFP, | 
| Tony Jiang | 61ef1c5 | 2017-09-05 18:08:02 +0000 | [diff] [blame] | 2554 | [(set v4i32:$XT, (PPCvecinsert v4i32:$XTi, v4i32:$XB, | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2555 | imm32SExt16:$UIM))]>, | 
|  | 2556 | RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">; | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2557 |  | 
|  | 2558 | // Vector Extract Unsigned Word | 
|  | 2559 | def XXEXTRACTUW : XX2_RD6_UIM5_RS6<60, 165, | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2560 | (outs vsfrc:$XT), (ins vsrc:$XB, u4imm:$UIMM), | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2561 | "xxextractuw $XT, $XB, $UIMM", IIC_VecFP, []>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2562 | } // UseVSXReg = 1 | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2563 |  | 
|  | 2564 | // Vector Insert Exponent DP/SP | 
|  | 2565 | def XVIEXPDP : XX3_XT5_XA5_XB5<60, 248, "xviexpdp", vsrc, vsrc, vsrc, | 
| Nemanja Ivanovic | 0f45998 | 2016-10-26 19:03:40 +0000 | [diff] [blame] | 2566 | IIC_VecFP, [(set v2f64: $XT,(int_ppc_vsx_xviexpdp v2i64:$XA, v2i64:$XB))]>; | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2567 | def XVIEXPSP : XX3_XT5_XA5_XB5<60, 216, "xviexpsp", vsrc, vsrc, vsrc, | 
| Nemanja Ivanovic | 0f45998 | 2016-10-26 19:03:40 +0000 | [diff] [blame] | 2568 | IIC_VecFP, [(set v4f32: $XT,(int_ppc_vsx_xviexpsp v4i32:$XA, v4i32:$XB))]>; | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2569 |  | 
|  | 2570 | // Vector Extract Exponent/Significand DP/SP | 
| Sean Fertile | adda5b2 | 2016-11-14 14:42:37 +0000 | [diff] [blame] | 2571 | def XVXEXPDP : XX2_XT6_XO5_XB6<60,  0, 475, "xvxexpdp", vsrc, | 
|  | 2572 | [(set v2i64: $XT, | 
|  | 2573 | (int_ppc_vsx_xvxexpdp v2f64:$XB))]>; | 
|  | 2574 | def XVXEXPSP : XX2_XT6_XO5_XB6<60,  8, 475, "xvxexpsp", vsrc, | 
|  | 2575 | [(set v4i32: $XT, | 
|  | 2576 | (int_ppc_vsx_xvxexpsp v4f32:$XB))]>; | 
|  | 2577 | def XVXSIGDP : XX2_XT6_XO5_XB6<60,  1, 475, "xvxsigdp", vsrc, | 
|  | 2578 | [(set v2i64: $XT, | 
|  | 2579 | (int_ppc_vsx_xvxsigdp v2f64:$XB))]>; | 
|  | 2580 | def XVXSIGSP : XX2_XT6_XO5_XB6<60,  9, 475, "xvxsigsp", vsrc, | 
|  | 2581 | [(set v4i32: $XT, | 
|  | 2582 | (int_ppc_vsx_xvxsigsp v4f32:$XB))]>; | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2583 |  | 
| Sean Fertile | 1c4109b | 2016-12-09 17:21:42 +0000 | [diff] [blame] | 2584 | let AddedComplexity = 400, Predicates = [HasP9Vector] in { | 
|  | 2585 | // Extra patterns expanding to vector Extract Word/Insert Word | 
|  | 2586 | def : Pat<(v4i32 (int_ppc_vsx_xxinsertw v4i32:$A, v2i64:$B, imm:$IMM)), | 
|  | 2587 | (v4i32 (XXINSERTW $A, $B, imm:$IMM))>; | 
|  | 2588 | def : Pat<(v2i64 (int_ppc_vsx_xxextractuw v2i64:$A, imm:$IMM)), | 
|  | 2589 | (v2i64 (COPY_TO_REGCLASS (XXEXTRACTUW $A, imm:$IMM), VSRC))>; | 
|  | 2590 | } // AddedComplexity = 400, HasP9Vector | 
|  | 2591 |  | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2592 | //===--------------------------------------------------------------------===// | 
|  | 2593 |  | 
|  | 2594 | // Test Data Class SP/DP/QP | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2595 | let UseVSXReg = 1 in { | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2596 | def XSTSTDCSP : XX2_BF3_DCMX7_RS6<60, 298, | 
|  | 2597 | (outs crrc:$BF), (ins u7imm:$DCMX, vsfrc:$XB), | 
|  | 2598 | "xststdcsp $BF, $XB, $DCMX", IIC_VecFP, []>; | 
|  | 2599 | def XSTSTDCDP : XX2_BF3_DCMX7_RS6<60, 362, | 
|  | 2600 | (outs crrc:$BF), (ins u7imm:$DCMX, vsfrc:$XB), | 
|  | 2601 | "xststdcdp $BF, $XB, $DCMX", IIC_VecFP, []>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2602 | } // UseVSXReg = 1 | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2603 | def XSTSTDCQP : X_BF3_DCMX7_RS5  <63, 708, | 
|  | 2604 | (outs crrc:$BF), (ins u7imm:$DCMX, vrrc:$vB), | 
|  | 2605 | "xststdcqp $BF, $vB, $DCMX", IIC_VecFP, []>; | 
|  | 2606 |  | 
|  | 2607 | // Vector Test Data Class SP/DP | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2608 | let UseVSXReg = 1 in { | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2609 | def XVTSTDCSP : XX2_RD6_DCMX7_RS6<60, 13, 5, | 
|  | 2610 | (outs vsrc:$XT), (ins u7imm:$DCMX, vsrc:$XB), | 
| Sean Fertile | adda5b2 | 2016-11-14 14:42:37 +0000 | [diff] [blame] | 2611 | "xvtstdcsp $XT, $XB, $DCMX", IIC_VecFP, | 
|  | 2612 | [(set v4i32: $XT, | 
|  | 2613 | (int_ppc_vsx_xvtstdcsp v4f32:$XB, imm:$DCMX))]>; | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2614 | def XVTSTDCDP : XX2_RD6_DCMX7_RS6<60, 15, 5, | 
|  | 2615 | (outs vsrc:$XT), (ins u7imm:$DCMX, vsrc:$XB), | 
| Sean Fertile | adda5b2 | 2016-11-14 14:42:37 +0000 | [diff] [blame] | 2616 | "xvtstdcdp $XT, $XB, $DCMX", IIC_VecFP, | 
|  | 2617 | [(set v2i64: $XT, | 
|  | 2618 | (int_ppc_vsx_xvtstdcdp v2f64:$XB, imm:$DCMX))]>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2619 | } // UseVSXReg = 1 | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2620 |  | 
|  | 2621 | //===--------------------------------------------------------------------===// | 
|  | 2622 |  | 
|  | 2623 | // Maximum/Minimum Type-C/Type-J DP | 
|  | 2624 | // XT.dword[1] = 0xUUUU_UUUU_UUUU_UUUU, so we use vsrc for XT | 
|  | 2625 | def XSMAXCDP : XX3_XT5_XA5_XB5<60, 128, "xsmaxcdp", vsrc, vsfrc, vsfrc, | 
|  | 2626 | IIC_VecFP, []>; | 
|  | 2627 | def XSMAXJDP : XX3_XT5_XA5_XB5<60, 144, "xsmaxjdp", vsrc, vsfrc, vsfrc, | 
|  | 2628 | IIC_VecFP, []>; | 
|  | 2629 | def XSMINCDP : XX3_XT5_XA5_XB5<60, 136, "xsmincdp", vsrc, vsfrc, vsfrc, | 
|  | 2630 | IIC_VecFP, []>; | 
|  | 2631 | def XSMINJDP : XX3_XT5_XA5_XB5<60, 152, "xsminjdp", vsrc, vsfrc, vsfrc, | 
|  | 2632 | IIC_VecFP, []>; | 
|  | 2633 |  | 
|  | 2634 | //===--------------------------------------------------------------------===// | 
|  | 2635 |  | 
|  | 2636 | // Vector Byte-Reverse H/W/D/Q Word | 
|  | 2637 | def XXBRH : XX2_XT6_XO5_XB6<60,  7, 475, "xxbrh", vsrc, []>; | 
|  | 2638 | def XXBRW : XX2_XT6_XO5_XB6<60, 15, 475, "xxbrw", vsrc, []>; | 
|  | 2639 | def XXBRD : XX2_XT6_XO5_XB6<60, 23, 475, "xxbrd", vsrc, []>; | 
|  | 2640 | def XXBRQ : XX2_XT6_XO5_XB6<60, 31, 475, "xxbrq", vsrc, []>; | 
|  | 2641 |  | 
| Tony Jiang | 1a8eec1 | 2017-06-12 18:24:36 +0000 | [diff] [blame] | 2642 | // Vector Reverse | 
|  | 2643 | def : Pat<(v8i16 (PPCxxreverse v8i16 :$A)), | 
|  | 2644 | (v8i16 (COPY_TO_REGCLASS (XXBRH (COPY_TO_REGCLASS $A, VSRC)), VRRC))>; | 
|  | 2645 | def : Pat<(v4i32 (PPCxxreverse v4i32 :$A)), | 
|  | 2646 | (v4i32 (XXBRW $A))>; | 
|  | 2647 | def : Pat<(v2i64 (PPCxxreverse v2i64 :$A)), | 
|  | 2648 | (v2i64 (XXBRD $A))>; | 
|  | 2649 | def : Pat<(v1i128 (PPCxxreverse v1i128 :$A)), | 
|  | 2650 | (v1i128 (COPY_TO_REGCLASS (XXBRQ (COPY_TO_REGCLASS $A, VSRC)), VRRC))>; | 
|  | 2651 |  | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2652 | // Vector Permute | 
|  | 2653 | def XXPERM  : XX3_XT5_XA5_XB5<60, 26, "xxperm" , vsrc, vsrc, vsrc, | 
|  | 2654 | IIC_VecPerm, []>; | 
|  | 2655 | def XXPERMR : XX3_XT5_XA5_XB5<60, 58, "xxpermr", vsrc, vsrc, vsrc, | 
|  | 2656 | IIC_VecPerm, []>; | 
|  | 2657 |  | 
|  | 2658 | // Vector Splat Immediate Byte | 
|  | 2659 | def XXSPLTIB : X_RD6_IMM8<60, 360, (outs vsrc:$XT), (ins u8imm:$IMM8), | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2660 | "xxspltib $XT, $IMM8", IIC_VecPerm, []>, UseVSXReg; | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 2661 |  | 
|  | 2662 | //===--------------------------------------------------------------------===// | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2663 | // Vector/Scalar Load/Store Instructions | 
|  | 2664 |  | 
| Nemanja Ivanovic | 6354d23 | 2016-10-04 11:25:52 +0000 | [diff] [blame] | 2665 | // When adding new D-Form loads/stores, be sure to update the ImmToIdxMap in | 
|  | 2666 | // PPCRegisterInfo::PPCRegisterInfo and maybe save yourself some debugging. | 
| Sean Fertile | 3c8c385 | 2017-01-26 18:59:15 +0000 | [diff] [blame] | 2667 | let mayLoad = 1, mayStore = 0 in { | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2668 | // Load Vector | 
|  | 2669 | def LXV : DQ_RD6_RS5_DQ12<61, 1, (outs vsrc:$XT), (ins memrix16:$src), | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2670 | "lxv $XT, $src", IIC_LdStLFD, []>, UseVSXReg; | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2671 | // Load DWord | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2672 | def LXSD  : DSForm_1<57, 2, (outs vfrc:$vD), (ins memrix:$src), | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2673 | "lxsd $vD, $src", IIC_LdStLFD, []>; | 
|  | 2674 | // Load SP from src, convert it to DP, and place in dword[0] | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2675 | def LXSSP : DSForm_1<57, 3, (outs vfrc:$vD), (ins memrix:$src), | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2676 | "lxssp $vD, $src", IIC_LdStLFD, []>; | 
|  | 2677 |  | 
|  | 2678 | // [PO T RA RB XO TX] almost equal to [PO S RA RB XO SX], but has different | 
|  | 2679 | // "out" and "in" dag | 
|  | 2680 | class X_XT6_RA5_RB5<bits<6> opcode, bits<10> xo, string opc, | 
|  | 2681 | RegisterOperand vtype, list<dag> pattern> | 
|  | 2682 | : XX1Form<opcode, xo, (outs vtype:$XT), (ins memrr:$src), | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2683 | !strconcat(opc, " $XT, $src"), IIC_LdStLFD, pattern>, UseVSXReg; | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2684 |  | 
|  | 2685 | // Load as Integer Byte/Halfword & Zero Indexed | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2686 | def LXSIBZX : X_XT6_RA5_RB5<31, 781, "lxsibzx", vsfrc, | 
|  | 2687 | [(set f64:$XT, (PPClxsizx xoaddr:$src, 1))]>; | 
|  | 2688 | def LXSIHZX : X_XT6_RA5_RB5<31, 813, "lxsihzx", vsfrc, | 
|  | 2689 | [(set f64:$XT, (PPClxsizx xoaddr:$src, 2))]>; | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2690 |  | 
|  | 2691 | // Load Vector Halfword*8/Byte*16 Indexed | 
|  | 2692 | def LXVH8X  : X_XT6_RA5_RB5<31, 812, "lxvh8x" , vsrc, []>; | 
|  | 2693 | def LXVB16X : X_XT6_RA5_RB5<31, 876, "lxvb16x", vsrc, []>; | 
|  | 2694 |  | 
|  | 2695 | // Load Vector Indexed | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 2696 | def LXVX    : X_XT6_RA5_RB5<31, 268, "lxvx"   , vsrc, | 
| Zaara Syeda | 9329783 | 2017-05-24 17:50:37 +0000 | [diff] [blame] | 2697 | [(set v2f64:$XT, (load xaddr:$src))]>; | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2698 | // Load Vector (Left-justified) with Length | 
| Zaara Syeda | a19c9e6 | 2016-11-15 17:54:19 +0000 | [diff] [blame] | 2699 | def LXVL : XX1Form<31, 269, (outs vsrc:$XT), (ins memr:$src, g8rc:$rB), | 
|  | 2700 | "lxvl $XT, $src, $rB", IIC_LdStLoad, | 
|  | 2701 | [(set v4i32:$XT, (int_ppc_vsx_lxvl addr:$src, i64:$rB))]>, | 
|  | 2702 | UseVSXReg; | 
|  | 2703 | def LXVLL : XX1Form<31,301, (outs vsrc:$XT), (ins memr:$src, g8rc:$rB), | 
|  | 2704 | "lxvll $XT, $src, $rB", IIC_LdStLoad, | 
|  | 2705 | [(set v4i32:$XT, (int_ppc_vsx_lxvll addr:$src, i64:$rB))]>, | 
|  | 2706 | UseVSXReg; | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2707 |  | 
|  | 2708 | // Load Vector Word & Splat Indexed | 
|  | 2709 | def LXVWSX  : X_XT6_RA5_RB5<31, 364, "lxvwsx" , vsrc, []>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2710 | } // mayLoad | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2711 |  | 
| Nemanja Ivanovic | 6354d23 | 2016-10-04 11:25:52 +0000 | [diff] [blame] | 2712 | // When adding new D-Form loads/stores, be sure to update the ImmToIdxMap in | 
|  | 2713 | // PPCRegisterInfo::PPCRegisterInfo and maybe save yourself some debugging. | 
| Sean Fertile | 3c8c385 | 2017-01-26 18:59:15 +0000 | [diff] [blame] | 2714 | let mayStore = 1, mayLoad = 0 in { | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2715 | // Store Vector | 
|  | 2716 | def STXV : DQ_RD6_RS5_DQ12<61, 5, (outs), (ins vsrc:$XT, memrix16:$dst), | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2717 | "stxv $XT, $dst", IIC_LdStSTFD, []>, UseVSXReg; | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2718 | // Store DWord | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2719 | def STXSD  : DSForm_1<61, 2, (outs), (ins vfrc:$vS, memrix:$dst), | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2720 | "stxsd $vS, $dst", IIC_LdStSTFD, []>; | 
|  | 2721 | // Convert DP of dword[0] to SP, and Store to dst | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2722 | def STXSSP : DSForm_1<61, 3, (outs), (ins vfrc:$vS, memrix:$dst), | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2723 | "stxssp $vS, $dst", IIC_LdStSTFD, []>; | 
|  | 2724 |  | 
|  | 2725 | // [PO S RA RB XO SX] | 
|  | 2726 | class X_XS6_RA5_RB5<bits<6> opcode, bits<10> xo, string opc, | 
|  | 2727 | RegisterOperand vtype, list<dag> pattern> | 
|  | 2728 | : XX1Form<opcode, xo, (outs), (ins vtype:$XT, memrr:$dst), | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2729 | !strconcat(opc, " $XT, $dst"), IIC_LdStSTFD, pattern>, UseVSXReg; | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2730 |  | 
|  | 2731 | // Store as Integer Byte/Halfword Indexed | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2732 | def STXSIBX  : X_XS6_RA5_RB5<31,  909, "stxsibx" , vsfrc, | 
|  | 2733 | [(PPCstxsix f64:$XT, xoaddr:$dst, 1)]>; | 
|  | 2734 | def STXSIHX  : X_XS6_RA5_RB5<31,  941, "stxsihx" , vsfrc, | 
|  | 2735 | [(PPCstxsix f64:$XT, xoaddr:$dst, 2)]>; | 
|  | 2736 | let isCodeGenOnly = 1 in { | 
|  | 2737 | def STXSIBXv  : X_XS6_RA5_RB5<31,  909, "stxsibx" , vrrc, []>; | 
|  | 2738 | def STXSIHXv  : X_XS6_RA5_RB5<31,  941, "stxsihx" , vrrc, []>; | 
|  | 2739 | } | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2740 |  | 
|  | 2741 | // Store Vector Halfword*8/Byte*16 Indexed | 
|  | 2742 | def STXVH8X  : X_XS6_RA5_RB5<31,  940, "stxvh8x" , vsrc, []>; | 
|  | 2743 | def STXVB16X : X_XS6_RA5_RB5<31, 1004, "stxvb16x", vsrc, []>; | 
|  | 2744 |  | 
|  | 2745 | // Store Vector Indexed | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 2746 | def STXVX    : X_XS6_RA5_RB5<31,  396, "stxvx"   , vsrc, | 
| Zaara Syeda | 9329783 | 2017-05-24 17:50:37 +0000 | [diff] [blame] | 2747 | [(store v2f64:$XT, xaddr:$dst)]>; | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 2748 |  | 
|  | 2749 | // Store Vector (Left-justified) with Length | 
| Zaara Syeda | a19c9e6 | 2016-11-15 17:54:19 +0000 | [diff] [blame] | 2750 | def STXVL : XX1Form<31, 397, (outs), (ins vsrc:$XT, memr:$dst, g8rc:$rB), | 
|  | 2751 | "stxvl $XT, $dst, $rB", IIC_LdStLoad, | 
|  | 2752 | [(int_ppc_vsx_stxvl v4i32:$XT, addr:$dst, i64:$rB)]>, | 
|  | 2753 | UseVSXReg; | 
|  | 2754 | def STXVLL : XX1Form<31, 429, (outs), (ins vsrc:$XT, memr:$dst, g8rc:$rB), | 
|  | 2755 | "stxvll $XT, $dst, $rB", IIC_LdStLoad, | 
|  | 2756 | [(int_ppc_vsx_stxvll v4i32:$XT, addr:$dst, i64:$rB)]>, | 
|  | 2757 | UseVSXReg; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2758 | } // mayStore | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2759 |  | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2760 | let Predicates = [IsLittleEndian] in { | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2761 | def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2762 | (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 3))))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2763 | def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2764 | (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 2))))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2765 | def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2766 | (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 1))))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2767 | def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2768 | (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 0))))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2769 | def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2770 | (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 3)), VSFRC))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2771 | def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2772 | (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 2)), VSFRC))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2773 | def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2774 | (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 1)), VSFRC))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2775 | def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2776 | (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 0)), VSFRC))>; | 
|  | 2777 | } | 
|  | 2778 |  | 
|  | 2779 | let Predicates = [IsBigEndian] in { | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2780 | def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2781 | (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 0))))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2782 | def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2783 | (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 1))))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2784 | def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2785 | (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 2))))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2786 | def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2787 | (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 3))))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2788 | def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2789 | (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 0)), VSFRC))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2790 | def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2791 | (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 1)), VSFRC))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2792 | def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2793 | (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 2)), VSFRC))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2794 | def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2795 | (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 3)), VSFRC))>; | 
|  | 2796 | } | 
|  | 2797 |  | 
| Graham Yiu | 5cd044e | 2017-11-07 20:55:43 +0000 | [diff] [blame] | 2798 | // Alternate patterns for PPCmtvsrz where the output is v8i16 or v16i8 instead | 
|  | 2799 | // of f64 | 
|  | 2800 | def : Pat<(v8i16 (PPCmtvsrz i32:$A)), | 
|  | 2801 | (v8i16 (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64))>; | 
|  | 2802 | def : Pat<(v16i8 (PPCmtvsrz i32:$A)), | 
|  | 2803 | (v16i8 (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64))>; | 
|  | 2804 |  | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2805 | // Patterns for which instructions from ISA 3.0 are a better match | 
|  | 2806 | let Predicates = [IsLittleEndian, HasP9Vector] in { | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2807 | def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))), | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2808 | (f32 (XSCVUXDSP (XXEXTRACTUW $A, 12)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2809 | def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))), | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2810 | (f32 (XSCVUXDSP (XXEXTRACTUW $A, 8)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2811 | def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))), | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2812 | (f32 (XSCVUXDSP (XXEXTRACTUW $A, 4)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2813 | def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))), | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2814 | (f32 (XSCVUXDSP (XXEXTRACTUW $A, 0)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2815 | def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2816 | (f64 (XSCVUXDDP (XXEXTRACTUW $A, 12)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2817 | def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2818 | (f64 (XSCVUXDDP (XXEXTRACTUW $A, 8)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2819 | def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2820 | (f64 (XSCVUXDDP (XXEXTRACTUW $A, 4)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2821 | def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2822 | (f64 (XSCVUXDDP (XXEXTRACTUW $A, 0)))>; | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2823 | def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 0)), | 
|  | 2824 | (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 12))>; | 
|  | 2825 | def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 1)), | 
|  | 2826 | (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 8))>; | 
|  | 2827 | def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 2)), | 
|  | 2828 | (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 4))>; | 
|  | 2829 | def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 3)), | 
|  | 2830 | (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 0))>; | 
|  | 2831 | def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 0)), | 
|  | 2832 | (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 12))>; | 
|  | 2833 | def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 1)), | 
|  | 2834 | (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 8))>; | 
|  | 2835 | def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 2)), | 
|  | 2836 | (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 4))>; | 
|  | 2837 | def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 3)), | 
|  | 2838 | (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 0))>; | 
|  | 2839 | } // IsLittleEndian, HasP9Vector | 
|  | 2840 |  | 
|  | 2841 | let Predicates = [IsBigEndian, HasP9Vector] in { | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2842 | def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))), | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2843 | (f32 (XSCVUXDSP (XXEXTRACTUW $A, 0)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2844 | def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))), | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2845 | (f32 (XSCVUXDSP (XXEXTRACTUW $A, 4)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2846 | def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))), | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2847 | (f32 (XSCVUXDSP (XXEXTRACTUW $A, 8)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2848 | def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))), | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2849 | (f32 (XSCVUXDSP (XXEXTRACTUW $A, 12)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2850 | def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2851 | (f64 (XSCVUXDDP (XXEXTRACTUW $A, 0)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2852 | def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2853 | (f64 (XSCVUXDDP (XXEXTRACTUW $A, 4)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2854 | def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2855 | (f64 (XSCVUXDDP (XXEXTRACTUW $A, 8)))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2856 | def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))), | 
| Lei Huang | 451ef4a | 2017-08-14 18:09:29 +0000 | [diff] [blame] | 2857 | (f64 (XSCVUXDDP (XXEXTRACTUW $A, 12)))>; | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 2858 | def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 0)), | 
|  | 2859 | (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 0))>; | 
|  | 2860 | def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 1)), | 
|  | 2861 | (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 4))>; | 
|  | 2862 | def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 2)), | 
|  | 2863 | (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 8))>; | 
|  | 2864 | def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 3)), | 
|  | 2865 | (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 12))>; | 
|  | 2866 | def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 0)), | 
|  | 2867 | (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 0))>; | 
|  | 2868 | def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 1)), | 
|  | 2869 | (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 4))>; | 
|  | 2870 | def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 2)), | 
|  | 2871 | (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 8))>; | 
|  | 2872 | def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 3)), | 
|  | 2873 | (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 12))>; | 
|  | 2874 | } // IsLittleEndian, HasP9Vector | 
| Nemanja Ivanovic | 6e7879c | 2016-09-22 09:52:19 +0000 | [diff] [blame] | 2875 |  | 
| Zaara Syeda | 9329783 | 2017-05-24 17:50:37 +0000 | [diff] [blame] | 2876 | // D-Form Load/Store | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 2877 | def : Pat<(v4i32 (quadwOffsetLoad iqaddr:$src)), (LXV memrix16:$src)>; | 
|  | 2878 | def : Pat<(v4f32 (quadwOffsetLoad iqaddr:$src)), (LXV memrix16:$src)>; | 
|  | 2879 | def : Pat<(v2i64 (quadwOffsetLoad iqaddr:$src)), (LXV memrix16:$src)>; | 
|  | 2880 | def : Pat<(v2f64 (quadwOffsetLoad iqaddr:$src)), (LXV memrix16:$src)>; | 
| Lei Huang | 6d1596a | 2018-03-19 18:52:20 +0000 | [diff] [blame] | 2881 | def : Pat<(f128  (quadwOffsetLoad iqaddr:$src)), | 
|  | 2882 | (COPY_TO_REGCLASS (LXV memrix16:$src), VRRC)>; | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 2883 | def : Pat<(v4i32 (int_ppc_vsx_lxvw4x iqaddr:$src)), (LXV memrix16:$src)>; | 
|  | 2884 | def : Pat<(v2f64 (int_ppc_vsx_lxvd2x iqaddr:$src)), (LXV memrix16:$src)>; | 
| Nemanja Ivanovic | d2c3c51 | 2016-09-23 13:25:31 +0000 | [diff] [blame] | 2885 |  | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 2886 | def : Pat<(quadwOffsetStore v4f32:$rS, iqaddr:$dst), (STXV $rS, memrix16:$dst)>; | 
|  | 2887 | def : Pat<(quadwOffsetStore v4i32:$rS, iqaddr:$dst), (STXV $rS, memrix16:$dst)>; | 
|  | 2888 | def : Pat<(quadwOffsetStore v2f64:$rS, iqaddr:$dst), (STXV $rS, memrix16:$dst)>; | 
| Lei Huang | 6d1596a | 2018-03-19 18:52:20 +0000 | [diff] [blame] | 2889 | def : Pat<(quadwOffsetStore  f128:$rS, iqaddr:$dst), | 
|  | 2890 | (STXV (COPY_TO_REGCLASS $rS, VSRC), memrix16:$dst)>; | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 2891 | def : Pat<(quadwOffsetStore v2i64:$rS, iqaddr:$dst), (STXV $rS, memrix16:$dst)>; | 
|  | 2892 | def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, iqaddr:$dst), | 
| Zaara Syeda | 9329783 | 2017-05-24 17:50:37 +0000 | [diff] [blame] | 2893 | (STXV $rS, memrix16:$dst)>; | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 2894 | def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, iqaddr:$dst), | 
| Zaara Syeda | 9329783 | 2017-05-24 17:50:37 +0000 | [diff] [blame] | 2895 | (STXV $rS, memrix16:$dst)>; | 
|  | 2896 |  | 
|  | 2897 |  | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 2898 | def : Pat<(v2f64 (nonQuadwOffsetLoad xoaddr:$src)), (LXVX xoaddr:$src)>; | 
|  | 2899 | def : Pat<(v2i64 (nonQuadwOffsetLoad xoaddr:$src)), (LXVX xoaddr:$src)>; | 
|  | 2900 | def : Pat<(v4f32 (nonQuadwOffsetLoad xoaddr:$src)), (LXVX xoaddr:$src)>; | 
|  | 2901 | def : Pat<(v4i32 (nonQuadwOffsetLoad xoaddr:$src)), (LXVX xoaddr:$src)>; | 
|  | 2902 | def : Pat<(v4i32 (int_ppc_vsx_lxvw4x xoaddr:$src)), (LXVX xoaddr:$src)>; | 
|  | 2903 | def : Pat<(v2f64 (int_ppc_vsx_lxvd2x xoaddr:$src)), (LXVX xoaddr:$src)>; | 
| Lei Huang | 6d1596a | 2018-03-19 18:52:20 +0000 | [diff] [blame] | 2904 | def : Pat<(f128  (nonQuadwOffsetLoad xoaddr:$src)), | 
|  | 2905 | (COPY_TO_REGCLASS (LXVX xoaddr:$src), VRRC)>; | 
|  | 2906 | def : Pat<(nonQuadwOffsetStore f128:$rS, xoaddr:$dst), | 
|  | 2907 | (STXVX (COPY_TO_REGCLASS $rS, VSRC), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 2908 | def : Pat<(nonQuadwOffsetStore v2f64:$rS, xoaddr:$dst), | 
|  | 2909 | (STXVX $rS, xoaddr:$dst)>; | 
|  | 2910 | def : Pat<(nonQuadwOffsetStore v2i64:$rS, xoaddr:$dst), | 
|  | 2911 | (STXVX $rS, xoaddr:$dst)>; | 
|  | 2912 | def : Pat<(nonQuadwOffsetStore v4f32:$rS, xoaddr:$dst), | 
|  | 2913 | (STXVX $rS, xoaddr:$dst)>; | 
|  | 2914 | def : Pat<(nonQuadwOffsetStore v4i32:$rS, xoaddr:$dst), | 
|  | 2915 | (STXVX $rS, xoaddr:$dst)>; | 
|  | 2916 | def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, xoaddr:$dst), | 
|  | 2917 | (STXVX $rS, xoaddr:$dst)>; | 
|  | 2918 | def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, xoaddr:$dst), | 
|  | 2919 | (STXVX $rS, xoaddr:$dst)>; | 
| Nemanja Ivanovic | d2c3c51 | 2016-09-23 13:25:31 +0000 | [diff] [blame] | 2920 | def : Pat<(v4i32 (scalar_to_vector (i32 (load xoaddr:$src)))), | 
|  | 2921 | (v4i32 (LXVWSX xoaddr:$src))>; | 
|  | 2922 | def : Pat<(v4f32 (scalar_to_vector (f32 (load xoaddr:$src)))), | 
|  | 2923 | (v4f32 (LXVWSX xoaddr:$src))>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2924 | def : Pat<(v4f32 (scalar_to_vector | 
|  | 2925 | (f32 (fpround (f64 (extloadf32 xoaddr:$src)))))), | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 2926 | (v4f32 (LXVWSX xoaddr:$src))>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2927 |  | 
|  | 2928 | // Build vectors from i8 loads | 
|  | 2929 | def : Pat<(v16i8 (scalar_to_vector ScalarLoads.Li8)), | 
|  | 2930 | (v16i8 (VSPLTBs 7, (LXSIBZX xoaddr:$src)))>; | 
|  | 2931 | def : Pat<(v8i16 (scalar_to_vector ScalarLoads.ZELi8)), | 
|  | 2932 | (v8i16 (VSPLTHs 3, (LXSIBZX xoaddr:$src)))>; | 
|  | 2933 | def : Pat<(v4i32 (scalar_to_vector ScalarLoads.ZELi8)), | 
|  | 2934 | (v4i32 (XXSPLTWs (LXSIBZX xoaddr:$src), 1))>; | 
|  | 2935 | def : Pat<(v2i64 (scalar_to_vector ScalarLoads.ZELi8i64)), | 
| Nemanja Ivanovic | 15748f4 | 2016-12-06 11:47:14 +0000 | [diff] [blame] | 2936 | (v2i64 (XXPERMDIs (LXSIBZX xoaddr:$src), 0))>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2937 | def : Pat<(v4i32 (scalar_to_vector ScalarLoads.SELi8)), | 
|  | 2938 | (v4i32 (XXSPLTWs (VEXTSB2Ws (LXSIBZX xoaddr:$src)), 1))>; | 
|  | 2939 | def : Pat<(v2i64 (scalar_to_vector ScalarLoads.SELi8i64)), | 
| Nemanja Ivanovic | 15748f4 | 2016-12-06 11:47:14 +0000 | [diff] [blame] | 2940 | (v2i64 (XXPERMDIs (VEXTSB2Ds (LXSIBZX xoaddr:$src)), 0))>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2941 |  | 
|  | 2942 | // Build vectors from i16 loads | 
|  | 2943 | def : Pat<(v8i16 (scalar_to_vector ScalarLoads.Li16)), | 
|  | 2944 | (v8i16 (VSPLTHs 3, (LXSIHZX xoaddr:$src)))>; | 
|  | 2945 | def : Pat<(v4i32 (scalar_to_vector ScalarLoads.ZELi16)), | 
|  | 2946 | (v4i32 (XXSPLTWs (LXSIHZX xoaddr:$src), 1))>; | 
|  | 2947 | def : Pat<(v2i64 (scalar_to_vector ScalarLoads.ZELi16i64)), | 
| Nemanja Ivanovic | 15748f4 | 2016-12-06 11:47:14 +0000 | [diff] [blame] | 2948 | (v2i64 (XXPERMDIs (LXSIHZX xoaddr:$src), 0))>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2949 | def : Pat<(v4i32 (scalar_to_vector ScalarLoads.SELi16)), | 
|  | 2950 | (v4i32 (XXSPLTWs (VEXTSH2Ws (LXSIHZX xoaddr:$src)), 1))>; | 
|  | 2951 | def : Pat<(v2i64 (scalar_to_vector ScalarLoads.SELi16i64)), | 
| Nemanja Ivanovic | 15748f4 | 2016-12-06 11:47:14 +0000 | [diff] [blame] | 2952 | (v2i64 (XXPERMDIs (VEXTSH2Ds (LXSIHZX xoaddr:$src)), 0))>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2953 |  | 
|  | 2954 | let Predicates = [IsBigEndian, HasP9Vector] in { | 
|  | 2955 | // Scalar stores of i8 | 
|  | 2956 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 0)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2957 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 9)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2958 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 1)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2959 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 10)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2960 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 2)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2961 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 11)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2962 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 3)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2963 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 12)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2964 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 4)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2965 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 13)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2966 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 5)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2967 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 14)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2968 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 6)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2969 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 15)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2970 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 7)), xoaddr:$dst), | 
|  | 2971 | (STXSIBXv $S, xoaddr:$dst)>; | 
|  | 2972 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 8)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2973 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 1)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2974 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 9)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2975 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 2)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2976 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 10)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2977 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 3)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2978 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 11)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2979 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 4)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2980 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 12)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2981 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 5)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2982 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 13)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2983 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 6)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2984 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 14)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2985 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 7)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2986 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 15)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2987 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 8)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2988 |  | 
|  | 2989 | // Scalar stores of i16 | 
|  | 2990 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 0)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2991 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 10)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2992 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 1)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2993 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 12)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2994 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 2)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2995 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 14)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 2996 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 3)), xoaddr:$dst), | 
|  | 2997 | (STXSIHXv $S, xoaddr:$dst)>; | 
|  | 2998 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 4)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 2999 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 2)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3000 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 5)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3001 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 4)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3002 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 6)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3003 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 6)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3004 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 7)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3005 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 8)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3006 | } // IsBigEndian, HasP9Vector | 
|  | 3007 |  | 
|  | 3008 | let Predicates = [IsLittleEndian, HasP9Vector] in { | 
|  | 3009 | // Scalar stores of i8 | 
|  | 3010 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 0)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3011 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 8)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3012 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 1)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3013 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 7)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3014 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 2)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3015 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 6)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3016 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 3)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3017 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 5)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3018 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 4)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3019 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 4)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3020 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 5)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3021 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 3)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3022 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 6)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3023 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 2)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3024 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 7)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3025 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 1)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3026 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 8)), xoaddr:$dst), | 
|  | 3027 | (STXSIBXv $S, xoaddr:$dst)>; | 
|  | 3028 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 9)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3029 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 15)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3030 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 10)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3031 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 14)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3032 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 11)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3033 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 13)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3034 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 12)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3035 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 12)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3036 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 13)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3037 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 11)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3038 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 14)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3039 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 10)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3040 | def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 15)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3041 | (STXSIBXv (v16i8 (VSLDOI $S, $S, 9)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3042 |  | 
|  | 3043 | // Scalar stores of i16 | 
|  | 3044 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 0)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3045 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 8)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3046 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 1)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3047 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 6)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3048 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 2)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3049 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 4)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3050 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 3)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3051 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 2)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3052 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 4)), xoaddr:$dst), | 
|  | 3053 | (STXSIHXv $S, xoaddr:$dst)>; | 
|  | 3054 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 5)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3055 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 14)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3056 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 6)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3057 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 12)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3058 | def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 7)), xoaddr:$dst), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3059 | (STXSIHXv (v16i8 (VSLDOI $S, $S, 10)), xoaddr:$dst)>; | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3060 | } // IsLittleEndian, HasP9Vector | 
|  | 3061 |  | 
| Sean Fertile | 1c4109b | 2016-12-09 17:21:42 +0000 | [diff] [blame] | 3062 |  | 
| Nemanja Ivanovic | 11049f8 | 2016-10-04 06:59:23 +0000 | [diff] [blame] | 3063 | // Vector sign extensions | 
|  | 3064 | def : Pat<(f64 (PPCVexts f64:$A, 1)), | 
|  | 3065 | (f64 (COPY_TO_REGCLASS (VEXTSB2Ds $A), VSFRC))>; | 
|  | 3066 | def : Pat<(f64 (PPCVexts f64:$A, 2)), | 
|  | 3067 | (f64 (COPY_TO_REGCLASS (VEXTSH2Ds $A), VSFRC))>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3068 |  | 
| Nemanja Ivanovic | 6354d23 | 2016-10-04 11:25:52 +0000 | [diff] [blame] | 3069 | let isPseudo = 1 in { | 
|  | 3070 | def DFLOADf32  : Pseudo<(outs vssrc:$XT), (ins memrix:$src), | 
|  | 3071 | "#DFLOADf32", | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3072 | [(set f32:$XT, (load ixaddr:$src))]>; | 
| Nemanja Ivanovic | 6354d23 | 2016-10-04 11:25:52 +0000 | [diff] [blame] | 3073 | def DFLOADf64  : Pseudo<(outs vsfrc:$XT), (ins memrix:$src), | 
|  | 3074 | "#DFLOADf64", | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3075 | [(set f64:$XT, (load ixaddr:$src))]>; | 
| Nemanja Ivanovic | 6354d23 | 2016-10-04 11:25:52 +0000 | [diff] [blame] | 3076 | def DFSTOREf32 : Pseudo<(outs), (ins vssrc:$XT, memrix:$dst), | 
|  | 3077 | "#DFSTOREf32", | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3078 | [(store f32:$XT, ixaddr:$dst)]>; | 
| Nemanja Ivanovic | 6354d23 | 2016-10-04 11:25:52 +0000 | [diff] [blame] | 3079 | def DFSTOREf64 : Pseudo<(outs), (ins vsfrc:$XT, memrix:$dst), | 
|  | 3080 | "#DFSTOREf64", | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3081 | [(store f64:$XT, ixaddr:$dst)]>; | 
| Nemanja Ivanovic | 6354d23 | 2016-10-04 11:25:52 +0000 | [diff] [blame] | 3082 | } | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3083 | def : Pat<(f64 (extloadf32 ixaddr:$src)), | 
|  | 3084 | (COPY_TO_REGCLASS (DFLOADf32 ixaddr:$src), VSFRC)>; | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3085 | def : Pat<(f32 (fpround (f64 (extloadf32 ixaddr:$src)))), | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3086 | (f32 (DFLOADf32 ixaddr:$src))>; | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 3087 | } // end HasP9Vector, AddedComplexity | 
| Nemanja Ivanovic | d2c3c51 | 2016-09-23 13:25:31 +0000 | [diff] [blame] | 3088 |  | 
| Zaara Syeda | fcd9697 | 2017-09-21 16:12:33 +0000 | [diff] [blame] | 3089 | let Predicates = [HasP9Vector] in { | 
|  | 3090 | let isPseudo = 1 in { | 
|  | 3091 | let mayStore = 1 in { | 
|  | 3092 | def SPILLTOVSR_STX : Pseudo<(outs), (ins spilltovsrrc:$XT, memrr:$dst), | 
|  | 3093 | "#SPILLTOVSR_STX", []>; | 
|  | 3094 | def SPILLTOVSR_ST : Pseudo<(outs), (ins spilltovsrrc:$XT, memrix:$dst), | 
|  | 3095 | "#SPILLTOVSR_ST", []>; | 
|  | 3096 | } | 
|  | 3097 | let mayLoad = 1 in { | 
|  | 3098 | def SPILLTOVSR_LDX : Pseudo<(outs spilltovsrrc:$XT), (ins memrr:$src), | 
|  | 3099 | "#SPILLTOVSR_LDX", []>; | 
|  | 3100 | def SPILLTOVSR_LD : Pseudo<(outs spilltovsrrc:$XT), (ins memrix:$src), | 
|  | 3101 | "#SPILLTOVSR_LD", []>; | 
|  | 3102 |  | 
|  | 3103 | } | 
|  | 3104 | } | 
|  | 3105 | } | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3106 | // Integer extend helper dags 32 -> 64 | 
|  | 3107 | def AnyExts { | 
|  | 3108 | dag A = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32); | 
|  | 3109 | dag B = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $B, sub_32); | 
|  | 3110 | dag C = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $C, sub_32); | 
|  | 3111 | dag D = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $D, sub_32); | 
| Nemanja Ivanovic | d2c3c51 | 2016-09-23 13:25:31 +0000 | [diff] [blame] | 3112 | } | 
|  | 3113 |  | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3114 | def DblToFlt { | 
|  | 3115 | dag A0 = (f32 (fpround (f64 (extractelt v2f64:$A, 0)))); | 
|  | 3116 | dag A1 = (f32 (fpround (f64 (extractelt v2f64:$A, 1)))); | 
|  | 3117 | dag B0 = (f32 (fpround (f64 (extractelt v2f64:$B, 0)))); | 
|  | 3118 | dag B1 = (f32 (fpround (f64 (extractelt v2f64:$B, 1)))); | 
|  | 3119 | } | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3120 |  | 
|  | 3121 | def ByteToWord { | 
| Tony Jiang | 9a91a18 | 2017-07-05 16:00:38 +0000 | [diff] [blame] | 3122 | dag LE_A0 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 0)), i8)); | 
|  | 3123 | dag LE_A1 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 4)), i8)); | 
|  | 3124 | dag LE_A2 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 8)), i8)); | 
|  | 3125 | dag LE_A3 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 12)), i8)); | 
|  | 3126 | dag BE_A0 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 3)), i8)); | 
|  | 3127 | dag BE_A1 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 7)), i8)); | 
|  | 3128 | dag BE_A2 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 11)), i8)); | 
|  | 3129 | dag BE_A3 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 15)), i8)); | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3130 | } | 
|  | 3131 |  | 
|  | 3132 | def ByteToDWord { | 
| Tony Jiang | 9a91a18 | 2017-07-05 16:00:38 +0000 | [diff] [blame] | 3133 | dag LE_A0 = (i64 (sext_inreg | 
|  | 3134 | (i64 (anyext (i32 (vector_extract v16i8:$A, 0)))), i8)); | 
|  | 3135 | dag LE_A1 = (i64 (sext_inreg | 
|  | 3136 | (i64 (anyext (i32 (vector_extract v16i8:$A, 8)))), i8)); | 
|  | 3137 | dag BE_A0 = (i64 (sext_inreg | 
|  | 3138 | (i64 (anyext (i32 (vector_extract v16i8:$A, 7)))), i8)); | 
|  | 3139 | dag BE_A1 = (i64 (sext_inreg | 
|  | 3140 | (i64 (anyext (i32 (vector_extract v16i8:$A, 15)))), i8)); | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3141 | } | 
|  | 3142 |  | 
|  | 3143 | def HWordToWord { | 
| Tony Jiang | 9a91a18 | 2017-07-05 16:00:38 +0000 | [diff] [blame] | 3144 | dag LE_A0 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 0)), i16)); | 
|  | 3145 | dag LE_A1 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 2)), i16)); | 
|  | 3146 | dag LE_A2 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 4)), i16)); | 
|  | 3147 | dag LE_A3 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 6)), i16)); | 
|  | 3148 | dag BE_A0 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 1)), i16)); | 
|  | 3149 | dag BE_A1 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 3)), i16)); | 
|  | 3150 | dag BE_A2 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 5)), i16)); | 
|  | 3151 | dag BE_A3 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 7)), i16)); | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3152 | } | 
|  | 3153 |  | 
|  | 3154 | def HWordToDWord { | 
| Tony Jiang | 9a91a18 | 2017-07-05 16:00:38 +0000 | [diff] [blame] | 3155 | dag LE_A0 = (i64 (sext_inreg | 
|  | 3156 | (i64 (anyext (i32 (vector_extract v8i16:$A, 0)))), i16)); | 
|  | 3157 | dag LE_A1 = (i64 (sext_inreg | 
|  | 3158 | (i64 (anyext (i32 (vector_extract v8i16:$A, 4)))), i16)); | 
|  | 3159 | dag BE_A0 = (i64 (sext_inreg | 
|  | 3160 | (i64 (anyext (i32 (vector_extract v8i16:$A, 3)))), i16)); | 
|  | 3161 | dag BE_A1 = (i64 (sext_inreg | 
|  | 3162 | (i64 (anyext (i32 (vector_extract v8i16:$A, 7)))), i16)); | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3163 | } | 
|  | 3164 |  | 
|  | 3165 | def WordToDWord { | 
| Tony Jiang | 9a91a18 | 2017-07-05 16:00:38 +0000 | [diff] [blame] | 3166 | dag LE_A0 = (i64 (sext (i32 (vector_extract v4i32:$A, 0)))); | 
|  | 3167 | dag LE_A1 = (i64 (sext (i32 (vector_extract v4i32:$A, 2)))); | 
|  | 3168 | dag BE_A0 = (i64 (sext (i32 (vector_extract v4i32:$A, 1)))); | 
|  | 3169 | dag BE_A1 = (i64 (sext (i32 (vector_extract v4i32:$A, 3)))); | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3170 | } | 
|  | 3171 |  | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3172 | def FltToIntLoad { | 
|  | 3173 | dag A = (i32 (PPCmfvsr (PPCfctiwz (f64 (extloadf32 xoaddr:$A))))); | 
|  | 3174 | } | 
|  | 3175 | def FltToUIntLoad { | 
|  | 3176 | dag A = (i32 (PPCmfvsr (PPCfctiwuz (f64 (extloadf32 xoaddr:$A))))); | 
|  | 3177 | } | 
|  | 3178 | def FltToLongLoad { | 
|  | 3179 | dag A = (i64 (PPCmfvsr (PPCfctidz (f64 (extloadf32 xoaddr:$A))))); | 
|  | 3180 | } | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3181 | def FltToLongLoadP9 { | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3182 | dag A = (i64 (PPCmfvsr (PPCfctidz (f64 (extloadf32 ixaddr:$A))))); | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3183 | } | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3184 | def FltToULongLoad { | 
|  | 3185 | dag A = (i64 (PPCmfvsr (PPCfctiduz (f64 (extloadf32 xoaddr:$A))))); | 
|  | 3186 | } | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3187 | def FltToULongLoadP9 { | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3188 | dag A = (i64 (PPCmfvsr (PPCfctiduz (f64 (extloadf32 ixaddr:$A))))); | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3189 | } | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3190 | def FltToLong { | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3191 | dag A = (i64 (PPCmfvsr (f64 (PPCfctidz (fpextend f32:$A))))); | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3192 | } | 
|  | 3193 | def FltToULong { | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3194 | dag A = (i64 (PPCmfvsr (f64 (PPCfctiduz (fpextend f32:$A))))); | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3195 | } | 
|  | 3196 | def DblToInt { | 
|  | 3197 | dag A = (i32 (PPCmfvsr (f64 (PPCfctiwz f64:$A)))); | 
|  | 3198 | } | 
|  | 3199 | def DblToUInt { | 
|  | 3200 | dag A = (i32 (PPCmfvsr (f64 (PPCfctiwuz f64:$A)))); | 
|  | 3201 | } | 
|  | 3202 | def DblToLong { | 
|  | 3203 | dag A = (i64 (PPCmfvsr (f64 (PPCfctidz f64:$A)))); | 
|  | 3204 | } | 
|  | 3205 | def DblToULong { | 
|  | 3206 | dag A = (i64 (PPCmfvsr (f64 (PPCfctiduz f64:$A)))); | 
|  | 3207 | } | 
|  | 3208 | def DblToIntLoad { | 
|  | 3209 | dag A = (i32 (PPCmfvsr (PPCfctiwz (f64 (load xoaddr:$A))))); | 
|  | 3210 | } | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3211 | def DblToIntLoadP9 { | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3212 | dag A = (i32 (PPCmfvsr (PPCfctiwz (f64 (load ixaddr:$A))))); | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3213 | } | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3214 | def DblToUIntLoad { | 
|  | 3215 | dag A = (i32 (PPCmfvsr (PPCfctiwuz (f64 (load xoaddr:$A))))); | 
|  | 3216 | } | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3217 | def DblToUIntLoadP9 { | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3218 | dag A = (i32 (PPCmfvsr (PPCfctiwuz (f64 (load ixaddr:$A))))); | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3219 | } | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3220 | def DblToLongLoad { | 
|  | 3221 | dag A = (i64 (PPCmfvsr (PPCfctidz (f64 (load xoaddr:$A))))); | 
|  | 3222 | } | 
|  | 3223 | def DblToULongLoad { | 
|  | 3224 | dag A = (i64 (PPCmfvsr (PPCfctiduz (f64 (load xoaddr:$A))))); | 
|  | 3225 | } | 
|  | 3226 |  | 
|  | 3227 | // FP merge dags (for f32 -> v4f32) | 
|  | 3228 | def MrgFP { | 
|  | 3229 | dag AC = (XVCVDPSP (XXPERMDI (COPY_TO_REGCLASS $A, VSRC), | 
|  | 3230 | (COPY_TO_REGCLASS $C, VSRC), 0)); | 
|  | 3231 | dag BD = (XVCVDPSP (XXPERMDI (COPY_TO_REGCLASS $B, VSRC), | 
|  | 3232 | (COPY_TO_REGCLASS $D, VSRC), 0)); | 
|  | 3233 | dag ABhToFlt = (XVCVDPSP (XXPERMDI $A, $B, 0)); | 
|  | 3234 | dag ABlToFlt = (XVCVDPSP (XXPERMDI $A, $B, 3)); | 
|  | 3235 | dag BAhToFlt = (XVCVDPSP (XXPERMDI $B, $A, 0)); | 
|  | 3236 | dag BAlToFlt = (XVCVDPSP (XXPERMDI $B, $A, 3)); | 
|  | 3237 | } | 
|  | 3238 |  | 
|  | 3239 | // Patterns for BUILD_VECTOR nodes. | 
|  | 3240 | def NoP9Vector : Predicate<"!PPCSubTarget->hasP9Vector()">; | 
|  | 3241 | let AddedComplexity = 400 in { | 
|  | 3242 |  | 
|  | 3243 | let Predicates = [HasVSX] in { | 
|  | 3244 | // Build vectors of floating point converted to i32. | 
|  | 3245 | def : Pat<(v4i32 (build_vector DblToInt.A, DblToInt.A, | 
|  | 3246 | DblToInt.A, DblToInt.A)), | 
|  | 3247 | (v4i32 (XXSPLTW (COPY_TO_REGCLASS (XSCVDPSXWS $A), VSRC), 1))>; | 
|  | 3248 | def : Pat<(v4i32 (build_vector DblToUInt.A, DblToUInt.A, | 
|  | 3249 | DblToUInt.A, DblToUInt.A)), | 
|  | 3250 | (v4i32 (XXSPLTW (COPY_TO_REGCLASS (XSCVDPUXWS $A), VSRC), 1))>; | 
|  | 3251 | def : Pat<(v2i64 (build_vector DblToLong.A, DblToLong.A)), | 
|  | 3252 | (v2i64 (XXPERMDI (COPY_TO_REGCLASS (XSCVDPSXDS $A), VSRC), | 
|  | 3253 | (COPY_TO_REGCLASS (XSCVDPSXDS $A), VSRC), 0))>; | 
|  | 3254 | def : Pat<(v2i64 (build_vector DblToULong.A, DblToULong.A)), | 
|  | 3255 | (v2i64 (XXPERMDI (COPY_TO_REGCLASS (XSCVDPUXDS $A), VSRC), | 
|  | 3256 | (COPY_TO_REGCLASS (XSCVDPUXDS $A), VSRC), 0))>; | 
|  | 3257 | def : Pat<(v4i32 (scalar_to_vector FltToIntLoad.A)), | 
|  | 3258 | (v4i32 (XXSPLTW (COPY_TO_REGCLASS | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 3259 | (XSCVDPSXWSs (XFLOADf32 xoaddr:$A)), VSRC), 1))>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3260 | def : Pat<(v4i32 (scalar_to_vector FltToUIntLoad.A)), | 
|  | 3261 | (v4i32 (XXSPLTW (COPY_TO_REGCLASS | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 3262 | (XSCVDPUXWSs (XFLOADf32 xoaddr:$A)), VSRC), 1))>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3263 | def : Pat<(v4f32 (build_vector f32:$A, f32:$A, f32:$A, f32:$A)), | 
|  | 3264 | (v4f32 (XXSPLTW (v4f32 (XSCVDPSPN $A)), 0))>; | 
|  | 3265 |  | 
|  | 3266 | // Build vectors of floating point converted to i64. | 
|  | 3267 | def : Pat<(v2i64 (build_vector FltToLong.A, FltToLong.A)), | 
| Nemanja Ivanovic | 15748f4 | 2016-12-06 11:47:14 +0000 | [diff] [blame] | 3268 | (v2i64 (XXPERMDIs | 
|  | 3269 | (COPY_TO_REGCLASS (XSCVDPSXDSs $A), VSFRC), 0))>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3270 | def : Pat<(v2i64 (build_vector FltToULong.A, FltToULong.A)), | 
| Nemanja Ivanovic | 15748f4 | 2016-12-06 11:47:14 +0000 | [diff] [blame] | 3271 | (v2i64 (XXPERMDIs | 
|  | 3272 | (COPY_TO_REGCLASS (XSCVDPUXDSs $A), VSFRC), 0))>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3273 | def : Pat<(v2i64 (scalar_to_vector DblToLongLoad.A)), | 
|  | 3274 | (v2i64 (XVCVDPSXDS (LXVDSX xoaddr:$A)))>; | 
|  | 3275 | def : Pat<(v2i64 (scalar_to_vector DblToULongLoad.A)), | 
|  | 3276 | (v2i64 (XVCVDPUXDS (LXVDSX xoaddr:$A)))>; | 
|  | 3277 | } | 
|  | 3278 |  | 
|  | 3279 | let Predicates = [HasVSX, NoP9Vector] in { | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 3280 | // Load-and-splat with fp-to-int conversion (using X-Form VSX/FP loads). | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3281 | def : Pat<(v4i32 (scalar_to_vector DblToIntLoad.A)), | 
|  | 3282 | (v4i32 (XXSPLTW (COPY_TO_REGCLASS | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 3283 | (XSCVDPSXWS (XFLOADf64 xoaddr:$A)), VSRC), 1))>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3284 | def : Pat<(v4i32 (scalar_to_vector DblToUIntLoad.A)), | 
|  | 3285 | (v4i32 (XXSPLTW (COPY_TO_REGCLASS | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 3286 | (XSCVDPUXWS (XFLOADf64 xoaddr:$A)), VSRC), 1))>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3287 | def : Pat<(v2i64 (scalar_to_vector FltToLongLoad.A)), | 
|  | 3288 | (v2i64 (XXPERMDIs (XSCVDPSXDS (COPY_TO_REGCLASS | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 3289 | (XFLOADf32 xoaddr:$A), VSFRC)), 0))>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3290 | def : Pat<(v2i64 (scalar_to_vector FltToULongLoad.A)), | 
|  | 3291 | (v2i64 (XXPERMDIs (XSCVDPUXDS (COPY_TO_REGCLASS | 
| Tony Jiang | 438bf4a | 2017-11-20 14:38:30 +0000 | [diff] [blame] | 3292 | (XFLOADf32 xoaddr:$A), VSFRC)), 0))>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3293 | } | 
|  | 3294 |  | 
|  | 3295 | // Big endian, available on all targets with VSX | 
|  | 3296 | let Predicates = [IsBigEndian, HasVSX] in { | 
|  | 3297 | def : Pat<(v2f64 (build_vector f64:$A, f64:$B)), | 
|  | 3298 | (v2f64 (XXPERMDI | 
|  | 3299 | (COPY_TO_REGCLASS $A, VSRC), | 
|  | 3300 | (COPY_TO_REGCLASS $B, VSRC), 0))>; | 
|  | 3301 |  | 
|  | 3302 | def : Pat<(v4f32 (build_vector f32:$A, f32:$B, f32:$C, f32:$D)), | 
|  | 3303 | (VMRGEW MrgFP.AC, MrgFP.BD)>; | 
|  | 3304 | def : Pat<(v4f32 (build_vector DblToFlt.A0, DblToFlt.A1, | 
|  | 3305 | DblToFlt.B0, DblToFlt.B1)), | 
|  | 3306 | (v4f32 (VMRGEW MrgFP.ABhToFlt, MrgFP.ABlToFlt))>; | 
|  | 3307 | } | 
|  | 3308 |  | 
|  | 3309 | let Predicates = [IsLittleEndian, HasVSX] in { | 
|  | 3310 | // Little endian, available on all targets with VSX | 
|  | 3311 | def : Pat<(v2f64 (build_vector f64:$A, f64:$B)), | 
|  | 3312 | (v2f64 (XXPERMDI | 
|  | 3313 | (COPY_TO_REGCLASS $B, VSRC), | 
|  | 3314 | (COPY_TO_REGCLASS $A, VSRC), 0))>; | 
|  | 3315 |  | 
|  | 3316 | def : Pat<(v4f32 (build_vector f32:$D, f32:$C, f32:$B, f32:$A)), | 
|  | 3317 | (VMRGEW MrgFP.AC, MrgFP.BD)>; | 
|  | 3318 | def : Pat<(v4f32 (build_vector DblToFlt.A0, DblToFlt.A1, | 
|  | 3319 | DblToFlt.B0, DblToFlt.B1)), | 
|  | 3320 | (v4f32 (VMRGEW MrgFP.BAhToFlt, MrgFP.BAlToFlt))>; | 
|  | 3321 | } | 
|  | 3322 |  | 
|  | 3323 | let Predicates = [HasDirectMove] in { | 
|  | 3324 | // Endianness-neutral constant splat on P8 and newer targets. The reason | 
|  | 3325 | // for this pattern is that on targets with direct moves, we don't expand | 
|  | 3326 | // BUILD_VECTOR nodes for v4i32. | 
|  | 3327 | def : Pat<(v4i32 (build_vector immSExt5NonZero:$A, immSExt5NonZero:$A, | 
|  | 3328 | immSExt5NonZero:$A, immSExt5NonZero:$A)), | 
|  | 3329 | (v4i32 (VSPLTISW imm:$A))>; | 
|  | 3330 | } | 
|  | 3331 |  | 
|  | 3332 | let Predicates = [IsBigEndian, HasDirectMove, NoP9Vector] in { | 
|  | 3333 | // Big endian integer vectors using direct moves. | 
|  | 3334 | def : Pat<(v2i64 (build_vector i64:$A, i64:$B)), | 
|  | 3335 | (v2i64 (XXPERMDI | 
|  | 3336 | (COPY_TO_REGCLASS (MTVSRD $A), VSRC), | 
|  | 3337 | (COPY_TO_REGCLASS (MTVSRD $B), VSRC), 0))>; | 
|  | 3338 | def : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)), | 
|  | 3339 | (VMRGOW (XXPERMDI (COPY_TO_REGCLASS (MTVSRWZ $A), VSRC), | 
|  | 3340 | (COPY_TO_REGCLASS (MTVSRWZ $C), VSRC), 0), | 
|  | 3341 | (XXPERMDI (COPY_TO_REGCLASS (MTVSRWZ $B), VSRC), | 
|  | 3342 | (COPY_TO_REGCLASS (MTVSRWZ $D), VSRC), 0))>; | 
|  | 3343 | def : Pat<(v4i32 (build_vector i32:$A, i32:$A, i32:$A, i32:$A)), | 
|  | 3344 | (XXSPLTW (COPY_TO_REGCLASS (MTVSRWZ $A), VSRC), 1)>; | 
|  | 3345 | } | 
|  | 3346 |  | 
|  | 3347 | let Predicates = [IsLittleEndian, HasDirectMove, NoP9Vector] in { | 
|  | 3348 | // Little endian integer vectors using direct moves. | 
|  | 3349 | def : Pat<(v2i64 (build_vector i64:$A, i64:$B)), | 
|  | 3350 | (v2i64 (XXPERMDI | 
|  | 3351 | (COPY_TO_REGCLASS (MTVSRD $B), VSRC), | 
|  | 3352 | (COPY_TO_REGCLASS (MTVSRD $A), VSRC), 0))>; | 
|  | 3353 | def : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)), | 
|  | 3354 | (VMRGOW (XXPERMDI (COPY_TO_REGCLASS (MTVSRWZ $D), VSRC), | 
|  | 3355 | (COPY_TO_REGCLASS (MTVSRWZ $B), VSRC), 0), | 
|  | 3356 | (XXPERMDI (COPY_TO_REGCLASS (MTVSRWZ $C), VSRC), | 
|  | 3357 | (COPY_TO_REGCLASS (MTVSRWZ $A), VSRC), 0))>; | 
|  | 3358 | def : Pat<(v4i32 (build_vector i32:$A, i32:$A, i32:$A, i32:$A)), | 
|  | 3359 | (XXSPLTW (COPY_TO_REGCLASS (MTVSRWZ $A), VSRC), 1)>; | 
|  | 3360 | } | 
|  | 3361 |  | 
|  | 3362 | let Predicates = [HasP9Vector] in { | 
|  | 3363 | // Endianness-neutral patterns for const splats with ISA 3.0 instructions. | 
|  | 3364 | def : Pat<(v4i32 (scalar_to_vector i32:$A)), | 
|  | 3365 | (v4i32 (MTVSRWS $A))>; | 
|  | 3366 | def : Pat<(v4i32 (build_vector i32:$A, i32:$A, i32:$A, i32:$A)), | 
|  | 3367 | (v4i32 (MTVSRWS $A))>; | 
| Nemanja Ivanovic | 552c8e9 | 2016-12-15 11:16:20 +0000 | [diff] [blame] | 3368 | def : Pat<(v16i8 (build_vector immAnyExt8:$A, immAnyExt8:$A, immAnyExt8:$A, | 
|  | 3369 | immAnyExt8:$A, immAnyExt8:$A, immAnyExt8:$A, | 
|  | 3370 | immAnyExt8:$A, immAnyExt8:$A, immAnyExt8:$A, | 
|  | 3371 | immAnyExt8:$A, immAnyExt8:$A, immAnyExt8:$A, | 
|  | 3372 | immAnyExt8:$A, immAnyExt8:$A, immAnyExt8:$A, | 
|  | 3373 | immAnyExt8:$A)), | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3374 | (v16i8 (COPY_TO_REGCLASS (XXSPLTIB imm:$A), VSRC))>; | 
|  | 3375 | def : Pat<(v16i8 immAllOnesV), | 
|  | 3376 | (v16i8 (COPY_TO_REGCLASS (XXSPLTIB 255), VSRC))>; | 
|  | 3377 | def : Pat<(v8i16 immAllOnesV), | 
|  | 3378 | (v8i16 (COPY_TO_REGCLASS (XXSPLTIB 255), VSRC))>; | 
|  | 3379 | def : Pat<(v4i32 immAllOnesV), | 
|  | 3380 | (v4i32 (XXSPLTIB 255))>; | 
|  | 3381 | def : Pat<(v2i64 immAllOnesV), | 
|  | 3382 | (v2i64 (XXSPLTIB 255))>; | 
|  | 3383 | def : Pat<(v4i32 (scalar_to_vector FltToIntLoad.A)), | 
|  | 3384 | (v4i32 (XVCVSPSXWS (LXVWSX xoaddr:$A)))>; | 
|  | 3385 | def : Pat<(v4i32 (scalar_to_vector FltToUIntLoad.A)), | 
|  | 3386 | (v4i32 (XVCVSPUXWS (LXVWSX xoaddr:$A)))>; | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3387 | def : Pat<(v4i32 (scalar_to_vector DblToIntLoadP9.A)), | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3388 | (v4i32 (XXSPLTW (COPY_TO_REGCLASS | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3389 | (XSCVDPSXWS (DFLOADf64 ixaddr:$A)), VSRC), 1))>; | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3390 | def : Pat<(v4i32 (scalar_to_vector DblToUIntLoadP9.A)), | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3391 | (v4i32 (XXSPLTW (COPY_TO_REGCLASS | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3392 | (XSCVDPUXWS (DFLOADf64 ixaddr:$A)), VSRC), 1))>; | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3393 | def : Pat<(v2i64 (scalar_to_vector FltToLongLoadP9.A)), | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3394 | (v2i64 (XXPERMDIs (XSCVDPSXDS (COPY_TO_REGCLASS | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3395 | (DFLOADf32 ixaddr:$A), | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3396 | VSFRC)), 0))>; | 
| Hiroshi Inoue | e3c14eb | 2017-05-29 07:12:39 +0000 | [diff] [blame] | 3397 | def : Pat<(v2i64 (scalar_to_vector FltToULongLoadP9.A)), | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3398 | (v2i64 (XXPERMDIs (XSCVDPUXDS (COPY_TO_REGCLASS | 
| Nemanja Ivanovic | 3c7e276d | 2017-07-13 18:17:10 +0000 | [diff] [blame] | 3399 | (DFLOADf32 ixaddr:$A), | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3400 | VSFRC)), 0))>; | 
|  | 3401 | } | 
|  | 3402 |  | 
|  | 3403 | let Predicates = [IsISA3_0, HasDirectMove, IsBigEndian] in { | 
|  | 3404 | def : Pat<(i64 (extractelt v2i64:$A, 1)), | 
|  | 3405 | (i64 (MFVSRLD $A))>; | 
|  | 3406 | // Better way to build integer vectors if we have MTVSRDD. Big endian. | 
|  | 3407 | def : Pat<(v2i64 (build_vector i64:$rB, i64:$rA)), | 
|  | 3408 | (v2i64 (MTVSRDD $rB, $rA))>; | 
|  | 3409 | def : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3410 | (VMRGOW | 
|  | 3411 | (v4i32 (COPY_TO_REGCLASS (MTVSRDD AnyExts.A, AnyExts.C), VSRC)), | 
|  | 3412 | (v4i32 | 
|  | 3413 | (COPY_TO_REGCLASS (MTVSRDD AnyExts.B, AnyExts.D), VSRC)))>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3414 | } | 
|  | 3415 |  | 
|  | 3416 | let Predicates = [IsISA3_0, HasDirectMove, IsLittleEndian] in { | 
|  | 3417 | def : Pat<(i64 (extractelt v2i64:$A, 0)), | 
|  | 3418 | (i64 (MFVSRLD $A))>; | 
|  | 3419 | // Better way to build integer vectors if we have MTVSRDD. Little endian. | 
|  | 3420 | def : Pat<(v2i64 (build_vector i64:$rA, i64:$rB)), | 
|  | 3421 | (v2i64 (MTVSRDD $rB, $rA))>; | 
|  | 3422 | def : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)), | 
| Lei Huang | cd4f385 | 2018-03-12 19:26:18 +0000 | [diff] [blame] | 3423 | (VMRGOW | 
|  | 3424 | (v4i32 (COPY_TO_REGCLASS (MTVSRDD AnyExts.D, AnyExts.B), VSRC)), | 
|  | 3425 | (v4i32 | 
|  | 3426 | (COPY_TO_REGCLASS (MTVSRDD AnyExts.C, AnyExts.A), VSRC)))>; | 
| Nemanja Ivanovic | df1cb52 | 2016-11-29 16:11:34 +0000 | [diff] [blame] | 3427 | } | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3428 | // P9 Altivec instructions that can be used to build vectors. | 
|  | 3429 | // Adding them to PPCInstrVSX.td rather than PPCAltivecVSX.td to compete | 
|  | 3430 | // with complexities of existing build vector patterns in this file. | 
| Tony Jiang | 9a91a18 | 2017-07-05 16:00:38 +0000 | [diff] [blame] | 3431 | let Predicates = [HasP9Altivec, IsLittleEndian] in { | 
|  | 3432 | def : Pat<(v2i64 (build_vector WordToDWord.LE_A0, WordToDWord.LE_A1)), | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3433 | (v2i64 (VEXTSW2D $A))>; | 
| Tony Jiang | 9a91a18 | 2017-07-05 16:00:38 +0000 | [diff] [blame] | 3434 | def : Pat<(v2i64 (build_vector HWordToDWord.LE_A0, HWordToDWord.LE_A1)), | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3435 | (v2i64 (VEXTSH2D $A))>; | 
| Tony Jiang | 9a91a18 | 2017-07-05 16:00:38 +0000 | [diff] [blame] | 3436 | def : Pat<(v4i32 (build_vector HWordToWord.LE_A0, HWordToWord.LE_A1, | 
|  | 3437 | HWordToWord.LE_A2, HWordToWord.LE_A3)), | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3438 | (v4i32 (VEXTSH2W $A))>; | 
| Tony Jiang | 9a91a18 | 2017-07-05 16:00:38 +0000 | [diff] [blame] | 3439 | def : Pat<(v4i32 (build_vector ByteToWord.LE_A0, ByteToWord.LE_A1, | 
|  | 3440 | ByteToWord.LE_A2, ByteToWord.LE_A3)), | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3441 | (v4i32 (VEXTSB2W $A))>; | 
| Tony Jiang | 9a91a18 | 2017-07-05 16:00:38 +0000 | [diff] [blame] | 3442 | def : Pat<(v2i64 (build_vector ByteToDWord.LE_A0, ByteToDWord.LE_A1)), | 
| Zaara Syeda | 79acbbe | 2017-06-08 17:14:36 +0000 | [diff] [blame] | 3443 | (v2i64 (VEXTSB2D $A))>; | 
|  | 3444 | } | 
| Tony Jiang | 9a91a18 | 2017-07-05 16:00:38 +0000 | [diff] [blame] | 3445 |  | 
|  | 3446 | let Predicates = [HasP9Altivec, IsBigEndian] in { | 
|  | 3447 | def : Pat<(v2i64 (build_vector WordToDWord.BE_A0, WordToDWord.BE_A1)), | 
|  | 3448 | (v2i64 (VEXTSW2D $A))>; | 
|  | 3449 | def : Pat<(v2i64 (build_vector HWordToDWord.BE_A0, HWordToDWord.BE_A1)), | 
|  | 3450 | (v2i64 (VEXTSH2D $A))>; | 
|  | 3451 | def : Pat<(v4i32 (build_vector HWordToWord.BE_A0, HWordToWord.BE_A1, | 
|  | 3452 | HWordToWord.BE_A2, HWordToWord.BE_A3)), | 
|  | 3453 | (v4i32 (VEXTSH2W $A))>; | 
|  | 3454 | def : Pat<(v4i32 (build_vector ByteToWord.BE_A0, ByteToWord.BE_A1, | 
|  | 3455 | ByteToWord.BE_A2, ByteToWord.BE_A3)), | 
|  | 3456 | (v4i32 (VEXTSB2W $A))>; | 
|  | 3457 | def : Pat<(v2i64 (build_vector ByteToDWord.BE_A0, ByteToDWord.BE_A1)), | 
|  | 3458 | (v2i64 (VEXTSB2D $A))>; | 
|  | 3459 | } | 
|  | 3460 |  | 
|  | 3461 | let Predicates = [HasP9Altivec] in { | 
|  | 3462 | def: Pat<(v2i64 (PPCSExtVElems v16i8:$A)), | 
|  | 3463 | (v2i64 (VEXTSB2D $A))>; | 
|  | 3464 | def: Pat<(v2i64 (PPCSExtVElems v8i16:$A)), | 
|  | 3465 | (v2i64 (VEXTSH2D $A))>; | 
|  | 3466 | def: Pat<(v2i64 (PPCSExtVElems v4i32:$A)), | 
|  | 3467 | (v2i64 (VEXTSW2D $A))>; | 
|  | 3468 | def: Pat<(v4i32 (PPCSExtVElems v16i8:$A)), | 
|  | 3469 | (v4i32 (VEXTSB2W $A))>; | 
|  | 3470 | def: Pat<(v4i32 (PPCSExtVElems v8i16:$A)), | 
|  | 3471 | (v4i32 (VEXTSH2W $A))>; | 
|  | 3472 | } | 
| Nemanja Ivanovic | d2c3c51 | 2016-09-23 13:25:31 +0000 | [diff] [blame] | 3473 | } |