blob: a99de0e7823023afe448e1e0d563471edbe4b93b [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000016#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000018#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
Rafael Espindolaac4ad252013-10-05 16:42:21 +000020#include "llvm/MC/MCELFStreamer.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
24#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000025#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000027
Joey Gouly0e76fa72013-09-12 10:28:05 +000028using namespace llvm;
29
Evan Cheng928ce722011-07-06 22:02:34 +000030#define GET_REGINFO_MC_DESC
31#include "ARMGenRegisterInfo.inc"
32
Joey Gouly0e76fa72013-09-12 10:28:05 +000033static bool getMCRDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
34 std::string &Info) {
Joey Gouly830c27a2013-09-17 09:54:57 +000035 if (STI.getFeatureBits() & llvm::ARM::HasV7Ops &&
36 (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
Joey Gouly0e76fa72013-09-12 10:28:05 +000037 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
Joey Gouly830c27a2013-09-17 09:54:57 +000038 // Checks for the deprecated CP15ISB encoding:
39 // mcr p15, #0, rX, c7, c5, #4
40 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
41 if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
42 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
43 Info = "deprecated since v7, use 'isb'";
44 return true;
45 }
46
47 // Checks for the deprecated CP15DSB encoding:
48 // mcr p15, #0, rX, c7, c10, #4
49 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
50 Info = "deprecated since v7, use 'dsb'";
51 return true;
52 }
53 }
54 // Checks for the deprecated CP15DMB encoding:
55 // mcr p15, #0, rX, c7, c10, #5
56 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
57 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
58 Info = "deprecated since v7, use 'dmb'";
59 return true;
60 }
Joey Gouly0e76fa72013-09-12 10:28:05 +000061 }
62 return false;
63}
64
Amara Emerson52cfb6a2013-10-03 09:31:51 +000065static bool getITDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
66 std::string &Info) {
67 if (STI.getFeatureBits() & llvm::ARM::HasV8Ops &&
68 MI.getOperand(1).isImm() && MI.getOperand(1).getImm() != 8) {
69 Info = "applying IT instruction to more than one subsequent instruction is deprecated";
70 return true;
71 }
72
73 return false;
74}
75
Evan Cheng928ce722011-07-06 22:02:34 +000076#define GET_INSTRINFO_MC_DESC
77#include "ARMGenInstrInfo.inc"
78
79#define GET_SUBTARGETINFO_MC_DESC
80#include "ARMGenSubtargetInfo.inc"
81
Evan Cheng928ce722011-07-06 22:02:34 +000082
Evan Cheng9f7ad312012-04-26 01:13:36 +000083std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +000084 Triple triple(TT);
85
Evan Cheng2bd65362011-07-07 00:08:19 +000086 // Set the boolean corresponding to the current target triple, or the default
87 // if one cannot be determined, to true.
88 unsigned Len = TT.size();
89 unsigned Idx = 0;
90
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000091 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengf2c26162011-07-07 08:26:46 +000092 bool isThumb = false;
Evan Cheng2bd65362011-07-07 00:08:19 +000093 if (Len >= 5 && TT.substr(0, 4) == "armv")
94 Idx = 4;
95 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengf2c26162011-07-07 08:26:46 +000096 isThumb = true;
Evan Cheng2bd65362011-07-07 00:08:19 +000097 if (Len >= 7 && TT[5] == 'v')
98 Idx = 6;
99 }
100
Evan Chengf52003d2012-04-27 01:27:19 +0000101 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +0000102 std::string ARMArchFeature;
103 if (Idx) {
104 unsigned SubVer = TT[Idx];
Joey Goulyb3f550e2013-06-26 16:58:26 +0000105 if (SubVer == '8') {
Bernard Ogden4400cde2013-10-14 13:16:57 +0000106 if (NoCPU)
107 // v8a: FeatureDB, FeatureFPARMv8, FeatureNEON, FeatureDSPThumb2, FeatureMP,
Bernard Ogdenee87e852013-10-29 09:47:35 +0000108 // FeatureHWDiv, FeatureHWDivARM, FeatureTrustZone, FeatureT2XtPk, FeatureCrypto, FeatureCRC
109 ARMArchFeature = "+v8,+db,+fp-armv8,+neon,+t2dsp,+mp,+hwdiv,+hwdiv-arm,+trustzone,+t2xtpk,+crypto,+crc";
Bernard Ogden4400cde2013-10-14 13:16:57 +0000110 else
111 // Use CPU to figure out the exact features
112 ARMArchFeature = "+v8";
Joey Goulyb3f550e2013-06-26 16:58:26 +0000113 } else if (SubVer == '7') {
Evan Cheng2bd65362011-07-07 00:08:19 +0000114 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +0000115 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +0000116 if (NoCPU)
117 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
118 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
119 else
120 // Use CPU to figure out the exact features.
121 ARMArchFeature = "+v7";
Evan Cheng2bd65362011-07-07 00:08:19 +0000122 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +0000123 if (NoCPU)
124 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
125 // FeatureT2XtPk, FeatureMClass
126 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
127 else
128 // Use CPU to figure out the exact features.
129 ARMArchFeature = "+v7";
Bob Wilsone8a549c2012-09-29 21:43:49 +0000130 } else if (Len >= Idx+2 && TT[Idx+1] == 's') {
131 if (NoCPU)
132 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
133 // Swift
134 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+t2xtpk";
135 else
136 // Use CPU to figure out the exact features.
137 ARMArchFeature = "+v7";
Evan Cheng9f7ad312012-04-26 01:13:36 +0000138 } else {
139 // v7 CPUs have lots of different feature sets. If no CPU is specified,
140 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
141 // the "minimum" feature set and use CPU string to figure out the exact
142 // features.
Evan Chengf52003d2012-04-27 01:27:19 +0000143 if (NoCPU)
Evan Cheng9f7ad312012-04-26 01:13:36 +0000144 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
145 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
146 else
147 // Use CPU to figure out the exact features.
148 ARMArchFeature = "+v7";
149 }
Evan Cheng2bd65362011-07-07 00:08:19 +0000150 } else if (SubVer == '6') {
Jim Grosbach1c9dd292012-02-10 20:38:46 +0000151 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng2bd65362011-07-07 00:08:19 +0000152 ARMArchFeature = "+v6t2";
Evan Chengf52003d2012-04-27 01:27:19 +0000153 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +0000154 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +0000155 if (NoCPU)
156 // v6m: FeatureNoARM, FeatureMClass
Amara Emerson5035ee02013-10-07 16:55:23 +0000157 ARMArchFeature = "+v6m,+noarm,+mclass";
Evan Chengf52003d2012-04-27 01:27:19 +0000158 else
159 ARMArchFeature = "+v6";
160 } else
Evan Cheng8b2bda02011-07-07 03:55:05 +0000161 ARMArchFeature = "+v6";
Evan Cheng2bd65362011-07-07 00:08:19 +0000162 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000163 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +0000164 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +0000165 else
166 ARMArchFeature = "+v5t";
167 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
168 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000169 }
170
Evan Chengf2c26162011-07-07 08:26:46 +0000171 if (isThumb) {
172 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000173 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000174 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000175 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000176 }
177
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000178 if (triple.isOSNaCl()) {
179 if (ARMArchFeature.empty())
180 ARMArchFeature = "+nacl-trap";
181 else
182 ARMArchFeature += ",+nacl-trap";
183 }
184
Evan Cheng2bd65362011-07-07 00:08:19 +0000185 return ARMArchFeature;
186}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000187
188MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
189 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000190 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000191 if (!FS.empty()) {
192 if (!ArchFS.empty())
193 ArchFS = ArchFS + "," + FS.str();
194 else
195 ArchFS = FS;
196 }
197
198 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000199 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000200 return X;
201}
202
Evan Cheng1705ab02011-07-14 23:50:31 +0000203static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000204 MCInstrInfo *X = new MCInstrInfo();
205 InitARMMCInstrInfo(X);
206 return X;
207}
208
Evan Chengd60fa58b2011-07-18 20:57:22 +0000209static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000210 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000211 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000212 return X;
213}
214
Rafael Espindola227144c2013-05-13 01:16:13 +0000215static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000216 Triple TheTriple(TT);
217
218 if (TheTriple.isOSDarwin())
219 return new ARMMCAsmInfoDarwin();
220
221 return new ARMELFMCAsmInfo();
222}
223
Evan Chengad5f4852011-07-23 00:00:19 +0000224static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000225 CodeModel::Model CM,
226 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000227 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000228 if (RM == Reloc::Default) {
229 Triple TheTriple(TT);
230 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
231 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
232 }
Evan Chengecb29082011-11-16 08:38:26 +0000233 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000234 return X;
235}
236
Evan Chengad5f4852011-07-23 00:00:19 +0000237// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000238static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000239 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000240 raw_ostream &OS,
241 MCCodeEmitter *Emitter,
242 bool RelaxAll,
243 bool NoExecStack) {
244 Triple TheTriple(TT);
245
246 if (TheTriple.isOSDarwin())
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000247 return createMachOStreamer(Ctx, MAB, OS, Emitter, false);
Evan Chengad5f4852011-07-23 00:00:19 +0000248
249 if (TheTriple.isOSWindows()) {
250 llvm_unreachable("ARM does not support Windows COFF format");
Evan Chengad5f4852011-07-23 00:00:19 +0000251 }
252
Tim Northover5cc3dc82012-12-07 16:50:23 +0000253 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack,
254 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000255}
256
Evan Cheng61faa552011-07-25 21:20:24 +0000257static MCInstPrinter *createARMMCInstPrinter(const Target &T,
258 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000259 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000260 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000261 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000262 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000263 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000264 return new ARMInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000265 return 0;
266}
267
Quentin Colombetf4828052013-05-24 22:51:52 +0000268static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
269 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000270 Triple TheTriple(TT);
271 if (TheTriple.isEnvironmentMachO())
272 return createARMMachORelocationInfo(Ctx);
273 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000274 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000275}
276
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000277namespace {
278
279class ARMMCInstrAnalysis : public MCInstrAnalysis {
280public:
281 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000282
283 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
284 // BCCs with the "always" predicate are unconditional branches.
285 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
286 return true;
287 return MCInstrAnalysis::isUnconditionalBranch(Inst);
288 }
289
290 virtual bool isConditionalBranch(const MCInst &Inst) const {
291 // BCCs with the "always" predicate are unconditional branches.
292 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
293 return false;
294 return MCInstrAnalysis::isConditionalBranch(Inst);
295 }
296
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000297 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
298 uint64_t Size, uint64_t &Target) const {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000299 // We only handle PCRel branches for now.
300 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000301 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000302
303 int64_t Imm = Inst.getOperand(0).getImm();
304 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000305 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
306 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000307 }
308};
309
310}
311
312static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
313 return new ARMMCInstrAnalysis(Info);
314}
Evan Chengad5f4852011-07-23 00:00:19 +0000315
Evan Cheng8c886a42011-07-22 21:58:54 +0000316// Force static initialization.
317extern "C" void LLVMInitializeARMTargetMC() {
318 // Register the MC asm info.
319 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
320 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
321
322 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000323 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
324 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000325
326 // Register the MC instruction info.
327 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
328 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
329
330 // Register the MC register info.
331 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
332 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
333
334 // Register the MC subtarget info.
335 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
336 ARM_MC::createARMMCSubtargetInfo);
337 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
338 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000339
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000340 // Register the MC instruction analyzer.
341 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
342 createARMMCInstrAnalysis);
343 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
344 createARMMCInstrAnalysis);
345
Evan Chengad5f4852011-07-23 00:00:19 +0000346 // Register the MC Code Emitter
Evan Cheng3a792252011-07-26 00:42:34 +0000347 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
348 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000349
350 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000351 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
352 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000353
354 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000355 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
356 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000357
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000358 // Register the asm streamer.
359 TargetRegistry::RegisterAsmStreamer(TheARMTarget, createMCAsmStreamer);
360 TargetRegistry::RegisterAsmStreamer(TheThumbTarget, createMCAsmStreamer);
361
Evan Cheng61faa552011-07-25 21:20:24 +0000362 // Register the MCInstPrinter.
363 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
364 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000365
366 // Register the MC relocation info.
367 TargetRegistry::RegisterMCRelocationInfo(TheARMTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000368 createARMMCRelocationInfo);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000369 TargetRegistry::RegisterMCRelocationInfo(TheThumbTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000370 createARMMCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000371}