blob: d86d7eaa9150b626f90e62e1fee6e3989d041a81 [file] [log] [blame]
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +00001//===-- SIMachineFunctionInfo.cpp -------- SI Machine Function Info -------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Tom Stellard75aadc22012-12-11 21:25:42 +00008//===----------------------------------------------------------------------===//
9
Tom Stellard75aadc22012-12-11 21:25:42 +000010#include "SIMachineFunctionInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000011#include "AMDGPUSubtarget.h"
Tom Stellardeba61072014-05-02 15:41:42 +000012#include "SIInstrInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000013#include "llvm/CodeGen/MachineFrameInfo.h"
NAKAMURA Takumif619b502016-06-27 10:26:36 +000014#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000015#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardeba61072014-05-02 15:41:42 +000016#include "llvm/IR/Function.h"
17#include "llvm/IR/LLVMContext.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000018
19#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000020
21using namespace llvm;
22
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +000023static cl::opt<bool> EnableSpillSGPRToVGPR(
24 "amdgpu-spill-sgpr-to-vgpr",
25 cl::desc("Enable spilling VGPRs to SGPRs"),
26 cl::ReallyHidden,
27 cl::init(true));
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000028
29// Pin the vtable to this file.
30void SIMachineFunctionInfo::anchor() {}
31
Tom Stellard75aadc22012-12-11 21:25:42 +000032SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000033 : AMDGPUMachineFunction(MF),
Tom Stellard96468902014-09-24 01:33:17 +000034 TIDReg(AMDGPU::NoRegister),
Matt Arsenault49affb82015-11-25 20:55:12 +000035 ScratchRSrcReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000036 ScratchWaveOffsetReg(AMDGPU::NoRegister),
37 PrivateSegmentBufferUserSGPR(AMDGPU::NoRegister),
38 DispatchPtrUserSGPR(AMDGPU::NoRegister),
39 QueuePtrUserSGPR(AMDGPU::NoRegister),
40 KernargSegmentPtrUserSGPR(AMDGPU::NoRegister),
41 DispatchIDUserSGPR(AMDGPU::NoRegister),
42 FlatScratchInitUserSGPR(AMDGPU::NoRegister),
43 PrivateSegmentSizeUserSGPR(AMDGPU::NoRegister),
44 GridWorkGroupCountXUserSGPR(AMDGPU::NoRegister),
45 GridWorkGroupCountYUserSGPR(AMDGPU::NoRegister),
46 GridWorkGroupCountZUserSGPR(AMDGPU::NoRegister),
47 WorkGroupIDXSystemSGPR(AMDGPU::NoRegister),
48 WorkGroupIDYSystemSGPR(AMDGPU::NoRegister),
49 WorkGroupIDZSystemSGPR(AMDGPU::NoRegister),
50 WorkGroupInfoSystemSGPR(AMDGPU::NoRegister),
51 PrivateSegmentWaveByteOffsetSystemSGPR(AMDGPU::NoRegister),
Tom Stellardc149dc02013-11-27 21:23:35 +000052 PSInputAddr(0),
Marek Olsak8e9cc632016-01-13 17:23:09 +000053 ReturnsVoid(true),
Tom Stellard79a1fd72016-04-14 16:27:07 +000054 MaximumWorkGroupSize(0),
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +000055 DebuggerReservedVGPRCount(0),
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000056 DebuggerWorkGroupIDStackObjectIndices{0, 0, 0},
57 DebuggerWorkItemIDStackObjectIndices{0, 0, 0},
Marek Olsakfccabaf2016-01-13 11:45:36 +000058 LDSWaveSpillSize(0),
59 PSInputEna(0),
Tom Stellard96468902014-09-24 01:33:17 +000060 NumUserSGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000061 NumSystemSGPRs(0),
Matt Arsenault49affb82015-11-25 20:55:12 +000062 HasSpilledSGPRs(false),
63 HasSpilledVGPRs(false),
Matt Arsenault296b8492016-02-12 06:31:30 +000064 HasNonSpillStackObjects(false),
65 HasFlatInstructions(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000066 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000067 DispatchPtr(false),
68 QueuePtr(false),
69 DispatchID(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000070 KernargSegmentPtr(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000071 FlatScratchInit(false),
72 GridWorkgroupCountX(false),
73 GridWorkgroupCountY(false),
74 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000075 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000076 WorkGroupIDY(false),
77 WorkGroupIDZ(false),
78 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000079 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000080 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000081 WorkItemIDY(false),
82 WorkItemIDZ(false) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000083 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000084 const Function *F = MF.getFunction();
85
Marek Olsakfccabaf2016-01-13 11:45:36 +000086 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
87
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000088 const MachineFrameInfo *FrameInfo = MF.getFrameInfo();
89
Tom Stellardf110f8f2016-04-14 16:27:03 +000090 if (!AMDGPU::isShader(F->getCallingConv())) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000091 KernargSegmentPtr = true;
Tom Stellardf110f8f2016-04-14 16:27:03 +000092 WorkGroupIDX = true;
93 WorkItemIDX = true;
94 }
Matt Arsenault49affb82015-11-25 20:55:12 +000095
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000096 if (F->hasFnAttribute("amdgpu-work-group-id-y") || ST.debuggerEmitPrologue())
Matt Arsenault49affb82015-11-25 20:55:12 +000097 WorkGroupIDY = true;
98
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000099 if (F->hasFnAttribute("amdgpu-work-group-id-z") || ST.debuggerEmitPrologue())
Matt Arsenault49affb82015-11-25 20:55:12 +0000100 WorkGroupIDZ = true;
101
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000102 if (F->hasFnAttribute("amdgpu-work-item-id-y") || ST.debuggerEmitPrologue())
Matt Arsenault49affb82015-11-25 20:55:12 +0000103 WorkItemIDY = true;
104
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000105 if (F->hasFnAttribute("amdgpu-work-item-id-z") || ST.debuggerEmitPrologue())
Matt Arsenault49affb82015-11-25 20:55:12 +0000106 WorkItemIDZ = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000107
Matt Arsenault296b8492016-02-12 06:31:30 +0000108 // X, XY, and XYZ are the only supported combinations, so make sure Y is
109 // enabled if Z is.
110 if (WorkItemIDZ)
111 WorkItemIDY = true;
112
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000113 bool MaySpill = ST.isVGPRSpillingEnabled(*F);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000114 bool HasStackObjects = FrameInfo->hasStackObjects();
115
116 if (HasStackObjects || MaySpill)
117 PrivateSegmentWaveByteOffset = true;
118
119 if (ST.isAmdHsaOS()) {
120 if (HasStackObjects || MaySpill)
121 PrivateSegmentBuffer = true;
122
123 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
124 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000125
126 if (F->hasFnAttribute("amdgpu-queue-ptr"))
127 QueuePtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000128 }
129
Matt Arsenault296b8492016-02-12 06:31:30 +0000130 // We don't need to worry about accessing spills with flat instructions.
131 // TODO: On VI where we must use flat for global, we should be able to omit
132 // this if it is never used for generic access.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000133 if (HasStackObjects && ST.getGeneration() >= SISubtarget::SEA_ISLANDS &&
Matt Arsenault296b8492016-02-12 06:31:30 +0000134 ST.isAmdHsaOS())
135 FlatScratchInit = true;
Tom Stellard79a1fd72016-04-14 16:27:07 +0000136
137 if (AMDGPU::isCompute(F->getCallingConv()))
138 MaximumWorkGroupSize = AMDGPU::getMaximumWorkGroupSize(*F);
139 else
140 MaximumWorkGroupSize = ST.getWavefrontSize();
Konstantin Zhuravlyov71515e52016-04-26 17:24:40 +0000141
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000142 if (ST.debuggerReserveRegs())
143 DebuggerReservedVGPRCount = 4;
Matt Arsenault49affb82015-11-25 20:55:12 +0000144}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000145
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000146unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
147 const SIRegisterInfo &TRI) {
148 PrivateSegmentBufferUserSGPR = TRI.getMatchingSuperReg(
149 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass);
150 NumUserSGPRs += 4;
151 return PrivateSegmentBufferUserSGPR;
152}
153
154unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
155 DispatchPtrUserSGPR = TRI.getMatchingSuperReg(
156 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
157 NumUserSGPRs += 2;
158 return DispatchPtrUserSGPR;
159}
160
161unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
162 QueuePtrUserSGPR = TRI.getMatchingSuperReg(
163 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
164 NumUserSGPRs += 2;
165 return QueuePtrUserSGPR;
166}
167
168unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
169 KernargSegmentPtrUserSGPR = TRI.getMatchingSuperReg(
170 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
171 NumUserSGPRs += 2;
172 return KernargSegmentPtrUserSGPR;
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000173}
174
Matt Arsenault296b8492016-02-12 06:31:30 +0000175unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
176 FlatScratchInitUserSGPR = TRI.getMatchingSuperReg(
177 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
178 NumUserSGPRs += 2;
179 return FlatScratchInitUserSGPR;
180}
181
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000182SIMachineFunctionInfo::SpilledReg SIMachineFunctionInfo::getSpilledReg (
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000183 MachineFunction *MF,
184 unsigned FrameIndex,
185 unsigned SubIdx) {
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000186 if (!EnableSpillSGPRToVGPR)
187 return SpilledReg();
188
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000189 const SISubtarget &ST = MF->getSubtarget<SISubtarget>();
190 const SIRegisterInfo *TRI = ST.getRegisterInfo();
191
Tom Stellard649b5db2016-03-04 18:31:18 +0000192 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000193 MachineRegisterInfo &MRI = MF->getRegInfo();
194 int64_t Offset = FrameInfo->getObjectOffset(FrameIndex);
195 Offset += SubIdx * 4;
196
197 unsigned LaneVGPRIdx = Offset / (64 * 4);
198 unsigned Lane = (Offset / 4) % 64;
199
200 struct SpilledReg Spill;
Tom Stellard649b5db2016-03-04 18:31:18 +0000201 Spill.Lane = Lane;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000202
203 if (!LaneVGPRs.count(LaneVGPRIdx)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000204 unsigned LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass);
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000205
Tom Stellard649b5db2016-03-04 18:31:18 +0000206 if (LaneVGPR == AMDGPU::NoRegister)
207 // We have no VGPRs left for spilling SGPRs.
208 return Spill;
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000209
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000210 LaneVGPRs[LaneVGPRIdx] = LaneVGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000211
212 // Add this register as live-in to all blocks to avoid machine verifer
213 // complaining about use of an undefined physical register.
214 for (MachineFunction::iterator BI = MF->begin(), BE = MF->end();
215 BI != BE; ++BI) {
216 BI->addLiveIn(LaneVGPR);
217 }
218 }
219
220 Spill.VGPR = LaneVGPRs[LaneVGPRIdx];
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000221 return Spill;
Tom Stellardc149dc02013-11-27 21:23:35 +0000222}
Tom Stellard96468902014-09-24 01:33:17 +0000223
224unsigned SIMachineFunctionInfo::getMaximumWorkGroupSize(
225 const MachineFunction &MF) const {
Tom Stellard79a1fd72016-04-14 16:27:07 +0000226 return MaximumWorkGroupSize;
Tom Stellard96468902014-09-24 01:33:17 +0000227}