blob: 19c39f4e745906452e106fe4f8b54bc83391bf06 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000018#include "ARMFPUName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000021#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
24#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000025#include "llvm/ADT/SetVector.h"
26#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000032#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000033#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Module.h"
35#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000039#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000040#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000041#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000042#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000044#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000045#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000046#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000047#include "llvm/Support/COFF.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000049#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000050#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000052#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000053#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056using namespace llvm;
57
Chandler Carruth84e68b22014-04-22 02:41:26 +000058#define DEBUG_TYPE "asm-printer"
59
David Blaikie94598322015-01-18 20:29:04 +000060ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
61 std::unique_ptr<MCStreamer> Streamer)
62 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Eric Christophera49d68e2015-02-17 20:02:32 +000063 InConstantPool(false) {}
David Blaikie94598322015-01-18 20:29:04 +000064
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000065void ARMAsmPrinter::EmitFunctionBodyEnd() {
66 // Make sure to terminate any constant pools that were at the end
67 // of the function.
68 if (!InConstantPool)
69 return;
70 InConstantPool = false;
71 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
72}
Owen Anderson0ca562e2011-10-04 23:26:17 +000073
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000074void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000075 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +000076 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +000077 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000078 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000079
Chris Lattner56db8c32010-01-27 23:58:11 +000080 OutStreamer.EmitLabel(CurrentFnSym);
81}
82
James Molloy6685c082012-01-26 09:25:43 +000083void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Eric Christopher8b770652015-01-26 19:03:15 +000084 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000085 assert(Size && "C++ constructor pointer had zero size!");
86
Bill Wendlingdfb45f42012-02-15 09:14:08 +000087 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000088 assert(GV && "C++ constructor pointer was not a GlobalValue!");
89
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000090 const MCExpr *E = MCSymbolRefExpr::Create(GetARMGVSymbol(GV,
91 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000092 (Subtarget->isTargetELF()
93 ? MCSymbolRefExpr::VK_ARM_TARGET1
94 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000095 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000096
James Molloy6685c082012-01-26 09:25:43 +000097 OutStreamer.EmitValue(E, Size);
98}
99
Jim Grosbach080fdf42010-09-30 01:57:53 +0000100/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000101/// method to print assembly for each instruction.
102///
103bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000104 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000105 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000106 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000107
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000108 SetupMachineFunction(MF);
109
110 if (Subtarget->isTargetCOFF()) {
111 bool Internal = MF.getFunction()->hasInternalLinkage();
112 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
113 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
114 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
115
116 OutStreamer.BeginCOFFSymbolDef(CurrentFnSym);
117 OutStreamer.EmitCOFFSymbolStorageClass(Scl);
118 OutStreamer.EmitCOFFSymbolType(Type);
119 OutStreamer.EndCOFFSymbolDef();
120 }
121
122 // Have common code print out the function header with linkage info etc.
123 EmitFunctionHeader();
124
125 // Emit the rest of the function body.
126 EmitFunctionBody();
127
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000128 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
129 // These are created per function, rather than per TU, since it's
130 // relatively easy to exceed the thumb branch range within a TU.
131 if (! ThumbIndirectPads.empty()) {
132 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
133 EmitAlignment(1);
134 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
135 OutStreamer.EmitLabel(ThumbIndirectPads[i].second);
136 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
137 .addReg(ThumbIndirectPads[i].first)
138 // Add predicate operands.
139 .addImm(ARMCC::AL)
140 .addReg(0));
141 }
142 ThumbIndirectPads.clear();
143 }
144
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000145 // We didn't modify anything.
146 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000147}
148
Evan Chengb23b50d2009-06-29 07:51:04 +0000149void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000150 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000151 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000152 unsigned TF = MO.getTargetFlags();
153
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000154 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000155 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000156 case MachineOperand::MO_Register: {
157 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000158 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000159 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000160 if(ARM::GPRPairRegClass.contains(Reg)) {
161 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000162 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000163 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
164 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000165 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000166 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000167 }
Evan Cheng10043e22007-01-19 07:51:42 +0000168 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000169 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000170 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000171 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000172 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000173 O << ":lower16:";
174 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000175 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000176 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000177 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000178 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000179 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000180 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000181 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000182 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000183 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000184 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000185 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
186 (TF & ARMII::MO_LO16))
187 O << ":lower16:";
188 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
189 (TF & ARMII::MO_HI16))
190 O << ":upper16:";
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000191 O << *GetARMGVSymbol(GV, TF);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000192
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000193 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000194 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000195 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000196 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000197 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000198 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000199 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000200 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000201 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000202}
203
Evan Chengb23b50d2009-06-29 07:51:04 +0000204//===--------------------------------------------------------------------===//
205
Chris Lattner68d64aa2010-01-25 19:51:38 +0000206MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000207GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Eric Christopher8b770652015-01-26 19:03:15 +0000208 const DataLayout *DL = TM.getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000209 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000210 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000211 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000212 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000213}
214
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000215
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000216MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Eric Christopher8b770652015-01-26 19:03:15 +0000217 const DataLayout *DL = TM.getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000218 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000219 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000220 << getFunctionNumber();
221 return OutContext.GetOrCreateSymbol(Name.str());
222}
223
Evan Chengb23b50d2009-06-29 07:51:04 +0000224bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000225 unsigned AsmVariant, const char *ExtraCode,
226 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000227 // Does this asm operand have a single letter operand modifier?
228 if (ExtraCode && ExtraCode[0]) {
229 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000230
Evan Cheng10043e22007-01-19 07:51:42 +0000231 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000232 default:
233 // See if this is a generic print operand
234 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000235 case 'a': // Print as a memory address.
236 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000237 O << "["
238 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
239 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000240 return false;
241 }
242 // Fallthrough
243 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000244 if (!MI->getOperand(OpNum).isImm())
245 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000246 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000247 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000248 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000249 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000250 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000251 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000252 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000253 if (MI->getOperand(OpNum).isReg()) {
254 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000255 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000256 // Find the 'd' register that has this 's' register as a sub-register,
257 // and determine the lane number.
258 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
259 if (!ARM::DPRRegClass.contains(*SR))
260 continue;
261 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
262 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
263 return false;
264 }
Eric Christopher76178832011-05-24 22:10:34 +0000265 }
Eric Christopher1b724942011-05-24 23:27:13 +0000266 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000267 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000268 if (!MI->getOperand(OpNum).isImm())
269 return true;
270 O << ~(MI->getOperand(OpNum).getImm());
271 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000272 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000273 if (!MI->getOperand(OpNum).isImm())
274 return true;
275 O << (MI->getOperand(OpNum).getImm() & 0xffff);
276 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000277 case 'M': { // A register range suitable for LDM/STM.
278 if (!MI->getOperand(OpNum).isReg())
279 return true;
280 const MachineOperand &MO = MI->getOperand(OpNum);
281 unsigned RegBegin = MO.getReg();
282 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
283 // already got the operands in registers that are operands to the
284 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000285 O << "{";
286 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000287 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000288 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000289 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000290 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
291 }
292 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000293
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000294 // FIXME: The register allocator not only may not have given us the
295 // registers in sequence, but may not be in ascending registers. This
296 // will require changes in the register allocator that'll need to be
297 // propagated down here if the operands change.
298 unsigned RegOps = OpNum + 1;
299 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000300 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000301 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
302 RegOps++;
303 }
304
305 O << "}";
306
307 return false;
308 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000309 case 'R': // The most significant register of a pair.
310 case 'Q': { // The least significant register of a pair.
311 if (OpNum == 0)
312 return true;
313 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
314 if (!FlagsOP.isImm())
315 return true;
316 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000317
318 // This operand may not be the one that actually provides the register. If
319 // it's tied to a previous one then we should refer instead to that one
320 // for registers and their classes.
321 unsigned TiedIdx;
322 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
323 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
324 unsigned OpFlags = MI->getOperand(OpNum).getImm();
325 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
326 }
327 Flags = MI->getOperand(OpNum).getImm();
328
329 // Later code expects OpNum to be pointing at the register rather than
330 // the flags.
331 OpNum += 1;
332 }
333
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000334 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000335 unsigned RC;
336 InlineAsm::hasRegClassConstraint(Flags, RC);
337 if (RC == ARM::GPRPairRegClassID) {
338 if (NumVals != 1)
339 return true;
340 const MachineOperand &MO = MI->getOperand(OpNum);
341 if (!MO.isReg())
342 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000343 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000344 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
345 ARM::gsub_0 : ARM::gsub_1);
346 O << ARMInstPrinter::getRegisterName(Reg);
347 return false;
348 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000349 if (NumVals != 2)
350 return true;
351 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
352 if (RegOp >= MI->getNumOperands())
353 return true;
354 const MachineOperand &MO = MI->getOperand(RegOp);
355 if (!MO.isReg())
356 return true;
357 unsigned Reg = MO.getReg();
358 O << ARMInstPrinter::getRegisterName(Reg);
359 return false;
360 }
361
Eric Christopherd4562562011-05-24 22:27:43 +0000362 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000363 case 'f': { // The high doubleword register of a NEON quad register.
364 if (!MI->getOperand(OpNum).isReg())
365 return true;
366 unsigned Reg = MI->getOperand(OpNum).getReg();
367 if (!ARM::QPRRegClass.contains(Reg))
368 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000369 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000370 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
371 ARM::dsub_0 : ARM::dsub_1);
372 O << ARMInstPrinter::getRegisterName(SubReg);
373 return false;
374 }
375
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000376 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000377 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000378 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000379 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000380 const MachineOperand &MO = MI->getOperand(OpNum);
381 if (!MO.isReg())
382 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000383 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000384 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000385 unsigned Reg = MO.getReg();
386 if(!ARM::GPRPairRegClass.contains(Reg))
387 return false;
388 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000389 O << ARMInstPrinter::getRegisterName(Reg);
390 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000391 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000392 }
Evan Cheng10043e22007-01-19 07:51:42 +0000393 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000394
Chris Lattner76c564b2010-04-04 04:47:45 +0000395 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000396 return false;
397}
398
Bob Wilsona2c462b2009-05-19 05:53:42 +0000399bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000400 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000401 const char *ExtraCode,
402 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000403 // Does this asm operand have a single letter operand modifier?
404 if (ExtraCode && ExtraCode[0]) {
405 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000406
Eric Christopher8c5e4192011-05-25 20:51:58 +0000407 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000408 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000409 default: return true; // Unknown modifier.
410 case 'm': // The base register of a memory operand.
411 if (!MI->getOperand(OpNum).isReg())
412 return true;
413 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
414 return false;
415 }
416 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000417
Bob Wilson3b515602009-10-13 20:50:28 +0000418 const MachineOperand &MO = MI->getOperand(OpNum);
419 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000420 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000421 return false;
422}
423
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000424static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteinefd7a962015-02-19 11:38:11 +0000425 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000426}
427
428void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000429 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000430 // If either end mode is unknown (EndInfo == NULL) or different than
431 // the start mode, then restore the start mode.
432 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000433 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000434 OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000435 }
436}
437
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000438void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000439 Triple TT(TM.getTargetTriple());
440 if (TT.isOSBinFormatMachO()) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000441 Reloc::Model RelocM = TM.getRelocationModel();
442 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
443 // Declare all the text sections up front (before the DWARF sections
444 // emitted by AsmPrinter::doInitialization) so the assembler will keep
445 // them together at the beginning of the object file. This helps
446 // avoid out-of-range branches that are due a fundamental limitation of
447 // the way symbol offsets are encoded with the current Darwin ARM
448 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000449 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000450 static_cast<const TargetLoweringObjectFileMachO &>(
451 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000452
453 // Collect the set of sections our functions will go into.
454 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
455 SmallPtrSet<const MCSection *, 8> > TextSections;
456 // Default text section comes first.
457 TextSections.insert(TLOFMacho.getTextSection());
458 // Now any user defined text sections from function attributes.
459 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
460 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
Rafael Espindolafa0f7282014-02-08 14:53:28 +0000461 TextSections.insert(TLOFMacho.SectionForGlobal(F, *Mang, TM));
Jim Grosbach330840f2012-10-04 21:33:24 +0000462 // Now the coalescable sections.
463 TextSections.insert(TLOFMacho.getTextCoalSection());
464 TextSections.insert(TLOFMacho.getConstTextCoalSection());
465
466 // Emit the sections in the .s file header to fix the order.
467 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
468 OutStreamer.SwitchSection(TextSections[i]);
469
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000470 if (RelocM == Reloc::DynamicNoPIC) {
471 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000472 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
David Majnemer7b583052014-03-07 07:36:05 +0000473 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000474 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000475 OutStreamer.SwitchSection(sect);
476 } else {
477 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000478 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
David Majnemer7b583052014-03-07 07:36:05 +0000479 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000480 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000481 OutStreamer.SwitchSection(sect);
482 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000483 const MCSection *StaticInitSect =
484 OutContext.getMachOSection("__TEXT", "__StaticInit",
David Majnemer7b583052014-03-07 07:36:05 +0000485 MachO::S_REGULAR |
486 MachO::S_ATTR_PURE_INSTRUCTIONS,
Bob Wilson4320e2d2010-07-30 19:55:47 +0000487 SectionKind::getText());
488 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000489 }
Adrian Prantl671af5c2014-01-20 19:15:59 +0000490
491 // Compiling with debug info should not affect the code
492 // generation. Ensure the cstring section comes before the
493 // optional __DWARF secion. Otherwise, PC-relative loads would
494 // have to use different instruction sequences at "-g" in order to
495 // reach global data in the same object file.
496 OutStreamer.SwitchSection(getObjFileLowering().getCStringSection());
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000497 }
498
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000499 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000500 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000501
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000502 // Emit ARM Build Attributes
Eric Christophera49d68e2015-02-17 20:02:32 +0000503 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000504 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000505
Eric Christophera49d68e2015-02-17 20:02:32 +0000506 // Use the triple's architecture and subarchitecture to determine
507 // if we're thumb for the purposes of the top level code16 assembler
508 // flag.
509 bool isThumb = TT.getArch() == Triple::thumb ||
510 TT.getArch() == Triple::thumbeb ||
511 TT.getSubArch() == Triple::ARMSubArch_v7m ||
512 TT.getSubArch() == Triple::ARMSubArch_v6m;
513 if (!M.getModuleInlineAsm().empty() && isThumb)
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000514 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000515}
516
Tim Northover23723012014-04-29 10:06:05 +0000517static void
518emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
519 MachineModuleInfoImpl::StubValueTy &MCSym) {
520 // L_foo$stub:
521 OutStreamer.EmitLabel(StubLabel);
522 // .indirect_symbol _foo
523 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
524
525 if (MCSym.getInt())
526 // External to current translation unit.
527 OutStreamer.EmitIntValue(0, 4/*size*/);
528 else
529 // Internal to current translation unit.
530 //
531 // When we place the LSDA into the TEXT section, the type info
532 // pointers need to be indirect and pc-rel. We accomplish this by
533 // using NLPs; however, sometimes the types are local to the file.
534 // We need to fill in the value for the NLP in those cases.
535 OutStreamer.EmitValue(
536 MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()),
537 4 /*size*/);
538}
539
Anton Korobeynikov04083522008-08-07 09:54:23 +0000540
Chris Lattneree9399a2009-10-19 17:59:19 +0000541void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000542 Triple TT(TM.getTargetTriple());
543 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000544 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000545 const TargetLoweringObjectFileMachO &TLOFMacho =
546 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000547 MachineModuleInfoMachO &MMIMacho =
548 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000549
Evan Cheng10043e22007-01-19 07:51:42 +0000550 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000551 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000552
Chris Lattner6462adc2009-10-19 18:38:33 +0000553 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000554 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000555 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000556 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000557
Tim Northover23723012014-04-29 10:06:05 +0000558 for (auto &Stub : Stubs)
559 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000560
561 Stubs.clear();
562 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000563 }
564
Chris Lattner3334deb2009-10-19 18:44:38 +0000565 Stubs = MMIMacho.GetHiddenGVStubList();
566 if (!Stubs.empty()) {
Tim Northover23723012014-04-29 10:06:05 +0000567 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000568 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000569
570 for (auto &Stub : Stubs)
571 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000572
573 Stubs.clear();
574 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000575 }
576
Evan Cheng10043e22007-01-19 07:51:42 +0000577 // Funny Darwin hack: This flag tells the linker that no global symbols
578 // contain code that falls through to other global symbols (e.g. the obvious
579 // implementation of multiple entry points). If this doesn't occur, the
580 // linker can safely perform dead code stripping. Since LLVM never
581 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000582 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000583 }
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000584
585 // Emit a .data.rel section containing any stubs that were created.
Eric Christophera49d68e2015-02-17 20:02:32 +0000586 if (TT.isOSBinFormatELF()) {
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000587 const TargetLoweringObjectFileELF &TLOFELF =
588 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
589
590 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
591
592 // Output stubs for external and common global variables.
593 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
594 if (!Stubs.empty()) {
595 OutStreamer.SwitchSection(TLOFELF.getDataRelSection());
Eric Christopher8b770652015-01-26 19:03:15 +0000596 const DataLayout *TD = TM.getDataLayout();
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000597
598 for (auto &stub: Stubs) {
599 OutStreamer.EmitLabel(stub.first);
600 OutStreamer.EmitSymbolValue(stub.second.getPointer(),
601 TD->getPointerSize(0));
602 }
603 Stubs.clear();
604 }
605 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000606}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000607
Chris Lattner71eb0772009-10-19 20:20:46 +0000608//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000609// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
610// FIXME:
611// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000612// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000613// Instead of subclassing the MCELFStreamer, we do the work here.
614
Amara Emerson5035ee02013-10-07 16:55:23 +0000615static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
616 const ARMSubtarget *Subtarget) {
617 if (CPU == "xscale")
618 return ARMBuildAttrs::v5TEJ;
619
620 if (Subtarget->hasV8Ops())
621 return ARMBuildAttrs::v8;
622 else if (Subtarget->hasV7Ops()) {
623 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
624 return ARMBuildAttrs::v7E_M;
625 return ARMBuildAttrs::v7;
626 } else if (Subtarget->hasV6T2Ops())
627 return ARMBuildAttrs::v6T2;
628 else if (Subtarget->hasV6MOps())
629 return ARMBuildAttrs::v6S_M;
630 else if (Subtarget->hasV6Ops())
631 return ARMBuildAttrs::v6;
632 else if (Subtarget->hasV5TEOps())
633 return ARMBuildAttrs::v5TE;
634 else if (Subtarget->hasV5TOps())
635 return ARMBuildAttrs::v5T;
636 else if (Subtarget->hasV4TOps())
637 return ARMBuildAttrs::v4T;
638 else
639 return ARMBuildAttrs::v4;
640}
641
Jason W Kimbff84d42010-10-06 22:36:46 +0000642void ARMAsmPrinter::emitAttributes() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000643 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000644 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000645
Charlie Turner8b2caa42015-01-05 13:12:17 +0000646 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
647
Logan Chien8cbb80d2013-10-28 17:51:12 +0000648 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000649
Eric Christophera49d68e2015-02-17 20:02:32 +0000650 // Compute ARM ELF Attributes based on the default subtarget that
651 // we'd have constructed. The existing ARM behavior isn't LTO clean
652 // anyhow.
653 // FIXME: For ifunc related functions we could iterate over and look
654 // for a feature string that doesn't match the default one.
655 StringRef TT = TM.getTargetTriple();
656 StringRef CPU = TM.getTargetCPU();
657 StringRef FS = TM.getTargetFeatureString();
658 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
659 if (!FS.empty()) {
660 if (!ArchFS.empty())
661 ArchFS = ArchFS + "," + FS.str();
662 else
663 ArchFS = FS;
664 }
665 const ARMBaseTargetMachine &ATM =
666 static_cast<const ARMBaseTargetMachine &>(TM);
667 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
668
669 std::string CPUString = STI.getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000670
Ana Pazos93a07c22013-12-06 22:48:17 +0000671 // FIXME: remove krait check when GNU tools support krait cpu
672 if (CPUString != "generic" && CPUString != "krait")
Logan Chien8cbb80d2013-10-28 17:51:12 +0000673 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
Amara Emerson5035ee02013-10-07 16:55:23 +0000674
Eric Christophera49d68e2015-02-17 20:02:32 +0000675 ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI));
Amara Emerson5035ee02013-10-07 16:55:23 +0000676
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000677 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000678 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Eric Christophera49d68e2015-02-17 20:02:32 +0000679 if (STI.hasV7Ops()) {
680 if (STI.isAClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000681 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
682 ARMBuildAttrs::ApplicationProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000683 } else if (STI.isRClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000684 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
685 ARMBuildAttrs::RealTimeProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000686 } else if (STI.isMClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000687 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
688 ARMBuildAttrs::MicroControllerProfile);
689 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000690 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000691
Eric Christophera49d68e2015-02-17 20:02:32 +0000692 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use,
693 STI.hasARMOps() ? ARMBuildAttrs::Allowed
694 : ARMBuildAttrs::Not_Allowed);
695 if (STI.isThumb1Only()) {
696 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed);
697 } else if (STI.hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000698 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
699 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000700 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000701
Eric Christophera49d68e2015-02-17 20:02:32 +0000702 if (STI.hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000703 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000704 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Eric Christophera49d68e2015-02-17 20:02:32 +0000705 if (STI.hasFPARMv8()) {
706 if (STI.hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000707 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000708 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000709 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000710 } else if (STI.hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000711 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000712 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000713 ATS.emitFPU(ARM::NEON);
714 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Eric Christophera49d68e2015-02-17 20:02:32 +0000715 if (STI.hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000716 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
717 ARMBuildAttrs::AllowNeonARMv8);
718 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000719 if (STI.hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000720 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
721 // FPU, but there are two different names for it depending on the CPU.
Eric Christophera49d68e2015-02-17 20:02:32 +0000722 ATS.emitFPU(STI.hasD16() ? ARM::FPV5_D16 : ARM::FP_ARMV8);
723 else if (STI.hasVFP4())
724 ATS.emitFPU(STI.hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
725 else if (STI.hasVFP3())
726 ATS.emitFPU(STI.hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
727 else if (STI.hasVFP2())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000728 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000729 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000730
Amara Emersonceeb1c42014-05-27 13:30:21 +0000731 if (TM.getRelocationModel() == Reloc::PIC_) {
732 // PIC specific attributes.
733 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
734 ARMBuildAttrs::AddressRWPCRel);
735 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
736 ARMBuildAttrs::AddressROPCRel);
737 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
738 ARMBuildAttrs::AddressGOT);
739 } else {
740 // Allow direct addressing of imported data for all other relocation models.
741 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
742 ARMBuildAttrs::AddressDirect);
743 }
744
Jason W Kimbff84d42010-10-06 22:36:46 +0000745 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000746 if (!TM.Options.UnsafeFPMath) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000747 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
748 ARMBuildAttrs::IEEEDenormals);
Eric Christophera49d68e2015-02-17 20:02:32 +0000749 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
Charlie Turnerf02c9242014-12-03 08:12:26 +0000750
751 // If the user has permitted this code to choose the IEEE 754
752 // rounding at run-time, emit the rounding attribute.
753 if (TM.Options.HonorSignDependentRoundingFPMathOption)
Eric Christophera49d68e2015-02-17 20:02:32 +0000754 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
Charlie Turner15f91c52014-12-02 08:22:29 +0000755 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000756 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000757 // When the target doesn't have an FPU (by design or
758 // intention), the assumptions made on the software support
759 // mirror that of the equivalent hardware support *if it
760 // existed*. For v7 and better we indicate that denormals are
761 // flushed preserving sign, and for V6 we indicate that
762 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000763 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000764 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
765 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000766 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000767 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
768 // the sign bit of the zero matches the sign bit of the input or
769 // result that is being flushed to zero.
770 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
771 ARMBuildAttrs::PreserveFPSign);
772 }
773 // For VFPv2 implementations it is implementation defined as
774 // to whether denormals are flushed to positive zero or to
775 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
776 // LLVM has chosen to flush this to positive zero (most likely for
777 // GCC compatibility), so that's the chosen value here (the
778 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000779 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000780
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000781 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
782 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000783 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000784 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
785 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000786 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000787 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
788 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000789
Eric Christophera49d68e2015-02-17 20:02:32 +0000790 if (STI.allowsUnalignedMem())
Renato Golin0595a262014-10-08 12:26:22 +0000791 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
792 ARMBuildAttrs::Allowed);
793 else
794 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
795 ARMBuildAttrs::Not_Allowed);
796
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000797 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000798 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000799 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
800 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000801
Bradley Smithc848beb2013-11-01 11:21:16 +0000802 // ABI_HardFP_use attribute to indicate single precision FP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000803 if (STI.isFPOnlySP())
Bradley Smithc848beb2013-11-01 11:21:16 +0000804 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
805 ARMBuildAttrs::HardFPSinglePrecision);
806
Jason W Kimbff84d42010-10-06 22:36:46 +0000807 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000808 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000809 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
810
Jason W Kimbff84d42010-10-06 22:36:46 +0000811 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000812
Eric Christophera49d68e2015-02-17 20:02:32 +0000813 if (STI.hasFP16())
814 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000815
Charlie Turner1a539962014-12-12 11:59:18 +0000816 // FIXME: To support emitting this build attribute as GCC does, the
817 // -mfp16-format option and associated plumbing must be
818 // supported. For now the __fp16 type is exposed by default, so this
819 // attribute should be emitted with value 1.
820 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
821 ARMBuildAttrs::FP16FormatIEEE);
822
Eric Christophera49d68e2015-02-17 20:02:32 +0000823 if (STI.hasMPExtension())
824 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
Bradley Smith25219752013-11-01 13:27:35 +0000825
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000826 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
827 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
828 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
829 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
830 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
831 // otherwise, the default value (AllowDIVIfExists) applies.
Eric Christophera49d68e2015-02-17 20:02:32 +0000832 if (STI.hasDivideInARMMode() && !STI.hasV8Ops())
833 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000834
Oliver Stannard5dc29342014-06-20 10:08:11 +0000835 if (MMI) {
836 if (const Module *SourceModule = MMI->getModule()) {
837 // ABI_PCS_wchar_t to indicate wchar_t width
838 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000839 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000840 SourceModule->getModuleFlag("wchar_size"))) {
841 int WCharWidth = WCharWidthValue->getZExtValue();
842 assert((WCharWidth == 2 || WCharWidth == 4) &&
843 "wchar_t width must be 2 or 4 bytes");
844 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
845 }
846
847 // ABI_enum_size to indicate enum width
848 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
849 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000850 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000851 SourceModule->getModuleFlag("min_enum_size"))) {
852 int EnumWidth = EnumWidthValue->getZExtValue();
853 assert((EnumWidth == 1 || EnumWidth == 4) &&
854 "Minimum enum width must be 1 or 4 bytes");
855 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
856 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
857 }
858 }
859 }
860
Amara Emerson115d2df2014-07-25 14:03:14 +0000861 // TODO: We currently only support either reserving the register, or treating
862 // it as another callee-saved register, but not as SB or a TLS pointer; It
863 // would instead be nicer to push this from the frontend as metadata, as we do
864 // for the wchar and enum size tags
Eric Christophera49d68e2015-02-17 20:02:32 +0000865 if (STI.isR9Reserved())
866 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000867 else
Eric Christophera49d68e2015-02-17 20:02:32 +0000868 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9IsGPR);
Amara Emerson115d2df2014-07-25 14:03:14 +0000869
Eric Christophera49d68e2015-02-17 20:02:32 +0000870 if (STI.hasTrustZone() && STI.hasVirtualization())
871 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
872 ARMBuildAttrs::AllowTZVirtualization);
873 else if (STI.hasTrustZone())
874 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
875 ARMBuildAttrs::AllowTZ);
876 else if (STI.hasVirtualization())
877 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
878 ARMBuildAttrs::AllowVirtualization);
Bradley Smith25219752013-11-01 13:27:35 +0000879
Logan Chien8cbb80d2013-10-28 17:51:12 +0000880 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000881}
882
Jason W Kimbff84d42010-10-06 22:36:46 +0000883//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000884
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000885static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
886 unsigned LabelId, MCContext &Ctx) {
887
888 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
889 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
890 return Label;
891}
892
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000893static MCSymbolRefExpr::VariantKind
894getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
895 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000896 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000897 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
898 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
899 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
900 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
901 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000902 }
David Blaikie46a9f012012-01-20 21:51:11 +0000903 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000904}
905
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000906MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
907 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000908 if (Subtarget->isTargetMachO()) {
909 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
910 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000911
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000912 if (!IsIndirect)
913 return getSymbol(GV);
914
915 // FIXME: Remove this when Darwin transition to @GOT like syntax.
916 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
917 MachineModuleInfoMachO &MMIMachO =
918 MMI->getObjFileInfo<MachineModuleInfoMachO>();
919 MachineModuleInfoImpl::StubValueTy &StubSym =
920 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym)
921 : MMIMachO.getGVStubEntry(MCSym);
922 if (!StubSym.getPointer())
923 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
924 !GV->hasInternalLinkage());
925 return MCSym;
926 } else if (Subtarget->isTargetCOFF()) {
927 assert(Subtarget->isTargetWindows() &&
928 "Windows is the only supported COFF target");
929
930 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
931 if (!IsIndirect)
932 return getSymbol(GV);
933
934 SmallString<128> Name;
935 Name = "__imp_";
936 getNameWithPrefix(Name, GV);
937
938 return OutContext.GetOrCreateSymbol(Name);
939 } else if (Subtarget->isTargetELF()) {
940 return getSymbol(GV);
941 }
942 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000943}
944
Jim Grosbach38f8e762010-11-09 18:45:04 +0000945void ARMAsmPrinter::
946EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Eric Christopher8b770652015-01-26 19:03:15 +0000947 const DataLayout *DL = TM.getDataLayout();
948 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000949
950 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000951
Jim Grosbachca21cd72010-11-10 17:59:10 +0000952 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000953 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000954 SmallString<128> Str;
955 raw_svector_ostream OS(Str);
Rafael Espindola58873562014-01-03 19:21:54 +0000956 OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000957 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000958 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000959 const BlockAddress *BA =
960 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
961 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000962 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000963 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000964
965 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
966 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000967 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000968 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000969 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000970 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000971 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000972 } else {
973 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000974 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
975 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000976 }
977
978 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000979 const MCExpr *Expr =
980 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
981 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000982
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000983 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000984 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000985 getFunctionNumber(),
986 ACPV->getLabelId(),
987 OutContext);
988 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
989 PCRelExpr =
990 MCBinaryExpr::CreateAdd(PCRelExpr,
991 MCConstantExpr::Create(ACPV->getPCAdjustment(),
992 OutContext),
993 OutContext);
994 if (ACPV->mustAddCurrentAddress()) {
995 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
996 // label, so just emit a local label end reference that instead.
997 MCSymbol *DotSym = OutContext.CreateTempSymbol();
998 OutStreamer.EmitLabel(DotSym);
999 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
1000 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001001 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001002 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001003 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001004 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001005}
1006
Jim Grosbach284eebc2010-09-22 17:39:48 +00001007void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
1008 unsigned Opcode = MI->getOpcode();
1009 int OpNum = 1;
1010 if (Opcode == ARM::BR_JTadd)
1011 OpNum = 2;
1012 else if (Opcode == ARM::BR_JTm)
1013 OpNum = 3;
1014
1015 const MachineOperand &MO1 = MI->getOperand(OpNum);
1016 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1017 unsigned JTI = MO1.getIndex();
1018
1019 // Emit a label for the jump table.
1020 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1021 OutStreamer.EmitLabel(JTISymbol);
1022
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001023 // Mark the jump table as data-in-code.
1024 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
1025
Jim Grosbach284eebc2010-09-22 17:39:48 +00001026 // Emit each entry of the table.
1027 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1028 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1029 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1030
1031 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1032 MachineBasicBlock *MBB = JTBBs[i];
1033 // Construct an MCExpr for the entry. We want a value of the form:
1034 // (BasicBlockAddr - TableBeginAddr)
1035 //
1036 // For example, a table with entries jumping to basic blocks BB0 and BB1
1037 // would look like:
1038 // LJTI_0_0:
1039 // .word (LBB0 - LJTI_0_0)
1040 // .word (LBB1 - LJTI_0_0)
1041 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1042
1043 if (TM.getRelocationModel() == Reloc::PIC_)
1044 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1045 OutContext),
1046 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001047 // If we're generating a table of Thumb addresses in static relocation
1048 // model, we need to add one to keep interworking correctly.
1049 else if (AFI->isThumbFunction())
1050 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1051 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001052 OutStreamer.EmitValue(Expr, 4);
1053 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001054 // Mark the end of jump table data-in-code region.
1055 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001056}
1057
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001058void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1059 unsigned Opcode = MI->getOpcode();
1060 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1061 const MachineOperand &MO1 = MI->getOperand(OpNum);
1062 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1063 unsigned JTI = MO1.getIndex();
1064
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001065 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1066 OutStreamer.EmitLabel(JTISymbol);
1067
1068 // Emit each entry of the table.
1069 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1070 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1071 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +00001072 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001073 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001074 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001075 // Mark the jump table as data-in-code.
1076 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1077 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001078 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001079 // Mark the jump table as data-in-code.
1080 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1081 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001082
1083 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1084 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +00001085 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001086 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001087 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +00001088 if (OffsetWidth == 4) {
David Woodhousee6c13e42014-01-28 23:12:42 +00001089 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001090 .addExpr(MBBSymbolExpr)
1091 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001092 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001093 continue;
1094 }
1095 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001096 // MCExpr for the entry. We want a value of the form:
1097 // (BasicBlockAddr - TableBeginAddr) / 2
1098 //
1099 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1100 // would look like:
1101 // LJTI_0_0:
1102 // .byte (LBB0 - LJTI_0_0) / 2
1103 // .byte (LBB1 - LJTI_0_0) / 2
1104 const MCExpr *Expr =
1105 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1106 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1107 OutContext);
1108 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1109 OutContext);
1110 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001111 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001112 // Mark the end of jump table data-in-code region. 32-bit offsets use
1113 // actual branch instructions here, so we don't mark those as a data-region
1114 // at all.
1115 if (OffsetWidth != 4)
1116 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001117}
1118
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001119void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1120 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1121 "Only instruction which are involved into frame setup code are allowed");
1122
Rafael Espindola4a1a3602014-01-14 01:21:46 +00001123 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001124 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001125 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001126 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001127 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001128
1129 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001130 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001131 unsigned SrcReg, DstReg;
1132
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001133 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1134 // Two special cases:
1135 // 1) tPUSH does not have src/dst regs.
1136 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1137 // load. Yes, this is pretty fragile, but for now I don't see better
1138 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001139 SrcReg = DstReg = ARM::SP;
1140 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001141 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001142 DstReg = MI->getOperand(0).getReg();
1143 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001144
1145 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001146 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001147 // Register saves.
1148 assert(DstReg == ARM::SP &&
1149 "Only stack pointer as a destination reg is supported");
1150
1151 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001152 // Skip src & dst reg, and pred ops.
1153 unsigned StartOp = 2 + 2;
1154 // Use all the operands.
1155 unsigned NumOffset = 0;
1156
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001157 switch (Opc) {
1158 default:
1159 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001160 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001161 case ARM::tPUSH:
1162 // Special case here: no src & dst reg, but two extra imp ops.
1163 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001164 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001165 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001166 case ARM::VSTMDDB_UPD:
1167 assert(SrcReg == ARM::SP &&
1168 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001169 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001170 i != NumOps; ++i) {
1171 const MachineOperand &MO = MI->getOperand(i);
1172 // Actually, there should never be any impdef stuff here. Skip it
1173 // temporary to workaround PR11902.
1174 if (MO.isImplicit())
1175 continue;
1176 RegList.push_back(MO.getReg());
1177 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001178 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001179 case ARM::STR_PRE_IMM:
1180 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001181 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001182 assert(MI->getOperand(2).getReg() == ARM::SP &&
1183 "Only stack pointer as a source reg is supported");
1184 RegList.push_back(SrcReg);
1185 break;
1186 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001187 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1188 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001189 } else {
1190 // Changes of stack / frame pointer.
1191 if (SrcReg == ARM::SP) {
1192 int64_t Offset = 0;
1193 switch (Opc) {
1194 default:
1195 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001196 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001197 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001198 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001199 Offset = 0;
1200 break;
1201 case ARM::ADDri:
1202 Offset = -MI->getOperand(2).getImm();
1203 break;
1204 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001205 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001206 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001207 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001208 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001209 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001210 break;
1211 case ARM::tADDspi:
1212 case ARM::tADDrSPi:
1213 Offset = -MI->getOperand(2).getImm()*4;
1214 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001215 case ARM::tLDRpci: {
1216 // Grab the constpool index and check, whether it corresponds to
1217 // original or cloned constpool entry.
1218 unsigned CPI = MI->getOperand(1).getIndex();
1219 const MachineConstantPool *MCP = MF.getConstantPool();
1220 if (CPI >= MCP->getConstants().size())
1221 CPI = AFI.getOriginalCPIdx(CPI);
1222 assert(CPI != -1U && "Invalid constpool index");
1223
1224 // Derive the actual offset.
1225 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1226 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1227 // FIXME: Check for user, it should be "add" instruction!
1228 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001229 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001230 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001231 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001232
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001233 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1234 if (DstReg == FramePtr && FramePtr != ARM::SP)
1235 // Set-up of the frame pointer. Positive values correspond to "add"
1236 // instruction.
1237 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1238 else if (DstReg == ARM::SP) {
1239 // Change of SP by an offset. Positive values correspond to "sub"
1240 // instruction.
1241 ATS.emitPad(Offset);
1242 } else {
1243 // Move of SP to a register. Positive values correspond to an "add"
1244 // instruction.
1245 ATS.emitMovSP(DstReg, -Offset);
1246 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001247 }
1248 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001249 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001250 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001251 }
1252 else {
1253 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001254 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001255 }
1256 }
1257}
1258
Jim Grosbach95dee402011-07-08 17:40:42 +00001259// Simple pseudo-instructions have their lowering (with expansion to real
1260// instructions) auto-generated.
1261#include "ARMGenMCPseudoLowering.inc"
1262
Jim Grosbach05eccf02010-09-29 15:23:40 +00001263void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Eric Christopher8b770652015-01-26 19:03:15 +00001264 const DataLayout *DL = TM.getDataLayout();
Rafael Espindola58873562014-01-03 19:21:54 +00001265
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001266 // If we just ended a constant pool, mark it as such.
1267 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1268 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1269 InConstantPool = false;
1270 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001271
Jim Grosbach51b55422011-08-23 21:32:34 +00001272 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001273 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001274 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001275 EmitUnwindingInstruction(MI);
1276
Jim Grosbach95dee402011-07-08 17:40:42 +00001277 // Do any auto-generated pseudo lowerings.
1278 if (emitPseudoExpansionLowering(OutStreamer, MI))
1279 return;
1280
Andrew Trick924123a2011-09-21 02:20:46 +00001281 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1282 "Pseudo flag setting opcode should be expanded early");
1283
Jim Grosbach95dee402011-07-08 17:40:42 +00001284 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001285 unsigned Opc = MI->getOpcode();
1286 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001287 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001288 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001289 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001290 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001291 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001292 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001293 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
David Woodhousee6c13e42014-01-28 23:12:42 +00001294 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001295 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001296 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1297 : ARM::ADR))
1298 .addReg(MI->getOperand(0).getReg())
1299 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1300 // Add predicate operands.
1301 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001302 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001303 return;
1304 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001305 case ARM::LEApcrelJT:
1306 case ARM::tLEApcrelJT:
1307 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001308 MCSymbol *JTIPICSymbol =
1309 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1310 MI->getOperand(2).getImm());
David Woodhousee6c13e42014-01-28 23:12:42 +00001311 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001312 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001313 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1314 : ARM::ADR))
1315 .addReg(MI->getOperand(0).getReg())
1316 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1317 // Add predicate operands.
1318 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001319 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001320 return;
1321 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001322 // Darwin call instructions are just normal call instructions with different
1323 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001324 case ARM::BX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001325 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001326 .addReg(ARM::LR)
1327 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001328 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001329 .addImm(ARMCC::AL)
1330 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001331 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001332 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001333
David Woodhousee6c13e42014-01-28 23:12:42 +00001334 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001335 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001336 return;
1337 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001338 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001339 if (Subtarget->hasV5TOps())
1340 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001341
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001342 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1343 // that the saved lr has its LSB set correctly (the arch doesn't
1344 // have blx).
1345 // So here we generate a bl to a small jump pad that does bx rN.
1346 // The jump pads are emitted after the function body.
1347
1348 unsigned TReg = MI->getOperand(0).getReg();
1349 MCSymbol *TRegSym = nullptr;
1350 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1351 if (ThumbIndirectPads[i].first == TReg) {
1352 TRegSym = ThumbIndirectPads[i].second;
1353 break;
1354 }
1355 }
1356
1357 if (!TRegSym) {
1358 TRegSym = OutContext.CreateTempSymbol();
1359 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1360 }
1361
1362 // Create a link-saving branch to the Reg Indirect Jump Pad.
1363 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBL)
1364 // Predicate comes first here.
1365 .addImm(ARMCC::AL).addReg(0)
1366 .addExpr(MCSymbolRefExpr::Create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001367 return;
1368 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001369 case ARM::BMOVPCRX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001370 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001371 .addReg(ARM::LR)
1372 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001373 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001374 .addImm(ARMCC::AL)
1375 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001376 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001377 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001378
David Woodhousee6c13e42014-01-28 23:12:42 +00001379 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001380 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001381 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001382 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001383 .addImm(ARMCC::AL)
1384 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001385 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001386 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001387 return;
1388 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001389 case ARM::BMOVPCB_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001390 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001391 .addReg(ARM::LR)
1392 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001393 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001394 .addImm(ARMCC::AL)
1395 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001396 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001397 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001398
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001399 const MachineOperand &Op = MI->getOperand(0);
1400 const GlobalValue *GV = Op.getGlobal();
1401 const unsigned TF = Op.getTargetFlags();
1402 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001403 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001404 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001405 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001406 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001407 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001408 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001409 return;
1410 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001411 case ARM::MOVi16_ga_pcrel:
1412 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001413 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001414 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001415 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1416
Evan Cheng2f2435d2011-01-21 18:55:51 +00001417 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001418 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001419 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001420 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001421
Rafael Espindola58873562014-01-03 19:21:54 +00001422 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001423 getFunctionNumber(),
1424 MI->getOperand(2).getImm(), OutContext);
1425 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1426 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1427 const MCExpr *PCRelExpr =
1428 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1429 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001430 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001431 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001432 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001433
Evan Chengdfce83c2011-01-17 08:03:18 +00001434 // Add predicate operands.
1435 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1436 TmpInst.addOperand(MCOperand::CreateReg(0));
1437 // Add 's' bit operand (always reg0 for this)
1438 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001439 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001440 return;
1441 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001442 case ARM::MOVTi16_ga_pcrel:
1443 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001444 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001445 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1446 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001447 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1448 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1449
Evan Cheng2f2435d2011-01-21 18:55:51 +00001450 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001451 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001452 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001453 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001454
Rafael Espindola58873562014-01-03 19:21:54 +00001455 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001456 getFunctionNumber(),
1457 MI->getOperand(3).getImm(), OutContext);
1458 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1459 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1460 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001461 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1462 MCBinaryExpr::CreateAdd(LabelSymExpr,
1463 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001464 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001465 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001466 // Add predicate operands.
1467 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1468 TmpInst.addOperand(MCOperand::CreateReg(0));
1469 // Add 's' bit operand (always reg0 for this)
1470 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001471 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001472 return;
1473 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001474 case ARM::tPICADD: {
1475 // This is a pseudo op for a label + instruction sequence, which looks like:
1476 // LPC0:
1477 // add r0, pc
1478 // This adds the address of LPC0 to r0.
1479
1480 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001481 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001482 getFunctionNumber(), MI->getOperand(2).getImm(),
1483 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001484
1485 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001486 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001487 .addReg(MI->getOperand(0).getReg())
1488 .addReg(MI->getOperand(0).getReg())
1489 .addReg(ARM::PC)
1490 // Add predicate operands.
1491 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001492 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001493 return;
1494 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001495 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001496 // This is a pseudo op for a label + instruction sequence, which looks like:
1497 // LPC0:
1498 // add r0, pc, r0
1499 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001500
Chris Lattneradd57492009-10-19 22:23:04 +00001501 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001502 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001503 getFunctionNumber(), MI->getOperand(2).getImm(),
1504 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001505
Jim Grosbach7ae94222010-09-14 21:05:34 +00001506 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001507 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001508 .addReg(MI->getOperand(0).getReg())
1509 .addReg(ARM::PC)
1510 .addReg(MI->getOperand(1).getReg())
1511 // Add predicate operands.
1512 .addImm(MI->getOperand(3).getImm())
1513 .addReg(MI->getOperand(4).getReg())
1514 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001515 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001516 return;
1517 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001518 case ARM::PICSTR:
1519 case ARM::PICSTRB:
1520 case ARM::PICSTRH:
1521 case ARM::PICLDR:
1522 case ARM::PICLDRB:
1523 case ARM::PICLDRH:
1524 case ARM::PICLDRSB:
1525 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001526 // This is a pseudo op for a label + instruction sequence, which looks like:
1527 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001528 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001529 // The LCP0 label is referenced by a constant pool entry in order to get
1530 // a PC-relative address at the ldr instruction.
1531
1532 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001533 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001534 getFunctionNumber(), MI->getOperand(2).getImm(),
1535 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001536
1537 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001538 unsigned Opcode;
1539 switch (MI->getOpcode()) {
1540 default:
1541 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001542 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1543 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001544 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001545 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001546 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001547 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1548 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1549 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1550 }
David Woodhousee6c13e42014-01-28 23:12:42 +00001551 EmitToStreamer(OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001552 .addReg(MI->getOperand(0).getReg())
1553 .addReg(ARM::PC)
1554 .addReg(MI->getOperand(1).getReg())
1555 .addImm(0)
1556 // Add predicate operands.
1557 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001558 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001559
1560 return;
1561 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001562 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001563 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1564 /// in the function. The first operand is the ID# for this instruction, the
1565 /// second is the index into the MachineConstantPool that this is, the third
1566 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001567 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001568 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1569 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1570
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001571 // If this is the first entry of the pool, mark it.
1572 if (!InConstantPool) {
1573 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1574 InConstantPool = true;
1575 }
1576
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001577 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001578
1579 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1580 if (MCPE.isMachineConstantPoolEntry())
1581 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1582 else
1583 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001584 return;
1585 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001586 case ARM::t2BR_JT: {
1587 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001588 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001589 .addReg(ARM::PC)
1590 .addReg(MI->getOperand(0).getReg())
1591 // Add predicate operands.
1592 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001593 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001594
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001595 // Output the data for the jump table itself
1596 EmitJump2Table(MI);
1597 return;
1598 }
1599 case ARM::t2TBB_JT: {
1600 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001601 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001602 .addReg(ARM::PC)
1603 .addReg(MI->getOperand(0).getReg())
1604 // Add predicate operands.
1605 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001606 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001607
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001608 // Output the data for the jump table itself
1609 EmitJump2Table(MI);
1610 // Make sure the next instruction is 2-byte aligned.
1611 EmitAlignment(1);
1612 return;
1613 }
1614 case ARM::t2TBH_JT: {
1615 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001616 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001617 .addReg(ARM::PC)
1618 .addReg(MI->getOperand(0).getReg())
1619 // Add predicate operands.
1620 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001621 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001622
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001623 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001624 EmitJump2Table(MI);
1625 return;
1626 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001627 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001628 case ARM::BR_JTr: {
1629 // Lower and emit the instruction itself, then the jump table following it.
1630 // mov pc, target
1631 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001632 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001633 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001634 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001635 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1636 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1637 // Add predicate operands.
1638 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1639 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001640 // Add 's' bit operand (always reg0 for this)
1641 if (Opc == ARM::MOVr)
1642 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001643 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001644
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001645 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001646 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001647 EmitAlignment(2);
1648
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001649 // Output the data for the jump table itself
1650 EmitJumpTable(MI);
1651 return;
1652 }
1653 case ARM::BR_JTm: {
1654 // Lower and emit the instruction itself, then the jump table following it.
1655 // ldr pc, target
1656 MCInst TmpInst;
1657 if (MI->getOperand(1).getReg() == 0) {
1658 // literal offset
1659 TmpInst.setOpcode(ARM::LDRi12);
1660 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1661 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1662 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1663 } else {
1664 TmpInst.setOpcode(ARM::LDRrs);
1665 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1666 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1667 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1668 TmpInst.addOperand(MCOperand::CreateImm(0));
1669 }
1670 // Add predicate operands.
1671 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1672 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001673 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001674
1675 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001676 EmitJumpTable(MI);
1677 return;
1678 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001679 case ARM::BR_JTadd: {
1680 // Lower and emit the instruction itself, then the jump table following it.
1681 // add pc, target, idx
David Woodhousee6c13e42014-01-28 23:12:42 +00001682 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001683 .addReg(ARM::PC)
1684 .addReg(MI->getOperand(0).getReg())
1685 .addReg(MI->getOperand(1).getReg())
1686 // Add predicate operands.
1687 .addImm(ARMCC::AL)
1688 .addReg(0)
1689 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001690 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001691
1692 // Output the data for the jump table itself
1693 EmitJumpTable(MI);
1694 return;
1695 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001696 case ARM::SPACE:
1697 OutStreamer.EmitZeros(MI->getOperand(1).getImm());
1698 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001699 case ARM::TRAP: {
1700 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1701 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001702 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001703 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001704 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001705 OutStreamer.AddComment("trap");
1706 OutStreamer.EmitIntValue(Val, 4);
1707 return;
1708 }
1709 break;
1710 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001711 case ARM::TRAPNaCl: {
1712 //.long 0xe7fedef0 @ trap
1713 uint32_t Val = 0xe7fedef0UL;
1714 OutStreamer.AddComment("trap");
1715 OutStreamer.EmitIntValue(Val, 4);
1716 return;
1717 }
Jim Grosbach85030542010-09-23 18:05:37 +00001718 case ARM::tTRAP: {
1719 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1720 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001721 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001722 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001723 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001724 OutStreamer.AddComment("trap");
1725 OutStreamer.EmitIntValue(Val, 2);
1726 return;
1727 }
1728 break;
1729 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001730 case ARM::t2Int_eh_sjlj_setjmp:
1731 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001732 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001733 // Two incoming args: GPR:$src, GPR:$val
1734 // mov $val, pc
1735 // adds $val, #7
1736 // str $val, [$src, #4]
1737 // movs r0, #0
1738 // b 1f
1739 // movs r0, #1
1740 // 1:
1741 unsigned SrcReg = MI->getOperand(0).getReg();
1742 unsigned ValReg = MI->getOperand(1).getReg();
1743 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001744 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001745 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001746 .addReg(ValReg)
1747 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001748 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001749 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001750 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001751
David Woodhousee6c13e42014-01-28 23:12:42 +00001752 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001753 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001754 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001755 .addReg(ARM::CPSR)
1756 .addReg(ValReg)
1757 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001758 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001759 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001760 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001761
David Woodhousee6c13e42014-01-28 23:12:42 +00001762 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001763 .addReg(ValReg)
1764 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001765 // The offset immediate is #4. The operand value is scaled by 4 for the
1766 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001767 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001768 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001769 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001770 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001771
David Woodhousee6c13e42014-01-28 23:12:42 +00001772 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001773 .addReg(ARM::R0)
1774 .addReg(ARM::CPSR)
1775 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001776 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001777 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001778 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001779
1780 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001781 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001782 .addExpr(SymbolExpr)
1783 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001784 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001785
1786 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001787 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001788 .addReg(ARM::R0)
1789 .addReg(ARM::CPSR)
1790 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001791 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001792 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001793 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001794
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001795 OutStreamer.EmitLabel(Label);
1796 return;
1797 }
1798
Jim Grosbachc0aed712010-09-23 23:33:56 +00001799 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001800 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001801 // Two incoming args: GPR:$src, GPR:$val
1802 // add $val, pc, #8
1803 // str $val, [$src, #+4]
1804 // mov r0, #0
1805 // add pc, pc, #0
1806 // mov r0, #1
1807 unsigned SrcReg = MI->getOperand(0).getReg();
1808 unsigned ValReg = MI->getOperand(1).getReg();
1809
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001810 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001811 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001812 .addReg(ValReg)
1813 .addReg(ARM::PC)
1814 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001815 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001816 .addImm(ARMCC::AL)
1817 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001818 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001819 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001820
David Woodhousee6c13e42014-01-28 23:12:42 +00001821 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001822 .addReg(ValReg)
1823 .addReg(SrcReg)
1824 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001825 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001826 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001827 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001828
David Woodhousee6c13e42014-01-28 23:12:42 +00001829 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001830 .addReg(ARM::R0)
1831 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001832 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001833 .addImm(ARMCC::AL)
1834 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001835 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001836 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001837
David Woodhousee6c13e42014-01-28 23:12:42 +00001838 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001839 .addReg(ARM::PC)
1840 .addReg(ARM::PC)
1841 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001842 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001843 .addImm(ARMCC::AL)
1844 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001845 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001846 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001847
1848 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001849 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001850 .addReg(ARM::R0)
1851 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001852 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001853 .addImm(ARMCC::AL)
1854 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001855 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001856 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001857 return;
1858 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001859 case ARM::Int_eh_sjlj_longjmp: {
1860 // ldr sp, [$src, #8]
1861 // ldr $scratch, [$src, #4]
1862 // ldr r7, [$src]
1863 // bx $scratch
1864 unsigned SrcReg = MI->getOperand(0).getReg();
1865 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001866 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001867 .addReg(ARM::SP)
1868 .addReg(SrcReg)
1869 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001870 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001871 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001872 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001873
David Woodhousee6c13e42014-01-28 23:12:42 +00001874 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001875 .addReg(ScratchReg)
1876 .addReg(SrcReg)
1877 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001878 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001879 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001880 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001881
David Woodhousee6c13e42014-01-28 23:12:42 +00001882 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001883 .addReg(ARM::R7)
1884 .addReg(SrcReg)
1885 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001886 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001887 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001888 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001889
David Woodhousee6c13e42014-01-28 23:12:42 +00001890 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001891 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001892 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001893 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001894 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001895 return;
1896 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001897 case ARM::tInt_eh_sjlj_longjmp: {
1898 // ldr $scratch, [$src, #8]
1899 // mov sp, $scratch
1900 // ldr $scratch, [$src, #4]
1901 // ldr r7, [$src]
1902 // bx $scratch
1903 unsigned SrcReg = MI->getOperand(0).getReg();
1904 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001905 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001906 .addReg(ScratchReg)
1907 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001908 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001909 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001910 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001911 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001912 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001913 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001914
David Woodhousee6c13e42014-01-28 23:12:42 +00001915 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001916 .addReg(ARM::SP)
1917 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001918 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001919 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001920 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001921
David Woodhousee6c13e42014-01-28 23:12:42 +00001922 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001923 .addReg(ScratchReg)
1924 .addReg(SrcReg)
1925 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001926 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001927 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001928 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001929
David Woodhousee6c13e42014-01-28 23:12:42 +00001930 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001931 .addReg(ARM::R7)
1932 .addReg(SrcReg)
1933 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001934 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001935 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001936 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001937
David Woodhousee6c13e42014-01-28 23:12:42 +00001938 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001939 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001940 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001941 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001942 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001943 return;
1944 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001945 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001946
Chris Lattner71eb0772009-10-19 20:20:46 +00001947 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001948 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001949
David Woodhousee6c13e42014-01-28 23:12:42 +00001950 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001951}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001952
1953//===----------------------------------------------------------------------===//
1954// Target Registry Stuff
1955//===----------------------------------------------------------------------===//
1956
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001957// Force static initialization.
1958extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001959 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1960 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1961 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1962 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001963}