| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- X86InstrArithmetic.td - Integer Arithmetic Instrs --*- tablegen -*-===// | 
|  | 2 | // | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the integer arithmetic instructions in the X86 | 
|  | 11 | // architecture. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
|  | 15 | //===----------------------------------------------------------------------===// | 
|  | 16 | // LEA - Load Effective Address | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 17 | let SchedRW = [WriteLEA] in { | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 18 | let hasSideEffects = 0 in | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 19 | def LEA16r   : I<0x8D, MRMSrcMem, | 
| Craig Topper | 7c10252 | 2015-01-08 07:41:30 +0000 | [diff] [blame] | 20 | (outs GR16:$dst), (ins anymem:$src), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 21 | "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize16; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 22 | let isReMaterializable = 1 in | 
|  | 23 | def LEA32r   : I<0x8D, MRMSrcMem, | 
| Craig Topper | 7c10252 | 2015-01-08 07:41:30 +0000 | [diff] [blame] | 24 | (outs GR32:$dst), (ins anymem:$src), | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 25 | "lea{l}\t{$src|$dst}, {$dst|$src}", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 26 | [(set GR32:$dst, lea32addr:$src)]>, | 
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 27 | OpSize32, Requires<[Not64BitMode]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 28 |  | 
|  | 29 | def LEA64_32r : I<0x8D, MRMSrcMem, | 
|  | 30 | (outs GR32:$dst), (ins lea64_32mem:$src), | 
|  | 31 | "lea{l}\t{$src|$dst}, {$dst|$src}", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 32 | [(set GR32:$dst, lea64_32addr:$src)]>, | 
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 33 | OpSize32, Requires<[In64BitMode]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 34 |  | 
|  | 35 | let isReMaterializable = 1 in | 
| David Sehr | 8114a7a | 2013-02-01 19:28:09 +0000 | [diff] [blame] | 36 | def LEA64r   : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src), | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 37 | "lea{q}\t{$src|$dst}, {$dst|$src}", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 38 | [(set GR64:$dst, lea64addr:$src)]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 39 | } // SchedRW | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 40 |  | 
|  | 41 | //===----------------------------------------------------------------------===// | 
|  | 42 | //  Fixed-Register Multiplication and Division Instructions. | 
|  | 43 | // | 
|  | 44 |  | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 45 | // SchedModel info for instruction that loads one value and gets the second | 
|  | 46 | // (and possibly third) value from a register. | 
|  | 47 | // This is used for instructions that put the memory operands before other | 
|  | 48 | // uses. | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 49 | class SchedLoadReg<X86FoldableSchedWrite Sched> : Sched<[Sched.Folded, | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 50 | // Memory operand. | 
|  | 51 | ReadDefault, ReadDefault, ReadDefault, ReadDefault, ReadDefault, | 
|  | 52 | // Register reads (implicit or explicit). | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 53 | Sched.ReadAfterFold, Sched.ReadAfterFold]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 54 |  | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 55 | // Extra precision multiplication | 
|  | 56 |  | 
|  | 57 | // AL is really implied by AX, but the registers in Defs must match the | 
|  | 58 | // SDNode results (i8, i32). | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 59 | // AL,AH = AL*GR8 | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 60 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in | 
|  | 61 | def MUL8r  : I<0xF6, MRM4r, (outs),  (ins GR8:$src), "mul{b}\t$src", | 
|  | 62 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. | 
|  | 63 | // This probably ought to be moved to a def : Pat<> if the | 
|  | 64 | // syntax can be accepted. | 
|  | 65 | [(set AL, (mul AL, GR8:$src)), | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 66 | (implicit EFLAGS)]>, Sched<[WriteIMul8]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 67 | // AX,DX = AX*GR16 | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 68 | let Defs = [AX,DX,EFLAGS], Uses = [AX], hasSideEffects = 0 in | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 69 | def MUL16r : I<0xF7, MRM4r, (outs),  (ins GR16:$src), | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 70 | "mul{w}\t$src", | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 71 | []>, OpSize16, Sched<[WriteIMul16]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 72 | // EAX,EDX = EAX*GR32 | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 73 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], hasSideEffects = 0 in | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 74 | def MUL32r : I<0xF7, MRM4r, (outs),  (ins GR32:$src), | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 75 | "mul{l}\t$src", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 76 | [/*(set EAX, EDX, EFLAGS, (X86umul_flag EAX, GR32:$src))*/]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 77 | OpSize32, Sched<[WriteIMul32]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 78 | // RAX,RDX = RAX*GR64 | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 79 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], hasSideEffects = 0 in | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 80 | def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src), | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 81 | "mul{q}\t$src", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 82 | [/*(set RAX, RDX, EFLAGS, (X86umul_flag RAX, GR64:$src))*/]>, | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 83 | Sched<[WriteIMul64]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 84 | // AL,AH = AL*[mem8] | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 85 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in | 
|  | 86 | def MUL8m  : I<0xF6, MRM4m, (outs), (ins i8mem :$src), | 
|  | 87 | "mul{b}\t$src", | 
|  | 88 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. | 
|  | 89 | // This probably ought to be moved to a def : Pat<> if the | 
|  | 90 | // syntax can be accepted. | 
|  | 91 | [(set AL, (mul AL, (loadi8 addr:$src))), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 92 | (implicit EFLAGS)]>, SchedLoadReg<WriteIMul8>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 93 | // AX,DX = AX*[mem16] | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 94 | let mayLoad = 1, hasSideEffects = 0 in { | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 95 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in | 
|  | 96 | def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 97 | "mul{w}\t$src", []>, OpSize16, SchedLoadReg<WriteIMul16>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 98 | // EAX,EDX = EAX*[mem32] | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 99 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in | 
|  | 100 | def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 101 | "mul{l}\t$src", []>, OpSize32, SchedLoadReg<WriteIMul32>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 102 | // RAX,RDX = RAX*[mem64] | 
| Craig Topper | 7412aa9 | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 103 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 104 | def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 105 | "mul{q}\t$src", []>, SchedLoadReg<WriteIMul64>, | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 106 | Requires<[In64BitMode]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 107 | } | 
|  | 108 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 109 | let hasSideEffects = 0 in { | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 110 | // AL,AH = AL*GR8 | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 111 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 112 | def IMUL8r  : I<0xF6, MRM5r, (outs),  (ins GR8:$src), "imul{b}\t$src", []>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 113 | Sched<[WriteIMul8]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 114 | // AX,DX = AX*GR16 | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 115 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 116 | def IMUL16r : I<0xF7, MRM5r, (outs),  (ins GR16:$src), "imul{w}\t$src", []>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 117 | OpSize16, Sched<[WriteIMul16]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 118 | // EAX,EDX = EAX*GR32 | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 119 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 120 | def IMUL32r : I<0xF7, MRM5r, (outs),  (ins GR32:$src), "imul{l}\t$src", []>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 121 | OpSize32, Sched<[WriteIMul32]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 122 | // RAX,RDX = RAX*GR64 | 
| Craig Topper | 7412aa9 | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 123 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 124 | def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", []>, | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 125 | Sched<[WriteIMul64]>; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 126 |  | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 127 | let mayLoad = 1 in { | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 128 | // AL,AH = AL*[mem8] | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 129 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in | 
|  | 130 | def IMUL8m  : I<0xF6, MRM5m, (outs), (ins i8mem :$src), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 131 | "imul{b}\t$src", []>, SchedLoadReg<WriteIMul8>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 132 | // AX,DX = AX*[mem16] | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 133 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in | 
|  | 134 | def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 135 | "imul{w}\t$src", []>, OpSize16, SchedLoadReg<WriteIMul16>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 136 | // EAX,EDX = EAX*[mem32] | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 137 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in | 
|  | 138 | def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 139 | "imul{l}\t$src", []>, OpSize32, SchedLoadReg<WriteIMul32>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 140 | // RAX,RDX = RAX*[mem64] | 
| Craig Topper | 7412aa9 | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 141 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 142 | def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 143 | "imul{q}\t$src", []>, SchedLoadReg<WriteIMul64>, | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 144 | Requires<[In64BitMode]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 145 | } | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 146 | } // hasSideEffects | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 147 |  | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 148 |  | 
|  | 149 | let Defs = [EFLAGS] in { | 
|  | 150 | let Constraints = "$src1 = $dst" in { | 
|  | 151 |  | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 152 | let isCommutable = 1 in { | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 153 | // X = IMUL Y, Z --> X = IMUL Z, Y | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 154 | // Register-Register Signed Integer Multiply | 
|  | 155 | def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2), | 
|  | 156 | "imul{w}\t{$src2, $dst|$dst, $src2}", | 
|  | 157 | [(set GR16:$dst, EFLAGS, | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 158 | (X86smul_flag GR16:$src1, GR16:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 159 | Sched<[WriteIMul16Reg]>, TB, OpSize16; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 160 | def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2), | 
|  | 161 | "imul{l}\t{$src2, $dst|$dst, $src2}", | 
|  | 162 | [(set GR32:$dst, EFLAGS, | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 163 | (X86smul_flag GR32:$src1, GR32:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 164 | Sched<[WriteIMul32Reg]>, TB, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 165 | def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), | 
|  | 166 | (ins GR64:$src1, GR64:$src2), | 
|  | 167 | "imul{q}\t{$src2, $dst|$dst, $src2}", | 
|  | 168 | [(set GR64:$dst, EFLAGS, | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 169 | (X86smul_flag GR64:$src1, GR64:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 170 | Sched<[WriteIMul64Reg]>, TB; | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 171 | } // isCommutable | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 172 |  | 
|  | 173 | // Register-Memory Signed Integer Multiply | 
|  | 174 | def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst), | 
|  | 175 | (ins GR16:$src1, i16mem:$src2), | 
|  | 176 | "imul{w}\t{$src2, $dst|$dst, $src2}", | 
|  | 177 | [(set GR16:$dst, EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 178 | (X86smul_flag GR16:$src1, (loadi16 addr:$src2)))]>, | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 179 | Sched<[WriteIMul16Reg.Folded, WriteIMul16Reg.ReadAfterFold]>, TB, OpSize16; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 180 | def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 181 | (ins GR32:$src1, i32mem:$src2), | 
|  | 182 | "imul{l}\t{$src2, $dst|$dst, $src2}", | 
|  | 183 | [(set GR32:$dst, EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 184 | (X86smul_flag GR32:$src1, (loadi32 addr:$src2)))]>, | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 185 | Sched<[WriteIMul32Reg.Folded, WriteIMul32Reg.ReadAfterFold]>, TB, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 186 | def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), | 
|  | 187 | (ins GR64:$src1, i64mem:$src2), | 
|  | 188 | "imul{q}\t{$src2, $dst|$dst, $src2}", | 
|  | 189 | [(set GR64:$dst, EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 190 | (X86smul_flag GR64:$src1, (loadi64 addr:$src2)))]>, | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 191 | Sched<[WriteIMul64Reg.Folded, WriteIMul32Reg.ReadAfterFold]>, TB; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 192 | } // Constraints = "$src1 = $dst" | 
|  | 193 |  | 
|  | 194 | } // Defs = [EFLAGS] | 
|  | 195 |  | 
| Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 196 | // Surprisingly enough, these are not two address instructions! | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 197 | let Defs = [EFLAGS] in { | 
|  | 198 | // Register-Integer Signed Integer Multiply | 
|  | 199 | def IMUL16rri  : Ii16<0x69, MRMSrcReg,                      // GR16 = GR16*I16 | 
|  | 200 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), | 
|  | 201 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 202 | [(set GR16:$dst, EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 203 | (X86smul_flag GR16:$src1, imm:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 204 | Sched<[WriteIMul16Imm]>, OpSize16; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 205 | def IMUL16rri8 : Ii8<0x6B, MRMSrcReg,                       // GR16 = GR16*I8 | 
|  | 206 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), | 
|  | 207 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 208 | [(set GR16:$dst, EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 209 | (X86smul_flag GR16:$src1, i16immSExt8:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 210 | Sched<[WriteIMul16Imm]>, OpSize16; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 211 | def IMUL32rri  : Ii32<0x69, MRMSrcReg,                      // GR32 = GR32*I32 | 
|  | 212 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), | 
|  | 213 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 214 | [(set GR32:$dst, EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 215 | (X86smul_flag GR32:$src1, imm:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 216 | Sched<[WriteIMul32Imm]>, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 217 | def IMUL32rri8 : Ii8<0x6B, MRMSrcReg,                       // GR32 = GR32*I8 | 
|  | 218 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), | 
|  | 219 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 220 | [(set GR32:$dst, EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 221 | (X86smul_flag GR32:$src1, i32immSExt8:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 222 | Sched<[WriteIMul32Imm]>, OpSize32; | 
| David Woodhouse | 0b6c949 | 2014-01-30 22:20:41 +0000 | [diff] [blame] | 223 | def IMUL64rri32 : RIi32S<0x69, MRMSrcReg,                    // GR64 = GR64*I32 | 
|  | 224 | (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), | 
|  | 225 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 226 | [(set GR64:$dst, EFLAGS, | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 227 | (X86smul_flag GR64:$src1, i64immSExt32:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 228 | Sched<[WriteIMul64Imm]>; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 229 | def IMUL64rri8 : RIi8<0x6B, MRMSrcReg,                      // GR64 = GR64*I8 | 
|  | 230 | (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), | 
|  | 231 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 232 | [(set GR64:$dst, EFLAGS, | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 233 | (X86smul_flag GR64:$src1, i64immSExt8:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 234 | Sched<[WriteIMul64Imm]>; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 235 |  | 
|  | 236 | // Memory-Integer Signed Integer Multiply | 
|  | 237 | def IMUL16rmi  : Ii16<0x69, MRMSrcMem,                     // GR16 = [mem16]*I16 | 
|  | 238 | (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2), | 
|  | 239 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 240 | [(set GR16:$dst, EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 241 | (X86smul_flag (loadi16 addr:$src1), imm:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 242 | Sched<[WriteIMul16Imm.Folded]>, OpSize16; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 243 | def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem,                       // GR16 = [mem16]*I8 | 
|  | 244 | (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2), | 
|  | 245 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 246 | [(set GR16:$dst, EFLAGS, | 
| Craig Topper | a3cac95 | 2018-04-04 07:00:19 +0000 | [diff] [blame] | 247 | (X86smul_flag (loadi16 addr:$src1), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 248 | i16immSExt8:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 249 | Sched<[WriteIMul16Imm.Folded]>, OpSize16; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 250 | def IMUL32rmi  : Ii32<0x69, MRMSrcMem,                     // GR32 = [mem32]*I32 | 
|  | 251 | (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2), | 
|  | 252 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 253 | [(set GR32:$dst, EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 254 | (X86smul_flag (loadi32 addr:$src1), imm:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 255 | Sched<[WriteIMul32Imm.Folded]>, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 256 | def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem,                       // GR32 = [mem32]*I8 | 
|  | 257 | (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2), | 
|  | 258 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 259 | [(set GR32:$dst, EFLAGS, | 
| Craig Topper | a3cac95 | 2018-04-04 07:00:19 +0000 | [diff] [blame] | 260 | (X86smul_flag (loadi32 addr:$src1), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 261 | i32immSExt8:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 262 | Sched<[WriteIMul32Imm.Folded]>, OpSize32; | 
| David Woodhouse | 0b6c949 | 2014-01-30 22:20:41 +0000 | [diff] [blame] | 263 | def IMUL64rmi32 : RIi32S<0x69, MRMSrcMem,                   // GR64 = [mem64]*I32 | 
|  | 264 | (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2), | 
|  | 265 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 266 | [(set GR64:$dst, EFLAGS, | 
| Craig Topper | a3cac95 | 2018-04-04 07:00:19 +0000 | [diff] [blame] | 267 | (X86smul_flag (loadi64 addr:$src1), | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 268 | i64immSExt32:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 269 | Sched<[WriteIMul64Imm.Folded]>; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 270 | def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem,                      // GR64 = [mem64]*I8 | 
|  | 271 | (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2), | 
|  | 272 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 273 | [(set GR64:$dst, EFLAGS, | 
| Craig Topper | a3cac95 | 2018-04-04 07:00:19 +0000 | [diff] [blame] | 274 | (X86smul_flag (loadi64 addr:$src1), | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 275 | i64immSExt8:$src2))]>, | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 276 | Sched<[WriteIMul64Imm.Folded]>; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 277 | } // Defs = [EFLAGS] | 
|  | 278 |  | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 279 | // unsigned division/remainder | 
| Craig Topper | 92a70b1 | 2013-01-05 07:39:25 +0000 | [diff] [blame] | 280 | let hasSideEffects = 1 in { // so that we don't speculatively execute | 
| Eric Christopher | 5331f0e | 2013-06-11 23:41:44 +0000 | [diff] [blame] | 281 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 282 | def DIV8r  : I<0xF6, MRM6r, (outs),  (ins GR8:$src),    // AX/r8 = AL,AH | 
| Simon Pilgrim | 2580554 | 2018-05-08 13:51:45 +0000 | [diff] [blame] | 283 | "div{b}\t$src", []>, Sched<[WriteDiv8]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 284 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in | 
|  | 285 | def DIV16r : I<0xF7, MRM6r, (outs),  (ins GR16:$src),   // DX:AX/r16 = AX,DX | 
| Simon Pilgrim | 2580554 | 2018-05-08 13:51:45 +0000 | [diff] [blame] | 286 | "div{w}\t$src", []>, Sched<[WriteDiv16]>, OpSize16; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 287 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in | 
|  | 288 | def DIV32r : I<0xF7, MRM6r, (outs),  (ins GR32:$src),   // EDX:EAX/r32 = EAX,EDX | 
| Simon Pilgrim | 2580554 | 2018-05-08 13:51:45 +0000 | [diff] [blame] | 289 | "div{l}\t$src", []>, Sched<[WriteDiv32]>, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 290 | // RDX:RAX/r64 = RAX,RDX | 
|  | 291 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in | 
|  | 292 | def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), | 
| Simon Pilgrim | 2580554 | 2018-05-08 13:51:45 +0000 | [diff] [blame] | 293 | "div{q}\t$src", []>, Sched<[WriteDiv64]>; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 294 |  | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 295 | let mayLoad = 1 in { | 
| Eric Christopher | 5331f0e | 2013-06-11 23:41:44 +0000 | [diff] [blame] | 296 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 297 | def DIV8m  : I<0xF6, MRM6m, (outs), (ins i8mem:$src),   // AX/[mem8] = AL,AH | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 298 | "div{b}\t$src", []>, SchedLoadReg<WriteDiv8>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 299 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in | 
|  | 300 | def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src),  // DX:AX/[mem16] = AX,DX | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 301 | "div{w}\t$src", []>, OpSize16, SchedLoadReg<WriteDiv16>; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 302 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in    // EDX:EAX/[mem32] = EAX,EDX | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 303 | def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 304 | "div{l}\t$src", []>, SchedLoadReg<WriteDiv32>, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 305 | // RDX:RAX/[mem64] = RAX,RDX | 
|  | 306 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in | 
|  | 307 | def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 308 | "div{q}\t$src", []>, SchedLoadReg<WriteDiv64>, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 309 | Requires<[In64BitMode]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 310 | } | 
|  | 311 |  | 
|  | 312 | // Signed division/remainder. | 
| Eric Christopher | 5331f0e | 2013-06-11 23:41:44 +0000 | [diff] [blame] | 313 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 314 | def IDIV8r : I<0xF6, MRM7r, (outs),  (ins GR8:$src),    // AX/r8 = AL,AH | 
| Simon Pilgrim | 2580554 | 2018-05-08 13:51:45 +0000 | [diff] [blame] | 315 | "idiv{b}\t$src", []>, Sched<[WriteIDiv8]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 316 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in | 
|  | 317 | def IDIV16r: I<0xF7, MRM7r, (outs),  (ins GR16:$src),   // DX:AX/r16 = AX,DX | 
| Simon Pilgrim | 2580554 | 2018-05-08 13:51:45 +0000 | [diff] [blame] | 318 | "idiv{w}\t$src", []>, Sched<[WriteIDiv16]>, OpSize16; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 319 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in | 
|  | 320 | def IDIV32r: I<0xF7, MRM7r, (outs),  (ins GR32:$src),   // EDX:EAX/r32 = EAX,EDX | 
| Simon Pilgrim | 2580554 | 2018-05-08 13:51:45 +0000 | [diff] [blame] | 321 | "idiv{l}\t$src", []>, Sched<[WriteIDiv32]>, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 322 | // RDX:RAX/r64 = RAX,RDX | 
|  | 323 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in | 
|  | 324 | def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), | 
| Simon Pilgrim | 2580554 | 2018-05-08 13:51:45 +0000 | [diff] [blame] | 325 | "idiv{q}\t$src", []>, Sched<[WriteIDiv64]>; | 
| Craig Topper | 7412aa9 | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 326 |  | 
|  | 327 | let mayLoad = 1 in { | 
| Eric Christopher | 5331f0e | 2013-06-11 23:41:44 +0000 | [diff] [blame] | 328 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 329 | def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src),   // AX/[mem8] = AL,AH | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 330 | "idiv{b}\t$src", []>, SchedLoadReg<WriteIDiv8>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 331 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in | 
|  | 332 | def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src),  // DX:AX/[mem16] = AX,DX | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 333 | "idiv{w}\t$src", []>, OpSize16, SchedLoadReg<WriteIDiv16>; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 334 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in    // EDX:EAX/[mem32] = EAX,EDX | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 335 | def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 336 | "idiv{l}\t$src", []>, OpSize32, SchedLoadReg<WriteIDiv32>; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 337 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX | 
|  | 338 | def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 339 | "idiv{q}\t$src", []>, SchedLoadReg<WriteIDiv64>, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 340 | Requires<[In64BitMode]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 341 | } | 
| Craig Topper | c791082 | 2012-12-27 03:01:18 +0000 | [diff] [blame] | 342 | } // hasSideEffects = 0 | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 343 |  | 
|  | 344 | //===----------------------------------------------------------------------===// | 
|  | 345 | //  Two address Instructions. | 
|  | 346 | // | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 347 |  | 
|  | 348 | // unary instructions | 
|  | 349 | let CodeSize = 2 in { | 
|  | 350 | let Defs = [EFLAGS] in { | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 351 | let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in { | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 352 | def NEG8r  : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1), | 
|  | 353 | "neg{b}\t$dst", | 
|  | 354 | [(set GR8:$dst, (ineg GR8:$src1)), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 355 | (implicit EFLAGS)]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 356 | def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1), | 
|  | 357 | "neg{w}\t$dst", | 
|  | 358 | [(set GR16:$dst, (ineg GR16:$src1)), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 359 | (implicit EFLAGS)]>, OpSize16; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 360 | def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1), | 
|  | 361 | "neg{l}\t$dst", | 
|  | 362 | [(set GR32:$dst, (ineg GR32:$src1)), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 363 | (implicit EFLAGS)]>, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 364 | def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst", | 
|  | 365 | [(set GR64:$dst, (ineg GR64:$src1)), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 366 | (implicit EFLAGS)]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 367 | } // Constraints = "$src1 = $dst", SchedRW | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 368 |  | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 369 | // Read-modify-write negate. | 
| Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 370 | let SchedRW = [WriteALURMW] in { | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 371 | def NEG8m  : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), | 
|  | 372 | "neg{b}\t$dst", | 
|  | 373 | [(store (ineg (loadi8 addr:$dst)), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 374 | (implicit EFLAGS)]>; | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 375 | def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), | 
|  | 376 | "neg{w}\t$dst", | 
|  | 377 | [(store (ineg (loadi16 addr:$dst)), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 378 | (implicit EFLAGS)]>, OpSize16; | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 379 | def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), | 
|  | 380 | "neg{l}\t$dst", | 
|  | 381 | [(store (ineg (loadi32 addr:$dst)), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 382 | (implicit EFLAGS)]>, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 383 | def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst", | 
|  | 384 | [(store (ineg (loadi64 addr:$dst)), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 385 | (implicit EFLAGS)]>, | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 386 | Requires<[In64BitMode]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 387 | } // SchedRW | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 388 | } // Defs = [EFLAGS] | 
|  | 389 |  | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 390 |  | 
| Chris Lattner | 13111b0 | 2010-10-05 21:09:45 +0000 | [diff] [blame] | 391 | // Note: NOT does not set EFLAGS! | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 392 |  | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 393 | let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in { | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 394 | def NOT8r  : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1), | 
|  | 395 | "not{b}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 396 | [(set GR8:$dst, (not GR8:$src1))]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 397 | def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1), | 
|  | 398 | "not{w}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 399 | [(set GR16:$dst, (not GR16:$src1))]>, OpSize16; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 400 | def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1), | 
|  | 401 | "not{l}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 402 | [(set GR32:$dst, (not GR32:$src1))]>, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 403 | def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 404 | [(set GR64:$dst, (not GR64:$src1))]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 405 | } // Constraints = "$src1 = $dst", SchedRW | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 406 |  | 
| Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 407 | let SchedRW = [WriteALURMW] in { | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 408 | def NOT8m  : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), | 
|  | 409 | "not{b}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 410 | [(store (not (loadi8 addr:$dst)), addr:$dst)]>; | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 411 | def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), | 
|  | 412 | "not{w}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 413 | [(store (not (loadi16 addr:$dst)), addr:$dst)]>, | 
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 414 | OpSize16; | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 415 | def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), | 
|  | 416 | "not{l}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 417 | [(store (not (loadi32 addr:$dst)), addr:$dst)]>, | 
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 418 | OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 419 | def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 420 | [(store (not (loadi64 addr:$dst)), addr:$dst)]>, | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 421 | Requires<[In64BitMode]>; | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 422 | } // SchedRW | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 423 | } // CodeSize | 
|  | 424 |  | 
|  | 425 | // TODO: inc/dec is slow for P4, but fast for Pentium-M. | 
|  | 426 | let Defs = [EFLAGS] in { | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 427 | let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in { | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 428 | let CodeSize = 2 in | 
|  | 429 | def INC8r  : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1), | 
|  | 430 | "inc{b}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 431 | [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))]>; | 
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 432 | let isConvertibleToThreeAddress = 1, CodeSize = 2 in { // Can xform into LEA. | 
|  | 433 | def INC16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1), | 
|  | 434 | "inc{w}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 435 | [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))]>, OpSize16; | 
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 436 | def INC32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1), | 
|  | 437 | "inc{l}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 438 | [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))]>, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 439 | def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 440 | [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))]>; | 
| Chris Lattner | 27c763d | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 441 | } // isConvertibleToThreeAddress = 1, CodeSize = 2 | 
|  | 442 |  | 
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 443 | // Short forms only valid in 32-bit mode. Selected during MCInst lowering. | 
|  | 444 | let CodeSize = 1, hasSideEffects = 0 in { | 
|  | 445 | def INC16r_alt : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 446 | "inc{w}\t$dst", []>, | 
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 447 | OpSize16, Requires<[Not64BitMode]>; | 
|  | 448 | def INC32r_alt : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 449 | "inc{l}\t$dst", []>, | 
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 450 | OpSize32, Requires<[Not64BitMode]>; | 
|  | 451 | } // CodeSize = 1, hasSideEffects = 0 | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 452 | } // Constraints = "$src1 = $dst", SchedRW | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 453 |  | 
| Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 454 | let CodeSize = 2, SchedRW = [WriteALURMW] in { | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 455 | let Predicates = [UseIncDec] in { | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 456 | def INC8m  : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst", | 
|  | 457 | [(store (add (loadi8 addr:$dst), 1), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 458 | (implicit EFLAGS)]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 459 | def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst", | 
|  | 460 | [(store (add (loadi16 addr:$dst), 1), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 461 | (implicit EFLAGS)]>, OpSize16; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 462 | def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst", | 
|  | 463 | [(store (add (loadi32 addr:$dst), 1), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 464 | (implicit EFLAGS)]>, OpSize32; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 465 | } // Predicates | 
|  | 466 | let Predicates = [UseIncDec, In64BitMode] in { | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 467 | def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst", | 
|  | 468 | [(store (add (loadi64 addr:$dst), 1), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 469 | (implicit EFLAGS)]>; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 470 | } // Predicates | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 471 | } // CodeSize = 2, SchedRW | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 472 |  | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 473 | let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in { | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 474 | let CodeSize = 2 in | 
|  | 475 | def DEC8r  : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1), | 
|  | 476 | "dec{b}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 477 | [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))]>; | 
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 478 | let isConvertibleToThreeAddress = 1, CodeSize = 2 in { // Can xform into LEA. | 
|  | 479 | def DEC16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1), | 
|  | 480 | "dec{w}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 481 | [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))]>, OpSize16; | 
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 482 | def DEC32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1), | 
|  | 483 | "dec{l}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 484 | [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))]>, OpSize32; | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 485 | def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst", | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 486 | [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))]>; | 
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 487 | } // isConvertibleToThreeAddress = 1, CodeSize = 2 | 
|  | 488 |  | 
|  | 489 | // Short forms only valid in 32-bit mode. Selected during MCInst lowering. | 
|  | 490 | let CodeSize = 1, hasSideEffects = 0 in { | 
|  | 491 | def DEC16r_alt : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 492 | "dec{w}\t$dst", []>, | 
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 493 | OpSize16, Requires<[Not64BitMode]>; | 
|  | 494 | def DEC32r_alt : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 495 | "dec{l}\t$dst", []>, | 
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 496 | OpSize32, Requires<[Not64BitMode]>; | 
|  | 497 | } // CodeSize = 1, hasSideEffects = 0 | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 498 | } // Constraints = "$src1 = $dst", SchedRW | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 499 |  | 
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 500 |  | 
| Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 501 | let CodeSize = 2, SchedRW = [WriteALURMW] in { | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 502 | let Predicates = [UseIncDec] in { | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 503 | def DEC8m  : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst", | 
|  | 504 | [(store (add (loadi8 addr:$dst), -1), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 505 | (implicit EFLAGS)]>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 506 | def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst", | 
|  | 507 | [(store (add (loadi16 addr:$dst), -1), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 508 | (implicit EFLAGS)]>, OpSize16; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 509 | def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst", | 
|  | 510 | [(store (add (loadi32 addr:$dst), -1), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 511 | (implicit EFLAGS)]>, OpSize32; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 512 | } // Predicates | 
|  | 513 | let Predicates = [UseIncDec, In64BitMode] in { | 
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 514 | def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst", | 
|  | 515 | [(store (add (loadi64 addr:$dst), -1), addr:$dst), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 516 | (implicit EFLAGS)]>; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 517 | } // Predicates | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 518 | } // CodeSize = 2, SchedRW | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 519 | } // Defs = [EFLAGS] | 
|  | 520 |  | 
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 521 | /// X86TypeInfo - This is a bunch of information that describes relevant X86 | 
|  | 522 | /// information about value types.  For example, it can tell you what the | 
|  | 523 | /// register class and preferred load to use. | 
|  | 524 | class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass, | 
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 525 | PatFrag loadnode, X86MemOperand memoperand, ImmType immkind, | 
|  | 526 | Operand immoperand, SDPatternOperator immoperator, | 
|  | 527 | Operand imm8operand, SDPatternOperator imm8operator, | 
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 528 | bit hasOddOpcode, OperandSize opSize, | 
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 529 | bit hasREX_WPrefix> { | 
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 530 | /// VT - This is the value type itself. | 
|  | 531 | ValueType VT = vt; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 532 |  | 
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 533 | /// InstrSuffix - This is the suffix used on instructions with this type.  For | 
|  | 534 | /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q". | 
|  | 535 | string InstrSuffix = instrsuffix; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 536 |  | 
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 537 | /// RegClass - This is the register class associated with this type.  For | 
|  | 538 | /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64. | 
|  | 539 | RegisterClass RegClass = regclass; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 540 |  | 
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 541 | /// LoadNode - This is the load node associated with this type.  For | 
|  | 542 | /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64. | 
|  | 543 | PatFrag LoadNode = loadnode; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 544 |  | 
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 545 | /// MemOperand - This is the memory operand associated with this type.  For | 
|  | 546 | /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem. | 
|  | 547 | X86MemOperand MemOperand = memoperand; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 548 |  | 
| Chris Lattner | 6e85be2 | 2010-10-06 05:55:42 +0000 | [diff] [blame] | 549 | /// ImmEncoding - This is the encoding of an immediate of this type.  For | 
|  | 550 | /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32.  Note that i64 -> Imm32 | 
|  | 551 | /// since the immediate fields of i64 instructions is a 32-bit sign extended | 
|  | 552 | /// value. | 
|  | 553 | ImmType ImmEncoding = immkind; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 554 |  | 
| Chris Lattner | 6e85be2 | 2010-10-06 05:55:42 +0000 | [diff] [blame] | 555 | /// ImmOperand - This is the operand kind of an immediate of this type.  For | 
|  | 556 | /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm.  Note that i64 -> | 
|  | 557 | /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign | 
|  | 558 | /// extended value. | 
|  | 559 | Operand ImmOperand = immoperand; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 560 |  | 
| Chris Lattner | 356f16c | 2010-10-07 00:01:39 +0000 | [diff] [blame] | 561 | /// ImmOperator - This is the operator that should be used to match an | 
|  | 562 | /// immediate of this kind in a pattern (e.g. imm, or i64immSExt32). | 
|  | 563 | SDPatternOperator ImmOperator = immoperator; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 564 |  | 
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 565 | /// Imm8Operand - This is the operand kind to use for an imm8 of this type. | 
|  | 566 | /// For example, i8 -> <invalid>, i16 -> i16i8imm, i32 -> i32i8imm.  This is | 
|  | 567 | /// only used for instructions that have a sign-extended imm8 field form. | 
|  | 568 | Operand Imm8Operand = imm8operand; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 569 |  | 
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 570 | /// Imm8Operator - This is the operator that should be used to match an 8-bit | 
|  | 571 | /// sign extended immediate of this kind in a pattern (e.g. imm16immSExt8). | 
|  | 572 | SDPatternOperator Imm8Operator = imm8operator; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 573 |  | 
| Chris Lattner | a46073b | 2010-10-06 05:28:38 +0000 | [diff] [blame] | 574 | /// HasOddOpcode - This bit is true if the instruction should have an odd (as | 
|  | 575 | /// opposed to even) opcode.  Operations on i8 are usually even, operations on | 
|  | 576 | /// other datatypes are odd. | 
|  | 577 | bit HasOddOpcode = hasOddOpcode; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 578 |  | 
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 579 | /// OpSize - Selects whether the instruction needs a 0x66 prefix based on | 
|  | 580 | /// 16-bit vs 32-bit mode. i8/i64 set this to OpSizeFixed. i16 sets this | 
|  | 581 | /// to Opsize16. i32 sets this to OpSize32. | 
|  | 582 | OperandSize OpSize = opSize; | 
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 583 |  | 
| Chris Lattner | b6da2be | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 584 | /// HasREX_WPrefix - This bit is set to true if the instruction should have | 
|  | 585 | /// the 0x40 REX prefix.  This is set for i64 types. | 
|  | 586 | bit HasREX_WPrefix = hasREX_WPrefix; | 
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 587 | } | 
| Chris Lattner | 7359194 | 2010-10-05 23:32:05 +0000 | [diff] [blame] | 588 |  | 
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 589 | def invalid_node : SDNode<"<<invalid_node>>", SDTIntLeaf,[],"<<invalid_node>>">; | 
|  | 590 |  | 
|  | 591 |  | 
| Michael Kuperstein | 243c073 | 2015-08-11 14:10:58 +0000 | [diff] [blame] | 592 | def Xi8  : X86TypeInfo<i8, "b", GR8, loadi8, i8mem, | 
|  | 593 | Imm8, i8imm, imm8_su, i8imm, invalid_node, | 
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 594 | 0, OpSizeFixed, 0>; | 
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 595 | def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem, | 
| Michael Kuperstein | 243c073 | 2015-08-11 14:10:58 +0000 | [diff] [blame] | 596 | Imm16, i16imm, imm16_su, i16i8imm, i16immSExt8_su, | 
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 597 | 1, OpSize16, 0>; | 
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 598 | def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem, | 
| Michael Kuperstein | 243c073 | 2015-08-11 14:10:58 +0000 | [diff] [blame] | 599 | Imm32, i32imm, imm32_su, i32i8imm, i32immSExt8_su, | 
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 600 | 1, OpSize32, 0>; | 
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 601 | def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem, | 
| Sanjay Patel | 904cd39 | 2016-08-16 21:35:16 +0000 | [diff] [blame] | 602 | Imm32S, i64i32imm, i64immSExt32_su, i64i8imm, i64immSExt8_su, | 
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 603 | 1, OpSizeFixed, 1>; | 
| Chris Lattner | b6da2be | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 604 |  | 
|  | 605 | /// ITy - This instruction base class takes the type info for the instruction. | 
|  | 606 | /// Using this, it: | 
|  | 607 | /// 1. Concatenates together the instruction mnemonic with the appropriate | 
|  | 608 | ///    suffix letter, a tab, and the arguments. | 
|  | 609 | /// 2. Infers whether the instruction should have a 0x66 prefix byte. | 
|  | 610 | /// 3. Infers whether the instruction should have a 0x40 REX_W prefix. | 
| Chris Lattner | a46073b | 2010-10-06 05:28:38 +0000 | [diff] [blame] | 611 | /// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations) | 
|  | 612 | ///    or 1 (for i16,i32,i64 operations). | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 613 | class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 614 | string mnemonic, string args, list<dag> pattern> | 
| Chris Lattner | a46073b | 2010-10-06 05:28:38 +0000 | [diff] [blame] | 615 | : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4}, | 
|  | 616 | opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode }, | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 617 | f, outs, ins, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 618 | !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern> { | 
| Chris Lattner | b6da2be | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 619 |  | 
|  | 620 | // Infer instruction prefixes from type info. | 
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 621 | let OpSize = typeinfo.OpSize; | 
| Chris Lattner | b6da2be | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 622 | let hasREX_WPrefix  = typeinfo.HasREX_WPrefix; | 
|  | 623 | } | 
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 624 |  | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 625 | // BinOpRR - Instructions like "add reg, reg, reg". | 
|  | 626 | class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 627 | dag outlist, X86FoldableSchedWrite sched, list<dag> pattern> | 
| Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame] | 628 | : ITy<opcode, MRMDestReg, typeinfo, outlist, | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 629 | (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 630 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern>, | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 631 | Sched<[sched]>; | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 632 |  | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 633 | // BinOpRR_F - Instructions like "cmp reg, Reg", where the pattern has | 
|  | 634 | // just a EFLAGS as a result. | 
|  | 635 | class BinOpRR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame] | 636 | SDPatternOperator opnode> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 637 | : BinOpRR<opcode, mnemonic, typeinfo, (outs), WriteALU, | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 638 | [(set EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 639 | (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))]>; | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 640 |  | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 641 | // BinOpRR_RF - Instructions like "add reg, reg, reg", where the pattern has | 
|  | 642 | // both a regclass and EFLAGS as a result. | 
|  | 643 | class BinOpRR_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 644 | SDNode opnode> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 645 | : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), WriteALU, | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 646 | [(set typeinfo.RegClass:$dst, EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 647 | (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))]>; | 
| Chris Lattner | 7359194 | 2010-10-05 23:32:05 +0000 | [diff] [blame] | 648 |  | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 649 | // BinOpRR_RFF - Instructions like "adc reg, reg, reg", where the pattern has | 
|  | 650 | // both a regclass and EFLAGS as a result, and has EFLAGS as input. | 
|  | 651 | class BinOpRR_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 652 | SDNode opnode> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 653 | : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), WriteADC, | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 654 | [(set typeinfo.RegClass:$dst, EFLAGS, | 
|  | 655 | (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 656 | EFLAGS))]>; | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 657 |  | 
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 658 | // BinOpRR_Rev - Instructions like "add reg, reg, reg" (reversed encoding). | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 659 | class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 660 | X86FoldableSchedWrite sched = WriteALU> | 
| Chris Lattner | 94eff91 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 661 | : ITy<opcode, MRMSrcReg, typeinfo, | 
|  | 662 | (outs typeinfo.RegClass:$dst), | 
|  | 663 | (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 664 | mnemonic, "{$src2, $dst|$dst, $src2}", []>, | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 665 | Sched<[sched]> { | 
| Chris Lattner | 94eff91 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 666 | // The disassembler should know about this, but not the asmparser. | 
|  | 667 | let isCodeGenOnly = 1; | 
| Craig Topper | 3484fc2 | 2014-01-05 04:17:28 +0000 | [diff] [blame] | 668 | let ForceDisassemble = 1; | 
| Craig Topper | 1b8c075 | 2012-12-26 21:30:22 +0000 | [diff] [blame] | 669 | let hasSideEffects = 0; | 
| Chris Lattner | 94eff91 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 670 | } | 
| Chris Lattner | eadaeaa | 2010-10-06 00:30:49 +0000 | [diff] [blame] | 671 |  | 
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 672 | // BinOpRR_RDD_Rev - Instructions like "adc reg, reg, reg" (reversed encoding). | 
|  | 673 | class BinOpRR_RFF_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 674 | : BinOpRR_Rev<opcode, mnemonic, typeinfo, WriteADC>; | 
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 675 |  | 
| Craig Topper | a88e356 | 2011-09-11 21:41:45 +0000 | [diff] [blame] | 676 | // BinOpRR_F_Rev - Instructions like "cmp reg, reg" (reversed encoding). | 
|  | 677 | class BinOpRR_F_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo> | 
|  | 678 | : ITy<opcode, MRMSrcReg, typeinfo, (outs), | 
|  | 679 | (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 680 | mnemonic, "{$src2, $src1|$src1, $src2}", []>, | 
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 681 | Sched<[WriteALU]> { | 
| Craig Topper | a88e356 | 2011-09-11 21:41:45 +0000 | [diff] [blame] | 682 | // The disassembler should know about this, but not the asmparser. | 
|  | 683 | let isCodeGenOnly = 1; | 
| Craig Topper | 3484fc2 | 2014-01-05 04:17:28 +0000 | [diff] [blame] | 684 | let ForceDisassemble = 1; | 
| Craig Topper | 5b807aa | 2012-12-27 02:08:46 +0000 | [diff] [blame] | 685 | let hasSideEffects = 0; | 
| Craig Topper | a88e356 | 2011-09-11 21:41:45 +0000 | [diff] [blame] | 686 | } | 
|  | 687 |  | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 688 | // BinOpRM - Instructions like "add reg, reg, [mem]". | 
|  | 689 | class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 690 | dag outlist, X86FoldableSchedWrite sched, list<dag> pattern> | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 691 | : ITy<opcode, MRMSrcMem, typeinfo, outlist, | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 692 | (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 693 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern>, | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 694 | Sched<[sched.Folded, sched.ReadAfterFold]>; | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 695 |  | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 696 | // BinOpRM_F - Instructions like "cmp reg, [mem]". | 
|  | 697 | class BinOpRM_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame] | 698 | SDNode opnode> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 699 | : BinOpRM<opcode, mnemonic, typeinfo, (outs), WriteALU, | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 700 | [(set EFLAGS, | 
|  | 701 | (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>; | 
|  | 702 |  | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 703 | // BinOpRM_RF - Instructions like "add reg, reg, [mem]". | 
|  | 704 | class BinOpRM_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Chris Lattner | 9fece2b | 2010-10-07 20:06:24 +0000 | [diff] [blame] | 705 | SDNode opnode> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 706 | : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), WriteALU, | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 707 | [(set typeinfo.RegClass:$dst, EFLAGS, | 
| Chris Lattner | 7bbd809 | 2010-10-06 04:58:43 +0000 | [diff] [blame] | 708 | (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>; | 
| Chris Lattner | eadaeaa | 2010-10-06 00:30:49 +0000 | [diff] [blame] | 709 |  | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 710 | // BinOpRM_RFF - Instructions like "adc reg, reg, [mem]". | 
|  | 711 | class BinOpRM_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 712 | SDNode opnode> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 713 | : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), WriteADC, | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 714 | [(set typeinfo.RegClass:$dst, EFLAGS, | 
|  | 715 | (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 716 | EFLAGS))]>; | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 717 |  | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 718 | // BinOpRI - Instructions like "add reg, reg, imm". | 
|  | 719 | class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 720 | Format f, dag outlist, X86FoldableSchedWrite sched, list<dag> pattern> | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 721 | : ITy<opcode, f, typeinfo, outlist, | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 722 | (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 723 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern>, | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 724 | Sched<[sched]> { | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 725 | let ImmT = typeinfo.ImmEncoding; | 
|  | 726 | } | 
|  | 727 |  | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 728 | // BinOpRI_F - Instructions like "cmp reg, imm". | 
|  | 729 | class BinOpRI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 730 | SDPatternOperator opnode, Format f> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 731 | : BinOpRI<opcode, mnemonic, typeinfo, f, (outs), WriteALU, | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 732 | [(set EFLAGS, | 
|  | 733 | (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>; | 
|  | 734 |  | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 735 | // BinOpRI_RF - Instructions like "add reg, reg, imm". | 
|  | 736 | class BinOpRI_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 737 | SDNode opnode, Format f> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 738 | : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), WriteALU, | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 739 | [(set typeinfo.RegClass:$dst, EFLAGS, | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 740 | (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>; | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 741 | // BinOpRI_RFF - Instructions like "adc reg, reg, imm". | 
|  | 742 | class BinOpRI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 743 | SDNode opnode, Format f> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 744 | : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), WriteADC, | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 745 | [(set typeinfo.RegClass:$dst, EFLAGS, | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 746 | (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 747 | EFLAGS))]>; | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 748 |  | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 749 | // BinOpRI8 - Instructions like "add reg, reg, imm8". | 
|  | 750 | class BinOpRI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 751 | Format f, dag outlist, X86FoldableSchedWrite sched, list<dag> pattern> | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 752 | : ITy<opcode, f, typeinfo, outlist, | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 753 | (ins typeinfo.RegClass:$src1, typeinfo.Imm8Operand:$src2), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 754 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern>, | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 755 | Sched<[sched]> { | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 756 | let ImmT = Imm8; // Always 8-bit immediate. | 
| Chris Lattner | 6e85be2 | 2010-10-06 05:55:42 +0000 | [diff] [blame] | 757 | } | 
| Chris Lattner | eadaeaa | 2010-10-06 00:30:49 +0000 | [diff] [blame] | 758 |  | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 759 | // BinOpRI8_F - Instructions like "cmp reg, imm8". | 
|  | 760 | class BinOpRI8_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 761 | SDPatternOperator opnode, Format f> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 762 | : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs), WriteALU, | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 763 | [(set EFLAGS, | 
|  | 764 | (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>; | 
| Chris Lattner | 94eff91 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 765 |  | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 766 | // BinOpRI8_RF - Instructions like "add reg, reg, imm8". | 
|  | 767 | class BinOpRI8_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 768 | SDPatternOperator opnode, Format f> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 769 | : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), WriteALU, | 
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 770 | [(set typeinfo.RegClass:$dst, EFLAGS, | 
|  | 771 | (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>; | 
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 772 |  | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 773 | // BinOpRI8_RFF - Instructions like "adc reg, reg, imm8". | 
|  | 774 | class BinOpRI8_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 775 | SDPatternOperator opnode, Format f> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 776 | : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), WriteADC, | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 777 | [(set typeinfo.RegClass:$dst, EFLAGS, | 
|  | 778 | (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 779 | EFLAGS))]>; | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 780 |  | 
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 781 | // BinOpMR - Instructions like "add [mem], reg". | 
|  | 782 | class BinOpMR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 783 | list<dag> pattern> | 
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 784 | : ITy<opcode, MRMDestMem, typeinfo, | 
|  | 785 | (outs), (ins typeinfo.MemOperand:$dst, typeinfo.RegClass:$src), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 786 | mnemonic, "{$src, $dst|$dst, $src}", pattern>; | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 787 |  | 
|  | 788 | // BinOpMR_RMW - Instructions like "add [mem], reg". | 
|  | 789 | class BinOpMR_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 790 | SDNode opnode> | 
|  | 791 | : BinOpMR<opcode, mnemonic, typeinfo, | 
|  | 792 | [(store (opnode (load addr:$dst), typeinfo.RegClass:$src), addr:$dst), | 
| Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 793 | (implicit EFLAGS)]>, Sched<[WriteALURMW]>; | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 794 |  | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 795 | // BinOpMR_RMW_FF - Instructions like "adc [mem], reg". | 
|  | 796 | class BinOpMR_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 797 | SDNode opnode> | 
|  | 798 | : BinOpMR<opcode, mnemonic, typeinfo, | 
| Craig Topper | 4778fa7 | 2018-03-20 03:55:17 +0000 | [diff] [blame] | 799 | [(store (opnode (load addr:$dst), typeinfo.RegClass:$src, EFLAGS), | 
|  | 800 | addr:$dst), | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 801 | (implicit EFLAGS)]>, Sched<[WriteADCRMW]>; | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 802 |  | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 803 | // BinOpMR_F - Instructions like "cmp [mem], reg". | 
|  | 804 | class BinOpMR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame] | 805 | SDPatternOperator opnode> | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 806 | : BinOpMR<opcode, mnemonic, typeinfo, | 
| Craig Topper | 98ae8f8 | 2018-02-12 02:48:42 +0000 | [diff] [blame] | 807 | [(set EFLAGS, (opnode (typeinfo.LoadNode addr:$dst), | 
| Craig Topper | 4778fa7 | 2018-03-20 03:55:17 +0000 | [diff] [blame] | 808 | typeinfo.RegClass:$src))]>, | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 809 | Sched<[WriteALU.Folded, ReadDefault, ReadDefault, ReadDefault, | 
|  | 810 | ReadDefault, ReadDefault, WriteALU.ReadAfterFold]>; | 
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 811 |  | 
|  | 812 | // BinOpMI - Instructions like "add [mem], imm". | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 813 | class BinOpMI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 814 | Format f, list<dag> pattern> | 
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 815 | : ITy<opcode, f, typeinfo, | 
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 816 | (outs), (ins typeinfo.MemOperand:$dst, typeinfo.ImmOperand:$src), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 817 | mnemonic, "{$src, $dst|$dst, $src}", pattern> { | 
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 818 | let ImmT = typeinfo.ImmEncoding; | 
|  | 819 | } | 
|  | 820 |  | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 821 | // BinOpMI_RMW - Instructions like "add [mem], imm". | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 822 | class BinOpMI_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 823 | SDNode opnode, Format f> | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 824 | : BinOpMI<opcode, mnemonic, typeinfo, f, | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 825 | [(store (opnode (typeinfo.VT (load addr:$dst)), | 
|  | 826 | typeinfo.ImmOperator:$src), addr:$dst), | 
| Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 827 | (implicit EFLAGS)]>, Sched<[WriteALURMW]>; | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 828 | // BinOpMI_RMW_FF - Instructions like "adc [mem], imm". | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 829 | class BinOpMI_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 830 | SDNode opnode, Format f> | 
|  | 831 | : BinOpMI<opcode, mnemonic, typeinfo, f, | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 832 | [(store (opnode (typeinfo.VT (load addr:$dst)), | 
| Craig Topper | 4778fa7 | 2018-03-20 03:55:17 +0000 | [diff] [blame] | 833 | typeinfo.ImmOperator:$src, EFLAGS), addr:$dst), | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 834 | (implicit EFLAGS)]>, Sched<[WriteADCRMW]>; | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 835 |  | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 836 | // BinOpMI_F - Instructions like "cmp [mem], imm". | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 837 | class BinOpMI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 838 | SDPatternOperator opnode, Format f> | 
|  | 839 | : BinOpMI<opcode, mnemonic, typeinfo, f, | 
| Craig Topper | 98ae8f8 | 2018-02-12 02:48:42 +0000 | [diff] [blame] | 840 | [(set EFLAGS, (opnode (typeinfo.LoadNode addr:$dst), | 
| Craig Topper | 4778fa7 | 2018-03-20 03:55:17 +0000 | [diff] [blame] | 841 | typeinfo.ImmOperator:$src))]>, | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 842 | Sched<[WriteALU.Folded]>; | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 843 |  | 
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 844 | // BinOpMI8 - Instructions like "add [mem], imm8". | 
| Chris Lattner | 9fece2b | 2010-10-07 20:06:24 +0000 | [diff] [blame] | 845 | class BinOpMI8<string mnemonic, X86TypeInfo typeinfo, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 846 | Format f, list<dag> pattern> | 
| Chris Lattner | 9fece2b | 2010-10-07 20:06:24 +0000 | [diff] [blame] | 847 | : ITy<0x82, f, typeinfo, | 
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 848 | (outs), (ins typeinfo.MemOperand:$dst, typeinfo.Imm8Operand:$src), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 849 | mnemonic, "{$src, $dst|$dst, $src}", pattern> { | 
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 850 | let ImmT = Imm8; // Always 8-bit immediate. | 
|  | 851 | } | 
|  | 852 |  | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 853 | // BinOpMI8_RMW - Instructions like "add [mem], imm8". | 
|  | 854 | class BinOpMI8_RMW<string mnemonic, X86TypeInfo typeinfo, | 
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 855 | SDPatternOperator opnode, Format f> | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 856 | : BinOpMI8<mnemonic, typeinfo, f, | 
|  | 857 | [(store (opnode (load addr:$dst), | 
|  | 858 | typeinfo.Imm8Operator:$src), addr:$dst), | 
| Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 859 | (implicit EFLAGS)]>, Sched<[WriteALURMW]>; | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 860 |  | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 861 | // BinOpMI8_RMW_FF - Instructions like "adc [mem], imm8". | 
|  | 862 | class BinOpMI8_RMW_FF<string mnemonic, X86TypeInfo typeinfo, | 
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 863 | SDPatternOperator opnode, Format f> | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 864 | : BinOpMI8<mnemonic, typeinfo, f, | 
|  | 865 | [(store (opnode (load addr:$dst), | 
|  | 866 | typeinfo.Imm8Operator:$src, EFLAGS), addr:$dst), | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 867 | (implicit EFLAGS)]>, Sched<[WriteADCRMW]>; | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 868 |  | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 869 | // BinOpMI8_F - Instructions like "cmp [mem], imm8". | 
|  | 870 | class BinOpMI8_F<string mnemonic, X86TypeInfo typeinfo, | 
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 871 | SDPatternOperator opnode, Format f> | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 872 | : BinOpMI8<mnemonic, typeinfo, f, | 
| Craig Topper | 98ae8f8 | 2018-02-12 02:48:42 +0000 | [diff] [blame] | 873 | [(set EFLAGS, (opnode (typeinfo.LoadNode addr:$dst), | 
| Craig Topper | 4778fa7 | 2018-03-20 03:55:17 +0000 | [diff] [blame] | 874 | typeinfo.Imm8Operator:$src))]>, | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 875 | Sched<[WriteALU.Folded]>; | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 876 |  | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 877 | // BinOpAI - Instructions like "add %eax, %eax, imm", that imp-def EFLAGS. | 
| Chris Lattner | b71a77d | 2010-10-07 00:43:39 +0000 | [diff] [blame] | 878 | class BinOpAI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 879 | Register areg, string operands, X86FoldableSchedWrite sched = WriteALU> | 
| Chris Lattner | b71a77d | 2010-10-07 00:43:39 +0000 | [diff] [blame] | 880 | : ITy<opcode, RawFrm, typeinfo, | 
|  | 881 | (outs), (ins typeinfo.ImmOperand:$src), | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 882 | mnemonic, operands, []>, Sched<[sched]> { | 
| Chris Lattner | b71a77d | 2010-10-07 00:43:39 +0000 | [diff] [blame] | 883 | let ImmT = typeinfo.ImmEncoding; | 
|  | 884 | let Uses = [areg]; | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 885 | let Defs = [areg, EFLAGS]; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 886 | let hasSideEffects = 0; | 
| Chris Lattner | b71a77d | 2010-10-07 00:43:39 +0000 | [diff] [blame] | 887 | } | 
| Chris Lattner | 94eff91 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 888 |  | 
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 889 | // BinOpAI_RFF - Instructions like "adc %eax, %eax, imm", that implicitly define | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 890 | // and use EFLAGS. | 
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 891 | class BinOpAI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 892 | Register areg, string operands> | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 893 | : BinOpAI<opcode, mnemonic, typeinfo, areg, operands, WriteADC> { | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 894 | let Uses = [areg, EFLAGS]; | 
|  | 895 | } | 
|  | 896 |  | 
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 897 | // BinOpAI_F - Instructions like "cmp %eax, %eax, imm", that imp-def EFLAGS. | 
|  | 898 | class BinOpAI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, | 
|  | 899 | Register areg, string operands> | 
|  | 900 | : BinOpAI<opcode, mnemonic, typeinfo, areg, operands> { | 
|  | 901 | let Defs = [EFLAGS]; | 
|  | 902 | } | 
|  | 903 |  | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 904 | /// ArithBinOp_RF - This is an arithmetic binary operator where the pattern is | 
|  | 905 | /// defined with "(set GPR:$dst, EFLAGS, (...". | 
|  | 906 | /// | 
|  | 907 | /// It would be nice to get rid of the second and third argument here, but | 
|  | 908 | /// tblgen can't handle dependent type references aggressively enough: PR8330 | 
|  | 909 | multiclass ArithBinOp_RF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4, | 
|  | 910 | string mnemonic, Format RegMRM, Format MemMRM, | 
|  | 911 | SDNode opnodeflag, SDNode opnode, | 
|  | 912 | bit CommutableRR, bit ConvertibleToThreeAddress> { | 
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 913 | let Defs = [EFLAGS] in { | 
|  | 914 | let Constraints = "$src1 = $dst" in { | 
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 915 | let isCommutable = CommutableRR in { | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 916 | def NAME#8rr  : BinOpRR_RF<BaseOpc, mnemonic, Xi8 , opnodeflag>; | 
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 917 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { | 
|  | 918 | def NAME#16rr : BinOpRR_RF<BaseOpc, mnemonic, Xi16, opnodeflag>; | 
|  | 919 | def NAME#32rr : BinOpRR_RF<BaseOpc, mnemonic, Xi32, opnodeflag>; | 
|  | 920 | def NAME#64rr : BinOpRR_RF<BaseOpc, mnemonic, Xi64, opnodeflag>; | 
|  | 921 | } // isConvertibleToThreeAddress | 
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 922 | } // isCommutable | 
|  | 923 |  | 
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 924 | def NAME#8rr_REV  : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>; | 
|  | 925 | def NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>; | 
|  | 926 | def NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>; | 
|  | 927 | def NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>; | 
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 928 |  | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 929 | def NAME#8rm   : BinOpRM_RF<BaseOpc2, mnemonic, Xi8 , opnodeflag>; | 
|  | 930 | def NAME#16rm  : BinOpRM_RF<BaseOpc2, mnemonic, Xi16, opnodeflag>; | 
|  | 931 | def NAME#32rm  : BinOpRM_RF<BaseOpc2, mnemonic, Xi32, opnodeflag>; | 
|  | 932 | def NAME#64rm  : BinOpRM_RF<BaseOpc2, mnemonic, Xi64, opnodeflag>; | 
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 933 |  | 
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 934 | def NAME#8ri   : BinOpRI_RF<0x80, mnemonic, Xi8 , opnodeflag, RegMRM>; | 
|  | 935 |  | 
| Chris Lattner | 6767751 | 2010-10-07 01:37:01 +0000 | [diff] [blame] | 936 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { | 
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 937 | // NOTE: These are order specific, we want the ri8 forms to be listed | 
|  | 938 | // first so that they are slightly preferred to the ri forms. | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 939 | def NAME#16ri8 : BinOpRI8_RF<0x82, mnemonic, Xi16, opnodeflag, RegMRM>; | 
|  | 940 | def NAME#32ri8 : BinOpRI8_RF<0x82, mnemonic, Xi32, opnodeflag, RegMRM>; | 
|  | 941 | def NAME#64ri8 : BinOpRI8_RF<0x82, mnemonic, Xi64, opnodeflag, RegMRM>; | 
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 942 |  | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 943 | def NAME#16ri  : BinOpRI_RF<0x80, mnemonic, Xi16, opnodeflag, RegMRM>; | 
|  | 944 | def NAME#32ri  : BinOpRI_RF<0x80, mnemonic, Xi32, opnodeflag, RegMRM>; | 
|  | 945 | def NAME#64ri32: BinOpRI_RF<0x80, mnemonic, Xi64, opnodeflag, RegMRM>; | 
| Chris Lattner | 6767751 | 2010-10-07 01:37:01 +0000 | [diff] [blame] | 946 | } | 
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 947 | } // Constraints = "$src1 = $dst" | 
|  | 948 |  | 
| Ayman Musa | 11966ab | 2017-04-26 11:34:09 +0000 | [diff] [blame] | 949 | let mayLoad = 1, mayStore = 1 in { | 
|  | 950 | def NAME#8mr    : BinOpMR_RMW<BaseOpc, mnemonic, Xi8 , opnode>; | 
|  | 951 | def NAME#16mr   : BinOpMR_RMW<BaseOpc, mnemonic, Xi16, opnode>; | 
|  | 952 | def NAME#32mr   : BinOpMR_RMW<BaseOpc, mnemonic, Xi32, opnode>; | 
|  | 953 | def NAME#64mr   : BinOpMR_RMW<BaseOpc, mnemonic, Xi64, opnode>; | 
|  | 954 | } | 
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 955 |  | 
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 956 | // NOTE: These are order specific, we want the mi8 forms to be listed | 
|  | 957 | // first so that they are slightly preferred to the mi forms. | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 958 | def NAME#16mi8  : BinOpMI8_RMW<mnemonic, Xi16, opnode, MemMRM>; | 
|  | 959 | def NAME#32mi8  : BinOpMI8_RMW<mnemonic, Xi32, opnode, MemMRM>; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 960 | let Predicates = [In64BitMode] in | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 961 | def NAME#64mi8  : BinOpMI8_RMW<mnemonic, Xi64, opnode, MemMRM>; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 962 |  | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 963 | def NAME#8mi    : BinOpMI_RMW<0x80, mnemonic, Xi8 , opnode, MemMRM>; | 
|  | 964 | def NAME#16mi   : BinOpMI_RMW<0x80, mnemonic, Xi16, opnode, MemMRM>; | 
|  | 965 | def NAME#32mi   : BinOpMI_RMW<0x80, mnemonic, Xi32, opnode, MemMRM>; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 966 | let Predicates = [In64BitMode] in | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 967 | def NAME#64mi32 : BinOpMI_RMW<0x80, mnemonic, Xi64, opnode, MemMRM>; | 
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 968 |  | 
|  | 969 | // These are for the disassembler since 0x82 opcode behaves like 0x80, but | 
|  | 970 | // not in 64-bit mode. | 
|  | 971 | let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1, | 
|  | 972 | hasSideEffects = 0 in { | 
|  | 973 | let Constraints = "$src1 = $dst" in | 
|  | 974 | def NAME#8ri8 : BinOpRI8_RF<0x82, mnemonic, Xi8, null_frag, RegMRM>; | 
|  | 975 | let mayLoad = 1, mayStore = 1 in | 
|  | 976 | def NAME#8mi8 : BinOpMI8_RMW<mnemonic, Xi8, null_frag, MemMRM>; | 
|  | 977 | } | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 978 | } // Defs = [EFLAGS] | 
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 979 |  | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 980 | def NAME#8i8   : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL, | 
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 981 | "{$src, %al|al, $src}">; | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 982 | def NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX, | 
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 983 | "{$src, %ax|ax, $src}">; | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 984 | def NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX, | 
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 985 | "{$src, %eax|eax, $src}">; | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 986 | def NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX, | 
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 987 | "{$src, %rax|rax, $src}">; | 
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 988 | } | 
|  | 989 |  | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 990 | /// ArithBinOp_RFF - This is an arithmetic binary operator where the pattern is | 
|  | 991 | /// defined with "(set GPR:$dst, EFLAGS, (node LHS, RHS, EFLAGS))" like ADC and | 
|  | 992 | /// SBB. | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 993 | /// | 
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 994 | /// It would be nice to get rid of the second and third argument here, but | 
|  | 995 | /// tblgen can't handle dependent type references aggressively enough: PR8330 | 
|  | 996 | multiclass ArithBinOp_RFF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4, | 
|  | 997 | string mnemonic, Format RegMRM, Format MemMRM, | 
|  | 998 | SDNode opnode, bit CommutableRR, | 
|  | 999 | bit ConvertibleToThreeAddress> { | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1000 | let Uses = [EFLAGS], Defs = [EFLAGS] in { | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1001 | let Constraints = "$src1 = $dst" in { | 
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1002 | let isCommutable = CommutableRR in { | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1003 | def NAME#8rr  : BinOpRR_RFF<BaseOpc, mnemonic, Xi8 , opnode>; | 
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1004 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { | 
|  | 1005 | def NAME#16rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi16, opnode>; | 
|  | 1006 | def NAME#32rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi32, opnode>; | 
|  | 1007 | def NAME#64rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi64, opnode>; | 
|  | 1008 | } // isConvertibleToThreeAddress | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1009 | } // isCommutable | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1010 |  | 
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 1011 | def NAME#8rr_REV  : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>; | 
|  | 1012 | def NAME#16rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>; | 
|  | 1013 | def NAME#32rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>; | 
|  | 1014 | def NAME#64rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>; | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1015 |  | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1016 | def NAME#8rm   : BinOpRM_RFF<BaseOpc2, mnemonic, Xi8 , opnode>; | 
|  | 1017 | def NAME#16rm  : BinOpRM_RFF<BaseOpc2, mnemonic, Xi16, opnode>; | 
|  | 1018 | def NAME#32rm  : BinOpRM_RFF<BaseOpc2, mnemonic, Xi32, opnode>; | 
|  | 1019 | def NAME#64rm  : BinOpRM_RFF<BaseOpc2, mnemonic, Xi64, opnode>; | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1020 |  | 
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1021 | def NAME#8ri   : BinOpRI_RFF<0x80, mnemonic, Xi8 , opnode, RegMRM>; | 
|  | 1022 |  | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1023 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { | 
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1024 | // NOTE: These are order specific, we want the ri8 forms to be listed | 
|  | 1025 | // first so that they are slightly preferred to the ri forms. | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1026 | def NAME#16ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi16, opnode, RegMRM>; | 
|  | 1027 | def NAME#32ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi32, opnode, RegMRM>; | 
|  | 1028 | def NAME#64ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi64, opnode, RegMRM>; | 
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1029 |  | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1030 | def NAME#16ri  : BinOpRI_RFF<0x80, mnemonic, Xi16, opnode, RegMRM>; | 
|  | 1031 | def NAME#32ri  : BinOpRI_RFF<0x80, mnemonic, Xi32, opnode, RegMRM>; | 
|  | 1032 | def NAME#64ri32: BinOpRI_RFF<0x80, mnemonic, Xi64, opnode, RegMRM>; | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1033 | } | 
|  | 1034 | } // Constraints = "$src1 = $dst" | 
|  | 1035 |  | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1036 | def NAME#8mr    : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi8 , opnode>; | 
|  | 1037 | def NAME#16mr   : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi16, opnode>; | 
|  | 1038 | def NAME#32mr   : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi32, opnode>; | 
|  | 1039 | def NAME#64mr   : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi64, opnode>; | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1040 |  | 
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1041 | // NOTE: These are order specific, we want the mi8 forms to be listed | 
|  | 1042 | // first so that they are slightly preferred to the mi forms. | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1043 | def NAME#16mi8  : BinOpMI8_RMW_FF<mnemonic, Xi16, opnode, MemMRM>; | 
|  | 1044 | def NAME#32mi8  : BinOpMI8_RMW_FF<mnemonic, Xi32, opnode, MemMRM>; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1045 | let Predicates = [In64BitMode] in | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1046 | def NAME#64mi8  : BinOpMI8_RMW_FF<mnemonic, Xi64, opnode, MemMRM>; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 1047 |  | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1048 | def NAME#8mi    : BinOpMI_RMW_FF<0x80, mnemonic, Xi8 , opnode, MemMRM>; | 
|  | 1049 | def NAME#16mi   : BinOpMI_RMW_FF<0x80, mnemonic, Xi16, opnode, MemMRM>; | 
|  | 1050 | def NAME#32mi   : BinOpMI_RMW_FF<0x80, mnemonic, Xi32, opnode, MemMRM>; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1051 | let Predicates = [In64BitMode] in | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1052 | def NAME#64mi32 : BinOpMI_RMW_FF<0x80, mnemonic, Xi64, opnode, MemMRM>; | 
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 1053 |  | 
|  | 1054 | // These are for the disassembler since 0x82 opcode behaves like 0x80, but | 
|  | 1055 | // not in 64-bit mode. | 
|  | 1056 | let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1, | 
|  | 1057 | hasSideEffects = 0 in { | 
|  | 1058 | let Constraints = "$src1 = $dst" in | 
|  | 1059 | def NAME#8ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi8, null_frag, RegMRM>; | 
|  | 1060 | let mayLoad = 1, mayStore = 1 in | 
|  | 1061 | def NAME#8mi8 : BinOpMI8_RMW_FF<mnemonic, Xi8, null_frag, MemMRM>; | 
|  | 1062 | } | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1063 | } // Uses = [EFLAGS], Defs = [EFLAGS] | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1064 |  | 
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 1065 | def NAME#8i8   : BinOpAI_RFF<BaseOpc4, mnemonic, Xi8 , AL, | 
|  | 1066 | "{$src, %al|al, $src}">; | 
|  | 1067 | def NAME#16i16 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi16, AX, | 
|  | 1068 | "{$src, %ax|ax, $src}">; | 
|  | 1069 | def NAME#32i32 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi32, EAX, | 
|  | 1070 | "{$src, %eax|eax, $src}">; | 
|  | 1071 | def NAME#64i32 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi64, RAX, | 
|  | 1072 | "{$src, %rax|rax, $src}">; | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1073 | } | 
|  | 1074 |  | 
|  | 1075 | /// ArithBinOp_F - This is an arithmetic binary operator where the pattern is | 
|  | 1076 | /// defined with "(set EFLAGS, (...".  It would be really nice to find a way | 
|  | 1077 | /// to factor this with the other ArithBinOp_*. | 
|  | 1078 | /// | 
|  | 1079 | multiclass ArithBinOp_F<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4, | 
|  | 1080 | string mnemonic, Format RegMRM, Format MemMRM, | 
|  | 1081 | SDNode opnode, | 
|  | 1082 | bit CommutableRR, bit ConvertibleToThreeAddress> { | 
|  | 1083 | let Defs = [EFLAGS] in { | 
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1084 | let isCommutable = CommutableRR in { | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1085 | def NAME#8rr  : BinOpRR_F<BaseOpc, mnemonic, Xi8 , opnode>; | 
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1086 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { | 
|  | 1087 | def NAME#16rr : BinOpRR_F<BaseOpc, mnemonic, Xi16, opnode>; | 
|  | 1088 | def NAME#32rr : BinOpRR_F<BaseOpc, mnemonic, Xi32, opnode>; | 
|  | 1089 | def NAME#64rr : BinOpRR_F<BaseOpc, mnemonic, Xi64, opnode>; | 
|  | 1090 | } | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1091 | } // isCommutable | 
|  | 1092 |  | 
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 1093 | def NAME#8rr_REV  : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>; | 
|  | 1094 | def NAME#16rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>; | 
|  | 1095 | def NAME#32rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>; | 
|  | 1096 | def NAME#64rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>; | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1097 |  | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1098 | def NAME#8rm   : BinOpRM_F<BaseOpc2, mnemonic, Xi8 , opnode>; | 
|  | 1099 | def NAME#16rm  : BinOpRM_F<BaseOpc2, mnemonic, Xi16, opnode>; | 
|  | 1100 | def NAME#32rm  : BinOpRM_F<BaseOpc2, mnemonic, Xi32, opnode>; | 
|  | 1101 | def NAME#64rm  : BinOpRM_F<BaseOpc2, mnemonic, Xi64, opnode>; | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1102 |  | 
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1103 | def NAME#8ri   : BinOpRI_F<0x80, mnemonic, Xi8 , opnode, RegMRM>; | 
|  | 1104 |  | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1105 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { | 
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1106 | // NOTE: These are order specific, we want the ri8 forms to be listed | 
|  | 1107 | // first so that they are slightly preferred to the ri forms. | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1108 | def NAME#16ri8 : BinOpRI8_F<0x82, mnemonic, Xi16, opnode, RegMRM>; | 
|  | 1109 | def NAME#32ri8 : BinOpRI8_F<0x82, mnemonic, Xi32, opnode, RegMRM>; | 
|  | 1110 | def NAME#64ri8 : BinOpRI8_F<0x82, mnemonic, Xi64, opnode, RegMRM>; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 1111 |  | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1112 | def NAME#16ri  : BinOpRI_F<0x80, mnemonic, Xi16, opnode, RegMRM>; | 
|  | 1113 | def NAME#32ri  : BinOpRI_F<0x80, mnemonic, Xi32, opnode, RegMRM>; | 
|  | 1114 | def NAME#64ri32: BinOpRI_F<0x80, mnemonic, Xi64, opnode, RegMRM>; | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1115 | } | 
|  | 1116 |  | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1117 | def NAME#8mr    : BinOpMR_F<BaseOpc, mnemonic, Xi8 , opnode>; | 
|  | 1118 | def NAME#16mr   : BinOpMR_F<BaseOpc, mnemonic, Xi16, opnode>; | 
|  | 1119 | def NAME#32mr   : BinOpMR_F<BaseOpc, mnemonic, Xi32, opnode>; | 
|  | 1120 | def NAME#64mr   : BinOpMR_F<BaseOpc, mnemonic, Xi64, opnode>; | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1121 |  | 
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1122 | // NOTE: These are order specific, we want the mi8 forms to be listed | 
|  | 1123 | // first so that they are slightly preferred to the mi forms. | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1124 | def NAME#16mi8  : BinOpMI8_F<mnemonic, Xi16, opnode, MemMRM>; | 
|  | 1125 | def NAME#32mi8  : BinOpMI8_F<mnemonic, Xi32, opnode, MemMRM>; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1126 | let Predicates = [In64BitMode] in | 
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1127 | def NAME#64mi8  : BinOpMI8_F<mnemonic, Xi64, opnode, MemMRM>; | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 1128 |  | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1129 | def NAME#8mi    : BinOpMI_F<0x80, mnemonic, Xi8 , opnode, MemMRM>; | 
|  | 1130 | def NAME#16mi   : BinOpMI_F<0x80, mnemonic, Xi16, opnode, MemMRM>; | 
|  | 1131 | def NAME#32mi   : BinOpMI_F<0x80, mnemonic, Xi32, opnode, MemMRM>; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1132 | let Predicates = [In64BitMode] in | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1133 | def NAME#64mi32 : BinOpMI_F<0x80, mnemonic, Xi64, opnode, MemMRM>; | 
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 1134 |  | 
|  | 1135 | // These are for the disassembler since 0x82 opcode behaves like 0x80, but | 
|  | 1136 | // not in 64-bit mode. | 
|  | 1137 | let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1, | 
|  | 1138 | hasSideEffects = 0 in { | 
|  | 1139 | def NAME#8ri8 : BinOpRI8_F<0x82, mnemonic, Xi8, null_frag, RegMRM>; | 
|  | 1140 | let mayLoad = 1 in | 
|  | 1141 | def NAME#8mi8 : BinOpMI8_F<mnemonic, Xi8, null_frag, MemMRM>; | 
|  | 1142 | } | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1143 | } // Defs = [EFLAGS] | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1144 |  | 
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 1145 | def NAME#8i8   : BinOpAI_F<BaseOpc4, mnemonic, Xi8 , AL, | 
|  | 1146 | "{$src, %al|al, $src}">; | 
|  | 1147 | def NAME#16i16 : BinOpAI_F<BaseOpc4, mnemonic, Xi16, AX, | 
|  | 1148 | "{$src, %ax|ax, $src}">; | 
|  | 1149 | def NAME#32i32 : BinOpAI_F<BaseOpc4, mnemonic, Xi32, EAX, | 
|  | 1150 | "{$src, %eax|eax, $src}">; | 
|  | 1151 | def NAME#64i32 : BinOpAI_F<BaseOpc4, mnemonic, Xi64, RAX, | 
|  | 1152 | "{$src, %rax|rax, $src}">; | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1153 | } | 
|  | 1154 |  | 
|  | 1155 |  | 
|  | 1156 | defm AND : ArithBinOp_RF<0x20, 0x22, 0x24, "and", MRM4r, MRM4m, | 
|  | 1157 | X86and_flag, and, 1, 0>; | 
|  | 1158 | defm OR  : ArithBinOp_RF<0x08, 0x0A, 0x0C, "or", MRM1r, MRM1m, | 
|  | 1159 | X86or_flag, or, 1, 0>; | 
|  | 1160 | defm XOR : ArithBinOp_RF<0x30, 0x32, 0x34, "xor", MRM6r, MRM6m, | 
|  | 1161 | X86xor_flag, xor, 1, 0>; | 
|  | 1162 | defm ADD : ArithBinOp_RF<0x00, 0x02, 0x04, "add", MRM0r, MRM0m, | 
|  | 1163 | X86add_flag, add, 1, 1>; | 
| Manman Ren | 1be131b | 2012-08-08 00:51:41 +0000 | [diff] [blame] | 1164 | let isCompare = 1 in { | 
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1165 | defm SUB : ArithBinOp_RF<0x28, 0x2A, 0x2C, "sub", MRM5r, MRM5m, | 
|  | 1166 | X86sub_flag, sub, 0, 0>; | 
| Manman Ren | 1be131b | 2012-08-08 00:51:41 +0000 | [diff] [blame] | 1167 | } | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1168 |  | 
|  | 1169 | // Arithmetic. | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1170 | defm ADC : ArithBinOp_RFF<0x10, 0x12, 0x14, "adc", MRM2r, MRM2m, X86adc_flag, | 
|  | 1171 | 1, 0>; | 
|  | 1172 | defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag, | 
|  | 1173 | 0, 0>; | 
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1174 |  | 
| Manman Ren | c965673 | 2012-07-06 17:36:20 +0000 | [diff] [blame] | 1175 | let isCompare = 1 in { | 
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1176 | defm CMP : ArithBinOp_F<0x38, 0x3A, 0x3C, "cmp", MRM7r, MRM7m, X86cmp, 0, 0>; | 
| Manman Ren | c965673 | 2012-07-06 17:36:20 +0000 | [diff] [blame] | 1177 | } | 
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1178 |  | 
| Craig Topper | 0fd5cde | 2018-09-06 22:41:44 +0000 | [diff] [blame] | 1179 | // Patterns to recognize loads on the LHS of an ADC. We can't make X86adc_flag | 
|  | 1180 | // commutable since it has EFLAGs as an input. | 
| Craig Topper | 2c9dede | 2018-09-06 23:55:36 +0000 | [diff] [blame] | 1181 | def : Pat<(X86adc_flag (loadi8 addr:$src2), GR8:$src1, EFLAGS), | 
|  | 1182 | (ADC8rm GR8:$src1, addr:$src2)>; | 
|  | 1183 | def : Pat<(X86adc_flag (loadi16 addr:$src2), GR16:$src1, EFLAGS), | 
|  | 1184 | (ADC16rm GR16:$src1, addr:$src2)>; | 
|  | 1185 | def : Pat<(X86adc_flag (loadi32 addr:$src2), GR32:$src1, EFLAGS), | 
|  | 1186 | (ADC32rm GR32:$src1, addr:$src2)>; | 
|  | 1187 | def : Pat<(X86adc_flag (loadi64 addr:$src2), GR64:$src1, EFLAGS), | 
|  | 1188 | (ADC64rm GR64:$src1, addr:$src2)>; | 
|  | 1189 |  | 
|  | 1190 | // Patterns to recognize RMW ADC with loads in operand 1. | 
|  | 1191 | def : Pat<(store (X86adc_flag GR8:$src, (loadi8 addr:$dst), EFLAGS), | 
|  | 1192 | addr:$dst), | 
|  | 1193 | (ADC8mr addr:$dst, GR8:$src)>; | 
|  | 1194 | def : Pat<(store (X86adc_flag GR16:$src, (loadi16 addr:$dst), EFLAGS), | 
|  | 1195 | addr:$dst), | 
|  | 1196 | (ADC16mr addr:$dst, GR16:$src)>; | 
|  | 1197 | def : Pat<(store (X86adc_flag GR32:$src, (loadi32 addr:$dst), EFLAGS), | 
|  | 1198 | addr:$dst), | 
|  | 1199 | (ADC32mr addr:$dst, GR32:$src)>; | 
|  | 1200 | def : Pat<(store (X86adc_flag GR64:$src, (loadi64 addr:$dst), EFLAGS), | 
|  | 1201 | addr:$dst), | 
|  | 1202 | (ADC64mr addr:$dst, GR64:$src)>; | 
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1203 |  | 
|  | 1204 | //===----------------------------------------------------------------------===// | 
|  | 1205 | // Semantically, test instructions are similar like AND, except they don't | 
|  | 1206 | // generate a result.  From an encoding perspective, they are very different: | 
|  | 1207 | // they don't have all the usual imm8 and REV forms, and are encoded into a | 
|  | 1208 | // different space. | 
|  | 1209 | def X86testpat : PatFrag<(ops node:$lhs, node:$rhs), | 
|  | 1210 | (X86cmp (and_su node:$lhs, node:$rhs), 0)>; | 
|  | 1211 |  | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1212 | let isCompare = 1 in { | 
|  | 1213 | let Defs = [EFLAGS] in { | 
|  | 1214 | let isCommutable = 1 in { | 
| Rafael Espindola | dd3add6 | 2015-03-31 12:31:55 +0000 | [diff] [blame] | 1215 | def TEST8rr  : BinOpRR_F<0x84, "test", Xi8 , X86testpat>; | 
|  | 1216 | def TEST16rr : BinOpRR_F<0x84, "test", Xi16, X86testpat>; | 
|  | 1217 | def TEST32rr : BinOpRR_F<0x84, "test", Xi32, X86testpat>; | 
|  | 1218 | def TEST64rr : BinOpRR_F<0x84, "test", Xi64, X86testpat>; | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1219 | } // isCommutable | 
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1220 |  | 
| Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame] | 1221 | def TEST8mr    : BinOpMR_F<0x84, "test", Xi8 , X86testpat>; | 
|  | 1222 | def TEST16mr   : BinOpMR_F<0x84, "test", Xi16, X86testpat>; | 
|  | 1223 | def TEST32mr   : BinOpMR_F<0x84, "test", Xi32, X86testpat>; | 
|  | 1224 | def TEST64mr   : BinOpMR_F<0x84, "test", Xi64, X86testpat>; | 
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1225 |  | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1226 | def TEST8ri    : BinOpRI_F<0xF6, "test", Xi8 , X86testpat, MRM0r>; | 
|  | 1227 | def TEST16ri   : BinOpRI_F<0xF6, "test", Xi16, X86testpat, MRM0r>; | 
|  | 1228 | def TEST32ri   : BinOpRI_F<0xF6, "test", Xi32, X86testpat, MRM0r>; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1229 | let Predicates = [In64BitMode] in | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1230 | def TEST64ri32 : BinOpRI_F<0xF6, "test", Xi64, X86testpat, MRM0r>; | 
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1231 |  | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1232 | def TEST8mi    : BinOpMI_F<0xF6, "test", Xi8 , X86testpat, MRM0m>; | 
|  | 1233 | def TEST16mi   : BinOpMI_F<0xF6, "test", Xi16, X86testpat, MRM0m>; | 
|  | 1234 | def TEST32mi   : BinOpMI_F<0xF6, "test", Xi32, X86testpat, MRM0m>; | 
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1235 | let Predicates = [In64BitMode] in | 
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1236 | def TEST64mi32 : BinOpMI_F<0xF6, "test", Xi64, X86testpat, MRM0m>; | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1237 | } // Defs = [EFLAGS] | 
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 1238 |  | 
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 1239 | def TEST8i8    : BinOpAI_F<0xA8, "test", Xi8 , AL, | 
|  | 1240 | "{$src, %al|al, $src}">; | 
|  | 1241 | def TEST16i16  : BinOpAI_F<0xA8, "test", Xi16, AX, | 
|  | 1242 | "{$src, %ax|ax, $src}">; | 
|  | 1243 | def TEST32i32  : BinOpAI_F<0xA8, "test", Xi32, EAX, | 
|  | 1244 | "{$src, %eax|eax, $src}">; | 
|  | 1245 | def TEST64i32  : BinOpAI_F<0xA8, "test", Xi64, RAX, | 
|  | 1246 | "{$src, %rax|rax, $src}">; | 
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1247 | } // isCompare | 
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1248 |  | 
| Craig Topper | 965de2c | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1249 | //===----------------------------------------------------------------------===// | 
|  | 1250 | // ANDN Instruction | 
|  | 1251 | // | 
|  | 1252 | multiclass bmi_andn<string mnemonic, RegisterClass RC, X86MemOperand x86memop, | 
|  | 1253 | PatFrag ld_frag> { | 
|  | 1254 | def rr : I<0xF2, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2), | 
|  | 1255 | !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 1256 | [(set RC:$dst, EFLAGS, (X86and_flag (not RC:$src1), RC:$src2))]>, | 
|  | 1257 | Sched<[WriteALU]>; | 
| Craig Topper | 965de2c | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1258 | def rm : I<0xF2, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2), | 
|  | 1259 | !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 1260 | [(set RC:$dst, EFLAGS, | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 1261 | (X86and_flag (not RC:$src1), (ld_frag addr:$src2)))]>, | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 1262 | Sched<[WriteALU.Folded, WriteALU.ReadAfterFold]>; | 
| Craig Topper | 965de2c | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1263 | } | 
|  | 1264 |  | 
| Craig Topper | 9a06f24 | 2018-02-05 18:31:04 +0000 | [diff] [blame] | 1265 | // Complexity is reduced to give and with immediate a chance to match first. | 
|  | 1266 | let Predicates = [HasBMI], Defs = [EFLAGS], AddedComplexity = -6 in { | 
| Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 1267 | defm ANDN32 : bmi_andn<"andn{l}", GR32, i32mem, loadi32>, T8PS, VEX_4V; | 
|  | 1268 | defm ANDN64 : bmi_andn<"andn{q}", GR64, i64mem, loadi64>, T8PS, VEX_4V, VEX_W; | 
| Craig Topper | 965de2c | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1269 | } | 
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1270 |  | 
| Craig Topper | 9a06f24 | 2018-02-05 18:31:04 +0000 | [diff] [blame] | 1271 | let Predicates = [HasBMI], AddedComplexity = -6 in { | 
| Craig Topper | f3ff6ae | 2012-12-17 05:12:30 +0000 | [diff] [blame] | 1272 | def : Pat<(and (not GR32:$src1), GR32:$src2), | 
|  | 1273 | (ANDN32rr GR32:$src1, GR32:$src2)>; | 
|  | 1274 | def : Pat<(and (not GR64:$src1), GR64:$src2), | 
|  | 1275 | (ANDN64rr GR64:$src1, GR64:$src2)>; | 
|  | 1276 | def : Pat<(and (not GR32:$src1), (loadi32 addr:$src2)), | 
|  | 1277 | (ANDN32rm GR32:$src1, addr:$src2)>; | 
|  | 1278 | def : Pat<(and (not GR64:$src1), (loadi64 addr:$src2)), | 
|  | 1279 | (ANDN64rm GR64:$src1, addr:$src2)>; | 
|  | 1280 | } | 
|  | 1281 |  | 
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1282 | //===----------------------------------------------------------------------===// | 
|  | 1283 | // MULX Instruction | 
|  | 1284 | // | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 1285 | multiclass bmi_mulx<string mnemonic, RegisterClass RC, X86MemOperand x86memop, | 
|  | 1286 | X86FoldableSchedWrite sched> { | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 1287 | let hasSideEffects = 0 in { | 
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1288 | let isCommutable = 1 in | 
|  | 1289 | def rr : I<0xF6, MRMSrcReg, (outs RC:$dst1, RC:$dst2), (ins RC:$src), | 
|  | 1290 | !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"), | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 1291 | []>, T8XD, VEX_4V, Sched<[sched, WriteIMulH]>; | 
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1292 |  | 
|  | 1293 | let mayLoad = 1 in | 
|  | 1294 | def rm : I<0xF6, MRMSrcMem, (outs RC:$dst1, RC:$dst2), (ins x86memop:$src), | 
|  | 1295 | !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"), | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 1296 | []>, T8XD, VEX_4V, Sched<[sched.Folded, WriteIMulH]>; | 
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1297 | } | 
|  | 1298 | } | 
|  | 1299 |  | 
|  | 1300 | let Predicates = [HasBMI2] in { | 
|  | 1301 | let Uses = [EDX] in | 
| Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 1302 | defm MULX32 : bmi_mulx<"mulx{l}", GR32, i32mem, WriteIMul32>; | 
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1303 | let Uses = [RDX] in | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 1304 | defm MULX64 : bmi_mulx<"mulx{q}", GR64, i64mem, WriteIMul64>, VEX_W; | 
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1305 | } | 
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1306 |  | 
|  | 1307 | //===----------------------------------------------------------------------===// | 
| Chandler Carruth | 4244625 | 2018-04-01 21:53:18 +0000 | [diff] [blame] | 1308 | // ADCX and ADOX Instructions | 
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1309 | // | 
| Craig Topper | 2262613 | 2018-09-12 15:47:34 +0000 | [diff] [blame] | 1310 | // We don't have patterns for these as there is no advantage over ADC for | 
|  | 1311 | // most code. | 
| Craig Topper | 2e2aee0 | 2014-12-18 05:02:08 +0000 | [diff] [blame] | 1312 | let Predicates = [HasADX], Defs = [EFLAGS], Uses = [EFLAGS], | 
| Craig Topper | 2262613 | 2018-09-12 15:47:34 +0000 | [diff] [blame] | 1313 | Constraints = "$src1 = $dst", hasSideEffects = 0 in { | 
| Craig Topper | a2c9694 | 2018-09-08 18:47:56 +0000 | [diff] [blame] | 1314 | let SchedRW = [WriteADC], isCommutable = 1 in { | 
| Robert Khasanov | 7c5a843 | 2014-08-21 09:27:00 +0000 | [diff] [blame] | 1315 | def ADCX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst), | 
| Craig Topper | dc4a6d1 | 2018-04-01 23:58:50 +0000 | [diff] [blame] | 1316 | (ins GR32:$src1, GR32:$src2), | 
| Craig Topper | 2262613 | 2018-09-12 15:47:34 +0000 | [diff] [blame] | 1317 | "adcx{l}\t{$src2, $dst|$dst, $src2}", []>, T8PD; | 
| Robert Khasanov | 7c5a843 | 2014-08-21 09:27:00 +0000 | [diff] [blame] | 1318 | def ADCX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst), | 
| Craig Topper | dc4a6d1 | 2018-04-01 23:58:50 +0000 | [diff] [blame] | 1319 | (ins GR64:$src1, GR64:$src2), | 
| Craig Topper | 2262613 | 2018-09-12 15:47:34 +0000 | [diff] [blame] | 1320 | "adcx{q}\t{$src2, $dst|$dst, $src2}", []>, T8PD; | 
| Chandler Carruth | 4244625 | 2018-04-01 21:53:18 +0000 | [diff] [blame] | 1321 |  | 
| Craig Topper | dc4a6d1 | 2018-04-01 23:58:50 +0000 | [diff] [blame] | 1322 | def ADOX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst), | 
|  | 1323 | (ins GR32:$src1, GR32:$src2), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 1324 | "adox{l}\t{$src2, $dst|$dst, $src2}", []>, T8XS; | 
| Chandler Carruth | 4244625 | 2018-04-01 21:53:18 +0000 | [diff] [blame] | 1325 |  | 
| Craig Topper | dc4a6d1 | 2018-04-01 23:58:50 +0000 | [diff] [blame] | 1326 | def ADOX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst), | 
|  | 1327 | (ins GR64:$src1, GR64:$src2), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 1328 | "adox{q}\t{$src2, $dst|$dst, $src2}", []>, T8XS; | 
| Jakob Stoklund Olesen | 50bd713 | 2013-03-20 16:56:36 +0000 | [diff] [blame] | 1329 | } // SchedRW | 
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1330 |  | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 1331 | let mayLoad = 1, SchedRW = [WriteADC.Folded, WriteADC.ReadAfterFold] in { | 
| Robert Khasanov | 7c5a843 | 2014-08-21 09:27:00 +0000 | [diff] [blame] | 1332 | def ADCX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst), | 
| Craig Topper | dc4a6d1 | 2018-04-01 23:58:50 +0000 | [diff] [blame] | 1333 | (ins GR32:$src1, i32mem:$src2), | 
| Craig Topper | 2262613 | 2018-09-12 15:47:34 +0000 | [diff] [blame] | 1334 | "adcx{l}\t{$src2, $dst|$dst, $src2}", []>, T8PD; | 
| Andrew Trick | 7201f4f | 2013-06-21 18:33:04 +0000 | [diff] [blame] | 1335 |  | 
| Robert Khasanov | 7c5a843 | 2014-08-21 09:27:00 +0000 | [diff] [blame] | 1336 | def ADCX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst), | 
| Craig Topper | dc4a6d1 | 2018-04-01 23:58:50 +0000 | [diff] [blame] | 1337 | (ins GR64:$src1, i64mem:$src2), | 
| Craig Topper | 2262613 | 2018-09-12 15:47:34 +0000 | [diff] [blame] | 1338 | "adcx{q}\t{$src2, $dst|$dst, $src2}", []>, T8PD; | 
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1339 |  | 
| Craig Topper | dc4a6d1 | 2018-04-01 23:58:50 +0000 | [diff] [blame] | 1340 | def ADOX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst), | 
|  | 1341 | (ins GR32:$src1, i32mem:$src2), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 1342 | "adox{l}\t{$src2, $dst|$dst, $src2}", []>, T8XS; | 
| Andrew Trick | 7201f4f | 2013-06-21 18:33:04 +0000 | [diff] [blame] | 1343 |  | 
| Craig Topper | dc4a6d1 | 2018-04-01 23:58:50 +0000 | [diff] [blame] | 1344 | def ADOX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst), | 
|  | 1345 | (ins GR64:$src1, i64mem:$src2), | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 1346 | "adox{q}\t{$src2, $dst|$dst, $src2}", []>, T8XS; | 
| Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame^] | 1347 | } // mayLoad, SchedRW | 
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1348 | } |