blob: acb34d5baaa8e050d2ffdfaf3a4a97acad4ece29 [file] [log] [blame]
Chris Lattner0a1762e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +000016#include "MCTargetDesc/SparcMCExpr.h"
Dan Gohman31ae5862010-04-17 14:41:14 +000017#include "SparcMachineFunctionInfo.h"
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +000018#include "SparcRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "SparcTargetMachine.h"
Venkatraman Govindarajufd5c1f92014-01-29 04:51:35 +000020#include "SparcTargetObjectFile.h"
NAKAMURA Takumi0e57b132016-05-20 10:53:56 +000021#include "llvm/ADT/StringSwitch.h"
Chris Lattner49b269d2008-03-17 05:41:48 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Module.h"
Torok Edwin56d06592009-07-11 20:10:48 +000032#include "llvm/Support/ErrorHandling.h"
Craig Topperd0af7e82017-04-28 05:31:46 +000033#include "llvm/Support/KnownBits.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000034using namespace llvm;
35
James Y Knight2cc9da92016-08-12 14:48:09 +000036
Chris Lattner49b269d2008-03-17 05:41:48 +000037//===----------------------------------------------------------------------===//
38// Calling Convention Implementation
39//===----------------------------------------------------------------------===//
40
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000041static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
42 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags, CCState &State)
44{
45 assert (ArgFlags.isSRet());
46
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000047 // Assign SRet argument.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000048 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
49 0,
50 LocVT, LocInfo));
51 return true;
52}
53
James Y Knight3994be82015-08-10 19:11:39 +000054static bool CC_Sparc_Assign_Split_64(unsigned &ValNo, MVT &ValVT,
55 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
56 ISD::ArgFlagsTy &ArgFlags, CCState &State)
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000057{
Craig Topper840beec2014-04-04 05:16:06 +000058 static const MCPhysReg RegList[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000059 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
60 };
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000061 // Try to get first reg.
Tim Northover3b6b7ca2015-02-21 02:11:17 +000062 if (unsigned Reg = State.AllocateReg(RegList)) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000063 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
64 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000065 // Assign whole thing in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000066 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
67 State.AllocateStack(8,4),
68 LocVT, LocInfo));
69 return true;
70 }
71
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000072 // Try to get second reg.
Tim Northover3b6b7ca2015-02-21 02:11:17 +000073 if (unsigned Reg = State.AllocateReg(RegList))
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000074 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
75 else
76 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
77 State.AllocateStack(4,4),
78 LocVT, LocInfo));
79 return true;
80}
81
James Y Knight3994be82015-08-10 19:11:39 +000082static bool CC_Sparc_Assign_Ret_Split_64(unsigned &ValNo, MVT &ValVT,
83 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
84 ISD::ArgFlagsTy &ArgFlags, CCState &State)
85{
86 static const MCPhysReg RegList[] = {
87 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
88 };
89
90 // Try to get first reg.
91 if (unsigned Reg = State.AllocateReg(RegList))
92 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
93 else
94 return false;
95
96 // Try to get second reg.
97 if (unsigned Reg = State.AllocateReg(RegList))
98 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
99 else
100 return false;
101
102 return true;
103}
104
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000105// Allocate a full-sized argument for the 64-bit ABI.
106static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
107 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
108 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000109 assert((LocVT == MVT::f32 || LocVT == MVT::f128
110 || LocVT.getSizeInBits() == 64) &&
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000111 "Can't handle non-64 bits locations");
112
113 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000114 unsigned size = (LocVT == MVT::f128) ? 16 : 8;
115 unsigned alignment = (LocVT == MVT::f128) ? 16 : 8;
116 unsigned Offset = State.AllocateStack(size, alignment);
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000117 unsigned Reg = 0;
118
119 if (LocVT == MVT::i64 && Offset < 6*8)
120 // Promote integers to %i0-%i5.
121 Reg = SP::I0 + Offset/8;
122 else if (LocVT == MVT::f64 && Offset < 16*8)
123 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
124 Reg = SP::D0 + Offset/8;
125 else if (LocVT == MVT::f32 && Offset < 16*8)
126 // Promote floats to %f1, %f3, ...
127 Reg = SP::F1 + Offset/4;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000128 else if (LocVT == MVT::f128 && Offset < 16*8)
129 // Promote long doubles to %q0-%q28. (Which LLVM calls Q0-Q7).
130 Reg = SP::Q0 + Offset/16;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000131
132 // Promote to register when possible, otherwise use the stack slot.
133 if (Reg) {
134 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
135 return true;
136 }
137
138 // This argument goes on the stack in an 8-byte slot.
139 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
140 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
141 if (LocVT == MVT::f32)
142 Offset += 4;
143
144 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
145 return true;
146}
147
148// Allocate a half-sized argument for the 64-bit ABI.
149//
150// This is used when passing { float, int } structs by value in registers.
151static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
152 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
153 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
154 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
155 unsigned Offset = State.AllocateStack(4, 4);
156
157 if (LocVT == MVT::f32 && Offset < 16*8) {
158 // Promote floats to %f0-%f31.
159 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
160 LocVT, LocInfo));
161 return true;
162 }
163
164 if (LocVT == MVT::i32 && Offset < 6*8) {
165 // Promote integers to %i0-%i5, using half the register.
166 unsigned Reg = SP::I0 + Offset/8;
167 LocVT = MVT::i64;
168 LocInfo = CCValAssign::AExt;
169
170 // Set the Custom bit if this i32 goes in the high bits of a register.
171 if (Offset % 8 == 0)
172 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
173 LocVT, LocInfo));
174 else
175 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
176 return true;
177 }
178
179 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
180 return true;
181}
182
Chris Lattner49b269d2008-03-17 05:41:48 +0000183#include "SparcGenCallingConv.inc"
184
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000185// The calling conventions in SparcCallingConv.td are described in terms of the
186// callee's register window. This function translates registers to the
187// corresponding caller window %o register.
188static unsigned toCallerWindow(unsigned Reg) {
Benjamin Kramer3e9a5d32016-05-27 11:36:04 +0000189 static_assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7,
190 "Unexpected enum");
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000191 if (Reg >= SP::I0 && Reg <= SP::I7)
192 return Reg - SP::I0 + SP::O0;
193 return Reg;
194}
195
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000196SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000197SparcTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
198 bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000199 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000200 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000201 const SDLoc &DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000202 if (Subtarget->is64Bit())
203 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
204 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
205}
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000206
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000207SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000208SparcTargetLowering::LowerReturn_32(SDValue Chain, CallingConv::ID CallConv,
209 bool IsVarArg,
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000210 const SmallVectorImpl<ISD::OutputArg> &Outs,
211 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000212 const SDLoc &DL, SelectionDAG &DAG) const {
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000213 MachineFunction &MF = DAG.getMachineFunction();
214
Chris Lattner49b269d2008-03-17 05:41:48 +0000215 // CCValAssign - represent the assignment of the return value to locations.
216 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000217
Chris Lattner49b269d2008-03-17 05:41:48 +0000218 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000219 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
220 *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000221
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000222 // Analyze return values.
223 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000224
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000225 SDValue Flag;
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000226 SmallVector<SDValue, 4> RetOps(1, Chain);
227 // Make room for the return address offset.
228 RetOps.push_back(SDValue());
Chris Lattner49b269d2008-03-17 05:41:48 +0000229
230 // Copy the result values into the output registers.
James Y Knight3994be82015-08-10 19:11:39 +0000231 for (unsigned i = 0, realRVLocIdx = 0;
232 i != RVLocs.size();
233 ++i, ++realRVLocIdx) {
Chris Lattner49b269d2008-03-17 05:41:48 +0000234 CCValAssign &VA = RVLocs[i];
235 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000236
James Y Knight3994be82015-08-10 19:11:39 +0000237 SDValue Arg = OutVals[realRVLocIdx];
238
239 if (VA.needsCustom()) {
240 assert(VA.getLocVT() == MVT::v2i32);
241 // Legalize ret v2i32 -> ret 2 x i32 (Basically: do what would
242 // happen by default if this wasn't a legal type)
243
244 SDValue Part0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32,
245 Arg,
246 DAG.getConstant(0, DL, getVectorIdxTy(DAG.getDataLayout())));
247 SDValue Part1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32,
248 Arg,
249 DAG.getConstant(1, DL, getVectorIdxTy(DAG.getDataLayout())));
250
251 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Part0, Flag);
252 Flag = Chain.getValue(1);
253 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
254 VA = RVLocs[++i]; // skip ahead to next loc
255 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Part1,
256 Flag);
257 } else
258 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Arg, Flag);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000259
Chris Lattner49b269d2008-03-17 05:41:48 +0000260 // Guarantee that all emitted copies are stuck together with flags.
261 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000262 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000263 }
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000264
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000265 unsigned RetAddrOffset = 8; // Call Inst + Delay Slot
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000266 // If the function returns a struct, copy the SRetReturnReg to I0
267 if (MF.getFunction()->hasStructRetAttr()) {
268 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
269 unsigned Reg = SFI->getSRetReturnReg();
270 if (!Reg)
271 llvm_unreachable("sret virtual register not created in the entry block");
Mehdi Amini44ede332015-07-09 02:09:04 +0000272 auto PtrVT = getPointerTy(DAG.getDataLayout());
273 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, PtrVT);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000274 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000275 Flag = Chain.getValue(1);
Mehdi Amini44ede332015-07-09 02:09:04 +0000276 RetOps.push_back(DAG.getRegister(SP::I0, PtrVT));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000277 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000278 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000279
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000280 RetOps[0] = Chain; // Update chain.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000281 RetOps[1] = DAG.getConstant(RetAddrOffset, DL, MVT::i32);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000282
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000283 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000284 if (Flag.getNode())
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000285 RetOps.push_back(Flag);
286
Craig Topper48d114b2014-04-26 18:35:24 +0000287 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000288}
289
290// Lower return values for the 64-bit ABI.
291// Return values are passed the exactly the same way as function arguments.
292SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000293SparcTargetLowering::LowerReturn_64(SDValue Chain, CallingConv::ID CallConv,
294 bool IsVarArg,
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000295 const SmallVectorImpl<ISD::OutputArg> &Outs,
296 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000297 const SDLoc &DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000298 // CCValAssign - represent the assignment of the return value to locations.
299 SmallVector<CCValAssign, 16> RVLocs;
300
301 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000302 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
303 *DAG.getContext());
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000304
305 // Analyze return values.
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +0000306 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc64);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000307
308 SDValue Flag;
309 SmallVector<SDValue, 4> RetOps(1, Chain);
310
311 // The second operand on the return instruction is the return address offset.
312 // The return address is always %i7+8 with the 64-bit ABI.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000313 RetOps.push_back(DAG.getConstant(8, DL, MVT::i32));
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000314
315 // Copy the result values into the output registers.
316 for (unsigned i = 0; i != RVLocs.size(); ++i) {
317 CCValAssign &VA = RVLocs[i];
318 assert(VA.isRegLoc() && "Can only return in registers!");
319 SDValue OutVal = OutVals[i];
320
321 // Integer return values must be sign or zero extended by the callee.
322 switch (VA.getLocInfo()) {
Lang Hames06234ec2014-01-14 19:56:36 +0000323 case CCValAssign::Full: break;
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000324 case CCValAssign::SExt:
325 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
326 break;
327 case CCValAssign::ZExt:
328 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
329 break;
330 case CCValAssign::AExt:
331 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000332 break;
Lang Hames06234ec2014-01-14 19:56:36 +0000333 default:
334 llvm_unreachable("Unknown loc info!");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000335 }
336
337 // The custom bit on an i32 return value indicates that it should be passed
338 // in the high bits of the register.
339 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
340 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000341 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000342
343 // The next value may go in the low bits of the same register.
344 // Handle both at once.
345 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
346 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
347 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
348 // Skip the next value, it's already done.
349 ++i;
350 }
351 }
352
353 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
354
355 // Guarantee that all emitted copies are stuck together with flags.
356 Flag = Chain.getValue(1);
357 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
358 }
359
360 RetOps[0] = Chain; // Update chain.
361
362 // Add the flag if we have it.
363 if (Flag.getNode())
364 RetOps.push_back(Flag);
365
Craig Topper48d114b2014-04-26 18:35:24 +0000366 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Chris Lattner49b269d2008-03-17 05:41:48 +0000367}
368
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000369SDValue SparcTargetLowering::LowerFormalArguments(
370 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
371 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
372 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000373 if (Subtarget->is64Bit())
374 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
375 DL, DAG, InVals);
376 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
377 DL, DAG, InVals);
378}
379
380/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000381/// passed in either one or two GPRs, including FP values. TODO: we should
382/// pass FP values in FP registers for fastcc functions.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000383SDValue SparcTargetLowering::LowerFormalArguments_32(
384 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
385 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
386 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner49b269d2008-03-17 05:41:48 +0000387 MachineFunction &MF = DAG.getMachineFunction();
388 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +0000389 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmanbe853b72009-07-19 19:53:46 +0000390
391 // Assign locations to all of the incoming arguments.
392 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000393 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
394 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000395 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000396
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000397 const unsigned StackOffset = 92;
James Y Knight33beb242015-12-15 19:23:12 +0000398 bool IsLittleEndian = DAG.getDataLayout().isLittleEndian();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000399
Reid Kleckner79418562014-05-09 22:32:13 +0000400 unsigned InIdx = 0;
401 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++InIdx) {
Eli Friedmanbe853b72009-07-19 19:53:46 +0000402 CCValAssign &VA = ArgLocs[i];
Chris Lattner49b269d2008-03-17 05:41:48 +0000403
Reid Kleckner79418562014-05-09 22:32:13 +0000404 if (Ins[InIdx].Flags.isSRet()) {
405 if (InIdx != 0)
406 report_fatal_error("sparc only supports sret on the first parameter");
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000407 // Get SRet from [%fp+64].
Matthias Braun941a7052016-07-28 18:40:00 +0000408 int FrameIdx = MF.getFrameInfo().CreateFixedObject(4, 64, true);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000409 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Justin Lebar9c375812016-07-15 18:27:10 +0000410 SDValue Arg =
411 DAG.getLoad(MVT::i32, dl, Chain, FIPtr, MachinePointerInfo());
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000412 InVals.push_back(Arg);
413 continue;
414 }
415
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000416 if (VA.isRegLoc()) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000417 if (VA.needsCustom()) {
James Y Knight3994be82015-08-10 19:11:39 +0000418 assert(VA.getLocVT() == MVT::f64 || VA.getLocVT() == MVT::v2i32);
419
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000420 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
421 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
422 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000423
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000424 assert(i+1 < e);
425 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000426
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000427 SDValue LoVal;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000428 if (NextVA.isMemLoc()) {
Matthias Braun941a7052016-07-28 18:40:00 +0000429 int FrameIdx = MF.getFrameInfo().
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000430 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson9f944592009-08-11 20:47:22 +0000431 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Justin Lebar9c375812016-07-15 18:27:10 +0000432 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr, MachinePointerInfo());
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000433 } else {
434 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patelf3292b22011-02-21 23:21:26 +0000435 &SP::IntRegsRegClass);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000436 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000437 }
James Y Knight33beb242015-12-15 19:23:12 +0000438
439 if (IsLittleEndian)
440 std::swap(LoVal, HiVal);
441
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000442 SDValue WholeValue =
Owen Anderson9f944592009-08-11 20:47:22 +0000443 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
James Y Knight3994be82015-08-10 19:11:39 +0000444 WholeValue = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), WholeValue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000445 InVals.push_back(WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000446 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000447 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000448 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
449 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
450 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
451 if (VA.getLocVT() == MVT::f32)
452 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
453 else if (VA.getLocVT() != MVT::i32) {
454 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
455 DAG.getValueType(VA.getLocVT()));
456 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
457 }
458 InVals.push_back(Arg);
459 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000460 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000461
462 assert(VA.isMemLoc());
463
464 unsigned Offset = VA.getLocMemOffset()+StackOffset;
Mehdi Amini44ede332015-07-09 02:09:04 +0000465 auto PtrVT = getPointerTy(DAG.getDataLayout());
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000466
467 if (VA.needsCustom()) {
Hans Wennborg1f094852016-04-11 20:35:41 +0000468 assert(VA.getValVT() == MVT::f64 || VA.getValVT() == MVT::v2i32);
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000469 // If it is double-word aligned, just load.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000470 if (Offset % 8 == 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000471 int FI = MF.getFrameInfo().CreateFixedObject(8,
472 Offset,
473 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000474 SDValue FIPtr = DAG.getFrameIndex(FI, PtrVT);
Justin Lebar9c375812016-07-15 18:27:10 +0000475 SDValue Load =
476 DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr, MachinePointerInfo());
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000477 InVals.push_back(Load);
478 continue;
479 }
480
Matthias Braun941a7052016-07-28 18:40:00 +0000481 int FI = MF.getFrameInfo().CreateFixedObject(4,
482 Offset,
483 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000484 SDValue FIPtr = DAG.getFrameIndex(FI, PtrVT);
Justin Lebar9c375812016-07-15 18:27:10 +0000485 SDValue HiVal =
486 DAG.getLoad(MVT::i32, dl, Chain, FIPtr, MachinePointerInfo());
Matthias Braun941a7052016-07-28 18:40:00 +0000487 int FI2 = MF.getFrameInfo().CreateFixedObject(4,
488 Offset+4,
489 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000490 SDValue FIPtr2 = DAG.getFrameIndex(FI2, PtrVT);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000491
Justin Lebar9c375812016-07-15 18:27:10 +0000492 SDValue LoVal =
493 DAG.getLoad(MVT::i32, dl, Chain, FIPtr2, MachinePointerInfo());
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000494
James Y Knight33beb242015-12-15 19:23:12 +0000495 if (IsLittleEndian)
496 std::swap(LoVal, HiVal);
497
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000498 SDValue WholeValue =
499 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
James Y Knight3994be82015-08-10 19:11:39 +0000500 WholeValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000501 InVals.push_back(WholeValue);
502 continue;
503 }
504
Matthias Braun941a7052016-07-28 18:40:00 +0000505 int FI = MF.getFrameInfo().CreateFixedObject(4,
506 Offset,
507 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000508 SDValue FIPtr = DAG.getFrameIndex(FI, PtrVT);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000509 SDValue Load ;
510 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
Justin Lebar9c375812016-07-15 18:27:10 +0000511 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr, MachinePointerInfo());
James Y Knight33beb242015-12-15 19:23:12 +0000512 } else if (VA.getValVT() == MVT::f128) {
513 report_fatal_error("SPARCv8 does not handle f128 in calls; "
514 "pass indirectly");
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000515 } else {
James Y Knight33beb242015-12-15 19:23:12 +0000516 // We shouldn't see any other value types here.
James Y Knight99fcb722015-12-15 23:07:16 +0000517 llvm_unreachable("Unexpected ValVT encountered in frame lowering.");
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000518 }
519 InVals.push_back(Load);
Chris Lattner49b269d2008-03-17 05:41:48 +0000520 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000521
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000522 if (MF.getFunction()->hasStructRetAttr()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000523 // Copy the SRet Argument to SRetReturnReg.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000524 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
525 unsigned Reg = SFI->getSRetReturnReg();
526 if (!Reg) {
527 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
528 SFI->setSRetReturnReg(Reg);
529 }
530 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
531 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
532 }
533
Chris Lattner49b269d2008-03-17 05:41:48 +0000534 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmanbe853b72009-07-19 19:53:46 +0000535 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +0000536 static const MCPhysReg ArgRegs[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000537 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
538 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000539 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs);
Craig Topper840beec2014-04-04 05:16:06 +0000540 const MCPhysReg *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000541 unsigned ArgOffset = CCInfo.getNextStackOffset();
542 if (NumAllocated == 6)
543 ArgOffset += StackOffset;
544 else {
545 assert(!ArgOffset);
546 ArgOffset = 68+4*NumAllocated;
547 }
548
Chris Lattner49b269d2008-03-17 05:41:48 +0000549 // Remember the vararg offset for the va_start implementation.
Dan Gohman31ae5862010-04-17 14:41:14 +0000550 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000551
Eli Friedmanbe853b72009-07-19 19:53:46 +0000552 std::vector<SDValue> OutChains;
553
Chris Lattner49b269d2008-03-17 05:41:48 +0000554 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
555 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
556 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson9f944592009-08-11 20:47:22 +0000557 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000558
Matthias Braun941a7052016-07-28 18:40:00 +0000559 int FrameIdx = MF.getFrameInfo().CreateFixedObject(4, ArgOffset,
560 true);
Owen Anderson9f944592009-08-11 20:47:22 +0000561 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000562
Justin Lebar9c375812016-07-15 18:27:10 +0000563 OutChains.push_back(
564 DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr, MachinePointerInfo()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000565 ArgOffset += 4;
566 }
Eli Friedmanbe853b72009-07-19 19:53:46 +0000567
568 if (!OutChains.empty()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000569 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +0000570 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Eli Friedmanbe853b72009-07-19 19:53:46 +0000571 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000572 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000573
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000574 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000575}
576
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000577// Lower formal arguments for the 64 bit ABI.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000578SDValue SparcTargetLowering::LowerFormalArguments_64(
579 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
580 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
581 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000582 MachineFunction &MF = DAG.getMachineFunction();
583
584 // Analyze arguments according to CC_Sparc64.
585 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000586 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
587 *DAG.getContext());
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000588 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
589
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000590 // The argument array begins at %fp+BIAS+128, after the register save area.
591 const unsigned ArgArea = 128;
592
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000593 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
594 CCValAssign &VA = ArgLocs[i];
595 if (VA.isRegLoc()) {
596 // This argument is passed in a register.
597 // All integer register arguments are promoted by the caller to i64.
598
599 // Create a virtual register for the promoted live-in value.
600 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
601 getRegClassFor(VA.getLocVT()));
602 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
603
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000604 // Get the high bits for i32 struct elements.
605 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
606 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000607 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000608
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000609 // The caller promoted the argument, so insert an Assert?ext SDNode so we
610 // won't promote the value again in this function.
611 switch (VA.getLocInfo()) {
612 case CCValAssign::SExt:
613 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
614 DAG.getValueType(VA.getValVT()));
615 break;
616 case CCValAssign::ZExt:
617 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
618 DAG.getValueType(VA.getValVT()));
619 break;
620 default:
621 break;
622 }
623
624 // Truncate the register down to the argument type.
625 if (VA.isExtInLoc())
626 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
627
628 InVals.push_back(Arg);
629 continue;
630 }
631
632 // The registers are exhausted. This argument was passed on the stack.
633 assert(VA.isMemLoc());
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000634 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
635 // beginning of the arguments area at %fp+BIAS+128.
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000636 unsigned Offset = VA.getLocMemOffset() + ArgArea;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000637 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
638 // Adjust offset for extended arguments, SPARC is big-endian.
639 // The caller will have written the full slot with extended bytes, but we
640 // prefer our own extending loads.
641 if (VA.isExtInLoc())
642 Offset += 8 - ValSize;
Matthias Braun941a7052016-07-28 18:40:00 +0000643 int FI = MF.getFrameInfo().CreateFixedObject(ValSize, Offset, true);
Justin Lebar9c375812016-07-15 18:27:10 +0000644 InVals.push_back(
645 DAG.getLoad(VA.getValVT(), DL, Chain,
646 DAG.getFrameIndex(FI, getPointerTy(MF.getDataLayout())),
647 MachinePointerInfo::getFixedStack(MF, FI)));
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000648 }
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000649
650 if (!IsVarArg)
651 return Chain;
652
653 // This function takes variable arguments, some of which may have been passed
654 // in registers %i0-%i5. Variable floating point arguments are never passed
655 // in floating point registers. They go on %i0-%i5 or on the stack like
656 // integer arguments.
657 //
658 // The va_start intrinsic needs to know the offset to the first variable
659 // argument.
660 unsigned ArgOffset = CCInfo.getNextStackOffset();
661 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
662 // Skip the 128 bytes of register save area.
663 FuncInfo->setVarArgsFrameOffset(ArgOffset + ArgArea +
664 Subtarget->getStackPointerBias());
665
666 // Save the variable arguments that were passed in registers.
667 // The caller is required to reserve stack space for 6 arguments regardless
668 // of how many arguments were actually passed.
669 SmallVector<SDValue, 8> OutChains;
670 for (; ArgOffset < 6*8; ArgOffset += 8) {
671 unsigned VReg = MF.addLiveIn(SP::I0 + ArgOffset/8, &SP::I64RegsRegClass);
672 SDValue VArg = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
Matthias Braun941a7052016-07-28 18:40:00 +0000673 int FI = MF.getFrameInfo().CreateFixedObject(8, ArgOffset + ArgArea, true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000674 auto PtrVT = getPointerTy(MF.getDataLayout());
Justin Lebar9c375812016-07-15 18:27:10 +0000675 OutChains.push_back(
676 DAG.getStore(Chain, DL, VArg, DAG.getFrameIndex(FI, PtrVT),
677 MachinePointerInfo::getFixedStack(MF, FI)));
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000678 }
679
680 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000681 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000682
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000683 return Chain;
684}
685
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000686SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000687SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000688 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000689 if (Subtarget->is64Bit())
690 return LowerCall_64(CLI, InVals);
691 return LowerCall_32(CLI, InVals);
692}
693
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000694static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee,
695 ImmutableCallSite *CS) {
696 if (CS)
697 return CS->hasFnAttr(Attribute::ReturnsTwice);
698
Craig Topper062a2ba2014-04-25 05:30:21 +0000699 const Function *CalleeFn = nullptr;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000700 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
701 CalleeFn = dyn_cast<Function>(G->getGlobal());
702 } else if (ExternalSymbolSDNode *E =
703 dyn_cast<ExternalSymbolSDNode>(Callee)) {
704 const Function *Fn = DAG.getMachineFunction().getFunction();
705 const Module *M = Fn->getParent();
706 const char *CalleeName = E->getSymbol();
707 CalleeFn = M->getFunction(CalleeName);
708 }
709
710 if (!CalleeFn)
711 return false;
712 return CalleeFn->hasFnAttribute(Attribute::ReturnsTwice);
713}
714
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000715// Lower a call for the 32-bit ABI.
716SDValue
717SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
718 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000719 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000720 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +0000721 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
722 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
723 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000724 SDValue Chain = CLI.Chain;
725 SDValue Callee = CLI.Callee;
726 bool &isTailCall = CLI.IsTailCall;
727 CallingConv::ID CallConv = CLI.CallConv;
728 bool isVarArg = CLI.IsVarArg;
729
Evan Cheng67a69dd2010-01-27 00:07:07 +0000730 // Sparc target does not yet support tail call optimization.
731 isTailCall = false;
Chris Lattnerdb26db22008-03-17 06:01:07 +0000732
Chris Lattner7d4152b2008-03-17 06:58:37 +0000733 // Analyze operands of the call, assigning locations to each operand.
734 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000735 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
736 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000737 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000738
Chris Lattner7d4152b2008-03-17 06:58:37 +0000739 // Get the size of the outgoing arguments stack space requirement.
740 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000741
Chris Lattner49b269d2008-03-17 05:41:48 +0000742 // Keep stack frames 8-byte aligned.
743 ArgsSize = (ArgsSize+7) & ~7;
744
Matthias Braun941a7052016-07-28 18:40:00 +0000745 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000746
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000747 // Create local copies for byval args.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000748 SmallVector<SDValue, 8> ByValArgs;
749 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
750 ISD::ArgFlagsTy Flags = Outs[i].Flags;
751 if (!Flags.isByVal())
752 continue;
753
754 SDValue Arg = OutVals[i];
755 unsigned Size = Flags.getByValSize();
756 unsigned Align = Flags.getByValAlign();
757
Chris Dewhurst53bde952016-06-01 08:48:56 +0000758 if (Size > 0U) {
Matthias Braun941a7052016-07-28 18:40:00 +0000759 int FI = MFI.CreateStackObject(Size, Align, false);
Chris Dewhurst53bde952016-06-01 08:48:56 +0000760 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
761 SDValue SizeNode = DAG.getConstant(Size, dl, MVT::i32);
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000762
Chris Dewhurst53bde952016-06-01 08:48:56 +0000763 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
764 false, // isVolatile,
765 (Size <= 32), // AlwaysInline if size <= 32,
766 false, // isTailCall
767 MachinePointerInfo(), MachinePointerInfo());
768 ByValArgs.push_back(FIPtr);
769 }
770 else {
771 SDValue nullVal;
772 ByValArgs.push_back(nullVal);
773 }
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000774 }
775
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000776 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000777 dl);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000778
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000779 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
780 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000781
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000782 const unsigned StackOffset = 92;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000783 bool hasStructRetAttr = false;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000784 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000785 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000786 i != e;
787 ++i, ++realArgIdx) {
Chris Lattner7d4152b2008-03-17 06:58:37 +0000788 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000789 SDValue Arg = OutVals[realArgIdx];
Chris Lattner7d4152b2008-03-17 06:58:37 +0000790
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000791 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
792
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000793 // Use local copy if it is a byval arg.
Chris Dewhurst53bde952016-06-01 08:48:56 +0000794 if (Flags.isByVal()) {
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000795 Arg = ByValArgs[byvalArgIdx++];
Chris Dewhurst53bde952016-06-01 08:48:56 +0000796 if (!Arg) {
797 continue;
798 }
799 }
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000800
Chris Lattner7d4152b2008-03-17 06:58:37 +0000801 // Promote the value if needed.
802 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000803 default: llvm_unreachable("Unknown loc info!");
Chris Lattner7d4152b2008-03-17 06:58:37 +0000804 case CCValAssign::Full: break;
805 case CCValAssign::SExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000806 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000807 break;
808 case CCValAssign::ZExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000809 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000810 break;
811 case CCValAssign::AExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000812 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
813 break;
814 case CCValAssign::BCvt:
815 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000816 break;
817 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000818
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000819 if (Flags.isSRet()) {
820 assert(VA.needsCustom());
821 // store SRet argument in %sp+64
822 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000823 SDValue PtrOff = DAG.getIntPtrConstant(64, dl);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000824 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
Justin Lebar9c375812016-07-15 18:27:10 +0000825 MemOpChains.push_back(
826 DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo()));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000827 hasStructRetAttr = true;
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000828 continue;
829 }
830
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000831 if (VA.needsCustom()) {
James Y Knight3994be82015-08-10 19:11:39 +0000832 assert(VA.getLocVT() == MVT::f64 || VA.getLocVT() == MVT::v2i32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000833
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000834 if (VA.isMemLoc()) {
835 unsigned Offset = VA.getLocMemOffset() + StackOffset;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000836 // if it is double-word aligned, just store.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000837 if (Offset % 8 == 0) {
838 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000839 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000840 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
Justin Lebar9c375812016-07-15 18:27:10 +0000841 MemOpChains.push_back(
842 DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo()));
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000843 continue;
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000844 }
845 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000846
James Y Knight3994be82015-08-10 19:11:39 +0000847 if (VA.getLocVT() == MVT::f64) {
848 // Move from the float value from float registers into the
849 // integer registers.
850
James Y Knight692e0372015-10-09 21:36:19 +0000851 // TODO: The f64 -> v2i32 conversion is super-inefficient for
852 // constants: it sticks them in the constant pool, then loads
853 // to a fp register, then stores to temp memory, then loads to
854 // integer registers.
James Y Knight3994be82015-08-10 19:11:39 +0000855 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::v2i32, Arg);
856 }
857
858 SDValue Part0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
859 Arg,
860 DAG.getConstant(0, dl, getVectorIdxTy(DAG.getDataLayout())));
861 SDValue Part1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
862 Arg,
863 DAG.getConstant(1, dl, getVectorIdxTy(DAG.getDataLayout())));
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000864
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000865 if (VA.isRegLoc()) {
James Y Knight3994be82015-08-10 19:11:39 +0000866 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Part0));
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000867 assert(i+1 != e);
868 CCValAssign &NextVA = ArgLocs[++i];
869 if (NextVA.isRegLoc()) {
James Y Knight3994be82015-08-10 19:11:39 +0000870 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Part1));
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000871 } else {
James Y Knight3994be82015-08-10 19:11:39 +0000872 // Store the second part in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000873 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
874 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000875 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000876 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
Justin Lebar9c375812016-07-15 18:27:10 +0000877 MemOpChains.push_back(
878 DAG.getStore(Chain, dl, Part1, PtrOff, MachinePointerInfo()));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000879 }
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000880 } else {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000881 unsigned Offset = VA.getLocMemOffset() + StackOffset;
James Y Knight3994be82015-08-10 19:11:39 +0000882 // Store the first part.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000883 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000884 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000885 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
Justin Lebar9c375812016-07-15 18:27:10 +0000886 MemOpChains.push_back(
887 DAG.getStore(Chain, dl, Part0, PtrOff, MachinePointerInfo()));
James Y Knight3994be82015-08-10 19:11:39 +0000888 // Store the second part.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000889 PtrOff = DAG.getIntPtrConstant(Offset + 4, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000890 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
Justin Lebar9c375812016-07-15 18:27:10 +0000891 MemOpChains.push_back(
892 DAG.getStore(Chain, dl, Part1, PtrOff, MachinePointerInfo()));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000893 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000894 continue;
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000895 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000896
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000897 // Arguments that can be passed on register must be kept at
898 // RegsToPass vector
899 if (VA.isRegLoc()) {
900 if (VA.getLocVT() != MVT::f32) {
901 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
902 continue;
903 }
904 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
905 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
906 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000907 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000908
909 assert(VA.isMemLoc());
910
911 // Create a store off the stack pointer for this argument.
912 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000913 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() + StackOffset,
914 dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000915 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
Justin Lebar9c375812016-07-15 18:27:10 +0000916 MemOpChains.push_back(
917 DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000918 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000919
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000920
Chris Lattner49b269d2008-03-17 05:41:48 +0000921 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner7d4152b2008-03-17 06:58:37 +0000922 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000923 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000924
925 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner7d4152b2008-03-17 06:58:37 +0000926 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000927 // The InFlag in necessary since all emitted instructions must be
Chris Lattner7d4152b2008-03-17 06:58:37 +0000928 // stuck together.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000929 SDValue InFlag;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000930 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000931 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen021052a2009-02-04 20:06:27 +0000932 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner49b269d2008-03-17 05:41:48 +0000933 InFlag = Chain.getValue(1);
934 }
935
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000936 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000937 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000938
Chris Lattner49b269d2008-03-17 05:41:48 +0000939 // If the callee is a GlobalAddress node (quite common, every direct call is)
940 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling24c79f22008-09-16 21:48:12 +0000941 // Likewise ExternalSymbol -> TargetExternalSymbol.
Rafael Espindolacbfeb9f2016-06-27 18:37:44 +0000942 unsigned TF = isPositionIndependent() ? SparcMCExpr::VK_Sparc_WPLT30 : 0;
Chris Lattner49b269d2008-03-17 05:41:48 +0000943 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000944 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32, 0, TF);
Bill Wendling24c79f22008-09-16 21:48:12 +0000945 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000946 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32, TF);
Chris Lattner49b269d2008-03-17 05:41:48 +0000947
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000948 // Returns a chain & a flag for retval copy to use
949 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
950 SmallVector<SDValue, 8> Ops;
951 Ops.push_back(Chain);
952 Ops.push_back(Callee);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000953 if (hasStructRetAttr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000954 Ops.push_back(DAG.getTargetConstant(SRetArgSize, dl, MVT::i32));
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000955 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
956 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
957 RegsToPass[i].second.getValueType()));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000958
959 // Add a register mask operand representing the call-preserved registers.
Eric Christopherf5e94062015-01-30 23:46:43 +0000960 const SparcRegisterInfo *TRI = Subtarget->getRegisterInfo();
Eric Christopher9deb75d2015-03-11 22:42:13 +0000961 const uint32_t *Mask =
962 ((hasReturnsTwice)
963 ? TRI->getRTCallPreservedMask(CallConv)
964 : TRI->getCallPreservedMask(DAG.getMachineFunction(), CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000965 assert(Mask && "Missing call preserved mask for calling convention");
966 Ops.push_back(DAG.getRegisterMask(Mask));
967
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000968 if (InFlag.getNode())
969 Ops.push_back(InFlag);
970
Craig Topper48d114b2014-04-26 18:35:24 +0000971 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, Ops);
Chris Lattner49b269d2008-03-17 05:41:48 +0000972 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000973
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000974 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, dl, true),
975 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Chris Lattnerdb26db22008-03-17 06:01:07 +0000976 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000977
Chris Lattnerdb26db22008-03-17 06:01:07 +0000978 // Assign locations to each value returned by this call.
979 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000980 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
981 *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000982
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000983 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000984
Chris Lattnerdb26db22008-03-17 06:01:07 +0000985 // Copy all of the result registers out of their specified physreg.
986 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Nirav Dave29938542016-02-26 18:55:22 +0000987 if (RVLocs[i].getLocVT() == MVT::v2i32) {
988 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2i32);
989 SDValue Lo = DAG.getCopyFromReg(
990 Chain, dl, toCallerWindow(RVLocs[i++].getLocReg()), MVT::i32, InFlag);
991 Chain = Lo.getValue(1);
992 InFlag = Lo.getValue(2);
993 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2i32, Vec, Lo,
994 DAG.getConstant(0, dl, MVT::i32));
995 SDValue Hi = DAG.getCopyFromReg(
996 Chain, dl, toCallerWindow(RVLocs[i].getLocReg()), MVT::i32, InFlag);
997 Chain = Hi.getValue(1);
998 InFlag = Hi.getValue(2);
999 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2i32, Vec, Hi,
1000 DAG.getConstant(1, dl, MVT::i32));
1001 InVals.push_back(Vec);
1002 } else {
1003 Chain =
1004 DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
1005 RVLocs[i].getValVT(), InFlag)
1006 .getValue(1);
1007 InFlag = Chain.getValue(2);
1008 InVals.push_back(Chain.getValue(0));
1009 }
Chris Lattner49b269d2008-03-17 05:41:48 +00001010 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001011
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001012 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +00001013}
1014
Chris Dewhurstad741172016-05-20 10:21:01 +00001015// FIXME? Maybe this could be a TableGen attribute on some registers and
1016// this table could be generated automatically from RegInfo.
1017unsigned SparcTargetLowering::getRegisterByName(const char* RegName, EVT VT,
1018 SelectionDAG &DAG) const {
1019 unsigned Reg = StringSwitch<unsigned>(RegName)
1020 .Case("i0", SP::I0).Case("i1", SP::I1).Case("i2", SP::I2).Case("i3", SP::I3)
1021 .Case("i4", SP::I4).Case("i5", SP::I5).Case("i6", SP::I6).Case("i7", SP::I7)
1022 .Case("o0", SP::O0).Case("o1", SP::O1).Case("o2", SP::O2).Case("o3", SP::O3)
1023 .Case("o4", SP::O4).Case("o5", SP::O5).Case("o6", SP::O6).Case("o7", SP::O7)
1024 .Case("l0", SP::L0).Case("l1", SP::L1).Case("l2", SP::L2).Case("l3", SP::L3)
1025 .Case("l4", SP::L4).Case("l5", SP::L5).Case("l6", SP::L6).Case("l7", SP::L7)
1026 .Case("g0", SP::G0).Case("g1", SP::G1).Case("g2", SP::G2).Case("g3", SP::G3)
1027 .Case("g4", SP::G4).Case("g5", SP::G5).Case("g6", SP::G6).Case("g7", SP::G7)
1028 .Default(0);
1029
1030 if (Reg)
1031 return Reg;
1032
1033 report_fatal_error("Invalid register name global variable");
1034}
1035
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001036// This functions returns true if CalleeName is a ABI function that returns
1037// a long double (fp128).
1038static bool isFP128ABICall(const char *CalleeName)
1039{
1040 static const char *const ABICalls[] =
1041 { "_Q_add", "_Q_sub", "_Q_mul", "_Q_div",
1042 "_Q_sqrt", "_Q_neg",
1043 "_Q_itoq", "_Q_stoq", "_Q_dtoq", "_Q_utoq",
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001044 "_Q_lltoq", "_Q_ulltoq",
Craig Topper062a2ba2014-04-25 05:30:21 +00001045 nullptr
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001046 };
Craig Topper062a2ba2014-04-25 05:30:21 +00001047 for (const char * const *I = ABICalls; *I != nullptr; ++I)
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001048 if (strcmp(CalleeName, *I) == 0)
1049 return true;
1050 return false;
1051}
1052
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001053unsigned
1054SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
1055{
Craig Topper062a2ba2014-04-25 05:30:21 +00001056 const Function *CalleeFn = nullptr;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001057 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1058 CalleeFn = dyn_cast<Function>(G->getGlobal());
1059 } else if (ExternalSymbolSDNode *E =
1060 dyn_cast<ExternalSymbolSDNode>(Callee)) {
1061 const Function *Fn = DAG.getMachineFunction().getFunction();
1062 const Module *M = Fn->getParent();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001063 const char *CalleeName = E->getSymbol();
1064 CalleeFn = M->getFunction(CalleeName);
1065 if (!CalleeFn && isFP128ABICall(CalleeName))
1066 return 16; // Return sizeof(fp128)
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001067 }
Chris Lattner49b269d2008-03-17 05:41:48 +00001068
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001069 if (!CalleeFn)
1070 return 0;
1071
Joerg Sonnenberger72128092015-10-21 20:05:01 +00001072 // It would be nice to check for the sret attribute on CalleeFn here,
1073 // but since it is not part of the function type, any check will misfire.
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001074
Chris Lattner229907c2011-07-18 04:54:35 +00001075 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
1076 Type *ElementTy = Ty->getElementType();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001077 return DAG.getDataLayout().getTypeAllocSize(ElementTy);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001078}
Chris Lattner49b269d2008-03-17 05:41:48 +00001079
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001080
1081// Fixup floating point arguments in the ... part of a varargs call.
1082//
1083// The SPARC v9 ABI requires that floating point arguments are treated the same
1084// as integers when calling a varargs function. This does not apply to the
1085// fixed arguments that are part of the function's prototype.
1086//
1087// This function post-processes a CCValAssign array created by
1088// AnalyzeCallOperands().
1089static void fixupVariableFloatArgs(SmallVectorImpl<CCValAssign> &ArgLocs,
1090 ArrayRef<ISD::OutputArg> Outs) {
1091 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1092 const CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001093 MVT ValTy = VA.getLocVT();
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001094 // FIXME: What about f32 arguments? C promotes them to f64 when calling
1095 // varargs functions.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001096 if (!VA.isRegLoc() || (ValTy != MVT::f64 && ValTy != MVT::f128))
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001097 continue;
1098 // The fixed arguments to a varargs function still go in FP registers.
1099 if (Outs[VA.getValNo()].IsFixed)
1100 continue;
1101
1102 // This floating point argument should be reassigned.
1103 CCValAssign NewVA;
1104
1105 // Determine the offset into the argument array.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001106 unsigned firstReg = (ValTy == MVT::f64) ? SP::D0 : SP::Q0;
1107 unsigned argSize = (ValTy == MVT::f64) ? 8 : 16;
1108 unsigned Offset = argSize * (VA.getLocReg() - firstReg);
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001109 assert(Offset < 16*8 && "Offset out of range, bad register enum?");
1110
1111 if (Offset < 6*8) {
1112 // This argument should go in %i0-%i5.
1113 unsigned IReg = SP::I0 + Offset/8;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001114 if (ValTy == MVT::f64)
1115 // Full register, just bitconvert into i64.
1116 NewVA = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
1117 IReg, MVT::i64, CCValAssign::BCvt);
1118 else {
1119 assert(ValTy == MVT::f128 && "Unexpected type!");
1120 // Full register, just bitconvert into i128 -- We will lower this into
1121 // two i64s in LowerCall_64.
1122 NewVA = CCValAssign::getCustomReg(VA.getValNo(), VA.getValVT(),
1123 IReg, MVT::i128, CCValAssign::BCvt);
1124 }
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001125 } else {
1126 // This needs to go to memory, we're out of integer registers.
1127 NewVA = CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
1128 Offset, VA.getLocVT(), VA.getLocInfo());
1129 }
1130 ArgLocs[i] = NewVA;
1131 }
1132}
1133
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001134// Lower a call for the 64-bit ABI.
1135SDValue
1136SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
1137 SmallVectorImpl<SDValue> &InVals) const {
1138 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001139 SDLoc DL = CLI.DL;
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001140 SDValue Chain = CLI.Chain;
Mehdi Amini44ede332015-07-09 02:09:04 +00001141 auto PtrVT = getPointerTy(DAG.getDataLayout());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001142
Venkatraman Govindaraju88124852013-10-09 12:50:39 +00001143 // Sparc target does not yet support tail call optimization.
1144 CLI.IsTailCall = false;
1145
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001146 // Analyze operands of the call, assigning locations to each operand.
1147 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001148 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(), ArgLocs,
1149 *DAG.getContext());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001150 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
1151
1152 // Get the size of the outgoing arguments stack space requirement.
1153 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +00001154 // Called functions expect 6 argument words to exist in the stack frame, used
1155 // or not.
1156 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001157
1158 // Keep stack frames 16-byte aligned.
Rui Ueyamada00f2f2016-01-14 21:06:47 +00001159 ArgsSize = alignTo(ArgsSize, 16);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001160
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001161 // Varargs calls require special treatment.
1162 if (CLI.IsVarArg)
1163 fixupVariableFloatArgs(ArgLocs, CLI.Outs);
1164
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001165 // Adjust the stack pointer to make room for the arguments.
1166 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
1167 // with more than 6 arguments.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001168 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, DL, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001169 DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001170
1171 // Collect the set of registers to pass to the function and their values.
1172 // This will be emitted as a sequence of CopyToReg nodes glued to the call
1173 // instruction.
1174 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1175
1176 // Collect chains from all the memory opeations that copy arguments to the
1177 // stack. They must follow the stack pointer adjustment above and precede the
1178 // call instruction itself.
1179 SmallVector<SDValue, 8> MemOpChains;
1180
1181 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1182 const CCValAssign &VA = ArgLocs[i];
1183 SDValue Arg = CLI.OutVals[i];
1184
1185 // Promote the value if needed.
1186 switch (VA.getLocInfo()) {
1187 default:
1188 llvm_unreachable("Unknown location info!");
1189 case CCValAssign::Full:
1190 break;
1191 case CCValAssign::SExt:
1192 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1193 break;
1194 case CCValAssign::ZExt:
1195 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1196 break;
1197 case CCValAssign::AExt:
1198 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1199 break;
1200 case CCValAssign::BCvt:
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001201 // fixupVariableFloatArgs() may create bitcasts from f128 to i128. But
1202 // SPARC does not support i128 natively. Lower it into two i64, see below.
1203 if (!VA.needsCustom() || VA.getValVT() != MVT::f128
1204 || VA.getLocVT() != MVT::i128)
1205 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001206 break;
1207 }
1208
1209 if (VA.isRegLoc()) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001210 if (VA.needsCustom() && VA.getValVT() == MVT::f128
1211 && VA.getLocVT() == MVT::i128) {
Simon Pilgrimfd8bf982016-11-18 10:52:12 +00001212 // Store and reload into the integer register reg and reg+1.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001213 unsigned Offset = 8 * (VA.getLocReg() - SP::I0);
1214 unsigned StackOffset = Offset + Subtarget->getStackPointerBias() + 128;
Mehdi Amini44ede332015-07-09 02:09:04 +00001215 SDValue StackPtr = DAG.getRegister(SP::O6, PtrVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001216 SDValue HiPtrOff = DAG.getIntPtrConstant(StackOffset, DL);
Mehdi Amini44ede332015-07-09 02:09:04 +00001217 HiPtrOff = DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr, HiPtrOff);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001218 SDValue LoPtrOff = DAG.getIntPtrConstant(StackOffset + 8, DL);
Mehdi Amini44ede332015-07-09 02:09:04 +00001219 LoPtrOff = DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr, LoPtrOff);
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001220
1221 // Store to %sp+BIAS+128+Offset
Justin Lebar9c375812016-07-15 18:27:10 +00001222 SDValue Store =
1223 DAG.getStore(Chain, DL, Arg, HiPtrOff, MachinePointerInfo());
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001224 // Load into Reg and Reg+1
Justin Lebar9c375812016-07-15 18:27:10 +00001225 SDValue Hi64 =
1226 DAG.getLoad(MVT::i64, DL, Store, HiPtrOff, MachinePointerInfo());
1227 SDValue Lo64 =
1228 DAG.getLoad(MVT::i64, DL, Store, LoPtrOff, MachinePointerInfo());
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001229 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()),
1230 Hi64));
1231 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()+1),
1232 Lo64));
1233 continue;
1234 }
1235
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001236 // The custom bit on an i32 return value indicates that it should be
1237 // passed in the high bits of the register.
1238 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
1239 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001240 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001241
1242 // The next value may go in the low bits of the same register.
1243 // Handle both at once.
1244 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
1245 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
1246 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
1247 CLI.OutVals[i+1]);
1248 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
1249 // Skip the next value, it's already done.
1250 ++i;
1251 }
1252 }
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001253 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001254 continue;
1255 }
1256
1257 assert(VA.isMemLoc());
1258
1259 // Create a store off the stack pointer for this argument.
Mehdi Amini44ede332015-07-09 02:09:04 +00001260 SDValue StackPtr = DAG.getRegister(SP::O6, PtrVT);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001261 // The argument area starts at %fp+BIAS+128 in the callee frame,
1262 // %sp+BIAS+128 in ours.
1263 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
1264 Subtarget->getStackPointerBias() +
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001265 128, DL);
Mehdi Amini44ede332015-07-09 02:09:04 +00001266 PtrOff = DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr, PtrOff);
Justin Lebar9c375812016-07-15 18:27:10 +00001267 MemOpChains.push_back(
1268 DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo()));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001269 }
1270
1271 // Emit all stores, make sure they occur before the call.
1272 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001273 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001274
1275 // Build a sequence of CopyToReg nodes glued together with token chain and
1276 // glue operands which copy the outgoing args into registers. The InGlue is
1277 // necessary since all emitted instructions must be stuck together in order
1278 // to pass the live physical registers.
1279 SDValue InGlue;
1280 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1281 Chain = DAG.getCopyToReg(Chain, DL,
1282 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1283 InGlue = Chain.getValue(1);
1284 }
1285
1286 // If the callee is a GlobalAddress node (quite common, every direct call is)
1287 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1288 // Likewise ExternalSymbol -> TargetExternalSymbol.
1289 SDValue Callee = CLI.Callee;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001290 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Rafael Espindolacbfeb9f2016-06-27 18:37:44 +00001291 unsigned TF = isPositionIndependent() ? SparcMCExpr::VK_Sparc_WPLT30 : 0;
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001292 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Mehdi Amini44ede332015-07-09 02:09:04 +00001293 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, PtrVT, 0, TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001294 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Mehdi Amini44ede332015-07-09 02:09:04 +00001295 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), PtrVT, TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001296
1297 // Build the operands for the call instruction itself.
1298 SmallVector<SDValue, 8> Ops;
1299 Ops.push_back(Chain);
1300 Ops.push_back(Callee);
1301 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1302 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1303 RegsToPass[i].second.getValueType()));
1304
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001305 // Add a register mask operand representing the call-preserved registers.
Eric Christopherf5e94062015-01-30 23:46:43 +00001306 const SparcRegisterInfo *TRI = Subtarget->getRegisterInfo();
Eric Christopherd9134482014-08-04 21:25:23 +00001307 const uint32_t *Mask =
1308 ((hasReturnsTwice) ? TRI->getRTCallPreservedMask(CLI.CallConv)
Eric Christopher9deb75d2015-03-11 22:42:13 +00001309 : TRI->getCallPreservedMask(DAG.getMachineFunction(),
1310 CLI.CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001311 assert(Mask && "Missing call preserved mask for calling convention");
1312 Ops.push_back(DAG.getRegisterMask(Mask));
1313
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001314 // Make sure the CopyToReg nodes are glued to the call instruction which
1315 // consumes the registers.
1316 if (InGlue.getNode())
1317 Ops.push_back(InGlue);
1318
1319 // Now the call itself.
1320 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00001321 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, Ops);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001322 InGlue = Chain.getValue(1);
1323
1324 // Revert the stack pointer immediately after the call.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001325 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, DL, true),
1326 DAG.getIntPtrConstant(0, DL, true), InGlue, DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001327 InGlue = Chain.getValue(1);
1328
1329 // Now extract the return values. This is more or less the same as
1330 // LowerFormalArguments_64.
1331
1332 // Assign locations to each value returned by this call.
1333 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001334 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(), RVLocs,
1335 *DAG.getContext());
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001336
1337 // Set inreg flag manually for codegen generated library calls that
1338 // return float.
Craig Topper062a2ba2014-04-25 05:30:21 +00001339 if (CLI.Ins.size() == 1 && CLI.Ins[0].VT == MVT::f32 && CLI.CS == nullptr)
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001340 CLI.Ins[0].Flags.setInReg();
1341
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +00001342 RVInfo.AnalyzeCallResult(CLI.Ins, RetCC_Sparc64);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001343
1344 // Copy all of the result registers out of their specified physreg.
1345 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1346 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001347 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001348
1349 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1350 // reside in the same register in the high and low bits. Reuse the
1351 // CopyFromReg previous node to avoid duplicate copies.
1352 SDValue RV;
1353 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1354 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1355 RV = Chain.getValue(0);
1356
1357 // But usually we'll create a new CopyFromReg for a different register.
1358 if (!RV.getNode()) {
1359 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1360 Chain = RV.getValue(1);
1361 InGlue = Chain.getValue(2);
1362 }
1363
1364 // Get the high bits for i32 struct elements.
1365 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1366 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001367 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001368
1369 // The callee promoted the return value, so insert an Assert?ext SDNode so
1370 // we won't promote the value again in this function.
1371 switch (VA.getLocInfo()) {
1372 case CCValAssign::SExt:
1373 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1374 DAG.getValueType(VA.getValVT()));
1375 break;
1376 case CCValAssign::ZExt:
1377 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1378 DAG.getValueType(VA.getValVT()));
1379 break;
1380 default:
1381 break;
1382 }
1383
1384 // Truncate the register down to the return value type.
1385 if (VA.isExtInLoc())
1386 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1387
1388 InVals.push_back(RV);
1389 }
1390
1391 return Chain;
1392}
1393
Chris Lattner0a1762e2008-03-17 03:21:36 +00001394//===----------------------------------------------------------------------===//
1395// TargetLowering Implementation
1396//===----------------------------------------------------------------------===//
1397
James Y Knight7306cd42016-03-29 19:09:54 +00001398TargetLowering::AtomicExpansionKind SparcTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
1399 if (AI->getOperation() == AtomicRMWInst::Xchg &&
1400 AI->getType()->getPrimitiveSizeInBits() == 32)
1401 return AtomicExpansionKind::None; // Uses xchg instruction
1402
1403 return AtomicExpansionKind::CmpXChg;
1404}
1405
Chris Lattner0a1762e2008-03-17 03:21:36 +00001406/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1407/// condition.
1408static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1409 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001410 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001411 case ISD::SETEQ: return SPCC::ICC_E;
1412 case ISD::SETNE: return SPCC::ICC_NE;
1413 case ISD::SETLT: return SPCC::ICC_L;
1414 case ISD::SETGT: return SPCC::ICC_G;
1415 case ISD::SETLE: return SPCC::ICC_LE;
1416 case ISD::SETGE: return SPCC::ICC_GE;
1417 case ISD::SETULT: return SPCC::ICC_CS;
1418 case ISD::SETULE: return SPCC::ICC_LEU;
1419 case ISD::SETUGT: return SPCC::ICC_GU;
1420 case ISD::SETUGE: return SPCC::ICC_CC;
1421 }
1422}
1423
1424/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1425/// FCC condition.
1426static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1427 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001428 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001429 case ISD::SETEQ:
1430 case ISD::SETOEQ: return SPCC::FCC_E;
1431 case ISD::SETNE:
1432 case ISD::SETUNE: return SPCC::FCC_NE;
1433 case ISD::SETLT:
1434 case ISD::SETOLT: return SPCC::FCC_L;
1435 case ISD::SETGT:
1436 case ISD::SETOGT: return SPCC::FCC_G;
1437 case ISD::SETLE:
1438 case ISD::SETOLE: return SPCC::FCC_LE;
1439 case ISD::SETGE:
1440 case ISD::SETOGE: return SPCC::FCC_GE;
1441 case ISD::SETULT: return SPCC::FCC_UL;
1442 case ISD::SETULE: return SPCC::FCC_ULE;
1443 case ISD::SETUGT: return SPCC::FCC_UG;
1444 case ISD::SETUGE: return SPCC::FCC_UGE;
1445 case ISD::SETUO: return SPCC::FCC_U;
1446 case ISD::SETO: return SPCC::FCC_O;
1447 case ISD::SETONE: return SPCC::FCC_LG;
1448 case ISD::SETUEQ: return SPCC::FCC_UE;
1449 }
1450}
1451
James Y Knightef31eaf2016-05-03 14:57:18 +00001452SparcTargetLowering::SparcTargetLowering(const TargetMachine &TM,
Eric Christopherf5e94062015-01-30 23:46:43 +00001453 const SparcSubtarget &STI)
1454 : TargetLowering(TM), Subtarget(&STI) {
Mehdi Amini26d48132015-07-24 16:04:22 +00001455 MVT PtrVT = MVT::getIntegerVT(8 * TM.getPointerSize());
Mehdi Amini44ede332015-07-09 02:09:04 +00001456
James Y Knightd966fb62015-08-19 14:47:04 +00001457 // Instructions which use registers as conditionals examine all the
1458 // bits (as does the pseudo SELECT_CC expansion). I don't think it
1459 // matters much whether it's ZeroOrOneBooleanContent, or
1460 // ZeroOrNegativeOneBooleanContent, so, arbitrarily choose the
1461 // former.
1462 setBooleanContents(ZeroOrOneBooleanContent);
1463 setBooleanVectorContents(ZeroOrOneBooleanContent);
1464
Chris Lattner0a1762e2008-03-17 03:21:36 +00001465 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +00001466 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
Chris Dewhurst68388a02016-05-18 09:14:13 +00001467 if (!Subtarget->useSoftFloat()) {
1468 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1469 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
1470 addRegisterClass(MVT::f128, &SP::QFPRegsRegClass);
1471 }
James Y Knight3994be82015-08-10 19:11:39 +00001472 if (Subtarget->is64Bit()) {
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001473 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
James Y Knight3994be82015-08-10 19:11:39 +00001474 } else {
1475 // On 32bit sparc, we define a double-register 32bit register
1476 // class, as well. This is modeled in LLVM as a 2-vector of i32.
1477 addRegisterClass(MVT::v2i32, &SP::IntPairRegClass);
1478
1479 // ...but almost all operations must be expanded, so set that as
1480 // the default.
1481 for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
1482 setOperationAction(Op, MVT::v2i32, Expand);
1483 }
1484 // Truncating/extending stores/loads are also not supported.
1485 for (MVT VT : MVT::integer_vector_valuetypes()) {
1486 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i32, Expand);
1487 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i32, Expand);
1488 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i32, Expand);
1489
1490 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i32, VT, Expand);
1491 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i32, VT, Expand);
1492 setLoadExtAction(ISD::EXTLOAD, MVT::v2i32, VT, Expand);
1493
1494 setTruncStoreAction(VT, MVT::v2i32, Expand);
1495 setTruncStoreAction(MVT::v2i32, VT, Expand);
1496 }
1497 // However, load and store *are* legal.
1498 setOperationAction(ISD::LOAD, MVT::v2i32, Legal);
1499 setOperationAction(ISD::STORE, MVT::v2i32, Legal);
1500 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i32, Legal);
1501 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Legal);
1502
1503 // And we need to promote i64 loads/stores into vector load/store
1504 setOperationAction(ISD::LOAD, MVT::i64, Custom);
1505 setOperationAction(ISD::STORE, MVT::i64, Custom);
1506
1507 // Sadly, this doesn't work:
1508 // AddPromotedToType(ISD::LOAD, MVT::i64, MVT::v2i32);
1509 // AddPromotedToType(ISD::STORE, MVT::i64, MVT::v2i32);
1510 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001511
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00001512 // Turn FP extload into load/fpextend
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001513 for (MVT VT : MVT::fp_valuetypes()) {
1514 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
1515 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f64, Expand);
1516 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001517
Chris Lattner0a1762e2008-03-17 03:21:36 +00001518 // Sparc doesn't have i1 sign extending load
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001519 for (MVT VT : MVT::integer_valuetypes())
1520 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001521
Chris Lattner0a1762e2008-03-17 03:21:36 +00001522 // Turn FP truncstore into trunc + store.
Owen Anderson9f944592009-08-11 20:47:22 +00001523 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001524 setTruncStoreAction(MVT::f128, MVT::f32, Expand);
1525 setTruncStoreAction(MVT::f128, MVT::f64, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001526
1527 // Custom legalize GlobalAddress nodes into LO/HI parts.
Mehdi Amini26d48132015-07-24 16:04:22 +00001528 setOperationAction(ISD::GlobalAddress, PtrVT, Custom);
1529 setOperationAction(ISD::GlobalTLSAddress, PtrVT, Custom);
1530 setOperationAction(ISD::ConstantPool, PtrVT, Custom);
1531 setOperationAction(ISD::BlockAddress, PtrVT, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001532
Chris Lattner0a1762e2008-03-17 03:21:36 +00001533 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson9f944592009-08-11 20:47:22 +00001534 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1535 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1536 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001537
1538 // Sparc has no REM or DIVREM operations.
Owen Anderson9f944592009-08-11 20:47:22 +00001539 setOperationAction(ISD::UREM, MVT::i32, Expand);
1540 setOperationAction(ISD::SREM, MVT::i32, Expand);
1541 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1542 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001543
Roman Divacky2262cfa2013-10-31 19:22:33 +00001544 // ... nor does SparcV9.
1545 if (Subtarget->is64Bit()) {
1546 setOperationAction(ISD::UREM, MVT::i64, Expand);
1547 setOperationAction(ISD::SREM, MVT::i64, Expand);
1548 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
1549 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
1550 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001551
1552 // Custom expand fp<->sint
Owen Anderson9f944592009-08-11 20:47:22 +00001553 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1554 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001555 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
1556 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001557
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001558 // Custom Expand fp<->uint
1559 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
1560 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001561 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
1562 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001563
Wesley Peck527da1b2010-11-23 03:31:01 +00001564 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1565 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001566
Chris Lattner0a1762e2008-03-17 03:21:36 +00001567 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001568 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1569 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1570 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001571 setOperationAction(ISD::SELECT, MVT::f128, Expand);
1572
Owen Anderson9f944592009-08-11 20:47:22 +00001573 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1574 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1575 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001576 setOperationAction(ISD::SETCC, MVT::f128, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001577
Chris Lattner0a1762e2008-03-17 03:21:36 +00001578 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001579 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1580 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1581 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1582 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1583 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1584 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001585 setOperationAction(ISD::BR_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001586
Owen Anderson9f944592009-08-11 20:47:22 +00001587 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1588 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1589 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001590 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001591
Chris Dewhurst69fa1922016-05-04 09:33:30 +00001592 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
1593 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
1594
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001595 if (Subtarget->is64Bit()) {
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00001596 setOperationAction(ISD::ADDC, MVT::i64, Custom);
1597 setOperationAction(ISD::ADDE, MVT::i64, Custom);
1598 setOperationAction(ISD::SUBC, MVT::i64, Custom);
1599 setOperationAction(ISD::SUBE, MVT::i64, Custom);
Jakob Stoklund Olesenf9278002013-05-20 01:01:43 +00001600 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
1601 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
Jakob Stoklund Olesen751e9b82013-05-20 00:28:36 +00001602 setOperationAction(ISD::SELECT, MVT::i64, Expand);
1603 setOperationAction(ISD::SETCC, MVT::i64, Expand);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001604 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001605 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001606
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001607 setOperationAction(ISD::CTPOP, MVT::i64,
1608 Subtarget->usePopc() ? Legal : Expand);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001609 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001610 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001611 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Roman Divackyb6517852013-11-12 19:04:45 +00001612 setOperationAction(ISD::ROTL , MVT::i64, Expand);
1613 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00001614 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001615 }
1616
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001617 // ATOMICs.
Chris Dewhurst7d8412f2016-05-16 11:02:00 +00001618 // Atomics are supported on SparcV9. 32-bit atomics are also
1619 // supported by some Leon SparcV8 variants. Otherwise, atomics
1620 // are unsupported.
James Y Knight2cc9da92016-08-12 14:48:09 +00001621 if (Subtarget->isV9())
1622 setMaxAtomicSizeInBitsSupported(64);
1623 else if (Subtarget->hasLeonCasa())
Chris Dewhurst92cac932016-09-06 14:41:09 +00001624 setMaxAtomicSizeInBitsSupported(32);
James Y Knight19f6cce2016-04-12 20:18:48 +00001625 else
1626 setMaxAtomicSizeInBitsSupported(0);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001627
James Y Knight148a6462016-06-17 18:11:48 +00001628 setMinCmpXchgSizeInBits(32);
1629
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001630 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Legal);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001631
1632 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Legal);
1633
1634 // Custom Lower Atomic LOAD/STORE
1635 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
1636 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
1637
1638 if (Subtarget->is64Bit()) {
1639 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Legal);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00001640 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Legal);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001641 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
1642 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Custom);
1643 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001644
James Y Knight6ef32bf2016-09-02 20:29:11 +00001645 if (!Subtarget->is64Bit()) {
1646 // These libcalls are not available in 32-bit.
1647 setLibcallName(RTLIB::SHL_I128, nullptr);
1648 setLibcallName(RTLIB::SRL_I128, nullptr);
1649 setLibcallName(RTLIB::SRA_I128, nullptr);
1650 }
1651
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001652 if (!Subtarget->isV9()) {
1653 // SparcV8 does not have FNEGD and FABSD.
1654 setOperationAction(ISD::FNEG, MVT::f64, Custom);
1655 setOperationAction(ISD::FABS, MVT::f64, Custom);
1656 }
1657
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001658 setOperationAction(ISD::FSIN , MVT::f128, Expand);
1659 setOperationAction(ISD::FCOS , MVT::f128, Expand);
1660 setOperationAction(ISD::FSINCOS, MVT::f128, Expand);
1661 setOperationAction(ISD::FREM , MVT::f128, Expand);
1662 setOperationAction(ISD::FMA , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001663 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1664 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001665 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001666 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001667 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001668 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1669 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001670 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001671 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001672 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001673 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
1674 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
1675 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1676 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1677 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001678 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001679 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1680 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001681 setOperationAction(ISD::FPOW , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001682 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1683 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001684
Owen Anderson9f944592009-08-11 20:47:22 +00001685 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1686 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1687 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001688
James Y Knightb0a473a2016-10-05 20:54:17 +00001689 // Expands to [SU]MUL_LOHI.
1690 setOperationAction(ISD::MULHU, MVT::i32, Expand);
1691 setOperationAction(ISD::MULHS, MVT::i32, Expand);
1692 setOperationAction(ISD::MUL, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001693
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001694 if (Subtarget->is64Bit()) {
1695 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
1696 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
1697 setOperationAction(ISD::MULHU, MVT::i64, Expand);
1698 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00001699
1700 setOperationAction(ISD::UMULO, MVT::i64, Custom);
1701 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Roman Divacky37136c02014-02-19 21:35:39 +00001702
1703 setOperationAction(ISD::SHL_PARTS, MVT::i64, Expand);
1704 setOperationAction(ISD::SRA_PARTS, MVT::i64, Expand);
1705 setOperationAction(ISD::SRL_PARTS, MVT::i64, Expand);
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001706 }
1707
Chris Lattner0a1762e2008-03-17 03:21:36 +00001708 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson9f944592009-08-11 20:47:22 +00001709 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001710 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson9f944592009-08-11 20:47:22 +00001711 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001712
Benjamin Kramerfacca1f2014-02-23 21:43:52 +00001713 setOperationAction(ISD::TRAP , MVT::Other, Legal);
1714
Chris Lattner0a1762e2008-03-17 03:21:36 +00001715 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +00001716 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1717 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1718 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1719 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1720 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001721
Chris Lattner0a1762e2008-03-17 03:21:36 +00001722 setStackPointerRegisterToSaveRestore(SP::O6);
1723
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001724 setOperationAction(ISD::CTPOP, MVT::i32,
1725 Subtarget->usePopc() ? Legal : Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001726
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001727 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1728 setOperationAction(ISD::LOAD, MVT::f128, Legal);
1729 setOperationAction(ISD::STORE, MVT::f128, Legal);
1730 } else {
1731 setOperationAction(ISD::LOAD, MVT::f128, Custom);
1732 setOperationAction(ISD::STORE, MVT::f128, Custom);
1733 }
1734
1735 if (Subtarget->hasHardQuad()) {
1736 setOperationAction(ISD::FADD, MVT::f128, Legal);
1737 setOperationAction(ISD::FSUB, MVT::f128, Legal);
1738 setOperationAction(ISD::FMUL, MVT::f128, Legal);
1739 setOperationAction(ISD::FDIV, MVT::f128, Legal);
1740 setOperationAction(ISD::FSQRT, MVT::f128, Legal);
1741 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
1742 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
1743 if (Subtarget->isV9()) {
1744 setOperationAction(ISD::FNEG, MVT::f128, Legal);
1745 setOperationAction(ISD::FABS, MVT::f128, Legal);
1746 } else {
1747 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1748 setOperationAction(ISD::FABS, MVT::f128, Custom);
1749 }
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001750
1751 if (!Subtarget->is64Bit()) {
1752 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1753 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1754 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1755 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
1756 }
1757
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001758 } else {
1759 // Custom legalize f128 operations.
1760
1761 setOperationAction(ISD::FADD, MVT::f128, Custom);
1762 setOperationAction(ISD::FSUB, MVT::f128, Custom);
1763 setOperationAction(ISD::FMUL, MVT::f128, Custom);
1764 setOperationAction(ISD::FDIV, MVT::f128, Custom);
1765 setOperationAction(ISD::FSQRT, MVT::f128, Custom);
1766 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1767 setOperationAction(ISD::FABS, MVT::f128, Custom);
1768
1769 setOperationAction(ISD::FP_EXTEND, MVT::f128, Custom);
1770 setOperationAction(ISD::FP_ROUND, MVT::f64, Custom);
1771 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
1772
1773 // Setup Runtime library names.
Chris Dewhurst68388a02016-05-18 09:14:13 +00001774 if (Subtarget->is64Bit() && !Subtarget->useSoftFloat()) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001775 setLibcallName(RTLIB::ADD_F128, "_Qp_add");
1776 setLibcallName(RTLIB::SUB_F128, "_Qp_sub");
1777 setLibcallName(RTLIB::MUL_F128, "_Qp_mul");
1778 setLibcallName(RTLIB::DIV_F128, "_Qp_div");
1779 setLibcallName(RTLIB::SQRT_F128, "_Qp_sqrt");
1780 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Qp_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001781 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Qp_qtoui");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001782 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Qp_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001783 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Qp_uitoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001784 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Qp_qtox");
1785 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Qp_qtoux");
1786 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Qp_xtoq");
1787 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Qp_uxtoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001788 setLibcallName(RTLIB::FPEXT_F32_F128, "_Qp_stoq");
1789 setLibcallName(RTLIB::FPEXT_F64_F128, "_Qp_dtoq");
1790 setLibcallName(RTLIB::FPROUND_F128_F32, "_Qp_qtos");
1791 setLibcallName(RTLIB::FPROUND_F128_F64, "_Qp_qtod");
Chris Dewhurst68388a02016-05-18 09:14:13 +00001792 } else if (!Subtarget->useSoftFloat()) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001793 setLibcallName(RTLIB::ADD_F128, "_Q_add");
1794 setLibcallName(RTLIB::SUB_F128, "_Q_sub");
1795 setLibcallName(RTLIB::MUL_F128, "_Q_mul");
1796 setLibcallName(RTLIB::DIV_F128, "_Q_div");
1797 setLibcallName(RTLIB::SQRT_F128, "_Q_sqrt");
1798 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Q_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001799 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Q_qtou");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001800 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Q_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001801 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Q_utoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001802 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1803 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1804 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1805 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001806 setLibcallName(RTLIB::FPEXT_F32_F128, "_Q_stoq");
1807 setLibcallName(RTLIB::FPEXT_F64_F128, "_Q_dtoq");
1808 setLibcallName(RTLIB::FPROUND_F128_F32, "_Q_qtos");
1809 setLibcallName(RTLIB::FPROUND_F128_F64, "_Q_qtod");
1810 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001811 }
1812
Chris Dewhurst0c1e0022016-06-19 11:03:28 +00001813 if (Subtarget->fixAllFDIVSQRT()) {
1814 // Promote FDIVS and FSQRTS to FDIVD and FSQRTD instructions instead as
1815 // the former instructions generate errata on LEON processors.
1816 setOperationAction(ISD::FDIV, MVT::f32, Promote);
1817 setOperationAction(ISD::FSQRT, MVT::f32, Promote);
1818 }
1819
1820 if (Subtarget->replaceFMULS()) {
1821 // Promote FMULS to FMULD instructions instead as
1822 // the former instructions generate errata on LEON processors.
1823 setOperationAction(ISD::FMUL, MVT::f32, Promote);
1824 }
1825
Marcin Koscielnickifafb4492016-04-26 10:37:01 +00001826 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
1827
Eli Friedman2518f832011-05-06 20:34:06 +00001828 setMinFunctionAlignment(2);
1829
Eric Christopher23a3a7c2015-02-26 00:00:24 +00001830 computeRegisterProperties(Subtarget->getRegisterInfo());
Chris Lattner0a1762e2008-03-17 03:21:36 +00001831}
1832
Chris Dewhurst68388a02016-05-18 09:14:13 +00001833bool SparcTargetLowering::useSoftFloat() const {
1834 return Subtarget->useSoftFloat();
1835}
1836
Chris Lattner0a1762e2008-03-17 03:21:36 +00001837const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00001838 switch ((SPISD::NodeType)Opcode) {
Chris Dewhurst69fa1922016-05-04 09:33:30 +00001839 case SPISD::FIRST_NUMBER: break;
1840 case SPISD::CMPICC: return "SPISD::CMPICC";
1841 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1842 case SPISD::BRICC: return "SPISD::BRICC";
1843 case SPISD::BRXCC: return "SPISD::BRXCC";
1844 case SPISD::BRFCC: return "SPISD::BRFCC";
1845 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
1846 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
1847 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1848 case SPISD::EH_SJLJ_SETJMP: return "SPISD::EH_SJLJ_SETJMP";
1849 case SPISD::EH_SJLJ_LONGJMP: return "SPISD::EH_SJLJ_LONGJMP";
1850 case SPISD::Hi: return "SPISD::Hi";
1851 case SPISD::Lo: return "SPISD::Lo";
1852 case SPISD::FTOI: return "SPISD::FTOI";
1853 case SPISD::ITOF: return "SPISD::ITOF";
1854 case SPISD::FTOX: return "SPISD::FTOX";
1855 case SPISD::XTOF: return "SPISD::XTOF";
1856 case SPISD::CALL: return "SPISD::CALL";
1857 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00001858 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Chris Dewhurst69fa1922016-05-04 09:33:30 +00001859 case SPISD::FLUSHW: return "SPISD::FLUSHW";
1860 case SPISD::TLS_ADD: return "SPISD::TLS_ADD";
1861 case SPISD::TLS_LD: return "SPISD::TLS_LD";
1862 case SPISD::TLS_CALL: return "SPISD::TLS_CALL";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001863 }
Matthias Braund04893f2015-05-07 21:33:59 +00001864 return nullptr;
Chris Lattner0a1762e2008-03-17 03:21:36 +00001865}
1866
Mehdi Amini44ede332015-07-09 02:09:04 +00001867EVT SparcTargetLowering::getSetCCResultType(const DataLayout &, LLVMContext &,
1868 EVT VT) const {
Venkatraman Govindarajuf6c8fe92013-12-09 04:02:15 +00001869 if (!VT.isVector())
1870 return MVT::i32;
1871 return VT.changeVectorElementTypeToInteger();
1872}
1873
Chris Lattner0a1762e2008-03-17 03:21:36 +00001874/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1875/// be zero. Op is expected to be a target specific node. Used by DAG
1876/// combiner.
Jay Foada0653a32014-05-14 21:14:37 +00001877void SparcTargetLowering::computeKnownBitsForTargetNode
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00001878 (const SDValue Op,
Craig Topperd0af7e82017-04-28 05:31:46 +00001879 KnownBits &Known,
Simon Pilgrim37b536e2017-03-31 11:24:16 +00001880 const APInt &DemandedElts,
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00001881 const SelectionDAG &DAG,
1882 unsigned Depth) const {
Craig Topperd0af7e82017-04-28 05:31:46 +00001883 KnownBits Known2;
Craig Topperf0aeee02017-05-05 17:36:09 +00001884 Known.resetAll();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001885
Chris Lattner0a1762e2008-03-17 03:21:36 +00001886 switch (Op.getOpcode()) {
1887 default: break;
1888 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001889 case SPISD::SELECT_XCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00001890 case SPISD::SELECT_FCC:
Craig Topperd0af7e82017-04-28 05:31:46 +00001891 DAG.computeKnownBits(Op.getOperand(1), Known, Depth+1);
1892 DAG.computeKnownBits(Op.getOperand(0), Known2, Depth+1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001893
Chris Lattner0a1762e2008-03-17 03:21:36 +00001894 // Only known if known in both the LHS and RHS.
Craig Topperd0af7e82017-04-28 05:31:46 +00001895 Known.One &= Known2.One;
1896 Known.Zero &= Known2.Zero;
Chris Lattner0a1762e2008-03-17 03:21:36 +00001897 break;
1898 }
1899}
1900
Chris Lattner0a1762e2008-03-17 03:21:36 +00001901// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1902// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001903static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattner0a1762e2008-03-17 03:21:36 +00001904 ISD::CondCode CC, unsigned &SPCC) {
Artyom Skrobov314ee042015-11-25 19:41:11 +00001905 if (isNullConstant(RHS) &&
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001906 CC == ISD::SETNE &&
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001907 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1908 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattner0a1762e2008-03-17 03:21:36 +00001909 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1910 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1911 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
Artyom Skrobov314ee042015-11-25 19:41:11 +00001912 isOneConstant(LHS.getOperand(0)) &&
1913 isNullConstant(LHS.getOperand(1))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001914 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001915 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattner0a1762e2008-03-17 03:21:36 +00001916 LHS = CMPCC.getOperand(0);
1917 RHS = CMPCC.getOperand(1);
1918 }
1919}
1920
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001921// Convert to a target node and set target flags.
1922SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1923 SelectionDAG &DAG) const {
1924 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1925 return DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001926 SDLoc(GA),
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001927 GA->getValueType(0),
1928 GA->getOffset(), TF);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001929
1930 if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op))
1931 return DAG.getTargetConstantPool(CP->getConstVal(),
1932 CP->getValueType(0),
1933 CP->getAlignment(),
1934 CP->getOffset(), TF);
1935
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001936 if (const BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op))
1937 return DAG.getTargetBlockAddress(BA->getBlockAddress(),
1938 Op.getValueType(),
1939 0,
1940 TF);
1941
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001942 if (const ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op))
1943 return DAG.getTargetExternalSymbol(ES->getSymbol(),
1944 ES->getValueType(0), TF);
1945
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001946 llvm_unreachable("Unhandled address SDNode");
1947}
1948
1949// Split Op into high and low parts according to HiTF and LoTF.
1950// Return an ADD node combining the parts.
1951SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1952 unsigned HiTF, unsigned LoTF,
1953 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001954 SDLoc DL(Op);
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001955 EVT VT = Op.getValueType();
1956 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1957 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1958 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1959}
1960
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001961// Build SDNodes for producing an address from a GlobalAddress, ConstantPool,
1962// or ExternalSymbol SDNode.
1963SDValue SparcTargetLowering::makeAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001964 SDLoc DL(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00001965 EVT VT = getPointerTy(DAG.getDataLayout());
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001966
Rafael Espindola428b3e62016-06-27 19:15:08 +00001967 // Handle PIC mode first. SPARC needs a got load for every variable!
1968 if (isPositionIndependent()) {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001969 // This is the pic32 code model, the GOT is known to be smaller than 4GB.
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001970 SDValue HiLo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_GOT22,
1971 SparcMCExpr::VK_Sparc_GOT10, DAG);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001972 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, VT);
1973 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, VT, GlobalBase, HiLo);
Venkatraman Govindaraju7e7eb8c2013-09-22 01:40:24 +00001974 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1975 // function has calls.
Matthias Braun941a7052016-07-28 18:40:00 +00001976 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
1977 MFI.setHasCalls(true);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001978 return DAG.getLoad(VT, DL, DAG.getEntryNode(), AbsAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00001979 MachinePointerInfo::getGOT(DAG.getMachineFunction()));
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001980 }
1981
1982 // This is one of the absolute code models.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001983 switch(getTargetMachine().getCodeModel()) {
1984 default:
1985 llvm_unreachable("Unsupported absolute code model");
1986 case CodeModel::Small:
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001987 // abs32.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001988 return makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
1989 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001990 case CodeModel::Medium: {
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001991 // abs44.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001992 SDValue H44 = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_H44,
1993 SparcMCExpr::VK_Sparc_M44, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001994 H44 = DAG.getNode(ISD::SHL, DL, VT, H44, DAG.getConstant(12, DL, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001995 SDValue L44 = withTargetFlags(Op, SparcMCExpr::VK_Sparc_L44, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001996 L44 = DAG.getNode(SPISD::Lo, DL, VT, L44);
1997 return DAG.getNode(ISD::ADD, DL, VT, H44, L44);
1998 }
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001999 case CodeModel::Large: {
2000 // abs64.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002001 SDValue Hi = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HH,
2002 SparcMCExpr::VK_Sparc_HM, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002003 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi, DAG.getConstant(32, DL, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002004 SDValue Lo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
2005 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00002006 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
2007 }
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00002008 }
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00002009}
2010
Wesley Peck527da1b2010-11-23 03:31:01 +00002011SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002012 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00002013 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002014}
2015
Chris Lattner840c7002009-09-15 17:46:24 +00002016SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002017 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00002018 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002019}
2020
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00002021SDValue SparcTargetLowering::LowerBlockAddress(SDValue Op,
2022 SelectionDAG &DAG) const {
2023 return makeAddress(Op, DAG);
2024}
2025
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002026SDValue SparcTargetLowering::LowerGlobalTLSAddress(SDValue Op,
2027 SelectionDAG &DAG) const {
2028
2029 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00002030 if (DAG.getTarget().Options.EmulatedTLS)
2031 return LowerToTLSEmulatedModel(GA, DAG);
2032
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002033 SDLoc DL(GA);
2034 const GlobalValue *GV = GA->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +00002035 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002036
2037 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
2038
2039 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002040 unsigned HiTF = ((model == TLSModel::GeneralDynamic)
2041 ? SparcMCExpr::VK_Sparc_TLS_GD_HI22
2042 : SparcMCExpr::VK_Sparc_TLS_LDM_HI22);
2043 unsigned LoTF = ((model == TLSModel::GeneralDynamic)
2044 ? SparcMCExpr::VK_Sparc_TLS_GD_LO10
2045 : SparcMCExpr::VK_Sparc_TLS_LDM_LO10);
2046 unsigned addTF = ((model == TLSModel::GeneralDynamic)
2047 ? SparcMCExpr::VK_Sparc_TLS_GD_ADD
2048 : SparcMCExpr::VK_Sparc_TLS_LDM_ADD);
2049 unsigned callTF = ((model == TLSModel::GeneralDynamic)
2050 ? SparcMCExpr::VK_Sparc_TLS_GD_CALL
2051 : SparcMCExpr::VK_Sparc_TLS_LDM_CALL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002052
2053 SDValue HiLo = makeHiLoPair(Op, HiTF, LoTF, DAG);
2054 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
2055 SDValue Argument = DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Base, HiLo,
2056 withTargetFlags(Op, addTF, DAG));
2057
2058 SDValue Chain = DAG.getEntryNode();
2059 SDValue InFlag;
2060
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002061 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(1, DL, true), DL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002062 Chain = DAG.getCopyToReg(Chain, DL, SP::O0, Argument, InFlag);
2063 InFlag = Chain.getValue(1);
2064 SDValue Callee = DAG.getTargetExternalSymbol("__tls_get_addr", PtrVT);
2065 SDValue Symbol = withTargetFlags(Op, callTF, DAG);
2066
2067 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopher9deb75d2015-03-11 22:42:13 +00002068 const uint32_t *Mask = Subtarget->getRegisterInfo()->getCallPreservedMask(
2069 DAG.getMachineFunction(), CallingConv::C);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002070 assert(Mask && "Missing call preserved mask for calling convention");
Benjamin Kramer3bc1edf2016-07-02 11:41:39 +00002071 SDValue Ops[] = {Chain,
2072 Callee,
2073 Symbol,
2074 DAG.getRegister(SP::O0, PtrVT),
2075 DAG.getRegisterMask(Mask),
2076 InFlag};
Craig Topper48d114b2014-04-26 18:35:24 +00002077 Chain = DAG.getNode(SPISD::TLS_CALL, DL, NodeTys, Ops);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002078 InFlag = Chain.getValue(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002079 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(1, DL, true),
2080 DAG.getIntPtrConstant(0, DL, true), InFlag, DL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002081 InFlag = Chain.getValue(1);
2082 SDValue Ret = DAG.getCopyFromReg(Chain, DL, SP::O0, PtrVT, InFlag);
2083
2084 if (model != TLSModel::LocalDynamic)
2085 return Ret;
2086
2087 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002088 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002089 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002090 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002091 HiLo = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
2092 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Ret, HiLo,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002093 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002094 }
2095
2096 if (model == TLSModel::InitialExec) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002097 unsigned ldTF = ((PtrVT == MVT::i64)? SparcMCExpr::VK_Sparc_TLS_IE_LDX
2098 : SparcMCExpr::VK_Sparc_TLS_IE_LD);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002099
2100 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
2101
2102 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
2103 // function has calls.
Matthias Braun941a7052016-07-28 18:40:00 +00002104 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
2105 MFI.setHasCalls(true);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002106
2107 SDValue TGA = makeHiLoPair(Op,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002108 SparcMCExpr::VK_Sparc_TLS_IE_HI22,
2109 SparcMCExpr::VK_Sparc_TLS_IE_LO10, DAG);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002110 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, Base, TGA);
2111 SDValue Offset = DAG.getNode(SPISD::TLS_LD,
2112 DL, PtrVT, Ptr,
2113 withTargetFlags(Op, ldTF, DAG));
2114 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT,
2115 DAG.getRegister(SP::G7, PtrVT), Offset,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002116 withTargetFlags(Op,
2117 SparcMCExpr::VK_Sparc_TLS_IE_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002118 }
2119
2120 assert(model == TLSModel::LocalExec);
2121 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002122 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002123 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002124 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002125 SDValue Offset = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
2126
2127 return DAG.getNode(ISD::ADD, DL, PtrVT,
2128 DAG.getRegister(SP::G7, PtrVT), Offset);
2129}
2130
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002131SDValue SparcTargetLowering::LowerF128_LibCallArg(SDValue Chain,
2132 ArgListTy &Args, SDValue Arg,
2133 const SDLoc &DL,
2134 SelectionDAG &DAG) const {
Matthias Braun941a7052016-07-28 18:40:00 +00002135 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002136 EVT ArgVT = Arg.getValueType();
2137 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
2138
2139 ArgListEntry Entry;
2140 Entry.Node = Arg;
2141 Entry.Ty = ArgTy;
2142
2143 if (ArgTy->isFP128Ty()) {
2144 // Create a stack object and pass the pointer to the library function.
Matthias Braun941a7052016-07-28 18:40:00 +00002145 int FI = MFI.CreateStackObject(16, 8, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00002146 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Justin Lebar9c375812016-07-15 18:27:10 +00002147 Chain = DAG.getStore(Chain, DL, Entry.Node, FIPtr, MachinePointerInfo(),
2148 /* Alignment = */ 8);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002149
2150 Entry.Node = FIPtr;
2151 Entry.Ty = PointerType::getUnqual(ArgTy);
2152 }
2153 Args.push_back(Entry);
2154 return Chain;
2155}
2156
2157SDValue
2158SparcTargetLowering::LowerF128Op(SDValue Op, SelectionDAG &DAG,
2159 const char *LibFuncName,
2160 unsigned numArgs) const {
2161
2162 ArgListTy Args;
2163
Matthias Braun941a7052016-07-28 18:40:00 +00002164 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002165 auto PtrVT = getPointerTy(DAG.getDataLayout());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002166
Mehdi Amini44ede332015-07-09 02:09:04 +00002167 SDValue Callee = DAG.getExternalSymbol(LibFuncName, PtrVT);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002168 Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
2169 Type *RetTyABI = RetTy;
2170 SDValue Chain = DAG.getEntryNode();
2171 SDValue RetPtr;
2172
2173 if (RetTy->isFP128Ty()) {
2174 // Create a Stack Object to receive the return value of type f128.
2175 ArgListEntry Entry;
Matthias Braun941a7052016-07-28 18:40:00 +00002176 int RetFI = MFI.CreateStackObject(16, 8, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00002177 RetPtr = DAG.getFrameIndex(RetFI, PtrVT);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002178 Entry.Node = RetPtr;
2179 Entry.Ty = PointerType::getUnqual(RetTy);
2180 if (!Subtarget->is64Bit())
Nirav Dave6de2c772017-03-18 00:43:57 +00002181 Entry.IsSRet = true;
2182 Entry.IsReturned = false;
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002183 Args.push_back(Entry);
2184 RetTyABI = Type::getVoidTy(*DAG.getContext());
2185 }
2186
2187 assert(Op->getNumOperands() >= numArgs && "Not enough operands!");
2188 for (unsigned i = 0, e = numArgs; i != e; ++i) {
2189 Chain = LowerF128_LibCallArg(Chain, Args, Op.getOperand(i), SDLoc(Op), DAG);
2190 }
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002191 TargetLowering::CallLoweringInfo CLI(DAG);
2192 CLI.setDebugLoc(SDLoc(Op)).setChain(Chain)
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +00002193 .setCallee(CallingConv::C, RetTyABI, Callee, std::move(Args));
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002194
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002195 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2196
2197 // chain is in second result.
2198 if (RetTyABI == RetTy)
2199 return CallInfo.first;
2200
2201 assert (RetTy->isFP128Ty() && "Unexpected return type!");
2202
2203 Chain = CallInfo.second;
2204
2205 // Load RetPtr to get the return value.
Justin Lebar9c375812016-07-15 18:27:10 +00002206 return DAG.getLoad(Op.getValueType(), SDLoc(Op), Chain, RetPtr,
2207 MachinePointerInfo(), /* Alignment = */ 8);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002208}
2209
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002210SDValue SparcTargetLowering::LowerF128Compare(SDValue LHS, SDValue RHS,
2211 unsigned &SPCC, const SDLoc &DL,
2212 SelectionDAG &DAG) const {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002213
Craig Topper062a2ba2014-04-25 05:30:21 +00002214 const char *LibCall = nullptr;
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002215 bool is64Bit = Subtarget->is64Bit();
2216 switch(SPCC) {
2217 default: llvm_unreachable("Unhandled conditional code!");
2218 case SPCC::FCC_E : LibCall = is64Bit? "_Qp_feq" : "_Q_feq"; break;
2219 case SPCC::FCC_NE : LibCall = is64Bit? "_Qp_fne" : "_Q_fne"; break;
2220 case SPCC::FCC_L : LibCall = is64Bit? "_Qp_flt" : "_Q_flt"; break;
2221 case SPCC::FCC_G : LibCall = is64Bit? "_Qp_fgt" : "_Q_fgt"; break;
2222 case SPCC::FCC_LE : LibCall = is64Bit? "_Qp_fle" : "_Q_fle"; break;
2223 case SPCC::FCC_GE : LibCall = is64Bit? "_Qp_fge" : "_Q_fge"; break;
2224 case SPCC::FCC_UL :
2225 case SPCC::FCC_ULE:
2226 case SPCC::FCC_UG :
2227 case SPCC::FCC_UGE:
2228 case SPCC::FCC_U :
2229 case SPCC::FCC_O :
2230 case SPCC::FCC_LG :
2231 case SPCC::FCC_UE : LibCall = is64Bit? "_Qp_cmp" : "_Q_cmp"; break;
2232 }
2233
Mehdi Amini44ede332015-07-09 02:09:04 +00002234 auto PtrVT = getPointerTy(DAG.getDataLayout());
2235 SDValue Callee = DAG.getExternalSymbol(LibCall, PtrVT);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002236 Type *RetTy = Type::getInt32Ty(*DAG.getContext());
2237 ArgListTy Args;
2238 SDValue Chain = DAG.getEntryNode();
2239 Chain = LowerF128_LibCallArg(Chain, Args, LHS, DL, DAG);
2240 Chain = LowerF128_LibCallArg(Chain, Args, RHS, DL, DAG);
2241
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002242 TargetLowering::CallLoweringInfo CLI(DAG);
2243 CLI.setDebugLoc(DL).setChain(Chain)
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +00002244 .setCallee(CallingConv::C, RetTy, Callee, std::move(Args));
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002245
2246 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2247
2248 // result is in first, and chain is in second result.
2249 SDValue Result = CallInfo.first;
2250
2251 switch(SPCC) {
2252 default: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002253 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002254 SPCC = SPCC::ICC_NE;
2255 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2256 }
2257 case SPCC::FCC_UL : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002258 SDValue Mask = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002259 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002260 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002261 SPCC = SPCC::ICC_NE;
2262 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2263 }
2264 case SPCC::FCC_ULE: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002265 SDValue RHS = DAG.getTargetConstant(2, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002266 SPCC = SPCC::ICC_NE;
2267 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2268 }
2269 case SPCC::FCC_UG : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002270 SDValue RHS = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002271 SPCC = SPCC::ICC_G;
2272 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2273 }
2274 case SPCC::FCC_UGE: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002275 SDValue RHS = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002276 SPCC = SPCC::ICC_NE;
2277 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2278 }
2279
2280 case SPCC::FCC_U : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002281 SDValue RHS = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002282 SPCC = SPCC::ICC_E;
2283 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2284 }
2285 case SPCC::FCC_O : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002286 SDValue RHS = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002287 SPCC = SPCC::ICC_NE;
2288 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2289 }
2290 case SPCC::FCC_LG : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002291 SDValue Mask = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002292 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002293 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002294 SPCC = SPCC::ICC_NE;
2295 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2296 }
2297 case SPCC::FCC_UE : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002298 SDValue Mask = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002299 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002300 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002301 SPCC = SPCC::ICC_E;
2302 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2303 }
2304 }
2305}
2306
2307static SDValue
2308LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG,
2309 const SparcTargetLowering &TLI) {
2310
2311 if (Op.getOperand(0).getValueType() == MVT::f64)
2312 return TLI.LowerF128Op(Op, DAG,
2313 TLI.getLibcallName(RTLIB::FPEXT_F64_F128), 1);
2314
2315 if (Op.getOperand(0).getValueType() == MVT::f32)
2316 return TLI.LowerF128Op(Op, DAG,
2317 TLI.getLibcallName(RTLIB::FPEXT_F32_F128), 1);
2318
2319 llvm_unreachable("fpextend with non-float operand!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002320 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002321}
2322
2323static SDValue
2324LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG,
2325 const SparcTargetLowering &TLI) {
2326 // FP_ROUND on f64 and f32 are legal.
2327 if (Op.getOperand(0).getValueType() != MVT::f128)
2328 return Op;
2329
2330 if (Op.getValueType() == MVT::f64)
2331 return TLI.LowerF128Op(Op, DAG,
2332 TLI.getLibcallName(RTLIB::FPROUND_F128_F64), 1);
2333 if (Op.getValueType() == MVT::f32)
2334 return TLI.LowerF128Op(Op, DAG,
2335 TLI.getLibcallName(RTLIB::FPROUND_F128_F32), 1);
2336
2337 llvm_unreachable("fpround to non-float!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002338 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002339}
2340
2341static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2342 const SparcTargetLowering &TLI,
2343 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002344 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002345 EVT VT = Op.getValueType();
2346 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002347
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002348 // Expand f128 operations to fp128 abi calls.
2349 if (Op.getOperand(0).getValueType() == MVT::f128
2350 && (!hasHardQuad || !TLI.isTypeLegal(VT))) {
2351 const char *libName = TLI.getLibcallName(VT == MVT::i32
2352 ? RTLIB::FPTOSINT_F128_I32
2353 : RTLIB::FPTOSINT_F128_I64);
2354 return TLI.LowerF128Op(Op, DAG, libName, 1);
2355 }
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002356
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002357 // Expand if the resulting type is illegal.
2358 if (!TLI.isTypeLegal(VT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002359 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002360
2361 // Otherwise, Convert the fp value to integer in an FP register.
2362 if (VT == MVT::i32)
2363 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
2364 else
2365 Op = DAG.getNode(SPISD::FTOX, dl, MVT::f64, Op.getOperand(0));
2366
2367 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002368}
2369
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002370static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2371 const SparcTargetLowering &TLI,
2372 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002373 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002374 EVT OpVT = Op.getOperand(0).getValueType();
2375 assert(OpVT == MVT::i32 || (OpVT == MVT::i64));
2376
2377 EVT floatVT = (OpVT == MVT::i32) ? MVT::f32 : MVT::f64;
2378
2379 // Expand f128 operations to fp128 ABI calls.
2380 if (Op.getValueType() == MVT::f128
2381 && (!hasHardQuad || !TLI.isTypeLegal(OpVT))) {
2382 const char *libName = TLI.getLibcallName(OpVT == MVT::i32
2383 ? RTLIB::SINTTOFP_I32_F128
2384 : RTLIB::SINTTOFP_I64_F128);
2385 return TLI.LowerF128Op(Op, DAG, libName, 1);
2386 }
2387
2388 // Expand if the operand type is illegal.
2389 if (!TLI.isTypeLegal(OpVT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002390 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002391
2392 // Otherwise, Convert the int value to FP in an FP register.
2393 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, floatVT, Op.getOperand(0));
2394 unsigned opcode = (OpVT == MVT::i32)? SPISD::ITOF : SPISD::XTOF;
2395 return DAG.getNode(opcode, dl, Op.getValueType(), Tmp);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002396}
2397
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002398static SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG,
2399 const SparcTargetLowering &TLI,
2400 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002401 SDLoc dl(Op);
2402 EVT VT = Op.getValueType();
2403
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002404 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002405 // quad floating point instructions and the resulting type is legal.
2406 if (Op.getOperand(0).getValueType() != MVT::f128 ||
2407 (hasHardQuad && TLI.isTypeLegal(VT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002408 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002409
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002410 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002411
2412 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002413 TLI.getLibcallName(VT == MVT::i32
2414 ? RTLIB::FPTOUINT_F128_I32
2415 : RTLIB::FPTOUINT_F128_I64),
2416 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002417}
2418
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002419static SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2420 const SparcTargetLowering &TLI,
2421 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002422 SDLoc dl(Op);
2423 EVT OpVT = Op.getOperand(0).getValueType();
2424 assert(OpVT == MVT::i32 || OpVT == MVT::i64);
2425
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002426 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002427 // quad floating point instructions and the operand type is legal.
2428 if (Op.getValueType() != MVT::f128 || (hasHardQuad && TLI.isTypeLegal(OpVT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002429 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002430
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002431 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002432 TLI.getLibcallName(OpVT == MVT::i32
2433 ? RTLIB::UINTTOFP_I32_F128
2434 : RTLIB::UINTTOFP_I64_F128),
2435 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002436}
2437
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002438static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
2439 const SparcTargetLowering &TLI,
2440 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002441 SDValue Chain = Op.getOperand(0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002442 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002443 SDValue LHS = Op.getOperand(2);
2444 SDValue RHS = Op.getOperand(3);
2445 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002446 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002447 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002448
Chris Lattner0a1762e2008-03-17 03:21:36 +00002449 // If this is a br_cc of a "setcc", and if the setcc got lowered into
2450 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2451 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002452
Chris Lattner0a1762e2008-03-17 03:21:36 +00002453 // Get the condition flag.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002454 SDValue CompareFlag;
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002455 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002456 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002457 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002458 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
2459 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002460 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002461 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2462 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2463 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2464 Opc = SPISD::BRICC;
2465 } else {
2466 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2467 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2468 Opc = SPISD::BRFCC;
2469 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002470 }
Owen Anderson9f944592009-08-11 20:47:22 +00002471 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002472 DAG.getConstant(SPCC, dl, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002473}
2474
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002475static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2476 const SparcTargetLowering &TLI,
2477 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002478 SDValue LHS = Op.getOperand(0);
2479 SDValue RHS = Op.getOperand(1);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002480 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002481 SDValue TrueVal = Op.getOperand(2);
2482 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002483 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002484 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002485
Chris Lattner0a1762e2008-03-17 03:21:36 +00002486 // If this is a select_cc of a "setcc", and if the setcc got lowered into
2487 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2488 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002489
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002490 SDValue CompareFlag;
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002491 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002492 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002493 Opc = LHS.getValueType() == MVT::i32 ?
2494 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002495 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
2496 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002497 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2498 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2499 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2500 Opc = SPISD::SELECT_ICC;
2501 } else {
2502 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2503 Opc = SPISD::SELECT_FCC;
2504 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2505 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002506 }
Dale Johannesenf80493b2009-02-05 22:07:54 +00002507 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002508 DAG.getConstant(SPCC, dl, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002509}
2510
Chris Dewhurst69fa1922016-05-04 09:33:30 +00002511SDValue SparcTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG,
2512 const SparcTargetLowering &TLI) const {
2513 SDLoc DL(Op);
2514 return DAG.getNode(SPISD::EH_SJLJ_SETJMP, DL,
2515 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0), Op.getOperand(1));
2516
2517}
2518
2519SDValue SparcTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG,
2520 const SparcTargetLowering &TLI) const {
2521 SDLoc DL(Op);
2522 return DAG.getNode(SPISD::EH_SJLJ_LONGJMP, DL, MVT::Other, Op.getOperand(0), Op.getOperand(1));
2523}
2524
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002525static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002526 const SparcTargetLowering &TLI) {
Dan Gohman31ae5862010-04-17 14:41:14 +00002527 MachineFunction &MF = DAG.getMachineFunction();
2528 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Mehdi Amini44ede332015-07-09 02:09:04 +00002529 auto PtrVT = TLI.getPointerTy(DAG.getDataLayout());
Dan Gohman31ae5862010-04-17 14:41:14 +00002530
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002531 // Need frame address to find the address of VarArgsFrameIndex.
Matthias Braun941a7052016-07-28 18:40:00 +00002532 MF.getFrameInfo().setFrameAddressIsTaken(true);
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002533
Chris Lattner0a1762e2008-03-17 03:21:36 +00002534 // vastart just stores the address of the VarArgsFrameIndex slot into the
2535 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002536 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00002537 SDValue Offset =
Mehdi Amini44ede332015-07-09 02:09:04 +00002538 DAG.getNode(ISD::ADD, DL, PtrVT, DAG.getRegister(SP::I6, PtrVT),
2539 DAG.getIntPtrConstant(FuncInfo->getVarArgsFrameOffset(), DL));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002540 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002541 return DAG.getStore(Op.getOperand(0), DL, Offset, Op.getOperand(1),
Justin Lebar9c375812016-07-15 18:27:10 +00002542 MachinePointerInfo(SV));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002543}
2544
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002545static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00002546 SDNode *Node = Op.getNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002547 EVT VT = Node->getValueType(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002548 SDValue InChain = Node->getOperand(0);
2549 SDValue VAListPtr = Node->getOperand(1);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002550 EVT PtrVT = VAListPtr.getValueType();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002551 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002552 SDLoc DL(Node);
Justin Lebar9c375812016-07-15 18:27:10 +00002553 SDValue VAList =
2554 DAG.getLoad(PtrVT, DL, InChain, VAListPtr, MachinePointerInfo(SV));
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002555 // Increment the pointer, VAList, to the next vaarg.
2556 SDValue NextPtr = DAG.getNode(ISD::ADD, DL, PtrVT, VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002557 DAG.getIntPtrConstant(VT.getSizeInBits()/8,
2558 DL));
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002559 // Store the incremented VAList to the legalized pointer.
Justin Lebar9c375812016-07-15 18:27:10 +00002560 InChain = DAG.getStore(VAList.getValue(1), DL, NextPtr, VAListPtr,
2561 MachinePointerInfo(SV));
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002562 // Load the actual argument out of the pointer VAList.
2563 // We can't count on greater alignment than the word size.
2564 return DAG.getLoad(VT, DL, InChain, VAList, MachinePointerInfo(),
Justin Lebar9c375812016-07-15 18:27:10 +00002565 std::min(PtrVT.getSizeInBits(), VT.getSizeInBits()) / 8);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002566}
2567
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002568static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002569 const SparcSubtarget *Subtarget) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002570 SDValue Chain = Op.getOperand(0); // Legalize the chain.
2571 SDValue Size = Op.getOperand(1); // Legalize the size.
James Y Knight2e64b8b2016-10-25 22:13:28 +00002572 unsigned Align = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2573 unsigned StackAlign = Subtarget->getFrameLowering()->getStackAlignment();
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002574 EVT VT = Size->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002575 SDLoc dl(Op);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002576
James Y Knight2e64b8b2016-10-25 22:13:28 +00002577 // TODO: implement over-aligned alloca. (Note: also implies
2578 // supporting support for overaligned function frames + dynamic
2579 // allocations, at all, which currently isn't supported)
2580 if (Align > StackAlign) {
2581 const MachineFunction &MF = DAG.getMachineFunction();
2582 report_fatal_error("Function \"" + Twine(MF.getName()) + "\": "
2583 "over-aligned dynamic alloca not supported.");
2584 }
2585
2586 // The resultant pointer needs to be above the register spill area
2587 // at the bottom of the stack.
2588 unsigned regSpillArea;
2589 if (Subtarget->is64Bit()) {
2590 regSpillArea = 128;
2591 } else {
2592 // On Sparc32, the size of the spill area is 92. Unfortunately,
2593 // that's only 4-byte aligned, not 8-byte aligned (the stack
2594 // pointer is 8-byte aligned). So, if the user asked for an 8-byte
2595 // aligned dynamic allocation, we actually need to add 96 to the
2596 // bottom of the stack, instead of 92, to ensure 8-byte alignment.
2597
2598 // That also means adding 4 to the size of the allocation --
2599 // before applying the 8-byte rounding. Unfortunately, we the
2600 // value we get here has already had rounding applied. So, we need
2601 // to add 8, instead, wasting a bit more memory.
2602
2603 // Further, this only actually needs to be done if the required
2604 // alignment is > 4, but, we've lost that info by this point, too,
2605 // so we always apply it.
2606
2607 // (An alternative approach would be to always reserve 96 bytes
2608 // instead of the required 92, but then we'd waste 4 extra bytes
2609 // in every frame, not just those with dynamic stack allocations)
2610
2611 // TODO: modify code in SelectionDAGBuilder to make this less sad.
2612
2613 Size = DAG.getNode(ISD::ADD, dl, VT, Size,
2614 DAG.getConstant(8, dl, VT));
2615 regSpillArea = 96;
2616 }
2617
Chris Lattner0a1762e2008-03-17 03:21:36 +00002618 unsigned SPReg = SP::O6;
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002619 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
2620 SDValue NewSP = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002621 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002622
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002623 regSpillArea += Subtarget->getStackPointerBias();
2624
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002625 SDValue NewVal = DAG.getNode(ISD::ADD, dl, VT, NewSP,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002626 DAG.getConstant(regSpillArea, dl, VT));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002627 SDValue Ops[2] = { NewVal, Chain };
Craig Topper64941d92014-04-27 19:20:57 +00002628 return DAG.getMergeValues(Ops, dl);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002629}
2630
Chris Lattner0a1762e2008-03-17 03:21:36 +00002631
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002632static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002633 SDLoc dl(Op);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002634 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002635 dl, MVT::Other, DAG.getEntryNode());
2636 return Chain;
2637}
2638
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002639static SDValue getFRAMEADDR(uint64_t depth, SDValue Op, SelectionDAG &DAG,
2640 const SparcSubtarget *Subtarget) {
Matthias Braun941a7052016-07-28 18:40:00 +00002641 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
2642 MFI.setFrameAddressIsTaken(true);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002643
2644 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002645 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002646 unsigned FrameReg = SP::I6;
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002647 unsigned stackBias = Subtarget->getStackPointerBias();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002648
2649 SDValue FrameAddr;
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002650
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002651 if (depth == 0) {
2652 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2653 if (Subtarget->is64Bit())
2654 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002655 DAG.getIntPtrConstant(stackBias, dl));
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002656 return FrameAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002657 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002658
2659 // flush first to make sure the windowed registers' values are in stack
2660 SDValue Chain = getFLUSHW(Op, DAG);
2661 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
2662
2663 unsigned Offset = (Subtarget->is64Bit()) ? (stackBias + 112) : 56;
2664
2665 while (depth--) {
2666 SDValue Ptr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002667 DAG.getIntPtrConstant(Offset, dl));
Justin Lebar9c375812016-07-15 18:27:10 +00002668 FrameAddr = DAG.getLoad(VT, dl, Chain, Ptr, MachinePointerInfo());
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002669 }
2670 if (Subtarget->is64Bit())
2671 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002672 DAG.getIntPtrConstant(stackBias, dl));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002673 return FrameAddr;
2674}
2675
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002676
2677static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG,
2678 const SparcSubtarget *Subtarget) {
2679
2680 uint64_t depth = Op.getConstantOperandVal(0);
2681
2682 return getFRAMEADDR(depth, Op, DAG, Subtarget);
James Y Knight2cc9da92016-08-12 14:48:09 +00002683
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002684}
2685
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002686static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002687 const SparcTargetLowering &TLI,
2688 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002689 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00002690 MachineFrameInfo &MFI = MF.getFrameInfo();
2691 MFI.setReturnAddressIsTaken(true);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002692
Bill Wendling908bf812014-01-06 00:43:20 +00002693 if (TLI.verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002694 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002695
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002696 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002697 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002698 uint64_t depth = Op.getConstantOperandVal(0);
2699
2700 SDValue RetAddr;
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002701 if (depth == 0) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002702 auto PtrVT = TLI.getPointerTy(DAG.getDataLayout());
2703 unsigned RetReg = MF.addLiveIn(SP::I7, TLI.getRegClassFor(PtrVT));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002704 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002705 return RetAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002706 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002707
2708 // Need frame address to find return address of the caller.
2709 SDValue FrameAddr = getFRAMEADDR(depth - 1, Op, DAG, Subtarget);
2710
2711 unsigned Offset = (Subtarget->is64Bit()) ? 120 : 60;
2712 SDValue Ptr = DAG.getNode(ISD::ADD,
2713 dl, VT,
2714 FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002715 DAG.getIntPtrConstant(Offset, dl));
Justin Lebar9c375812016-07-15 18:27:10 +00002716 RetAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), Ptr, MachinePointerInfo());
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002717
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002718 return RetAddr;
2719}
2720
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002721static SDValue LowerF64Op(SDValue SrcReg64, const SDLoc &dl, SelectionDAG &DAG,
2722 unsigned opcode) {
James Y Knight51208ea2016-04-25 22:54:09 +00002723 assert(SrcReg64.getValueType() == MVT::f64 && "LowerF64Op called on non-double!");
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002724 assert(opcode == ISD::FNEG || opcode == ISD::FABS);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002725
2726 // Lower fneg/fabs on f64 to fneg/fabs on f32.
2727 // fneg f64 => fneg f32:sub_even, fmov f32:sub_odd.
2728 // fabs f64 => fabs f32:sub_even, fmov f32:sub_odd.
2729
James Y Knight51208ea2016-04-25 22:54:09 +00002730 // Note: in little-endian, the floating-point value is stored in the
2731 // registers are in the opposite order, so the subreg with the sign
2732 // bit is the highest-numbered (odd), rather than the
2733 // lowest-numbered (even).
2734
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002735 SDValue Hi32 = DAG.getTargetExtractSubreg(SP::sub_even, dl, MVT::f32,
2736 SrcReg64);
2737 SDValue Lo32 = DAG.getTargetExtractSubreg(SP::sub_odd, dl, MVT::f32,
2738 SrcReg64);
2739
James Y Knight51208ea2016-04-25 22:54:09 +00002740 if (DAG.getDataLayout().isLittleEndian())
2741 Lo32 = DAG.getNode(opcode, dl, MVT::f32, Lo32);
2742 else
2743 Hi32 = DAG.getNode(opcode, dl, MVT::f32, Hi32);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002744
2745 SDValue DstReg64 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2746 dl, MVT::f64), 0);
2747 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_even, dl, MVT::f64,
2748 DstReg64, Hi32);
2749 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_odd, dl, MVT::f64,
2750 DstReg64, Lo32);
2751 return DstReg64;
2752}
2753
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002754// Lower a f128 load into two f64 loads.
2755static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
2756{
2757 SDLoc dl(Op);
2758 LoadSDNode *LdNode = dyn_cast<LoadSDNode>(Op.getNode());
Sanjay Patel57195842016-03-14 17:28:46 +00002759 assert(LdNode && LdNode->getOffset().isUndef()
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002760 && "Unexpected node type");
2761
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002762 unsigned alignment = LdNode->getAlignment();
2763 if (alignment > 8)
2764 alignment = 8;
2765
Justin Lebar9c375812016-07-15 18:27:10 +00002766 SDValue Hi64 =
2767 DAG.getLoad(MVT::f64, dl, LdNode->getChain(), LdNode->getBasePtr(),
2768 LdNode->getPointerInfo(), alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002769 EVT addrVT = LdNode->getBasePtr().getValueType();
2770 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2771 LdNode->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002772 DAG.getConstant(8, dl, addrVT));
Justin Lebar9c375812016-07-15 18:27:10 +00002773 SDValue Lo64 = DAG.getLoad(MVT::f64, dl, LdNode->getChain(), LoPtr,
2774 LdNode->getPointerInfo(), alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002775
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002776 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, dl, MVT::i32);
2777 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, dl, MVT::i32);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002778
2779 SDNode *InFP128 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2780 dl, MVT::f128);
2781 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2782 MVT::f128,
2783 SDValue(InFP128, 0),
2784 Hi64,
2785 SubRegEven);
2786 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2787 MVT::f128,
2788 SDValue(InFP128, 0),
2789 Lo64,
2790 SubRegOdd);
2791 SDValue OutChains[2] = { SDValue(Hi64.getNode(), 1),
2792 SDValue(Lo64.getNode(), 1) };
Craig Topper48d114b2014-04-26 18:35:24 +00002793 SDValue OutChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002794 SDValue Ops[2] = {SDValue(InFP128,0), OutChain};
Craig Topper64941d92014-04-27 19:20:57 +00002795 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002796}
2797
James Y Knight3994be82015-08-10 19:11:39 +00002798static SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG)
2799{
2800 LoadSDNode *LdNode = cast<LoadSDNode>(Op.getNode());
2801
2802 EVT MemVT = LdNode->getMemoryVT();
2803 if (MemVT == MVT::f128)
2804 return LowerF128Load(Op, DAG);
2805
2806 return Op;
2807}
2808
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002809// Lower a f128 store into two f64 stores.
2810static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG) {
2811 SDLoc dl(Op);
2812 StoreSDNode *StNode = dyn_cast<StoreSDNode>(Op.getNode());
Sanjay Patel57195842016-03-14 17:28:46 +00002813 assert(StNode && StNode->getOffset().isUndef()
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002814 && "Unexpected node type");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002815 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, dl, MVT::i32);
2816 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, dl, MVT::i32);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002817
2818 SDNode *Hi64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2819 dl,
2820 MVT::f64,
2821 StNode->getValue(),
2822 SubRegEven);
2823 SDNode *Lo64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2824 dl,
2825 MVT::f64,
2826 StNode->getValue(),
2827 SubRegOdd);
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002828
2829 unsigned alignment = StNode->getAlignment();
2830 if (alignment > 8)
2831 alignment = 8;
2832
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002833 SDValue OutChains[2];
Justin Lebar9c375812016-07-15 18:27:10 +00002834 OutChains[0] =
2835 DAG.getStore(StNode->getChain(), dl, SDValue(Hi64, 0),
2836 StNode->getBasePtr(), MachinePointerInfo(), alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002837 EVT addrVT = StNode->getBasePtr().getValueType();
2838 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2839 StNode->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002840 DAG.getConstant(8, dl, addrVT));
Justin Lebar9c375812016-07-15 18:27:10 +00002841 OutChains[1] = DAG.getStore(StNode->getChain(), dl, SDValue(Lo64, 0), LoPtr,
2842 MachinePointerInfo(), alignment);
Craig Topper48d114b2014-04-26 18:35:24 +00002843 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002844}
2845
James Y Knight3994be82015-08-10 19:11:39 +00002846static SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG)
2847{
2848 SDLoc dl(Op);
2849 StoreSDNode *St = cast<StoreSDNode>(Op.getNode());
2850
2851 EVT MemVT = St->getMemoryVT();
2852 if (MemVT == MVT::f128)
2853 return LowerF128Store(Op, DAG);
2854
2855 if (MemVT == MVT::i64) {
2856 // Custom handling for i64 stores: turn it into a bitcast and a
2857 // v2i32 store.
2858 SDValue Val = DAG.getNode(ISD::BITCAST, dl, MVT::v2i32, St->getValue());
2859 SDValue Chain = DAG.getStore(
2860 St->getChain(), dl, Val, St->getBasePtr(), St->getPointerInfo(),
Douglas Katzman26cfb6a2016-07-21 23:28:54 +00002861 St->getAlignment(), St->getMemOperand()->getFlags(), St->getAAInfo());
James Y Knight3994be82015-08-10 19:11:39 +00002862 return Chain;
2863 }
2864
2865 return SDValue();
2866}
2867
Roman Divacky7a9c6542014-02-27 19:26:29 +00002868static SDValue LowerFNEGorFABS(SDValue Op, SelectionDAG &DAG, bool isV9) {
Venkatraman Govindaraju3b6b0e42014-03-01 02:28:34 +00002869 assert((Op.getOpcode() == ISD::FNEG || Op.getOpcode() == ISD::FABS)
2870 && "invalid opcode");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002871
James Y Knight51208ea2016-04-25 22:54:09 +00002872 SDLoc dl(Op);
2873
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002874 if (Op.getValueType() == MVT::f64)
James Y Knight51208ea2016-04-25 22:54:09 +00002875 return LowerF64Op(Op.getOperand(0), dl, DAG, Op.getOpcode());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002876 if (Op.getValueType() != MVT::f128)
2877 return Op;
2878
Roman Divacky7a9c6542014-02-27 19:26:29 +00002879 // Lower fabs/fneg on f128 to fabs/fneg on f64
2880 // fabs/fneg f128 => fabs/fneg f64:sub_even64, fmov f64:sub_odd64
James Y Knight51208ea2016-04-25 22:54:09 +00002881 // (As with LowerF64Op, on little-endian, we need to negate the odd
2882 // subreg)
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002883
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002884 SDValue SrcReg128 = Op.getOperand(0);
2885 SDValue Hi64 = DAG.getTargetExtractSubreg(SP::sub_even64, dl, MVT::f64,
2886 SrcReg128);
2887 SDValue Lo64 = DAG.getTargetExtractSubreg(SP::sub_odd64, dl, MVT::f64,
2888 SrcReg128);
James Y Knight51208ea2016-04-25 22:54:09 +00002889
2890 if (DAG.getDataLayout().isLittleEndian()) {
2891 if (isV9)
2892 Lo64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Lo64);
2893 else
2894 Lo64 = LowerF64Op(Lo64, dl, DAG, Op.getOpcode());
2895 } else {
2896 if (isV9)
2897 Hi64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Hi64);
2898 else
2899 Hi64 = LowerF64Op(Hi64, dl, DAG, Op.getOpcode());
2900 }
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002901
2902 SDValue DstReg128 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2903 dl, MVT::f128), 0);
2904 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_even64, dl, MVT::f128,
2905 DstReg128, Hi64);
2906 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_odd64, dl, MVT::f128,
2907 DstReg128, Lo64);
2908 return DstReg128;
2909}
2910
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002911static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002912
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002913 if (Op.getValueType() != MVT::i64)
2914 return Op;
2915
2916 SDLoc dl(Op);
2917 SDValue Src1 = Op.getOperand(0);
2918 SDValue Src1Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1);
2919 SDValue Src1Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002920 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002921 Src1Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1Hi);
2922
2923 SDValue Src2 = Op.getOperand(1);
2924 SDValue Src2Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2);
2925 SDValue Src2Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002926 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002927 Src2Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2Hi);
2928
2929
2930 bool hasChain = false;
2931 unsigned hiOpc = Op.getOpcode();
2932 switch (Op.getOpcode()) {
2933 default: llvm_unreachable("Invalid opcode");
2934 case ISD::ADDC: hiOpc = ISD::ADDE; break;
2935 case ISD::ADDE: hasChain = true; break;
2936 case ISD::SUBC: hiOpc = ISD::SUBE; break;
2937 case ISD::SUBE: hasChain = true; break;
2938 }
2939 SDValue Lo;
2940 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Glue);
2941 if (hasChain) {
2942 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo,
2943 Op.getOperand(2));
2944 } else {
2945 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo);
2946 }
2947 SDValue Hi = DAG.getNode(hiOpc, dl, VTs, Src1Hi, Src2Hi, Lo.getValue(1));
2948 SDValue Carry = Hi.getValue(1);
2949
2950 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Lo);
2951 Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Hi);
2952 Hi = DAG.getNode(ISD::SHL, dl, MVT::i64, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002953 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002954
2955 SDValue Dst = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, Lo);
2956 SDValue Ops[2] = { Dst, Carry };
Craig Topper64941d92014-04-27 19:20:57 +00002957 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002958}
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002959
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002960// Custom lower UMULO/SMULO for SPARC. This code is similar to ExpandNode()
2961// in LegalizeDAG.cpp except the order of arguments to the library function.
2962static SDValue LowerUMULO_SMULO(SDValue Op, SelectionDAG &DAG,
2963 const SparcTargetLowering &TLI)
2964{
2965 unsigned opcode = Op.getOpcode();
2966 assert((opcode == ISD::UMULO || opcode == ISD::SMULO) && "Invalid Opcode.");
2967
2968 bool isSigned = (opcode == ISD::SMULO);
2969 EVT VT = MVT::i64;
2970 EVT WideVT = MVT::i128;
2971 SDLoc dl(Op);
2972 SDValue LHS = Op.getOperand(0);
2973
2974 if (LHS.getValueType() != VT)
2975 return Op;
2976
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002977 SDValue ShiftAmt = DAG.getConstant(63, dl, VT);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002978
2979 SDValue RHS = Op.getOperand(1);
2980 SDValue HiLHS = DAG.getNode(ISD::SRA, dl, VT, LHS, ShiftAmt);
2981 SDValue HiRHS = DAG.getNode(ISD::SRA, dl, MVT::i64, RHS, ShiftAmt);
2982 SDValue Args[] = { HiLHS, LHS, HiRHS, RHS };
2983
2984 SDValue MulResult = TLI.makeLibCall(DAG,
2985 RTLIB::MUL_I128, WideVT,
Craig Topper8fe40e02015-10-22 17:05:00 +00002986 Args, isSigned, dl).first;
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002987 SDValue BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002988 MulResult, DAG.getIntPtrConstant(0, dl));
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002989 SDValue TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002990 MulResult, DAG.getIntPtrConstant(1, dl));
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002991 if (isSigned) {
2992 SDValue Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, ShiftAmt);
2993 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, Tmp1, ISD::SETNE);
2994 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002995 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, DAG.getConstant(0, dl, VT),
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002996 ISD::SETNE);
2997 }
2998 // MulResult is a node with an illegal type. Because such things are not
Chandler Carruthee1a1fc2014-08-02 00:24:54 +00002999 // generally permitted during this phase of legalization, ensure that
3000 // nothing is left using the node. The above EXTRACT_ELEMENT nodes should have
3001 // been folded.
3002 assert(MulResult->use_empty() && "Illegally typed node still in use!");
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00003003
3004 SDValue Ops[2] = { BottomHalf, TopHalf } ;
Craig Topper64941d92014-04-27 19:20:57 +00003005 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00003006}
3007
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00003008static SDValue LowerATOMIC_LOAD_STORE(SDValue Op, SelectionDAG &DAG) {
JF Bastien800f87a2016-04-06 21:19:33 +00003009 if (isStrongerThanMonotonic(cast<AtomicSDNode>(Op)->getOrdering()))
3010 // Expand with a fence.
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00003011 return SDValue();
JF Bastien800f87a2016-04-06 21:19:33 +00003012
3013 // Monotonic load/stores are legal.
3014 return Op;
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00003015}
3016
Marcin Koscielnickifafb4492016-04-26 10:37:01 +00003017SDValue SparcTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
3018 SelectionDAG &DAG) const {
3019 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3020 SDLoc dl(Op);
3021 switch (IntNo) {
3022 default: return SDValue(); // Don't custom lower most intrinsics.
3023 case Intrinsic::thread_pointer: {
3024 EVT PtrVT = getPointerTy(DAG.getDataLayout());
3025 return DAG.getRegister(SP::G7, PtrVT);
3026 }
3027 }
3028}
3029
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003030SDValue SparcTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +00003031LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00003032
3033 bool hasHardQuad = Subtarget->hasHardQuad();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00003034 bool isV9 = Subtarget->isV9();
3035
Chris Lattner0a1762e2008-03-17 03:21:36 +00003036 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003037 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00003038
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00003039 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG, *this,
3040 Subtarget);
3041 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG,
3042 Subtarget);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00003043 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00003044 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00003045 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00003046 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00003047 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG, *this,
3048 hasHardQuad);
3049 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG, *this,
3050 hasHardQuad);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00003051 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG, *this,
3052 hasHardQuad);
3053 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG, *this,
3054 hasHardQuad);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00003055 case ISD::BR_CC: return LowerBR_CC(Op, DAG, *this,
3056 hasHardQuad);
3057 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, *this,
3058 hasHardQuad);
Chris Dewhurst69fa1922016-05-04 09:33:30 +00003059 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG, *this);
3060 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG, *this);
Chris Lattner0a1762e2008-03-17 03:21:36 +00003061 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
3062 case ISD::VAARG: return LowerVAARG(Op, DAG);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00003063 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00003064 Subtarget);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00003065
James Y Knight3994be82015-08-10 19:11:39 +00003066 case ISD::LOAD: return LowerLOAD(Op, DAG);
3067 case ISD::STORE: return LowerSTORE(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00003068 case ISD::FADD: return LowerF128Op(Op, DAG,
3069 getLibcallName(RTLIB::ADD_F128), 2);
3070 case ISD::FSUB: return LowerF128Op(Op, DAG,
3071 getLibcallName(RTLIB::SUB_F128), 2);
3072 case ISD::FMUL: return LowerF128Op(Op, DAG,
3073 getLibcallName(RTLIB::MUL_F128), 2);
3074 case ISD::FDIV: return LowerF128Op(Op, DAG,
3075 getLibcallName(RTLIB::DIV_F128), 2);
3076 case ISD::FSQRT: return LowerF128Op(Op, DAG,
3077 getLibcallName(RTLIB::SQRT_F128),1);
Roman Divacky7a9c6542014-02-27 19:26:29 +00003078 case ISD::FABS:
3079 case ISD::FNEG: return LowerFNEGorFABS(Op, DAG, isV9);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00003080 case ISD::FP_EXTEND: return LowerF128_FPEXTEND(Op, DAG, *this);
3081 case ISD::FP_ROUND: return LowerF128_FPROUND(Op, DAG, *this);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00003082 case ISD::ADDC:
3083 case ISD::ADDE:
3084 case ISD::SUBC:
3085 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00003086 case ISD::UMULO:
3087 case ISD::SMULO: return LowerUMULO_SMULO(Op, DAG, *this);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00003088 case ISD::ATOMIC_LOAD:
3089 case ISD::ATOMIC_STORE: return LowerATOMIC_LOAD_STORE(Op, DAG);
Marcin Koscielnickifafb4492016-04-26 10:37:01 +00003090 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00003091 }
3092}
3093
3094MachineBasicBlock *
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003095SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr &MI,
Dan Gohman25c16532010-05-01 00:01:06 +00003096 MachineBasicBlock *BB) const {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003097 switch (MI.getOpcode()) {
James Y Knight2cc9da92016-08-12 14:48:09 +00003098 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00003099 case SP::SELECT_CC_Int_ICC:
3100 case SP::SELECT_CC_FP_ICC:
3101 case SP::SELECT_CC_DFP_ICC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00003102 case SP::SELECT_CC_QFP_ICC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003103 return expandSelectCC(MI, BB, SP::BCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00003104 case SP::SELECT_CC_Int_FCC:
3105 case SP::SELECT_CC_FP_FCC:
3106 case SP::SELECT_CC_DFP_FCC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00003107 case SP::SELECT_CC_QFP_FCC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003108 return expandSelectCC(MI, BB, SP::FBCOND);
Chris Dewhurst69fa1922016-05-04 09:33:30 +00003109 case SP::EH_SJLJ_SETJMP32ri:
3110 case SP::EH_SJLJ_SETJMP32rr:
3111 return emitEHSjLjSetJmp(MI, BB);
3112 case SP::EH_SJLJ_LONGJMP32rr:
3113 case SP::EH_SJLJ_LONGJMP32ri:
3114 return emitEHSjLjLongJmp(MI, BB);
James Y Knight2cc9da92016-08-12 14:48:09 +00003115
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003116 }
3117}
3118
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003119MachineBasicBlock *
3120SparcTargetLowering::expandSelectCC(MachineInstr &MI, MachineBasicBlock *BB,
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003121 unsigned BROpcode) const {
Eric Christopherf5e94062015-01-30 23:46:43 +00003122 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003123 DebugLoc dl = MI.getDebugLoc();
3124 unsigned CC = (SPCC::CondCodes)MI.getOperand(3).getImm();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003125
Chris Lattner0a1762e2008-03-17 03:21:36 +00003126 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3127 // control-flow pattern. The incoming instruction knows the destination vreg
3128 // to set, the condition code register to branch on, the true/false values to
3129 // select between, and a branch opcode to use.
3130 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Duncan P. N. Exon Smithc3f79882015-10-20 00:59:43 +00003131 MachineFunction::iterator It = ++BB->getIterator();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003132
Chris Lattner0a1762e2008-03-17 03:21:36 +00003133 // thisMBB:
3134 // ...
3135 // TrueVal = ...
3136 // [f]bCC copy1MBB
3137 // fallthrough --> copy0MBB
3138 MachineBasicBlock *thisMBB = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00003139 MachineFunction *F = BB->getParent();
Dan Gohman3b460302008-07-07 23:14:23 +00003140 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3141 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +00003142 F->insert(It, copy0MBB);
3143 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00003144
3145 // Transfer the remainder of BB and its successor edges to sinkMBB.
3146 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00003147 std::next(MachineBasicBlock::iterator(MI)),
Dan Gohman34396292010-07-06 20:24:04 +00003148 BB->end());
3149 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3150
3151 // Add the true and fallthrough blocks as its successors.
3152 BB->addSuccessor(copy0MBB);
3153 BB->addSuccessor(sinkMBB);
3154
Dale Johannesen215a9252009-02-13 02:31:35 +00003155 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003156
Chris Lattner0a1762e2008-03-17 03:21:36 +00003157 // copy0MBB:
3158 // %FalseValue = ...
3159 // # fallthrough to sinkMBB
3160 BB = copy0MBB;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003161
Chris Lattner0a1762e2008-03-17 03:21:36 +00003162 // Update machine-CFG edges
3163 BB->addSuccessor(sinkMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003164
Chris Lattner0a1762e2008-03-17 03:21:36 +00003165 // sinkMBB:
3166 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3167 // ...
3168 BB = sinkMBB;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003169 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI.getOperand(0).getReg())
3170 .addReg(MI.getOperand(2).getReg())
3171 .addMBB(copy0MBB)
3172 .addReg(MI.getOperand(1).getReg())
3173 .addMBB(thisMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003174
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003175 MI.eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner0a1762e2008-03-17 03:21:36 +00003176 return BB;
3177}
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003178
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003179MachineBasicBlock *
3180SparcTargetLowering::emitEHSjLjLongJmp(MachineInstr &MI,
3181 MachineBasicBlock *MBB) const {
3182 DebugLoc DL = MI.getDebugLoc();
Chris Dewhurst69fa1922016-05-04 09:33:30 +00003183 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
3184
3185 MachineFunction *MF = MBB->getParent();
3186 MachineRegisterInfo &MRI = MF->getRegInfo();
3187 MachineInstrBuilder MIB;
3188
3189 MVT PVT = getPointerTy(MF->getDataLayout());
3190 unsigned RegSize = PVT.getStoreSize();
3191 assert(PVT == MVT::i32 && "Invalid Pointer Size!");
3192
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003193 unsigned Buf = MI.getOperand(0).getReg();
Chris Dewhurst69fa1922016-05-04 09:33:30 +00003194 unsigned JmpLoc = MRI.createVirtualRegister(&SP::IntRegsRegClass);
3195
3196 // TO DO: If we do 64-bit handling, this perhaps should be FLUSHW, not TA 3
3197 MIB = BuildMI(*MBB, MI, DL, TII->get(SP::TRAPri), SP::G0).addImm(3).addImm(SPCC::ICC_A);
3198
3199 // Instruction to restore FP
3200 const unsigned FP = SP::I6;
3201 MIB = BuildMI(*MBB, MI, DL, TII->get(SP::LDri))
3202 .addReg(FP)
3203 .addReg(Buf)
3204 .addImm(0);
3205
3206 // Instruction to load jmp location
3207 MIB = BuildMI(*MBB, MI, DL, TII->get(SP::LDri))
3208 .addReg(JmpLoc, RegState::Define)
3209 .addReg(Buf)
3210 .addImm(RegSize);
3211
3212 // Instruction to restore SP
3213 const unsigned SP = SP::O6;
3214 MIB = BuildMI(*MBB, MI, DL, TII->get(SP::LDri))
3215 .addReg(SP)
3216 .addReg(Buf)
3217 .addImm(2 * RegSize);
3218
3219 // Instruction to restore I7
3220 MIB = BuildMI(*MBB, MI, DL, TII->get(SP::LDri))
3221 .addReg(SP::I7)
3222 .addReg(Buf, RegState::Kill)
3223 .addImm(3 * RegSize);
3224
3225 // Jump to JmpLoc
3226 BuildMI(*MBB, MI, DL, TII->get(SP::JMPLrr)).addReg(SP::G0).addReg(JmpLoc, RegState::Kill).addReg(SP::G0);
3227
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003228 MI.eraseFromParent();
Chris Dewhurst69fa1922016-05-04 09:33:30 +00003229 return MBB;
3230}
3231
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003232MachineBasicBlock *
3233SparcTargetLowering::emitEHSjLjSetJmp(MachineInstr &MI,
3234 MachineBasicBlock *MBB) const {
3235 DebugLoc DL = MI.getDebugLoc();
Chris Dewhurst69fa1922016-05-04 09:33:30 +00003236 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +00003237 const TargetRegisterInfo *TRI = Subtarget->getRegisterInfo();
Chris Dewhurst69fa1922016-05-04 09:33:30 +00003238
3239 MachineFunction *MF = MBB->getParent();
3240 MachineRegisterInfo &MRI = MF->getRegInfo();
3241 MachineInstrBuilder MIB;
3242
3243 MVT PVT = getPointerTy(MF->getDataLayout());
3244 unsigned RegSize = PVT.getStoreSize();
3245 assert(PVT == MVT::i32 && "Invalid Pointer Size!");
3246
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003247 unsigned DstReg = MI.getOperand(0).getReg();
Chris Dewhurst69fa1922016-05-04 09:33:30 +00003248 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +00003249 assert(TRI->isTypeLegalForClass(*RC, MVT::i32) && "Invalid destination!");
3250 (void)TRI;
Chris Dewhurst69fa1922016-05-04 09:33:30 +00003251 unsigned mainDstReg = MRI.createVirtualRegister(RC);
3252 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
3253
3254 // For v = setjmp(buf), we generate
3255 //
3256 // thisMBB:
3257 // buf[0] = FP
3258 // buf[RegSize] = restoreMBB <-- takes address of restoreMBB
3259 // buf[RegSize * 2] = O6
3260 // buf[RegSize * 3] = I7
3261 // Ensure restoreMBB remains in the relocations list (done using a bn instruction)
3262 // b mainMBB
3263 //
3264 // mainMBB:
3265 // v_main = 0
3266 // b sinkMBB
3267 //
3268 // restoreMBB:
3269 // v_restore = 1
3270 // --fall through--
3271 //
3272 // sinkMBB:
3273 // v = phi(main, restore)
3274
3275 const BasicBlock *BB = MBB->getBasicBlock();
3276 MachineFunction::iterator It = ++MBB->getIterator();
3277 MachineBasicBlock *thisMBB = MBB;
3278 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
3279 MachineBasicBlock *restoreMBB = MF->CreateMachineBasicBlock(BB);
3280 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
3281
3282 MF->insert(It, mainMBB);
3283 MF->insert(It, restoreMBB);
3284 MF->insert(It, sinkMBB);
3285 restoreMBB->setHasAddressTaken();
3286
3287 // Transfer the remainder of BB and its successor edges to sinkMBB.
3288 sinkMBB->splice(sinkMBB->begin(), MBB,
3289 std::next(MachineBasicBlock::iterator(MI)),
3290 MBB->end());
3291 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
3292
3293 unsigned LabelReg = MRI.createVirtualRegister(&SP::IntRegsRegClass);
3294 unsigned LabelReg2 = MRI.createVirtualRegister(&SP::IntRegsRegClass);
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003295 unsigned BufReg = MI.getOperand(1).getReg();
Chris Dewhurst69fa1922016-05-04 09:33:30 +00003296
3297 // Instruction to store FP
3298 const unsigned FP = SP::I6;
3299 MIB = BuildMI(thisMBB, DL, TII->get(SP::STri))
3300 .addReg(BufReg)
3301 .addImm(0)
3302 .addReg(FP);
3303
3304 // Instructions to store jmp location
3305 MIB = BuildMI(thisMBB, DL, TII->get(SP::SETHIi))
3306 .addReg(LabelReg, RegState::Define)
3307 .addMBB(restoreMBB, SparcMCExpr::VK_Sparc_HI);
3308
3309 MIB = BuildMI(thisMBB, DL, TII->get(SP::ORri))
3310 .addReg(LabelReg2, RegState::Define)
3311 .addReg(LabelReg, RegState::Kill)
3312 .addMBB(restoreMBB, SparcMCExpr::VK_Sparc_LO);
3313
3314 MIB = BuildMI(thisMBB, DL, TII->get(SP::STri))
3315 .addReg(BufReg)
3316 .addImm(RegSize)
3317 .addReg(LabelReg2, RegState::Kill);
3318
3319 // Instruction to store SP
3320 const unsigned SP = SP::O6;
3321 MIB = BuildMI(thisMBB, DL, TII->get(SP::STri))
3322 .addReg(BufReg)
3323 .addImm(2 * RegSize)
3324 .addReg(SP);
3325
3326 // Instruction to store I7
3327 MIB = BuildMI(thisMBB, DL, TII->get(SP::STri))
3328 .addReg(BufReg)
3329 .addImm(3 * RegSize)
3330 .addReg(SP::I7);
3331
3332
3333 // FIX ME: This next instruction ensures that the restoreMBB block address remains
3334 // valid through optimization passes and serves no other purpose. The ICC_N ensures
3335 // that the branch is never taken. This commented-out code here was an alternative
3336 // attempt to achieve this which brought myriad problems.
3337 //MIB = BuildMI(thisMBB, DL, TII->get(SP::EH_SjLj_Setup)).addMBB(restoreMBB, SparcMCExpr::VK_Sparc_None);
3338 MIB = BuildMI(thisMBB, DL, TII->get(SP::BCOND))
3339 .addMBB(restoreMBB)
3340 .addImm(SPCC::ICC_N);
3341
3342 MIB = BuildMI(thisMBB, DL, TII->get(SP::BCOND))
3343 .addMBB(mainMBB)
3344 .addImm(SPCC::ICC_A);
3345
3346 thisMBB->addSuccessor(mainMBB);
3347 thisMBB->addSuccessor(restoreMBB);
3348
3349
3350 // mainMBB:
3351 MIB = BuildMI(mainMBB, DL, TII->get(SP::ORrr))
3352 .addReg(mainDstReg, RegState::Define)
3353 .addReg(SP::G0)
3354 .addReg(SP::G0);
3355 MIB = BuildMI(mainMBB, DL, TII->get(SP::BCOND)).addMBB(sinkMBB).addImm(SPCC::ICC_A);
3356
3357 mainMBB->addSuccessor(sinkMBB);
3358
3359
3360 // restoreMBB:
3361 MIB = BuildMI(restoreMBB, DL, TII->get(SP::ORri))
3362 .addReg(restoreDstReg, RegState::Define)
3363 .addReg(SP::G0)
3364 .addImm(1);
3365 //MIB = BuildMI(restoreMBB, DL, TII->get(SP::BCOND)).addMBB(sinkMBB).addImm(SPCC::ICC_A);
3366 restoreMBB->addSuccessor(sinkMBB);
3367
3368 // sinkMBB:
3369 MIB = BuildMI(*sinkMBB, sinkMBB->begin(), DL,
3370 TII->get(SP::PHI), DstReg)
3371 .addReg(mainDstReg).addMBB(mainMBB)
3372 .addReg(restoreDstReg).addMBB(restoreMBB);
3373
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003374 MI.eraseFromParent();
Chris Dewhurst69fa1922016-05-04 09:33:30 +00003375 return sinkMBB;
3376}
3377
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003378//===----------------------------------------------------------------------===//
3379// Sparc Inline Assembly Support
3380//===----------------------------------------------------------------------===//
3381
3382/// getConstraintType - Given a constraint letter, return the type of
3383/// constraint it is for this target.
3384SparcTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003385SparcTargetLowering::getConstraintType(StringRef Constraint) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003386 if (Constraint.size() == 1) {
3387 switch (Constraint[0]) {
James Y Knight2cc9da92016-08-12 14:48:09 +00003388 default: break;
3389 case 'r': return C_RegisterClass;
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003390 case 'I': // SIMM13
3391 return C_Other;
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003392 }
3393 }
3394
3395 return TargetLowering::getConstraintType(Constraint);
3396}
3397
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003398TargetLowering::ConstraintWeight SparcTargetLowering::
3399getSingleConstraintMatchWeight(AsmOperandInfo &info,
3400 const char *constraint) const {
3401 ConstraintWeight weight = CW_Invalid;
3402 Value *CallOperandVal = info.CallOperandVal;
3403 // If we don't have a value, we can't do a match,
3404 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00003405 if (!CallOperandVal)
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003406 return CW_Default;
3407
3408 // Look at the constraint type.
3409 switch (*constraint) {
3410 default:
3411 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3412 break;
3413 case 'I': // SIMM13
3414 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
3415 if (isInt<13>(C->getSExtValue()))
3416 weight = CW_Constant;
3417 }
3418 break;
3419 }
3420 return weight;
3421}
3422
3423/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3424/// vector. If it is invalid, don't add anything to Ops.
3425void SparcTargetLowering::
3426LowerAsmOperandForConstraint(SDValue Op,
3427 std::string &Constraint,
3428 std::vector<SDValue> &Ops,
3429 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003430 SDValue Result(nullptr, 0);
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003431
3432 // Only support length 1 constraints for now.
3433 if (Constraint.length() > 1)
3434 return;
3435
3436 char ConstraintLetter = Constraint[0];
3437 switch (ConstraintLetter) {
3438 default: break;
3439 case 'I':
3440 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3441 if (isInt<13>(C->getSExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003442 Result = DAG.getTargetConstant(C->getSExtValue(), SDLoc(Op),
3443 Op.getValueType());
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003444 break;
3445 }
3446 return;
3447 }
3448 }
3449
3450 if (Result.getNode()) {
3451 Ops.push_back(Result);
3452 return;
3453 }
3454 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3455}
3456
Eric Christopher11e4df72015-02-26 22:38:43 +00003457std::pair<unsigned, const TargetRegisterClass *>
3458SparcTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003459 StringRef Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003460 MVT VT) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003461 if (Constraint.size() == 1) {
3462 switch (Constraint[0]) {
3463 case 'r':
James Y Knight3994be82015-08-10 19:11:39 +00003464 if (VT == MVT::v2i32)
3465 return std::make_pair(0U, &SP::IntPairRegClass);
3466 else
3467 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003468 }
James Y Knight3994be82015-08-10 19:11:39 +00003469 } else if (!Constraint.empty() && Constraint.size() <= 5
Venkatraman Govindarajudd634ca2014-01-22 03:18:42 +00003470 && Constraint[0] == '{' && *(Constraint.end()-1) == '}') {
3471 // constraint = '{r<d>}'
3472 // Remove the braces from around the name.
3473 StringRef name(Constraint.data()+1, Constraint.size()-2);
3474 // Handle register aliases:
3475 // r0-r7 -> g0-g7
3476 // r8-r15 -> o0-o7
3477 // r16-r23 -> l0-l7
3478 // r24-r31 -> i0-i7
3479 uint64_t intVal = 0;
3480 if (name.substr(0, 1).equals("r")
3481 && !name.substr(1).getAsInteger(10, intVal) && intVal <= 31) {
3482 const char regTypes[] = { 'g', 'o', 'l', 'i' };
3483 char regType = regTypes[intVal/8];
3484 char regIdx = '0' + (intVal % 8);
3485 char tmp[] = { '{', regType, regIdx, '}', 0 };
3486 std::string newConstraint = std::string(tmp);
Eric Christopher11e4df72015-02-26 22:38:43 +00003487 return TargetLowering::getRegForInlineAsmConstraint(TRI, newConstraint,
3488 VT);
Venkatraman Govindarajudd634ca2014-01-22 03:18:42 +00003489 }
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003490 }
3491
Eric Christopher11e4df72015-02-26 22:38:43 +00003492 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003493}
3494
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003495bool
3496SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3497 // The Sparc target isn't yet aware of offsets.
3498 return false;
3499}
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00003500
3501void SparcTargetLowering::ReplaceNodeResults(SDNode *N,
3502 SmallVectorImpl<SDValue>& Results,
3503 SelectionDAG &DAG) const {
3504
3505 SDLoc dl(N);
3506
3507 RTLIB::Libcall libCall = RTLIB::UNKNOWN_LIBCALL;
3508
3509 switch (N->getOpcode()) {
3510 default:
3511 llvm_unreachable("Do not know how to custom type legalize this operation!");
3512
3513 case ISD::FP_TO_SINT:
3514 case ISD::FP_TO_UINT:
3515 // Custom lower only if it involves f128 or i64.
3516 if (N->getOperand(0).getValueType() != MVT::f128
3517 || N->getValueType(0) != MVT::i64)
3518 return;
3519 libCall = ((N->getOpcode() == ISD::FP_TO_SINT)
3520 ? RTLIB::FPTOSINT_F128_I64
3521 : RTLIB::FPTOUINT_F128_I64);
3522
3523 Results.push_back(LowerF128Op(SDValue(N, 0),
3524 DAG,
3525 getLibcallName(libCall),
3526 1));
3527 return;
3528
3529 case ISD::SINT_TO_FP:
3530 case ISD::UINT_TO_FP:
3531 // Custom lower only if it involves f128 or i64.
3532 if (N->getValueType(0) != MVT::f128
3533 || N->getOperand(0).getValueType() != MVT::i64)
3534 return;
3535
3536 libCall = ((N->getOpcode() == ISD::SINT_TO_FP)
3537 ? RTLIB::SINTTOFP_I64_F128
3538 : RTLIB::UINTTOFP_I64_F128);
3539
3540 Results.push_back(LowerF128Op(SDValue(N, 0),
3541 DAG,
3542 getLibcallName(libCall),
3543 1));
3544 return;
James Y Knight3994be82015-08-10 19:11:39 +00003545 case ISD::LOAD: {
3546 LoadSDNode *Ld = cast<LoadSDNode>(N);
3547 // Custom handling only for i64: turn i64 load into a v2i32 load,
3548 // and a bitcast.
3549 if (Ld->getValueType(0) != MVT::i64 || Ld->getMemoryVT() != MVT::i64)
3550 return;
3551
3552 SDLoc dl(N);
3553 SDValue LoadRes = DAG.getExtLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00003554 Ld->getExtensionType(), dl, MVT::v2i32, Ld->getChain(),
3555 Ld->getBasePtr(), Ld->getPointerInfo(), MVT::v2i32, Ld->getAlignment(),
3556 Ld->getMemOperand()->getFlags(), Ld->getAAInfo());
James Y Knight3994be82015-08-10 19:11:39 +00003557
3558 SDValue Res = DAG.getNode(ISD::BITCAST, dl, MVT::i64, LoadRes);
3559 Results.push_back(Res);
3560 Results.push_back(LoadRes.getValue(1));
3561 return;
3562 }
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00003563 }
3564}
Marcin Koscielnicki33571e22016-04-26 10:37:14 +00003565
3566// Override to enable LOAD_STACK_GUARD lowering on Linux.
3567bool SparcTargetLowering::useLoadStackGuardNode() const {
3568 if (!Subtarget->isTargetLinux())
3569 return TargetLowering::useLoadStackGuardNode();
3570 return true;
3571}
3572
3573// Override to disable global variable loading on Linux.
3574void SparcTargetLowering::insertSSPDeclarations(Module &M) const {
3575 if (!Subtarget->isTargetLinux())
3576 return TargetLowering::insertSSPDeclarations(M);
3577}