blob: 38620705784b4d9e4c764ed7590e91c810a92695 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
26 let TSFlags{63} = isRegisterLoad;
27 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000028}
29
30class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
31 : AMDGPUInst<outs, ins, asm, pattern> {
32
33 field bits<32> Inst = 0xffffffff;
34
35}
36
Matt Arsenaultf171cf22014-07-14 23:40:49 +000037def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
38def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
39
Tom Stellard75aadc22012-12-11 21:25:42 +000040def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000041def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000042
Matt Arsenault4d7d3832014-04-15 22:32:49 +000043def u32imm : Operand<i32> {
44 let PrintMethod = "printU32ImmOperand";
45}
46
47def u16imm : Operand<i16> {
48 let PrintMethod = "printU16ImmOperand";
49}
50
51def u8imm : Operand<i8> {
52 let PrintMethod = "printU8ImmOperand";
53}
54
Tom Stellardbc5b5372014-06-13 16:38:59 +000055//===--------------------------------------------------------------------===//
56// Custom Operands
57//===--------------------------------------------------------------------===//
58def brtarget : Operand<OtherVT>;
59
Tom Stellardc0845332013-11-22 23:07:58 +000060//===----------------------------------------------------------------------===//
61// PatLeafs for floating-point comparisons
62//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000063
Tom Stellard0351ea22013-09-28 02:50:50 +000064def COND_OEQ : PatLeaf <
65 (cond),
66 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
67>;
68
Tom Stellard0351ea22013-09-28 02:50:50 +000069def COND_OGT : PatLeaf <
70 (cond),
71 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
72>;
73
Tom Stellard0351ea22013-09-28 02:50:50 +000074def COND_OGE : PatLeaf <
75 (cond),
76 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
77>;
78
Tom Stellardc0845332013-11-22 23:07:58 +000079def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000080 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000081 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +000082>;
83
Tom Stellardc0845332013-11-22 23:07:58 +000084def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000085 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000086 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
87>;
88
89def COND_UNE : PatLeaf <
90 (cond),
91 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
92>;
93
94def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
95def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
96
97//===----------------------------------------------------------------------===//
98// PatLeafs for unsigned comparisons
99//===----------------------------------------------------------------------===//
100
101def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
102def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
103def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
104def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
105
106//===----------------------------------------------------------------------===//
107// PatLeafs for signed comparisons
108//===----------------------------------------------------------------------===//
109
110def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
111def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
112def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
113def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
114
115//===----------------------------------------------------------------------===//
116// PatLeafs for integer equality
117//===----------------------------------------------------------------------===//
118
119def COND_EQ : PatLeaf <
120 (cond),
121 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
122>;
123
124def COND_NE : PatLeaf <
125 (cond),
126 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000127>;
128
Christian Konigb19849a2013-02-21 15:17:04 +0000129def COND_NULL : PatLeaf <
130 (cond),
131 [{return false;}]
132>;
133
Tom Stellard75aadc22012-12-11 21:25:42 +0000134//===----------------------------------------------------------------------===//
135// Load/Store Pattern Fragments
136//===----------------------------------------------------------------------===//
137
Tom Stellardbc5b5372014-06-13 16:38:59 +0000138def global_store : PatFrag<(ops node:$val, node:$ptr),
139 (store node:$val, node:$ptr), [{
140 return isGlobalStore(dyn_cast<StoreSDNode>(N));
141}]>;
142
143// Global address space loads
144def global_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
145 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
146}]>;
147
148// Constant address space loads
149def constant_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
150 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
151}]>;
152
Tom Stellard31209cc2013-07-15 19:00:09 +0000153def az_extload : PatFrag<(ops node:$ptr), (unindexedload node:$ptr), [{
154 LoadSDNode *L = cast<LoadSDNode>(N);
155 return L->getExtensionType() == ISD::ZEXTLOAD ||
156 L->getExtensionType() == ISD::EXTLOAD;
157}]>;
158
Tom Stellard33dd04b2013-07-23 01:47:52 +0000159def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
160 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
161}]>;
162
Tom Stellardc6f4a292013-08-26 15:05:59 +0000163def az_extloadi8_global : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
164 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
165}]>;
166
Tom Stellard9f950332013-07-23 01:48:35 +0000167def sextloadi8_global : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
Tom Stellard75aadc22012-12-11 21:25:42 +0000168 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
169}]>;
170
Tom Stellard33dd04b2013-07-23 01:47:52 +0000171def az_extloadi8_constant : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard9f950332013-07-23 01:48:35 +0000172 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
173}]>;
174
175def sextloadi8_constant : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
176 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
177}]>;
178
Tom Stellardc6f4a292013-08-26 15:05:59 +0000179def az_extloadi8_local : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
180 return isLocalLoad(dyn_cast<LoadSDNode>(N));
181}]>;
182
183def sextloadi8_local : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
184 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellard33dd04b2013-07-23 01:47:52 +0000185}]>;
186
187def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
188 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
189}]>;
190
191def az_extloadi16_global : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
192 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
193}]>;
194
Tom Stellard9f950332013-07-23 01:48:35 +0000195def sextloadi16_global : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
Tom Stellard07a10a32013-06-03 17:39:43 +0000196 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
197}]>;
198
Tom Stellard9f950332013-07-23 01:48:35 +0000199def az_extloadi16_constant : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
200 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
201}]>;
202
203def sextloadi16_constant : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
204 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
205}]>;
206
Tom Stellardc6f4a292013-08-26 15:05:59 +0000207def az_extloadi16_local : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
208 return isLocalLoad(dyn_cast<LoadSDNode>(N));
209}]>;
210
211def sextloadi16_local : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
212 return isLocalLoad(dyn_cast<LoadSDNode>(N));
213}]>;
214
Tom Stellard31209cc2013-07-15 19:00:09 +0000215def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
216 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
217}]>;
218
219def az_extloadi32_global : PatFrag<(ops node:$ptr),
220 (az_extloadi32 node:$ptr), [{
221 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
222}]>;
223
224def az_extloadi32_constant : PatFrag<(ops node:$ptr),
225 (az_extloadi32 node:$ptr), [{
226 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
227}]>;
228
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000229def truncstorei8_global : PatFrag<(ops node:$val, node:$ptr),
230 (truncstorei8 node:$val, node:$ptr), [{
231 return isGlobalStore(dyn_cast<StoreSDNode>(N));
232}]>;
233
234def truncstorei16_global : PatFrag<(ops node:$val, node:$ptr),
235 (truncstorei16 node:$val, node:$ptr), [{
236 return isGlobalStore(dyn_cast<StoreSDNode>(N));
237}]>;
238
Tom Stellardc026e8b2013-06-28 15:47:08 +0000239def local_store : PatFrag<(ops node:$val, node:$ptr),
240 (store node:$val, node:$ptr), [{
Tom Stellardf3d166a2013-08-26 15:05:49 +0000241 return isLocalStore(dyn_cast<StoreSDNode>(N));
242}]>;
243
244def truncstorei8_local : PatFrag<(ops node:$val, node:$ptr),
245 (truncstorei8 node:$val, node:$ptr), [{
246 return isLocalStore(dyn_cast<StoreSDNode>(N));
247}]>;
248
249def truncstorei16_local : PatFrag<(ops node:$val, node:$ptr),
250 (truncstorei16 node:$val, node:$ptr), [{
251 return isLocalStore(dyn_cast<StoreSDNode>(N));
252}]>;
253
254def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
255 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000256}]>;
257
Matt Arsenault72574102014-06-11 18:08:34 +0000258
259class local_binary_atomic_op<SDNode atomic_op> :
260 PatFrag<(ops node:$ptr, node:$value),
261 (atomic_op node:$ptr, node:$value), [{
262 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000263}]>;
264
Matt Arsenault72574102014-06-11 18:08:34 +0000265
266def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
267def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
268def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
269def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
270def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
271def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
272def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
273def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
274def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
275def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
276def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000277
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000278def mskor_global : PatFrag<(ops node:$val, node:$ptr),
279 (AMDGPUstore_mskor node:$val, node:$ptr), [{
280 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
281}]>;
282
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000283def atomic_cmp_swap_32_local :
284 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
285 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
286 AtomicSDNode *AN = cast<AtomicSDNode>(N);
287 return AN->getMemoryVT() == MVT::i32 &&
288 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
289}]>;
290
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000291def atomic_cmp_swap_64_local :
292 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
293 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
294 AtomicSDNode *AN = cast<AtomicSDNode>(N);
295 return AN->getMemoryVT() == MVT::i64 &&
296 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
297}]>;
298
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000299
Tom Stellard75aadc22012-12-11 21:25:42 +0000300class Constants {
301int TWO_PI = 0x40c90fdb;
302int PI = 0x40490fdb;
303int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000304int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000305int FP32_NEG_ONE = 0xbf800000;
306int FP32_ONE = 0x3f800000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000307}
308def CONST : Constants;
309
310def FP_ZERO : PatLeaf <
311 (fpimm),
312 [{return N->getValueAPF().isZero();}]
313>;
314
315def FP_ONE : PatLeaf <
316 (fpimm),
317 [{return N->isExactlyValue(1.0);}]
318>;
319
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000320let isCodeGenOnly = 1, isPseudo = 1 in {
321
322let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000323
324class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
325 (outs rc:$dst),
326 (ins rc:$src0),
327 "CLAMP $dst, $src0",
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000328 [(set f32:$dst, (AMDGPUclamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000329>;
330
331class FABS <RegisterClass rc> : AMDGPUShaderInst <
332 (outs rc:$dst),
333 (ins rc:$src0),
334 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000335 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000336>;
337
338class FNEG <RegisterClass rc> : AMDGPUShaderInst <
339 (outs rc:$dst),
340 (ins rc:$src0),
341 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000342 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000343>;
344
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000345} // usesCustomInserter = 1
346
347multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
348 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000349let UseNamedOperandTable = 1 in {
350
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000351 def RegisterLoad : AMDGPUShaderInst <
352 (outs dstClass:$dst),
353 (ins addrClass:$addr, i32imm:$chan),
354 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000355 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000356 > {
357 let isRegisterLoad = 1;
358 }
359
360 def RegisterStore : AMDGPUShaderInst <
361 (outs),
362 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
363 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000364 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000365 > {
366 let isRegisterStore = 1;
367 }
368}
Tom Stellard81d871d2013-11-13 23:36:50 +0000369}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000370
371} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000372
373/* Generic helper patterns for intrinsics */
374/* -------------------------------------- */
375
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000376class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
377 : Pat <
378 (fpow f32:$src0, f32:$src1),
379 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000380>;
381
382/* Other helper patterns */
383/* --------------------- */
384
385/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000386class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000387 SubRegIndex sub_reg>
388 : Pat<
389 (sub_type (vector_extract vec_type:$src, sub_idx)),
390 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000391>;
392
393/* Insert element pattern */
394class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000395 int sub_idx, SubRegIndex sub_reg>
396 : Pat <
397 (vector_insert vec_type:$vec, elem_type:$elem, sub_idx),
398 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000399>;
400
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000401// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
402// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000403// bitconvert pattern
404class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
405 (dt (bitconvert (st rc:$src0))),
406 (dt rc:$src0)
407>;
408
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000409// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
410// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000411class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
412 (vt (AMDGPUdwordaddr (vt rc:$addr))),
413 (vt rc:$addr)
414>;
415
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000416// BFI_INT patterns
417
Matt Arsenault6e439652014-06-10 19:00:20 +0000418multiclass BFIPatterns <Instruction BFI_INT, Instruction LoadImm32> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000419
420 // Definition from ISA doc:
421 // (y & x) | (z & ~x)
422 def : Pat <
423 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
424 (BFI_INT $x, $y, $z)
425 >;
426
427 // SHA-256 Ch function
428 // z ^ (x & (y ^ z))
429 def : Pat <
430 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
431 (BFI_INT $x, $y, $z)
432 >;
433
Matt Arsenault6e439652014-06-10 19:00:20 +0000434 def : Pat <
435 (fcopysign f32:$src0, f32:$src1),
436 (BFI_INT (LoadImm32 0x7fffffff), $src0, $src1)
437 >;
438
439 def : Pat <
440 (f64 (fcopysign f64:$src0, f64:$src1)),
441 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
442 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0),
443 (BFI_INT (LoadImm32 0x7fffffff),
444 (i32 (EXTRACT_SUBREG $src0, sub1)),
445 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
446 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000447}
448
Tom Stellardeac65dd2013-05-03 17:21:20 +0000449// SHA-256 Ma patterns
450
451// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
452class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
453 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
454 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
455>;
456
Tom Stellard2b971eb2013-05-10 02:09:45 +0000457// Bitfield extract patterns
458
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000459/*
460
461XXX: The BFE pattern is not working correctly because the XForm is not being
462applied.
463
Tom Stellard2b971eb2013-05-10 02:09:45 +0000464def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>;
465def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}],
466 SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(CountTrailingOnes_32(N->getZExtValue()), MVT::i32);}]>>;
467
468class BFEPattern <Instruction BFE> : Pat <
469 (and (srl i32:$x, legalshift32:$y), bfemask:$z),
470 (BFE $x, $y, $z)
471>;
472
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000473*/
474
Tom Stellard5643c4a2013-05-20 15:02:19 +0000475// rotr pattern
476class ROTRPattern <Instruction BIT_ALIGN> : Pat <
477 (rotr i32:$src0, i32:$src1),
478 (BIT_ALIGN $src0, $src0, $src1)
479>;
480
Tom Stellard41fc7852013-07-23 01:48:42 +0000481// 24-bit arithmetic patterns
482def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>;
483
484/*
485class UMUL24Pattern <Instruction UMUL24> : Pat <
486 (mul U24:$x, U24:$y),
487 (UMUL24 $x, $y)
488>;
489*/
490
Matt Arsenaulteb260202014-05-22 18:00:15 +0000491class IMad24Pat<Instruction Inst> : Pat <
492 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
493 (Inst $src0, $src1, $src2)
494>;
495
496class UMad24Pat<Instruction Inst> : Pat <
497 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
498 (Inst $src0, $src1, $src2)
499>;
500
Matt Arsenault493c5f12014-05-22 18:00:24 +0000501multiclass Expand24IBitOps<Instruction MulInst, Instruction AddInst> {
502 def _expand_imad24 : Pat <
503 (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2),
504 (AddInst (MulInst $src0, $src1), $src2)
505 >;
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000506
Matt Arsenault493c5f12014-05-22 18:00:24 +0000507 def _expand_imul24 : Pat <
508 (AMDGPUmul_i24 i32:$src0, i32:$src1),
509 (MulInst $src0, $src1)
510 >;
511}
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000512
Matt Arsenault493c5f12014-05-22 18:00:24 +0000513multiclass Expand24UBitOps<Instruction MulInst, Instruction AddInst> {
514 def _expand_umad24 : Pat <
515 (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2),
516 (AddInst (MulInst $src0, $src1), $src2)
517 >;
518
519 def _expand_umul24 : Pat <
520 (AMDGPUmul_u24 i32:$src0, i32:$src1),
521 (MulInst $src0, $src1)
522 >;
523}
Matt Arsenaulteb260202014-05-22 18:00:15 +0000524
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000525class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
526 (fdiv FP_ONE, vt:$src),
527 (RcpInst $src)
528>;
529
Matt Arsenault257d48d2014-06-24 22:13:39 +0000530multiclass RsqPat<Instruction RsqInst, ValueType vt> {
531 def : Pat <
532 (fdiv FP_ONE, (fsqrt vt:$src)),
533 (RsqInst $src)
534 >;
535
536 def : Pat <
537 (AMDGPUrcp (fsqrt vt:$src)),
538 (RsqInst $src)
539 >;
540}
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000541
Tom Stellard75aadc22012-12-11 21:25:42 +0000542include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000543include "R700Instructions.td"
544include "EvergreenInstructions.td"
545include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000546
547include "SIInstrInfo.td"
548