blob: 20775df1b10baca46febf213be548ac403ad6218 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000016#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
17#define LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000024class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000025class MachineRegisterInfo;
26
27class AMDGPUTargetLowering : public TargetLowering {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000028protected:
29 const AMDGPUSubtarget *Subtarget;
30
Tom Stellardd86003e2013-08-14 23:25:00 +000031 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
32 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000033 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000034 /// \brief Lower vector stores by merging the vector elements into an integer
35 /// of the same bitwidth.
36 SDValue MergeVectorStore(const SDValue &Op, SelectionDAG &DAG) const;
37 /// \brief Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000038 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000039
Matt Arsenault16e31332014-09-10 21:44:27 +000040 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000041 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
42 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000043 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000044 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000045
46 SDValue LowerFROUND32(SDValue Op, SelectionDAG &DAG) const;
47 SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const;
48 SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000049 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
50
Matt Arsenaultf058d672016-01-11 16:50:29 +000051 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
52
Matt Arsenault5e0bdb82016-01-11 22:01:48 +000053 SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000054 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000055 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000056 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000057
Matt Arsenaultc9961752014-10-03 23:54:56 +000058 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
59 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
60 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
61
Matt Arsenault14d46452014-06-15 20:23:38 +000062 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
63
Matt Arsenault6e3a4512016-01-18 22:01:13 +000064protected:
Matt Arsenault8af47a02016-07-01 22:55:55 +000065 bool shouldCombineMemoryType(EVT VT) const;
Matt Arsenault327bb5a2016-07-01 22:47:50 +000066 SDValue performLoadCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultca3976f2014-07-15 02:06:31 +000067 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000068 SDValue performAndCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault24692112015-07-14 18:20:33 +000069 SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000070 SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault80edab92016-01-18 21:43:36 +000071 SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000072 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +000073 SDValue performCtlzCombine(const SDLoc &SL, SDValue Cond, SDValue LHS,
74 SDValue RHS, DAGCombinerInfo &DCI) const;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +000075 SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000076
Matt Arsenaultc9df7942014-06-11 03:29:54 +000077 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +000078
Tom Stellard067c8152014-07-21 14:01:14 +000079 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
80 SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +000081
Matt Arsenault6e3a4512016-01-18 22:01:13 +000082 /// Return 64-bit value Op as two 32-bit integers.
83 std::pair<SDValue, SDValue> split64BitValue(SDValue Op,
84 SelectionDAG &DAG) const;
Matt Arsenault33e3ece2016-01-18 22:09:04 +000085 SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const;
86 SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000087
Matt Arsenault83e60582014-07-24 17:10:35 +000088 /// \brief Split a vector load into 2 loads of half the vector.
89 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
90
Matt Arsenault83e60582014-07-24 17:10:35 +000091 /// \brief Split a vector store into 2 stores of half the vector.
Tom Stellardaf775432013-10-23 00:44:32 +000092 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +000093
Tom Stellard2ffc3302013-08-26 15:05:44 +000094 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +000095 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely5f715d32015-01-22 23:42:43 +000096 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Veselye5ca27d2014-08-12 17:31:20 +000097 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
Tom Stellardbf69d762014-11-15 01:07:53 +000098 void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG,
99 SmallVectorImpl<SDValue> &Results) const;
Tom Stellardaf775432013-10-23 00:44:32 +0000100 /// The SelectionDAGBuilder will automatically promote function arguments
101 /// with illegal types. However, this does not work for the AMDGPU targets
102 /// since the function arguments are stored in memory as these illegal types.
103 /// In order to handle this properly we need to get the origianl types sizes
104 /// from the LLVM IR Function and fixup the ISD:InputArg values before
105 /// passing them to AnalyzeFormalArguments()
106 void getOriginalFunctionArgs(SelectionDAG &DAG,
107 const Function *F,
108 const SmallVectorImpl<ISD::InputArg> &Ins,
109 SmallVectorImpl<ISD::InputArg> &OrigIns) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000110 void AnalyzeFormalArguments(CCState &State,
111 const SmallVectorImpl<ISD::InputArg> &Ins) const;
Marek Olsak8a0f3352016-01-13 17:23:04 +0000112 void AnalyzeReturn(CCState &State,
113 const SmallVectorImpl<ISD::OutputArg> &Outs) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000114
Tom Stellard75aadc22012-12-11 21:25:42 +0000115public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000116 AMDGPUTargetLowering(const TargetMachine &TM, const AMDGPUSubtarget &STI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000117
Craig Topper5656db42014-04-29 07:57:24 +0000118 bool isFAbsFree(EVT VT) const override;
119 bool isFNegFree(EVT VT) const override;
120 bool isTruncateFree(EVT Src, EVT Dest) const override;
121 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000122
Craig Topper5656db42014-04-29 07:57:24 +0000123 bool isZExtFree(Type *Src, Type *Dest) const override;
124 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000125 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000126
Craig Topper5656db42014-04-29 07:57:24 +0000127 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000128
Mehdi Amini44ede332015-07-09 02:09:04 +0000129 MVT getVectorIdxTy(const DataLayout &) const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000130 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000131
132 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
133 bool ShouldShrinkFPConstant(EVT VT) const override;
Matt Arsenault810cb622014-12-12 00:00:24 +0000134 bool shouldReduceLoadWidth(SDNode *Load,
135 ISD::LoadExtType ExtType,
136 EVT ExtVT) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000137
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000138 bool isLoadBitCastBeneficial(EVT, EVT) const final;
Matt Arsenault65ad1602015-05-24 00:51:27 +0000139
140 bool storeOfVectorConstantIsCheap(EVT MemVT,
141 unsigned NumElem,
142 unsigned AS) const override;
Matt Arsenault61dc2352015-10-12 23:59:50 +0000143 bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override;
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000144 bool isCheapToSpeculateCttz() const override;
145 bool isCheapToSpeculateCtlz() const override;
146
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000147 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Craig Topper5656db42014-04-29 07:57:24 +0000148 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000149 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
150 SelectionDAG &DAG) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000151 SDValue LowerCall(CallLoweringInfo &CLI,
152 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000153
Matt Arsenault19c54882015-08-26 18:37:13 +0000154 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op,
155 SelectionDAG &DAG) const;
156
Craig Topper5656db42014-04-29 07:57:24 +0000157 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000158 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000159 void ReplaceNodeResults(SDNode * N,
160 SmallVectorImpl<SDValue> &Results,
161 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000162
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000163 SDValue CombineFMinMaxLegacy(const SDLoc &DL, EVT VT, SDValue LHS,
164 SDValue RHS, SDValue True, SDValue False,
165 SDValue CC, DAGCombinerInfo &DCI) const;
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +0000166
Craig Topper5656db42014-04-29 07:57:24 +0000167 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000168
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000169 bool isFsqrtCheap(SDValue Operand, SelectionDAG &DAG) const override {
170 return true;
171 }
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000172 SDValue getRsqrtEstimate(SDValue Operand,
173 DAGCombinerInfo &DCI,
174 unsigned &RefinementSteps,
175 bool &UseOneConstNR) const override;
Matt Arsenaultbf0db912015-01-13 20:53:23 +0000176 SDValue getRecipEstimate(SDValue Operand,
177 DAGCombinerInfo &DCI,
178 unsigned &RefinementSteps) const override;
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000179
Craig Topper5656db42014-04-29 07:57:24 +0000180 virtual SDNode *PostISelFolding(MachineSDNode *N,
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000181 SelectionDAG &DAG) const = 0;
Christian Konigd910b7d2013-02-26 17:52:16 +0000182
Tom Stellard75aadc22012-12-11 21:25:42 +0000183 /// \brief Determine which of the bits specified in \p Mask are known to be
184 /// either zero or one and return them in the \p KnownZero and \p KnownOne
185 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000186 void computeKnownBitsForTargetNode(const SDValue Op,
187 APInt &KnownZero,
188 APInt &KnownOne,
189 const SelectionDAG &DAG,
190 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000191
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000192 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const SelectionDAG &DAG,
193 unsigned Depth = 0) const override;
Tom Stellardb02094e2014-07-21 15:45:01 +0000194
195 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
196 /// MachineFunction.
197 ///
198 /// \returns a RegisterSDNode representing Reg.
199 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
200 const TargetRegisterClass *RC,
201 unsigned Reg, EVT VT) const;
Tom Stellarddcb9f092015-07-09 21:20:37 +0000202
203 enum ImplicitParameter {
Jan Veselyfea814d2016-06-21 20:46:20 +0000204 FIRST_IMPLICIT,
205 GRID_DIM = FIRST_IMPLICIT,
206 GRID_OFFSET,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000207 };
208
209 /// \brief Helper function that returns the byte offset of the given
210 /// type of implicit parameter.
Matt Arsenault916cea52015-07-28 18:09:55 +0000211 uint32_t getImplicitParameterOffset(const AMDGPUMachineFunction *MFI,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000212 const ImplicitParameter Param) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000213};
214
215namespace AMDGPUISD {
216
Matthias Braund04893f2015-05-07 21:33:59 +0000217enum NodeType : unsigned {
Tom Stellard75aadc22012-12-11 21:25:42 +0000218 // AMDIL ISD Opcodes
219 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000220 CALL, // Function call based on a single integer
221 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000222 BRANCH_COND,
223 // End AMDIL ISD Opcodes
Matt Arsenault9babdf42016-06-22 20:15:28 +0000224 ENDPGM,
225 RETURN,
Tom Stellard75aadc22012-12-11 21:25:42 +0000226 DWORDADDR,
227 FRACT,
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000228 CLAMP,
Wei Ding07e03712016-07-28 16:42:13 +0000229 // This is SETCC with the full mask result which is used for a compare with a
230 // result bit per item in the wavefront.
231 SETCC,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000232
233 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
234 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000235 COS_HW,
236 SIN_HW,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000237 FMAX_LEGACY,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000238 FMIN_LEGACY,
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000239 FMAX3,
240 SMAX3,
241 UMAX3,
242 FMIN3,
243 SMIN3,
244 UMIN3,
Matt Arsenaultf639c322016-01-28 20:53:42 +0000245 FMED3,
246 SMED3,
247 UMED3,
Tom Stellard75aadc22012-12-11 21:25:42 +0000248 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000249 DIV_SCALE,
250 DIV_FMAS,
251 DIV_FIXUP,
252 TRIG_PREOP, // 1 ULP max error for f64
253
254 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
255 // For f64, max error 2^29 ULP, handles denormals.
256 RCP,
257 RSQ,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000258 RCP_LEGACY,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000259 RSQ_LEGACY,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000260 FMUL_LEGACY,
Matt Arsenault79963e82016-02-13 01:03:00 +0000261 RSQ_CLAMP,
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000262 LDEXP,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000263 FP_CLASS,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000264 DOT4,
Jan Vesely808fff52015-04-30 17:15:56 +0000265 CARRY,
266 BORROW,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000267 BFE_U32, // Extract range of bits with zero extension to 32-bits.
268 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000269 BFI, // (src0 & src1) | (~src0 & src2)
270 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000271 FFBH_U32, // ctlz with -1 if input is zero.
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000272 FFBH_I32,
Tom Stellard50122a52014-04-07 19:45:41 +0000273 MUL_U24,
274 MUL_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000275 MAD_U24,
276 MAD_I24,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000277 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000278 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000279 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000280 REGISTER_LOAD,
281 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000282 LOAD_INPUT,
283 SAMPLE,
284 SAMPLEB,
285 SAMPLED,
286 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000287
288 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
289 CVT_F32_UBYTE0,
290 CVT_F32_UBYTE1,
291 CVT_F32_UBYTE2,
292 CVT_F32_UBYTE3,
Tom Stellard880a80a2014-06-17 16:53:14 +0000293 /// This node is for VLIW targets and it is used to represent a vector
294 /// that is stored in consecutive registers with the same channel.
295 /// For example:
296 /// |X |Y|Z|W|
297 /// T0|v.x| | | |
298 /// T1|v.y| | | |
299 /// T2|v.z| | | |
300 /// T3|v.w| | | |
301 BUILD_VERTICAL_VECTOR,
Tom Stellard067c8152014-07-21 14:01:14 +0000302 /// Pointer to the start of the shader's constant data.
303 CONST_DATA_PTR,
Tom Stellardfc92e772015-05-12 14:18:14 +0000304 SENDMSG,
Tom Stellard2a9d9472015-05-12 15:00:46 +0000305 INTERP_MOV,
306 INTERP_P1,
307 INTERP_P2,
Tom Stellardbf3e6e52016-06-14 20:29:59 +0000308 PC_ADD_REL_OFFSET,
Matt Arsenault03006fd2016-07-19 16:27:56 +0000309 KILL,
Tom Stellard9fa17912013-08-14 23:24:45 +0000310 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000311 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000312 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000313 TBUFFER_STORE_FORMAT,
Tom Stellard354a43c2016-04-01 18:27:37 +0000314 ATOMIC_CMP_SWAP,
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000315 ATOMIC_INC,
316 ATOMIC_DEC,
Tom Stellard75aadc22012-12-11 21:25:42 +0000317 LAST_AMDGPU_ISD_NUMBER
318};
319
320
321} // End namespace AMDGPUISD
322
Tom Stellard75aadc22012-12-11 21:25:42 +0000323} // End namespace llvm
324
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000325#endif