blob: 9a0fc66a96b9122846be5c9d81378d6ecdb7c02b [file] [log] [blame]
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen4d7432e2010-12-10 22:21:05 +000015#include "AllocationOrder.h"
Jakob Stoklund Olesen91cbcaf2011-04-02 06:03:35 +000016#include "InterferenceCache.h"
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +000017#include "LiveDebugVariables.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000018#include "RegAllocBase.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000019#include "SpillPlacement.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "Spiller.h"
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +000021#include "SplitKit.h"
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000022#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000023#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000024#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000025#include "llvm/CodeGen/EdgeBundles.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000026#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000027#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000028#include "llvm/CodeGen/LiveRegMatrix.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000029#include "llvm/CodeGen/LiveStackAnalysis.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000030#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000031#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000032#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000033#include "llvm/CodeGen/MachineLoopInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
Wei Mi9a16d652016-04-13 03:08:27 +000035#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000036#include "llvm/CodeGen/RegAllocRegistry.h"
Quentin Colombet1fb3362a2014-01-02 22:47:22 +000037#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/CodeGen/VirtRegMap.h"
Quentin Colombet96bd2a12014-04-04 02:05:21 +000039#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000040#include "llvm/PassAnalysisSupport.h"
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +000041#include "llvm/Support/BranchProbability.h"
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +000042#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000043#include "llvm/Support/Debug.h"
44#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +000045#include "llvm/Support/Timer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/raw_ostream.h"
Wei Mi9a16d652016-04-13 03:08:27 +000047#include "llvm/Target/TargetInstrInfo.h"
Quentin Colombet5caa6a22014-07-02 18:32:04 +000048#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +000049#include <queue>
50
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000051using namespace llvm;
52
Chandler Carruth1b9dde02014-04-22 02:02:50 +000053#define DEBUG_TYPE "regalloc"
54
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000055STATISTIC(NumGlobalSplits, "Number of split global live ranges");
56STATISTIC(NumLocalSplits, "Number of split local live ranges");
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000057STATISTIC(NumEvicted, "Number of interferences evicted");
58
Wei Mi9a16d652016-04-13 03:08:27 +000059static cl::opt<SplitEditor::ComplementSpillMode> SplitSpillMode(
60 "split-spill-mode", cl::Hidden,
61 cl::desc("Spill mode for splitting live ranges"),
62 cl::values(clEnumValN(SplitEditor::SM_Partition, "default", "Default"),
63 clEnumValN(SplitEditor::SM_Size, "size", "Optimize for size"),
Mehdi Amini732afdd2016-10-08 19:41:06 +000064 clEnumValN(SplitEditor::SM_Speed, "speed", "Optimize for speed")),
Wei Mi9a16d652016-04-13 03:08:27 +000065 cl::init(SplitEditor::SM_Speed));
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +000066
Quentin Colombet87769712014-02-05 22:13:59 +000067static cl::opt<unsigned>
68LastChanceRecoloringMaxDepth("lcr-max-depth", cl::Hidden,
69 cl::desc("Last chance recoloring max depth"),
70 cl::init(5));
71
72static cl::opt<unsigned> LastChanceRecoloringMaxInterference(
73 "lcr-max-interf", cl::Hidden,
74 cl::desc("Last chance recoloring maximum number of considered"
75 " interference at a time"),
76 cl::init(8));
77
Quentin Colombet567e30b2014-04-11 21:39:44 +000078static cl::opt<bool>
Quentin Colombet4344da12014-04-11 21:51:09 +000079ExhaustiveSearch("exhaustive-register-search", cl::NotHidden,
Quentin Colombet567e30b2014-04-11 21:39:44 +000080 cl::desc("Exhaustive Search for registers bypassing the depth "
81 "and interference cutoffs of last chance recoloring"));
82
Quentin Colombete1a36632014-07-01 14:08:37 +000083static cl::opt<bool> EnableLocalReassignment(
84 "enable-local-reassign", cl::Hidden,
85 cl::desc("Local reassignment can yield better allocation decisions, but "
86 "may be compile time intensive"),
Quentin Colombet5caa6a22014-07-02 18:32:04 +000087 cl::init(false));
Quentin Colombete1a36632014-07-01 14:08:37 +000088
Quentin Colombet11922942015-07-17 23:04:06 +000089static cl::opt<bool> EnableDeferredSpilling(
90 "enable-deferred-spilling", cl::Hidden,
91 cl::desc("Instead of spilling a variable right away, defer the actual "
92 "code insertion to the end of the allocation. That way the "
93 "allocator might still find a suitable coloring for this "
94 "variable because of other evicted variables."),
95 cl::init(false));
96
Manman Ren78cf02a2014-03-25 00:16:25 +000097// FIXME: Find a good default for this flag and remove the flag.
98static cl::opt<unsigned>
99CSRFirstTimeCost("regalloc-csr-first-time-cost",
100 cl::desc("Cost for first time use of callee-saved register."),
101 cl::init(0), cl::Hidden);
102
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000103static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
104 createGreedyRegisterAllocator);
105
106namespace {
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000107class RAGreedy : public MachineFunctionPass,
108 public RegAllocBase,
109 private LiveRangeEdit::Delegate {
Quentin Colombet87769712014-02-05 22:13:59 +0000110 // Convenient shortcuts.
111 typedef std::priority_queue<std::pair<unsigned, unsigned> > PQueue;
112 typedef SmallPtrSet<LiveInterval *, 4> SmallLISet;
113 typedef SmallSet<unsigned, 16> SmallVirtRegSet;
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000114
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000115 // context
116 MachineFunction *MF;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000117
Quentin Colombet1fb3362a2014-01-02 22:47:22 +0000118 // Shortcuts to some useful interface.
119 const TargetInstrInfo *TII;
120 const TargetRegisterInfo *TRI;
121 RegisterClassInfo RCI;
122
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000123 // analyses
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000124 SlotIndexes *Indexes;
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000125 MachineBlockFrequencyInfo *MBFI;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000126 MachineDominatorTree *DomTree;
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +0000127 MachineLoopInfo *Loops;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000128 EdgeBundles *Bundles;
129 SpillPlacement *SpillPlacer;
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +0000130 LiveDebugVariables *DebugVars;
Wei Mic0223702016-07-08 21:08:09 +0000131 AliasAnalysis *AA;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000132
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000133 // state
Ahmed Charles56440fd2014-03-06 05:51:42 +0000134 std::unique_ptr<Spiller> SpillerInstance;
Quentin Colombet87769712014-02-05 22:13:59 +0000135 PQueue Queue;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000136 unsigned NextCascade;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000137
138 // Live ranges pass through a number of stages as we try to allocate them.
139 // Some of the stages may also create new live ranges:
140 //
141 // - Region splitting.
142 // - Per-block splitting.
143 // - Local splitting.
144 // - Spilling.
145 //
146 // Ranges produced by one of the stages skip the previous stages when they are
147 // dequeued. This improves performance because we can skip interference checks
148 // that are unlikely to give any results. It also guarantees that the live
149 // range splitting algorithm terminates, something that is otherwise hard to
150 // ensure.
151 enum LiveRangeStage {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000152 /// Newly created live range that has never been queued.
153 RS_New,
154
155 /// Only attempt assignment and eviction. Then requeue as RS_Split.
156 RS_Assign,
157
158 /// Attempt live range splitting if assignment is impossible.
159 RS_Split,
160
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000161 /// Attempt more aggressive live range splitting that is guaranteed to make
162 /// progress. This is used for split products that may not be making
163 /// progress.
164 RS_Split2,
165
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000166 /// Live range will be spilled. No more splitting will be attempted.
167 RS_Spill,
168
Quentin Colombet11922942015-07-17 23:04:06 +0000169
170 /// Live range is in memory. Because of other evictions, it might get moved
171 /// in a register in the end.
172 RS_Memory,
173
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000174 /// There is nothing more we can do to this live range. Abort compilation
175 /// if it can't be assigned.
176 RS_Done
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000177 };
178
Quentin Colombet96bd2a12014-04-04 02:05:21 +0000179 // Enum CutOffStage to keep a track whether the register allocation failed
180 // because of the cutoffs encountered in last chance recoloring.
181 // Note: This is used as bitmask. New value should be next power of 2.
182 enum CutOffStage {
183 // No cutoffs encountered
184 CO_None = 0,
185
186 // lcr-max-depth cutoff encountered
187 CO_Depth = 1,
188
189 // lcr-max-interf cutoff encountered
190 CO_Interf = 2
191 };
192
193 uint8_t CutOffInfo;
194
Eli Friedman78bffa52013-09-10 23:18:14 +0000195#ifndef NDEBUG
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000196 static const char *const StageName[];
Eli Friedman78bffa52013-09-10 23:18:14 +0000197#endif
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000198
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000199 // RegInfo - Keep additional information about each live range.
200 struct RegInfo {
201 LiveRangeStage Stage;
202
203 // Cascade - Eviction loop prevention. See canEvictInterference().
204 unsigned Cascade;
205
206 RegInfo() : Stage(RS_New), Cascade(0) {}
207 };
208
209 IndexedMap<RegInfo, VirtReg2IndexFunctor> ExtraRegInfo;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000210
211 LiveRangeStage getStage(const LiveInterval &VirtReg) const {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000212 return ExtraRegInfo[VirtReg.reg].Stage;
213 }
214
215 void setStage(const LiveInterval &VirtReg, LiveRangeStage Stage) {
216 ExtraRegInfo.resize(MRI->getNumVirtRegs());
217 ExtraRegInfo[VirtReg.reg].Stage = Stage;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000218 }
219
220 template<typename Iterator>
221 void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000222 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000223 for (;Begin != End; ++Begin) {
Mark Laceyf9ea8852013-08-14 23:50:04 +0000224 unsigned Reg = *Begin;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000225 if (ExtraRegInfo[Reg].Stage == RS_New)
226 ExtraRegInfo[Reg].Stage = NewStage;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000227 }
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000228 }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000229
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000230 /// Cost of evicting interference.
231 struct EvictionCost {
232 unsigned BrokenHints; ///< Total number of broken hints.
233 float MaxWeight; ///< Maximum spill weight evicted.
234
Andrew Trick3621b8a2013-11-22 19:07:38 +0000235 EvictionCost(): BrokenHints(0), MaxWeight(0) {}
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000236
Andrew Trick84852572013-07-25 18:35:14 +0000237 bool isMax() const { return BrokenHints == ~0u; }
238
Andrew Trick3621b8a2013-11-22 19:07:38 +0000239 void setMax() { BrokenHints = ~0u; }
240
241 void setBrokenHints(unsigned NHints) { BrokenHints = NHints; }
242
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000243 bool operator<(const EvictionCost &O) const {
Benjamin Kramerb2f034b2014-03-03 19:58:30 +0000244 return std::tie(BrokenHints, MaxWeight) <
245 std::tie(O.BrokenHints, O.MaxWeight);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000246 }
247 };
248
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000249 // splitting state.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000250 std::unique_ptr<SplitAnalysis> SA;
251 std::unique_ptr<SplitEditor> SE;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000252
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000253 /// Cached per-block interference maps
254 InterferenceCache IntfCache;
255
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000256 /// All basic blocks where the current register has uses.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000257 SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000258
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000259 /// Global live range splitting candidate info.
260 struct GlobalSplitCandidate {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000261 // Register intended for assignment, or 0.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000262 unsigned PhysReg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000263
264 // SplitKit interval index for this candidate.
265 unsigned IntvIdx;
266
267 // Interference for PhysReg.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000268 InterferenceCache::Cursor Intf;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000269
270 // Bundles where this candidate should be live.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000271 BitVector LiveBundles;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000272 SmallVector<unsigned, 8> ActiveBlocks;
273
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000274 void reset(InterferenceCache &Cache, unsigned Reg) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000275 PhysReg = Reg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000276 IntvIdx = 0;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000277 Intf.setPhysReg(Cache, Reg);
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000278 LiveBundles.clear();
279 ActiveBlocks.clear();
280 }
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000281
282 // Set B[i] = C for every live bundle where B[i] was NoCand.
283 unsigned getBundles(SmallVectorImpl<unsigned> &B, unsigned C) {
284 unsigned Count = 0;
285 for (int i = LiveBundles.find_first(); i >= 0;
286 i = LiveBundles.find_next(i))
287 if (B[i] == NoCand) {
288 B[i] = C;
289 Count++;
290 }
291 return Count;
292 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000293 };
294
Aditya Nandakumarc1fd0dd2013-11-19 23:51:32 +0000295 /// Candidate info for each PhysReg in AllocationOrder.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000296 /// This vector never shrinks, but grows to the size of the largest register
297 /// class.
298 SmallVector<GlobalSplitCandidate, 32> GlobalCand;
299
Alp Toker61007d82014-03-02 03:20:38 +0000300 enum : unsigned { NoCand = ~0u };
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000301
302 /// Candidate map. Each edge bundle is assigned to a GlobalCand entry, or to
303 /// NoCand which indicates the stack interval.
304 SmallVector<unsigned, 32> BundleCand;
305
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +0000306 /// Callee-save register cost, calculated once per machine function.
307 BlockFrequency CSRCost;
308
Quentin Colombet5caa6a22014-07-02 18:32:04 +0000309 /// Run or not the local reassignment heuristic. This information is
310 /// obtained from the TargetSubtargetInfo.
311 bool EnableLocalReassign;
312
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000313 /// Set of broken hints that may be reconciled later because of eviction.
314 SmallSetVector<LiveInterval *, 8> SetOfBrokenHints;
315
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000316public:
317 RAGreedy();
318
319 /// Return the pass name.
Mehdi Amini117296c2016-10-01 02:56:57 +0000320 StringRef getPassName() const override { return "Greedy Register Allocator"; }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000321
322 /// RAGreedy analysis usage.
Craig Topper4584cd52014-03-07 09:26:03 +0000323 void getAnalysisUsage(AnalysisUsage &AU) const override;
324 void releaseMemory() override;
325 Spiller &spiller() override { return *SpillerInstance; }
326 void enqueue(LiveInterval *LI) override;
327 LiveInterval *dequeue() override;
328 unsigned selectOrSplit(LiveInterval&, SmallVectorImpl<unsigned>&) override;
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000329 void aboutToRemoveInterval(LiveInterval &) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000330
331 /// Perform register allocation.
Craig Topper4584cd52014-03-07 09:26:03 +0000332 bool runOnMachineFunction(MachineFunction &mf) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000333
Matthias Braun90799ce2016-08-23 21:19:49 +0000334 MachineFunctionProperties getRequiredProperties() const override {
335 return MachineFunctionProperties().set(
336 MachineFunctionProperties::Property::NoPHIs);
337 }
338
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000339 static char ID;
Andrew Trickccef0982010-12-09 18:15:21 +0000340
341private:
Quentin Colombet87769712014-02-05 22:13:59 +0000342 unsigned selectOrSplitImpl(LiveInterval &, SmallVectorImpl<unsigned> &,
343 SmallVirtRegSet &, unsigned = 0);
344
Craig Topper4584cd52014-03-07 09:26:03 +0000345 bool LRE_CanEraseVirtReg(unsigned) override;
346 void LRE_WillShrinkVirtReg(unsigned) override;
347 void LRE_DidCloneVirtReg(unsigned, unsigned) override;
Quentin Colombet87769712014-02-05 22:13:59 +0000348 void enqueue(PQueue &CurQueue, LiveInterval *LI);
349 LiveInterval *dequeue(PQueue &CurQueue);
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000350
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000351 BlockFrequency calcSpillCost();
352 bool addSplitConstraints(InterferenceCache::Cursor, BlockFrequency&);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000353 void addThroughConstraints(InterferenceCache::Cursor, ArrayRef<unsigned>);
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000354 void growRegion(GlobalSplitCandidate &Cand);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000355 BlockFrequency calcGlobalSplitCost(GlobalSplitCandidate&);
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000356 bool calcCompactRegion(GlobalSplitCandidate&);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000357 void splitAroundRegion(LiveRangeEdit&, ArrayRef<unsigned>);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000358 void calcGapWeights(unsigned, SmallVectorImpl<float>&);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000359 unsigned canReassign(LiveInterval &VirtReg, unsigned PhysReg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000360 bool shouldEvict(LiveInterval &A, bool, LiveInterval &B, bool);
361 bool canEvictInterference(LiveInterval&, unsigned, bool, EvictionCost&);
362 void evictInterference(LiveInterval&, unsigned,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000363 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000364 bool mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
365 SmallLISet &RecoloringCandidates,
366 const SmallVirtRegSet &FixedRegisters);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000367
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000368 unsigned tryAssign(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000369 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000370 unsigned tryEvict(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000371 SmallVectorImpl<unsigned>&, unsigned = ~0u);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000372 unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000373 SmallVectorImpl<unsigned>&);
Manman Ren9db66b32014-03-24 23:23:42 +0000374 /// Calculate cost of region splitting.
375 unsigned calculateRegionSplitCost(LiveInterval &VirtReg,
376 AllocationOrder &Order,
377 BlockFrequency &BestCost,
Manman Ren78cf02a2014-03-25 00:16:25 +0000378 unsigned &NumCands, bool IgnoreCSR);
Manman Ren9db66b32014-03-24 23:23:42 +0000379 /// Perform region splitting.
380 unsigned doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
381 bool HasCompact,
382 SmallVectorImpl<unsigned> &NewVRegs);
Manman Ren9dee4492014-03-27 21:21:57 +0000383 /// Check other options before using a callee-saved register for the first
384 /// time.
385 unsigned tryAssignCSRFirstTime(LiveInterval &VirtReg, AllocationOrder &Order,
386 unsigned PhysReg, unsigned &CostPerUseLimit,
387 SmallVectorImpl<unsigned> &NewVRegs);
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +0000388 void initializeCSRCost();
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +0000389 unsigned tryBlockSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000390 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +0000391 unsigned tryInstructionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000392 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000393 unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000394 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000395 unsigned trySplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000396 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000397 unsigned tryLastChanceRecoloring(LiveInterval &, AllocationOrder &,
398 SmallVectorImpl<unsigned> &,
399 SmallVirtRegSet &, unsigned);
400 bool tryRecoloringCandidates(PQueue &, SmallVectorImpl<unsigned> &,
401 SmallVirtRegSet &, unsigned);
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000402 void tryHintRecoloring(LiveInterval &);
403 void tryHintsRecoloring();
404
405 /// Model the information carried by one end of a copy.
406 struct HintInfo {
407 /// The frequency of the copy.
408 BlockFrequency Freq;
409 /// The virtual register or physical register.
410 unsigned Reg;
411 /// Its currently assigned register.
412 /// In case of a physical register Reg == PhysReg.
413 unsigned PhysReg;
414 HintInfo(BlockFrequency Freq, unsigned Reg, unsigned PhysReg)
415 : Freq(Freq), Reg(Reg), PhysReg(PhysReg) {}
416 };
417 typedef SmallVector<HintInfo, 4> HintsInfo;
418 BlockFrequency getBrokenHintFreq(const HintsInfo &, unsigned);
419 void collectHintInfo(unsigned, HintsInfo &);
Matthias Braun953393a2015-07-14 17:38:17 +0000420
421 bool isUnusedCalleeSavedReg(unsigned PhysReg) const;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000422};
423} // end anonymous namespace
424
425char RAGreedy::ID = 0;
Tom Stellard11e60ff2016-11-14 21:50:13 +0000426char &llvm::RAGreedyID = RAGreedy::ID;
427
428INITIALIZE_PASS_BEGIN(RAGreedy, "greedy",
429 "Greedy Register Allocator", false, false)
430INITIALIZE_PASS_DEPENDENCY(LiveDebugVariables)
431INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
432INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
433INITIALIZE_PASS_DEPENDENCY(RegisterCoalescer)
434INITIALIZE_PASS_DEPENDENCY(MachineScheduler)
435INITIALIZE_PASS_DEPENDENCY(LiveStacks)
436INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
437INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
438INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
439INITIALIZE_PASS_DEPENDENCY(LiveRegMatrix)
440INITIALIZE_PASS_DEPENDENCY(EdgeBundles)
441INITIALIZE_PASS_DEPENDENCY(SpillPlacement)
442INITIALIZE_PASS_END(RAGreedy, "greedy",
443 "Greedy Register Allocator", false, false)
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000444
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000445#ifndef NDEBUG
446const char *const RAGreedy::StageName[] = {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000447 "RS_New",
448 "RS_Assign",
449 "RS_Split",
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000450 "RS_Split2",
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000451 "RS_Spill",
Quentin Colombet11922942015-07-17 23:04:06 +0000452 "RS_Memory",
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000453 "RS_Done"
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000454};
455#endif
456
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000457// Hysteresis to use when comparing floats.
458// This helps stabilize decisions based on float comparisons.
NAKAMURA Takumia71003a2014-02-04 06:29:38 +0000459const float Hysteresis = (2007 / 2048.0f); // 0.97998046875
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000460
461
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000462FunctionPass* llvm::createGreedyRegisterAllocator() {
463 return new RAGreedy();
464}
465
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000466RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000467}
468
469void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
470 AU.setPreservesCFG();
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000471 AU.addRequired<MachineBlockFrequencyInfo>();
472 AU.addPreserved<MachineBlockFrequencyInfo>();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000473 AU.addRequired<AAResultsWrapperPass>();
474 AU.addPreserved<AAResultsWrapperPass>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000475 AU.addRequired<LiveIntervals>();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000476 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000477 AU.addRequired<SlotIndexes>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000478 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000479 AU.addRequired<LiveDebugVariables>();
480 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000481 AU.addRequired<LiveStacks>();
482 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000483 AU.addRequired<MachineDominatorTree>();
484 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000485 AU.addRequired<MachineLoopInfo>();
486 AU.addPreserved<MachineLoopInfo>();
487 AU.addRequired<VirtRegMap>();
488 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000489 AU.addRequired<LiveRegMatrix>();
490 AU.addPreserved<LiveRegMatrix>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000491 AU.addRequired<EdgeBundles>();
492 AU.addRequired<SpillPlacement>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000493 MachineFunctionPass::getAnalysisUsage(AU);
494}
495
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000496
497//===----------------------------------------------------------------------===//
498// LiveRangeEdit delegate methods
499//===----------------------------------------------------------------------===//
500
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000501bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000502 if (VRM->hasPhys(VirtReg)) {
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000503 LiveInterval &LI = LIS->getInterval(VirtReg);
504 Matrix->unassign(LI);
505 aboutToRemoveInterval(LI);
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000506 return true;
507 }
508 // Unassigned virtreg is probably in the priority queue.
509 // RegAllocBase will erase it after dequeueing.
510 return false;
511}
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000512
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000513void RAGreedy::LRE_WillShrinkVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000514 if (!VRM->hasPhys(VirtReg))
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000515 return;
516
517 // Register is assigned, put it back on the queue for reassignment.
518 LiveInterval &LI = LIS->getInterval(VirtReg);
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000519 Matrix->unassign(LI);
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000520 enqueue(&LI);
521}
522
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000523void RAGreedy::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
Jakob Stoklund Olesen811b9c42011-09-14 17:34:37 +0000524 // Cloning a register we haven't even heard about yet? Just ignore it.
525 if (!ExtraRegInfo.inBounds(Old))
526 return;
527
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000528 // LRE may clone a virtual register because dead code elimination causes it to
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000529 // be split into connected components. The new components are much smaller
530 // than the original, so they should get a new chance at being assigned.
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000531 // same stage as the parent.
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000532 ExtraRegInfo[Old].Stage = RS_Assign;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000533 ExtraRegInfo.grow(New);
534 ExtraRegInfo[New] = ExtraRegInfo[Old];
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000535}
536
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000537void RAGreedy::releaseMemory() {
David Blaikieb61064e2014-07-19 01:05:11 +0000538 SpillerInstance.reset();
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000539 ExtraRegInfo.clear();
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000540 GlobalCand.clear();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000541}
542
Quentin Colombet87769712014-02-05 22:13:59 +0000543void RAGreedy::enqueue(LiveInterval *LI) { enqueue(Queue, LI); }
544
545void RAGreedy::enqueue(PQueue &CurQueue, LiveInterval *LI) {
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000546 // Prioritize live ranges by size, assigning larger ranges first.
547 // The queue holds (size, reg) pairs.
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000548 const unsigned Size = LI->getSize();
549 const unsigned Reg = LI->reg;
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000550 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
551 "Can only enqueue virtual registers");
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000552 unsigned Prio;
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000553
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000554 ExtraRegInfo.grow(Reg);
555 if (ExtraRegInfo[Reg].Stage == RS_New)
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000556 ExtraRegInfo[Reg].Stage = RS_Assign;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000557
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000558 if (ExtraRegInfo[Reg].Stage == RS_Split) {
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000559 // Unsplit ranges that couldn't be allocated immediately are deferred until
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +0000560 // everything else has been allocated.
561 Prio = Size;
Quentin Colombet11922942015-07-17 23:04:06 +0000562 } else if (ExtraRegInfo[Reg].Stage == RS_Memory) {
563 // Memory operand should be considered last.
564 // Change the priority such that Memory operand are assigned in
565 // the reverse order that they came in.
566 // TODO: Make this a member variable and probably do something about hints.
567 static unsigned MemOp = 0;
568 Prio = MemOp++;
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000569 } else {
Andrew Trick52a00932014-02-26 22:07:26 +0000570 // Giant live ranges fall back to the global assignment heuristic, which
571 // prevents excessive spilling in pathological cases.
572 bool ReverseLocal = TRI->reverseLocalAssignment();
Matthias Brauna354cdd2015-03-31 19:57:53 +0000573 const TargetRegisterClass &RC = *MRI->getRegClass(Reg);
Renato Golin4e31ae12014-10-03 12:20:53 +0000574 bool ForceGlobal = !ReverseLocal &&
Matthias Brauna354cdd2015-03-31 19:57:53 +0000575 (Size / SlotIndex::InstrDist) > (2 * RC.getNumRegs());
Andrew Trick52a00932014-02-26 22:07:26 +0000576
577 if (ExtraRegInfo[Reg].Stage == RS_Assign && !ForceGlobal && !LI->empty() &&
Andrew Trick84852572013-07-25 18:35:14 +0000578 LIS->intervalIsInOneMBB(*LI)) {
579 // Allocate original local ranges in linear instruction order. Since they
580 // are singly defined, this produces optimal coloring in the absence of
581 // global interference and other constraints.
Andrew Trick52a00932014-02-26 22:07:26 +0000582 if (!ReverseLocal)
Andrew Trick2d8826a2013-12-11 03:40:15 +0000583 Prio = LI->beginIndex().getInstrDistance(Indexes->getLastIndex());
584 else {
585 // Allocating bottom up may allow many short LRGs to be assigned first
586 // to one of the cheap registers. This could be much faster for very
587 // large blocks on targets with many physical registers.
Matthias Braunf5f89b92015-03-31 19:57:49 +0000588 Prio = Indexes->getZeroIndex().getInstrDistance(LI->endIndex());
Andrew Trick2d8826a2013-12-11 03:40:15 +0000589 }
Matthias Brauna354cdd2015-03-31 19:57:53 +0000590 Prio |= RC.AllocationPriority << 24;
591 } else {
Andrew Trick84852572013-07-25 18:35:14 +0000592 // Allocate global and split ranges in long->short order. Long ranges that
593 // don't fit should be spilled (or split) ASAP so they don't create
594 // interference. Mark a bit to prioritize global above local ranges.
595 Prio = (1u << 29) + Size;
596 }
597 // Mark a higher bit to prioritize global and local above RS_Split.
598 Prio |= (1u << 31);
Jakob Stoklund Olesenb51f65c2011-02-23 00:56:56 +0000599
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000600 // Boost ranges that have a physical register hint.
Jakob Stoklund Olesen74052b02012-12-03 23:23:50 +0000601 if (VRM->hasKnownPreference(Reg))
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000602 Prio |= (1u << 30);
603 }
Andrew Trickf4b1ee32013-07-25 18:35:22 +0000604 // The virtual register number is a tie breaker for same-sized ranges.
605 // Give lower vreg numbers higher priority to assign them first.
Quentin Colombet87769712014-02-05 22:13:59 +0000606 CurQueue.push(std::make_pair(Prio, ~Reg));
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000607}
608
Quentin Colombet87769712014-02-05 22:13:59 +0000609LiveInterval *RAGreedy::dequeue() { return dequeue(Queue); }
610
611LiveInterval *RAGreedy::dequeue(PQueue &CurQueue) {
612 if (CurQueue.empty())
Craig Topperc0196b12014-04-14 00:51:57 +0000613 return nullptr;
Quentin Colombet87769712014-02-05 22:13:59 +0000614 LiveInterval *LI = &LIS->getInterval(~CurQueue.top().second);
615 CurQueue.pop();
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000616 return LI;
617}
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000618
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000619
620//===----------------------------------------------------------------------===//
621// Direct Assignment
622//===----------------------------------------------------------------------===//
623
624/// tryAssign - Try to assign VirtReg to an available register.
625unsigned RAGreedy::tryAssign(LiveInterval &VirtReg,
626 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000627 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000628 Order.rewind();
629 unsigned PhysReg;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000630 while ((PhysReg = Order.next()))
631 if (!Matrix->checkInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000632 break;
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000633 if (!PhysReg || Order.isHint())
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000634 return PhysReg;
635
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000636 // PhysReg is available, but there may be a better choice.
637
638 // If we missed a simple hint, try to cheaply evict interference from the
639 // preferred register.
640 if (unsigned Hint = MRI->getSimpleHint(VirtReg.reg))
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000641 if (Order.isHint(Hint)) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000642 DEBUG(dbgs() << "missed hint " << PrintReg(Hint, TRI) << '\n');
Andrew Trick3621b8a2013-11-22 19:07:38 +0000643 EvictionCost MaxCost;
644 MaxCost.setBrokenHints(1);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000645 if (canEvictInterference(VirtReg, Hint, true, MaxCost)) {
646 evictInterference(VirtReg, Hint, NewVRegs);
647 return Hint;
648 }
649 }
650
651 // Try to evict interference from a cheaper alternative.
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000652 unsigned Cost = TRI->getCostPerUse(PhysReg);
653
654 // Most registers have 0 additional cost.
655 if (!Cost)
656 return PhysReg;
657
658 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is available at cost " << Cost
659 << '\n');
660 unsigned CheapReg = tryEvict(VirtReg, Order, NewVRegs, Cost);
661 return CheapReg ? CheapReg : PhysReg;
662}
663
664
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000665//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000666// Interference eviction
667//===----------------------------------------------------------------------===//
668
Andrew Trick8bb0a252013-07-25 18:35:19 +0000669unsigned RAGreedy::canReassign(LiveInterval &VirtReg, unsigned PrevReg) {
Matthias Braun5d1f12d2015-07-15 22:16:00 +0000670 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo, Matrix);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000671 unsigned PhysReg;
672 while ((PhysReg = Order.next())) {
673 if (PhysReg == PrevReg)
674 continue;
675
676 MCRegUnitIterator Units(PhysReg, TRI);
677 for (; Units.isValid(); ++Units) {
678 // Instantiate a "subquery", not to be confused with the Queries array.
679 LiveIntervalUnion::Query subQ(&VirtReg, &Matrix->getLiveUnions()[*Units]);
680 if (subQ.checkInterference())
681 break;
682 }
683 // If no units have interference, break out with the current PhysReg.
684 if (!Units.isValid())
685 break;
686 }
687 if (PhysReg)
688 DEBUG(dbgs() << "can reassign: " << VirtReg << " from "
689 << PrintReg(PrevReg, TRI) << " to " << PrintReg(PhysReg, TRI)
690 << '\n');
691 return PhysReg;
692}
693
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000694/// shouldEvict - determine if A should evict the assigned live range B. The
695/// eviction policy defined by this function together with the allocation order
696/// defined by enqueue() decides which registers ultimately end up being split
697/// and spilled.
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000698///
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000699/// Cascade numbers are used to prevent infinite loops if this function is a
700/// cyclic relation.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000701///
702/// @param A The live range to be assigned.
703/// @param IsHint True when A is about to be assigned to its preferred
704/// register.
705/// @param B The live range to be evicted.
706/// @param BreaksHint True when B is already assigned to its preferred register.
707bool RAGreedy::shouldEvict(LiveInterval &A, bool IsHint,
708 LiveInterval &B, bool BreaksHint) {
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000709 bool CanSplit = getStage(B) < RS_Spill;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000710
711 // Be fairly aggressive about following hints as long as the evictee can be
712 // split.
713 if (CanSplit && IsHint && !BreaksHint)
714 return true;
715
Andrew Trick059e8002013-11-22 19:07:42 +0000716 if (A.weight > B.weight) {
717 DEBUG(dbgs() << "should evict: " << B << " w= " << B.weight << '\n');
718 return true;
719 }
720 return false;
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000721}
722
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000723/// canEvictInterference - Return true if all interferences between VirtReg and
Manman Renfa32ca12014-02-25 19:47:15 +0000724/// PhysReg can be evicted.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000725///
726/// @param VirtReg Live range that is about to be assigned.
727/// @param PhysReg Desired register for assignment.
Dmitri Gribenko881929c2012-09-12 16:59:47 +0000728/// @param IsHint True when PhysReg is VirtReg's preferred register.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000729/// @param MaxCost Only look for cheaper candidates and update with new cost
730/// when returning true.
731/// @returns True when interference can be evicted cheaper than MaxCost.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000732bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000733 bool IsHint, EvictionCost &MaxCost) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000734 // It is only possible to evict virtual register interference.
735 if (Matrix->checkInterference(VirtReg, PhysReg) > LiveRegMatrix::IK_VirtReg)
736 return false;
737
Andrew Trick84852572013-07-25 18:35:14 +0000738 bool IsLocal = LIS->intervalIsInOneMBB(VirtReg);
739
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000740 // Find VirtReg's cascade number. This will be unassigned if VirtReg was never
741 // involved in an eviction before. If a cascade number was assigned, deny
742 // evicting anything with the same or a newer cascade number. This prevents
743 // infinite eviction loops.
744 //
745 // This works out so a register without a cascade number is allowed to evict
746 // anything, and it can be evicted by anything.
747 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
748 if (!Cascade)
749 Cascade = NextCascade;
750
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000751 EvictionCost Cost;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000752 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
753 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000754 // If there is 10 or more interferences, chances are one is heavier.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000755 if (Q.collectInterferingVRegs(10) >= 10)
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000756 return false;
757
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000758 // Check if any interfering live range is heavier than MaxWeight.
759 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
760 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000761 assert(TargetRegisterInfo::isVirtualRegister(Intf->reg) &&
762 "Only expecting virtual register interference from query");
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000763 // Never evict spill products. They cannot split or spill.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000764 if (getStage(*Intf) == RS_Done)
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000765 return false;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000766 // Once a live range becomes small enough, it is urgent that we find a
767 // register for it. This is indicated by an infinite spill weight. These
768 // urgent live ranges get to evict almost anything.
Jakob Stoklund Olesen05e22452012-05-30 21:46:58 +0000769 //
770 // Also allow urgent evictions of unspillable ranges from a strictly
771 // larger allocation order.
772 bool Urgent = !VirtReg.isSpillable() &&
773 (Intf->isSpillable() ||
774 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(VirtReg.reg)) <
775 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(Intf->reg)));
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000776 // Only evict older cascades or live ranges without a cascade.
777 unsigned IntfCascade = ExtraRegInfo[Intf->reg].Cascade;
778 if (Cascade <= IntfCascade) {
779 if (!Urgent)
780 return false;
781 // We permit breaking cascades for urgent evictions. It should be the
782 // last resort, though, so make it really expensive.
783 Cost.BrokenHints += 10;
784 }
785 // Would this break a satisfied hint?
786 bool BreaksHint = VRM->hasPreferredPhys(Intf->reg);
787 // Update eviction cost.
788 Cost.BrokenHints += BreaksHint;
789 Cost.MaxWeight = std::max(Cost.MaxWeight, Intf->weight);
790 // Abort if this would be too expensive.
791 if (!(Cost < MaxCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000792 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000793 if (Urgent)
794 continue;
Andrew Trickc2ab53a2013-11-29 23:49:38 +0000795 // Apply the eviction policy for non-urgent evictions.
796 if (!shouldEvict(VirtReg, IsHint, *Intf, BreaksHint))
797 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000798 // If !MaxCost.isMax(), then we're just looking for a cheap register.
799 // Evicting another local live range in this case could lead to suboptimal
800 // coloring.
Andrew Trick8bb0a252013-07-25 18:35:19 +0000801 if (!MaxCost.isMax() && IsLocal && LIS->intervalIsInOneMBB(*Intf) &&
Quentin Colombet5caa6a22014-07-02 18:32:04 +0000802 (!EnableLocalReassign || !canReassign(*Intf, PhysReg))) {
Andrew Trick84852572013-07-25 18:35:14 +0000803 return false;
Andrew Trick8bb0a252013-07-25 18:35:19 +0000804 }
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000805 }
806 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000807 MaxCost = Cost;
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000808 return true;
809}
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000810
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000811/// evictInterference - Evict any interferring registers that prevent VirtReg
812/// from being assigned to Physreg. This assumes that canEvictInterference
813/// returned true.
814void RAGreedy::evictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000815 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000816 // Make sure that VirtReg has a cascade number, and assign that cascade
817 // number to every evicted register. These live ranges than then only be
818 // evicted by a newer cascade, preventing infinite loops.
819 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
820 if (!Cascade)
821 Cascade = ExtraRegInfo[VirtReg.reg].Cascade = NextCascade++;
822
823 DEBUG(dbgs() << "evicting " << PrintReg(PhysReg, TRI)
824 << " interference: Cascade " << Cascade << '\n');
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000825
826 // Collect all interfering virtregs first.
827 SmallVector<LiveInterval*, 8> Intfs;
828 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
829 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000830 assert(Q.seenAllInterferences() && "Didn't check all interfererences.");
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000831 ArrayRef<LiveInterval*> IVR = Q.interferingVRegs();
832 Intfs.append(IVR.begin(), IVR.end());
833 }
834
835 // Evict them second. This will invalidate the queries.
836 for (unsigned i = 0, e = Intfs.size(); i != e; ++i) {
837 LiveInterval *Intf = Intfs[i];
838 // The same VirtReg may be present in multiple RegUnits. Skip duplicates.
839 if (!VRM->hasPhys(Intf->reg))
840 continue;
841 Matrix->unassign(*Intf);
842 assert((ExtraRegInfo[Intf->reg].Cascade < Cascade ||
843 VirtReg.isSpillable() < Intf->isSpillable()) &&
844 "Cannot decrease cascade number, illegal eviction");
845 ExtraRegInfo[Intf->reg].Cascade = Cascade;
846 ++NumEvicted;
Mark Laceyf9ea8852013-08-14 23:50:04 +0000847 NewVRegs.push_back(Intf->reg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000848 }
849}
850
Matthias Braun953393a2015-07-14 17:38:17 +0000851/// Returns true if the given \p PhysReg is a callee saved register and has not
852/// been used for allocation yet.
853bool RAGreedy::isUnusedCalleeSavedReg(unsigned PhysReg) const {
854 unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg);
855 if (CSR == 0)
856 return false;
857
858 return !Matrix->isPhysRegUsed(PhysReg);
859}
860
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000861/// tryEvict - Try to evict all interferences for a physreg.
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +0000862/// @param VirtReg Currently unassigned virtual register.
863/// @param Order Physregs to try.
864/// @return Physreg to assign VirtReg, or 0.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000865unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
866 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000867 SmallVectorImpl<unsigned> &NewVRegs,
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000868 unsigned CostPerUseLimit) {
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000869 NamedRegionTimer T("Evict", TimerGroupName, TimePassesIsEnabled);
870
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000871 // Keep track of the cheapest interference seen so far.
Andrew Trick3621b8a2013-11-22 19:07:38 +0000872 EvictionCost BestCost;
873 BestCost.setMax();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000874 unsigned BestPhys = 0;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000875 unsigned OrderLimit = Order.getOrder().size();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000876
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000877 // When we are just looking for a reduced cost per use, don't break any
878 // hints, and only evict smaller spill weights.
879 if (CostPerUseLimit < ~0u) {
880 BestCost.BrokenHints = 0;
881 BestCost.MaxWeight = VirtReg.weight;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000882
883 // Check of any registers in RC are below CostPerUseLimit.
884 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg.reg);
885 unsigned MinCost = RegClassInfo.getMinCost(RC);
886 if (MinCost >= CostPerUseLimit) {
Craig Toppercf0444b2014-11-17 05:50:14 +0000887 DEBUG(dbgs() << TRI->getRegClassName(RC) << " minimum cost = " << MinCost
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000888 << ", no cheaper registers to be found.\n");
889 return 0;
890 }
891
892 // It is normal for register classes to have a long tail of registers with
893 // the same cost. We don't need to look at them if they're too expensive.
894 if (TRI->getCostPerUse(Order.getOrder().back()) >= CostPerUseLimit) {
895 OrderLimit = RegClassInfo.getLastCostChange(RC);
896 DEBUG(dbgs() << "Only trying the first " << OrderLimit << " regs.\n");
897 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000898 }
899
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000900 Order.rewind();
Aditya Nandakumar73f3d332013-12-05 21:18:40 +0000901 while (unsigned PhysReg = Order.next(OrderLimit)) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000902 if (TRI->getCostPerUse(PhysReg) >= CostPerUseLimit)
903 continue;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000904 // The first use of a callee-saved register in a function has cost 1.
905 // Don't start using a CSR when the CostPerUseLimit is low.
Matthias Braun953393a2015-07-14 17:38:17 +0000906 if (CostPerUseLimit == 1 && isUnusedCalleeSavedReg(PhysReg)) {
907 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " would clobber CSR "
908 << PrintReg(RegClassInfo.getLastCalleeSavedAlias(PhysReg), TRI)
909 << '\n');
910 continue;
911 }
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000912
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000913 if (!canEvictInterference(VirtReg, PhysReg, false, BestCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000914 continue;
915
916 // Best so far.
917 BestPhys = PhysReg;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000918
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000919 // Stop if the hint can be used.
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000920 if (Order.isHint())
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000921 break;
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000922 }
923
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000924 if (!BestPhys)
925 return 0;
926
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000927 evictInterference(VirtReg, BestPhys, NewVRegs);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000928 return BestPhys;
Andrew Trickccef0982010-12-09 18:15:21 +0000929}
930
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000931
932//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000933// Region Splitting
934//===----------------------------------------------------------------------===//
935
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000936/// addSplitConstraints - Fill out the SplitConstraints vector based on the
937/// interference pattern in Physreg and its aliases. Add the constraints to
938/// SpillPlacement and return the static cost of this split in Cost, assuming
939/// that all preferences in SplitConstraints are met.
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000940/// Return false if there are no bundles with positive bias.
941bool RAGreedy::addSplitConstraints(InterferenceCache::Cursor Intf,
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000942 BlockFrequency &Cost) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000943 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000944
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000945 // Reset interference dependent info.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000946 SplitConstraints.resize(UseBlocks.size());
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000947 BlockFrequency StaticCost = 0;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000948 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
949 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000950 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000951
Jakob Stoklund Olesenb1b76ad2011-02-09 22:50:26 +0000952 BC.Number = BI.MBB->getNumber();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000953 Intf.moveToBlock(BC.Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000954 BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
955 BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
David Blaikie041f1aa2013-05-15 07:36:59 +0000956 BC.ChangesValue = BI.FirstDef.isValid();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000957
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000958 if (!Intf.hasInterference())
959 continue;
960
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000961 // Number of spill code instructions to insert.
962 unsigned Ins = 0;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000963
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000964 // Interference for the live-in value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000965 if (BI.LiveIn) {
Richard Trieu7a083812016-02-18 22:09:30 +0000966 if (Intf.first() <= Indexes->getMBBStartIdx(BC.Number)) {
967 BC.Entry = SpillPlacement::MustSpill;
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000968 ++Ins;
Richard Trieu7a083812016-02-18 22:09:30 +0000969 } else if (Intf.first() < BI.FirstInstr) {
970 BC.Entry = SpillPlacement::PrefSpill;
971 ++Ins;
972 } else if (Intf.first() < BI.LastInstr) {
973 ++Ins;
974 }
Jakob Stoklund Olesenf248b202011-02-08 23:02:58 +0000975 }
976
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000977 // Interference for the live-out value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000978 if (BI.LiveOut) {
Richard Trieu7a083812016-02-18 22:09:30 +0000979 if (Intf.last() >= SA->getLastSplitPoint(BC.Number)) {
980 BC.Exit = SpillPlacement::MustSpill;
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000981 ++Ins;
Richard Trieu7a083812016-02-18 22:09:30 +0000982 } else if (Intf.last() > BI.LastInstr) {
983 BC.Exit = SpillPlacement::PrefSpill;
984 ++Ins;
985 } else if (Intf.last() > BI.FirstInstr) {
986 ++Ins;
987 }
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000988 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000989
990 // Accumulate the total frequency of inserted spill code.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000991 while (Ins--)
992 StaticCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000993 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000994 Cost = StaticCost;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000995
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000996 // Add constraints for use-blocks. Note that these are the only constraints
997 // that may add a positive bias, it is downhill from here.
998 SpillPlacer->addConstraints(SplitConstraints);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000999 return SpillPlacer->scanActiveBundles();
1000}
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001001
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001002
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001003/// addThroughConstraints - Add constraints and links to SpillPlacer from the
1004/// live-through blocks in Blocks.
1005void RAGreedy::addThroughConstraints(InterferenceCache::Cursor Intf,
1006 ArrayRef<unsigned> Blocks) {
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001007 const unsigned GroupSize = 8;
1008 SpillPlacement::BlockConstraint BCS[GroupSize];
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001009 unsigned TBS[GroupSize];
1010 unsigned B = 0, T = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001011
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001012 for (unsigned i = 0; i != Blocks.size(); ++i) {
1013 unsigned Number = Blocks[i];
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001014 Intf.moveToBlock(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001015
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +00001016 if (!Intf.hasInterference()) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001017 assert(T < GroupSize && "Array overflow");
1018 TBS[T] = Number;
1019 if (++T == GroupSize) {
Frits van Bommel717d7ed2011-07-18 12:00:32 +00001020 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001021 T = 0;
1022 }
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +00001023 continue;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001024 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001025
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001026 assert(B < GroupSize && "Array overflow");
1027 BCS[B].Number = Number;
1028
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +00001029 // Interference for the live-in value.
1030 if (Intf.first() <= Indexes->getMBBStartIdx(Number))
1031 BCS[B].Entry = SpillPlacement::MustSpill;
1032 else
1033 BCS[B].Entry = SpillPlacement::PrefSpill;
1034
1035 // Interference for the live-out value.
1036 if (Intf.last() >= SA->getLastSplitPoint(Number))
1037 BCS[B].Exit = SpillPlacement::MustSpill;
1038 else
1039 BCS[B].Exit = SpillPlacement::PrefSpill;
1040
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001041 if (++B == GroupSize) {
Craig Toppere1d12942014-08-27 05:25:25 +00001042 SpillPlacer->addConstraints(makeArrayRef(BCS, B));
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001043 B = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001044 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001045 }
1046
Craig Toppere1d12942014-08-27 05:25:25 +00001047 SpillPlacer->addConstraints(makeArrayRef(BCS, B));
Frits van Bommel717d7ed2011-07-18 12:00:32 +00001048 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001049}
1050
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001051void RAGreedy::growRegion(GlobalSplitCandidate &Cand) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001052 // Keep track of through blocks that have not been added to SpillPlacer.
1053 BitVector Todo = SA->getThroughBlocks();
1054 SmallVectorImpl<unsigned> &ActiveBlocks = Cand.ActiveBlocks;
1055 unsigned AddedTo = 0;
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001056#ifndef NDEBUG
1057 unsigned Visited = 0;
1058#endif
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001059
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001060 for (;;) {
1061 ArrayRef<unsigned> NewBundles = SpillPlacer->getRecentPositive();
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001062 // Find new through blocks in the periphery of PrefRegBundles.
1063 for (int i = 0, e = NewBundles.size(); i != e; ++i) {
1064 unsigned Bundle = NewBundles[i];
1065 // Look at all blocks connected to Bundle in the full graph.
1066 ArrayRef<unsigned> Blocks = Bundles->getBlocks(Bundle);
1067 for (ArrayRef<unsigned>::iterator I = Blocks.begin(), E = Blocks.end();
1068 I != E; ++I) {
1069 unsigned Block = *I;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001070 if (!Todo.test(Block))
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001071 continue;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001072 Todo.reset(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001073 // This is a new through block. Add it to SpillPlacer later.
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001074 ActiveBlocks.push_back(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001075#ifndef NDEBUG
1076 ++Visited;
1077#endif
1078 }
1079 }
1080 // Any new blocks to add?
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +00001081 if (ActiveBlocks.size() == AddedTo)
1082 break;
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +00001083
1084 // Compute through constraints from the interference, or assume that all
1085 // through blocks prefer spilling when forming compact regions.
Craig Toppere1d12942014-08-27 05:25:25 +00001086 auto NewBlocks = makeArrayRef(ActiveBlocks).slice(AddedTo);
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +00001087 if (Cand.PhysReg)
1088 addThroughConstraints(Cand.Intf, NewBlocks);
1089 else
Jakob Stoklund Olesen86954522011-08-03 23:09:38 +00001090 // Provide a strong negative bias on through blocks to prevent unwanted
1091 // liveness on loop backedges.
1092 SpillPlacer->addPrefSpill(NewBlocks, /* Strong= */ true);
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +00001093 AddedTo = ActiveBlocks.size();
1094
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001095 // Perhaps iterating can enable more bundles?
1096 SpillPlacer->iterate();
1097 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001098 DEBUG(dbgs() << ", v=" << Visited);
1099}
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001100
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +00001101/// calcCompactRegion - Compute the set of edge bundles that should be live
1102/// when splitting the current live range into compact regions. Compact
1103/// regions can be computed without looking at interference. They are the
1104/// regions formed by removing all the live-through blocks from the live range.
1105///
1106/// Returns false if the current live range is already compact, or if the
1107/// compact regions would form single block regions anyway.
1108bool RAGreedy::calcCompactRegion(GlobalSplitCandidate &Cand) {
1109 // Without any through blocks, the live range is already compact.
1110 if (!SA->getNumThroughBlocks())
1111 return false;
1112
1113 // Compact regions don't correspond to any physreg.
1114 Cand.reset(IntfCache, 0);
1115
1116 DEBUG(dbgs() << "Compact region bundles");
1117
1118 // Use the spill placer to determine the live bundles. GrowRegion pretends
1119 // that all the through blocks have interference when PhysReg is unset.
1120 SpillPlacer->prepare(Cand.LiveBundles);
1121
1122 // The static split cost will be zero since Cand.Intf reports no interference.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001123 BlockFrequency Cost;
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +00001124 if (!addSplitConstraints(Cand.Intf, Cost)) {
1125 DEBUG(dbgs() << ", none.\n");
1126 return false;
1127 }
1128
1129 growRegion(Cand);
1130 SpillPlacer->finish();
1131
1132 if (!Cand.LiveBundles.any()) {
1133 DEBUG(dbgs() << ", none.\n");
1134 return false;
1135 }
1136
1137 DEBUG({
1138 for (int i = Cand.LiveBundles.find_first(); i>=0;
1139 i = Cand.LiveBundles.find_next(i))
1140 dbgs() << " EB#" << i;
1141 dbgs() << ".\n";
1142 });
1143 return true;
1144}
1145
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001146/// calcSpillCost - Compute how expensive it would be to split the live range in
1147/// SA around all use blocks instead of forming bundle regions.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001148BlockFrequency RAGreedy::calcSpillCost() {
1149 BlockFrequency Cost = 0;
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001150 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1151 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1152 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1153 unsigned Number = BI.MBB->getNumber();
1154 // We normally only need one spill instruction - a load or a store.
1155 Cost += SpillPlacer->getBlockFrequency(Number);
1156
1157 // Unless the value is redefined in the block.
Jakob Stoklund Olesen3c145052011-08-02 23:04:08 +00001158 if (BI.LiveIn && BI.LiveOut && BI.FirstDef)
1159 Cost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001160 }
1161 return Cost;
1162}
1163
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001164/// calcGlobalSplitCost - Return the global split cost of following the split
1165/// pattern in LiveBundles. This cost should be added to the local cost of the
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001166/// interference pattern in SplitConstraints.
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001167///
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001168BlockFrequency RAGreedy::calcGlobalSplitCost(GlobalSplitCandidate &Cand) {
1169 BlockFrequency GlobalCost = 0;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001170 const BitVector &LiveBundles = Cand.LiveBundles;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001171 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1172 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1173 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001174 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001175 bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
1176 bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
1177 unsigned Ins = 0;
1178
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001179 if (BI.LiveIn)
1180 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
1181 if (BI.LiveOut)
1182 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001183 while (Ins--)
1184 GlobalCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001185 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001186
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001187 for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
1188 unsigned Number = Cand.ActiveBlocks[i];
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001189 bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
1190 bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001191 if (!RegIn && !RegOut)
1192 continue;
1193 if (RegIn && RegOut) {
1194 // We need double spill code if this block has interference.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001195 Cand.Intf.moveToBlock(Number);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001196 if (Cand.Intf.hasInterference()) {
1197 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1198 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1199 }
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001200 continue;
1201 }
1202 // live-in / stack-out or stack-in live-out.
1203 GlobalCost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001204 }
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001205 return GlobalCost;
1206}
1207
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001208/// splitAroundRegion - Split the current live range around the regions
1209/// determined by BundleCand and GlobalCand.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001210///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001211/// Before calling this function, GlobalCand and BundleCand must be initialized
1212/// so each bundle is assigned to a valid candidate, or NoCand for the
1213/// stack-bound bundles. The shared SA/SE SplitAnalysis and SplitEditor
1214/// objects must be initialized for the current live range, and intervals
1215/// created for the used candidates.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001216///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001217/// @param LREdit The LiveRangeEdit object handling the current split.
1218/// @param UsedCands List of used GlobalCand entries. Every BundleCand value
1219/// must appear in this list.
1220void RAGreedy::splitAroundRegion(LiveRangeEdit &LREdit,
1221 ArrayRef<unsigned> UsedCands) {
1222 // These are the intervals created for new global ranges. We may create more
1223 // intervals for local ranges.
1224 const unsigned NumGlobalIntvs = LREdit.size();
1225 DEBUG(dbgs() << "splitAroundRegion with " << NumGlobalIntvs << " globals.\n");
1226 assert(NumGlobalIntvs && "No global intervals configured");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001227
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001228 // Isolate even single instructions when dealing with a proper sub-class.
Jakob Stoklund Olesen22f37a12011-08-06 18:20:24 +00001229 // That guarantees register class inflation for the stack interval because it
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001230 // is all copies.
1231 unsigned Reg = SA->getParent().reg;
1232 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
1233
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001234 // First handle all the blocks with uses.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001235 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1236 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1237 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001238 unsigned Number = BI.MBB->getNumber();
1239 unsigned IntvIn = 0, IntvOut = 0;
1240 SlotIndex IntfIn, IntfOut;
1241 if (BI.LiveIn) {
1242 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1243 if (CandIn != NoCand) {
1244 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1245 IntvIn = Cand.IntvIdx;
1246 Cand.Intf.moveToBlock(Number);
1247 IntfIn = Cand.Intf.first();
1248 }
1249 }
1250 if (BI.LiveOut) {
1251 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1252 if (CandOut != NoCand) {
1253 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1254 IntvOut = Cand.IntvIdx;
1255 Cand.Intf.moveToBlock(Number);
1256 IntfOut = Cand.Intf.last();
1257 }
1258 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001259
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001260 // Create separate intervals for isolated blocks with multiple uses.
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001261 if (!IntvIn && !IntvOut) {
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001262 DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " isolated.\n");
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001263 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001264 SE->splitSingleBlock(BI);
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001265 continue;
1266 }
1267
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001268 if (IntvIn && IntvOut)
1269 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1270 else if (IntvIn)
1271 SE->splitRegInBlock(BI, IntvIn, IntfIn);
Jakob Stoklund Olesen795da1c2011-07-15 21:47:57 +00001272 else
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001273 SE->splitRegOutBlock(BI, IntvOut, IntfOut);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001274 }
1275
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001276 // Handle live-through blocks. The relevant live-through blocks are stored in
1277 // the ActiveBlocks list with each candidate. We need to filter out
1278 // duplicates.
1279 BitVector Todo = SA->getThroughBlocks();
1280 for (unsigned c = 0; c != UsedCands.size(); ++c) {
1281 ArrayRef<unsigned> Blocks = GlobalCand[UsedCands[c]].ActiveBlocks;
1282 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
1283 unsigned Number = Blocks[i];
1284 if (!Todo.test(Number))
1285 continue;
1286 Todo.reset(Number);
1287
1288 unsigned IntvIn = 0, IntvOut = 0;
1289 SlotIndex IntfIn, IntfOut;
1290
1291 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1292 if (CandIn != NoCand) {
1293 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1294 IntvIn = Cand.IntvIdx;
1295 Cand.Intf.moveToBlock(Number);
1296 IntfIn = Cand.Intf.first();
1297 }
1298
1299 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1300 if (CandOut != NoCand) {
1301 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1302 IntvOut = Cand.IntvIdx;
1303 Cand.Intf.moveToBlock(Number);
1304 IntfOut = Cand.Intf.last();
1305 }
1306 if (!IntvIn && !IntvOut)
1307 continue;
1308 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1309 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001310 }
1311
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001312 ++NumGlobalSplits;
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001313
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001314 SmallVector<unsigned, 8> IntvMap;
1315 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001316 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00001317
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001318 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen5cc91b22011-05-28 02:32:57 +00001319 unsigned OrigBlocks = SA->getNumLiveBlocks();
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001320
1321 // Sort out the new intervals created by splitting. We get four kinds:
1322 // - Remainder intervals should not be split again.
1323 // - Candidate intervals can be assigned to Cand.PhysReg.
1324 // - Block-local splits are candidates for local splitting.
1325 // - DCE leftovers should go back on the queue.
1326 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001327 LiveInterval &Reg = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001328
1329 // Ignore old intervals from DCE.
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001330 if (getStage(Reg) != RS_New)
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001331 continue;
1332
1333 // Remainder interval. Don't try splitting again, spill if it doesn't
1334 // allocate.
1335 if (IntvMap[i] == 0) {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001336 setStage(Reg, RS_Spill);
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001337 continue;
1338 }
1339
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001340 // Global intervals. Allow repeated splitting as long as the number of live
1341 // blocks is strictly decreasing.
1342 if (IntvMap[i] < NumGlobalIntvs) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001343 if (SA->countLiveBlocks(&Reg) >= OrigBlocks) {
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001344 DEBUG(dbgs() << "Main interval covers the same " << OrigBlocks
1345 << " blocks as original.\n");
1346 // Don't allow repeated splitting as a safe guard against looping.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001347 setStage(Reg, RS_Split2);
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001348 }
1349 continue;
1350 }
1351
1352 // Other intervals are treated as new. This includes local intervals created
1353 // for blocks with multiple uses, and anything created by DCE.
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001354 }
1355
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +00001356 if (VerifyEnabled)
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001357 MF->verify(this, "After splitting live range around region");
1358}
1359
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001360unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001361 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001362 unsigned NumCands = 0;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001363 BlockFrequency BestCost;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001364
1365 // Check if we can split this live range around a compact region.
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +00001366 bool HasCompact = calcCompactRegion(GlobalCand.front());
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001367 if (HasCompact) {
1368 // Yes, keep GlobalCand[0] as the compact region candidate.
1369 NumCands = 1;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001370 BestCost = BlockFrequency::getMaxFrequency();
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001371 } else {
1372 // No benefit from the compact region, our fallback will be per-block
1373 // splitting. Make sure we find a solution that is cheaper than spilling.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001374 BestCost = calcSpillCost();
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001375 DEBUG(dbgs() << "Cost of isolating all blocks = ";
1376 MBFI->printBlockFreq(dbgs(), BestCost) << '\n');
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001377 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001378
Manman Ren9db66b32014-03-24 23:23:42 +00001379 unsigned BestCand =
Manman Ren78cf02a2014-03-25 00:16:25 +00001380 calculateRegionSplitCost(VirtReg, Order, BestCost, NumCands,
1381 false/*IgnoreCSR*/);
Manman Ren9db66b32014-03-24 23:23:42 +00001382
1383 // No solutions found, fall back to single block splitting.
1384 if (!HasCompact && BestCand == NoCand)
1385 return 0;
1386
1387 return doRegionSplit(VirtReg, BestCand, HasCompact, NewVRegs);
1388}
1389
1390unsigned RAGreedy::calculateRegionSplitCost(LiveInterval &VirtReg,
1391 AllocationOrder &Order,
1392 BlockFrequency &BestCost,
Manman Ren78cf02a2014-03-25 00:16:25 +00001393 unsigned &NumCands,
1394 bool IgnoreCSR) {
Manman Ren9db66b32014-03-24 23:23:42 +00001395 unsigned BestCand = NoCand;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001396 Order.rewind();
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001397 while (unsigned PhysReg = Order.next()) {
Matthias Braun953393a2015-07-14 17:38:17 +00001398 if (IgnoreCSR && isUnusedCalleeSavedReg(PhysReg))
1399 continue;
Manman Ren78cf02a2014-03-25 00:16:25 +00001400
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001401 // Discard bad candidates before we run out of interference cache cursors.
1402 // This will only affect register classes with a lot of registers (>32).
1403 if (NumCands == IntfCache.getMaxCursors()) {
1404 unsigned WorstCount = ~0u;
1405 unsigned Worst = 0;
1406 for (unsigned i = 0; i != NumCands; ++i) {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001407 if (i == BestCand || !GlobalCand[i].PhysReg)
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001408 continue;
1409 unsigned Count = GlobalCand[i].LiveBundles.count();
Richard Trieu7a083812016-02-18 22:09:30 +00001410 if (Count < WorstCount) {
1411 Worst = i;
1412 WorstCount = Count;
1413 }
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001414 }
1415 --NumCands;
1416 GlobalCand[Worst] = GlobalCand[NumCands];
Jakob Stoklund Olesen559d4dc2011-11-01 00:02:31 +00001417 if (BestCand == NumCands)
1418 BestCand = Worst;
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001419 }
1420
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001421 if (GlobalCand.size() <= NumCands)
1422 GlobalCand.resize(NumCands+1);
1423 GlobalSplitCandidate &Cand = GlobalCand[NumCands];
1424 Cand.reset(IntfCache, PhysReg);
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001425
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001426 SpillPlacer->prepare(Cand.LiveBundles);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001427 BlockFrequency Cost;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001428 if (!addSplitConstraints(Cand.Intf, Cost)) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001429 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tno positive bundles\n");
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001430 continue;
1431 }
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001432 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = ";
1433 MBFI->printBlockFreq(dbgs(), Cost));
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001434 if (Cost >= BestCost) {
1435 DEBUG({
1436 if (BestCand == NoCand)
1437 dbgs() << " worse than no bundles\n";
1438 else
1439 dbgs() << " worse than "
1440 << PrintReg(GlobalCand[BestCand].PhysReg, TRI) << '\n';
1441 });
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001442 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001443 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001444 growRegion(Cand);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001445
Jakob Stoklund Olesen36b5d8a2011-04-06 19:13:57 +00001446 SpillPlacer->finish();
1447
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001448 // No live bundles, defer to splitSingleBlocks().
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001449 if (!Cand.LiveBundles.any()) {
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001450 DEBUG(dbgs() << " no bundles.\n");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001451 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001452 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001453
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001454 Cost += calcGlobalSplitCost(Cand);
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001455 DEBUG({
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001456 dbgs() << ", total = "; MBFI->printBlockFreq(dbgs(), Cost)
1457 << " with bundles";
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001458 for (int i = Cand.LiveBundles.find_first(); i>=0;
1459 i = Cand.LiveBundles.find_next(i))
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001460 dbgs() << " EB#" << i;
1461 dbgs() << ".\n";
1462 });
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001463 if (Cost < BestCost) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001464 BestCand = NumCands;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001465 BestCost = Cost;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001466 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001467 ++NumCands;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001468 }
Manman Ren9db66b32014-03-24 23:23:42 +00001469 return BestCand;
1470}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001471
Manman Ren9db66b32014-03-24 23:23:42 +00001472unsigned RAGreedy::doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
1473 bool HasCompact,
1474 SmallVectorImpl<unsigned> &NewVRegs) {
1475 SmallVector<unsigned, 8> UsedCands;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001476 // Prepare split editor.
Wei Mi9a16d652016-04-13 03:08:27 +00001477 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001478 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001479
1480 // Assign all edge bundles to the preferred candidate, or NoCand.
1481 BundleCand.assign(Bundles->getNumBundles(), NoCand);
1482
1483 // Assign bundles for the best candidate region.
1484 if (BestCand != NoCand) {
1485 GlobalSplitCandidate &Cand = GlobalCand[BestCand];
1486 if (unsigned B = Cand.getBundles(BundleCand, BestCand)) {
1487 UsedCands.push_back(BestCand);
1488 Cand.IntvIdx = SE->openIntv();
1489 DEBUG(dbgs() << "Split for " << PrintReg(Cand.PhysReg, TRI) << " in "
1490 << B << " bundles, intv " << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001491 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001492 }
1493 }
1494
1495 // Assign bundles for the compact region.
1496 if (HasCompact) {
1497 GlobalSplitCandidate &Cand = GlobalCand.front();
1498 assert(!Cand.PhysReg && "Compact region has no physreg");
1499 if (unsigned B = Cand.getBundles(BundleCand, 0)) {
1500 UsedCands.push_back(0);
1501 Cand.IntvIdx = SE->openIntv();
1502 DEBUG(dbgs() << "Split for compact region in " << B << " bundles, intv "
1503 << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001504 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001505 }
1506 }
1507
1508 splitAroundRegion(LREdit, UsedCands);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001509 return 0;
1510}
1511
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001512
1513//===----------------------------------------------------------------------===//
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001514// Per-Block Splitting
1515//===----------------------------------------------------------------------===//
1516
1517/// tryBlockSplit - Split a global live range around every block with uses. This
1518/// creates a lot of local live ranges, that will be split by tryLocalSplit if
1519/// they don't allocate.
1520unsigned RAGreedy::tryBlockSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001521 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001522 assert(&SA->getParent() == &VirtReg && "Live range wasn't analyzed");
1523 unsigned Reg = VirtReg.reg;
1524 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
Wei Mi9a16d652016-04-13 03:08:27 +00001525 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001526 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001527 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1528 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1529 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1530 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
1531 SE->splitSingleBlock(BI);
1532 }
1533 // No blocks were split.
1534 if (LREdit.empty())
1535 return 0;
1536
1537 // We did split for some blocks.
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001538 SmallVector<unsigned, 8> IntvMap;
1539 SE->finish(&IntvMap);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001540
1541 // Tell LiveDebugVariables about the new ranges.
Mark Laceyf9ea8852013-08-14 23:50:04 +00001542 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001543
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001544 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1545
1546 // Sort out the new intervals created by splitting. The remainder interval
1547 // goes straight to spilling, the new local ranges get to stay RS_New.
1548 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001549 LiveInterval &LI = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001550 if (getStage(LI) == RS_New && IntvMap[i] == 0)
1551 setStage(LI, RS_Spill);
1552 }
1553
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001554 if (VerifyEnabled)
1555 MF->verify(this, "After splitting live range around basic blocks");
1556 return 0;
1557}
1558
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001559
1560//===----------------------------------------------------------------------===//
1561// Per-Instruction Splitting
1562//===----------------------------------------------------------------------===//
1563
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001564/// Get the number of allocatable registers that match the constraints of \p Reg
1565/// on \p MI and that are also in \p SuperRC.
1566static unsigned getNumAllocatableRegsForConstraints(
1567 const MachineInstr *MI, unsigned Reg, const TargetRegisterClass *SuperRC,
1568 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI,
1569 const RegisterClassInfo &RCI) {
1570 assert(SuperRC && "Invalid register class");
1571
1572 const TargetRegisterClass *ConstrainedRC =
1573 MI->getRegClassConstraintEffectForVReg(Reg, SuperRC, TII, TRI,
1574 /* ExploreBundle */ true);
1575 if (!ConstrainedRC)
1576 return 0;
1577 return RCI.getNumAllocatableRegs(ConstrainedRC);
1578}
1579
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001580/// tryInstructionSplit - Split a live range around individual instructions.
1581/// This is normally not worthwhile since the spiller is doing essentially the
1582/// same thing. However, when the live range is in a constrained register
1583/// class, it may help to insert copies such that parts of the live range can
1584/// be moved to a larger register class.
1585///
1586/// This is similar to spilling to a larger register class.
1587unsigned
1588RAGreedy::tryInstructionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001589 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001590 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001591 // There is no point to this if there are no larger sub-classes.
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001592 if (!RegClassInfo.isProperSubClass(CurRC))
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001593 return 0;
1594
1595 // Always enable split spill mode, since we're effectively spilling to a
1596 // register.
Wei Mi9a16d652016-04-13 03:08:27 +00001597 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001598 SE->reset(LREdit, SplitEditor::SM_Size);
1599
1600 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
1601 if (Uses.size() <= 1)
1602 return 0;
1603
1604 DEBUG(dbgs() << "Split around " << Uses.size() << " individual instrs.\n");
1605
Eric Christopher433c4322015-03-10 23:46:01 +00001606 const TargetRegisterClass *SuperRC =
1607 TRI->getLargestLegalSuperClass(CurRC, *MF);
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001608 unsigned SuperRCNumAllocatableRegs = RCI.getNumAllocatableRegs(SuperRC);
1609 // Split around every non-copy instruction if this split will relax
1610 // the constraints on the virtual register.
1611 // Otherwise, splitting just inserts uncoalescable copies that do not help
1612 // the allocation.
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001613 for (unsigned i = 0; i != Uses.size(); ++i) {
1614 if (const MachineInstr *MI = Indexes->getInstructionFromIndex(Uses[i]))
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001615 if (MI->isFullCopy() ||
1616 SuperRCNumAllocatableRegs ==
1617 getNumAllocatableRegsForConstraints(MI, VirtReg.reg, SuperRC, TII,
1618 TRI, RCI)) {
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001619 DEBUG(dbgs() << " skip:\t" << Uses[i] << '\t' << *MI);
1620 continue;
1621 }
1622 SE->openIntv();
1623 SlotIndex SegStart = SE->enterIntvBefore(Uses[i]);
1624 SlotIndex SegStop = SE->leaveIntvAfter(Uses[i]);
1625 SE->useIntv(SegStart, SegStop);
1626 }
1627
1628 if (LREdit.empty()) {
1629 DEBUG(dbgs() << "All uses were copies.\n");
1630 return 0;
1631 }
1632
1633 SmallVector<unsigned, 8> IntvMap;
1634 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001635 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001636 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1637
1638 // Assign all new registers to RS_Spill. This was the last chance.
1639 setStage(LREdit.begin(), LREdit.end(), RS_Spill);
1640 return 0;
1641}
1642
1643
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001644//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001645// Local Splitting
1646//===----------------------------------------------------------------------===//
1647
1648
1649/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
1650/// in order to use PhysReg between two entries in SA->UseSlots.
1651///
1652/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
1653///
1654void RAGreedy::calcGapWeights(unsigned PhysReg,
1655 SmallVectorImpl<float> &GapWeight) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001656 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1657 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001658 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001659 const unsigned NumGaps = Uses.size()-1;
1660
1661 // Start and end points for the interference check.
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001662 SlotIndex StartIdx =
1663 BI.LiveIn ? BI.FirstInstr.getBaseIndex() : BI.FirstInstr;
1664 SlotIndex StopIdx =
1665 BI.LiveOut ? BI.LastInstr.getBoundaryIndex() : BI.LastInstr;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001666
1667 GapWeight.assign(NumGaps, 0.0f);
1668
1669 // Add interference from each overlapping register.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001670 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1671 if (!Matrix->query(const_cast<LiveInterval&>(SA->getParent()), *Units)
1672 .checkInterference())
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001673 continue;
1674
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001675 // We know that VirtReg is a continuous interval from FirstInstr to
1676 // LastInstr, so we don't need InterferenceQuery.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001677 //
1678 // Interference that overlaps an instruction is counted in both gaps
1679 // surrounding the instruction. The exception is interference before
1680 // StartIdx and after StopIdx.
1681 //
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001682 LiveIntervalUnion::SegmentIter IntI =
1683 Matrix->getLiveUnions()[*Units] .find(StartIdx);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001684 for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
1685 // Skip the gaps before IntI.
1686 while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
1687 if (++Gap == NumGaps)
1688 break;
1689 if (Gap == NumGaps)
1690 break;
1691
1692 // Update the gaps covered by IntI.
1693 const float weight = IntI.value()->weight;
1694 for (; Gap != NumGaps; ++Gap) {
1695 GapWeight[Gap] = std::max(GapWeight[Gap], weight);
1696 if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
1697 break;
1698 }
1699 if (Gap == NumGaps)
1700 break;
1701 }
1702 }
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001703
1704 // Add fixed interference.
1705 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001706 const LiveRange &LR = LIS->getRegUnit(*Units);
1707 LiveRange::const_iterator I = LR.find(StartIdx);
1708 LiveRange::const_iterator E = LR.end();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001709
1710 // Same loop as above. Mark any overlapped gaps as HUGE_VALF.
1711 for (unsigned Gap = 0; I != E && I->start < StopIdx; ++I) {
1712 while (Uses[Gap+1].getBoundaryIndex() < I->start)
1713 if (++Gap == NumGaps)
1714 break;
1715 if (Gap == NumGaps)
1716 break;
1717
1718 for (; Gap != NumGaps; ++Gap) {
Aaron Ballman04999042013-11-13 00:15:44 +00001719 GapWeight[Gap] = llvm::huge_valf;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001720 if (Uses[Gap+1].getBaseIndex() >= I->end)
1721 break;
1722 }
1723 if (Gap == NumGaps)
1724 break;
1725 }
1726 }
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001727}
1728
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001729/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
1730/// basic block.
1731///
1732unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001733 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001734 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1735 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001736
1737 // Note that it is possible to have an interval that is live-in or live-out
1738 // while only covering a single block - A phi-def can use undef values from
1739 // predecessors, and the block could be a single-block loop.
1740 // We don't bother doing anything clever about such a case, we simply assume
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001741 // that the interval is continuous from FirstInstr to LastInstr. We should
1742 // make sure that we don't do anything illegal to such an interval, though.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001743
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001744 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001745 if (Uses.size() <= 2)
1746 return 0;
1747 const unsigned NumGaps = Uses.size()-1;
1748
1749 DEBUG({
1750 dbgs() << "tryLocalSplit: ";
1751 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001752 dbgs() << ' ' << Uses[i];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001753 dbgs() << '\n';
1754 });
1755
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001756 // If VirtReg is live across any register mask operands, compute a list of
1757 // gaps with register masks.
1758 SmallVector<unsigned, 8> RegMaskGaps;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001759 if (Matrix->checkRegMaskInterference(VirtReg)) {
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001760 // Get regmask slots for the whole block.
1761 ArrayRef<SlotIndex> RMS = LIS->getRegMaskSlotsInBlock(BI.MBB->getNumber());
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001762 DEBUG(dbgs() << RMS.size() << " regmasks in block:");
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001763 // Constrain to VirtReg's live range.
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001764 unsigned ri = std::lower_bound(RMS.begin(), RMS.end(),
1765 Uses.front().getRegSlot()) - RMS.begin();
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001766 unsigned re = RMS.size();
1767 for (unsigned i = 0; i != NumGaps && ri != re; ++i) {
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001768 // Look for Uses[i] <= RMS <= Uses[i+1].
1769 assert(!SlotIndex::isEarlierInstr(RMS[ri], Uses[i]));
1770 if (SlotIndex::isEarlierInstr(Uses[i+1], RMS[ri]))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001771 continue;
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001772 // Skip a regmask on the same instruction as the last use. It doesn't
1773 // overlap the live range.
1774 if (SlotIndex::isSameInstr(Uses[i+1], RMS[ri]) && i+1 == NumGaps)
1775 break;
1776 DEBUG(dbgs() << ' ' << RMS[ri] << ':' << Uses[i] << '-' << Uses[i+1]);
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001777 RegMaskGaps.push_back(i);
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001778 // Advance ri to the next gap. A regmask on one of the uses counts in
1779 // both gaps.
1780 while (ri != re && SlotIndex::isEarlierInstr(RMS[ri], Uses[i+1]))
1781 ++ri;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001782 }
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001783 DEBUG(dbgs() << '\n');
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001784 }
1785
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001786 // Since we allow local split results to be split again, there is a risk of
1787 // creating infinite loops. It is tempting to require that the new live
1788 // ranges have less instructions than the original. That would guarantee
1789 // convergence, but it is too strict. A live range with 3 instructions can be
1790 // split 2+3 (including the COPY), and we want to allow that.
1791 //
1792 // Instead we use these rules:
1793 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001794 // 1. Allow any split for ranges with getStage() < RS_Split2. (Except for the
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001795 // noop split, of course).
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001796 // 2. Require progress be made for ranges with getStage() == RS_Split2. All
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001797 // the new ranges must have fewer instructions than before the split.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001798 // 3. New ranges with the same number of instructions are marked RS_Split2,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001799 // smaller ranges are marked RS_New.
1800 //
1801 // These rules allow a 3 -> 2+3 split once, which we need. They also prevent
1802 // excessive splitting and infinite loops.
1803 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001804 bool ProgressRequired = getStage(VirtReg) >= RS_Split2;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001805
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001806 // Best split candidate.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001807 unsigned BestBefore = NumGaps;
1808 unsigned BestAfter = 0;
1809 float BestDiff = 0;
1810
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001811 const float blockFreq =
1812 SpillPlacer->getBlockFrequency(BI.MBB->getNumber()).getFrequency() *
Michael Gottesman5e985ee2013-12-14 02:37:38 +00001813 (1.0f / MBFI->getEntryFreq());
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001814 SmallVector<float, 8> GapWeight;
1815
1816 Order.rewind();
1817 while (unsigned PhysReg = Order.next()) {
1818 // Keep track of the largest spill weight that would need to be evicted in
1819 // order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
1820 calcGapWeights(PhysReg, GapWeight);
1821
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001822 // Remove any gaps with regmask clobbers.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001823 if (Matrix->checkRegMaskInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001824 for (unsigned i = 0, e = RegMaskGaps.size(); i != e; ++i)
Aaron Ballman04999042013-11-13 00:15:44 +00001825 GapWeight[RegMaskGaps[i]] = llvm::huge_valf;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001826
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001827 // Try to find the best sequence of gaps to close.
1828 // The new spill weight must be larger than any gap interference.
1829
1830 // We will split before Uses[SplitBefore] and after Uses[SplitAfter].
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001831 unsigned SplitBefore = 0, SplitAfter = 1;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001832
1833 // MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
1834 // It is the spill weight that needs to be evicted.
1835 float MaxGap = GapWeight[0];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001836
1837 for (;;) {
1838 // Live before/after split?
1839 const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
1840 const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
1841
1842 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
1843 << Uses[SplitBefore] << '-' << Uses[SplitAfter]
1844 << " i=" << MaxGap);
1845
1846 // Stop before the interval gets so big we wouldn't be making progress.
1847 if (!LiveBefore && !LiveAfter) {
1848 DEBUG(dbgs() << " all\n");
1849 break;
1850 }
1851 // Should the interval be extended or shrunk?
1852 bool Shrink = true;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001853
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001854 // How many gaps would the new range have?
1855 unsigned NewGaps = LiveBefore + SplitAfter - SplitBefore + LiveAfter;
1856
1857 // Legally, without causing looping?
1858 bool Legal = !ProgressRequired || NewGaps < NumGaps;
1859
Aaron Ballman04999042013-11-13 00:15:44 +00001860 if (Legal && MaxGap < llvm::huge_valf) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001861 // Estimate the new spill weight. Each instruction reads or writes the
1862 // register. Conservatively assume there are no read-modify-write
1863 // instructions.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001864 //
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001865 // Try to guess the size of the new interval.
Arnaud A. de Grandmaison829dd812014-11-04 20:51:24 +00001866 const float EstWeight = normalizeSpillWeight(
1867 blockFreq * (NewGaps + 1),
1868 Uses[SplitBefore].distance(Uses[SplitAfter]) +
1869 (LiveBefore + LiveAfter) * SlotIndex::InstrDist,
1870 1);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001871 // Would this split be possible to allocate?
1872 // Never allocate all gaps, we wouldn't be making progress.
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001873 DEBUG(dbgs() << " w=" << EstWeight);
1874 if (EstWeight * Hysteresis >= MaxGap) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001875 Shrink = false;
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001876 float Diff = EstWeight - MaxGap;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001877 if (Diff > BestDiff) {
1878 DEBUG(dbgs() << " (best)");
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001879 BestDiff = Hysteresis * Diff;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001880 BestBefore = SplitBefore;
1881 BestAfter = SplitAfter;
1882 }
1883 }
1884 }
1885
1886 // Try to shrink.
1887 if (Shrink) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001888 if (++SplitBefore < SplitAfter) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001889 DEBUG(dbgs() << " shrink\n");
1890 // Recompute the max when necessary.
1891 if (GapWeight[SplitBefore - 1] >= MaxGap) {
1892 MaxGap = GapWeight[SplitBefore];
1893 for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
1894 MaxGap = std::max(MaxGap, GapWeight[i]);
1895 }
1896 continue;
1897 }
1898 MaxGap = 0;
1899 }
1900
1901 // Try to extend the interval.
1902 if (SplitAfter >= NumGaps) {
1903 DEBUG(dbgs() << " end\n");
1904 break;
1905 }
1906
1907 DEBUG(dbgs() << " extend\n");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001908 MaxGap = std::max(MaxGap, GapWeight[SplitAfter++]);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001909 }
1910 }
1911
1912 // Didn't find any candidates?
1913 if (BestBefore == NumGaps)
1914 return 0;
1915
1916 DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
1917 << '-' << Uses[BestAfter] << ", " << BestDiff
1918 << ", " << (BestAfter - BestBefore + 1) << " instrs\n");
1919
Wei Mi9a16d652016-04-13 03:08:27 +00001920 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001921 SE->reset(LREdit);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001922
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001923 SE->openIntv();
1924 SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
1925 SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
1926 SE->useIntv(SegStart, SegStop);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001927 SmallVector<unsigned, 8> IntvMap;
1928 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001929 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001930
1931 // If the new range has the same number of instructions as before, mark it as
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001932 // RS_Split2 so the next split will be forced to make progress. Otherwise,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001933 // leave the new intervals as RS_New so they can compete.
1934 bool LiveBefore = BestBefore != 0 || BI.LiveIn;
1935 bool LiveAfter = BestAfter != NumGaps || BI.LiveOut;
1936 unsigned NewGaps = LiveBefore + BestAfter - BestBefore + LiveAfter;
1937 if (NewGaps >= NumGaps) {
1938 DEBUG(dbgs() << "Tagging non-progress ranges: ");
1939 assert(!ProgressRequired && "Didn't make progress when it was required.");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001940 for (unsigned i = 0, e = IntvMap.size(); i != e; ++i)
1941 if (IntvMap[i] == 1) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001942 setStage(LIS->getInterval(LREdit.get(i)), RS_Split2);
1943 DEBUG(dbgs() << PrintReg(LREdit.get(i)));
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001944 }
1945 DEBUG(dbgs() << '\n');
1946 }
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001947 ++NumLocalSplits;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001948
1949 return 0;
1950}
1951
1952//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001953// Live Range Splitting
1954//===----------------------------------------------------------------------===//
1955
1956/// trySplit - Try to split VirtReg or one of its interferences, making it
1957/// assignable.
1958/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
1959unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001960 SmallVectorImpl<unsigned>&NewVRegs) {
Jakob Stoklund Olesend4bb1d42011-08-05 23:50:33 +00001961 // Ranges must be Split2 or less.
1962 if (getStage(VirtReg) >= RS_Spill)
1963 return 0;
1964
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001965 // Local intervals are handled separately.
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001966 if (LIS->intervalIsInOneMBB(VirtReg)) {
1967 NamedRegionTimer T("Local Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001968 SA->analyze(&VirtReg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001969 unsigned PhysReg = tryLocalSplit(VirtReg, Order, NewVRegs);
1970 if (PhysReg || !NewVRegs.empty())
1971 return PhysReg;
1972 return tryInstructionSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001973 }
1974
1975 NamedRegionTimer T("Global Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001976
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001977 SA->analyze(&VirtReg);
1978
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001979 // FIXME: SplitAnalysis may repair broken live ranges coming from the
1980 // coalescer. That may cause the range to become allocatable which means that
1981 // tryRegionSplit won't be making progress. This check should be replaced with
1982 // an assertion when the coalescer is fixed.
1983 if (SA->didRepairRange()) {
1984 // VirtReg has changed, so all cached queries are invalid.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001985 Matrix->invalidateVirtRegs();
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001986 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1987 return PhysReg;
1988 }
1989
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001990 // First try to split around a region spanning multiple blocks. RS_Split2
1991 // ranges already made dubious progress with region splitting, so they go
1992 // straight to single block splitting.
1993 if (getStage(VirtReg) < RS_Split2) {
1994 unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
1995 if (PhysReg || !NewVRegs.empty())
1996 return PhysReg;
1997 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001998
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001999 // Then isolate blocks.
2000 return tryBlockSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002001}
2002
Quentin Colombet87769712014-02-05 22:13:59 +00002003//===----------------------------------------------------------------------===//
2004// Last Chance Recoloring
2005//===----------------------------------------------------------------------===//
2006
2007/// mayRecolorAllInterferences - Check if the virtual registers that
2008/// interfere with \p VirtReg on \p PhysReg (or one of its aliases) may be
2009/// recolored to free \p PhysReg.
2010/// When true is returned, \p RecoloringCandidates has been augmented with all
2011/// the live intervals that need to be recolored in order to free \p PhysReg
2012/// for \p VirtReg.
2013/// \p FixedRegisters contains all the virtual registers that cannot be
2014/// recolored.
2015bool
2016RAGreedy::mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
2017 SmallLISet &RecoloringCandidates,
2018 const SmallVirtRegSet &FixedRegisters) {
2019 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
2020
2021 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
2022 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
2023 // If there is LastChanceRecoloringMaxInterference or more interferences,
2024 // chances are one would not be recolorable.
2025 if (Q.collectInterferingVRegs(LastChanceRecoloringMaxInterference) >=
Quentin Colombet567e30b2014-04-11 21:39:44 +00002026 LastChanceRecoloringMaxInterference && !ExhaustiveSearch) {
Quentin Colombet87769712014-02-05 22:13:59 +00002027 DEBUG(dbgs() << "Early abort: too many interferences.\n");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002028 CutOffInfo |= CO_Interf;
Quentin Colombet87769712014-02-05 22:13:59 +00002029 return false;
2030 }
2031 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
2032 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
2033 // If Intf is done and sit on the same register class as VirtReg,
2034 // it would not be recolorable as it is in the same state as VirtReg.
2035 if ((getStage(*Intf) == RS_Done &&
2036 MRI->getRegClass(Intf->reg) == CurRC) ||
2037 FixedRegisters.count(Intf->reg)) {
2038 DEBUG(dbgs() << "Early abort: the inteference is not recolorable.\n");
2039 return false;
2040 }
2041 RecoloringCandidates.insert(Intf);
2042 }
2043 }
2044 return true;
2045}
2046
2047/// tryLastChanceRecoloring - Try to assign a color to \p VirtReg by recoloring
2048/// its interferences.
2049/// Last chance recoloring chooses a color for \p VirtReg and recolors every
2050/// virtual register that was using it. The recoloring process may recursively
2051/// use the last chance recoloring. Therefore, when a virtual register has been
2052/// assigned a color by this mechanism, it is marked as Fixed, i.e., it cannot
2053/// be last-chance-recolored again during this recoloring "session".
2054/// E.g.,
2055/// Let
2056/// vA can use {R1, R2 }
2057/// vB can use { R2, R3}
2058/// vC can use {R1 }
2059/// Where vA, vB, and vC cannot be split anymore (they are reloads for
2060/// instance) and they all interfere.
2061///
2062/// vA is assigned R1
2063/// vB is assigned R2
2064/// vC tries to evict vA but vA is already done.
2065/// Regular register allocation fails.
2066///
2067/// Last chance recoloring kicks in:
2068/// vC does as if vA was evicted => vC uses R1.
2069/// vC is marked as fixed.
2070/// vA needs to find a color.
2071/// None are available.
2072/// vA cannot evict vC: vC is a fixed virtual register now.
2073/// vA does as if vB was evicted => vA uses R2.
2074/// vB needs to find a color.
2075/// R3 is available.
2076/// Recoloring => vC = R1, vA = R2, vB = R3
2077///
Alp Toker70b36992014-02-25 04:21:15 +00002078/// \p Order defines the preferred allocation order for \p VirtReg.
Quentin Colombet87769712014-02-05 22:13:59 +00002079/// \p NewRegs will contain any new virtual register that have been created
2080/// (split, spill) during the process and that must be assigned.
2081/// \p FixedRegisters contains all the virtual registers that cannot be
2082/// recolored.
2083/// \p Depth gives the current depth of the last chance recoloring.
2084/// \return a physical register that can be used for VirtReg or ~0u if none
2085/// exists.
2086unsigned RAGreedy::tryLastChanceRecoloring(LiveInterval &VirtReg,
2087 AllocationOrder &Order,
2088 SmallVectorImpl<unsigned> &NewVRegs,
2089 SmallVirtRegSet &FixedRegisters,
2090 unsigned Depth) {
2091 DEBUG(dbgs() << "Try last chance recoloring for " << VirtReg << '\n');
2092 // Ranges must be Done.
Quentin Colombet0e3b5e02014-02-13 05:17:37 +00002093 assert((getStage(VirtReg) >= RS_Done || !VirtReg.isSpillable()) &&
Quentin Colombet87769712014-02-05 22:13:59 +00002094 "Last chance recoloring should really be last chance");
2095 // Set the max depth to LastChanceRecoloringMaxDepth.
2096 // We may want to reconsider that if we end up with a too large search space
2097 // for target with hundreds of registers.
2098 // Indeed, in that case we may want to cut the search space earlier.
Quentin Colombet567e30b2014-04-11 21:39:44 +00002099 if (Depth >= LastChanceRecoloringMaxDepth && !ExhaustiveSearch) {
Quentin Colombet87769712014-02-05 22:13:59 +00002100 DEBUG(dbgs() << "Abort because max depth has been reached.\n");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002101 CutOffInfo |= CO_Depth;
Quentin Colombet87769712014-02-05 22:13:59 +00002102 return ~0u;
2103 }
2104
2105 // Set of Live intervals that will need to be recolored.
2106 SmallLISet RecoloringCandidates;
2107 // Record the original mapping virtual register to physical register in case
2108 // the recoloring fails.
2109 DenseMap<unsigned, unsigned> VirtRegToPhysReg;
2110 // Mark VirtReg as fixed, i.e., it will not be recolored pass this point in
2111 // this recoloring "session".
2112 FixedRegisters.insert(VirtReg.reg);
Quentin Colombet318582f2016-09-16 22:00:50 +00002113 SmallVector<unsigned, 4> CurrentNewVRegs;
Quentin Colombet87769712014-02-05 22:13:59 +00002114
2115 Order.rewind();
2116 while (unsigned PhysReg = Order.next()) {
2117 DEBUG(dbgs() << "Try to assign: " << VirtReg << " to "
2118 << PrintReg(PhysReg, TRI) << '\n');
2119 RecoloringCandidates.clear();
2120 VirtRegToPhysReg.clear();
Quentin Colombet318582f2016-09-16 22:00:50 +00002121 CurrentNewVRegs.clear();
Quentin Colombet87769712014-02-05 22:13:59 +00002122
2123 // It is only possible to recolor virtual register interference.
2124 if (Matrix->checkInterference(VirtReg, PhysReg) >
2125 LiveRegMatrix::IK_VirtReg) {
2126 DEBUG(dbgs() << "Some inteferences are not with virtual registers.\n");
2127
2128 continue;
2129 }
2130
2131 // Early give up on this PhysReg if it is obvious we cannot recolor all
2132 // the interferences.
2133 if (!mayRecolorAllInterferences(PhysReg, VirtReg, RecoloringCandidates,
2134 FixedRegisters)) {
2135 DEBUG(dbgs() << "Some inteferences cannot be recolored.\n");
2136 continue;
2137 }
2138
2139 // RecoloringCandidates contains all the virtual registers that interfer
2140 // with VirtReg on PhysReg (or one of its aliases).
2141 // Enqueue them for recoloring and perform the actual recoloring.
2142 PQueue RecoloringQueue;
2143 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2144 EndIt = RecoloringCandidates.end();
2145 It != EndIt; ++It) {
2146 unsigned ItVirtReg = (*It)->reg;
2147 enqueue(RecoloringQueue, *It);
2148 assert(VRM->hasPhys(ItVirtReg) &&
2149 "Interferences are supposed to be with allocated vairables");
2150
2151 // Record the current allocation.
2152 VirtRegToPhysReg[ItVirtReg] = VRM->getPhys(ItVirtReg);
2153 // unset the related struct.
2154 Matrix->unassign(**It);
2155 }
2156
2157 // Do as if VirtReg was assigned to PhysReg so that the underlying
2158 // recoloring has the right information about the interferes and
2159 // available colors.
2160 Matrix->assign(VirtReg, PhysReg);
2161
2162 // Save the current recoloring state.
2163 // If we cannot recolor all the interferences, we will have to start again
2164 // at this point for the next physical register.
2165 SmallVirtRegSet SaveFixedRegisters(FixedRegisters);
Quentin Colombet318582f2016-09-16 22:00:50 +00002166 if (tryRecoloringCandidates(RecoloringQueue, CurrentNewVRegs,
2167 FixedRegisters, Depth)) {
2168 // Push the queued vregs into the main queue.
2169 for (unsigned NewVReg : CurrentNewVRegs)
2170 NewVRegs.push_back(NewVReg);
Quentin Colombet87769712014-02-05 22:13:59 +00002171 // Do not mess up with the global assignment process.
2172 // I.e., VirtReg must be unassigned.
2173 Matrix->unassign(VirtReg);
2174 return PhysReg;
2175 }
2176
2177 DEBUG(dbgs() << "Fail to assign: " << VirtReg << " to "
2178 << PrintReg(PhysReg, TRI) << '\n');
2179
2180 // The recoloring attempt failed, undo the changes.
2181 FixedRegisters = SaveFixedRegisters;
2182 Matrix->unassign(VirtReg);
2183
Wei Mib5cf9e52016-11-08 18:19:36 +00002184 // For a newly created vreg which is also in RecoloringCandidates,
2185 // don't add it to NewVRegs because its physical register will be restored
2186 // below. Other vregs in CurrentNewVRegs are created by calling
2187 // selectOrSplit and should be added into NewVRegs.
Quentin Colombet318582f2016-09-16 22:00:50 +00002188 for (SmallVectorImpl<unsigned>::iterator Next = CurrentNewVRegs.begin(),
2189 End = CurrentNewVRegs.end();
2190 Next != End; ++Next) {
Wei Mib5cf9e52016-11-08 18:19:36 +00002191 if (RecoloringCandidates.count(&LIS->getInterval(*Next)))
Quentin Colombet318582f2016-09-16 22:00:50 +00002192 continue;
2193 NewVRegs.push_back(*Next);
2194 }
2195
Quentin Colombet87769712014-02-05 22:13:59 +00002196 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2197 EndIt = RecoloringCandidates.end();
2198 It != EndIt; ++It) {
2199 unsigned ItVirtReg = (*It)->reg;
2200 if (VRM->hasPhys(ItVirtReg))
2201 Matrix->unassign(**It);
Matthias Braun953393a2015-07-14 17:38:17 +00002202 unsigned ItPhysReg = VirtRegToPhysReg[ItVirtReg];
2203 Matrix->assign(**It, ItPhysReg);
Quentin Colombet87769712014-02-05 22:13:59 +00002204 }
2205 }
2206
2207 // Last chance recoloring did not worked either, give up.
2208 return ~0u;
2209}
2210
2211/// tryRecoloringCandidates - Try to assign a new color to every register
2212/// in \RecoloringQueue.
2213/// \p NewRegs will contain any new virtual register created during the
2214/// recoloring process.
2215/// \p FixedRegisters[in/out] contains all the registers that have been
2216/// recolored.
2217/// \return true if all virtual registers in RecoloringQueue were successfully
2218/// recolored, false otherwise.
2219bool RAGreedy::tryRecoloringCandidates(PQueue &RecoloringQueue,
2220 SmallVectorImpl<unsigned> &NewVRegs,
2221 SmallVirtRegSet &FixedRegisters,
2222 unsigned Depth) {
2223 while (!RecoloringQueue.empty()) {
2224 LiveInterval *LI = dequeue(RecoloringQueue);
2225 DEBUG(dbgs() << "Try to recolor: " << *LI << '\n');
2226 unsigned PhysReg;
2227 PhysReg = selectOrSplitImpl(*LI, NewVRegs, FixedRegisters, Depth + 1);
Quentin Colombet52ffa672016-10-13 19:27:48 +00002228 // When splitting happens, the live-range may actually be empty.
2229 // In that case, this is okay to continue the recoloring even
2230 // if we did not find an alternative color for it. Indeed,
2231 // there will not be anything to color for LI in the end.
2232 if (PhysReg == ~0u || (!PhysReg && !LI->empty()))
Quentin Colombet87769712014-02-05 22:13:59 +00002233 return false;
Quentin Colombet52ffa672016-10-13 19:27:48 +00002234
2235 if (!PhysReg) {
2236 assert(LI->empty() && "Only empty live-range do not require a register");
2237 DEBUG(dbgs() << "Recoloring of " << *LI << " succeeded. Empty LI.\n");
2238 continue;
2239 }
Quentin Colombet87769712014-02-05 22:13:59 +00002240 DEBUG(dbgs() << "Recoloring of " << *LI
2241 << " succeeded with: " << PrintReg(PhysReg, TRI) << '\n');
Quentin Colombet52ffa672016-10-13 19:27:48 +00002242
Quentin Colombet87769712014-02-05 22:13:59 +00002243 Matrix->assign(*LI, PhysReg);
2244 FixedRegisters.insert(LI->reg);
2245 }
2246 return true;
2247}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002248
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002249//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002250// Main Entry Point
2251//===----------------------------------------------------------------------===//
2252
2253unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +00002254 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002255 CutOffInfo = CO_None;
2256 LLVMContext &Ctx = MF->getFunction()->getContext();
Quentin Colombet87769712014-02-05 22:13:59 +00002257 SmallVirtRegSet FixedRegisters;
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002258 unsigned Reg = selectOrSplitImpl(VirtReg, NewVRegs, FixedRegisters);
2259 if (Reg == ~0U && (CutOffInfo != CO_None)) {
2260 uint8_t CutOffEncountered = CutOffInfo & (CO_Depth | CO_Interf);
2261 if (CutOffEncountered == CO_Depth)
Quentin Colombet567e30b2014-04-11 21:39:44 +00002262 Ctx.emitError("register allocation failed: maximum depth for recoloring "
2263 "reached. Use -fexhaustive-register-search to skip "
2264 "cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002265 else if (CutOffEncountered == CO_Interf)
2266 Ctx.emitError("register allocation failed: maximum interference for "
Quentin Colombet567e30b2014-04-11 21:39:44 +00002267 "recoloring reached. Use -fexhaustive-register-search "
2268 "to skip cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002269 else if (CutOffEncountered == (CO_Depth | CO_Interf))
2270 Ctx.emitError("register allocation failed: maximum interference and "
Quentin Colombet567e30b2014-04-11 21:39:44 +00002271 "depth for recoloring reached. Use "
2272 "-fexhaustive-register-search to skip cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002273 }
2274 return Reg;
Quentin Colombet87769712014-02-05 22:13:59 +00002275}
2276
Manman Ren9dee4492014-03-27 21:21:57 +00002277/// Using a CSR for the first time has a cost because it causes push|pop
2278/// to be added to prologue|epilogue. Splitting a cold section of the live
2279/// range can have lower cost than using the CSR for the first time;
2280/// Spilling a live range in the cold path can have lower cost than using
2281/// the CSR for the first time. Returns the physical register if we decide
2282/// to use the CSR; otherwise return 0.
2283unsigned RAGreedy::tryAssignCSRFirstTime(LiveInterval &VirtReg,
2284 AllocationOrder &Order,
2285 unsigned PhysReg,
2286 unsigned &CostPerUseLimit,
2287 SmallVectorImpl<unsigned> &NewVRegs) {
Manman Ren9dee4492014-03-27 21:21:57 +00002288 if (getStage(VirtReg) == RS_Spill && VirtReg.isSpillable()) {
2289 // We choose spill over using the CSR for the first time if the spill cost
2290 // is lower than CSRCost.
2291 SA->analyze(&VirtReg);
2292 if (calcSpillCost() >= CSRCost)
2293 return PhysReg;
2294
2295 // We are going to spill, set CostPerUseLimit to 1 to make sure that
2296 // we will not use a callee-saved register in tryEvict.
2297 CostPerUseLimit = 1;
2298 return 0;
2299 }
2300 if (getStage(VirtReg) < RS_Split) {
2301 // We choose pre-splitting over using the CSR for the first time if
2302 // the cost of splitting is lower than CSRCost.
2303 SA->analyze(&VirtReg);
2304 unsigned NumCands = 0;
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002305 BlockFrequency BestCost = CSRCost; // Don't modify CSRCost.
2306 unsigned BestCand = calculateRegionSplitCost(VirtReg, Order, BestCost,
2307 NumCands, true /*IgnoreCSR*/);
Manman Ren9dee4492014-03-27 21:21:57 +00002308 if (BestCand == NoCand)
2309 // Use the CSR if we can't find a region split below CSRCost.
2310 return PhysReg;
2311
2312 // Perform the actual pre-splitting.
2313 doRegionSplit(VirtReg, BestCand, false/*HasCompact*/, NewVRegs);
2314 return 0;
2315 }
2316 return PhysReg;
2317}
2318
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002319void RAGreedy::aboutToRemoveInterval(LiveInterval &LI) {
2320 // Do not keep invalid information around.
2321 SetOfBrokenHints.remove(&LI);
2322}
2323
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002324void RAGreedy::initializeCSRCost() {
2325 // We use the larger one out of the command-line option and the value report
2326 // by TRI.
2327 CSRCost = BlockFrequency(
2328 std::max((unsigned)CSRFirstTimeCost, TRI->getCSRFirstUseCost()));
2329 if (!CSRCost.getFrequency())
2330 return;
2331
2332 // Raw cost is relative to Entry == 2^14; scale it appropriately.
2333 uint64_t ActualEntry = MBFI->getEntryFreq();
2334 if (!ActualEntry) {
2335 CSRCost = 0;
2336 return;
2337 }
2338 uint64_t FixedEntry = 1 << 14;
2339 if (ActualEntry < FixedEntry)
2340 CSRCost *= BranchProbability(ActualEntry, FixedEntry);
2341 else if (ActualEntry <= UINT32_MAX)
2342 // Invert the fraction and divide.
2343 CSRCost /= BranchProbability(FixedEntry, ActualEntry);
2344 else
2345 // Can't use BranchProbability in general, since it takes 32-bit numbers.
2346 CSRCost = CSRCost.getFrequency() * (ActualEntry / FixedEntry);
2347}
2348
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002349/// \brief Collect the hint info for \p Reg.
2350/// The results are stored into \p Out.
2351/// \p Out is not cleared before being populated.
2352void RAGreedy::collectHintInfo(unsigned Reg, HintsInfo &Out) {
2353 for (const MachineInstr &Instr : MRI->reg_nodbg_instructions(Reg)) {
2354 if (!Instr.isFullCopy())
2355 continue;
2356 // Look for the other end of the copy.
2357 unsigned OtherReg = Instr.getOperand(0).getReg();
2358 if (OtherReg == Reg) {
2359 OtherReg = Instr.getOperand(1).getReg();
2360 if (OtherReg == Reg)
2361 continue;
2362 }
2363 // Get the current assignment.
2364 unsigned OtherPhysReg = TargetRegisterInfo::isPhysicalRegister(OtherReg)
2365 ? OtherReg
2366 : VRM->getPhys(OtherReg);
2367 // Push the collected information.
2368 Out.push_back(HintInfo(MBFI->getBlockFreq(Instr.getParent()), OtherReg,
2369 OtherPhysReg));
2370 }
2371}
2372
2373/// \brief Using the given \p List, compute the cost of the broken hints if
2374/// \p PhysReg was used.
2375/// \return The cost of \p List for \p PhysReg.
2376BlockFrequency RAGreedy::getBrokenHintFreq(const HintsInfo &List,
2377 unsigned PhysReg) {
2378 BlockFrequency Cost = 0;
2379 for (const HintInfo &Info : List) {
2380 if (Info.PhysReg != PhysReg)
2381 Cost += Info.Freq;
2382 }
2383 return Cost;
2384}
2385
2386/// \brief Using the register assigned to \p VirtReg, try to recolor
2387/// all the live ranges that are copy-related with \p VirtReg.
2388/// The recoloring is then propagated to all the live-ranges that have
2389/// been recolored and so on, until no more copies can be coalesced or
2390/// it is not profitable.
2391/// For a given live range, profitability is determined by the sum of the
2392/// frequencies of the non-identity copies it would introduce with the old
2393/// and new register.
2394void RAGreedy::tryHintRecoloring(LiveInterval &VirtReg) {
2395 // We have a broken hint, check if it is possible to fix it by
2396 // reusing PhysReg for the copy-related live-ranges. Indeed, we evicted
2397 // some register and PhysReg may be available for the other live-ranges.
2398 SmallSet<unsigned, 4> Visited;
2399 SmallVector<unsigned, 2> RecoloringCandidates;
2400 HintsInfo Info;
2401 unsigned Reg = VirtReg.reg;
2402 unsigned PhysReg = VRM->getPhys(Reg);
2403 // Start the recoloring algorithm from the input live-interval, then
2404 // it will propagate to the ones that are copy-related with it.
2405 Visited.insert(Reg);
2406 RecoloringCandidates.push_back(Reg);
2407
2408 DEBUG(dbgs() << "Trying to reconcile hints for: " << PrintReg(Reg, TRI) << '('
2409 << PrintReg(PhysReg, TRI) << ")\n");
2410
2411 do {
2412 Reg = RecoloringCandidates.pop_back_val();
2413
2414 // We cannot recolor physcal register.
2415 if (TargetRegisterInfo::isPhysicalRegister(Reg))
2416 continue;
2417
2418 assert(VRM->hasPhys(Reg) && "We have unallocated variable!!");
2419
2420 // Get the live interval mapped with this virtual register to be able
2421 // to check for the interference with the new color.
2422 LiveInterval &LI = LIS->getInterval(Reg);
2423 unsigned CurrPhys = VRM->getPhys(Reg);
2424 // Check that the new color matches the register class constraints and
2425 // that it is free for this live range.
2426 if (CurrPhys != PhysReg && (!MRI->getRegClass(Reg)->contains(PhysReg) ||
2427 Matrix->checkInterference(LI, PhysReg)))
2428 continue;
2429
2430 DEBUG(dbgs() << PrintReg(Reg, TRI) << '(' << PrintReg(CurrPhys, TRI)
2431 << ") is recolorable.\n");
2432
2433 // Gather the hint info.
2434 Info.clear();
2435 collectHintInfo(Reg, Info);
2436 // Check if recoloring the live-range will increase the cost of the
2437 // non-identity copies.
2438 if (CurrPhys != PhysReg) {
2439 DEBUG(dbgs() << "Checking profitability:\n");
2440 BlockFrequency OldCopiesCost = getBrokenHintFreq(Info, CurrPhys);
2441 BlockFrequency NewCopiesCost = getBrokenHintFreq(Info, PhysReg);
2442 DEBUG(dbgs() << "Old Cost: " << OldCopiesCost.getFrequency()
2443 << "\nNew Cost: " << NewCopiesCost.getFrequency() << '\n');
2444 if (OldCopiesCost < NewCopiesCost) {
2445 DEBUG(dbgs() << "=> Not profitable.\n");
2446 continue;
2447 }
2448 // At this point, the cost is either cheaper or equal. If it is
2449 // equal, we consider this is profitable because it may expose
2450 // more recoloring opportunities.
2451 DEBUG(dbgs() << "=> Profitable.\n");
2452 // Recolor the live-range.
2453 Matrix->unassign(LI);
2454 Matrix->assign(LI, PhysReg);
2455 }
2456 // Push all copy-related live-ranges to keep reconciling the broken
2457 // hints.
2458 for (const HintInfo &HI : Info) {
2459 if (Visited.insert(HI.Reg).second)
2460 RecoloringCandidates.push_back(HI.Reg);
2461 }
2462 } while (!RecoloringCandidates.empty());
2463}
2464
2465/// \brief Try to recolor broken hints.
2466/// Broken hints may be repaired by recoloring when an evicted variable
2467/// freed up a register for a larger live-range.
2468/// Consider the following example:
2469/// BB1:
2470/// a =
2471/// b =
2472/// BB2:
2473/// ...
2474/// = b
2475/// = a
2476/// Let us assume b gets split:
2477/// BB1:
2478/// a =
2479/// b =
2480/// BB2:
2481/// c = b
2482/// ...
2483/// d = c
2484/// = d
2485/// = a
2486/// Because of how the allocation work, b, c, and d may be assigned different
2487/// colors. Now, if a gets evicted later:
2488/// BB1:
2489/// a =
2490/// st a, SpillSlot
2491/// b =
2492/// BB2:
2493/// c = b
2494/// ...
2495/// d = c
2496/// = d
2497/// e = ld SpillSlot
2498/// = e
2499/// This is likely that we can assign the same register for b, c, and d,
2500/// getting rid of 2 copies.
2501void RAGreedy::tryHintsRecoloring() {
2502 for (LiveInterval *LI : SetOfBrokenHints) {
2503 assert(TargetRegisterInfo::isVirtualRegister(LI->reg) &&
2504 "Recoloring is possible only for virtual registers");
2505 // Some dead defs may be around (e.g., because of debug uses).
2506 // Ignore those.
2507 if (!VRM->hasPhys(LI->reg))
2508 continue;
2509 tryHintRecoloring(*LI);
2510 }
2511}
2512
Quentin Colombet87769712014-02-05 22:13:59 +00002513unsigned RAGreedy::selectOrSplitImpl(LiveInterval &VirtReg,
2514 SmallVectorImpl<unsigned> &NewVRegs,
2515 SmallVirtRegSet &FixedRegisters,
2516 unsigned Depth) {
Manman Ren78cf02a2014-03-25 00:16:25 +00002517 unsigned CostPerUseLimit = ~0u;
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002518 // First try assigning a free register.
Matthias Braun5d1f12d2015-07-15 22:16:00 +00002519 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo, Matrix);
Manman Ren78cf02a2014-03-25 00:16:25 +00002520 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs)) {
Manman Ren9dee4492014-03-27 21:21:57 +00002521 // When NewVRegs is not empty, we may have made decisions such as evicting
2522 // a virtual register, go with the earlier decisions and use the physical
2523 // register.
Matthias Braun953393a2015-07-14 17:38:17 +00002524 if (CSRCost.getFrequency() && isUnusedCalleeSavedReg(PhysReg) &&
2525 NewVRegs.empty()) {
Manman Ren9dee4492014-03-27 21:21:57 +00002526 unsigned CSRReg = tryAssignCSRFirstTime(VirtReg, Order, PhysReg,
2527 CostPerUseLimit, NewVRegs);
2528 if (CSRReg || !NewVRegs.empty())
2529 // Return now if we decide to use a CSR or create new vregs due to
2530 // pre-splitting.
2531 return CSRReg;
Manman Ren78cf02a2014-03-25 00:16:25 +00002532 } else
2533 return PhysReg;
2534 }
Andrew Trickccef0982010-12-09 18:15:21 +00002535
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002536 LiveRangeStage Stage = getStage(VirtReg);
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002537 DEBUG(dbgs() << StageName[Stage]
2538 << " Cascade " << ExtraRegInfo[VirtReg.reg].Cascade << '\n');
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002539
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002540 // Try to evict a less worthy live range, but only for ranges from the primary
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002541 // queue. The RS_Split ranges already failed to do this, and they should not
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002542 // get a second chance until they have been split.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002543 if (Stage != RS_Split)
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002544 if (unsigned PhysReg =
2545 tryEvict(VirtReg, Order, NewVRegs, CostPerUseLimit)) {
2546 unsigned Hint = MRI->getSimpleHint(VirtReg.reg);
2547 // If VirtReg has a hint and that hint is broken record this
2548 // virtual register as a recoloring candidate for broken hint.
2549 // Indeed, since we evicted a variable in its neighborhood it is
2550 // likely we can at least partially recolor some of the
2551 // copy-related live-ranges.
2552 if (Hint && Hint != PhysReg)
2553 SetOfBrokenHints.insert(&VirtReg);
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002554 return PhysReg;
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002555 }
Andrew Trickccef0982010-12-09 18:15:21 +00002556
Quentin Colombet63176862016-09-16 22:00:42 +00002557 assert((NewVRegs.empty() || Depth) && "Cannot append to existing NewVRegs");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002558
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002559 // The first time we see a live range, don't try to split or spill.
2560 // Wait until the second time, when all smaller ranges have been allocated.
2561 // This gives a better picture of the interference to split around.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002562 if (Stage < RS_Split) {
2563 setStage(VirtReg, RS_Split);
Jakob Stoklund Olesen86985072011-03-19 23:02:47 +00002564 DEBUG(dbgs() << "wait for second round\n");
Mark Laceyf9ea8852013-08-14 23:50:04 +00002565 NewVRegs.push_back(VirtReg.reg);
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002566 return 0;
2567 }
2568
Dylan McKayc328fe52016-10-11 01:04:36 +00002569 if (Stage < RS_Spill) {
2570 // Try splitting VirtReg or interferences.
2571 unsigned NewVRegSizeBefore = NewVRegs.size();
2572 unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
2573 if (PhysReg || (NewVRegs.size() - NewVRegSizeBefore))
2574 return PhysReg;
2575 }
2576
Jakob Stoklund Olesena5c88992011-05-06 21:58:30 +00002577 // If we couldn't allocate a register from spilling, there is probably some
2578 // invalid inline assembly. The base class wil report it.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002579 if (Stage >= RS_Done || !VirtReg.isSpillable())
Quentin Colombet87769712014-02-05 22:13:59 +00002580 return tryLastChanceRecoloring(VirtReg, Order, NewVRegs, FixedRegisters,
2581 Depth);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00002582
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002583 // Finally spill VirtReg itself.
Quentin Colombet11922942015-07-17 23:04:06 +00002584 if (EnableDeferredSpilling && getStage(VirtReg) < RS_Memory) {
2585 // TODO: This is experimental and in particular, we do not model
2586 // the live range splitting done by spilling correctly.
2587 // We would need a deep integration with the spiller to do the
2588 // right thing here. Anyway, that is still good for early testing.
2589 setStage(VirtReg, RS_Memory);
2590 DEBUG(dbgs() << "Do as if this register is in memory\n");
2591 NewVRegs.push_back(VirtReg.reg);
2592 } else {
2593 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Wei Mi9a16d652016-04-13 03:08:27 +00002594 LiveRangeEdit LRE(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Quentin Colombet11922942015-07-17 23:04:06 +00002595 spiller().spill(LRE);
2596 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Done);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002597
Quentin Colombet11922942015-07-17 23:04:06 +00002598 if (VerifyEnabled)
2599 MF->verify(this, "After spilling");
2600 }
Jakob Stoklund Olesen557a82c2011-03-16 22:56:08 +00002601
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002602 // The live virtual register requesting allocation was spilled, so tell
2603 // the caller not to allocate anything during this round.
2604 return 0;
2605}
2606
2607bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
2608 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00002609 << "********** Function: " << mf.getName() << '\n');
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002610
2611 MF = &mf;
Eric Christopher60621802014-10-14 07:22:00 +00002612 TRI = MF->getSubtarget().getRegisterInfo();
2613 TII = MF->getSubtarget().getInstrInfo();
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00002614 RCI.runOnMachineFunction(mf);
Quentin Colombet5caa6a22014-07-02 18:32:04 +00002615
2616 EnableLocalReassign = EnableLocalReassignment ||
Eric Christopher60621802014-10-14 07:22:00 +00002617 MF->getSubtarget().enableRALocalReassignment(
2618 MF->getTarget().getOptLevel());
Quentin Colombet5caa6a22014-07-02 18:32:04 +00002619
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002620 if (VerifyEnabled)
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +00002621 MF->verify(this, "Before greedy register allocator");
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002622
Jakob Stoklund Olesen2d2dec92012-06-20 22:52:29 +00002623 RegAllocBase::init(getAnalysis<VirtRegMap>(),
2624 getAnalysis<LiveIntervals>(),
2625 getAnalysis<LiveRegMatrix>());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002626 Indexes = &getAnalysis<SlotIndexes>();
Benjamin Kramere2a1d892013-06-17 19:00:36 +00002627 MBFI = &getAnalysis<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +00002628 DomTree = &getAnalysis<MachineDominatorTree>();
Jakob Stoklund Olesenadecb5e2010-12-10 22:54:44 +00002629 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002630 Loops = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002631 Bundles = &getAnalysis<EdgeBundles>();
2632 SpillPlacer = &getAnalysis<SpillPlacement>();
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00002633 DebugVars = &getAnalysis<LiveDebugVariables>();
Wei Mic0223702016-07-08 21:08:09 +00002634 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002635
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002636 initializeCSRCost();
2637
Robert Lougher11a44b72015-08-10 11:59:44 +00002638 calculateSpillWeightsAndHints(*LIS, mf, VRM, *Loops, *MBFI);
Arnaud A. de Grandmaison760c1e02013-11-10 17:46:31 +00002639
Andrew Trick97064962013-07-25 07:26:26 +00002640 DEBUG(LIS->dump());
2641
Jakob Stoklund Olesenf1a60a62011-02-19 00:53:42 +00002642 SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
Wei Mic0223702016-07-08 21:08:09 +00002643 SE.reset(new SplitEditor(*SA, *AA, *LIS, *VRM, *DomTree, *MBFI));
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002644 ExtraRegInfo.clear();
2645 ExtraRegInfo.resize(MRI->getNumVirtRegs());
2646 NextCascade = 1;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00002647 IntfCache.init(MF, Matrix->getLiveUnions(), Indexes, LIS, TRI);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00002648 GlobalCand.resize(32); // This will grow as needed.
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002649 SetOfBrokenHints.clear();
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002650
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002651 allocatePhysRegs();
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002652 tryHintsRecoloring();
Wei Mi9a16d652016-04-13 03:08:27 +00002653 postOptimization();
2654
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002655 releaseMemory();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002656 return true;
2657}