blob: 7fab27461b4ed5aa0a171e297e141e877820baeb [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIISelLowering.h - SI DAG Lowering Interface ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI DAG Lowering interface definition
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_SIISELLOWERING_H
16#define LLVM_LIB_TARGET_AMDGPU_SIISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000017
18#include "AMDGPUISelLowering.h"
Matt Arsenault8623e8d2017-08-03 23:00:29 +000019#include "AMDGPUArgumentUsageInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000020#include "SIInstrInfo.h"
21
22namespace llvm {
23
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000024class SITargetLowering final : public AMDGPUTargetLowering {
Matt Arsenaulte622dc32017-04-11 22:29:24 +000025 SDValue lowerKernArgParameterPtr(SelectionDAG &DAG, const SDLoc &SL,
26 SDValue Chain, uint64_t Offset) const;
Matt Arsenault9166ce82017-07-28 15:52:08 +000027 SDValue getImplicitArgPtr(SelectionDAG &DAG, const SDLoc &SL) const;
Matt Arsenaulte622dc32017-04-11 22:29:24 +000028 SDValue lowerKernargMemParameter(SelectionDAG &DAG, EVT VT, EVT MemVT,
29 const SDLoc &SL, SDValue Chain,
30 uint64_t Offset, bool Signed,
31 const ISD::InputArg *Arg = nullptr) const;
32
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000033 SDValue lowerStackParameter(SelectionDAG &DAG, CCValAssign &VA,
34 const SDLoc &SL, SDValue Chain,
35 const ISD::InputArg &Arg) const;
Matt Arsenault8623e8d2017-08-03 23:00:29 +000036 SDValue getPreloadedValue(SelectionDAG &DAG,
37 const SIMachineFunctionInfo &MFI,
38 EVT VT,
39 AMDGPUFunctionArgInfo::PreloadedValue) const;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000040
Tom Stellardbf3e6e52016-06-14 20:29:59 +000041 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
42 SelectionDAG &DAG) const override;
Matt Arsenaultff6da2f2015-11-30 21:15:45 +000043 SDValue lowerImplicitZextParam(SelectionDAG &DAG, SDValue Op,
44 MVT VT, unsigned Offset) const;
45
Matt Arsenaulta5789bb2014-07-26 06:23:37 +000046 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000047 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulta5789bb2014-07-26 06:23:37 +000048 SDValue LowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000049 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard0ec134f2014-02-04 17:18:40 +000050 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000051 SDValue lowerFastUnsafeFDIV(SDValue Op, SelectionDAG &DAG) const;
52 SDValue lowerFDIV_FAST(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault4052a572016-12-22 03:05:41 +000053 SDValue LowerFDIV16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +000054 SDValue LowerFDIV32(SDValue Op, SelectionDAG &DAG) const;
55 SDValue LowerFDIV64(SDValue Op, SelectionDAG &DAG) const;
56 SDValue LowerFDIV(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000057 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000058 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultad14ce82014-07-19 18:44:39 +000059 SDValue LowerTrig(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard354a43c2016-04-01 18:27:37 +000060 SDValue LowerATOMIC_CMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardf8794352012-12-19 22:10:31 +000061 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000062
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000063 /// \brief Converts \p Op, which must be of floating point type, to the
64 /// floating point type \p VT, by either extending or truncating it.
65 SDValue getFPExtOrFPTrunc(SelectionDAG &DAG,
66 SDValue Op,
67 const SDLoc &DL,
68 EVT VT) const;
69
Matt Arsenaulte622dc32017-04-11 22:29:24 +000070 SDValue convertArgType(
71 SelectionDAG &DAG, EVT VT, EVT MemVT, const SDLoc &SL, SDValue Val,
72 bool Signed, const ISD::InputArg *Arg = nullptr) const;
73
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +000074 /// \brief Custom lowering for ISD::FP_ROUND for MVT::f16.
75 SDValue lowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
76
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +000077 SDValue getSegmentAperture(unsigned AS, const SDLoc &DL,
78 SelectionDAG &DAG) const;
79
Matt Arsenault99c14522016-04-25 19:27:24 +000080 SDValue lowerADDRSPACECAST(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault3aef8092017-01-23 23:09:58 +000081 SDValue lowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
82 SDValue lowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault0bb294b2016-06-17 22:27:03 +000083 SDValue lowerTRAP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault99c14522016-04-25 19:27:24 +000084
Christian Konig8e06e2a2013-04-10 08:39:08 +000085 void adjustWritemask(MachineSDNode *&N, SelectionDAG &DAG) const;
86
Matt Arsenaulte6986632015-01-14 01:35:22 +000087 SDValue performUCharToFloatCombine(SDNode *N,
88 DAGCombinerInfo &DCI) const;
Matt Arsenaultb2baffa2014-08-15 17:49:05 +000089 SDValue performSHLPtrCombine(SDNode *N,
90 unsigned AS,
Matt Arsenaultfbe95332017-11-13 05:11:54 +000091 EVT MemVT,
Matt Arsenaultb2baffa2014-08-15 17:49:05 +000092 DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000093
Matt Arsenaultd8b73d52016-12-22 03:44:42 +000094 SDValue performMemSDNodeCombine(MemSDNode *N, DAGCombinerInfo &DCI) const;
95
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000096 SDValue splitBinaryBitConstantOp(DAGCombinerInfo &DCI, const SDLoc &SL,
97 unsigned Opc, SDValue LHS,
98 const ConstantSDNode *CRHS) const;
99
Matt Arsenaultd0101a22015-01-06 23:00:46 +0000100 SDValue performAndCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultf2290332015-01-06 23:00:39 +0000101 SDValue performOrCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +0000102 SDValue performXorCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000103 SDValue performZeroExtendCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultf2290332015-01-06 23:00:39 +0000104 SDValue performClassCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000105 SDValue performFCanonicalizeCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault364a6742014-06-11 17:50:44 +0000106
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000107 SDValue performFPMed3ImmCombine(SelectionDAG &DAG, const SDLoc &SL,
108 SDValue Op0, SDValue Op1) const;
Matt Arsenault10268f92017-02-27 22:40:39 +0000109 SDValue performIntMed3ImmCombine(SelectionDAG &DAG, const SDLoc &SL,
110 SDValue Op0, SDValue Op1, bool Signed) const;
Matt Arsenaultf639c322016-01-28 20:53:42 +0000111 SDValue performMinMaxCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000112 SDValue performFMed3Combine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault1f17c662017-02-22 00:27:34 +0000113 SDValue performCvtPkRTZCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000114 SDValue performExtractVectorEltCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault8cbb4882017-09-20 21:01:24 +0000115 SDValue performBuildVectorCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultf639c322016-01-28 20:53:42 +0000116
Matt Arsenault46e6b7a2016-12-22 04:03:35 +0000117 unsigned getFusedOpcode(const SelectionDAG &DAG,
118 const SDNode *N0, const SDNode *N1) const;
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000119 SDValue performAddCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +0000120 SDValue performAddCarrySubCarryCombine(SDNode *N, DAGCombinerInfo &DCI) const;
121 SDValue performSubCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +0000122 SDValue performFAddCombine(SDNode *N, DAGCombinerInfo &DCI) const;
123 SDValue performFSubCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6f6233d2015-01-06 23:00:41 +0000124 SDValue performSetCCCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +0000125 SDValue performCvtF32UByteNCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000126
Tom Stellard70580f82015-07-20 14:28:41 +0000127 bool isLegalFlatAddressingMode(const AddrMode &AM) const;
Matt Arsenaultdc8f5cc2017-07-29 01:12:31 +0000128 bool isLegalGlobalAddressingMode(const AddrMode &AM) const;
Matt Arsenault711b3902015-08-07 20:18:34 +0000129 bool isLegalMUBUFAddressingMode(const AddrMode &AM) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000130
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000131 unsigned isCFIntrinsic(const SDNode *Intr) const;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000132
133 void createDebuggerPrologueStackObjects(MachineFunction &MF) const;
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +0000134
135 /// \returns True if fixup needs to be emitted for given global value \p GV,
136 /// false otherwise.
137 bool shouldEmitFixup(const GlobalValue *GV) const;
138
139 /// \returns True if GOT relocation needs to be emitted for given global value
140 /// \p GV, false otherwise.
141 bool shouldEmitGOTReloc(const GlobalValue *GV) const;
142
143 /// \returns True if PC-relative relocation needs to be emitted for given
144 /// global value \p GV, false otherwise.
145 bool shouldEmitPCReloc(const GlobalValue *GV) const;
146
Tom Stellard75aadc22012-12-11 21:25:42 +0000147public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000148 SITargetLowering(const TargetMachine &tm, const SISubtarget &STI);
149
150 const SISubtarget *getSubtarget() const;
Matt Arsenault5015a892014-08-15 17:17:07 +0000151
Zvi Rackover1b736822017-07-26 08:06:58 +0000152 bool isShuffleMaskLegal(ArrayRef<int> /*Mask*/, EVT /*VT*/) const override;
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000153
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000154 bool getTgtMemIntrinsic(IntrinsicInfo &, const CallInst &,
155 unsigned IntrinsicID) const override;
156
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000157 bool getAddrModeArguments(IntrinsicInst * /*I*/,
158 SmallVectorImpl<Value*> &/*Ops*/,
159 Type *&/*AccessTy*/) const override;
Matt Arsenaulte306a322014-10-21 16:25:08 +0000160
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000161 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000162 unsigned AS,
163 Instruction *I = nullptr) const override;
Matt Arsenault5015a892014-08-15 17:17:07 +0000164
Nirav Dave4dcad5d2017-07-10 20:25:54 +0000165 bool canMergeStoresTo(unsigned AS, EVT MemVT,
166 const SelectionDAG &DAG) const override;
Nirav Daved20066c2017-05-24 15:59:09 +0000167
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000168 bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AS,
169 unsigned Align,
170 bool *IsFast) const override;
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000171
Matt Arsenault46645fa2014-07-28 17:49:26 +0000172 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
173 unsigned SrcAlign, bool IsMemset,
174 bool ZeroMemset,
175 bool MemcpyStrSrc,
176 MachineFunction &MF) const override;
177
Tom Stellarda6f24c62015-12-15 20:55:55 +0000178 bool isMemOpUniform(const SDNode *N) const;
Alexander Timofeev18009562016-12-08 17:28:47 +0000179 bool isMemOpHasNoClobberedMemOperand(const SDNode *N) const;
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000180 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override;
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +0000181 bool isCheapAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override;
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000182
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000183 TargetLoweringBase::LegalizeTypeAction
184 getPreferredVectorAction(EVT VT) const override;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000185
Craig Topper5656db42014-04-29 07:57:24 +0000186 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
187 Type *Ty) const override;
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000188
Tom Stellard2e045bb2016-01-20 00:13:22 +0000189 bool isTypeDesirableForOp(unsigned Op, EVT VT) const override;
190
Tom Stellardb164a982016-06-25 01:59:16 +0000191 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
192
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000193 bool supportSplitCSR(MachineFunction *MF) const override;
194 void initializeSplitCSR(MachineBasicBlock *Entry) const override;
195 void insertCopiesSplitCSR(
196 MachineBasicBlock *Entry,
197 const SmallVectorImpl<MachineBasicBlock *> &Exits) const override;
198
Christian Konig2c8f6d52013-03-07 09:03:52 +0000199 SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv,
200 bool isVarArg,
201 const SmallVectorImpl<ISD::InputArg> &Ins,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000202 const SDLoc &DL, SelectionDAG &DAG,
Craig Topper5656db42014-04-29 07:57:24 +0000203 SmallVectorImpl<SDValue> &InVals) const override;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000204
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000205 bool CanLowerReturn(CallingConv::ID CallConv,
206 MachineFunction &MF, bool isVarArg,
207 const SmallVectorImpl<ISD::OutputArg> &Outs,
208 LLVMContext &Context) const override;
209
210 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Marek Olsak8a0f3352016-01-13 17:23:04 +0000211 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000212 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
213 SelectionDAG &DAG) const override;
Marek Olsak8a0f3352016-01-13 17:23:04 +0000214
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000215 void passSpecialInputs(
216 CallLoweringInfo &CLI,
217 const SIMachineFunctionInfo &Info,
218 SmallVectorImpl<std::pair<unsigned, SDValue>> &RegsToPass,
219 SmallVectorImpl<SDValue> &MemOpChains,
220 SDValue Chain,
221 SDValue StackPtr) const;
222
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000223 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
224 CallingConv::ID CallConv, bool isVarArg,
225 const SmallVectorImpl<ISD::InputArg> &Ins,
226 const SDLoc &DL, SelectionDAG &DAG,
227 SmallVectorImpl<SDValue> &InVals, bool isThisReturn,
228 SDValue ThisVal) const;
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000229
230 bool mayBeEmittedAsTailCall(const CallInst *) const override;
231
232 bool isEligibleForTailCallOptimization(
233 SDValue Callee, CallingConv::ID CalleeCC, bool isVarArg,
234 const SmallVectorImpl<ISD::OutputArg> &Outs,
235 const SmallVectorImpl<SDValue> &OutVals,
236 const SmallVectorImpl<ISD::InputArg> &Ins, SelectionDAG &DAG) const;
237
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000238 SDValue LowerCall(CallLoweringInfo &CLI,
239 SmallVectorImpl<SDValue> &InVals) const override;
240
Matt Arsenault9a10cea2016-01-26 04:29:24 +0000241 unsigned getRegisterByName(const char* RegName, EVT VT,
242 SelectionDAG &DAG) const override;
243
Matt Arsenault786724a2016-07-12 21:41:32 +0000244 MachineBasicBlock *splitKillBlock(MachineInstr &MI,
245 MachineBasicBlock *BB) const;
246
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000247 MachineBasicBlock *
248 EmitInstrWithCustomInserter(MachineInstr &MI,
249 MachineBasicBlock *BB) const override;
Matt Arsenaulte11d8ac2017-10-13 21:10:22 +0000250
251 bool hasBitPreservingFPLogic(EVT VT) const override;
Matt Arsenault423bf3f2015-01-29 19:34:32 +0000252 bool enableAggressiveFMAFusion(EVT VT) const override;
Mehdi Amini44ede332015-07-09 02:09:04 +0000253 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
254 EVT VT) const override;
Mehdi Aminieaabc512015-07-09 15:12:23 +0000255 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000256 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
257 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault3aef8092017-01-23 23:09:58 +0000258 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue> &Results,
259 SelectionDAG &DAG) const override;
260
Craig Topper5656db42014-04-29 07:57:24 +0000261 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
262 SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const override;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000263 void AdjustInstrPostInstrSelection(MachineInstr &MI,
Craig Topper5656db42014-04-29 07:57:24 +0000264 SDNode *Node) const override;
Christian Konigf82901a2013-02-26 17:52:23 +0000265
Matt Arsenault0d0d6c22017-04-12 21:58:23 +0000266 SDNode *legalizeTargetIndependentNode(SDNode *Node, SelectionDAG &DAG) const;
Matt Arsenault485defe2014-11-05 19:01:17 +0000267
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000268 MachineSDNode *wrapAddr64Rsrc(SelectionDAG &DAG, const SDLoc &DL,
269 SDValue Ptr) const;
270 MachineSDNode *buildRSRC(SelectionDAG &DAG, const SDLoc &DL, SDValue Ptr,
271 uint32_t RsrcDword1, uint64_t RsrcDword2And3) const;
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000272 std::pair<unsigned, const TargetRegisterClass *>
273 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
274 StringRef Constraint, MVT VT) const override;
Tom Stellardb3c3bda2015-12-10 02:12:53 +0000275 ConstraintType getConstraintType(StringRef Constraint) const override;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000276 SDValue copyToM0(SelectionDAG &DAG, SDValue Chain, const SDLoc &DL,
277 SDValue V) const;
Matt Arsenault1cc47f82017-07-18 16:44:56 +0000278
279 void finalizeLowering(MachineFunction &MF) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000280};
281
282} // End namespace llvm
283
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000284#endif