blob: 151d8359a1ea4ab4a61ab03ad5d12eeb332c8e11 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingera73b6292007-06-04 17:23:27 -070054#define DRV_VERSION "1.15"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemminger793b8832005-09-14 16:06:14 -070069#define TX_RING_SIZE 512
70#define TX_DEF_PENDING (TX_RING_SIZE - 1)
71#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080072#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingerc59697e2007-07-09 15:33:33 -0700102static int idle_timeout = 100;
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700103module_param(idle_timeout, int, 0);
Stephen Hemmingere561a832006-10-17 10:20:51 -0700104MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700105
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700106static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
108 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700110 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800111 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800112 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700137 { 0 }
138};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140MODULE_DEVICE_TABLE(pci, sky2_id_table);
141
142/* Avoid conditionals by using array */
143static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
144static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700145static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700146
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800147/* This driver supports yukon2 chipset only */
148static const char *yukon2_name[] = {
149 "XL", /* 0xb3 */
150 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800151 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800152 "EC", /* 0xb6 */
153 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154};
155
Stephen Hemminger793b8832005-09-14 16:06:14 -0700156/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158{
159 int i;
160
161 gma_write16(hw, port, GM_SMI_DATA, val);
162 gma_write16(hw, port, GM_SMI_CTRL,
163 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
164
165 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700166 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700168 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170
Stephen Hemminger793b8832005-09-14 16:06:14 -0700171 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700173}
174
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700176{
177 int i;
178
Stephen Hemminger793b8832005-09-14 16:06:14 -0700179 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
181
182 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800183 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
184 *val = gma_read16(hw, port, GM_SMI_DATA);
185 return 0;
186 }
187
Stephen Hemminger793b8832005-09-14 16:06:14 -0700188 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189 }
190
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800191 return -ETIMEDOUT;
192}
193
194static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
195{
196 u16 v;
197
198 if (__gm_phy_read(hw, port, reg, &v) != 0)
199 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
200 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700201}
202
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800203
204static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700205{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800206 /* switch power to VCC (WA for VAUX problem) */
207 sky2_write8(hw, B0_POWER_CTRL,
208 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700209
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800210 /* disable Core Clock Division, */
211 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700212
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800213 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
214 /* enable bits are inverted */
215 sky2_write8(hw, B2_Y2_CLK_GATE,
216 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
217 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
218 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
219 else
220 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700221
Stephen Hemminger93745492007-02-06 10:45:43 -0800222 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700223 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700225 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
226 /* set all bits to 0 except bits 15..12 and 8 */
227 reg &= P_ASPM_CONTROL_MSK;
228 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
229
230 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
231 /* set all bits to 0 except bits 28 & 27 */
232 reg &= P_CTL_TIM_VMAIN_AV_MSK;
233 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
234
235 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700236
237 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
238 reg = sky2_read32(hw, B2_GP_IO);
239 reg |= GLB_GPIO_STAT_RACE_DIS;
240 sky2_write32(hw, B2_GP_IO, reg);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700241 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800242}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700243
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800244static void sky2_power_aux(struct sky2_hw *hw)
245{
246 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
247 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
248 else
249 /* enable bits are inverted */
250 sky2_write8(hw, B2_Y2_CLK_GATE,
251 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
252 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
253 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
254
255 /* switch power to VAUX */
256 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
257 sky2_write8(hw, B0_POWER_CTRL,
258 (PC_VAUX_ENA | PC_VCC_ENA |
259 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700260}
261
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700262static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700263{
264 u16 reg;
265
266 /* disable all GMAC IRQ's */
267 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
268 /* disable PHY IRQs */
269 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700270
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700271 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
272 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
273 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
274 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
275
276 reg = gma_read16(hw, port, GM_RX_CTRL);
277 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
278 gma_write16(hw, port, GM_RX_CTRL, reg);
279}
280
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700281/* flow control to advertise bits */
282static const u16 copper_fc_adv[] = {
283 [FC_NONE] = 0,
284 [FC_TX] = PHY_M_AN_ASP,
285 [FC_RX] = PHY_M_AN_PC,
286 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
287};
288
289/* flow control to advertise bits when using 1000BaseX */
290static const u16 fiber_fc_adv[] = {
291 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
292 [FC_TX] = PHY_M_P_ASYM_MD_X,
293 [FC_RX] = PHY_M_P_SYM_MD_X,
294 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
295};
296
297/* flow control to GMA disable bits */
298static const u16 gm_fc_disable[] = {
299 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
300 [FC_TX] = GM_GPCR_FC_RX_DIS,
301 [FC_RX] = GM_GPCR_FC_TX_DIS,
302 [FC_BOTH] = 0,
303};
304
305
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700306static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
307{
308 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700309 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700310
Stephen Hemminger93745492007-02-06 10:45:43 -0800311 if (sky2->autoneg == AUTONEG_ENABLE
312 && !(hw->chip_id == CHIP_ID_YUKON_XL
313 || hw->chip_id == CHIP_ID_YUKON_EC_U
314 || hw->chip_id == CHIP_ID_YUKON_EX)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700315 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
316
317 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700318 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
320
Stephen Hemminger53419c62007-05-14 12:38:11 -0700321 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700322 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700323 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700324 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
325 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700326 /* set master & slave downshift counter to 1x */
327 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328
329 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
330 }
331
332 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700333 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 if (hw->chip_id == CHIP_ID_YUKON_FE) {
335 /* enable automatic crossover */
336 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
337 } else {
338 /* disable energy detect */
339 ctrl &= ~PHY_M_PC_EN_DET_MSK;
340
341 /* enable automatic crossover */
342 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
343
Stephen Hemminger53419c62007-05-14 12:38:11 -0700344 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800345 if (sky2->autoneg == AUTONEG_ENABLE
346 && (hw->chip_id == CHIP_ID_YUKON_XL
347 || hw->chip_id == CHIP_ID_YUKON_EC_U
348 || hw->chip_id == CHIP_ID_YUKON_EX)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700349 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350 ctrl &= ~PHY_M_PC_DSC_MSK;
351 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
352 }
353 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700354 } else {
355 /* workaround for deviation #4.88 (CRC errors) */
356 /* disable Automatic Crossover */
357
358 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700359 }
360
361 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
362
363 /* special setup for PHY 88E1112 Fiber */
364 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
365 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
366
367 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
368 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
369 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
370 ctrl &= ~PHY_M_MAC_MD_MSK;
371 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700372 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
373
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700374 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700375 /* select page 1 to access Fiber registers */
376 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700377
378 /* for SFP-module set SIGDET polarity to low */
379 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
380 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700381 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700383
384 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700385 }
386
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700387 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700388 ct1000 = 0;
389 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700390 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700391
392 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700394 if (sky2->advertising & ADVERTISED_1000baseT_Full)
395 ct1000 |= PHY_M_1000C_AFD;
396 if (sky2->advertising & ADVERTISED_1000baseT_Half)
397 ct1000 |= PHY_M_1000C_AHD;
398 if (sky2->advertising & ADVERTISED_100baseT_Full)
399 adv |= PHY_M_AN_100_FD;
400 if (sky2->advertising & ADVERTISED_100baseT_Half)
401 adv |= PHY_M_AN_100_HD;
402 if (sky2->advertising & ADVERTISED_10baseT_Full)
403 adv |= PHY_M_AN_10_FD;
404 if (sky2->advertising & ADVERTISED_10baseT_Half)
405 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700406
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700407 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700408 } else { /* special defines for FIBER (88E1040S only) */
409 if (sky2->advertising & ADVERTISED_1000baseT_Full)
410 adv |= PHY_M_AN_1000X_AFD;
411 if (sky2->advertising & ADVERTISED_1000baseT_Half)
412 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700414 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700415 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700416
417 /* Restart Auto-negotiation */
418 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
419 } else {
420 /* forced speed/duplex settings */
421 ct1000 = PHY_M_1000C_MSE;
422
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700423 /* Disable auto update for duplex flow control and speed */
424 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700425
426 switch (sky2->speed) {
427 case SPEED_1000:
428 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700429 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700430 break;
431 case SPEED_100:
432 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700433 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700434 break;
435 }
436
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700437 if (sky2->duplex == DUPLEX_FULL) {
438 reg |= GM_GPCR_DUP_FULL;
439 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700440 } else if (sky2->speed < SPEED_1000)
441 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700442
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700443
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700444 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700445
446 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700447 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700448 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
449 else
450 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700451 }
452
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700453 gma_write16(hw, port, GM_GP_CTRL, reg);
454
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455 if (hw->chip_id != CHIP_ID_YUKON_FE)
456 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
457
458 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
459 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
460
461 /* Setup Phy LED's */
462 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
463 ledover = 0;
464
465 switch (hw->chip_id) {
466 case CHIP_ID_YUKON_FE:
467 /* on 88E3082 these bits are at 11..9 (shifted left) */
468 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
469
470 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
471
472 /* delete ACT LED control bits */
473 ctrl &= ~PHY_M_FELP_LED1_MSK;
474 /* change ACT LED control to blink mode */
475 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
476 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
477 break;
478
479 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700480 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700481
482 /* select page 3 to access LED control register */
483 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
484
485 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700486 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
487 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
488 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
489 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
490 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700491
492 /* set Polarity Control register */
493 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700494 (PHY_M_POLC_LS1_P_MIX(4) |
495 PHY_M_POLC_IS0_P_MIX(4) |
496 PHY_M_POLC_LOS_CTRL(2) |
497 PHY_M_POLC_INIT_CTRL(2) |
498 PHY_M_POLC_STA1_CTRL(2) |
499 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700500
501 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700502 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700503 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800504
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700505 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800506 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700507 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
508
509 /* select page 3 to access LED control register */
510 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
511
512 /* set LED Function Control register */
513 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
514 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
515 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
516 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
517 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
518
519 /* set Blink Rate in LED Timer Control Register */
520 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
521 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
522 /* restore page register */
523 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
524 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700525
526 default:
527 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
528 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
529 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800530 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700531 }
532
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700533 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
534 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800535 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
537
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800538 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700539 gm_phy_write(hw, port, 0x18, 0xaa99);
540 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700541
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800542 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700543 gm_phy_write(hw, port, 0x18, 0xa204);
544 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800545
546 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700547 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger93745492007-02-06 10:45:43 -0800548 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800549 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
550
551 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
552 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800553 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800554 }
555
556 if (ledover)
557 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
558
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700559 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700560
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700561 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700562 if (sky2->autoneg == AUTONEG_ENABLE)
563 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
564 else
565 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
566}
567
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700568static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
569{
570 u32 reg1;
571 static const u32 phy_power[]
572 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
573
574 /* looks like this XL is back asswards .. */
575 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
576 onoff = !onoff;
577
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800578 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700579 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700580 if (onoff)
581 /* Turn off phy power saving */
582 reg1 &= ~phy_power[port];
583 else
584 reg1 |= phy_power[port];
585
586 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700587 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800588 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700589 udelay(100);
590}
591
Stephen Hemminger1b537562005-12-20 15:08:07 -0800592/* Force a renegotiation */
593static void sky2_phy_reinit(struct sky2_port *sky2)
594{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800595 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800596 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800597 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800598}
599
Stephen Hemmingere3173832007-02-06 10:45:39 -0800600/* Put device in state to listen for Wake On Lan */
601static void sky2_wol_init(struct sky2_port *sky2)
602{
603 struct sky2_hw *hw = sky2->hw;
604 unsigned port = sky2->port;
605 enum flow_control save_mode;
606 u16 ctrl;
607 u32 reg1;
608
609 /* Bring hardware out of reset */
610 sky2_write16(hw, B0_CTST, CS_RST_CLR);
611 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
612
613 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
614 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
615
616 /* Force to 10/100
617 * sky2_reset will re-enable on resume
618 */
619 save_mode = sky2->flow_mode;
620 ctrl = sky2->advertising;
621
622 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
623 sky2->flow_mode = FC_NONE;
624 sky2_phy_power(hw, port, 1);
625 sky2_phy_reinit(sky2);
626
627 sky2->flow_mode = save_mode;
628 sky2->advertising = ctrl;
629
630 /* Set GMAC to no flow control and auto update for speed/duplex */
631 gma_write16(hw, port, GM_GP_CTRL,
632 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
633 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
634
635 /* Set WOL address */
636 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
637 sky2->netdev->dev_addr, ETH_ALEN);
638
639 /* Turn on appropriate WOL control bits */
640 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
641 ctrl = 0;
642 if (sky2->wol & WAKE_PHY)
643 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
644 else
645 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
646
647 if (sky2->wol & WAKE_MAGIC)
648 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
649 else
650 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
651
652 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
653 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
654
655 /* Turn on legacy PCI-Express PME mode */
656 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
657 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
658 reg1 |= PCI_Y2_PME_LEGACY;
659 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
660 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
661
662 /* block receiver */
663 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
664
665}
666
Stephen Hemminger69161612007-06-04 17:23:26 -0700667static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
668{
669 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev != CHIP_REV_YU_EX_A0) {
670 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
671 TX_STFW_ENA |
672 (hw->dev[port]->mtu > ETH_DATA_LEN) ? TX_JUMBO_ENA : TX_JUMBO_DIS);
673 } else {
674 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
675 /* set Tx GMAC FIFO Almost Empty Threshold */
676 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
677 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
678
679 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
680 TX_JUMBO_ENA | TX_STFW_DIS);
681
682 /* Can't do offload because of lack of store/forward */
683 hw->dev[port]->features &= ~(NETIF_F_TSO | NETIF_F_SG
684 | NETIF_F_ALL_CSUM);
685 } else
686 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
687 TX_JUMBO_DIS | TX_STFW_ENA);
688 }
689}
690
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700691static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
692{
693 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
694 u16 reg;
695 int i;
696 const u8 *addr = hw->dev[port]->dev_addr;
697
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800698 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
Stephen Hemmingerb4ed3722007-05-24 15:22:43 -0700699 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700700
701 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
702
Stephen Hemminger793b8832005-09-14 16:06:14 -0700703 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700704 /* WA DEV_472 -- looks like crossed wires on port 2 */
705 /* clear GMAC 1 Control reset */
706 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
707 do {
708 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
709 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
710 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
711 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
712 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
713 }
714
Stephen Hemminger793b8832005-09-14 16:06:14 -0700715 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700716
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700717 /* Enable Transmit FIFO Underrun */
718 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
719
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800720 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700721 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800722 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700723
724 /* MIB clear */
725 reg = gma_read16(hw, port, GM_PHY_ADDR);
726 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
727
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700728 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
729 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700730 gma_write16(hw, port, GM_PHY_ADDR, reg);
731
732 /* transmit control */
733 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
734
735 /* receive control reg: unicast + multicast + no FCS */
736 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700737 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700738
739 /* transmit flow control */
740 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
741
742 /* transmit parameter */
743 gma_write16(hw, port, GM_TX_PARAM,
744 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
745 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
746 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
747 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
748
749 /* serial mode register */
750 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700751 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700752
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700753 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700754 reg |= GM_SMOD_JUMBO_ENA;
755
756 gma_write16(hw, port, GM_SERIAL_MODE, reg);
757
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700758 /* virtual address for data */
759 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
760
Stephen Hemminger793b8832005-09-14 16:06:14 -0700761 /* physical address: used for pause frames */
762 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
763
764 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700765 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
766 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
767 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
768
769 /* Configure Rx MAC FIFO */
770 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700771 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
772 if (hw->chip_id == CHIP_ID_YUKON_EX)
773 reg |= GMF_RX_OVER_ON;
774
775 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700776
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700777 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800778 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700779
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800780 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
781 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700782
783 /* Configure Tx MAC FIFO */
784 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
785 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800786
Stephen Hemminger93745492007-02-06 10:45:43 -0800787 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800788 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800789 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700790
Stephen Hemminger69161612007-06-04 17:23:26 -0700791 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800792 }
793
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700794}
795
Stephen Hemminger67712902006-12-04 15:53:45 -0800796/* Assign Ram Buffer allocation to queue */
797static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700798{
Stephen Hemminger67712902006-12-04 15:53:45 -0800799 u32 end;
800
801 /* convert from K bytes to qwords used for hw register */
802 start *= 1024/8;
803 space *= 1024/8;
804 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700805
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700806 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
807 sky2_write32(hw, RB_ADDR(q, RB_START), start);
808 sky2_write32(hw, RB_ADDR(q, RB_END), end);
809 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
810 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
811
812 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800813 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700814
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800815 /* On receive queue's set the thresholds
816 * give receiver priority when > 3/4 full
817 * send pause when down to 2K
818 */
819 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
820 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700821
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800822 tp = space - 2048/8;
823 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
824 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700825 } else {
826 /* Enable store & forward on Tx queue's because
827 * Tx FIFO is only 1K on Yukon
828 */
829 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
830 }
831
832 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700833 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700834}
835
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800837static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700838{
839 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
840 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
841 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800842 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700843}
844
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700845/* Setup prefetch unit registers. This is the interface between
846 * hardware and driver list elements
847 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800848static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849 u64 addr, u32 last)
850{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700851 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
852 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
853 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
854 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
855 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
856 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700857
858 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700859}
860
Stephen Hemminger793b8832005-09-14 16:06:14 -0700861static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
862{
863 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
864
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700865 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700866 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700867 return le;
868}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700869
Stephen Hemminger291ea612006-09-26 11:57:41 -0700870static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
871 struct sky2_tx_le *le)
872{
873 return sky2->tx_ring + (le - sky2->tx_le);
874}
875
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800876/* Update chip's next pointer */
877static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700878{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700879 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800880 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700881 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
882
883 /* Synchronize I/O on since next processor may write to tail */
884 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700885}
886
Stephen Hemminger793b8832005-09-14 16:06:14 -0700887
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700888static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
889{
890 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700891 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700892 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893 return le;
894}
895
Stephen Hemminger14d02632006-09-26 11:57:43 -0700896/* Build description to hardware for one receive segment */
897static void sky2_rx_add(struct sky2_port *sky2, u8 op,
898 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700899{
900 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700901 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902
Stephen Hemminger793b8832005-09-14 16:06:14 -0700903 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700905 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700906 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700907 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700908 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700909
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700910 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800911 le->addr = cpu_to_le32((u32) map);
912 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700913 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914}
915
Stephen Hemminger14d02632006-09-26 11:57:43 -0700916/* Build description to hardware for one possibly fragmented skb */
917static void sky2_rx_submit(struct sky2_port *sky2,
918 const struct rx_ring_info *re)
919{
920 int i;
921
922 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
923
924 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
925 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
926}
927
928
929static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
930 unsigned size)
931{
932 struct sk_buff *skb = re->skb;
933 int i;
934
935 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
936 pci_unmap_len_set(re, data_size, size);
937
938 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
939 re->frag_addr[i] = pci_map_page(pdev,
940 skb_shinfo(skb)->frags[i].page,
941 skb_shinfo(skb)->frags[i].page_offset,
942 skb_shinfo(skb)->frags[i].size,
943 PCI_DMA_FROMDEVICE);
944}
945
946static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
947{
948 struct sk_buff *skb = re->skb;
949 int i;
950
951 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
952 PCI_DMA_FROMDEVICE);
953
954 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
955 pci_unmap_page(pdev, re->frag_addr[i],
956 skb_shinfo(skb)->frags[i].size,
957 PCI_DMA_FROMDEVICE);
958}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700959
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960/* Tell chip where to start receive checksum.
961 * Actually has two checksums, but set both same to avoid possible byte
962 * order problems.
963 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700964static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965{
966 struct sky2_rx_le *le;
967
Stephen Hemminger69161612007-06-04 17:23:26 -0700968 if (sky2->hw->chip_id != CHIP_ID_YUKON_EX) {
969 le = sky2_next_rx(sky2);
970 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
971 le->ctrl = 0;
972 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700973
Stephen Hemminger69161612007-06-04 17:23:26 -0700974 sky2_write32(sky2->hw,
975 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
976 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
977 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700979}
980
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700981/*
982 * The RX Stop command will not work for Yukon-2 if the BMU does not
983 * reach the end of packet and since we can't make sure that we have
984 * incoming data, we must reset the BMU while it is not doing a DMA
985 * transfer. Since it is possible that the RX path is still active,
986 * the RX RAM buffer will be stopped first, so any possible incoming
987 * data will not trigger a DMA. After the RAM buffer is stopped, the
988 * BMU is polled until any DMA in progress is ended and only then it
989 * will be reset.
990 */
991static void sky2_rx_stop(struct sky2_port *sky2)
992{
993 struct sky2_hw *hw = sky2->hw;
994 unsigned rxq = rxqaddr[sky2->port];
995 int i;
996
997 /* disable the RAM Buffer receive queue */
998 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
999
1000 for (i = 0; i < 0xffff; i++)
1001 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1002 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1003 goto stopped;
1004
1005 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1006 sky2->netdev->name);
1007stopped:
1008 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1009
1010 /* reset the Rx prefetch unit */
1011 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001012 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001013}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001014
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001015/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001016static void sky2_rx_clean(struct sky2_port *sky2)
1017{
1018 unsigned i;
1019
1020 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001021 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001022 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001023
1024 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001025 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001026 kfree_skb(re->skb);
1027 re->skb = NULL;
1028 }
1029 }
1030}
1031
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001032/* Basic MII support */
1033static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1034{
1035 struct mii_ioctl_data *data = if_mii(ifr);
1036 struct sky2_port *sky2 = netdev_priv(dev);
1037 struct sky2_hw *hw = sky2->hw;
1038 int err = -EOPNOTSUPP;
1039
1040 if (!netif_running(dev))
1041 return -ENODEV; /* Phy still in reset */
1042
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001043 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001044 case SIOCGMIIPHY:
1045 data->phy_id = PHY_ADDR_MARV;
1046
1047 /* fallthru */
1048 case SIOCGMIIREG: {
1049 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001050
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001051 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001052 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001053 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001054
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001055 data->val_out = val;
1056 break;
1057 }
1058
1059 case SIOCSMIIREG:
1060 if (!capable(CAP_NET_ADMIN))
1061 return -EPERM;
1062
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001063 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001064 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1065 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001066 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001067 break;
1068 }
1069 return err;
1070}
1071
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001072#ifdef SKY2_VLAN_TAG_USED
1073static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1074{
1075 struct sky2_port *sky2 = netdev_priv(dev);
1076 struct sky2_hw *hw = sky2->hw;
1077 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001078
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001079 netif_tx_lock_bh(dev);
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001080 netif_poll_disable(sky2->hw->dev[0]);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001081
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001082 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001083 if (grp) {
1084 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1085 RX_VLAN_STRIP_ON);
1086 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1087 TX_VLAN_TAG_ON);
1088 } else {
1089 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1090 RX_VLAN_STRIP_OFF);
1091 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1092 TX_VLAN_TAG_OFF);
1093 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001094
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001095 netif_poll_enable(sky2->hw->dev[0]);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001096 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001097}
1098#endif
1099
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001100/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001101 * Allocate an skb for receiving. If the MTU is large enough
1102 * make the skb non-linear with a fragment list of pages.
1103 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001104 * It appears the hardware has a bug in the FIFO logic that
1105 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001106 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1107 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001108 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001109static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001110{
1111 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001112 unsigned long p;
1113 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001114
Stephen Hemminger14d02632006-09-26 11:57:43 -07001115 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1116 if (!skb)
1117 goto nomem;
1118
1119 p = (unsigned long) skb->data;
1120 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1121
1122 for (i = 0; i < sky2->rx_nfrags; i++) {
1123 struct page *page = alloc_page(GFP_ATOMIC);
1124
1125 if (!page)
1126 goto free_partial;
1127 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001128 }
1129
1130 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001131free_partial:
1132 kfree_skb(skb);
1133nomem:
1134 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001135}
1136
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001137static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1138{
1139 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1140}
1141
Stephen Hemminger82788c72006-01-17 13:43:10 -08001142/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001143 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001144 * Normal case this ends up creating one list element for skb
1145 * in the receive ring. Worst case if using large MTU and each
1146 * allocation falls on a different 64 bit region, that results
1147 * in 6 list elements per ring entry.
1148 * One element is used for checksum enable/disable, and one
1149 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001150 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001151static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001152{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001153 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001154 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001155 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001156 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001157
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001158 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001159 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001160
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001161 /* On PCI express lowering the watermark gives better performance */
1162 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1163 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1164
1165 /* These chips have no ram buffer?
1166 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001167 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001168 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1169 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001170 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001171
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001172 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1173
1174 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001175
Stephen Hemminger14d02632006-09-26 11:57:43 -07001176 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001177 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001178
1179 /* Stopping point for hardware truncation */
1180 thresh = (size - 8) / sizeof(u32);
1181
1182 /* Account for overhead of skb - to avoid order > 0 allocation */
1183 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1184 + sizeof(struct skb_shared_info);
1185
1186 sky2->rx_nfrags = space >> PAGE_SHIFT;
1187 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1188
1189 if (sky2->rx_nfrags != 0) {
1190 /* Compute residue after pages */
1191 space = sky2->rx_nfrags << PAGE_SHIFT;
1192
1193 if (space < size)
1194 size -= space;
1195 else
1196 size = 0;
1197
1198 /* Optimize to handle small packets and headers */
1199 if (size < copybreak)
1200 size = copybreak;
1201 if (size < ETH_HLEN)
1202 size = ETH_HLEN;
1203 }
1204 sky2->rx_data_size = size;
1205
1206 /* Fill Rx ring */
1207 for (i = 0; i < sky2->rx_pending; i++) {
1208 re = sky2->rx_ring + i;
1209
1210 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001211 if (!re->skb)
1212 goto nomem;
1213
Stephen Hemminger14d02632006-09-26 11:57:43 -07001214 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1215 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001216 }
1217
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001218 /*
1219 * The receiver hangs if it receives frames larger than the
1220 * packet buffer. As a workaround, truncate oversize frames, but
1221 * the register is limited to 9 bits, so if you do frames > 2052
1222 * you better get the MTU right!
1223 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001224 if (thresh > 0x1ff)
1225 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1226 else {
1227 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1228 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1229 }
1230
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001231 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001232 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001233 return 0;
1234nomem:
1235 sky2_rx_clean(sky2);
1236 return -ENOMEM;
1237}
1238
1239/* Bring up network interface. */
1240static int sky2_up(struct net_device *dev)
1241{
1242 struct sky2_port *sky2 = netdev_priv(dev);
1243 struct sky2_hw *hw = sky2->hw;
1244 unsigned port = sky2->port;
Stephen Hemminger67712902006-12-04 15:53:45 -08001245 u32 ramsize, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001246 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001247 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001248
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001249 /*
1250 * On dual port PCI-X card, there is an problem where status
1251 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001252 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001253 if (otherdev && netif_running(otherdev) &&
1254 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1255 struct sky2_port *osky2 = netdev_priv(otherdev);
1256 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001257
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001258 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1259 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1260 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1261
1262 sky2->rx_csum = 0;
1263 osky2->rx_csum = 0;
1264 }
1265
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001266 if (netif_msg_ifup(sky2))
1267 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1268
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001269 netif_carrier_off(dev);
1270
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001271 /* must be power of 2 */
1272 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001273 TX_RING_SIZE *
1274 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001275 &sky2->tx_le_map);
1276 if (!sky2->tx_le)
1277 goto err_out;
1278
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001279 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280 GFP_KERNEL);
1281 if (!sky2->tx_ring)
1282 goto err_out;
1283 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001284
1285 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1286 &sky2->rx_le_map);
1287 if (!sky2->rx_le)
1288 goto err_out;
1289 memset(sky2->rx_le, 0, RX_LE_BYTES);
1290
Stephen Hemminger291ea612006-09-26 11:57:41 -07001291 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001292 GFP_KERNEL);
1293 if (!sky2->rx_ring)
1294 goto err_out;
1295
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001296 sky2_phy_power(hw, port, 1);
1297
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001298 sky2_mac_init(hw, port);
1299
Stephen Hemminger67712902006-12-04 15:53:45 -08001300 /* Register is number of 4K blocks on internal RAM buffer. */
1301 ramsize = sky2_read8(hw, B2_E_0) * 4;
1302 printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger470ea7e2006-10-20 17:06:11 -07001303
Stephen Hemminger67712902006-12-04 15:53:45 -08001304 if (ramsize > 0) {
1305 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001306
Stephen Hemminger67712902006-12-04 15:53:45 -08001307 if (ramsize < 16)
1308 rxspace = ramsize / 2;
1309 else
1310 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001311
Stephen Hemminger67712902006-12-04 15:53:45 -08001312 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1313 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1314
1315 /* Make sure SyncQ is disabled */
1316 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1317 RB_RST_SET);
1318 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001319
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001320 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001321
Stephen Hemminger69161612007-06-04 17:23:26 -07001322 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1323 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1324 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1325
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001326 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001327 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1328 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001329 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001330
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001331 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1332 TX_RING_SIZE - 1);
1333
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001334 err = sky2_rx_start(sky2);
1335 if (err)
1336 goto err_out;
1337
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001338 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001339 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001340 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001341 sky2_write32(hw, B0_IMSK, imask);
1342
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001343 return 0;
1344
1345err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001346 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1348 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001349 sky2->rx_le = NULL;
1350 }
1351 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001352 pci_free_consistent(hw->pdev,
1353 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1354 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001355 sky2->tx_le = NULL;
1356 }
1357 kfree(sky2->tx_ring);
1358 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001359
Stephen Hemminger1b537562005-12-20 15:08:07 -08001360 sky2->tx_ring = NULL;
1361 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001362 return err;
1363}
1364
Stephen Hemminger793b8832005-09-14 16:06:14 -07001365/* Modular subtraction in ring */
1366static inline int tx_dist(unsigned tail, unsigned head)
1367{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001368 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001369}
1370
1371/* Number of list elements available for next tx */
1372static inline int tx_avail(const struct sky2_port *sky2)
1373{
1374 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1375}
1376
1377/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001378static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001379{
1380 unsigned count;
1381
1382 count = sizeof(dma_addr_t) / sizeof(u32);
1383 count += skb_shinfo(skb)->nr_frags * count;
1384
Herbert Xu89114af2006-07-08 13:34:32 -07001385 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001386 ++count;
1387
Patrick McHardy84fa7932006-08-29 16:44:56 -07001388 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001389 ++count;
1390
1391 return count;
1392}
1393
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001394/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001395 * Put one packet in ring for transmit.
1396 * A single packet can generate multiple list elements, and
1397 * the number of ring elements will probably be less than the number
1398 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001399 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1401{
1402 struct sky2_port *sky2 = netdev_priv(dev);
1403 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001404 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001405 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001406 unsigned i, len;
1407 dma_addr_t mapping;
1408 u32 addr64;
1409 u16 mss;
1410 u8 ctrl;
1411
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001412 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1413 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001414
Stephen Hemminger793b8832005-09-14 16:06:14 -07001415 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001416 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1417 dev->name, sky2->tx_prod, skb->len);
1418
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001419 len = skb_headlen(skb);
1420 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001421 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001422
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001423 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001424 if (addr64 != sky2->tx_addr64 ||
1425 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001426 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001427 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001428 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001429 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001430 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001431
1432 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001433 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001434 if (mss != 0) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001435 if (hw->chip_id != CHIP_ID_YUKON_EX)
1436 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001437
Stephen Hemminger69161612007-06-04 17:23:26 -07001438 if (mss != sky2->tx_last_mss) {
1439 le = get_tx_le(sky2);
1440 le->addr = cpu_to_le32(mss);
1441 if (hw->chip_id == CHIP_ID_YUKON_EX)
1442 le->opcode = OP_MSS | HW_OWNER;
1443 else
1444 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001445 sky2->tx_last_mss = mss;
1446 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001447 }
1448
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001449 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001450#ifdef SKY2_VLAN_TAG_USED
1451 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1452 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1453 if (!le) {
1454 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001455 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001456 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001457 } else
1458 le->opcode |= OP_VLAN;
1459 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1460 ctrl |= INS_VLAN;
1461 }
1462#endif
1463
1464 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001465 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001466 /* On Yukon EX (some versions) encoding change. */
1467 if (hw->chip_id == CHIP_ID_YUKON_EX
1468 && hw->chip_rev != CHIP_REV_YU_EX_B0)
1469 ctrl |= CALSUM; /* auto checksum */
1470 else {
1471 const unsigned offset = skb_transport_offset(skb);
1472 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001473
Stephen Hemminger69161612007-06-04 17:23:26 -07001474 tcpsum = offset << 16; /* sum start */
1475 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001476
Stephen Hemminger69161612007-06-04 17:23:26 -07001477 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1478 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1479 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001480
Stephen Hemminger69161612007-06-04 17:23:26 -07001481 if (tcpsum != sky2->tx_tcpsum) {
1482 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001483
Stephen Hemminger69161612007-06-04 17:23:26 -07001484 le = get_tx_le(sky2);
1485 le->addr = cpu_to_le32(tcpsum);
1486 le->length = 0; /* initial checksum value */
1487 le->ctrl = 1; /* one packet */
1488 le->opcode = OP_TCPLISW | HW_OWNER;
1489 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001490 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001491 }
1492
1493 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001494 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001495 le->length = cpu_to_le16(len);
1496 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001497 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001498
Stephen Hemminger291ea612006-09-26 11:57:41 -07001499 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001501 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001502 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001503
1504 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001505 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001506
1507 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1508 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001509 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001510 if (addr64 != sky2->tx_addr64) {
1511 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001512 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001513 le->ctrl = 0;
1514 le->opcode = OP_ADDR64 | HW_OWNER;
1515 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001516 }
1517
1518 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001519 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001520 le->length = cpu_to_le16(frag->size);
1521 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001522 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001523
Stephen Hemminger291ea612006-09-26 11:57:41 -07001524 re = tx_le_re(sky2, le);
1525 re->skb = skb;
1526 pci_unmap_addr_set(re, mapaddr, mapping);
1527 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001529
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001530 le->ctrl |= EOP;
1531
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001532 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1533 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001534
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001535 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001536
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001537 dev->trans_start = jiffies;
1538 return NETDEV_TX_OK;
1539}
1540
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001541/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001542 * Free ring elements from starting at tx_cons until "done"
1543 *
1544 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001545 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001547static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001548{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001549 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001550 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001551 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001552
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001553 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001554
Stephen Hemminger291ea612006-09-26 11:57:41 -07001555 for (idx = sky2->tx_cons; idx != done;
1556 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1557 struct sky2_tx_le *le = sky2->tx_le + idx;
1558 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001559
Stephen Hemminger291ea612006-09-26 11:57:41 -07001560 switch(le->opcode & ~HW_OWNER) {
1561 case OP_LARGESEND:
1562 case OP_PACKET:
1563 pci_unmap_single(pdev,
1564 pci_unmap_addr(re, mapaddr),
1565 pci_unmap_len(re, maplen),
1566 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001567 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001568 case OP_BUFFER:
1569 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1570 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001571 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001572 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001573 }
1574
Stephen Hemminger291ea612006-09-26 11:57:41 -07001575 if (le->ctrl & EOP) {
1576 if (unlikely(netif_msg_tx_done(sky2)))
1577 printk(KERN_DEBUG "%s: tx done %u\n",
1578 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001579
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001580 sky2->net_stats.tx_packets++;
1581 sky2->net_stats.tx_bytes += re->skb->len;
1582
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001583 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001584 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001585 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001586 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001587
Stephen Hemminger291ea612006-09-26 11:57:41 -07001588 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001589 smp_mb();
1590
Stephen Hemminger22e11702006-07-12 15:23:48 -07001591 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001592 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593}
1594
1595/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001596static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001597{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001598 struct sky2_port *sky2 = netdev_priv(dev);
1599
1600 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001601 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001602 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603}
1604
1605/* Network shutdown */
1606static int sky2_down(struct net_device *dev)
1607{
1608 struct sky2_port *sky2 = netdev_priv(dev);
1609 struct sky2_hw *hw = sky2->hw;
1610 unsigned port = sky2->port;
1611 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001612 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001613
Stephen Hemminger1b537562005-12-20 15:08:07 -08001614 /* Never really got started! */
1615 if (!sky2->tx_le)
1616 return 0;
1617
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001618 if (netif_msg_ifdown(sky2))
1619 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1620
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001621 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622 netif_stop_queue(dev);
1623
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001624 /* Disable port IRQ */
1625 imask = sky2_read32(hw, B0_IMSK);
1626 imask &= ~portirq_msk[port];
1627 sky2_write32(hw, B0_IMSK, imask);
1628
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001629 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001630
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001631 /* Stop transmitter */
1632 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1633 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1634
1635 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001636 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001637
1638 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001639 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001640 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1641
1642 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1643
1644 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001645 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1646 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1648
1649 /* Disable Force Sync bit and Enable Alloc bit */
1650 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1651 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1652
1653 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1654 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1655 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1656
1657 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001658 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1659 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660
1661 /* Reset the Tx prefetch units */
1662 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1663 PREF_UNIT_RST_SET);
1664
1665 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1666
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001667 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668
1669 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1670 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1671
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001672 sky2_phy_power(hw, port, 0);
1673
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001674 netif_carrier_off(dev);
1675
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001676 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1678
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001679 synchronize_irq(hw->pdev->irq);
1680
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001681 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682 sky2_rx_clean(sky2);
1683
1684 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1685 sky2->rx_le, sky2->rx_le_map);
1686 kfree(sky2->rx_ring);
1687
1688 pci_free_consistent(hw->pdev,
1689 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1690 sky2->tx_le, sky2->tx_le_map);
1691 kfree(sky2->tx_ring);
1692
Stephen Hemminger1b537562005-12-20 15:08:07 -08001693 sky2->tx_le = NULL;
1694 sky2->rx_le = NULL;
1695
1696 sky2->rx_ring = NULL;
1697 sky2->tx_ring = NULL;
1698
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001699 return 0;
1700}
1701
1702static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1703{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001704 if (!sky2_is_copper(hw))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001705 return SPEED_1000;
1706
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001707 if (hw->chip_id == CHIP_ID_YUKON_FE)
1708 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1709
1710 switch (aux & PHY_M_PS_SPEED_MSK) {
1711 case PHY_M_PS_SPEED_1000:
1712 return SPEED_1000;
1713 case PHY_M_PS_SPEED_100:
1714 return SPEED_100;
1715 default:
1716 return SPEED_10;
1717 }
1718}
1719
1720static void sky2_link_up(struct sky2_port *sky2)
1721{
1722 struct sky2_hw *hw = sky2->hw;
1723 unsigned port = sky2->port;
1724 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001725 static const char *fc_name[] = {
1726 [FC_NONE] = "none",
1727 [FC_TX] = "tx",
1728 [FC_RX] = "rx",
1729 [FC_BOTH] = "both",
1730 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001731
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001733 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001734 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1735 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001736
1737 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1738
1739 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001740
1741 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001742 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001743 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1744
Stephen Hemminger93745492007-02-06 10:45:43 -08001745 if (hw->chip_id == CHIP_ID_YUKON_XL
1746 || hw->chip_id == CHIP_ID_YUKON_EC_U
1747 || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001748 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001749 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1750
1751 switch(sky2->speed) {
1752 case SPEED_10:
1753 led |= PHY_M_LEDC_INIT_CTRL(7);
1754 break;
1755
1756 case SPEED_100:
1757 led |= PHY_M_LEDC_STA1_CTRL(7);
1758 break;
1759
1760 case SPEED_1000:
1761 led |= PHY_M_LEDC_STA0_CTRL(7);
1762 break;
1763 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001764
1765 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001766 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001767 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1768 }
1769
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770 if (netif_msg_link(sky2))
1771 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001772 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001773 sky2->netdev->name, sky2->speed,
1774 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001775 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001776}
1777
1778static void sky2_link_down(struct sky2_port *sky2)
1779{
1780 struct sky2_hw *hw = sky2->hw;
1781 unsigned port = sky2->port;
1782 u16 reg;
1783
1784 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1785
1786 reg = gma_read16(hw, port, GM_GP_CTRL);
1787 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1788 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001789
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001790 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001791
1792 /* Turn on link LED */
1793 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1794
1795 if (netif_msg_link(sky2))
1796 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001797
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001798 sky2_phy_init(hw, port);
1799}
1800
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001801static enum flow_control sky2_flow(int rx, int tx)
1802{
1803 if (rx)
1804 return tx ? FC_BOTH : FC_RX;
1805 else
1806 return tx ? FC_TX : FC_NONE;
1807}
1808
Stephen Hemminger793b8832005-09-14 16:06:14 -07001809static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1810{
1811 struct sky2_hw *hw = sky2->hw;
1812 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001813 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001814
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001815 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001816 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001817 if (lpa & PHY_M_AN_RF) {
1818 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1819 return -1;
1820 }
1821
Stephen Hemminger793b8832005-09-14 16:06:14 -07001822 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1823 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1824 sky2->netdev->name);
1825 return -1;
1826 }
1827
Stephen Hemminger793b8832005-09-14 16:06:14 -07001828 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001829 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001830
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001831 /* Since the pause result bits seem to in different positions on
1832 * different chips. look at registers.
1833 */
1834 if (!sky2_is_copper(hw)) {
1835 /* Shift for bits in fiber PHY */
1836 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1837 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001838
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001839 if (advert & ADVERTISE_1000XPAUSE)
1840 advert |= ADVERTISE_PAUSE_CAP;
1841 if (advert & ADVERTISE_1000XPSE_ASYM)
1842 advert |= ADVERTISE_PAUSE_ASYM;
1843 if (lpa & LPA_1000XPAUSE)
1844 lpa |= LPA_PAUSE_CAP;
1845 if (lpa & LPA_1000XPAUSE_ASYM)
1846 lpa |= LPA_PAUSE_ASYM;
1847 }
1848
1849 sky2->flow_status = FC_NONE;
1850 if (advert & ADVERTISE_PAUSE_CAP) {
1851 if (lpa & LPA_PAUSE_CAP)
1852 sky2->flow_status = FC_BOTH;
1853 else if (advert & ADVERTISE_PAUSE_ASYM)
1854 sky2->flow_status = FC_RX;
1855 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1856 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1857 sky2->flow_status = FC_TX;
1858 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001859
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001860 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001861 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001862 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001863
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001864 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001865 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1866 else
1867 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1868
1869 return 0;
1870}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001871
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001872/* Interrupt from PHY */
1873static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001874{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001875 struct net_device *dev = hw->dev[port];
1876 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001877 u16 istatus, phystat;
1878
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001879 if (!netif_running(dev))
1880 return;
1881
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001882 spin_lock(&sky2->phy_lock);
1883 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1884 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1885
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001886 if (netif_msg_intr(sky2))
1887 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1888 sky2->netdev->name, istatus, phystat);
1889
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001890 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001891 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001892 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001893 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894 }
1895
Stephen Hemminger793b8832005-09-14 16:06:14 -07001896 if (istatus & PHY_M_IS_LSP_CHANGE)
1897 sky2->speed = sky2_phy_speed(hw, phystat);
1898
1899 if (istatus & PHY_M_IS_DUP_CHANGE)
1900 sky2->duplex =
1901 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1902
1903 if (istatus & PHY_M_IS_LST_CHANGE) {
1904 if (phystat & PHY_M_PS_LINK_UP)
1905 sky2_link_up(sky2);
1906 else
1907 sky2_link_down(sky2);
1908 }
1909out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001910 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001911}
1912
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001913/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001914 * and tx queue is full (stopped).
1915 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001916static void sky2_tx_timeout(struct net_device *dev)
1917{
1918 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001919 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920
1921 if (netif_msg_timer(sky2))
1922 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1923
Stephen Hemminger8f246642006-03-20 15:48:21 -08001924 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001925 dev->name, sky2->tx_cons, sky2->tx_prod,
1926 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1927 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001928
Stephen Hemminger81906792007-02-15 16:40:33 -08001929 /* can't restart safely under softirq */
1930 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001931}
1932
1933static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1934{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001935 struct sky2_port *sky2 = netdev_priv(dev);
1936 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001937 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001938 int err;
1939 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001940 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001941
1942 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1943 return -EINVAL;
1944
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07001945 if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
1946 return -EINVAL;
1947
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001948 if (!netif_running(dev)) {
1949 dev->mtu = new_mtu;
1950 return 0;
1951 }
1952
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001953 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001954 sky2_write32(hw, B0_IMSK, 0);
1955
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001956 dev->trans_start = jiffies; /* prevent tx timeout */
1957 netif_stop_queue(dev);
1958 netif_poll_disable(hw->dev[0]);
1959
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001960 synchronize_irq(hw->pdev->irq);
1961
Stephen Hemminger69161612007-06-04 17:23:26 -07001962 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
1963 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001964
1965 ctl = gma_read16(hw, port, GM_GP_CTRL);
1966 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001967 sky2_rx_stop(sky2);
1968 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001969
1970 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001971
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001972 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1973 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001975 if (dev->mtu > ETH_DATA_LEN)
1976 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001978 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001979
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001980 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001981
1982 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001983 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001984
Stephen Hemminger1b537562005-12-20 15:08:07 -08001985 if (err)
1986 dev_close(dev);
1987 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001988 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001989
1990 netif_poll_enable(hw->dev[0]);
1991 netif_wake_queue(dev);
1992 }
1993
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001994 return err;
1995}
1996
Stephen Hemminger14d02632006-09-26 11:57:43 -07001997/* For small just reuse existing skb for next receive */
1998static struct sk_buff *receive_copy(struct sky2_port *sky2,
1999 const struct rx_ring_info *re,
2000 unsigned length)
2001{
2002 struct sk_buff *skb;
2003
2004 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2005 if (likely(skb)) {
2006 skb_reserve(skb, 2);
2007 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2008 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002009 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002010 skb->ip_summed = re->skb->ip_summed;
2011 skb->csum = re->skb->csum;
2012 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2013 length, PCI_DMA_FROMDEVICE);
2014 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002015 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002016 }
2017 return skb;
2018}
2019
2020/* Adjust length of skb with fragments to match received data */
2021static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2022 unsigned int length)
2023{
2024 int i, num_frags;
2025 unsigned int size;
2026
2027 /* put header into skb */
2028 size = min(length, hdr_space);
2029 skb->tail += size;
2030 skb->len += size;
2031 length -= size;
2032
2033 num_frags = skb_shinfo(skb)->nr_frags;
2034 for (i = 0; i < num_frags; i++) {
2035 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2036
2037 if (length == 0) {
2038 /* don't need this page */
2039 __free_page(frag->page);
2040 --skb_shinfo(skb)->nr_frags;
2041 } else {
2042 size = min(length, (unsigned) PAGE_SIZE);
2043
2044 frag->size = size;
2045 skb->data_len += size;
2046 skb->truesize += size;
2047 skb->len += size;
2048 length -= size;
2049 }
2050 }
2051}
2052
2053/* Normal packet - take skb from ring element and put in a new one */
2054static struct sk_buff *receive_new(struct sky2_port *sky2,
2055 struct rx_ring_info *re,
2056 unsigned int length)
2057{
2058 struct sk_buff *skb, *nskb;
2059 unsigned hdr_space = sky2->rx_data_size;
2060
2061 pr_debug(PFX "receive new length=%d\n", length);
2062
2063 /* Don't be tricky about reusing pages (yet) */
2064 nskb = sky2_rx_alloc(sky2);
2065 if (unlikely(!nskb))
2066 return NULL;
2067
2068 skb = re->skb;
2069 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2070
2071 prefetch(skb->data);
2072 re->skb = nskb;
2073 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2074
2075 if (skb_shinfo(skb)->nr_frags)
2076 skb_put_frags(skb, hdr_space, length);
2077 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002078 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002079 return skb;
2080}
2081
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002082/*
2083 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002084 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002085 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002086static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002087 u16 length, u32 status)
2088{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002089 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002090 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002091 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002092
2093 if (unlikely(netif_msg_rx_status(sky2)))
2094 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002095 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002096
Stephen Hemminger793b8832005-09-14 16:06:14 -07002097 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002098 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002099
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002100 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002101 goto error;
2102
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002103 if (!(status & GMR_FS_RX_OK))
2104 goto resubmit;
2105
Stephen Hemminger71749532007-07-09 15:33:40 -07002106 if (status >> 16 != length)
2107 goto len_mismatch;
2108
Stephen Hemminger14d02632006-09-26 11:57:43 -07002109 if (length < copybreak)
2110 skb = receive_copy(sky2, re, length);
2111 else
2112 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002113resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002114 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002115
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002116 return skb;
2117
Stephen Hemminger71749532007-07-09 15:33:40 -07002118len_mismatch:
2119 /* Truncation of overlength packets
2120 causes PHY length to not match MAC length */
2121 ++sky2->net_stats.rx_length_errors;
2122
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002123error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002124 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002125 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemmingera79abdc2007-02-15 16:40:34 -08002126 sky2->net_stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002127 goto resubmit;
2128 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002129
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002130 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002131 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002132 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002133
2134 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002135 sky2->net_stats.rx_length_errors++;
2136 if (status & GMR_FS_FRAGMENT)
2137 sky2->net_stats.rx_frame_errors++;
2138 if (status & GMR_FS_CRC_ERR)
2139 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002140
Stephen Hemminger793b8832005-09-14 16:06:14 -07002141 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002142}
2143
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002144/* Transmit complete */
2145static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002146{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002147 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002148
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002149 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002150 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002151 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002152 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002153 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002154}
2155
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002156/* Process status response ring */
2157static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002158{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002159 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002160 unsigned rx[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002161 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002162
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002163 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002164
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002165 while (hw->st_idx != hwidx) {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002166 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002167 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemminger69161612007-06-04 17:23:26 -07002168 unsigned port = le->css & CSS_LINK_BIT;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002169 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002170 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002171 u32 status;
2172 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002173
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002174 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002175
Stephen Hemminger69161612007-06-04 17:23:26 -07002176 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002177 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002178 length = le16_to_cpu(le->length);
2179 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002180
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002181 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002182 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002183 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002184 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002185 if (unlikely(!skb)) {
2186 sky2->net_stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002187 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002188 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002189
Stephen Hemminger69161612007-06-04 17:23:26 -07002190 /* This chip reports checksum status differently */
2191 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2192 if (sky2->rx_csum &&
2193 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2194 (le->css & CSS_TCPUDPCSOK))
2195 skb->ip_summed = CHECKSUM_UNNECESSARY;
2196 else
2197 skb->ip_summed = CHECKSUM_NONE;
2198 }
2199
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002200 skb->protocol = eth_type_trans(skb, dev);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002201 sky2->net_stats.rx_packets++;
2202 sky2->net_stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002203 dev->last_rx = jiffies;
2204
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002205#ifdef SKY2_VLAN_TAG_USED
2206 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2207 vlan_hwaccel_receive_skb(skb,
2208 sky2->vlgrp,
2209 be16_to_cpu(sky2->rx_tag));
2210 } else
2211#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002212 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002213
Stephen Hemminger22e11702006-07-12 15:23:48 -07002214 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002215 if (++work_done >= to_do)
2216 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002217 break;
2218
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002219#ifdef SKY2_VLAN_TAG_USED
2220 case OP_RXVLAN:
2221 sky2->rx_tag = length;
2222 break;
2223
2224 case OP_RXCHKSVLAN:
2225 sky2->rx_tag = length;
2226 /* fall through */
2227#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002228 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002229 if (!sky2->rx_csum)
2230 break;
2231
Stephen Hemminger69161612007-06-04 17:23:26 -07002232 if (hw->chip_id == CHIP_ID_YUKON_EX)
2233 break;
2234
Stephen Hemminger87418302007-03-08 12:42:30 -08002235 /* Both checksum counters are programmed to start at
2236 * the same offset, so unless there is a problem they
2237 * should match. This failure is an early indication that
2238 * hardware receive checksumming won't work.
2239 */
2240 if (likely(status >> 16 == (status & 0xffff))) {
2241 skb = sky2->rx_ring[sky2->rx_next].skb;
2242 skb->ip_summed = CHECKSUM_COMPLETE;
2243 skb->csum = status & 0xffff;
2244 } else {
2245 printk(KERN_NOTICE PFX "%s: hardware receive "
2246 "checksum problem (status = %#x)\n",
2247 dev->name, status);
2248 sky2->rx_csum = 0;
2249 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002250 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002251 BMU_DIS_RX_CHKSUM);
2252 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002253 break;
2254
2255 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002256 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002257 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2258 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002259 if (hw->dev[1])
2260 sky2_tx_done(hw->dev[1],
2261 ((status >> 24) & 0xff)
2262 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002263 break;
2264
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002265 default:
2266 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002267 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002268 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002269 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002270 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002272 /* Fully processed status ring so clear irq */
2273 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2274
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002275exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002276 if (rx[0])
2277 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002278
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002279 if (rx[1])
2280 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002281
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002282 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002283}
2284
2285static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2286{
2287 struct net_device *dev = hw->dev[port];
2288
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002289 if (net_ratelimit())
2290 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2291 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002292
2293 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002294 if (net_ratelimit())
2295 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2296 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297 /* Clear IRQ */
2298 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2299 }
2300
2301 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002302 if (net_ratelimit())
2303 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2304 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002305
2306 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2307 }
2308
2309 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002310 if (net_ratelimit())
2311 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002312 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2313 }
2314
2315 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002316 if (net_ratelimit())
2317 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002318 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2319 }
2320
2321 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002322 if (net_ratelimit())
2323 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2324 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002325 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2326 }
2327}
2328
2329static void sky2_hw_intr(struct sky2_hw *hw)
2330{
2331 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2332
Stephen Hemminger793b8832005-09-14 16:06:14 -07002333 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002334 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002335
2336 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002337 u16 pci_err;
2338
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002339 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002340 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002341 dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
2342 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002343
2344 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002345 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002346 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002347 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2348 }
2349
2350 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002351 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002352 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002354 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002355
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002356 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002357 dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
2358 pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002359
2360 /* clear the interrupt */
2361 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002362 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2363 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002364 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2365
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002366 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002367 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2368 hwmsk &= ~Y2_IS_PCI_EXP;
2369 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2370 }
2371 }
2372
2373 if (status & Y2_HWE_L1_MASK)
2374 sky2_hw_error(hw, 0, status);
2375 status >>= 8;
2376 if (status & Y2_HWE_L1_MASK)
2377 sky2_hw_error(hw, 1, status);
2378}
2379
2380static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2381{
2382 struct net_device *dev = hw->dev[port];
2383 struct sky2_port *sky2 = netdev_priv(dev);
2384 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2385
2386 if (netif_msg_intr(sky2))
2387 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2388 dev->name, status);
2389
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002390 if (status & GM_IS_RX_CO_OV)
2391 gma_read16(hw, port, GM_RX_IRQ_SRC);
2392
2393 if (status & GM_IS_TX_CO_OV)
2394 gma_read16(hw, port, GM_TX_IRQ_SRC);
2395
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396 if (status & GM_IS_RX_FF_OR) {
2397 ++sky2->net_stats.rx_fifo_errors;
2398 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2399 }
2400
2401 if (status & GM_IS_TX_FF_UR) {
2402 ++sky2->net_stats.tx_fifo_errors;
2403 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2404 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002405}
2406
Stephen Hemminger40b01722007-04-11 14:47:59 -07002407/* This should never happen it is a bug. */
2408static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2409 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002410{
2411 struct net_device *dev = hw->dev[port];
2412 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002413 unsigned idx;
2414 const u64 *le = (q == Q_R1 || q == Q_R2)
2415 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002416
Stephen Hemminger40b01722007-04-11 14:47:59 -07002417 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2418 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2419 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2420 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002421
Stephen Hemminger40b01722007-04-11 14:47:59 -07002422 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002423}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002424
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002425/* If idle then force a fake soft NAPI poll once a second
2426 * to work around cases where sharing an edge triggered interrupt.
2427 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002428static inline void sky2_idle_start(struct sky2_hw *hw)
2429{
2430 if (idle_timeout > 0)
2431 mod_timer(&hw->idle_timer,
2432 jiffies + msecs_to_jiffies(idle_timeout));
2433}
2434
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002435static void sky2_idle(unsigned long arg)
2436{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002437 struct sky2_hw *hw = (struct sky2_hw *) arg;
2438 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002439
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002440 if (__netif_rx_schedule_prep(dev))
2441 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002442
2443 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002444}
2445
Stephen Hemminger40b01722007-04-11 14:47:59 -07002446/* Hardware/software error handling */
2447static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002448{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002449 if (net_ratelimit())
2450 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002451
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002452 if (status & Y2_IS_HW_ERR)
2453 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002454
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002455 if (status & Y2_IS_IRQ_MAC1)
2456 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002457
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002458 if (status & Y2_IS_IRQ_MAC2)
2459 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002460
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002461 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002462 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002463
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002464 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002465 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002466
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002467 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002468 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002469
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002470 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002471 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2472}
2473
2474static int sky2_poll(struct net_device *dev0, int *budget)
2475{
2476 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002477 int work_done;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002478 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2479
2480 if (unlikely(status & Y2_IS_ERROR))
2481 sky2_err_intr(hw, status);
2482
2483 if (status & Y2_IS_IRQ_PHY1)
2484 sky2_phy_intr(hw, 0);
2485
2486 if (status & Y2_IS_IRQ_PHY2)
2487 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002488
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002489 work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
2490 *budget -= work_done;
2491 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002492
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002493 /* More work? */
2494 if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002495 return 1;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002496
2497 /* Bug/Errata workaround?
2498 * Need to kick the TX irq moderation timer.
2499 */
2500 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2501 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2502 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002503 }
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002504 netif_rx_complete(dev0);
2505
2506 sky2_read32(hw, B0_Y2_SP_LISR);
2507 return 0;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002508}
2509
David Howells7d12e782006-10-05 14:55:46 +01002510static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002511{
2512 struct sky2_hw *hw = dev_id;
2513 struct net_device *dev0 = hw->dev[0];
2514 u32 status;
2515
2516 /* Reading this mask interrupts as side effect */
2517 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2518 if (status == 0 || status == ~0)
2519 return IRQ_NONE;
2520
2521 prefetch(&hw->st_le[hw->st_idx]);
2522 if (likely(__netif_rx_schedule_prep(dev0)))
2523 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002524
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002525 return IRQ_HANDLED;
2526}
2527
2528#ifdef CONFIG_NET_POLL_CONTROLLER
2529static void sky2_netpoll(struct net_device *dev)
2530{
2531 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002532 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002533
Stephen Hemminger88d11362006-06-16 12:10:46 -07002534 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2535 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002536}
2537#endif
2538
2539/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002540static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002541{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002542 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002543 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002544 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002545 case CHIP_ID_YUKON_EX:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002546 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002547 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002548 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002549 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002550 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002551 }
2552}
2553
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002554static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2555{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002556 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002557}
2558
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002559static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2560{
2561 return clk / sky2_mhz(hw);
2562}
2563
2564
Stephen Hemmingere3173832007-02-06 10:45:39 -08002565static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002566{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002567 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002568
Stephen Hemminger451af332007-06-04 17:23:24 -07002569 /* Enable all clocks */
2570 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2571
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002572 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002573
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002574 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2575 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002576 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2577 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578 return -EOPNOTSUPP;
2579 }
2580
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002581 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2582
2583 /* This rev is really old, and requires untested workarounds */
2584 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002585 dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
2586 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2587 hw->chip_id, hw->chip_rev);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002588 return -EOPNOTSUPP;
2589 }
2590
Stephen Hemmingere3173832007-02-06 10:45:39 -08002591 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
2592 hw->ports = 1;
2593 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2594 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2595 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2596 ++hw->ports;
2597 }
2598
2599 return 0;
2600}
2601
2602static void sky2_reset(struct sky2_hw *hw)
2603{
2604 u16 status;
2605 int i;
2606
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002607 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002608 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2609 status = sky2_read16(hw, HCU_CCSR);
2610 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2611 HCU_CCSR_UC_STATE_MSK);
2612 sky2_write16(hw, HCU_CCSR, status);
2613 } else
2614 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2615 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002616
2617 /* do a SW reset */
2618 sky2_write8(hw, B0_CTST, CS_RST_SET);
2619 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2620
2621 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002622 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002623
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002624 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002625 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2626
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002627
2628 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2629
2630 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002631 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2632 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2633
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002634
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002635 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002636
2637 for (i = 0; i < hw->ports; i++) {
2638 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2639 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002640
2641 if (hw->chip_id == CHIP_ID_YUKON_EX)
2642 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2643 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2644 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002645 }
2646
2647 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2648
Stephen Hemminger793b8832005-09-14 16:06:14 -07002649 /* Clear I2C IRQ noise */
2650 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002651
2652 /* turn off hardware timer (unused) */
2653 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2654 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002655
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002656 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2657
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002658 /* Turn off descriptor polling */
2659 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002660
2661 /* Turn off receive timestamp */
2662 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002663 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002664
2665 /* enable the Tx Arbiters */
2666 for (i = 0; i < hw->ports; i++)
2667 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2668
2669 /* Initialize ram interface */
2670 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002671 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002672
2673 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2674 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2675 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2676 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2677 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2678 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2679 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2680 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2681 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2682 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2683 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2684 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2685 }
2686
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002687 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002688
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002689 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002690 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002692 memset(hw->st_le, 0, STATUS_LE_BYTES);
2693 hw->st_idx = 0;
2694
2695 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2696 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2697
2698 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002699 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002700
2701 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002702 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002703
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002704 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2705 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002706
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002707 /* set Status-FIFO ISR watermark */
2708 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2709 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2710 else
2711 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002712
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002713 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002714 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2715 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002716
Stephen Hemminger793b8832005-09-14 16:06:14 -07002717 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002718 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2719
2720 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2721 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2722 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002723}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002724
Stephen Hemminger81906792007-02-15 16:40:33 -08002725static void sky2_restart(struct work_struct *work)
2726{
2727 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2728 struct net_device *dev;
2729 int i, err;
2730
2731 dev_dbg(&hw->pdev->dev, "restarting\n");
2732
2733 del_timer_sync(&hw->idle_timer);
2734
2735 rtnl_lock();
2736 sky2_write32(hw, B0_IMSK, 0);
2737 sky2_read32(hw, B0_IMSK);
2738
2739 netif_poll_disable(hw->dev[0]);
2740
2741 for (i = 0; i < hw->ports; i++) {
2742 dev = hw->dev[i];
2743 if (netif_running(dev))
2744 sky2_down(dev);
2745 }
2746
2747 sky2_reset(hw);
2748 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
2749 netif_poll_enable(hw->dev[0]);
2750
2751 for (i = 0; i < hw->ports; i++) {
2752 dev = hw->dev[i];
2753 if (netif_running(dev)) {
2754 err = sky2_up(dev);
2755 if (err) {
2756 printk(KERN_INFO PFX "%s: could not restart %d\n",
2757 dev->name, err);
2758 dev_close(dev);
2759 }
2760 }
2761 }
2762
2763 sky2_idle_start(hw);
2764
2765 rtnl_unlock();
2766}
2767
Stephen Hemmingere3173832007-02-06 10:45:39 -08002768static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2769{
2770 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2771}
2772
2773static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2774{
2775 const struct sky2_port *sky2 = netdev_priv(dev);
2776
2777 wol->supported = sky2_wol_supported(sky2->hw);
2778 wol->wolopts = sky2->wol;
2779}
2780
2781static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2782{
2783 struct sky2_port *sky2 = netdev_priv(dev);
2784 struct sky2_hw *hw = sky2->hw;
2785
2786 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2787 return -EOPNOTSUPP;
2788
2789 sky2->wol = wol->wolopts;
2790
Stephen Hemminger69161612007-06-04 17:23:26 -07002791 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002792 sky2_write32(hw, B0_CTST, sky2->wol
2793 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2794
2795 if (!netif_running(dev))
2796 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002797 return 0;
2798}
2799
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002800static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002801{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002802 if (sky2_is_copper(hw)) {
2803 u32 modes = SUPPORTED_10baseT_Half
2804 | SUPPORTED_10baseT_Full
2805 | SUPPORTED_100baseT_Half
2806 | SUPPORTED_100baseT_Full
2807 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002808
2809 if (hw->chip_id != CHIP_ID_YUKON_FE)
2810 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002811 | SUPPORTED_1000baseT_Full;
2812 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002814 return SUPPORTED_1000baseT_Half
2815 | SUPPORTED_1000baseT_Full
2816 | SUPPORTED_Autoneg
2817 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002818}
2819
Stephen Hemminger793b8832005-09-14 16:06:14 -07002820static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002821{
2822 struct sky2_port *sky2 = netdev_priv(dev);
2823 struct sky2_hw *hw = sky2->hw;
2824
2825 ecmd->transceiver = XCVR_INTERNAL;
2826 ecmd->supported = sky2_supported_modes(hw);
2827 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002828 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002830 | SUPPORTED_10baseT_Full
2831 | SUPPORTED_100baseT_Half
2832 | SUPPORTED_100baseT_Full
2833 | SUPPORTED_1000baseT_Half
2834 | SUPPORTED_1000baseT_Full
2835 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002837 ecmd->speed = sky2->speed;
2838 } else {
2839 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002840 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002841 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842
2843 ecmd->advertising = sky2->advertising;
2844 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002845 ecmd->duplex = sky2->duplex;
2846 return 0;
2847}
2848
2849static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2850{
2851 struct sky2_port *sky2 = netdev_priv(dev);
2852 const struct sky2_hw *hw = sky2->hw;
2853 u32 supported = sky2_supported_modes(hw);
2854
2855 if (ecmd->autoneg == AUTONEG_ENABLE) {
2856 ecmd->advertising = supported;
2857 sky2->duplex = -1;
2858 sky2->speed = -1;
2859 } else {
2860 u32 setting;
2861
Stephen Hemminger793b8832005-09-14 16:06:14 -07002862 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002863 case SPEED_1000:
2864 if (ecmd->duplex == DUPLEX_FULL)
2865 setting = SUPPORTED_1000baseT_Full;
2866 else if (ecmd->duplex == DUPLEX_HALF)
2867 setting = SUPPORTED_1000baseT_Half;
2868 else
2869 return -EINVAL;
2870 break;
2871 case SPEED_100:
2872 if (ecmd->duplex == DUPLEX_FULL)
2873 setting = SUPPORTED_100baseT_Full;
2874 else if (ecmd->duplex == DUPLEX_HALF)
2875 setting = SUPPORTED_100baseT_Half;
2876 else
2877 return -EINVAL;
2878 break;
2879
2880 case SPEED_10:
2881 if (ecmd->duplex == DUPLEX_FULL)
2882 setting = SUPPORTED_10baseT_Full;
2883 else if (ecmd->duplex == DUPLEX_HALF)
2884 setting = SUPPORTED_10baseT_Half;
2885 else
2886 return -EINVAL;
2887 break;
2888 default:
2889 return -EINVAL;
2890 }
2891
2892 if ((setting & supported) == 0)
2893 return -EINVAL;
2894
2895 sky2->speed = ecmd->speed;
2896 sky2->duplex = ecmd->duplex;
2897 }
2898
2899 sky2->autoneg = ecmd->autoneg;
2900 sky2->advertising = ecmd->advertising;
2901
Stephen Hemminger1b537562005-12-20 15:08:07 -08002902 if (netif_running(dev))
2903 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002904
2905 return 0;
2906}
2907
2908static void sky2_get_drvinfo(struct net_device *dev,
2909 struct ethtool_drvinfo *info)
2910{
2911 struct sky2_port *sky2 = netdev_priv(dev);
2912
2913 strcpy(info->driver, DRV_NAME);
2914 strcpy(info->version, DRV_VERSION);
2915 strcpy(info->fw_version, "N/A");
2916 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2917}
2918
2919static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002920 char name[ETH_GSTRING_LEN];
2921 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002922} sky2_stats[] = {
2923 { "tx_bytes", GM_TXO_OK_HI },
2924 { "rx_bytes", GM_RXO_OK_HI },
2925 { "tx_broadcast", GM_TXF_BC_OK },
2926 { "rx_broadcast", GM_RXF_BC_OK },
2927 { "tx_multicast", GM_TXF_MC_OK },
2928 { "rx_multicast", GM_RXF_MC_OK },
2929 { "tx_unicast", GM_TXF_UC_OK },
2930 { "rx_unicast", GM_RXF_UC_OK },
2931 { "tx_mac_pause", GM_TXF_MPAUSE },
2932 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002933 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002934 { "late_collision",GM_TXF_LAT_COL },
2935 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002936 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002938
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002939 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002940 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002941 { "rx_64_byte_packets", GM_RXF_64B },
2942 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2943 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2944 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2945 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2946 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2947 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002948 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002949 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2950 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002951 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002952
2953 { "tx_64_byte_packets", GM_TXF_64B },
2954 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2955 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2956 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2957 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2958 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2959 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2960 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002961};
2962
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002963static u32 sky2_get_rx_csum(struct net_device *dev)
2964{
2965 struct sky2_port *sky2 = netdev_priv(dev);
2966
2967 return sky2->rx_csum;
2968}
2969
2970static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2971{
2972 struct sky2_port *sky2 = netdev_priv(dev);
2973
2974 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002976 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2977 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2978
2979 return 0;
2980}
2981
2982static u32 sky2_get_msglevel(struct net_device *netdev)
2983{
2984 struct sky2_port *sky2 = netdev_priv(netdev);
2985 return sky2->msg_enable;
2986}
2987
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002988static int sky2_nway_reset(struct net_device *dev)
2989{
2990 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002991
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002992 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002993 return -EINVAL;
2994
Stephen Hemminger1b537562005-12-20 15:08:07 -08002995 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002996
2997 return 0;
2998}
2999
Stephen Hemminger793b8832005-09-14 16:06:14 -07003000static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003001{
3002 struct sky2_hw *hw = sky2->hw;
3003 unsigned port = sky2->port;
3004 int i;
3005
3006 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003007 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003008 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003009 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003010
Stephen Hemminger793b8832005-09-14 16:06:14 -07003011 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003012 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3013}
3014
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003015static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3016{
3017 struct sky2_port *sky2 = netdev_priv(netdev);
3018 sky2->msg_enable = value;
3019}
3020
3021static int sky2_get_stats_count(struct net_device *dev)
3022{
3023 return ARRAY_SIZE(sky2_stats);
3024}
3025
3026static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003027 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003028{
3029 struct sky2_port *sky2 = netdev_priv(dev);
3030
Stephen Hemminger793b8832005-09-14 16:06:14 -07003031 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003032}
3033
Stephen Hemminger793b8832005-09-14 16:06:14 -07003034static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003035{
3036 int i;
3037
3038 switch (stringset) {
3039 case ETH_SS_STATS:
3040 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3041 memcpy(data + i * ETH_GSTRING_LEN,
3042 sky2_stats[i].name, ETH_GSTRING_LEN);
3043 break;
3044 }
3045}
3046
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003047static struct net_device_stats *sky2_get_stats(struct net_device *dev)
3048{
3049 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003050 return &sky2->net_stats;
3051}
3052
3053static int sky2_set_mac_address(struct net_device *dev, void *p)
3054{
3055 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003056 struct sky2_hw *hw = sky2->hw;
3057 unsigned port = sky2->port;
3058 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003059
3060 if (!is_valid_ether_addr(addr->sa_data))
3061 return -EADDRNOTAVAIL;
3062
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003064 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003065 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003066 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003067 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003068
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003069 /* virtual address for data */
3070 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3071
3072 /* physical address: used for pause frames */
3073 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003074
3075 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003076}
3077
Stephen Hemmingera052b522006-10-17 10:24:23 -07003078static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3079{
3080 u32 bit;
3081
3082 bit = ether_crc(ETH_ALEN, addr) & 63;
3083 filter[bit >> 3] |= 1 << (bit & 7);
3084}
3085
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003086static void sky2_set_multicast(struct net_device *dev)
3087{
3088 struct sky2_port *sky2 = netdev_priv(dev);
3089 struct sky2_hw *hw = sky2->hw;
3090 unsigned port = sky2->port;
3091 struct dev_mc_list *list = dev->mc_list;
3092 u16 reg;
3093 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003094 int rx_pause;
3095 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003096
Stephen Hemmingera052b522006-10-17 10:24:23 -07003097 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003098 memset(filter, 0, sizeof(filter));
3099
3100 reg = gma_read16(hw, port, GM_RX_CTRL);
3101 reg |= GM_RXCR_UCF_ENA;
3102
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003103 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003104 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003105 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003106 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003107 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003108 reg &= ~GM_RXCR_MCF_ENA;
3109 else {
3110 int i;
3111 reg |= GM_RXCR_MCF_ENA;
3112
Stephen Hemmingera052b522006-10-17 10:24:23 -07003113 if (rx_pause)
3114 sky2_add_filter(filter, pause_mc_addr);
3115
3116 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3117 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003118 }
3119
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003120 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003121 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003122 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003123 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003124 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003125 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003126 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003127 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003128
3129 gma_write16(hw, port, GM_RX_CTRL, reg);
3130}
3131
3132/* Can have one global because blinking is controlled by
3133 * ethtool and that is always under RTNL mutex
3134 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003135static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003136{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003137 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003138
Stephen Hemminger793b8832005-09-14 16:06:14 -07003139 switch (hw->chip_id) {
3140 case CHIP_ID_YUKON_XL:
3141 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3142 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3143 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3144 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3145 PHY_M_LEDC_INIT_CTRL(7) |
3146 PHY_M_LEDC_STA1_CTRL(7) |
3147 PHY_M_LEDC_STA0_CTRL(7))
3148 : 0);
3149
3150 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3151 break;
3152
3153 default:
3154 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003155 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3156 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003157 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003158}
3159
3160/* blink LED's for finding board */
3161static int sky2_phys_id(struct net_device *dev, u32 data)
3162{
3163 struct sky2_port *sky2 = netdev_priv(dev);
3164 struct sky2_hw *hw = sky2->hw;
3165 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003166 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003167 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003168 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169 int onoff = 1;
3170
Stephen Hemminger793b8832005-09-14 16:06:14 -07003171 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3173 else
3174 ms = data * 1000;
3175
3176 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003177 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003178 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3179 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3180 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3181 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3182 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3183 } else {
3184 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3185 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3186 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003187
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003188 interrupted = 0;
3189 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003190 sky2_led(hw, port, onoff);
3191 onoff = !onoff;
3192
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003193 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003194 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003195 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003196
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003197 ms -= 250;
3198 }
3199
3200 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003201 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3202 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3203 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3204 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3205 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3206 } else {
3207 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3208 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3209 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003210 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003211
3212 return 0;
3213}
3214
3215static void sky2_get_pauseparam(struct net_device *dev,
3216 struct ethtool_pauseparam *ecmd)
3217{
3218 struct sky2_port *sky2 = netdev_priv(dev);
3219
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003220 switch (sky2->flow_mode) {
3221 case FC_NONE:
3222 ecmd->tx_pause = ecmd->rx_pause = 0;
3223 break;
3224 case FC_TX:
3225 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3226 break;
3227 case FC_RX:
3228 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3229 break;
3230 case FC_BOTH:
3231 ecmd->tx_pause = ecmd->rx_pause = 1;
3232 }
3233
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003234 ecmd->autoneg = sky2->autoneg;
3235}
3236
3237static int sky2_set_pauseparam(struct net_device *dev,
3238 struct ethtool_pauseparam *ecmd)
3239{
3240 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003241
3242 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003243 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003244
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003245 if (netif_running(dev))
3246 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003247
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003248 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003249}
3250
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003251static int sky2_get_coalesce(struct net_device *dev,
3252 struct ethtool_coalesce *ecmd)
3253{
3254 struct sky2_port *sky2 = netdev_priv(dev);
3255 struct sky2_hw *hw = sky2->hw;
3256
3257 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3258 ecmd->tx_coalesce_usecs = 0;
3259 else {
3260 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3261 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3262 }
3263 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3264
3265 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3266 ecmd->rx_coalesce_usecs = 0;
3267 else {
3268 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3269 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3270 }
3271 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3272
3273 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3274 ecmd->rx_coalesce_usecs_irq = 0;
3275 else {
3276 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3277 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3278 }
3279
3280 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3281
3282 return 0;
3283}
3284
3285/* Note: this affect both ports */
3286static int sky2_set_coalesce(struct net_device *dev,
3287 struct ethtool_coalesce *ecmd)
3288{
3289 struct sky2_port *sky2 = netdev_priv(dev);
3290 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003291 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003292
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003293 if (ecmd->tx_coalesce_usecs > tmax ||
3294 ecmd->rx_coalesce_usecs > tmax ||
3295 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003296 return -EINVAL;
3297
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003298 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003299 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003300 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003301 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003302 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003303 return -EINVAL;
3304
3305 if (ecmd->tx_coalesce_usecs == 0)
3306 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3307 else {
3308 sky2_write32(hw, STAT_TX_TIMER_INI,
3309 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3310 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3311 }
3312 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3313
3314 if (ecmd->rx_coalesce_usecs == 0)
3315 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3316 else {
3317 sky2_write32(hw, STAT_LEV_TIMER_INI,
3318 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3319 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3320 }
3321 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3322
3323 if (ecmd->rx_coalesce_usecs_irq == 0)
3324 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3325 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003326 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003327 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3328 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3329 }
3330 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3331 return 0;
3332}
3333
Stephen Hemminger793b8832005-09-14 16:06:14 -07003334static void sky2_get_ringparam(struct net_device *dev,
3335 struct ethtool_ringparam *ering)
3336{
3337 struct sky2_port *sky2 = netdev_priv(dev);
3338
3339 ering->rx_max_pending = RX_MAX_PENDING;
3340 ering->rx_mini_max_pending = 0;
3341 ering->rx_jumbo_max_pending = 0;
3342 ering->tx_max_pending = TX_RING_SIZE - 1;
3343
3344 ering->rx_pending = sky2->rx_pending;
3345 ering->rx_mini_pending = 0;
3346 ering->rx_jumbo_pending = 0;
3347 ering->tx_pending = sky2->tx_pending;
3348}
3349
3350static int sky2_set_ringparam(struct net_device *dev,
3351 struct ethtool_ringparam *ering)
3352{
3353 struct sky2_port *sky2 = netdev_priv(dev);
3354 int err = 0;
3355
3356 if (ering->rx_pending > RX_MAX_PENDING ||
3357 ering->rx_pending < 8 ||
3358 ering->tx_pending < MAX_SKB_TX_LE ||
3359 ering->tx_pending > TX_RING_SIZE - 1)
3360 return -EINVAL;
3361
3362 if (netif_running(dev))
3363 sky2_down(dev);
3364
3365 sky2->rx_pending = ering->rx_pending;
3366 sky2->tx_pending = ering->tx_pending;
3367
Stephen Hemminger1b537562005-12-20 15:08:07 -08003368 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003369 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003370 if (err)
3371 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003372 else
3373 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003374 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003375
3376 return err;
3377}
3378
Stephen Hemminger793b8832005-09-14 16:06:14 -07003379static int sky2_get_regs_len(struct net_device *dev)
3380{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003381 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003382}
3383
3384/*
3385 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003386 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003387 */
3388static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3389 void *p)
3390{
3391 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003392 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003393
3394 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003395 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003396
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003397 memcpy_fromio(p, io, B3_RAM_ADDR);
3398
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003399 /* skip diagnostic ram region */
3400 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
3401
3402 /* copy GMAC registers */
3403 memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
3404 if (sky2->hw->ports > 1)
3405 memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
3406
Stephen Hemminger793b8832005-09-14 16:06:14 -07003407}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003408
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003409/* In order to do Jumbo packets on these chips, need to turn off the
3410 * transmit store/forward. Therefore checksum offload won't work.
3411 */
3412static int no_tx_offload(struct net_device *dev)
3413{
3414 const struct sky2_port *sky2 = netdev_priv(dev);
3415 const struct sky2_hw *hw = sky2->hw;
3416
Stephen Hemminger69161612007-06-04 17:23:26 -07003417 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003418}
3419
3420static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3421{
3422 if (data && no_tx_offload(dev))
3423 return -EINVAL;
3424
3425 return ethtool_op_set_tx_csum(dev, data);
3426}
3427
3428
3429static int sky2_set_tso(struct net_device *dev, u32 data)
3430{
3431 if (data && no_tx_offload(dev))
3432 return -EINVAL;
3433
3434 return ethtool_op_set_tso(dev, data);
3435}
3436
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003437static int sky2_get_eeprom_len(struct net_device *dev)
3438{
3439 struct sky2_port *sky2 = netdev_priv(dev);
3440 u16 reg2;
3441
3442 reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
3443 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3444}
3445
3446static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
3447{
3448 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3449
3450 while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
3451 cpu_relax();
3452 return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3453}
3454
3455static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
3456{
3457 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3458 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3459 do {
3460 cpu_relax();
3461 } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
3462}
3463
3464static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3465 u8 *data)
3466{
3467 struct sky2_port *sky2 = netdev_priv(dev);
3468 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3469 int length = eeprom->len;
3470 u16 offset = eeprom->offset;
3471
3472 if (!cap)
3473 return -EINVAL;
3474
3475 eeprom->magic = SKY2_EEPROM_MAGIC;
3476
3477 while (length > 0) {
3478 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
3479 int n = min_t(int, length, sizeof(val));
3480
3481 memcpy(data, &val, n);
3482 length -= n;
3483 data += n;
3484 offset += n;
3485 }
3486 return 0;
3487}
3488
3489static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3490 u8 *data)
3491{
3492 struct sky2_port *sky2 = netdev_priv(dev);
3493 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3494 int length = eeprom->len;
3495 u16 offset = eeprom->offset;
3496
3497 if (!cap)
3498 return -EINVAL;
3499
3500 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3501 return -EINVAL;
3502
3503 while (length > 0) {
3504 u32 val;
3505 int n = min_t(int, length, sizeof(val));
3506
3507 if (n < sizeof(val))
3508 val = sky2_vpd_read(sky2->hw, cap, offset);
3509 memcpy(&val, data, n);
3510
3511 sky2_vpd_write(sky2->hw, cap, offset, val);
3512
3513 length -= n;
3514 data += n;
3515 offset += n;
3516 }
3517 return 0;
3518}
3519
3520
Jeff Garzik7282d492006-09-13 14:30:00 -04003521static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003522 .get_settings = sky2_get_settings,
3523 .set_settings = sky2_set_settings,
3524 .get_drvinfo = sky2_get_drvinfo,
3525 .get_wol = sky2_get_wol,
3526 .set_wol = sky2_set_wol,
3527 .get_msglevel = sky2_get_msglevel,
3528 .set_msglevel = sky2_set_msglevel,
3529 .nway_reset = sky2_nway_reset,
3530 .get_regs_len = sky2_get_regs_len,
3531 .get_regs = sky2_get_regs,
3532 .get_link = ethtool_op_get_link,
3533 .get_eeprom_len = sky2_get_eeprom_len,
3534 .get_eeprom = sky2_get_eeprom,
3535 .set_eeprom = sky2_set_eeprom,
3536 .get_sg = ethtool_op_get_sg,
3537 .set_sg = ethtool_op_set_sg,
3538 .get_tx_csum = ethtool_op_get_tx_csum,
3539 .set_tx_csum = sky2_set_tx_csum,
3540 .get_tso = ethtool_op_get_tso,
3541 .set_tso = sky2_set_tso,
3542 .get_rx_csum = sky2_get_rx_csum,
3543 .set_rx_csum = sky2_set_rx_csum,
3544 .get_strings = sky2_get_strings,
3545 .get_coalesce = sky2_get_coalesce,
3546 .set_coalesce = sky2_set_coalesce,
3547 .get_ringparam = sky2_get_ringparam,
3548 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003549 .get_pauseparam = sky2_get_pauseparam,
3550 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003551 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003552 .get_stats_count = sky2_get_stats_count,
3553 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003554 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003555};
3556
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003557#ifdef CONFIG_SKY2_DEBUG
3558
3559static struct dentry *sky2_debug;
3560
3561static int sky2_debug_show(struct seq_file *seq, void *v)
3562{
3563 struct net_device *dev = seq->private;
3564 const struct sky2_port *sky2 = netdev_priv(dev);
3565 const struct sky2_hw *hw = sky2->hw;
3566 unsigned port = sky2->port;
3567 unsigned idx, last;
3568 int sop;
3569
3570 if (!netif_running(dev))
3571 return -ENETDOWN;
3572
3573 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3574 sky2_read32(hw, B0_ISRC),
3575 sky2_read32(hw, B0_IMSK),
3576 sky2_read32(hw, B0_Y2_SP_ICR));
3577
3578 netif_poll_disable(hw->dev[0]);
3579 last = sky2_read16(hw, STAT_PUT_IDX);
3580
3581 if (hw->st_idx == last)
3582 seq_puts(seq, "Status ring (empty)\n");
3583 else {
3584 seq_puts(seq, "Status ring\n");
3585 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3586 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3587 const struct sky2_status_le *le = hw->st_le + idx;
3588 seq_printf(seq, "[%d] %#x %d %#x\n",
3589 idx, le->opcode, le->length, le->status);
3590 }
3591 seq_puts(seq, "\n");
3592 }
3593
3594 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3595 sky2->tx_cons, sky2->tx_prod,
3596 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3597 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3598
3599 /* Dump contents of tx ring */
3600 sop = 1;
3601 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3602 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3603 const struct sky2_tx_le *le = sky2->tx_le + idx;
3604 u32 a = le32_to_cpu(le->addr);
3605
3606 if (sop)
3607 seq_printf(seq, "%u:", idx);
3608 sop = 0;
3609
3610 switch(le->opcode & ~HW_OWNER) {
3611 case OP_ADDR64:
3612 seq_printf(seq, " %#x:", a);
3613 break;
3614 case OP_LRGLEN:
3615 seq_printf(seq, " mtu=%d", a);
3616 break;
3617 case OP_VLAN:
3618 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3619 break;
3620 case OP_TCPLISW:
3621 seq_printf(seq, " csum=%#x", a);
3622 break;
3623 case OP_LARGESEND:
3624 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3625 break;
3626 case OP_PACKET:
3627 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3628 break;
3629 case OP_BUFFER:
3630 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3631 break;
3632 default:
3633 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3634 a, le16_to_cpu(le->length));
3635 }
3636
3637 if (le->ctrl & EOP) {
3638 seq_putc(seq, '\n');
3639 sop = 1;
3640 }
3641 }
3642
3643 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3644 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3645 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3646 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3647
3648 netif_poll_enable(hw->dev[0]);
3649 return 0;
3650}
3651
3652static int sky2_debug_open(struct inode *inode, struct file *file)
3653{
3654 return single_open(file, sky2_debug_show, inode->i_private);
3655}
3656
3657static const struct file_operations sky2_debug_fops = {
3658 .owner = THIS_MODULE,
3659 .open = sky2_debug_open,
3660 .read = seq_read,
3661 .llseek = seq_lseek,
3662 .release = single_release,
3663};
3664
3665/*
3666 * Use network device events to create/remove/rename
3667 * debugfs file entries
3668 */
3669static int sky2_device_event(struct notifier_block *unused,
3670 unsigned long event, void *ptr)
3671{
3672 struct net_device *dev = ptr;
3673
3674 if (dev->open == sky2_up) {
3675 struct sky2_port *sky2 = netdev_priv(dev);
3676
3677 switch(event) {
3678 case NETDEV_CHANGENAME:
3679 if (!netif_running(dev))
3680 break;
3681 /* fallthrough */
3682 case NETDEV_DOWN:
3683 case NETDEV_GOING_DOWN:
3684 if (sky2->debugfs) {
3685 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3686 dev->name);
3687 debugfs_remove(sky2->debugfs);
3688 sky2->debugfs = NULL;
3689 }
3690
3691 if (event != NETDEV_CHANGENAME)
3692 break;
3693 /* fallthrough for changename */
3694 case NETDEV_UP:
3695 if (sky2_debug) {
3696 struct dentry *d;
3697 d = debugfs_create_file(dev->name, S_IRUGO,
3698 sky2_debug, dev,
3699 &sky2_debug_fops);
3700 if (d == NULL || IS_ERR(d))
3701 printk(KERN_INFO PFX
3702 "%s: debugfs create failed\n",
3703 dev->name);
3704 else
3705 sky2->debugfs = d;
3706 }
3707 break;
3708 }
3709 }
3710
3711 return NOTIFY_DONE;
3712}
3713
3714static struct notifier_block sky2_notifier = {
3715 .notifier_call = sky2_device_event,
3716};
3717
3718
3719static __init void sky2_debug_init(void)
3720{
3721 struct dentry *ent;
3722
3723 ent = debugfs_create_dir("sky2", NULL);
3724 if (!ent || IS_ERR(ent))
3725 return;
3726
3727 sky2_debug = ent;
3728 register_netdevice_notifier(&sky2_notifier);
3729}
3730
3731static __exit void sky2_debug_cleanup(void)
3732{
3733 if (sky2_debug) {
3734 unregister_netdevice_notifier(&sky2_notifier);
3735 debugfs_remove(sky2_debug);
3736 sky2_debug = NULL;
3737 }
3738}
3739
3740#else
3741#define sky2_debug_init()
3742#define sky2_debug_cleanup()
3743#endif
3744
3745
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003746/* Initialize network device */
3747static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003748 unsigned port,
3749 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003750{
3751 struct sky2_port *sky2;
3752 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3753
3754 if (!dev) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003755 dev_err(&hw->pdev->dev, "etherdev alloc failed");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003756 return NULL;
3757 }
3758
3759 SET_MODULE_OWNER(dev);
3760 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003761 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003762 dev->open = sky2_up;
3763 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003764 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003765 dev->hard_start_xmit = sky2_xmit_frame;
3766 dev->get_stats = sky2_get_stats;
3767 dev->set_multicast_list = sky2_set_multicast;
3768 dev->set_mac_address = sky2_set_mac_address;
3769 dev->change_mtu = sky2_change_mtu;
3770 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3771 dev->tx_timeout = sky2_tx_timeout;
3772 dev->watchdog_timeo = TX_WATCHDOG;
3773 if (port == 0)
3774 dev->poll = sky2_poll;
3775 dev->weight = NAPI_WEIGHT;
3776#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0ca43232006-10-18 13:39:28 -07003777 /* Network console (only works on port 0)
3778 * because netpoll makes assumptions about NAPI
3779 */
3780 if (port == 0)
3781 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003782#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003783
3784 sky2 = netdev_priv(dev);
3785 sky2->netdev = dev;
3786 sky2->hw = hw;
3787 sky2->msg_enable = netif_msg_init(debug, default_msg);
3788
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003789 /* Auto speed and flow control */
3790 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003791 sky2->flow_mode = FC_BOTH;
3792
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003793 sky2->duplex = -1;
3794 sky2->speed = -1;
3795 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003796 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003797 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003798
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003799 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003800 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003801 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003802
3803 hw->dev[port] = dev;
3804
3805 sky2->port = port;
3806
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003807 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003808 if (highmem)
3809 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003810
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003811#ifdef SKY2_VLAN_TAG_USED
3812 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3813 dev->vlan_rx_register = sky2_vlan_rx_register;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003814#endif
3815
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003816 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003817 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003818 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003819
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003820 return dev;
3821}
3822
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003823static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003824{
3825 const struct sky2_port *sky2 = netdev_priv(dev);
3826
3827 if (netif_msg_probe(sky2))
3828 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3829 dev->name,
3830 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3831 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3832}
3833
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003834/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003835static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003836{
3837 struct sky2_hw *hw = dev_id;
3838 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3839
3840 if (status == 0)
3841 return IRQ_NONE;
3842
3843 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003844 hw->msi = 1;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003845 wake_up(&hw->msi_wait);
3846 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3847 }
3848 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3849
3850 return IRQ_HANDLED;
3851}
3852
3853/* Test interrupt path by forcing a a software IRQ */
3854static int __devinit sky2_test_msi(struct sky2_hw *hw)
3855{
3856 struct pci_dev *pdev = hw->pdev;
3857 int err;
3858
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003859 init_waitqueue_head (&hw->msi_wait);
3860
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003861 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3862
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003863 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003864 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003865 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003866 return err;
3867 }
3868
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003869 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003870 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003871
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003872 wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003873
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003874 if (!hw->msi) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003875 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003876 dev_info(&pdev->dev, "No interrupt generated using MSI, "
3877 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003878
3879 err = -EOPNOTSUPP;
3880 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3881 }
3882
3883 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003884 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003885
3886 free_irq(pdev->irq, hw);
3887
3888 return err;
3889}
3890
Stephen Hemmingere3173832007-02-06 10:45:39 -08003891static int __devinit pci_wake_enabled(struct pci_dev *dev)
3892{
3893 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
3894 u16 value;
3895
3896 if (!pm)
3897 return 0;
3898 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
3899 return 0;
3900 return value & PCI_PM_CTRL_PME_ENABLE;
3901}
3902
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003903static int __devinit sky2_probe(struct pci_dev *pdev,
3904 const struct pci_device_id *ent)
3905{
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08003906 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003907 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003908 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003909
Stephen Hemminger793b8832005-09-14 16:06:14 -07003910 err = pci_enable_device(pdev);
3911 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003912 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003913 goto err_out;
3914 }
3915
Stephen Hemminger793b8832005-09-14 16:06:14 -07003916 err = pci_request_regions(pdev, DRV_NAME);
3917 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003918 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07003919 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003920 }
3921
3922 pci_set_master(pdev);
3923
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003924 if (sizeof(dma_addr_t) > sizeof(u32) &&
3925 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3926 using_dac = 1;
3927 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3928 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003929 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
3930 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003931 goto err_out_free_regions;
3932 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003933 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003934 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3935 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003936 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003937 goto err_out_free_regions;
3938 }
3939 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003940
Stephen Hemmingere3173832007-02-06 10:45:39 -08003941 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
3942
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003943 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003944 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003945 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003946 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003947 goto err_out_free_regions;
3948 }
3949
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003950 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003951
3952 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3953 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003954 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003955 goto err_out_free_hw;
3956 }
3957
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003958#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003959 /* The sk98lin vendor driver uses hardware byte swapping but
3960 * this driver uses software swapping.
3961 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003962 {
3963 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003964 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003965 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003966 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3967 }
3968#endif
3969
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003970 /* ring for status responses */
3971 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3972 &hw->st_dma);
3973 if (!hw->st_le)
3974 goto err_out_iounmap;
3975
Stephen Hemmingere3173832007-02-06 10:45:39 -08003976 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003977 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003978 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003979
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003980 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003981 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3982 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003983 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003984
Stephen Hemmingere3173832007-02-06 10:45:39 -08003985 sky2_reset(hw);
3986
3987 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08003988 if (!dev) {
3989 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003990 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08003991 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003992
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003993 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3994 err = sky2_test_msi(hw);
3995 if (err == -EOPNOTSUPP)
3996 pci_disable_msi(pdev);
3997 else if (err)
3998 goto err_out_free_netdev;
3999 }
4000
Stephen Hemminger793b8832005-09-14 16:06:14 -07004001 err = register_netdev(dev);
4002 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004003 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004004 goto err_out_free_netdev;
4005 }
4006
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004007 err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
4008 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004009 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004010 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004011 goto err_out_unregister;
4012 }
4013 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4014
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004015 sky2_show_addr(dev);
4016
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004017 if (hw->ports > 1) {
4018 struct net_device *dev1;
4019
Stephen Hemmingere3173832007-02-06 10:45:39 -08004020 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004021 if (!dev1)
4022 dev_warn(&pdev->dev, "allocation for second device failed\n");
4023 else if ((err = register_netdev(dev1))) {
4024 dev_warn(&pdev->dev,
4025 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004026 hw->dev[1] = NULL;
4027 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004028 } else
4029 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004030 }
4031
Stephen Hemminger01bd7562006-05-08 15:11:30 -07004032 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004033 INIT_WORK(&hw->restart_work, sky2_restart);
4034
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004035 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004036
Stephen Hemminger793b8832005-09-14 16:06:14 -07004037 pci_set_drvdata(pdev, hw);
4038
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004039 return 0;
4040
Stephen Hemminger793b8832005-09-14 16:06:14 -07004041err_out_unregister:
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004042 if (hw->msi)
4043 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004044 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004045err_out_free_netdev:
4046 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004047err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004048 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004049 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4050err_out_iounmap:
4051 iounmap(hw->regs);
4052err_out_free_hw:
4053 kfree(hw);
4054err_out_free_regions:
4055 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004056err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004057 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004058err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004059 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004060 return err;
4061}
4062
4063static void __devexit sky2_remove(struct pci_dev *pdev)
4064{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004065 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004066 struct net_device *dev0, *dev1;
4067
Stephen Hemminger793b8832005-09-14 16:06:14 -07004068 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004069 return;
4070
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004071 del_timer_sync(&hw->idle_timer);
4072
Stephen Hemminger81906792007-02-15 16:40:33 -08004073 flush_scheduled_work();
4074
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004075 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07004076 synchronize_irq(hw->pdev->irq);
4077
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004078 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07004079 dev1 = hw->dev[1];
4080 if (dev1)
4081 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004082 unregister_netdev(dev0);
4083
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004084 sky2_power_aux(hw);
4085
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004086 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004087 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004088 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004089
4090 free_irq(pdev->irq, hw);
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004091 if (hw->msi)
4092 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004093 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004094 pci_release_regions(pdev);
4095 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004096
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004097 if (dev1)
4098 free_netdev(dev1);
4099 free_netdev(dev0);
4100 iounmap(hw->regs);
4101 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004102
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004103 pci_set_drvdata(pdev, NULL);
4104}
4105
4106#ifdef CONFIG_PM
4107static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4108{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004109 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004110 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004111
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004112 if (!hw)
4113 return 0;
4114
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004115 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004116 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004117
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004118 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004119 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004120 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004121
Stephen Hemmingere3173832007-02-06 10:45:39 -08004122 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004123 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004124
4125 if (sky2->wol)
4126 sky2_wol_init(sky2);
4127
4128 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004129 }
4130
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004131 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004132 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004133
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004134 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004135 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004136 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4137
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004138 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004139}
4140
4141static int sky2_resume(struct pci_dev *pdev)
4142{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004143 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004144 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004145
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004146 if (!hw)
4147 return 0;
4148
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004149 err = pci_set_power_state(pdev, PCI_D0);
4150 if (err)
4151 goto out;
4152
4153 err = pci_restore_state(pdev);
4154 if (err)
4155 goto out;
4156
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004157 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004158
4159 /* Re-enable all clocks */
4160 if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
4161 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
4162
Stephen Hemmingere3173832007-02-06 10:45:39 -08004163 sky2_reset(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004164
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004165 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4166
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004167 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004168 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004169 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004170 err = sky2_up(dev);
4171 if (err) {
4172 printk(KERN_ERR PFX "%s: could not up: %d\n",
4173 dev->name, err);
4174 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004175 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004176 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004177 }
4178 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004179
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004180 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004181 sky2_idle_start(hw);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004182 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004183out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004184 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004185 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004186 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004187}
4188#endif
4189
Stephen Hemmingere3173832007-02-06 10:45:39 -08004190static void sky2_shutdown(struct pci_dev *pdev)
4191{
4192 struct sky2_hw *hw = pci_get_drvdata(pdev);
4193 int i, wol = 0;
4194
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004195 if (!hw)
4196 return;
4197
Stephen Hemmingere3173832007-02-06 10:45:39 -08004198 del_timer_sync(&hw->idle_timer);
4199 netif_poll_disable(hw->dev[0]);
4200
4201 for (i = 0; i < hw->ports; i++) {
4202 struct net_device *dev = hw->dev[i];
4203 struct sky2_port *sky2 = netdev_priv(dev);
4204
4205 if (sky2->wol) {
4206 wol = 1;
4207 sky2_wol_init(sky2);
4208 }
4209 }
4210
4211 if (wol)
4212 sky2_power_aux(hw);
4213
4214 pci_enable_wake(pdev, PCI_D3hot, wol);
4215 pci_enable_wake(pdev, PCI_D3cold, wol);
4216
4217 pci_disable_device(pdev);
4218 pci_set_power_state(pdev, PCI_D3hot);
4219
4220}
4221
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004222static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004223 .name = DRV_NAME,
4224 .id_table = sky2_id_table,
4225 .probe = sky2_probe,
4226 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004227#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004228 .suspend = sky2_suspend,
4229 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004230#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004231 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004232};
4233
4234static int __init sky2_init_module(void)
4235{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004236 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004237 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004238}
4239
4240static void __exit sky2_cleanup_module(void)
4241{
4242 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004243 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004244}
4245
4246module_init(sky2_init_module);
4247module_exit(sky2_cleanup_module);
4248
4249MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -08004250MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004251MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004252MODULE_VERSION(DRV_VERSION);