blob: 9df96bdc002ed15c01409e3f7aaf8dc7b7313fd3 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "drmP.h"
35#include "intel_drv.h"
36#include "i915_drm.h"
37#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070038#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100039#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080040
41#include "drm_crtc_helper.h"
42
Zhenyu Wang32f9d652009-07-24 01:00:32 +080043#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
44
Jesse Barnes79e53942008-11-07 14:24:08 -080045bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080046static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
51 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
60} intel_clock_t;
61
62typedef struct {
63 int min, max;
64} intel_range_t;
65
66typedef struct {
67 int dot_limit;
68 int p2_slow, p2_fast;
69} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080076 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
77 int, int, intel_clock_t *);
78};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
85 int target, int refclk, intel_clock_t *best_clock);
86static bool
87intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
88 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080089
Keith Packarda4fc5ed2009-04-07 16:16:42 -070090static bool
91intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
92 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080093static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050094intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
95 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070096
Chris Wilson021357a2010-09-07 20:54:59 +010097static inline u32 /* units of 100MHz */
98intel_fdi_link_freq(struct drm_device *dev)
99{
Chris Wilson8b99e682010-10-13 09:59:17 +0100100 if (IS_GEN5(dev)) {
101 struct drm_i915_private *dev_priv = dev->dev_private;
102 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
103 } else
104 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100105}
106
Keith Packarde4b36692009-06-05 19:22:17 -0700107static const intel_limit_t intel_limits_i8xx_dvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700108 .dot = { .min = 25000, .max = 350000 },
109 .vco = { .min = 930000, .max = 1400000 },
110 .n = { .min = 3, .max = 16 },
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800118 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700119};
120
121static const intel_limit_t intel_limits_i8xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .dot = { .min = 25000, .max = 350000 },
123 .vco = { .min = 930000, .max = 1400000 },
124 .n = { .min = 3, .max = 16 },
125 .m = { .min = 96, .max = 140 },
126 .m1 = { .min = 18, .max = 26 },
127 .m2 = { .min = 6, .max = 16 },
128 .p = { .min = 4, .max = 128 },
129 .p1 = { .min = 1, .max = 6 },
130 .p2 = { .dot_limit = 165000,
131 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800132 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700133};
Eric Anholt273e27c2011-03-30 13:01:10 -0700134
Keith Packarde4b36692009-06-05 19:22:17 -0700135static const intel_limit_t intel_limits_i9xx_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700136 .dot = { .min = 20000, .max = 400000 },
137 .vco = { .min = 1400000, .max = 2800000 },
138 .n = { .min = 1, .max = 6 },
139 .m = { .min = 70, .max = 120 },
140 .m1 = { .min = 10, .max = 22 },
141 .m2 = { .min = 5, .max = 9 },
142 .p = { .min = 5, .max = 80 },
143 .p1 = { .min = 1, .max = 8 },
144 .p2 = { .dot_limit = 200000,
145 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800146 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700147};
148
149static const intel_limit_t intel_limits_i9xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700150 .dot = { .min = 20000, .max = 400000 },
151 .vco = { .min = 1400000, .max = 2800000 },
152 .n = { .min = 1, .max = 6 },
153 .m = { .min = 70, .max = 120 },
154 .m1 = { .min = 10, .max = 22 },
155 .m2 = { .min = 5, .max = 9 },
156 .p = { .min = 7, .max = 98 },
157 .p1 = { .min = 1, .max = 8 },
158 .p2 = { .dot_limit = 112000,
159 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800160 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700161};
162
Eric Anholt273e27c2011-03-30 13:01:10 -0700163
Keith Packarde4b36692009-06-05 19:22:17 -0700164static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700165 .dot = { .min = 25000, .max = 270000 },
166 .vco = { .min = 1750000, .max = 3500000},
167 .n = { .min = 1, .max = 4 },
168 .m = { .min = 104, .max = 138 },
169 .m1 = { .min = 17, .max = 23 },
170 .m2 = { .min = 5, .max = 11 },
171 .p = { .min = 10, .max = 30 },
172 .p1 = { .min = 1, .max = 3},
173 .p2 = { .dot_limit = 270000,
174 .p2_slow = 10,
175 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800176 },
Ma Lingd4906092009-03-18 20:13:27 +0800177 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700178};
179
180static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700181 .dot = { .min = 22000, .max = 400000 },
182 .vco = { .min = 1750000, .max = 3500000},
183 .n = { .min = 1, .max = 4 },
184 .m = { .min = 104, .max = 138 },
185 .m1 = { .min = 16, .max = 23 },
186 .m2 = { .min = 5, .max = 11 },
187 .p = { .min = 5, .max = 80 },
188 .p1 = { .min = 1, .max = 8},
189 .p2 = { .dot_limit = 165000,
190 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800191 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700192};
193
194static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700195 .dot = { .min = 20000, .max = 115000 },
196 .vco = { .min = 1750000, .max = 3500000 },
197 .n = { .min = 1, .max = 3 },
198 .m = { .min = 104, .max = 138 },
199 .m1 = { .min = 17, .max = 23 },
200 .m2 = { .min = 5, .max = 11 },
201 .p = { .min = 28, .max = 112 },
202 .p1 = { .min = 2, .max = 8 },
203 .p2 = { .dot_limit = 0,
204 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800205 },
Ma Lingd4906092009-03-18 20:13:27 +0800206 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700207};
208
209static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .dot = { .min = 80000, .max = 224000 },
211 .vco = { .min = 1750000, .max = 3500000 },
212 .n = { .min = 1, .max = 3 },
213 .m = { .min = 104, .max = 138 },
214 .m1 = { .min = 17, .max = 23 },
215 .m2 = { .min = 5, .max = 11 },
216 .p = { .min = 14, .max = 42 },
217 .p1 = { .min = 2, .max = 6 },
218 .p2 = { .dot_limit = 0,
219 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800220 },
Ma Lingd4906092009-03-18 20:13:27 +0800221 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
224static const intel_limit_t intel_limits_g4x_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .dot = { .min = 161670, .max = 227000 },
226 .vco = { .min = 1750000, .max = 3500000},
227 .n = { .min = 1, .max = 2 },
228 .m = { .min = 97, .max = 108 },
229 .m1 = { .min = 0x10, .max = 0x12 },
230 .m2 = { .min = 0x05, .max = 0x06 },
231 .p = { .min = 10, .max = 20 },
232 .p1 = { .min = 1, .max = 2},
233 .p2 = { .dot_limit = 0,
234 .p2_slow = 10, .p2_fast = 10 },
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700235 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700236};
237
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500238static const intel_limit_t intel_limits_pineview_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .dot = { .min = 20000, .max = 400000},
240 .vco = { .min = 1700000, .max = 3500000 },
241 /* Pineview's Ncounter is a ring counter */
242 .n = { .min = 3, .max = 6 },
243 .m = { .min = 2, .max = 256 },
244 /* Pineview only has one combined m divider, which we treat as m2. */
245 .m1 = { .min = 0, .max = 0 },
246 .m2 = { .min = 0, .max = 254 },
247 .p = { .min = 5, .max = 80 },
248 .p1 = { .min = 1, .max = 8 },
249 .p2 = { .dot_limit = 200000,
250 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800251 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700252};
253
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500254static const intel_limit_t intel_limits_pineview_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700255 .dot = { .min = 20000, .max = 400000 },
256 .vco = { .min = 1700000, .max = 3500000 },
257 .n = { .min = 3, .max = 6 },
258 .m = { .min = 2, .max = 256 },
259 .m1 = { .min = 0, .max = 0 },
260 .m2 = { .min = 0, .max = 254 },
261 .p = { .min = 7, .max = 112 },
262 .p1 = { .min = 1, .max = 8 },
263 .p2 = { .dot_limit = 112000,
264 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800265 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* Ironlake / Sandybridge
269 *
270 * We calculate clock using (register_value + 2) for N/M1/M2, so here
271 * the range value for them is (actual_value - 2).
272 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .dot = { .min = 25000, .max = 350000 },
275 .vco = { .min = 1760000, .max = 3510000 },
276 .n = { .min = 1, .max = 5 },
277 .m = { .min = 79, .max = 127 },
278 .m1 = { .min = 12, .max = 22 },
279 .m2 = { .min = 5, .max = 9 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
282 .p2 = { .dot_limit = 225000,
283 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800284 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800287static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 3 },
291 .m = { .min = 79, .max = 118 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 28, .max = 112 },
295 .p1 = { .min = 2, .max = 8 },
296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298 .find_pll = intel_g4x_find_best_PLL,
299};
300
301static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 350000 },
303 .vco = { .min = 1760000, .max = 3510000 },
304 .n = { .min = 1, .max = 3 },
305 .m = { .min = 79, .max = 127 },
306 .m1 = { .min = 12, .max = 22 },
307 .m2 = { .min = 5, .max = 9 },
308 .p = { .min = 14, .max = 56 },
309 .p1 = { .min = 2, .max = 8 },
310 .p2 = { .dot_limit = 225000,
311 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800312 .find_pll = intel_g4x_find_best_PLL,
313};
314
Eric Anholt273e27c2011-03-30 13:01:10 -0700315/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 2 },
320 .m = { .min = 79, .max = 126 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2,.max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327 .find_pll = intel_g4x_find_best_PLL,
328};
329
330static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 25000, .max = 350000 },
332 .vco = { .min = 1760000, .max = 3510000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 79, .max = 126 },
335 .m1 = { .min = 12, .max = 22 },
336 .m2 = { .min = 5, .max = 9 },
337 .p = { .min = 14, .max = 42 },
338 .p1 = { .min = 2,.max = 6 },
339 .p2 = { .dot_limit = 225000,
340 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800341 .find_pll = intel_g4x_find_best_PLL,
342};
343
344static const intel_limit_t intel_limits_ironlake_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 25000, .max = 350000 },
346 .vco = { .min = 1760000, .max = 3510000},
347 .n = { .min = 1, .max = 2 },
348 .m = { .min = 81, .max = 90 },
349 .m1 = { .min = 12, .max = 22 },
350 .m2 = { .min = 5, .max = 9 },
351 .p = { .min = 10, .max = 20 },
352 .p1 = { .min = 1, .max = 2},
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 10, .p2_fast = 10 },
Zhao Yakui45476682009-12-31 16:06:04 +0800355 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800356};
357
Chris Wilson1b894b52010-12-14 20:04:54 +0000358static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
359 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361 struct drm_device *dev = crtc->dev;
362 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800363 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800364
365 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800366 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
367 LVDS_CLKB_POWER_UP) {
368 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_dual_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_dual_lvds;
373 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000374 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_single_lvds_100m;
376 else
377 limit = &intel_limits_ironlake_single_lvds;
378 }
379 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800380 HAS_eDP)
381 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800382 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800383 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800384
385 return limit;
386}
387
Ma Ling044c7c42009-03-18 20:13:23 +0800388static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
389{
390 struct drm_device *dev = crtc->dev;
391 struct drm_i915_private *dev_priv = dev->dev_private;
392 const intel_limit_t *limit;
393
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
395 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
396 LVDS_CLKB_POWER_UP)
397 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700398 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800399 else
400 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700401 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800402 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
403 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700404 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800405 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700407 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700408 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800409 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700410 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800411
412 return limit;
413}
414
Chris Wilson1b894b52010-12-14 20:04:54 +0000415static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
417 struct drm_device *dev = crtc->dev;
418 const intel_limit_t *limit;
419
Eric Anholtbad720f2009-10-22 16:11:14 -0700420 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000421 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800422 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800423 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500424 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800425 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500426 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800427 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500428 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100429 } else if (!IS_GEN2(dev)) {
430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
431 limit = &intel_limits_i9xx_lvds;
432 else
433 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800434 } else {
435 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700436 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800437 else
Keith Packarde4b36692009-06-05 19:22:17 -0700438 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800439 }
440 return limit;
441}
442
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500443/* m1 is reserved as 0 in Pineview, n is a ring counter */
444static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800445{
Shaohua Li21778322009-02-23 15:19:16 +0800446 clock->m = clock->m2 + 2;
447 clock->p = clock->p1 * clock->p2;
448 clock->vco = refclk * clock->m / clock->n;
449 clock->dot = clock->vco / clock->p;
450}
451
452static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
453{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500454 if (IS_PINEVIEW(dev)) {
455 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800456 return;
457 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800458 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
459 clock->p = clock->p1 * clock->p2;
460 clock->vco = refclk * clock->m / (clock->n + 2);
461 clock->dot = clock->vco / clock->p;
462}
463
Jesse Barnes79e53942008-11-07 14:24:08 -0800464/**
465 * Returns whether any output on the specified pipe is of the specified type
466 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100467bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100469 struct drm_device *dev = crtc->dev;
470 struct drm_mode_config *mode_config = &dev->mode_config;
471 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800472
Chris Wilson4ef69c72010-09-09 15:14:28 +0100473 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
474 if (encoder->base.crtc == crtc && encoder->type == type)
475 return true;
476
477 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800478}
479
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800480#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800481/**
482 * Returns whether the given set of divisors are valid for a given refclk with
483 * the given connectors.
484 */
485
Chris Wilson1b894b52010-12-14 20:04:54 +0000486static bool intel_PLL_is_valid(struct drm_device *dev,
487 const intel_limit_t *limit,
488 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800489{
Jesse Barnes79e53942008-11-07 14:24:08 -0800490 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
491 INTELPllInvalid ("p1 out of range\n");
492 if (clock->p < limit->p.min || limit->p.max < clock->p)
493 INTELPllInvalid ("p out of range\n");
494 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
495 INTELPllInvalid ("m2 out of range\n");
496 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
497 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800499 INTELPllInvalid ("m1 <= m2\n");
500 if (clock->m < limit->m.min || limit->m.max < clock->m)
501 INTELPllInvalid ("m out of range\n");
502 if (clock->n < limit->n.min || limit->n.max < clock->n)
503 INTELPllInvalid ("n out of range\n");
504 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
505 INTELPllInvalid ("vco out of range\n");
506 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
507 * connector, etc., rather than just a single range.
508 */
509 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
510 INTELPllInvalid ("dot out of range\n");
511
512 return true;
513}
514
Ma Lingd4906092009-03-18 20:13:27 +0800515static bool
516intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
517 int target, int refclk, intel_clock_t *best_clock)
518
Jesse Barnes79e53942008-11-07 14:24:08 -0800519{
520 struct drm_device *dev = crtc->dev;
521 struct drm_i915_private *dev_priv = dev->dev_private;
522 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 int err = target;
524
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200525 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800526 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800527 /*
528 * For LVDS, if the panel is on, just rely on its current
529 * settings for dual-channel. We haven't figured out how to
530 * reliably set up different single/dual channel state, if we
531 * even can.
532 */
533 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
534 LVDS_CLKB_POWER_UP)
535 clock.p2 = limit->p2.p2_fast;
536 else
537 clock.p2 = limit->p2.p2_slow;
538 } else {
539 if (target < limit->p2.dot_limit)
540 clock.p2 = limit->p2.p2_slow;
541 else
542 clock.p2 = limit->p2.p2_fast;
543 }
544
545 memset (best_clock, 0, sizeof (*best_clock));
546
Zhao Yakui42158662009-11-20 11:24:18 +0800547 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
548 clock.m1++) {
549 for (clock.m2 = limit->m2.min;
550 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500551 /* m1 is always 0 in Pineview */
552 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800553 break;
554 for (clock.n = limit->n.min;
555 clock.n <= limit->n.max; clock.n++) {
556 for (clock.p1 = limit->p1.min;
557 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 int this_err;
559
Shaohua Li21778322009-02-23 15:19:16 +0800560 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (!intel_PLL_is_valid(dev, limit,
562 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 continue;
564
565 this_err = abs(clock.dot - target);
566 if (this_err < err) {
567 *best_clock = clock;
568 err = this_err;
569 }
570 }
571 }
572 }
573 }
574
575 return (err != target);
576}
577
Ma Lingd4906092009-03-18 20:13:27 +0800578static bool
579intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
580 int target, int refclk, intel_clock_t *best_clock)
581{
582 struct drm_device *dev = crtc->dev;
583 struct drm_i915_private *dev_priv = dev->dev_private;
584 intel_clock_t clock;
585 int max_n;
586 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400587 /* approximately equals target * 0.00585 */
588 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800589 found = false;
590
591 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800592 int lvds_reg;
593
Eric Anholtc619eed2010-01-28 16:45:52 -0800594 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800595 lvds_reg = PCH_LVDS;
596 else
597 lvds_reg = LVDS;
598 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800599 LVDS_CLKB_POWER_UP)
600 clock.p2 = limit->p2.p2_fast;
601 else
602 clock.p2 = limit->p2.p2_slow;
603 } else {
604 if (target < limit->p2.dot_limit)
605 clock.p2 = limit->p2.p2_slow;
606 else
607 clock.p2 = limit->p2.p2_fast;
608 }
609
610 memset(best_clock, 0, sizeof(*best_clock));
611 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200612 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800613 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200614 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800615 for (clock.m1 = limit->m1.max;
616 clock.m1 >= limit->m1.min; clock.m1--) {
617 for (clock.m2 = limit->m2.max;
618 clock.m2 >= limit->m2.min; clock.m2--) {
619 for (clock.p1 = limit->p1.max;
620 clock.p1 >= limit->p1.min; clock.p1--) {
621 int this_err;
622
Shaohua Li21778322009-02-23 15:19:16 +0800623 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000624 if (!intel_PLL_is_valid(dev, limit,
625 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800626 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000627
628 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800629 if (this_err < err_most) {
630 *best_clock = clock;
631 err_most = this_err;
632 max_n = clock.n;
633 found = true;
634 }
635 }
636 }
637 }
638 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800639 return found;
640}
Ma Lingd4906092009-03-18 20:13:27 +0800641
Zhenyu Wang2c072452009-06-05 15:38:42 +0800642static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
644 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800645{
646 struct drm_device *dev = crtc->dev;
647 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800648
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800649 if (target < 200000) {
650 clock.n = 1;
651 clock.p1 = 2;
652 clock.p2 = 10;
653 clock.m1 = 12;
654 clock.m2 = 9;
655 } else {
656 clock.n = 2;
657 clock.p1 = 1;
658 clock.p2 = 10;
659 clock.m1 = 14;
660 clock.m2 = 8;
661 }
662 intel_clock(dev, refclk, &clock);
663 memcpy(best_clock, &clock, sizeof(intel_clock_t));
664 return true;
665}
666
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667/* DisplayPort has only two frequencies, 162MHz and 270MHz */
668static bool
669intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *best_clock)
671{
Chris Wilson5eddb702010-09-11 13:48:45 +0100672 intel_clock_t clock;
673 if (target < 200000) {
674 clock.p1 = 2;
675 clock.p2 = 10;
676 clock.n = 2;
677 clock.m1 = 23;
678 clock.m2 = 8;
679 } else {
680 clock.p1 = 1;
681 clock.p2 = 10;
682 clock.n = 1;
683 clock.m1 = 14;
684 clock.m2 = 2;
685 }
686 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
687 clock.p = (clock.p1 * clock.p2);
688 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
689 clock.vco = 0;
690 memcpy(best_clock, &clock, sizeof(intel_clock_t));
691 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700692}
693
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700694/**
695 * intel_wait_for_vblank - wait for vblank on a given pipe
696 * @dev: drm device
697 * @pipe: pipe to wait for
698 *
699 * Wait for vblank to occur on a given pipe. Needed for various bits of
700 * mode setting code.
701 */
702void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800703{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700704 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800705 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700706
Chris Wilson300387c2010-09-05 20:25:43 +0100707 /* Clear existing vblank status. Note this will clear any other
708 * sticky status fields as well.
709 *
710 * This races with i915_driver_irq_handler() with the result
711 * that either function could miss a vblank event. Here it is not
712 * fatal, as we will either wait upon the next vblank interrupt or
713 * timeout. Generally speaking intel_wait_for_vblank() is only
714 * called during modeset at which time the GPU should be idle and
715 * should *not* be performing page flips and thus not waiting on
716 * vblanks...
717 * Currently, the result of us stealing a vblank from the irq
718 * handler is that a single frame will be skipped during swapbuffers.
719 */
720 I915_WRITE(pipestat_reg,
721 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
722
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700723 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100724 if (wait_for(I915_READ(pipestat_reg) &
725 PIPE_VBLANK_INTERRUPT_STATUS,
726 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700727 DRM_DEBUG_KMS("vblank wait timed out\n");
728}
729
Keith Packardab7ad7f2010-10-03 00:33:06 -0700730/*
731 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700732 * @dev: drm device
733 * @pipe: pipe to wait for
734 *
735 * After disabling a pipe, we can't wait for vblank in the usual way,
736 * spinning on the vblank interrupt status bit, since we won't actually
737 * see an interrupt when the pipe is disabled.
738 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700739 * On Gen4 and above:
740 * wait for the pipe register state bit to turn off
741 *
742 * Otherwise:
743 * wait for the display line value to settle (it usually
744 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100745 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700746 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100747void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700748{
749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700750
Keith Packardab7ad7f2010-10-03 00:33:06 -0700751 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100752 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700753
Keith Packardab7ad7f2010-10-03 00:33:06 -0700754 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100755 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
756 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700757 DRM_DEBUG_KMS("pipe_off wait timed out\n");
758 } else {
759 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100760 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700761 unsigned long timeout = jiffies + msecs_to_jiffies(100);
762
763 /* Wait for the display line to settle */
764 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100765 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700766 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100767 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700768 time_after(timeout, jiffies));
769 if (time_after(jiffies, timeout))
770 DRM_DEBUG_KMS("pipe_off wait timed out\n");
771 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800772}
773
Jesse Barnesb24e7172011-01-04 15:09:30 -0800774static const char *state_string(bool enabled)
775{
776 return enabled ? "on" : "off";
777}
778
779/* Only for pre-ILK configs */
780static void assert_pll(struct drm_i915_private *dev_priv,
781 enum pipe pipe, bool state)
782{
783 int reg;
784 u32 val;
785 bool cur_state;
786
787 reg = DPLL(pipe);
788 val = I915_READ(reg);
789 cur_state = !!(val & DPLL_VCO_ENABLE);
790 WARN(cur_state != state,
791 "PLL state assertion failure (expected %s, current %s)\n",
792 state_string(state), state_string(cur_state));
793}
794#define assert_pll_enabled(d, p) assert_pll(d, p, true)
795#define assert_pll_disabled(d, p) assert_pll(d, p, false)
796
Jesse Barnes040484a2011-01-03 12:14:26 -0800797/* For ILK+ */
798static void assert_pch_pll(struct drm_i915_private *dev_priv,
799 enum pipe pipe, bool state)
800{
801 int reg;
802 u32 val;
803 bool cur_state;
804
805 reg = PCH_DPLL(pipe);
806 val = I915_READ(reg);
807 cur_state = !!(val & DPLL_VCO_ENABLE);
808 WARN(cur_state != state,
809 "PCH PLL state assertion failure (expected %s, current %s)\n",
810 state_string(state), state_string(cur_state));
811}
812#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
813#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
814
815static void assert_fdi_tx(struct drm_i915_private *dev_priv,
816 enum pipe pipe, bool state)
817{
818 int reg;
819 u32 val;
820 bool cur_state;
821
822 reg = FDI_TX_CTL(pipe);
823 val = I915_READ(reg);
824 cur_state = !!(val & FDI_TX_ENABLE);
825 WARN(cur_state != state,
826 "FDI TX state assertion failure (expected %s, current %s)\n",
827 state_string(state), state_string(cur_state));
828}
829#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
830#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
831
832static void assert_fdi_rx(struct drm_i915_private *dev_priv,
833 enum pipe pipe, bool state)
834{
835 int reg;
836 u32 val;
837 bool cur_state;
838
839 reg = FDI_RX_CTL(pipe);
840 val = I915_READ(reg);
841 cur_state = !!(val & FDI_RX_ENABLE);
842 WARN(cur_state != state,
843 "FDI RX state assertion failure (expected %s, current %s)\n",
844 state_string(state), state_string(cur_state));
845}
846#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
847#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
848
849static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
850 enum pipe pipe)
851{
852 int reg;
853 u32 val;
854
855 /* ILK FDI PLL is always enabled */
856 if (dev_priv->info->gen == 5)
857 return;
858
859 reg = FDI_TX_CTL(pipe);
860 val = I915_READ(reg);
861 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
862}
863
864static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
865 enum pipe pipe)
866{
867 int reg;
868 u32 val;
869
870 reg = FDI_RX_CTL(pipe);
871 val = I915_READ(reg);
872 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
873}
874
Jesse Barnesea0760c2011-01-04 15:09:32 -0800875static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
876 enum pipe pipe)
877{
878 int pp_reg, lvds_reg;
879 u32 val;
880 enum pipe panel_pipe = PIPE_A;
881 bool locked = locked;
882
883 if (HAS_PCH_SPLIT(dev_priv->dev)) {
884 pp_reg = PCH_PP_CONTROL;
885 lvds_reg = PCH_LVDS;
886 } else {
887 pp_reg = PP_CONTROL;
888 lvds_reg = LVDS;
889 }
890
891 val = I915_READ(pp_reg);
892 if (!(val & PANEL_POWER_ON) ||
893 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
894 locked = false;
895
896 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
897 panel_pipe = PIPE_B;
898
899 WARN(panel_pipe == pipe && locked,
900 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800901 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800902}
903
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800904static void assert_pipe(struct drm_i915_private *dev_priv,
905 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800906{
907 int reg;
908 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800909 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910
911 reg = PIPECONF(pipe);
912 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800913 cur_state = !!(val & PIPECONF_ENABLE);
914 WARN(cur_state != state,
915 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800916 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800917}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800918#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
919#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800920
921static void assert_plane_enabled(struct drm_i915_private *dev_priv,
922 enum plane plane)
923{
924 int reg;
925 u32 val;
926
927 reg = DSPCNTR(plane);
928 val = I915_READ(reg);
929 WARN(!(val & DISPLAY_PLANE_ENABLE),
930 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800931 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800932}
933
934static void assert_planes_disabled(struct drm_i915_private *dev_priv,
935 enum pipe pipe)
936{
937 int reg, i;
938 u32 val;
939 int cur_pipe;
940
Jesse Barnes19ec1352011-02-02 12:28:02 -0800941 /* Planes are fixed to pipes on ILK+ */
942 if (HAS_PCH_SPLIT(dev_priv->dev))
943 return;
944
Jesse Barnesb24e7172011-01-04 15:09:30 -0800945 /* Need to check both planes against the pipe */
946 for (i = 0; i < 2; i++) {
947 reg = DSPCNTR(i);
948 val = I915_READ(reg);
949 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
950 DISPPLANE_SEL_PIPE_SHIFT;
951 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800952 "plane %c assertion failure, should be off on pipe %c but is still active\n",
953 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800954 }
955}
956
Jesse Barnes92f25842011-01-04 15:09:34 -0800957static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
958{
959 u32 val;
960 bool enabled;
961
962 val = I915_READ(PCH_DREF_CONTROL);
963 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
964 DREF_SUPERSPREAD_SOURCE_MASK));
965 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
966}
967
968static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
969 enum pipe pipe)
970{
971 int reg;
972 u32 val;
973 bool enabled;
974
975 reg = TRANSCONF(pipe);
976 val = I915_READ(reg);
977 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800978 WARN(enabled,
979 "transcoder assertion failed, should be off on pipe %c but is still active\n",
980 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -0800981}
982
Jesse Barnes291906f2011-02-02 12:28:03 -0800983static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
984 enum pipe pipe, int reg)
985{
Jesse Barnes47a05ec2011-02-07 13:46:40 -0800986 u32 val = I915_READ(reg);
987 WARN(DP_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -0800988 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800989 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -0800990}
991
992static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
993 enum pipe pipe, int reg)
994{
Jesse Barnes47a05ec2011-02-07 13:46:40 -0800995 u32 val = I915_READ(reg);
996 WARN(HDMI_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -0800997 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800998 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -0800999}
1000
1001static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
1003{
1004 int reg;
1005 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001006
1007 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1008 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1009 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1010
1011 reg = PCH_ADPA;
1012 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001013 WARN(ADPA_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001014 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001015 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001016
1017 reg = PCH_LVDS;
1018 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001019 WARN(LVDS_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001020 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001021 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001022
1023 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1024 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1025 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1026}
1027
Jesse Barnesb24e7172011-01-04 15:09:30 -08001028/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001029 * intel_enable_pll - enable a PLL
1030 * @dev_priv: i915 private structure
1031 * @pipe: pipe PLL to enable
1032 *
1033 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1034 * make sure the PLL reg is writable first though, since the panel write
1035 * protect mechanism may be enabled.
1036 *
1037 * Note! This is for pre-ILK only.
1038 */
1039static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1040{
1041 int reg;
1042 u32 val;
1043
1044 /* No really, not for ILK+ */
1045 BUG_ON(dev_priv->info->gen >= 5);
1046
1047 /* PLL is protected by panel, make sure we can write it */
1048 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1049 assert_panel_unlocked(dev_priv, pipe);
1050
1051 reg = DPLL(pipe);
1052 val = I915_READ(reg);
1053 val |= DPLL_VCO_ENABLE;
1054
1055 /* We do this three times for luck */
1056 I915_WRITE(reg, val);
1057 POSTING_READ(reg);
1058 udelay(150); /* wait for warmup */
1059 I915_WRITE(reg, val);
1060 POSTING_READ(reg);
1061 udelay(150); /* wait for warmup */
1062 I915_WRITE(reg, val);
1063 POSTING_READ(reg);
1064 udelay(150); /* wait for warmup */
1065}
1066
1067/**
1068 * intel_disable_pll - disable a PLL
1069 * @dev_priv: i915 private structure
1070 * @pipe: pipe PLL to disable
1071 *
1072 * Disable the PLL for @pipe, making sure the pipe is off first.
1073 *
1074 * Note! This is for pre-ILK only.
1075 */
1076static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1077{
1078 int reg;
1079 u32 val;
1080
1081 /* Don't disable pipe A or pipe A PLLs if needed */
1082 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1083 return;
1084
1085 /* Make sure the pipe isn't still relying on us */
1086 assert_pipe_disabled(dev_priv, pipe);
1087
1088 reg = DPLL(pipe);
1089 val = I915_READ(reg);
1090 val &= ~DPLL_VCO_ENABLE;
1091 I915_WRITE(reg, val);
1092 POSTING_READ(reg);
1093}
1094
1095/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001096 * intel_enable_pch_pll - enable PCH PLL
1097 * @dev_priv: i915 private structure
1098 * @pipe: pipe PLL to enable
1099 *
1100 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1101 * drives the transcoder clock.
1102 */
1103static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1104 enum pipe pipe)
1105{
1106 int reg;
1107 u32 val;
1108
1109 /* PCH only available on ILK+ */
1110 BUG_ON(dev_priv->info->gen < 5);
1111
1112 /* PCH refclock must be enabled first */
1113 assert_pch_refclk_enabled(dev_priv);
1114
1115 reg = PCH_DPLL(pipe);
1116 val = I915_READ(reg);
1117 val |= DPLL_VCO_ENABLE;
1118 I915_WRITE(reg, val);
1119 POSTING_READ(reg);
1120 udelay(200);
1121}
1122
1123static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1124 enum pipe pipe)
1125{
1126 int reg;
1127 u32 val;
1128
1129 /* PCH only available on ILK+ */
1130 BUG_ON(dev_priv->info->gen < 5);
1131
1132 /* Make sure transcoder isn't still depending on us */
1133 assert_transcoder_disabled(dev_priv, pipe);
1134
1135 reg = PCH_DPLL(pipe);
1136 val = I915_READ(reg);
1137 val &= ~DPLL_VCO_ENABLE;
1138 I915_WRITE(reg, val);
1139 POSTING_READ(reg);
1140 udelay(200);
1141}
1142
Jesse Barnes040484a2011-01-03 12:14:26 -08001143static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1144 enum pipe pipe)
1145{
1146 int reg;
1147 u32 val;
1148
1149 /* PCH only available on ILK+ */
1150 BUG_ON(dev_priv->info->gen < 5);
1151
1152 /* Make sure PCH DPLL is enabled */
1153 assert_pch_pll_enabled(dev_priv, pipe);
1154
1155 /* FDI must be feeding us bits for PCH ports */
1156 assert_fdi_tx_enabled(dev_priv, pipe);
1157 assert_fdi_rx_enabled(dev_priv, pipe);
1158
1159 reg = TRANSCONF(pipe);
1160 val = I915_READ(reg);
Jesse Barnese9bcff52011-06-24 12:19:20 -07001161
1162 if (HAS_PCH_IBX(dev_priv->dev)) {
1163 /*
1164 * make the BPC in transcoder be consistent with
1165 * that in pipeconf reg.
1166 */
1167 val &= ~PIPE_BPC_MASK;
1168 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1169 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001170 I915_WRITE(reg, val | TRANS_ENABLE);
1171 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1172 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1173}
1174
1175static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1176 enum pipe pipe)
1177{
1178 int reg;
1179 u32 val;
1180
1181 /* FDI relies on the transcoder */
1182 assert_fdi_tx_disabled(dev_priv, pipe);
1183 assert_fdi_rx_disabled(dev_priv, pipe);
1184
Jesse Barnes291906f2011-02-02 12:28:03 -08001185 /* Ports must be off as well */
1186 assert_pch_ports_disabled(dev_priv, pipe);
1187
Jesse Barnes040484a2011-01-03 12:14:26 -08001188 reg = TRANSCONF(pipe);
1189 val = I915_READ(reg);
1190 val &= ~TRANS_ENABLE;
1191 I915_WRITE(reg, val);
1192 /* wait for PCH transcoder off, transcoder state */
1193 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1194 DRM_ERROR("failed to disable transcoder\n");
1195}
1196
Jesse Barnes92f25842011-01-04 15:09:34 -08001197/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001198 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199 * @dev_priv: i915 private structure
1200 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001202 *
1203 * Enable @pipe, making sure that various hardware specific requirements
1204 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1205 *
1206 * @pipe should be %PIPE_A or %PIPE_B.
1207 *
1208 * Will wait until the pipe is actually running (i.e. first vblank) before
1209 * returning.
1210 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001211static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1212 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213{
1214 int reg;
1215 u32 val;
1216
1217 /*
1218 * A pipe without a PLL won't actually be able to drive bits from
1219 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1220 * need the check.
1221 */
1222 if (!HAS_PCH_SPLIT(dev_priv->dev))
1223 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001224 else {
1225 if (pch_port) {
1226 /* if driving the PCH, we need FDI enabled */
1227 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1228 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1229 }
1230 /* FIXME: assert CPU port conditions for SNB+ */
1231 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232
1233 reg = PIPECONF(pipe);
1234 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001235 if (val & PIPECONF_ENABLE)
1236 return;
1237
1238 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001239 intel_wait_for_vblank(dev_priv->dev, pipe);
1240}
1241
1242/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001243 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244 * @dev_priv: i915 private structure
1245 * @pipe: pipe to disable
1246 *
1247 * Disable @pipe, making sure that various hardware specific requirements
1248 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1249 *
1250 * @pipe should be %PIPE_A or %PIPE_B.
1251 *
1252 * Will wait until the pipe has shut down before returning.
1253 */
1254static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
1257 int reg;
1258 u32 val;
1259
1260 /*
1261 * Make sure planes won't keep trying to pump pixels to us,
1262 * or we might hang the display.
1263 */
1264 assert_planes_disabled(dev_priv, pipe);
1265
1266 /* Don't disable pipe A or pipe A PLLs if needed */
1267 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1268 return;
1269
1270 reg = PIPECONF(pipe);
1271 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001272 if ((val & PIPECONF_ENABLE) == 0)
1273 return;
1274
1275 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1277}
1278
1279/**
1280 * intel_enable_plane - enable a display plane on a given pipe
1281 * @dev_priv: i915 private structure
1282 * @plane: plane to enable
1283 * @pipe: pipe being fed
1284 *
1285 * Enable @plane on @pipe, making sure that @pipe is running first.
1286 */
1287static void intel_enable_plane(struct drm_i915_private *dev_priv,
1288 enum plane plane, enum pipe pipe)
1289{
1290 int reg;
1291 u32 val;
1292
1293 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1294 assert_pipe_enabled(dev_priv, pipe);
1295
1296 reg = DSPCNTR(plane);
1297 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001298 if (val & DISPLAY_PLANE_ENABLE)
1299 return;
1300
1301 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302 intel_wait_for_vblank(dev_priv->dev, pipe);
1303}
1304
1305/*
1306 * Plane regs are double buffered, going from enabled->disabled needs a
1307 * trigger in order to latch. The display address reg provides this.
1308 */
1309static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1310 enum plane plane)
1311{
1312 u32 reg = DSPADDR(plane);
1313 I915_WRITE(reg, I915_READ(reg));
1314}
1315
1316/**
1317 * intel_disable_plane - disable a display plane
1318 * @dev_priv: i915 private structure
1319 * @plane: plane to disable
1320 * @pipe: pipe consuming the data
1321 *
1322 * Disable @plane; should be an independent operation.
1323 */
1324static void intel_disable_plane(struct drm_i915_private *dev_priv,
1325 enum plane plane, enum pipe pipe)
1326{
1327 int reg;
1328 u32 val;
1329
1330 reg = DSPCNTR(plane);
1331 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001332 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1333 return;
1334
1335 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001336 intel_flush_display_plane(dev_priv, plane);
1337 intel_wait_for_vblank(dev_priv->dev, pipe);
1338}
1339
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001340static void disable_pch_dp(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, int reg)
1342{
1343 u32 val = I915_READ(reg);
1344 if (DP_PIPE_ENABLED(val, pipe))
1345 I915_WRITE(reg, val & ~DP_PORT_EN);
1346}
1347
1348static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1349 enum pipe pipe, int reg)
1350{
1351 u32 val = I915_READ(reg);
1352 if (HDMI_PIPE_ENABLED(val, pipe))
1353 I915_WRITE(reg, val & ~PORT_ENABLE);
1354}
1355
1356/* Disable any ports connected to this transcoder */
1357static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1358 enum pipe pipe)
1359{
1360 u32 reg, val;
1361
1362 val = I915_READ(PCH_PP_CONTROL);
1363 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1364
1365 disable_pch_dp(dev_priv, pipe, PCH_DP_B);
1366 disable_pch_dp(dev_priv, pipe, PCH_DP_C);
1367 disable_pch_dp(dev_priv, pipe, PCH_DP_D);
1368
1369 reg = PCH_ADPA;
1370 val = I915_READ(reg);
1371 if (ADPA_PIPE_ENABLED(val, pipe))
1372 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1373
1374 reg = PCH_LVDS;
1375 val = I915_READ(reg);
1376 if (LVDS_PIPE_ENABLED(val, pipe)) {
1377 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1378 POSTING_READ(reg);
1379 udelay(100);
1380 }
1381
1382 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1383 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1384 disable_pch_hdmi(dev_priv, pipe, HDMID);
1385}
1386
Chris Wilson43a95392011-07-08 12:22:36 +01001387static void i8xx_disable_fbc(struct drm_device *dev)
1388{
1389 struct drm_i915_private *dev_priv = dev->dev_private;
1390 u32 fbc_ctl;
1391
1392 /* Disable compression */
1393 fbc_ctl = I915_READ(FBC_CONTROL);
1394 if ((fbc_ctl & FBC_CTL_EN) == 0)
1395 return;
1396
1397 fbc_ctl &= ~FBC_CTL_EN;
1398 I915_WRITE(FBC_CONTROL, fbc_ctl);
1399
1400 /* Wait for compressing bit to clear */
1401 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1402 DRM_DEBUG_KMS("FBC idle timed out\n");
1403 return;
1404 }
1405
1406 DRM_DEBUG_KMS("disabled FBC\n");
1407}
1408
Jesse Barnes80824002009-09-10 15:28:06 -07001409static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1410{
1411 struct drm_device *dev = crtc->dev;
1412 struct drm_i915_private *dev_priv = dev->dev_private;
1413 struct drm_framebuffer *fb = crtc->fb;
1414 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001415 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1417 int plane, i;
1418 u32 fbc_ctl, fbc_ctl2;
1419
Chris Wilsonbed4a672010-09-11 10:47:47 +01001420 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001421 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001422 intel_crtc->plane == dev_priv->cfb_plane &&
1423 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1424 return;
1425
1426 i8xx_disable_fbc(dev);
1427
Jesse Barnes80824002009-09-10 15:28:06 -07001428 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1429
1430 if (fb->pitch < dev_priv->cfb_pitch)
1431 dev_priv->cfb_pitch = fb->pitch;
1432
1433 /* FBC_CTL wants 64B units */
1434 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001435 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001436 dev_priv->cfb_plane = intel_crtc->plane;
1437 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1438
1439 /* Clear old tags */
1440 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1441 I915_WRITE(FBC_TAG + (i * 4), 0);
1442
1443 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001444 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1445 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001446 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1447 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1448
1449 /* enable it... */
1450 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001451 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001452 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001453 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1454 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilsonde568512011-07-08 12:22:39 +01001455 fbc_ctl |= dev_priv->cfb_fence;
Jesse Barnes80824002009-09-10 15:28:06 -07001456 I915_WRITE(FBC_CONTROL, fbc_ctl);
1457
Zhao Yakui28c97732009-10-09 11:39:41 +08001458 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001459 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001460}
1461
Adam Jacksonee5382a2010-04-23 11:17:39 -04001462static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001463{
Jesse Barnes80824002009-09-10 15:28:06 -07001464 struct drm_i915_private *dev_priv = dev->dev_private;
1465
1466 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1467}
1468
Jesse Barnes74dff282009-09-14 15:39:40 -07001469static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1470{
1471 struct drm_device *dev = crtc->dev;
1472 struct drm_i915_private *dev_priv = dev->dev_private;
1473 struct drm_framebuffer *fb = crtc->fb;
1474 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001475 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001477 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001478 unsigned long stall_watermark = 200;
1479 u32 dpfc_ctl;
1480
Chris Wilsonbed4a672010-09-11 10:47:47 +01001481 dpfc_ctl = I915_READ(DPFC_CONTROL);
1482 if (dpfc_ctl & DPFC_CTL_EN) {
Chris Wilsonf19a0792011-07-08 12:22:38 +01001483 if (dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001484 dev_priv->cfb_plane == intel_crtc->plane &&
1485 dev_priv->cfb_y == crtc->y)
1486 return;
1487
1488 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001489 intel_wait_for_vblank(dev, intel_crtc->pipe);
1490 }
1491
Chris Wilson05394f32010-11-08 19:18:58 +00001492 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001493 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001494 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001495
1496 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilsonde568512011-07-08 12:22:39 +01001497 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1498 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001499
Jesse Barnes74dff282009-09-14 15:39:40 -07001500 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1501 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1502 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1503 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1504
1505 /* enable it... */
1506 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1507
Zhao Yakui28c97732009-10-09 11:39:41 +08001508 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001509}
1510
Chris Wilson43a95392011-07-08 12:22:36 +01001511static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001512{
1513 struct drm_i915_private *dev_priv = dev->dev_private;
1514 u32 dpfc_ctl;
1515
1516 /* Disable compression */
1517 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001518 if (dpfc_ctl & DPFC_CTL_EN) {
1519 dpfc_ctl &= ~DPFC_CTL_EN;
1520 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001521
Chris Wilsonbed4a672010-09-11 10:47:47 +01001522 DRM_DEBUG_KMS("disabled FBC\n");
1523 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001524}
1525
Adam Jacksonee5382a2010-04-23 11:17:39 -04001526static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001527{
Jesse Barnes74dff282009-09-14 15:39:40 -07001528 struct drm_i915_private *dev_priv = dev->dev_private;
1529
1530 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1531}
1532
Jesse Barnes4efe0702011-01-18 11:25:41 -08001533static void sandybridge_blit_fbc_update(struct drm_device *dev)
1534{
1535 struct drm_i915_private *dev_priv = dev->dev_private;
1536 u32 blt_ecoskpd;
1537
1538 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001539 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001540 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1541 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1542 GEN6_BLITTER_LOCK_SHIFT;
1543 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1544 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1545 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1546 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1547 GEN6_BLITTER_LOCK_SHIFT);
1548 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1549 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001550 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001551}
1552
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001553static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1554{
1555 struct drm_device *dev = crtc->dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
1557 struct drm_framebuffer *fb = crtc->fb;
1558 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001559 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001561 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001562 unsigned long stall_watermark = 200;
1563 u32 dpfc_ctl;
1564
Chris Wilsonbed4a672010-09-11 10:47:47 +01001565 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1566 if (dpfc_ctl & DPFC_CTL_EN) {
Chris Wilsonf19a0792011-07-08 12:22:38 +01001567 if (dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001568 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001569 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001570 dev_priv->cfb_y == crtc->y)
1571 return;
1572
1573 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001574 intel_wait_for_vblank(dev, intel_crtc->pipe);
1575 }
1576
Chris Wilson05394f32010-11-08 19:18:58 +00001577 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001578 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001579 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001580 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001581
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001582 dpfc_ctl &= DPFC_RESERVED;
1583 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001584 /* Set persistent mode for front-buffer rendering, ala X. */
1585 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilsonde568512011-07-08 12:22:39 +01001586 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1587 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001588
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001589 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1590 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1591 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1592 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001593 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001594 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001595 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001596
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001597 if (IS_GEN6(dev)) {
1598 I915_WRITE(SNB_DPFC_CTL_SA,
1599 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1600 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001601 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001602 }
1603
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001604 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1605}
1606
Chris Wilson43a95392011-07-08 12:22:36 +01001607static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001608{
1609 struct drm_i915_private *dev_priv = dev->dev_private;
1610 u32 dpfc_ctl;
1611
1612 /* Disable compression */
1613 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001614 if (dpfc_ctl & DPFC_CTL_EN) {
1615 dpfc_ctl &= ~DPFC_CTL_EN;
1616 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001617
Chris Wilsonbed4a672010-09-11 10:47:47 +01001618 DRM_DEBUG_KMS("disabled FBC\n");
1619 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001620}
1621
1622static bool ironlake_fbc_enabled(struct drm_device *dev)
1623{
1624 struct drm_i915_private *dev_priv = dev->dev_private;
1625
1626 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1627}
1628
Adam Jacksonee5382a2010-04-23 11:17:39 -04001629bool intel_fbc_enabled(struct drm_device *dev)
1630{
1631 struct drm_i915_private *dev_priv = dev->dev_private;
1632
1633 if (!dev_priv->display.fbc_enabled)
1634 return false;
1635
1636 return dev_priv->display.fbc_enabled(dev);
1637}
1638
Chris Wilson43a95392011-07-08 12:22:36 +01001639static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001640{
1641 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1642
1643 if (!dev_priv->display.enable_fbc)
1644 return;
1645
1646 dev_priv->display.enable_fbc(crtc, interval);
1647}
1648
1649void intel_disable_fbc(struct drm_device *dev)
1650{
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652
1653 if (!dev_priv->display.disable_fbc)
1654 return;
1655
1656 dev_priv->display.disable_fbc(dev);
1657}
1658
Jesse Barnes80824002009-09-10 15:28:06 -07001659/**
1660 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001661 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001662 *
1663 * Set up the framebuffer compression hardware at mode set time. We
1664 * enable it if possible:
1665 * - plane A only (on pre-965)
1666 * - no pixel mulitply/line duplication
1667 * - no alpha buffer discard
1668 * - no dual wide
1669 * - framebuffer <= 2048 in width, 1536 in height
1670 *
1671 * We can't assume that any compression will take place (worst case),
1672 * so the compressed buffer has to be the same size as the uncompressed
1673 * one. It also must reside (along with the line length buffer) in
1674 * stolen memory.
1675 *
1676 * We need to enable/disable FBC on a global basis.
1677 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001678static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001679{
Jesse Barnes80824002009-09-10 15:28:06 -07001680 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001681 struct drm_crtc *crtc = NULL, *tmp_crtc;
1682 struct intel_crtc *intel_crtc;
1683 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001684 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001685 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001686
1687 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001688
1689 if (!i915_powersave)
1690 return;
1691
Adam Jacksonee5382a2010-04-23 11:17:39 -04001692 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001693 return;
1694
Jesse Barnes80824002009-09-10 15:28:06 -07001695 /*
1696 * If FBC is already on, we just have to verify that we can
1697 * keep it that way...
1698 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001699 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001700 * - changing FBC params (stride, fence, mode)
1701 * - new fb is too large to fit in compressed buffer
1702 * - going to an unsupported config (interlace, pixel multiply, etc.)
1703 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001704 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001705 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001706 if (crtc) {
1707 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1708 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1709 goto out_disable;
1710 }
1711 crtc = tmp_crtc;
1712 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001713 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001714
1715 if (!crtc || crtc->fb == NULL) {
1716 DRM_DEBUG_KMS("no output, disabling\n");
1717 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001718 goto out_disable;
1719 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001720
1721 intel_crtc = to_intel_crtc(crtc);
1722 fb = crtc->fb;
1723 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001724 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001725
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001726 if (!i915_enable_fbc) {
1727 DRM_DEBUG_KMS("fbc disabled per module param (default off)\n");
1728 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1729 goto out_disable;
1730 }
Chris Wilson05394f32010-11-08 19:18:58 +00001731 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001732 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001733 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001734 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001735 goto out_disable;
1736 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001737 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1738 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001739 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001740 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001741 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001742 goto out_disable;
1743 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001744 if ((crtc->mode.hdisplay > 2048) ||
1745 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001746 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001747 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001748 goto out_disable;
1749 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001750 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001751 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001752 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001753 goto out_disable;
1754 }
Chris Wilsonde568512011-07-08 12:22:39 +01001755
1756 /* The use of a CPU fence is mandatory in order to detect writes
1757 * by the CPU to the scanout and trigger updates to the FBC.
1758 */
1759 if (obj->tiling_mode != I915_TILING_X ||
1760 obj->fence_reg == I915_FENCE_REG_NONE) {
1761 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001762 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001763 goto out_disable;
1764 }
1765
Jason Wesselc924b932010-08-05 09:22:32 -05001766 /* If the kernel debugger is active, always disable compression */
1767 if (in_dbg_master())
1768 goto out_disable;
1769
Chris Wilsonbed4a672010-09-11 10:47:47 +01001770 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001771 return;
1772
1773out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001774 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001775 if (intel_fbc_enabled(dev)) {
1776 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001777 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001778 }
Jesse Barnes80824002009-09-10 15:28:06 -07001779}
1780
Chris Wilson127bd2a2010-07-23 23:32:05 +01001781int
Chris Wilson48b956c2010-09-14 12:50:34 +01001782intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001783 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001784 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001785{
Chris Wilsonce453d82011-02-21 14:43:56 +00001786 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001787 u32 alignment;
1788 int ret;
1789
Chris Wilson05394f32010-11-08 19:18:58 +00001790 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001791 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001792 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1793 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001794 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001795 alignment = 4 * 1024;
1796 else
1797 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001798 break;
1799 case I915_TILING_X:
1800 /* pin() will align the object as required by fence */
1801 alignment = 0;
1802 break;
1803 case I915_TILING_Y:
1804 /* FIXME: Is this true? */
1805 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1806 return -EINVAL;
1807 default:
1808 BUG();
1809 }
1810
Chris Wilsonce453d82011-02-21 14:43:56 +00001811 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001812 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001813 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001814 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001815
1816 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1817 * fence, whereas 965+ only requires a fence if using
1818 * framebuffer compression. For simplicity, we always install
1819 * a fence as the cost is not that onerous.
1820 */
Chris Wilson05394f32010-11-08 19:18:58 +00001821 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001822 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001823 if (ret)
1824 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001825 }
1826
Chris Wilsonce453d82011-02-21 14:43:56 +00001827 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001828 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001829
1830err_unpin:
1831 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001832err_interruptible:
1833 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001834 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001835}
1836
Jesse Barnes17638cd2011-06-24 12:19:23 -07001837static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1838 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001839{
1840 struct drm_device *dev = crtc->dev;
1841 struct drm_i915_private *dev_priv = dev->dev_private;
1842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1843 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001844 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001845 int plane = intel_crtc->plane;
1846 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001847 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001848 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001849
1850 switch (plane) {
1851 case 0:
1852 case 1:
1853 break;
1854 default:
1855 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1856 return -EINVAL;
1857 }
1858
1859 intel_fb = to_intel_framebuffer(fb);
1860 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001861
Chris Wilson5eddb702010-09-11 13:48:45 +01001862 reg = DSPCNTR(plane);
1863 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001864 /* Mask out pixel format bits in case we change it */
1865 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1866 switch (fb->bits_per_pixel) {
1867 case 8:
1868 dspcntr |= DISPPLANE_8BPP;
1869 break;
1870 case 16:
1871 if (fb->depth == 15)
1872 dspcntr |= DISPPLANE_15_16BPP;
1873 else
1874 dspcntr |= DISPPLANE_16BPP;
1875 break;
1876 case 24:
1877 case 32:
1878 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1879 break;
1880 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001881 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07001882 return -EINVAL;
1883 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001884 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001885 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001886 dspcntr |= DISPPLANE_TILED;
1887 else
1888 dspcntr &= ~DISPPLANE_TILED;
1889 }
1890
Chris Wilson5eddb702010-09-11 13:48:45 +01001891 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001894 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1895
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001896 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1897 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001898 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001899 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001900 I915_WRITE(DSPSURF(plane), Start);
1901 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1902 I915_WRITE(DSPADDR(plane), Offset);
1903 } else
1904 I915_WRITE(DSPADDR(plane), Start + Offset);
1905 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001906
Jesse Barnes17638cd2011-06-24 12:19:23 -07001907 return 0;
1908}
1909
1910static int ironlake_update_plane(struct drm_crtc *crtc,
1911 struct drm_framebuffer *fb, int x, int y)
1912{
1913 struct drm_device *dev = crtc->dev;
1914 struct drm_i915_private *dev_priv = dev->dev_private;
1915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1916 struct intel_framebuffer *intel_fb;
1917 struct drm_i915_gem_object *obj;
1918 int plane = intel_crtc->plane;
1919 unsigned long Start, Offset;
1920 u32 dspcntr;
1921 u32 reg;
1922
1923 switch (plane) {
1924 case 0:
1925 case 1:
1926 break;
1927 default:
1928 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1929 return -EINVAL;
1930 }
1931
1932 intel_fb = to_intel_framebuffer(fb);
1933 obj = intel_fb->obj;
1934
1935 reg = DSPCNTR(plane);
1936 dspcntr = I915_READ(reg);
1937 /* Mask out pixel format bits in case we change it */
1938 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1939 switch (fb->bits_per_pixel) {
1940 case 8:
1941 dspcntr |= DISPPLANE_8BPP;
1942 break;
1943 case 16:
1944 if (fb->depth != 16)
1945 return -EINVAL;
1946
1947 dspcntr |= DISPPLANE_16BPP;
1948 break;
1949 case 24:
1950 case 32:
1951 if (fb->depth == 24)
1952 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1953 else if (fb->depth == 30)
1954 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
1955 else
1956 return -EINVAL;
1957 break;
1958 default:
1959 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
1960 return -EINVAL;
1961 }
1962
1963 if (obj->tiling_mode != I915_TILING_NONE)
1964 dspcntr |= DISPPLANE_TILED;
1965 else
1966 dspcntr &= ~DISPPLANE_TILED;
1967
1968 /* must disable */
1969 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1970
1971 I915_WRITE(reg, dspcntr);
1972
1973 Start = obj->gtt_offset;
1974 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1975
1976 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1977 Start, Offset, x, y, fb->pitch);
1978 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
1979 I915_WRITE(DSPSURF(plane), Start);
1980 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1981 I915_WRITE(DSPADDR(plane), Offset);
1982 POSTING_READ(reg);
1983
1984 return 0;
1985}
1986
1987/* Assume fb object is pinned & idle & fenced and just update base pointers */
1988static int
1989intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1990 int x, int y, enum mode_set_atomic state)
1991{
1992 struct drm_device *dev = crtc->dev;
1993 struct drm_i915_private *dev_priv = dev->dev_private;
1994 int ret;
1995
1996 ret = dev_priv->display.update_plane(crtc, fb, x, y);
1997 if (ret)
1998 return ret;
1999
Chris Wilsonbed4a672010-09-11 10:47:47 +01002000 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002001 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002002
2003 return 0;
2004}
2005
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002007intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2008 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002009{
2010 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002011 struct drm_i915_master_private *master_priv;
2012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002013 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002014
2015 /* no fb bound */
2016 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002017 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002018 return 0;
2019 }
2020
Chris Wilson265db952010-09-20 15:41:01 +01002021 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002022 case 0:
2023 case 1:
2024 break;
2025 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002026 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002027 }
2028
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002029 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002030 ret = intel_pin_and_fence_fb_obj(dev,
2031 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002032 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002033 if (ret != 0) {
2034 mutex_unlock(&dev->struct_mutex);
2035 return ret;
2036 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002037
Chris Wilson265db952010-09-20 15:41:01 +01002038 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002039 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002040 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002041
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002042 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002043 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002044 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002045
2046 /* Big Hammer, we also need to ensure that any pending
2047 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2048 * current scanout is retired before unpinning the old
2049 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002050 *
2051 * This should only fail upon a hung GPU, in which case we
2052 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002053 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002054 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002055 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002056 }
2057
Jason Wessel21c74a82010-10-13 14:09:44 -05002058 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2059 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002060 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002061 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002062 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002063 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002064 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002065
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002066 if (old_fb) {
2067 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002068 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002069 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002070
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002071 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002072
2073 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002074 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002075
2076 master_priv = dev->primary->master->driver_priv;
2077 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002078 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002079
Chris Wilson265db952010-09-20 15:41:01 +01002080 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002081 master_priv->sarea_priv->pipeB_x = x;
2082 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002083 } else {
2084 master_priv->sarea_priv->pipeA_x = x;
2085 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002086 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002087
2088 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002089}
2090
Chris Wilson5eddb702010-09-11 13:48:45 +01002091static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002092{
2093 struct drm_device *dev = crtc->dev;
2094 struct drm_i915_private *dev_priv = dev->dev_private;
2095 u32 dpa_ctl;
2096
Zhao Yakui28c97732009-10-09 11:39:41 +08002097 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002098 dpa_ctl = I915_READ(DP_A);
2099 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2100
2101 if (clock < 200000) {
2102 u32 temp;
2103 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2104 /* workaround for 160Mhz:
2105 1) program 0x4600c bits 15:0 = 0x8124
2106 2) program 0x46010 bit 0 = 1
2107 3) program 0x46034 bit 24 = 1
2108 4) program 0x64000 bit 14 = 1
2109 */
2110 temp = I915_READ(0x4600c);
2111 temp &= 0xffff0000;
2112 I915_WRITE(0x4600c, temp | 0x8124);
2113
2114 temp = I915_READ(0x46010);
2115 I915_WRITE(0x46010, temp | 1);
2116
2117 temp = I915_READ(0x46034);
2118 I915_WRITE(0x46034, temp | (1 << 24));
2119 } else {
2120 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2121 }
2122 I915_WRITE(DP_A, dpa_ctl);
2123
Chris Wilson5eddb702010-09-11 13:48:45 +01002124 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002125 udelay(500);
2126}
2127
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002128static void intel_fdi_normal_train(struct drm_crtc *crtc)
2129{
2130 struct drm_device *dev = crtc->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2133 int pipe = intel_crtc->pipe;
2134 u32 reg, temp;
2135
2136 /* enable normal train */
2137 reg = FDI_TX_CTL(pipe);
2138 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002139 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002140 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2141 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002142 } else {
2143 temp &= ~FDI_LINK_TRAIN_NONE;
2144 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002145 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002146 I915_WRITE(reg, temp);
2147
2148 reg = FDI_RX_CTL(pipe);
2149 temp = I915_READ(reg);
2150 if (HAS_PCH_CPT(dev)) {
2151 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2152 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2153 } else {
2154 temp &= ~FDI_LINK_TRAIN_NONE;
2155 temp |= FDI_LINK_TRAIN_NONE;
2156 }
2157 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2158
2159 /* wait one idle pattern time */
2160 POSTING_READ(reg);
2161 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002162
2163 /* IVB wants error correction enabled */
2164 if (IS_IVYBRIDGE(dev))
2165 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2166 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002167}
2168
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002169/* The FDI link training functions for ILK/Ibexpeak. */
2170static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2171{
2172 struct drm_device *dev = crtc->dev;
2173 struct drm_i915_private *dev_priv = dev->dev_private;
2174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2175 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002176 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002177 u32 reg, temp, tries;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002178
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002179 /* FDI needs bits from pipe & plane first */
2180 assert_pipe_enabled(dev_priv, pipe);
2181 assert_plane_enabled(dev_priv, plane);
2182
Adam Jacksone1a44742010-06-25 15:32:14 -04002183 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2184 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002185 reg = FDI_RX_IMR(pipe);
2186 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002187 temp &= ~FDI_RX_SYMBOL_LOCK;
2188 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002189 I915_WRITE(reg, temp);
2190 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002191 udelay(150);
2192
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002193 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002194 reg = FDI_TX_CTL(pipe);
2195 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002196 temp &= ~(7 << 19);
2197 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002198 temp &= ~FDI_LINK_TRAIN_NONE;
2199 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002200 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002201
Chris Wilson5eddb702010-09-11 13:48:45 +01002202 reg = FDI_RX_CTL(pipe);
2203 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002204 temp &= ~FDI_LINK_TRAIN_NONE;
2205 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002206 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2207
2208 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002209 udelay(150);
2210
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002211 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002212 if (HAS_PCH_IBX(dev)) {
2213 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2214 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2215 FDI_RX_PHASE_SYNC_POINTER_EN);
2216 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002217
Chris Wilson5eddb702010-09-11 13:48:45 +01002218 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002219 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002220 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002221 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2222
2223 if ((temp & FDI_RX_BIT_LOCK)) {
2224 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002225 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002226 break;
2227 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002228 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002229 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002230 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002231
2232 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002233 reg = FDI_TX_CTL(pipe);
2234 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002235 temp &= ~FDI_LINK_TRAIN_NONE;
2236 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002237 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002238
Chris Wilson5eddb702010-09-11 13:48:45 +01002239 reg = FDI_RX_CTL(pipe);
2240 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002241 temp &= ~FDI_LINK_TRAIN_NONE;
2242 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002243 I915_WRITE(reg, temp);
2244
2245 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002246 udelay(150);
2247
Chris Wilson5eddb702010-09-11 13:48:45 +01002248 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002249 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002250 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002251 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2252
2253 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002254 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002255 DRM_DEBUG_KMS("FDI train 2 done.\n");
2256 break;
2257 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002258 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002259 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002260 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002261
2262 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002263
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002264}
2265
Chris Wilson311bd682011-01-13 19:06:50 +00002266static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002267 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2268 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2269 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2270 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2271};
2272
2273/* The FDI link training functions for SNB/Cougarpoint. */
2274static void gen6_fdi_link_train(struct drm_crtc *crtc)
2275{
2276 struct drm_device *dev = crtc->dev;
2277 struct drm_i915_private *dev_priv = dev->dev_private;
2278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2279 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002280 u32 reg, temp, i;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002281
Adam Jacksone1a44742010-06-25 15:32:14 -04002282 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2283 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002284 reg = FDI_RX_IMR(pipe);
2285 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002286 temp &= ~FDI_RX_SYMBOL_LOCK;
2287 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002288 I915_WRITE(reg, temp);
2289
2290 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002291 udelay(150);
2292
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002293 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002294 reg = FDI_TX_CTL(pipe);
2295 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002296 temp &= ~(7 << 19);
2297 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002298 temp &= ~FDI_LINK_TRAIN_NONE;
2299 temp |= FDI_LINK_TRAIN_PATTERN_1;
2300 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2301 /* SNB-B */
2302 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002303 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002304
Chris Wilson5eddb702010-09-11 13:48:45 +01002305 reg = FDI_RX_CTL(pipe);
2306 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002307 if (HAS_PCH_CPT(dev)) {
2308 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2309 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2310 } else {
2311 temp &= ~FDI_LINK_TRAIN_NONE;
2312 temp |= FDI_LINK_TRAIN_PATTERN_1;
2313 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002314 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2315
2316 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002317 udelay(150);
2318
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002319 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002320 reg = FDI_TX_CTL(pipe);
2321 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002322 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2323 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002324 I915_WRITE(reg, temp);
2325
2326 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002327 udelay(500);
2328
Chris Wilson5eddb702010-09-11 13:48:45 +01002329 reg = FDI_RX_IIR(pipe);
2330 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002331 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2332
2333 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002334 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002335 DRM_DEBUG_KMS("FDI train 1 done.\n");
2336 break;
2337 }
2338 }
2339 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002340 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002341
2342 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002343 reg = FDI_TX_CTL(pipe);
2344 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002345 temp &= ~FDI_LINK_TRAIN_NONE;
2346 temp |= FDI_LINK_TRAIN_PATTERN_2;
2347 if (IS_GEN6(dev)) {
2348 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2349 /* SNB-B */
2350 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2351 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002352 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002353
Chris Wilson5eddb702010-09-11 13:48:45 +01002354 reg = FDI_RX_CTL(pipe);
2355 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002356 if (HAS_PCH_CPT(dev)) {
2357 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2358 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2359 } else {
2360 temp &= ~FDI_LINK_TRAIN_NONE;
2361 temp |= FDI_LINK_TRAIN_PATTERN_2;
2362 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002363 I915_WRITE(reg, temp);
2364
2365 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002366 udelay(150);
2367
2368 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002369 reg = FDI_TX_CTL(pipe);
2370 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002371 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2372 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002373 I915_WRITE(reg, temp);
2374
2375 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002376 udelay(500);
2377
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 reg = FDI_RX_IIR(pipe);
2379 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002380 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2381
2382 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002383 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002384 DRM_DEBUG_KMS("FDI train 2 done.\n");
2385 break;
2386 }
2387 }
2388 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002389 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002390
2391 DRM_DEBUG_KMS("FDI train done.\n");
2392}
2393
Jesse Barnes357555c2011-04-28 15:09:55 -07002394/* Manual link training for Ivy Bridge A0 parts */
2395static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2396{
2397 struct drm_device *dev = crtc->dev;
2398 struct drm_i915_private *dev_priv = dev->dev_private;
2399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2400 int pipe = intel_crtc->pipe;
2401 u32 reg, temp, i;
2402
2403 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2404 for train result */
2405 reg = FDI_RX_IMR(pipe);
2406 temp = I915_READ(reg);
2407 temp &= ~FDI_RX_SYMBOL_LOCK;
2408 temp &= ~FDI_RX_BIT_LOCK;
2409 I915_WRITE(reg, temp);
2410
2411 POSTING_READ(reg);
2412 udelay(150);
2413
2414 /* enable CPU FDI TX and PCH FDI RX */
2415 reg = FDI_TX_CTL(pipe);
2416 temp = I915_READ(reg);
2417 temp &= ~(7 << 19);
2418 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2419 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2420 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2421 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2422 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2423 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2424
2425 reg = FDI_RX_CTL(pipe);
2426 temp = I915_READ(reg);
2427 temp &= ~FDI_LINK_TRAIN_AUTO;
2428 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2429 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2430 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2431
2432 POSTING_READ(reg);
2433 udelay(150);
2434
2435 for (i = 0; i < 4; i++ ) {
2436 reg = FDI_TX_CTL(pipe);
2437 temp = I915_READ(reg);
2438 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2439 temp |= snb_b_fdi_train_param[i];
2440 I915_WRITE(reg, temp);
2441
2442 POSTING_READ(reg);
2443 udelay(500);
2444
2445 reg = FDI_RX_IIR(pipe);
2446 temp = I915_READ(reg);
2447 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2448
2449 if (temp & FDI_RX_BIT_LOCK ||
2450 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2451 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2452 DRM_DEBUG_KMS("FDI train 1 done.\n");
2453 break;
2454 }
2455 }
2456 if (i == 4)
2457 DRM_ERROR("FDI train 1 fail!\n");
2458
2459 /* Train 2 */
2460 reg = FDI_TX_CTL(pipe);
2461 temp = I915_READ(reg);
2462 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2463 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2464 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2465 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2466 I915_WRITE(reg, temp);
2467
2468 reg = FDI_RX_CTL(pipe);
2469 temp = I915_READ(reg);
2470 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2471 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2472 I915_WRITE(reg, temp);
2473
2474 POSTING_READ(reg);
2475 udelay(150);
2476
2477 for (i = 0; i < 4; i++ ) {
2478 reg = FDI_TX_CTL(pipe);
2479 temp = I915_READ(reg);
2480 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2481 temp |= snb_b_fdi_train_param[i];
2482 I915_WRITE(reg, temp);
2483
2484 POSTING_READ(reg);
2485 udelay(500);
2486
2487 reg = FDI_RX_IIR(pipe);
2488 temp = I915_READ(reg);
2489 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2490
2491 if (temp & FDI_RX_SYMBOL_LOCK) {
2492 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2493 DRM_DEBUG_KMS("FDI train 2 done.\n");
2494 break;
2495 }
2496 }
2497 if (i == 4)
2498 DRM_ERROR("FDI train 2 fail!\n");
2499
2500 DRM_DEBUG_KMS("FDI train done.\n");
2501}
2502
2503static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002504{
2505 struct drm_device *dev = crtc->dev;
2506 struct drm_i915_private *dev_priv = dev->dev_private;
2507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2508 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002510
Jesse Barnesc64e3112010-09-10 11:27:03 -07002511 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2513 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002514
Jesse Barnes0e23b992010-09-10 11:10:00 -07002515 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_RX_CTL(pipe);
2517 temp = I915_READ(reg);
2518 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002519 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2521 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2522
2523 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002524 udelay(200);
2525
2526 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 temp = I915_READ(reg);
2528 I915_WRITE(reg, temp | FDI_PCDCLK);
2529
2530 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002531 udelay(200);
2532
2533 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 reg = FDI_TX_CTL(pipe);
2535 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002536 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002537 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2538
2539 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002540 udelay(100);
2541 }
2542}
2543
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002544static void ironlake_fdi_disable(struct drm_crtc *crtc)
2545{
2546 struct drm_device *dev = crtc->dev;
2547 struct drm_i915_private *dev_priv = dev->dev_private;
2548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2549 int pipe = intel_crtc->pipe;
2550 u32 reg, temp;
2551
2552 /* disable CPU FDI tx and PCH FDI rx */
2553 reg = FDI_TX_CTL(pipe);
2554 temp = I915_READ(reg);
2555 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2556 POSTING_READ(reg);
2557
2558 reg = FDI_RX_CTL(pipe);
2559 temp = I915_READ(reg);
2560 temp &= ~(0x7 << 16);
2561 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2562 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2563
2564 POSTING_READ(reg);
2565 udelay(100);
2566
2567 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002568 if (HAS_PCH_IBX(dev)) {
2569 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002570 I915_WRITE(FDI_RX_CHICKEN(pipe),
2571 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002572 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2573 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002574
2575 /* still set train pattern 1 */
2576 reg = FDI_TX_CTL(pipe);
2577 temp = I915_READ(reg);
2578 temp &= ~FDI_LINK_TRAIN_NONE;
2579 temp |= FDI_LINK_TRAIN_PATTERN_1;
2580 I915_WRITE(reg, temp);
2581
2582 reg = FDI_RX_CTL(pipe);
2583 temp = I915_READ(reg);
2584 if (HAS_PCH_CPT(dev)) {
2585 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2586 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2587 } else {
2588 temp &= ~FDI_LINK_TRAIN_NONE;
2589 temp |= FDI_LINK_TRAIN_PATTERN_1;
2590 }
2591 /* BPC in FDI rx is consistent with that in PIPECONF */
2592 temp &= ~(0x07 << 16);
2593 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2594 I915_WRITE(reg, temp);
2595
2596 POSTING_READ(reg);
2597 udelay(100);
2598}
2599
Chris Wilson6b383a72010-09-13 13:54:26 +01002600/*
2601 * When we disable a pipe, we need to clear any pending scanline wait events
2602 * to avoid hanging the ring, which we assume we are waiting on.
2603 */
2604static void intel_clear_scanline_wait(struct drm_device *dev)
2605{
2606 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002607 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002608 u32 tmp;
2609
2610 if (IS_GEN2(dev))
2611 /* Can't break the hang on i8xx */
2612 return;
2613
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002614 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002615 tmp = I915_READ_CTL(ring);
2616 if (tmp & RING_WAIT)
2617 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002618}
2619
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002620static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2621{
Chris Wilson05394f32010-11-08 19:18:58 +00002622 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002623 struct drm_i915_private *dev_priv;
2624
2625 if (crtc->fb == NULL)
2626 return;
2627
Chris Wilson05394f32010-11-08 19:18:58 +00002628 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002629 dev_priv = crtc->dev->dev_private;
2630 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002631 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002632}
2633
Jesse Barnes040484a2011-01-03 12:14:26 -08002634static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2635{
2636 struct drm_device *dev = crtc->dev;
2637 struct drm_mode_config *mode_config = &dev->mode_config;
2638 struct intel_encoder *encoder;
2639
2640 /*
2641 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2642 * must be driven by its own crtc; no sharing is possible.
2643 */
2644 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2645 if (encoder->base.crtc != crtc)
2646 continue;
2647
2648 switch (encoder->type) {
2649 case INTEL_OUTPUT_EDP:
2650 if (!intel_encoder_is_pch_edp(&encoder->base))
2651 return false;
2652 continue;
2653 }
2654 }
2655
2656 return true;
2657}
2658
Jesse Barnesf67a5592011-01-05 10:31:48 -08002659/*
2660 * Enable PCH resources required for PCH ports:
2661 * - PCH PLLs
2662 * - FDI training & RX/TX
2663 * - update transcoder timings
2664 * - DP transcoding bits
2665 * - transcoder
2666 */
2667static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002668{
2669 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002670 struct drm_i915_private *dev_priv = dev->dev_private;
2671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2672 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002674
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002675 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002676 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002677
Jesse Barnes92f25842011-01-04 15:09:34 -08002678 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002679
2680 if (HAS_PCH_CPT(dev)) {
2681 /* Be sure PCH DPLL SEL is set */
2682 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002683 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002684 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002685 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002686 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2687 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002688 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002689
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002690 /* set transcoder timing, panel must allow it */
2691 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2693 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2694 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2695
2696 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2697 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2698 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002699
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002700 intel_fdi_normal_train(crtc);
2701
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002702 /* For PCH DP, enable TRANS_DP_CTL */
2703 if (HAS_PCH_CPT(dev) &&
2704 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002705 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002706 reg = TRANS_DP_CTL(pipe);
2707 temp = I915_READ(reg);
2708 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002709 TRANS_DP_SYNC_MASK |
2710 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002711 temp |= (TRANS_DP_OUTPUT_ENABLE |
2712 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002713 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002714
2715 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002716 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002717 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002718 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002719
2720 switch (intel_trans_dp_port_sel(crtc)) {
2721 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002723 break;
2724 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002725 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002726 break;
2727 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002728 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002729 break;
2730 default:
2731 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002732 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002733 break;
2734 }
2735
Chris Wilson5eddb702010-09-11 13:48:45 +01002736 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002737 }
2738
Jesse Barnes040484a2011-01-03 12:14:26 -08002739 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002740}
2741
2742static void ironlake_crtc_enable(struct drm_crtc *crtc)
2743{
2744 struct drm_device *dev = crtc->dev;
2745 struct drm_i915_private *dev_priv = dev->dev_private;
2746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2747 int pipe = intel_crtc->pipe;
2748 int plane = intel_crtc->plane;
2749 u32 temp;
2750 bool is_pch_port;
2751
2752 if (intel_crtc->active)
2753 return;
2754
2755 intel_crtc->active = true;
2756 intel_update_watermarks(dev);
2757
2758 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2759 temp = I915_READ(PCH_LVDS);
2760 if ((temp & LVDS_PORT_EN) == 0)
2761 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2762 }
2763
2764 is_pch_port = intel_crtc_driving_pch(crtc);
2765
2766 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07002767 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002768 else
2769 ironlake_fdi_disable(crtc);
2770
2771 /* Enable panel fitting for LVDS */
2772 if (dev_priv->pch_pf_size &&
2773 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2774 /* Force use of hard-coded filter coefficients
2775 * as some pre-programmed values are broken,
2776 * e.g. x201.
2777 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002778 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2779 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2780 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002781 }
2782
2783 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2784 intel_enable_plane(dev_priv, plane, pipe);
2785
2786 if (is_pch_port)
2787 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002788
2789 intel_crtc_load_lut(crtc);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002790
2791 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002792 intel_update_fbc(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002793 mutex_unlock(&dev->struct_mutex);
2794
Chris Wilson6b383a72010-09-13 13:54:26 +01002795 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002796}
2797
2798static void ironlake_crtc_disable(struct drm_crtc *crtc)
2799{
2800 struct drm_device *dev = crtc->dev;
2801 struct drm_i915_private *dev_priv = dev->dev_private;
2802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2803 int pipe = intel_crtc->pipe;
2804 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002805 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002806
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002807 if (!intel_crtc->active)
2808 return;
2809
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002810 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002811 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002812 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002813
Jesse Barnesb24e7172011-01-04 15:09:30 -08002814 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002815
Chris Wilson973d04f2011-07-08 12:22:37 +01002816 if (dev_priv->cfb_plane == plane)
2817 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002818
Jesse Barnesb24e7172011-01-04 15:09:30 -08002819 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002820
Jesse Barnes6be4a602010-09-10 10:26:01 -07002821 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002822 I915_WRITE(PF_CTL(pipe), 0);
2823 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002824
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002825 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002826
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002827 /* This is a horrible layering violation; we should be doing this in
2828 * the connector/encoder ->prepare instead, but we don't always have
2829 * enough information there about the config to know whether it will
2830 * actually be necessary or just cause undesired flicker.
2831 */
2832 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002833
Jesse Barnes040484a2011-01-03 12:14:26 -08002834 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002835
Jesse Barnes6be4a602010-09-10 10:26:01 -07002836 if (HAS_PCH_CPT(dev)) {
2837 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002838 reg = TRANS_DP_CTL(pipe);
2839 temp = I915_READ(reg);
2840 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002841 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002842 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002843
2844 /* disable DPLL_SEL */
2845 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002846 switch (pipe) {
2847 case 0:
2848 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2849 break;
2850 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002851 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002852 break;
2853 case 2:
2854 /* FIXME: manage transcoder PLLs? */
2855 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2856 break;
2857 default:
2858 BUG(); /* wtf */
2859 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002860 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002861 }
2862
2863 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002864 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002865
2866 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002867 reg = FDI_RX_CTL(pipe);
2868 temp = I915_READ(reg);
2869 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002870
2871 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002872 reg = FDI_TX_CTL(pipe);
2873 temp = I915_READ(reg);
2874 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2875
2876 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002877 udelay(100);
2878
Chris Wilson5eddb702010-09-11 13:48:45 +01002879 reg = FDI_RX_CTL(pipe);
2880 temp = I915_READ(reg);
2881 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002882
2883 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002884 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002885 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002886
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002887 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002888 intel_update_watermarks(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002889
2890 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01002891 intel_update_fbc(dev);
2892 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002893 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002894}
2895
2896static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2897{
2898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2899 int pipe = intel_crtc->pipe;
2900 int plane = intel_crtc->plane;
2901
Zhenyu Wang2c072452009-06-05 15:38:42 +08002902 /* XXX: When our outputs are all unaware of DPMS modes other than off
2903 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2904 */
2905 switch (mode) {
2906 case DRM_MODE_DPMS_ON:
2907 case DRM_MODE_DPMS_STANDBY:
2908 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002909 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002910 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002911 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002912
Zhenyu Wang2c072452009-06-05 15:38:42 +08002913 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002914 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002915 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002916 break;
2917 }
2918}
2919
Daniel Vetter02e792f2009-09-15 22:57:34 +02002920static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2921{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002922 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002923 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002924 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002925
Chris Wilson23f09ce2010-08-12 13:53:37 +01002926 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00002927 dev_priv->mm.interruptible = false;
2928 (void) intel_overlay_switch_off(intel_crtc->overlay);
2929 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01002930 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002931 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002932
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002933 /* Let userspace switch the overlay on again. In most cases userspace
2934 * has to recompute where to put it anyway.
2935 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002936}
2937
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002938static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002939{
2940 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002941 struct drm_i915_private *dev_priv = dev->dev_private;
2942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2943 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002944 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002945
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002946 if (intel_crtc->active)
2947 return;
2948
2949 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002950 intel_update_watermarks(dev);
2951
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002952 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002953 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002954 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002955
2956 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002957 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002958
2959 /* Give the overlay scaler a chance to enable if it's on this pipe */
2960 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002961 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002962}
2963
2964static void i9xx_crtc_disable(struct drm_crtc *crtc)
2965{
2966 struct drm_device *dev = crtc->dev;
2967 struct drm_i915_private *dev_priv = dev->dev_private;
2968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2969 int pipe = intel_crtc->pipe;
2970 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002971
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002972 if (!intel_crtc->active)
2973 return;
2974
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002975 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002976 intel_crtc_wait_for_pending_flips(crtc);
2977 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002978 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002979 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002980
Chris Wilson973d04f2011-07-08 12:22:37 +01002981 if (dev_priv->cfb_plane == plane)
2982 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002983
Jesse Barnesb24e7172011-01-04 15:09:30 -08002984 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002985 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002986 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002987
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002988 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002989 intel_update_fbc(dev);
2990 intel_update_watermarks(dev);
2991 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002992}
2993
2994static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2995{
Jesse Barnes79e53942008-11-07 14:24:08 -08002996 /* XXX: When our outputs are all unaware of DPMS modes other than off
2997 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2998 */
2999 switch (mode) {
3000 case DRM_MODE_DPMS_ON:
3001 case DRM_MODE_DPMS_STANDBY:
3002 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003003 i9xx_crtc_enable(crtc);
3004 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003005 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003006 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003007 break;
3008 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003009}
3010
3011/**
3012 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003013 */
3014static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3015{
3016 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003017 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003018 struct drm_i915_master_private *master_priv;
3019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3020 int pipe = intel_crtc->pipe;
3021 bool enabled;
3022
Chris Wilson032d2a02010-09-06 16:17:22 +01003023 if (intel_crtc->dpms_mode == mode)
3024 return;
3025
Chris Wilsondebcadd2010-08-07 11:01:33 +01003026 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003027
Jesse Barnese70236a2009-09-21 10:42:27 -07003028 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003029
3030 if (!dev->primary->master)
3031 return;
3032
3033 master_priv = dev->primary->master->driver_priv;
3034 if (!master_priv->sarea_priv)
3035 return;
3036
3037 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3038
3039 switch (pipe) {
3040 case 0:
3041 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3042 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3043 break;
3044 case 1:
3045 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3046 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3047 break;
3048 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003049 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003050 break;
3051 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003052}
3053
Chris Wilsoncdd59982010-09-08 16:30:16 +01003054static void intel_crtc_disable(struct drm_crtc *crtc)
3055{
3056 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3057 struct drm_device *dev = crtc->dev;
3058
3059 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3060
3061 if (crtc->fb) {
3062 mutex_lock(&dev->struct_mutex);
3063 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3064 mutex_unlock(&dev->struct_mutex);
3065 }
3066}
3067
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003068/* Prepare for a mode set.
3069 *
3070 * Note we could be a lot smarter here. We need to figure out which outputs
3071 * will be enabled, which disabled (in short, how the config will changes)
3072 * and perform the minimum necessary steps to accomplish that, e.g. updating
3073 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3074 * panel fitting is in the proper state, etc.
3075 */
3076static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003077{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003078 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003079}
3080
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003081static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003082{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003083 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003084}
3085
3086static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3087{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003088 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003089}
3090
3091static void ironlake_crtc_commit(struct drm_crtc *crtc)
3092{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003093 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003094}
3095
3096void intel_encoder_prepare (struct drm_encoder *encoder)
3097{
3098 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3099 /* lvds has its own version of prepare see intel_lvds_prepare */
3100 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3101}
3102
3103void intel_encoder_commit (struct drm_encoder *encoder)
3104{
3105 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3106 /* lvds has its own version of commit see intel_lvds_commit */
3107 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3108}
3109
Chris Wilsonea5b2132010-08-04 13:50:23 +01003110void intel_encoder_destroy(struct drm_encoder *encoder)
3111{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003112 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003113
Chris Wilsonea5b2132010-08-04 13:50:23 +01003114 drm_encoder_cleanup(encoder);
3115 kfree(intel_encoder);
3116}
3117
Jesse Barnes79e53942008-11-07 14:24:08 -08003118static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3119 struct drm_display_mode *mode,
3120 struct drm_display_mode *adjusted_mode)
3121{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003122 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003123
Eric Anholtbad720f2009-10-22 16:11:14 -07003124 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003125 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003126 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3127 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003128 }
Chris Wilson89749352010-09-12 18:25:19 +01003129
3130 /* XXX some encoders set the crtcinfo, others don't.
3131 * Obviously we need some form of conflict resolution here...
3132 */
3133 if (adjusted_mode->crtc_htotal == 0)
3134 drm_mode_set_crtcinfo(adjusted_mode, 0);
3135
Jesse Barnes79e53942008-11-07 14:24:08 -08003136 return true;
3137}
3138
Jesse Barnese70236a2009-09-21 10:42:27 -07003139static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003140{
Jesse Barnese70236a2009-09-21 10:42:27 -07003141 return 400000;
3142}
Jesse Barnes79e53942008-11-07 14:24:08 -08003143
Jesse Barnese70236a2009-09-21 10:42:27 -07003144static int i915_get_display_clock_speed(struct drm_device *dev)
3145{
3146 return 333000;
3147}
Jesse Barnes79e53942008-11-07 14:24:08 -08003148
Jesse Barnese70236a2009-09-21 10:42:27 -07003149static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3150{
3151 return 200000;
3152}
Jesse Barnes79e53942008-11-07 14:24:08 -08003153
Jesse Barnese70236a2009-09-21 10:42:27 -07003154static int i915gm_get_display_clock_speed(struct drm_device *dev)
3155{
3156 u16 gcfgc = 0;
3157
3158 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3159
3160 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003161 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003162 else {
3163 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3164 case GC_DISPLAY_CLOCK_333_MHZ:
3165 return 333000;
3166 default:
3167 case GC_DISPLAY_CLOCK_190_200_MHZ:
3168 return 190000;
3169 }
3170 }
3171}
Jesse Barnes79e53942008-11-07 14:24:08 -08003172
Jesse Barnese70236a2009-09-21 10:42:27 -07003173static int i865_get_display_clock_speed(struct drm_device *dev)
3174{
3175 return 266000;
3176}
3177
3178static int i855_get_display_clock_speed(struct drm_device *dev)
3179{
3180 u16 hpllcc = 0;
3181 /* Assume that the hardware is in the high speed state. This
3182 * should be the default.
3183 */
3184 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3185 case GC_CLOCK_133_200:
3186 case GC_CLOCK_100_200:
3187 return 200000;
3188 case GC_CLOCK_166_250:
3189 return 250000;
3190 case GC_CLOCK_100_133:
3191 return 133000;
3192 }
3193
3194 /* Shouldn't happen */
3195 return 0;
3196}
3197
3198static int i830_get_display_clock_speed(struct drm_device *dev)
3199{
3200 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003201}
3202
Zhenyu Wang2c072452009-06-05 15:38:42 +08003203struct fdi_m_n {
3204 u32 tu;
3205 u32 gmch_m;
3206 u32 gmch_n;
3207 u32 link_m;
3208 u32 link_n;
3209};
3210
3211static void
3212fdi_reduce_ratio(u32 *num, u32 *den)
3213{
3214 while (*num > 0xffffff || *den > 0xffffff) {
3215 *num >>= 1;
3216 *den >>= 1;
3217 }
3218}
3219
Zhenyu Wang2c072452009-06-05 15:38:42 +08003220static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003221ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3222 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003223{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003224 m_n->tu = 64; /* default size */
3225
Chris Wilson22ed1112010-12-04 01:01:29 +00003226 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3227 m_n->gmch_m = bits_per_pixel * pixel_clock;
3228 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003229 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3230
Chris Wilson22ed1112010-12-04 01:01:29 +00003231 m_n->link_m = pixel_clock;
3232 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003233 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3234}
3235
3236
Shaohua Li7662c8b2009-06-26 11:23:55 +08003237struct intel_watermark_params {
3238 unsigned long fifo_size;
3239 unsigned long max_wm;
3240 unsigned long default_wm;
3241 unsigned long guard_size;
3242 unsigned long cacheline_size;
3243};
3244
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003245/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003246static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003247 PINEVIEW_DISPLAY_FIFO,
3248 PINEVIEW_MAX_WM,
3249 PINEVIEW_DFT_WM,
3250 PINEVIEW_GUARD_WM,
3251 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003252};
Chris Wilsond2102462011-01-24 17:43:27 +00003253static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003254 PINEVIEW_DISPLAY_FIFO,
3255 PINEVIEW_MAX_WM,
3256 PINEVIEW_DFT_HPLLOFF_WM,
3257 PINEVIEW_GUARD_WM,
3258 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003259};
Chris Wilsond2102462011-01-24 17:43:27 +00003260static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003261 PINEVIEW_CURSOR_FIFO,
3262 PINEVIEW_CURSOR_MAX_WM,
3263 PINEVIEW_CURSOR_DFT_WM,
3264 PINEVIEW_CURSOR_GUARD_WM,
3265 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003266};
Chris Wilsond2102462011-01-24 17:43:27 +00003267static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003268 PINEVIEW_CURSOR_FIFO,
3269 PINEVIEW_CURSOR_MAX_WM,
3270 PINEVIEW_CURSOR_DFT_WM,
3271 PINEVIEW_CURSOR_GUARD_WM,
3272 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003273};
Chris Wilsond2102462011-01-24 17:43:27 +00003274static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003275 G4X_FIFO_SIZE,
3276 G4X_MAX_WM,
3277 G4X_MAX_WM,
3278 2,
3279 G4X_FIFO_LINE_SIZE,
3280};
Chris Wilsond2102462011-01-24 17:43:27 +00003281static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003282 I965_CURSOR_FIFO,
3283 I965_CURSOR_MAX_WM,
3284 I965_CURSOR_DFT_WM,
3285 2,
3286 G4X_FIFO_LINE_SIZE,
3287};
Chris Wilsond2102462011-01-24 17:43:27 +00003288static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003289 I965_CURSOR_FIFO,
3290 I965_CURSOR_MAX_WM,
3291 I965_CURSOR_DFT_WM,
3292 2,
3293 I915_FIFO_LINE_SIZE,
3294};
Chris Wilsond2102462011-01-24 17:43:27 +00003295static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003296 I945_FIFO_SIZE,
3297 I915_MAX_WM,
3298 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003299 2,
3300 I915_FIFO_LINE_SIZE
3301};
Chris Wilsond2102462011-01-24 17:43:27 +00003302static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003303 I915_FIFO_SIZE,
3304 I915_MAX_WM,
3305 1,
3306 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003307 I915_FIFO_LINE_SIZE
3308};
Chris Wilsond2102462011-01-24 17:43:27 +00003309static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003310 I855GM_FIFO_SIZE,
3311 I915_MAX_WM,
3312 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003313 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003314 I830_FIFO_LINE_SIZE
3315};
Chris Wilsond2102462011-01-24 17:43:27 +00003316static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003317 I830_FIFO_SIZE,
3318 I915_MAX_WM,
3319 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003320 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003321 I830_FIFO_LINE_SIZE
3322};
3323
Chris Wilsond2102462011-01-24 17:43:27 +00003324static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003325 ILK_DISPLAY_FIFO,
3326 ILK_DISPLAY_MAXWM,
3327 ILK_DISPLAY_DFTWM,
3328 2,
3329 ILK_FIFO_LINE_SIZE
3330};
Chris Wilsond2102462011-01-24 17:43:27 +00003331static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003332 ILK_CURSOR_FIFO,
3333 ILK_CURSOR_MAXWM,
3334 ILK_CURSOR_DFTWM,
3335 2,
3336 ILK_FIFO_LINE_SIZE
3337};
Chris Wilsond2102462011-01-24 17:43:27 +00003338static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003339 ILK_DISPLAY_SR_FIFO,
3340 ILK_DISPLAY_MAX_SRWM,
3341 ILK_DISPLAY_DFT_SRWM,
3342 2,
3343 ILK_FIFO_LINE_SIZE
3344};
Chris Wilsond2102462011-01-24 17:43:27 +00003345static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003346 ILK_CURSOR_SR_FIFO,
3347 ILK_CURSOR_MAX_SRWM,
3348 ILK_CURSOR_DFT_SRWM,
3349 2,
3350 ILK_FIFO_LINE_SIZE
3351};
3352
Chris Wilsond2102462011-01-24 17:43:27 +00003353static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003354 SNB_DISPLAY_FIFO,
3355 SNB_DISPLAY_MAXWM,
3356 SNB_DISPLAY_DFTWM,
3357 2,
3358 SNB_FIFO_LINE_SIZE
3359};
Chris Wilsond2102462011-01-24 17:43:27 +00003360static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003361 SNB_CURSOR_FIFO,
3362 SNB_CURSOR_MAXWM,
3363 SNB_CURSOR_DFTWM,
3364 2,
3365 SNB_FIFO_LINE_SIZE
3366};
Chris Wilsond2102462011-01-24 17:43:27 +00003367static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003368 SNB_DISPLAY_SR_FIFO,
3369 SNB_DISPLAY_MAX_SRWM,
3370 SNB_DISPLAY_DFT_SRWM,
3371 2,
3372 SNB_FIFO_LINE_SIZE
3373};
Chris Wilsond2102462011-01-24 17:43:27 +00003374static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003375 SNB_CURSOR_SR_FIFO,
3376 SNB_CURSOR_MAX_SRWM,
3377 SNB_CURSOR_DFT_SRWM,
3378 2,
3379 SNB_FIFO_LINE_SIZE
3380};
3381
3382
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003383/**
3384 * intel_calculate_wm - calculate watermark level
3385 * @clock_in_khz: pixel clock
3386 * @wm: chip FIFO params
3387 * @pixel_size: display pixel size
3388 * @latency_ns: memory latency for the platform
3389 *
3390 * Calculate the watermark level (the level at which the display plane will
3391 * start fetching from memory again). Each chip has a different display
3392 * FIFO size and allocation, so the caller needs to figure that out and pass
3393 * in the correct intel_watermark_params structure.
3394 *
3395 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3396 * on the pixel size. When it reaches the watermark level, it'll start
3397 * fetching FIFO line sized based chunks from memory until the FIFO fills
3398 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3399 * will occur, and a display engine hang could result.
3400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003401static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003402 const struct intel_watermark_params *wm,
3403 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003404 int pixel_size,
3405 unsigned long latency_ns)
3406{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003407 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003408
Jesse Barnesd6604672009-09-11 12:25:56 -07003409 /*
3410 * Note: we need to make sure we don't overflow for various clock &
3411 * latency values.
3412 * clocks go from a few thousand to several hundred thousand.
3413 * latency is usually a few thousand
3414 */
3415 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3416 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003417 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003418
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003419 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003420
Chris Wilsond2102462011-01-24 17:43:27 +00003421 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003422
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003423 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003424
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003425 /* Don't promote wm_size to unsigned... */
3426 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003427 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003428 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003429 wm_size = wm->default_wm;
3430 return wm_size;
3431}
3432
3433struct cxsr_latency {
3434 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003435 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003436 unsigned long fsb_freq;
3437 unsigned long mem_freq;
3438 unsigned long display_sr;
3439 unsigned long display_hpll_disable;
3440 unsigned long cursor_sr;
3441 unsigned long cursor_hpll_disable;
3442};
3443
Chris Wilson403c89f2010-08-04 15:25:31 +01003444static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003445 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3446 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3447 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3448 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3449 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003450
Li Peng95534262010-05-18 18:58:44 +08003451 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3452 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3453 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3454 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3455 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003456
Li Peng95534262010-05-18 18:58:44 +08003457 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3458 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3459 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3460 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3461 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003462
Li Peng95534262010-05-18 18:58:44 +08003463 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3464 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3465 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3466 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3467 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003468
Li Peng95534262010-05-18 18:58:44 +08003469 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3470 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3471 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3472 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3473 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003474
Li Peng95534262010-05-18 18:58:44 +08003475 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3476 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3477 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3478 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3479 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003480};
3481
Chris Wilson403c89f2010-08-04 15:25:31 +01003482static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3483 int is_ddr3,
3484 int fsb,
3485 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003486{
Chris Wilson403c89f2010-08-04 15:25:31 +01003487 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003488 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003489
3490 if (fsb == 0 || mem == 0)
3491 return NULL;
3492
3493 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3494 latency = &cxsr_latency_table[i];
3495 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003496 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303497 fsb == latency->fsb_freq && mem == latency->mem_freq)
3498 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003499 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303500
Zhao Yakui28c97732009-10-09 11:39:41 +08003501 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303502
3503 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003504}
3505
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003506static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003507{
3508 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003509
3510 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003511 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003512}
3513
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003514/*
3515 * Latency for FIFO fetches is dependent on several factors:
3516 * - memory configuration (speed, channels)
3517 * - chipset
3518 * - current MCH state
3519 * It can be fairly high in some situations, so here we assume a fairly
3520 * pessimal value. It's a tradeoff between extra memory fetches (if we
3521 * set this value too high, the FIFO will fetch frequently to stay full)
3522 * and power consumption (set it too low to save power and we might see
3523 * FIFO underruns and display "flicker").
3524 *
3525 * A value of 5us seems to be a good balance; safe for very low end
3526 * platforms but not overly aggressive on lower latency configs.
3527 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003528static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003529
Jesse Barnese70236a2009-09-21 10:42:27 -07003530static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003531{
3532 struct drm_i915_private *dev_priv = dev->dev_private;
3533 uint32_t dsparb = I915_READ(DSPARB);
3534 int size;
3535
Chris Wilson8de9b312010-07-19 19:59:52 +01003536 size = dsparb & 0x7f;
3537 if (plane)
3538 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003539
Zhao Yakui28c97732009-10-09 11:39:41 +08003540 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003542
3543 return size;
3544}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003545
Jesse Barnese70236a2009-09-21 10:42:27 -07003546static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3547{
3548 struct drm_i915_private *dev_priv = dev->dev_private;
3549 uint32_t dsparb = I915_READ(DSPARB);
3550 int size;
3551
Chris Wilson8de9b312010-07-19 19:59:52 +01003552 size = dsparb & 0x1ff;
3553 if (plane)
3554 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003555 size >>= 1; /* Convert to cachelines */
3556
Zhao Yakui28c97732009-10-09 11:39:41 +08003557 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003559
3560 return size;
3561}
3562
3563static int i845_get_fifo_size(struct drm_device *dev, int plane)
3564{
3565 struct drm_i915_private *dev_priv = dev->dev_private;
3566 uint32_t dsparb = I915_READ(DSPARB);
3567 int size;
3568
3569 size = dsparb & 0x7f;
3570 size >>= 2; /* Convert to cachelines */
3571
Zhao Yakui28c97732009-10-09 11:39:41 +08003572 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003573 plane ? "B" : "A",
3574 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003575
3576 return size;
3577}
3578
3579static int i830_get_fifo_size(struct drm_device *dev, int plane)
3580{
3581 struct drm_i915_private *dev_priv = dev->dev_private;
3582 uint32_t dsparb = I915_READ(DSPARB);
3583 int size;
3584
3585 size = dsparb & 0x7f;
3586 size >>= 1; /* Convert to cachelines */
3587
Zhao Yakui28c97732009-10-09 11:39:41 +08003588 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003589 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003590
3591 return size;
3592}
3593
Chris Wilsond2102462011-01-24 17:43:27 +00003594static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3595{
3596 struct drm_crtc *crtc, *enabled = NULL;
3597
3598 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3599 if (crtc->enabled && crtc->fb) {
3600 if (enabled)
3601 return NULL;
3602 enabled = crtc;
3603 }
3604 }
3605
3606 return enabled;
3607}
3608
3609static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003610{
3611 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003612 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003613 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003614 u32 reg;
3615 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003616
Chris Wilson403c89f2010-08-04 15:25:31 +01003617 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003618 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003619 if (!latency) {
3620 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3621 pineview_disable_cxsr(dev);
3622 return;
3623 }
3624
Chris Wilsond2102462011-01-24 17:43:27 +00003625 crtc = single_enabled_crtc(dev);
3626 if (crtc) {
3627 int clock = crtc->mode.clock;
3628 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003629
3630 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003631 wm = intel_calculate_wm(clock, &pineview_display_wm,
3632 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003633 pixel_size, latency->display_sr);
3634 reg = I915_READ(DSPFW1);
3635 reg &= ~DSPFW_SR_MASK;
3636 reg |= wm << DSPFW_SR_SHIFT;
3637 I915_WRITE(DSPFW1, reg);
3638 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3639
3640 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003641 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3642 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003643 pixel_size, latency->cursor_sr);
3644 reg = I915_READ(DSPFW3);
3645 reg &= ~DSPFW_CURSOR_SR_MASK;
3646 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3647 I915_WRITE(DSPFW3, reg);
3648
3649 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003650 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3651 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003652 pixel_size, latency->display_hpll_disable);
3653 reg = I915_READ(DSPFW3);
3654 reg &= ~DSPFW_HPLL_SR_MASK;
3655 reg |= wm & DSPFW_HPLL_SR_MASK;
3656 I915_WRITE(DSPFW3, reg);
3657
3658 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003659 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3660 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003661 pixel_size, latency->cursor_hpll_disable);
3662 reg = I915_READ(DSPFW3);
3663 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3664 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3665 I915_WRITE(DSPFW3, reg);
3666 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3667
3668 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003669 I915_WRITE(DSPFW3,
3670 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003671 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3672 } else {
3673 pineview_disable_cxsr(dev);
3674 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3675 }
3676}
3677
Chris Wilson417ae142011-01-19 15:04:42 +00003678static bool g4x_compute_wm0(struct drm_device *dev,
3679 int plane,
3680 const struct intel_watermark_params *display,
3681 int display_latency_ns,
3682 const struct intel_watermark_params *cursor,
3683 int cursor_latency_ns,
3684 int *plane_wm,
3685 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003686{
Chris Wilson417ae142011-01-19 15:04:42 +00003687 struct drm_crtc *crtc;
3688 int htotal, hdisplay, clock, pixel_size;
3689 int line_time_us, line_count;
3690 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003691
Chris Wilson417ae142011-01-19 15:04:42 +00003692 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003693 if (crtc->fb == NULL || !crtc->enabled) {
3694 *cursor_wm = cursor->guard_size;
3695 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003696 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003697 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003698
Chris Wilson417ae142011-01-19 15:04:42 +00003699 htotal = crtc->mode.htotal;
3700 hdisplay = crtc->mode.hdisplay;
3701 clock = crtc->mode.clock;
3702 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003703
Chris Wilson417ae142011-01-19 15:04:42 +00003704 /* Use the small buffer method to calculate plane watermark */
3705 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3706 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3707 if (tlb_miss > 0)
3708 entries += tlb_miss;
3709 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3710 *plane_wm = entries + display->guard_size;
3711 if (*plane_wm > (int)display->max_wm)
3712 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003713
Chris Wilson417ae142011-01-19 15:04:42 +00003714 /* Use the large buffer method to calculate cursor watermark */
3715 line_time_us = ((htotal * 1000) / clock);
3716 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3717 entries = line_count * 64 * pixel_size;
3718 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3719 if (tlb_miss > 0)
3720 entries += tlb_miss;
3721 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3722 *cursor_wm = entries + cursor->guard_size;
3723 if (*cursor_wm > (int)cursor->max_wm)
3724 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003725
Chris Wilson417ae142011-01-19 15:04:42 +00003726 return true;
3727}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003728
Chris Wilson417ae142011-01-19 15:04:42 +00003729/*
3730 * Check the wm result.
3731 *
3732 * If any calculated watermark values is larger than the maximum value that
3733 * can be programmed into the associated watermark register, that watermark
3734 * must be disabled.
3735 */
3736static bool g4x_check_srwm(struct drm_device *dev,
3737 int display_wm, int cursor_wm,
3738 const struct intel_watermark_params *display,
3739 const struct intel_watermark_params *cursor)
3740{
3741 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3742 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003743
Chris Wilson417ae142011-01-19 15:04:42 +00003744 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003745 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003746 display_wm, display->max_wm);
3747 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003748 }
3749
Chris Wilson417ae142011-01-19 15:04:42 +00003750 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003751 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003752 cursor_wm, cursor->max_wm);
3753 return false;
3754 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003755
Chris Wilson417ae142011-01-19 15:04:42 +00003756 if (!(display_wm || cursor_wm)) {
3757 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3758 return false;
3759 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003760
Chris Wilson417ae142011-01-19 15:04:42 +00003761 return true;
3762}
3763
3764static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003765 int plane,
3766 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003767 const struct intel_watermark_params *display,
3768 const struct intel_watermark_params *cursor,
3769 int *display_wm, int *cursor_wm)
3770{
Chris Wilsond2102462011-01-24 17:43:27 +00003771 struct drm_crtc *crtc;
3772 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003773 unsigned long line_time_us;
3774 int line_count, line_size;
3775 int small, large;
3776 int entries;
3777
3778 if (!latency_ns) {
3779 *display_wm = *cursor_wm = 0;
3780 return false;
3781 }
3782
Chris Wilsond2102462011-01-24 17:43:27 +00003783 crtc = intel_get_crtc_for_plane(dev, plane);
3784 hdisplay = crtc->mode.hdisplay;
3785 htotal = crtc->mode.htotal;
3786 clock = crtc->mode.clock;
3787 pixel_size = crtc->fb->bits_per_pixel / 8;
3788
Chris Wilson417ae142011-01-19 15:04:42 +00003789 line_time_us = (htotal * 1000) / clock;
3790 line_count = (latency_ns / line_time_us + 1000) / 1000;
3791 line_size = hdisplay * pixel_size;
3792
3793 /* Use the minimum of the small and large buffer method for primary */
3794 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3795 large = line_count * line_size;
3796
3797 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3798 *display_wm = entries + display->guard_size;
3799
3800 /* calculate the self-refresh watermark for display cursor */
3801 entries = line_count * pixel_size * 64;
3802 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3803 *cursor_wm = entries + cursor->guard_size;
3804
3805 return g4x_check_srwm(dev,
3806 *display_wm, *cursor_wm,
3807 display, cursor);
3808}
3809
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00003810#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00003811
3812static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003813{
3814 static const int sr_latency_ns = 12000;
3815 struct drm_i915_private *dev_priv = dev->dev_private;
3816 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003817 int plane_sr, cursor_sr;
3818 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003819
3820 if (g4x_compute_wm0(dev, 0,
3821 &g4x_wm_info, latency_ns,
3822 &g4x_cursor_wm_info, latency_ns,
3823 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003824 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003825
3826 if (g4x_compute_wm0(dev, 1,
3827 &g4x_wm_info, latency_ns,
3828 &g4x_cursor_wm_info, latency_ns,
3829 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003830 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003831
3832 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003833 if (single_plane_enabled(enabled) &&
3834 g4x_compute_srwm(dev, ffs(enabled) - 1,
3835 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003836 &g4x_wm_info,
3837 &g4x_cursor_wm_info,
3838 &plane_sr, &cursor_sr))
3839 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3840 else
3841 I915_WRITE(FW_BLC_SELF,
3842 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3843
Chris Wilson308977a2011-02-02 10:41:20 +00003844 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3845 planea_wm, cursora_wm,
3846 planeb_wm, cursorb_wm,
3847 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00003848
3849 I915_WRITE(DSPFW1,
3850 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003851 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003852 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3853 planea_wm);
3854 I915_WRITE(DSPFW2,
3855 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003856 (cursora_wm << DSPFW_CURSORA_SHIFT));
3857 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003858 I915_WRITE(DSPFW3,
3859 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003860 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003861}
3862
Chris Wilsond2102462011-01-24 17:43:27 +00003863static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003864{
3865 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003866 struct drm_crtc *crtc;
3867 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003868 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003869
Jesse Barnes1dc75462009-10-19 10:08:17 +09003870 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003871 crtc = single_enabled_crtc(dev);
3872 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003873 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003874 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003875 int clock = crtc->mode.clock;
3876 int htotal = crtc->mode.htotal;
3877 int hdisplay = crtc->mode.hdisplay;
3878 int pixel_size = crtc->fb->bits_per_pixel / 8;
3879 unsigned long line_time_us;
3880 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003881
Chris Wilsond2102462011-01-24 17:43:27 +00003882 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003883
3884 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003885 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3886 pixel_size * hdisplay;
3887 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00003888 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003889 if (srwm < 0)
3890 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003891 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00003892 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3893 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003894
Chris Wilsond2102462011-01-24 17:43:27 +00003895 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003896 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003897 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003898 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003899 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003900 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003901
3902 if (cursor_sr > i965_cursor_wm_info.max_wm)
3903 cursor_sr = i965_cursor_wm_info.max_wm;
3904
3905 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3906 "cursor %d\n", srwm, cursor_sr);
3907
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003908 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003909 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303910 } else {
3911 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003912 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003913 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3914 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003915 }
3916
3917 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3918 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003919
3920 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00003921 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3922 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003923 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003924 /* update cursor SR watermark */
3925 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003926}
3927
Chris Wilsond2102462011-01-24 17:43:27 +00003928static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003929{
3930 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003931 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003932 uint32_t fwater_lo;
3933 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00003934 int cwm, srwm = 1;
3935 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003936 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003937 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003938
Chris Wilson72557b42011-01-31 10:29:55 +00003939 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003940 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003941 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003942 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003943 else
Chris Wilsond2102462011-01-24 17:43:27 +00003944 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003945
Chris Wilsond2102462011-01-24 17:43:27 +00003946 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3947 crtc = intel_get_crtc_for_plane(dev, 0);
3948 if (crtc->enabled && crtc->fb) {
3949 planea_wm = intel_calculate_wm(crtc->mode.clock,
3950 wm_info, fifo_size,
3951 crtc->fb->bits_per_pixel / 8,
3952 latency_ns);
3953 enabled = crtc;
3954 } else
3955 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003956
Chris Wilsond2102462011-01-24 17:43:27 +00003957 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3958 crtc = intel_get_crtc_for_plane(dev, 1);
3959 if (crtc->enabled && crtc->fb) {
3960 planeb_wm = intel_calculate_wm(crtc->mode.clock,
3961 wm_info, fifo_size,
3962 crtc->fb->bits_per_pixel / 8,
3963 latency_ns);
3964 if (enabled == NULL)
3965 enabled = crtc;
3966 else
3967 enabled = NULL;
3968 } else
3969 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003970
Zhao Yakui28c97732009-10-09 11:39:41 +08003971 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003972
3973 /*
3974 * Overlay gets an aggressive default since video jitter is bad.
3975 */
3976 cwm = 2;
3977
Alexander Lam18b21902011-01-03 13:28:56 -05003978 /* Play safe and disable self-refresh before adjusting watermarks. */
3979 if (IS_I945G(dev) || IS_I945GM(dev))
3980 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
3981 else if (IS_I915GM(dev))
3982 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3983
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003984 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003985 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003986 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003987 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00003988 int clock = enabled->mode.clock;
3989 int htotal = enabled->mode.htotal;
3990 int hdisplay = enabled->mode.hdisplay;
3991 int pixel_size = enabled->fb->bits_per_pixel / 8;
3992 unsigned long line_time_us;
3993 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003994
Chris Wilsond2102462011-01-24 17:43:27 +00003995 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003996
3997 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003998 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3999 pixel_size * hdisplay;
4000 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4001 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4002 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004003 if (srwm < 0)
4004 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004005
4006 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004007 I915_WRITE(FW_BLC_SELF,
4008 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4009 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004010 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004011 }
4012
Zhao Yakui28c97732009-10-09 11:39:41 +08004013 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004014 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004015
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004016 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4017 fwater_hi = (cwm & 0x1f);
4018
4019 /* Set request length to 8 cachelines per fetch */
4020 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4021 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004022
4023 I915_WRITE(FW_BLC, fwater_lo);
4024 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004025
Chris Wilsond2102462011-01-24 17:43:27 +00004026 if (HAS_FW_BLC(dev)) {
4027 if (enabled) {
4028 if (IS_I945G(dev) || IS_I945GM(dev))
4029 I915_WRITE(FW_BLC_SELF,
4030 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4031 else if (IS_I915GM(dev))
4032 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4033 DRM_DEBUG_KMS("memory self refresh enabled\n");
4034 } else
4035 DRM_DEBUG_KMS("memory self refresh disabled\n");
4036 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004037}
4038
Chris Wilsond2102462011-01-24 17:43:27 +00004039static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004040{
4041 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004042 struct drm_crtc *crtc;
4043 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004044 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004045
Chris Wilsond2102462011-01-24 17:43:27 +00004046 crtc = single_enabled_crtc(dev);
4047 if (crtc == NULL)
4048 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004049
Chris Wilsond2102462011-01-24 17:43:27 +00004050 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4051 dev_priv->display.get_fifo_size(dev, 0),
4052 crtc->fb->bits_per_pixel / 8,
4053 latency_ns);
4054 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004055 fwater_lo |= (3<<8) | planea_wm;
4056
Zhao Yakui28c97732009-10-09 11:39:41 +08004057 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004058
4059 I915_WRITE(FW_BLC, fwater_lo);
4060}
4061
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004062#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004063#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004064
Jesse Barnesb79d4992010-12-21 13:10:23 -08004065/*
4066 * Check the wm result.
4067 *
4068 * If any calculated watermark values is larger than the maximum value that
4069 * can be programmed into the associated watermark register, that watermark
4070 * must be disabled.
4071 */
4072static bool ironlake_check_srwm(struct drm_device *dev, int level,
4073 int fbc_wm, int display_wm, int cursor_wm,
4074 const struct intel_watermark_params *display,
4075 const struct intel_watermark_params *cursor)
4076{
4077 struct drm_i915_private *dev_priv = dev->dev_private;
4078
4079 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4080 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4081
4082 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4083 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4084 fbc_wm, SNB_FBC_MAX_SRWM, level);
4085
4086 /* fbc has it's own way to disable FBC WM */
4087 I915_WRITE(DISP_ARB_CTL,
4088 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4089 return false;
4090 }
4091
4092 if (display_wm > display->max_wm) {
4093 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4094 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4095 return false;
4096 }
4097
4098 if (cursor_wm > cursor->max_wm) {
4099 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4100 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4101 return false;
4102 }
4103
4104 if (!(fbc_wm || display_wm || cursor_wm)) {
4105 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4106 return false;
4107 }
4108
4109 return true;
4110}
4111
4112/*
4113 * Compute watermark values of WM[1-3],
4114 */
Chris Wilsond2102462011-01-24 17:43:27 +00004115static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4116 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004117 const struct intel_watermark_params *display,
4118 const struct intel_watermark_params *cursor,
4119 int *fbc_wm, int *display_wm, int *cursor_wm)
4120{
Chris Wilsond2102462011-01-24 17:43:27 +00004121 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004122 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004123 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004124 int line_count, line_size;
4125 int small, large;
4126 int entries;
4127
4128 if (!latency_ns) {
4129 *fbc_wm = *display_wm = *cursor_wm = 0;
4130 return false;
4131 }
4132
Chris Wilsond2102462011-01-24 17:43:27 +00004133 crtc = intel_get_crtc_for_plane(dev, plane);
4134 hdisplay = crtc->mode.hdisplay;
4135 htotal = crtc->mode.htotal;
4136 clock = crtc->mode.clock;
4137 pixel_size = crtc->fb->bits_per_pixel / 8;
4138
Jesse Barnesb79d4992010-12-21 13:10:23 -08004139 line_time_us = (htotal * 1000) / clock;
4140 line_count = (latency_ns / line_time_us + 1000) / 1000;
4141 line_size = hdisplay * pixel_size;
4142
4143 /* Use the minimum of the small and large buffer method for primary */
4144 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4145 large = line_count * line_size;
4146
4147 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4148 *display_wm = entries + display->guard_size;
4149
4150 /*
4151 * Spec says:
4152 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4153 */
4154 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4155
4156 /* calculate the self-refresh watermark for display cursor */
4157 entries = line_count * pixel_size * 64;
4158 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4159 *cursor_wm = entries + cursor->guard_size;
4160
4161 return ironlake_check_srwm(dev, level,
4162 *fbc_wm, *display_wm, *cursor_wm,
4163 display, cursor);
4164}
4165
Chris Wilsond2102462011-01-24 17:43:27 +00004166static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004167{
4168 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004169 int fbc_wm, plane_wm, cursor_wm;
4170 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004171
Chris Wilson4ed765f2010-09-11 10:46:47 +01004172 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004173 if (g4x_compute_wm0(dev, 0,
4174 &ironlake_display_wm_info,
4175 ILK_LP0_PLANE_LATENCY,
4176 &ironlake_cursor_wm_info,
4177 ILK_LP0_CURSOR_LATENCY,
4178 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004179 I915_WRITE(WM0_PIPEA_ILK,
4180 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4181 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4182 " plane %d, " "cursor: %d\n",
4183 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004184 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004185 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004186
Chris Wilson9f405102011-05-12 22:17:14 +01004187 if (g4x_compute_wm0(dev, 1,
4188 &ironlake_display_wm_info,
4189 ILK_LP0_PLANE_LATENCY,
4190 &ironlake_cursor_wm_info,
4191 ILK_LP0_CURSOR_LATENCY,
4192 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004193 I915_WRITE(WM0_PIPEB_ILK,
4194 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4195 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4196 " plane %d, cursor: %d\n",
4197 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004198 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004199 }
4200
4201 /*
4202 * Calculate and update the self-refresh watermark only when one
4203 * display plane is used.
4204 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004205 I915_WRITE(WM3_LP_ILK, 0);
4206 I915_WRITE(WM2_LP_ILK, 0);
4207 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004208
Chris Wilsond2102462011-01-24 17:43:27 +00004209 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004210 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004211 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004212
Jesse Barnesb79d4992010-12-21 13:10:23 -08004213 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004214 if (!ironlake_compute_srwm(dev, 1, enabled,
4215 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004216 &ironlake_display_srwm_info,
4217 &ironlake_cursor_srwm_info,
4218 &fbc_wm, &plane_wm, &cursor_wm))
4219 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004220
Jesse Barnesb79d4992010-12-21 13:10:23 -08004221 I915_WRITE(WM1_LP_ILK,
4222 WM1_LP_SR_EN |
4223 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4224 (fbc_wm << WM1_LP_FBC_SHIFT) |
4225 (plane_wm << WM1_LP_SR_SHIFT) |
4226 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004227
Jesse Barnesb79d4992010-12-21 13:10:23 -08004228 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004229 if (!ironlake_compute_srwm(dev, 2, enabled,
4230 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004231 &ironlake_display_srwm_info,
4232 &ironlake_cursor_srwm_info,
4233 &fbc_wm, &plane_wm, &cursor_wm))
4234 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004235
Jesse Barnesb79d4992010-12-21 13:10:23 -08004236 I915_WRITE(WM2_LP_ILK,
4237 WM2_LP_EN |
4238 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4239 (fbc_wm << WM1_LP_FBC_SHIFT) |
4240 (plane_wm << WM1_LP_SR_SHIFT) |
4241 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004242
4243 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004244 * WM3 is unsupported on ILK, probably because we don't have latency
4245 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004246 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004247}
4248
Chris Wilsond2102462011-01-24 17:43:27 +00004249static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004250{
4251 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004252 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004253 int fbc_wm, plane_wm, cursor_wm;
4254 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004255
4256 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004257 if (g4x_compute_wm0(dev, 0,
4258 &sandybridge_display_wm_info, latency,
4259 &sandybridge_cursor_wm_info, latency,
4260 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004261 I915_WRITE(WM0_PIPEA_ILK,
4262 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4263 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4264 " plane %d, " "cursor: %d\n",
4265 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004266 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004267 }
4268
Chris Wilson9f405102011-05-12 22:17:14 +01004269 if (g4x_compute_wm0(dev, 1,
4270 &sandybridge_display_wm_info, latency,
4271 &sandybridge_cursor_wm_info, latency,
4272 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004273 I915_WRITE(WM0_PIPEB_ILK,
4274 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4275 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4276 " plane %d, cursor: %d\n",
4277 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004278 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004279 }
4280
4281 /*
4282 * Calculate and update the self-refresh watermark only when one
4283 * display plane is used.
4284 *
4285 * SNB support 3 levels of watermark.
4286 *
4287 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4288 * and disabled in the descending order
4289 *
4290 */
4291 I915_WRITE(WM3_LP_ILK, 0);
4292 I915_WRITE(WM2_LP_ILK, 0);
4293 I915_WRITE(WM1_LP_ILK, 0);
4294
Chris Wilsond2102462011-01-24 17:43:27 +00004295 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004296 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004297 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004298
4299 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004300 if (!ironlake_compute_srwm(dev, 1, enabled,
4301 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004302 &sandybridge_display_srwm_info,
4303 &sandybridge_cursor_srwm_info,
4304 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004305 return;
4306
4307 I915_WRITE(WM1_LP_ILK,
4308 WM1_LP_SR_EN |
4309 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4310 (fbc_wm << WM1_LP_FBC_SHIFT) |
4311 (plane_wm << WM1_LP_SR_SHIFT) |
4312 cursor_wm);
4313
4314 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004315 if (!ironlake_compute_srwm(dev, 2, enabled,
4316 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004317 &sandybridge_display_srwm_info,
4318 &sandybridge_cursor_srwm_info,
4319 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004320 return;
4321
4322 I915_WRITE(WM2_LP_ILK,
4323 WM2_LP_EN |
4324 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4325 (fbc_wm << WM1_LP_FBC_SHIFT) |
4326 (plane_wm << WM1_LP_SR_SHIFT) |
4327 cursor_wm);
4328
4329 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004330 if (!ironlake_compute_srwm(dev, 3, enabled,
4331 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004332 &sandybridge_display_srwm_info,
4333 &sandybridge_cursor_srwm_info,
4334 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004335 return;
4336
4337 I915_WRITE(WM3_LP_ILK,
4338 WM3_LP_EN |
4339 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4340 (fbc_wm << WM1_LP_FBC_SHIFT) |
4341 (plane_wm << WM1_LP_SR_SHIFT) |
4342 cursor_wm);
4343}
4344
Shaohua Li7662c8b2009-06-26 11:23:55 +08004345/**
4346 * intel_update_watermarks - update FIFO watermark values based on current modes
4347 *
4348 * Calculate watermark values for the various WM regs based on current mode
4349 * and plane configuration.
4350 *
4351 * There are several cases to deal with here:
4352 * - normal (i.e. non-self-refresh)
4353 * - self-refresh (SR) mode
4354 * - lines are large relative to FIFO size (buffer can hold up to 2)
4355 * - lines are small relative to FIFO size (buffer can hold more than 2
4356 * lines), so need to account for TLB latency
4357 *
4358 * The normal calculation is:
4359 * watermark = dotclock * bytes per pixel * latency
4360 * where latency is platform & configuration dependent (we assume pessimal
4361 * values here).
4362 *
4363 * The SR calculation is:
4364 * watermark = (trunc(latency/line time)+1) * surface width *
4365 * bytes per pixel
4366 * where
4367 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004368 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004369 * and latency is assumed to be high, as above.
4370 *
4371 * The final value programmed to the register should always be rounded up,
4372 * and include an extra 2 entries to account for clock crossings.
4373 *
4374 * We don't use the sprite, so we can ignore that. And on Crestline we have
4375 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004376 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004377static void intel_update_watermarks(struct drm_device *dev)
4378{
Jesse Barnese70236a2009-09-21 10:42:27 -07004379 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004380
Chris Wilsond2102462011-01-24 17:43:27 +00004381 if (dev_priv->display.update_wm)
4382 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004383}
4384
Chris Wilsona7615032011-01-12 17:04:08 +00004385static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4386{
4387 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4388}
4389
Jesse Barnes5a354202011-06-24 12:19:22 -07004390/**
4391 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4392 * @crtc: CRTC structure
4393 *
4394 * A pipe may be connected to one or more outputs. Based on the depth of the
4395 * attached framebuffer, choose a good color depth to use on the pipe.
4396 *
4397 * If possible, match the pipe depth to the fb depth. In some cases, this
4398 * isn't ideal, because the connected output supports a lesser or restricted
4399 * set of depths. Resolve that here:
4400 * LVDS typically supports only 6bpc, so clamp down in that case
4401 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4402 * Displays may support a restricted set as well, check EDID and clamp as
4403 * appropriate.
4404 *
4405 * RETURNS:
4406 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4407 * true if they don't match).
4408 */
4409static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
4410 unsigned int *pipe_bpp)
4411{
4412 struct drm_device *dev = crtc->dev;
4413 struct drm_i915_private *dev_priv = dev->dev_private;
4414 struct drm_encoder *encoder;
4415 struct drm_connector *connector;
4416 unsigned int display_bpc = UINT_MAX, bpc;
4417
4418 /* Walk the encoders & connectors on this crtc, get min bpc */
4419 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4420 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4421
4422 if (encoder->crtc != crtc)
4423 continue;
4424
4425 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4426 unsigned int lvds_bpc;
4427
4428 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4429 LVDS_A3_POWER_UP)
4430 lvds_bpc = 8;
4431 else
4432 lvds_bpc = 6;
4433
4434 if (lvds_bpc < display_bpc) {
4435 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
4436 display_bpc = lvds_bpc;
4437 }
4438 continue;
4439 }
4440
4441 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4442 /* Use VBT settings if we have an eDP panel */
4443 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4444
4445 if (edp_bpc < display_bpc) {
4446 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
4447 display_bpc = edp_bpc;
4448 }
4449 continue;
4450 }
4451
4452 /* Not one of the known troublemakers, check the EDID */
4453 list_for_each_entry(connector, &dev->mode_config.connector_list,
4454 head) {
4455 if (connector->encoder != encoder)
4456 continue;
4457
4458 if (connector->display_info.bpc < display_bpc) {
4459 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
4460 display_bpc = connector->display_info.bpc;
4461 }
4462 }
4463
4464 /*
4465 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4466 * through, clamp it down. (Note: >12bpc will be caught below.)
4467 */
4468 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4469 if (display_bpc > 8 && display_bpc < 12) {
4470 DRM_DEBUG_DRIVER("forcing bpc to 12 for HDMI\n");
4471 display_bpc = 12;
4472 } else {
4473 DRM_DEBUG_DRIVER("forcing bpc to 8 for HDMI\n");
4474 display_bpc = 8;
4475 }
4476 }
4477 }
4478
4479 /*
4480 * We could just drive the pipe at the highest bpc all the time and
4481 * enable dithering as needed, but that costs bandwidth. So choose
4482 * the minimum value that expresses the full color range of the fb but
4483 * also stays within the max display bpc discovered above.
4484 */
4485
4486 switch (crtc->fb->depth) {
4487 case 8:
4488 bpc = 8; /* since we go through a colormap */
4489 break;
4490 case 15:
4491 case 16:
4492 bpc = 6; /* min is 18bpp */
4493 break;
4494 case 24:
4495 bpc = min((unsigned int)8, display_bpc);
4496 break;
4497 case 30:
4498 bpc = min((unsigned int)10, display_bpc);
4499 break;
4500 case 48:
4501 bpc = min((unsigned int)12, display_bpc);
4502 break;
4503 default:
4504 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4505 bpc = min((unsigned int)8, display_bpc);
4506 break;
4507 }
4508
4509 DRM_DEBUG_DRIVER("setting pipe bpc to %d (max display bpc %d)\n",
4510 bpc, display_bpc);
4511
4512 *pipe_bpp = bpc * 3;
4513
4514 return display_bpc != bpc;
4515}
4516
Eric Anholtf5640482011-03-30 13:01:02 -07004517static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4518 struct drm_display_mode *mode,
4519 struct drm_display_mode *adjusted_mode,
4520 int x, int y,
4521 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004522{
4523 struct drm_device *dev = crtc->dev;
4524 struct drm_i915_private *dev_priv = dev->dev_private;
4525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4526 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004527 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004528 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004529 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004530 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004531 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004532 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004533 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004534 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004535 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004536 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07004537 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004538 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004539
Chris Wilson5eddb702010-09-11 13:48:45 +01004540 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4541 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004542 continue;
4543
Chris Wilson5eddb702010-09-11 13:48:45 +01004544 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004545 case INTEL_OUTPUT_LVDS:
4546 is_lvds = true;
4547 break;
4548 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004549 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004550 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004551 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004552 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004553 break;
4554 case INTEL_OUTPUT_DVO:
4555 is_dvo = true;
4556 break;
4557 case INTEL_OUTPUT_TVOUT:
4558 is_tv = true;
4559 break;
4560 case INTEL_OUTPUT_ANALOG:
4561 is_crt = true;
4562 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004563 case INTEL_OUTPUT_DISPLAYPORT:
4564 is_dp = true;
4565 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004566 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004567
Eric Anholtc751ce42010-03-25 11:48:48 -07004568 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004569 }
4570
Chris Wilsona7615032011-01-12 17:04:08 +00004571 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004572 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004573 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004574 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004575 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004576 refclk = 96000;
4577 } else {
4578 refclk = 48000;
4579 }
4580
Ma Lingd4906092009-03-18 20:13:27 +08004581 /*
4582 * Returns a set of divisors for the desired target clock with the given
4583 * refclk, or FALSE. The returned values represent the clock equation:
4584 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4585 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004586 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004587 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004588 if (!ok) {
4589 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf5640482011-03-30 13:01:02 -07004590 return -EINVAL;
4591 }
4592
4593 /* Ensure that the cursor is valid for the new mode before changing... */
4594 intel_crtc_update_cursor(crtc, true);
4595
4596 if (is_lvds && dev_priv->lvds_downclock_avail) {
4597 has_reduced_clock = limit->find_pll(limit, crtc,
4598 dev_priv->lvds_downclock,
4599 refclk,
4600 &reduced_clock);
4601 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4602 /*
4603 * If the different P is found, it means that we can't
4604 * switch the display clock by using the FP0/FP1.
4605 * In such case we will disable the LVDS downclock
4606 * feature.
4607 */
4608 DRM_DEBUG_KMS("Different P is found for "
4609 "LVDS clock/downclock\n");
4610 has_reduced_clock = 0;
4611 }
4612 }
4613 /* SDVO TV has fixed PLL values depend on its clock range,
4614 this mirrors vbios setting. */
4615 if (is_sdvo && is_tv) {
4616 if (adjusted_mode->clock >= 100000
4617 && adjusted_mode->clock < 140500) {
4618 clock.p1 = 2;
4619 clock.p2 = 10;
4620 clock.n = 3;
4621 clock.m1 = 16;
4622 clock.m2 = 8;
4623 } else if (adjusted_mode->clock >= 140500
4624 && adjusted_mode->clock <= 200000) {
4625 clock.p1 = 1;
4626 clock.p2 = 10;
4627 clock.n = 6;
4628 clock.m1 = 12;
4629 clock.m2 = 8;
4630 }
4631 }
4632
Eric Anholtf5640482011-03-30 13:01:02 -07004633 if (IS_PINEVIEW(dev)) {
4634 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4635 if (has_reduced_clock)
4636 fp2 = (1 << reduced_clock.n) << 16 |
4637 reduced_clock.m1 << 8 | reduced_clock.m2;
4638 } else {
4639 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4640 if (has_reduced_clock)
4641 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4642 reduced_clock.m2;
4643 }
4644
Eric Anholt929c77f2011-03-30 13:01:04 -07004645 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf5640482011-03-30 13:01:02 -07004646
4647 if (!IS_GEN2(dev)) {
4648 if (is_lvds)
4649 dpll |= DPLLB_MODE_LVDS;
4650 else
4651 dpll |= DPLLB_MODE_DAC_SERIAL;
4652 if (is_sdvo) {
4653 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4654 if (pixel_multiplier > 1) {
4655 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4656 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf5640482011-03-30 13:01:02 -07004657 }
4658 dpll |= DPLL_DVO_HIGH_SPEED;
4659 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004660 if (is_dp)
Eric Anholtf5640482011-03-30 13:01:02 -07004661 dpll |= DPLL_DVO_HIGH_SPEED;
4662
4663 /* compute bitmask from p1 value */
4664 if (IS_PINEVIEW(dev))
4665 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4666 else {
4667 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf5640482011-03-30 13:01:02 -07004668 if (IS_G4X(dev) && has_reduced_clock)
4669 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4670 }
4671 switch (clock.p2) {
4672 case 5:
4673 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4674 break;
4675 case 7:
4676 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4677 break;
4678 case 10:
4679 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4680 break;
4681 case 14:
4682 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4683 break;
4684 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004685 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf5640482011-03-30 13:01:02 -07004686 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4687 } else {
4688 if (is_lvds) {
4689 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4690 } else {
4691 if (clock.p1 == 2)
4692 dpll |= PLL_P1_DIVIDE_BY_TWO;
4693 else
4694 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4695 if (clock.p2 == 4)
4696 dpll |= PLL_P2_DIVIDE_BY_4;
4697 }
4698 }
4699
4700 if (is_sdvo && is_tv)
4701 dpll |= PLL_REF_INPUT_TVCLKINBC;
4702 else if (is_tv)
4703 /* XXX: just matching BIOS for now */
4704 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4705 dpll |= 3;
4706 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4707 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4708 else
4709 dpll |= PLL_REF_INPUT_DREFCLK;
4710
4711 /* setup pipeconf */
4712 pipeconf = I915_READ(PIPECONF(pipe));
4713
4714 /* Set up the display plane register */
4715 dspcntr = DISPPLANE_GAMMA_ENABLE;
4716
4717 /* Ironlake's plane is forced to pipe, bit 24 is to
4718 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07004719 if (pipe == 0)
4720 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4721 else
4722 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf5640482011-03-30 13:01:02 -07004723
4724 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4725 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4726 * core speed.
4727 *
4728 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4729 * pipe == 0 check?
4730 */
4731 if (mode->clock >
4732 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4733 pipeconf |= PIPECONF_DOUBLE_WIDE;
4734 else
4735 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4736 }
4737
Eric Anholt929c77f2011-03-30 13:01:04 -07004738 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf5640482011-03-30 13:01:02 -07004739
4740 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4741 drm_mode_debug_printmodeline(mode);
4742
Eric Anholtfae14982011-03-30 13:01:09 -07004743 I915_WRITE(FP0(pipe), fp);
4744 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf5640482011-03-30 13:01:02 -07004745
Eric Anholtfae14982011-03-30 13:01:09 -07004746 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004747 udelay(150);
Eric Anholtf5640482011-03-30 13:01:02 -07004748
Eric Anholtf5640482011-03-30 13:01:02 -07004749 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4750 * This is an exception to the general rule that mode_set doesn't turn
4751 * things on.
4752 */
4753 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004754 temp = I915_READ(LVDS);
Eric Anholtf5640482011-03-30 13:01:02 -07004755 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4756 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07004757 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf5640482011-03-30 13:01:02 -07004758 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07004759 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf5640482011-03-30 13:01:02 -07004760 }
4761 /* set the corresponsding LVDS_BORDER bit */
4762 temp |= dev_priv->lvds_border_bits;
4763 /* Set the B0-B3 data pairs corresponding to whether we're going to
4764 * set the DPLLs for dual-channel mode or not.
4765 */
4766 if (clock.p2 == 7)
4767 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4768 else
4769 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4770
4771 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4772 * appropriately here, but we need to look more thoroughly into how
4773 * panels behave in the two modes.
4774 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004775 /* set the dithering flag on LVDS as needed */
4776 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf5640482011-03-30 13:01:02 -07004777 if (dev_priv->lvds_dither)
4778 temp |= LVDS_ENABLE_DITHER;
4779 else
4780 temp &= ~LVDS_ENABLE_DITHER;
4781 }
4782 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4783 lvds_sync |= LVDS_HSYNC_POLARITY;
4784 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4785 lvds_sync |= LVDS_VSYNC_POLARITY;
4786 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4787 != lvds_sync) {
4788 char flags[2] = "-+";
4789 DRM_INFO("Changing LVDS panel from "
4790 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
4791 flags[!(temp & LVDS_HSYNC_POLARITY)],
4792 flags[!(temp & LVDS_VSYNC_POLARITY)],
4793 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
4794 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
4795 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4796 temp |= lvds_sync;
4797 }
Eric Anholtfae14982011-03-30 13:01:09 -07004798 I915_WRITE(LVDS, temp);
Eric Anholtf5640482011-03-30 13:01:02 -07004799 }
4800
Eric Anholt929c77f2011-03-30 13:01:04 -07004801 if (is_dp) {
Eric Anholtf5640482011-03-30 13:01:02 -07004802 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf5640482011-03-30 13:01:02 -07004803 }
4804
Eric Anholtfae14982011-03-30 13:01:09 -07004805 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf5640482011-03-30 13:01:02 -07004806
Eric Anholtc713bb02011-03-30 13:01:05 -07004807 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07004808 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004809 udelay(150);
Eric Anholtf5640482011-03-30 13:01:02 -07004810
Eric Anholtc713bb02011-03-30 13:01:05 -07004811 if (INTEL_INFO(dev)->gen >= 4) {
4812 temp = 0;
4813 if (is_sdvo) {
4814 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4815 if (temp > 1)
4816 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4817 else
4818 temp = 0;
Eric Anholtf5640482011-03-30 13:01:02 -07004819 }
Eric Anholtc713bb02011-03-30 13:01:05 -07004820 I915_WRITE(DPLL_MD(pipe), temp);
4821 } else {
4822 /* The pixel multiplier can only be updated once the
4823 * DPLL is enabled and the clocks are stable.
4824 *
4825 * So write it again.
4826 */
Eric Anholtfae14982011-03-30 13:01:09 -07004827 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf5640482011-03-30 13:01:02 -07004828 }
4829
4830 intel_crtc->lowfreq_avail = false;
4831 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07004832 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf5640482011-03-30 13:01:02 -07004833 intel_crtc->lowfreq_avail = true;
4834 if (HAS_PIPE_CXSR(dev)) {
4835 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4836 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4837 }
4838 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07004839 I915_WRITE(FP1(pipe), fp);
Eric Anholtf5640482011-03-30 13:01:02 -07004840 if (HAS_PIPE_CXSR(dev)) {
4841 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4842 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4843 }
4844 }
4845
4846 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4847 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4848 /* the chip adds 2 halflines automatically */
4849 adjusted_mode->crtc_vdisplay -= 1;
4850 adjusted_mode->crtc_vtotal -= 1;
4851 adjusted_mode->crtc_vblank_start -= 1;
4852 adjusted_mode->crtc_vblank_end -= 1;
4853 adjusted_mode->crtc_vsync_end -= 1;
4854 adjusted_mode->crtc_vsync_start -= 1;
4855 } else
4856 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4857
4858 I915_WRITE(HTOTAL(pipe),
4859 (adjusted_mode->crtc_hdisplay - 1) |
4860 ((adjusted_mode->crtc_htotal - 1) << 16));
4861 I915_WRITE(HBLANK(pipe),
4862 (adjusted_mode->crtc_hblank_start - 1) |
4863 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4864 I915_WRITE(HSYNC(pipe),
4865 (adjusted_mode->crtc_hsync_start - 1) |
4866 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4867
4868 I915_WRITE(VTOTAL(pipe),
4869 (adjusted_mode->crtc_vdisplay - 1) |
4870 ((adjusted_mode->crtc_vtotal - 1) << 16));
4871 I915_WRITE(VBLANK(pipe),
4872 (adjusted_mode->crtc_vblank_start - 1) |
4873 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4874 I915_WRITE(VSYNC(pipe),
4875 (adjusted_mode->crtc_vsync_start - 1) |
4876 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4877
4878 /* pipesrc and dspsize control the size that is scaled from,
4879 * which should always be the user's requested size.
4880 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004881 I915_WRITE(DSPSIZE(plane),
4882 ((mode->vdisplay - 1) << 16) |
4883 (mode->hdisplay - 1));
4884 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf5640482011-03-30 13:01:02 -07004885 I915_WRITE(PIPESRC(pipe),
4886 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4887
Eric Anholtf5640482011-03-30 13:01:02 -07004888 I915_WRITE(PIPECONF(pipe), pipeconf);
4889 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004890 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf5640482011-03-30 13:01:02 -07004891
4892 intel_wait_for_vblank(dev, pipe);
4893
Eric Anholtf5640482011-03-30 13:01:02 -07004894 I915_WRITE(DSPCNTR(plane), dspcntr);
4895 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07004896 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf5640482011-03-30 13:01:02 -07004897
4898 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4899
4900 intel_update_watermarks(dev);
4901
Eric Anholtf5640482011-03-30 13:01:02 -07004902 return ret;
4903}
4904
4905static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4906 struct drm_display_mode *mode,
4907 struct drm_display_mode *adjusted_mode,
4908 int x, int y,
4909 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004910{
4911 struct drm_device *dev = crtc->dev;
4912 struct drm_i915_private *dev_priv = dev->dev_private;
4913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4914 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004915 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004916 int refclk, num_connectors = 0;
4917 intel_clock_t clock, reduced_clock;
4918 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004919 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004920 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
4921 struct intel_encoder *has_edp_encoder = NULL;
4922 struct drm_mode_config *mode_config = &dev->mode_config;
4923 struct intel_encoder *encoder;
4924 const intel_limit_t *limit;
4925 int ret;
4926 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004927 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08004928 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07004929 int target_clock, pixel_multiplier, lane, link_bw, factor;
4930 unsigned int pipe_bpp;
4931 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08004932
Jesse Barnes79e53942008-11-07 14:24:08 -08004933 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4934 if (encoder->base.crtc != crtc)
4935 continue;
4936
4937 switch (encoder->type) {
4938 case INTEL_OUTPUT_LVDS:
4939 is_lvds = true;
4940 break;
4941 case INTEL_OUTPUT_SDVO:
4942 case INTEL_OUTPUT_HDMI:
4943 is_sdvo = true;
4944 if (encoder->needs_tv_clock)
4945 is_tv = true;
4946 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004947 case INTEL_OUTPUT_TVOUT:
4948 is_tv = true;
4949 break;
4950 case INTEL_OUTPUT_ANALOG:
4951 is_crt = true;
4952 break;
4953 case INTEL_OUTPUT_DISPLAYPORT:
4954 is_dp = true;
4955 break;
4956 case INTEL_OUTPUT_EDP:
4957 has_edp_encoder = encoder;
4958 break;
4959 }
4960
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004961 num_connectors++;
4962 }
4963
Jesse Barnes79e53942008-11-07 14:24:08 -08004964 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004965 refclk = dev_priv->lvds_ssc_freq * 1000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004966 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004967 refclk / 1000);
Eric Anholta07d6782011-03-30 13:01:08 -07004968 } else {
Jesse Barnes79e53942008-11-07 14:24:08 -08004969 refclk = 96000;
Eric Anholt8febb292011-03-30 13:01:07 -07004970 if (!has_edp_encoder ||
4971 intel_encoder_is_pch_edp(&has_edp_encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08004972 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004973 }
4974
4975 /*
4976 * Returns a set of divisors for the desired target clock with the given
4977 * refclk, or FALSE. The returned values represent the clock equation:
4978 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4979 */
4980 limit = intel_limit(crtc, refclk);
4981 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
4982 if (!ok) {
4983 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004984 return -EINVAL;
4985 }
4986
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004987 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004988 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004989
Zhao Yakuiddc90032010-01-06 22:05:56 +08004990 if (is_lvds && dev_priv->lvds_downclock_avail) {
4991 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004992 dev_priv->lvds_downclock,
4993 refclk,
4994 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004995 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4996 /*
4997 * If the different P is found, it means that we can't
4998 * switch the display clock by using the FP0/FP1.
4999 * In such case we will disable the LVDS downclock
5000 * feature.
5001 */
5002 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01005003 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005004 has_reduced_clock = 0;
5005 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005006 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005007 /* SDVO TV has fixed PLL values depend on its clock range,
5008 this mirrors vbios setting. */
5009 if (is_sdvo && is_tv) {
5010 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01005011 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005012 clock.p1 = 2;
5013 clock.p2 = 10;
5014 clock.n = 3;
5015 clock.m1 = 16;
5016 clock.m2 = 8;
5017 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01005018 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005019 clock.p1 = 1;
5020 clock.p2 = 10;
5021 clock.n = 6;
5022 clock.m1 = 12;
5023 clock.m2 = 8;
5024 }
5025 }
5026
Zhenyu Wang2c072452009-06-05 15:38:42 +08005027 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005028 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5029 lane = 0;
5030 /* CPU eDP doesn't require FDI link, so just set DP M/N
5031 according to current link config */
5032 if (has_edp_encoder &&
5033 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5034 target_clock = mode->clock;
5035 intel_edp_link_config(has_edp_encoder,
5036 &lane, &link_bw);
5037 } else {
5038 /* [e]DP over FDI requires target mode clock
5039 instead of link clock */
5040 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005041 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07005042 else
5043 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01005044
Eric Anholt8febb292011-03-30 13:01:07 -07005045 /* FDI is a binary signal running at ~2.7GHz, encoding
5046 * each output octet as 10 bits. The actual frequency
5047 * is stored as a divider into a 100MHz clock, and the
5048 * mode pixel clock is stored in units of 1KHz.
5049 * Hence the bw of each lane in terms of the mode signal
5050 * is:
5051 */
5052 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005053 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005054
Eric Anholt8febb292011-03-30 13:01:07 -07005055 /* determine panel color depth */
5056 temp = I915_READ(PIPECONF(pipe));
5057 temp &= ~PIPE_BPC_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005058 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp);
5059 switch (pipe_bpp) {
5060 case 18:
5061 temp |= PIPE_6BPC;
5062 break;
5063 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07005064 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005065 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005066 case 30:
5067 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005068 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005069 case 36:
5070 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005071 break;
5072 default:
Jesse Barnes5a354202011-06-24 12:19:22 -07005073 WARN(1, "intel_choose_pipe_bpp returned invalid value\n");
5074 temp |= PIPE_8BPC;
5075 pipe_bpp = 24;
5076 break;
Eric Anholt8febb292011-03-30 13:01:07 -07005077 }
5078
Jesse Barnes5a354202011-06-24 12:19:22 -07005079 intel_crtc->bpp = pipe_bpp;
5080 I915_WRITE(PIPECONF(pipe), temp);
5081
Eric Anholt8febb292011-03-30 13:01:07 -07005082 if (!lane) {
5083 /*
5084 * Account for spread spectrum to avoid
5085 * oversubscribing the link. Max center spread
5086 * is 2.5%; use 5% for safety's sake.
5087 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005088 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005089 lane = bps / (link_bw * 8) + 1;
5090 }
5091
5092 intel_crtc->fdi_lanes = lane;
5093
5094 if (pixel_multiplier > 1)
5095 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005096 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5097 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005098
Zhenyu Wangc038e512009-10-19 15:43:48 +08005099 /* Ironlake: try to setup display ref clock before DPLL
5100 * enabling. This is only under driver's control after
5101 * PCH B stepping, previous chipset stepping should be
5102 * ignoring this setting.
5103 */
Eric Anholt8febb292011-03-30 13:01:07 -07005104 temp = I915_READ(PCH_DREF_CONTROL);
5105 /* Always enable nonspread source */
5106 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
5107 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
5108 temp &= ~DREF_SSC_SOURCE_MASK;
5109 temp |= DREF_SSC_SOURCE_ENABLE;
5110 I915_WRITE(PCH_DREF_CONTROL, temp);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00005111
Eric Anholt8febb292011-03-30 13:01:07 -07005112 POSTING_READ(PCH_DREF_CONTROL);
5113 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00005114
Eric Anholt8febb292011-03-30 13:01:07 -07005115 if (has_edp_encoder) {
5116 if (intel_panel_use_ssc(dev_priv)) {
5117 temp |= DREF_SSC1_ENABLE;
Chris Wilsonfc9a2222011-02-17 17:14:34 +00005118 I915_WRITE(PCH_DREF_CONTROL, temp);
Eric Anholt8febb292011-03-30 13:01:07 -07005119
Chris Wilsonfc9a2222011-02-17 17:14:34 +00005120 POSTING_READ(PCH_DREF_CONTROL);
5121 udelay(200);
5122 }
Eric Anholt8febb292011-03-30 13:01:07 -07005123 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5124
5125 /* Enable CPU source on CPU attached eDP */
5126 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5127 if (intel_panel_use_ssc(dev_priv))
5128 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5129 else
5130 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5131 } else {
5132 /* Enable SSC on PCH eDP if needed */
5133 if (intel_panel_use_ssc(dev_priv)) {
5134 DRM_ERROR("enabling SSC on PCH\n");
5135 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
5136 }
5137 }
5138 I915_WRITE(PCH_DREF_CONTROL, temp);
5139 POSTING_READ(PCH_DREF_CONTROL);
5140 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00005141 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08005142
Eric Anholta07d6782011-03-30 13:01:08 -07005143 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5144 if (has_reduced_clock)
5145 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5146 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005147
Chris Wilsonc1858122010-12-03 21:35:48 +00005148 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005149 factor = 21;
5150 if (is_lvds) {
5151 if ((intel_panel_use_ssc(dev_priv) &&
5152 dev_priv->lvds_ssc_freq == 100) ||
5153 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5154 factor = 25;
5155 } else if (is_sdvo && is_tv)
5156 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005157
Eric Anholt8febb292011-03-30 13:01:07 -07005158 if (clock.m1 < factor * clock.n)
5159 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005160
Chris Wilson5eddb702010-09-11 13:48:45 +01005161 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005162
Eric Anholta07d6782011-03-30 13:01:08 -07005163 if (is_lvds)
5164 dpll |= DPLLB_MODE_LVDS;
5165 else
5166 dpll |= DPLLB_MODE_DAC_SERIAL;
5167 if (is_sdvo) {
5168 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5169 if (pixel_multiplier > 1) {
5170 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005171 }
Eric Anholta07d6782011-03-30 13:01:08 -07005172 dpll |= DPLL_DVO_HIGH_SPEED;
5173 }
5174 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5175 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005176
Eric Anholta07d6782011-03-30 13:01:08 -07005177 /* compute bitmask from p1 value */
5178 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5179 /* also FPA1 */
5180 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5181
5182 switch (clock.p2) {
5183 case 5:
5184 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5185 break;
5186 case 7:
5187 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5188 break;
5189 case 10:
5190 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5191 break;
5192 case 14:
5193 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5194 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005195 }
5196
5197 if (is_sdvo && is_tv)
5198 dpll |= PLL_REF_INPUT_TVCLKINBC;
5199 else if (is_tv)
5200 /* XXX: just matching BIOS for now */
5201 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5202 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005203 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005204 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5205 else
5206 dpll |= PLL_REF_INPUT_DREFCLK;
5207
5208 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005209 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005210
5211 /* Set up the display plane register */
5212 dspcntr = DISPPLANE_GAMMA_ENABLE;
5213
Zhao Yakui28c97732009-10-09 11:39:41 +08005214 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08005215 drm_mode_debug_printmodeline(mode);
5216
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005217 /* PCH eDP needs FDI, but CPU eDP does not */
5218 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005219 I915_WRITE(PCH_FP0(pipe), fp);
5220 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005221
Eric Anholtfae14982011-03-30 13:01:09 -07005222 POSTING_READ(PCH_DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005223 udelay(150);
5224 }
5225
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005226 /* enable transcoder DPLL */
5227 if (HAS_PCH_CPT(dev)) {
5228 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005229 switch (pipe) {
5230 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01005231 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005232 break;
5233 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01005234 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005235 break;
5236 case 2:
5237 /* FIXME: manage transcoder PLLs? */
5238 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
5239 break;
5240 default:
5241 BUG();
5242 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005243 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01005244
5245 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005246 udelay(150);
5247 }
5248
Jesse Barnes79e53942008-11-07 14:24:08 -08005249 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5250 * This is an exception to the general rule that mode_set doesn't turn
5251 * things on.
5252 */
5253 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005254 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005255 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005256 if (pipe == 1) {
5257 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005258 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005259 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005260 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005261 } else {
5262 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005263 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005264 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005265 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005266 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005267 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005268 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005269 /* Set the B0-B3 data pairs corresponding to whether we're going to
5270 * set the DPLLs for dual-channel mode or not.
5271 */
5272 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005273 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005274 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005275 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005276
5277 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5278 * appropriately here, but we need to look more thoroughly into how
5279 * panels behave in the two modes.
5280 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005281 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5282 lvds_sync |= LVDS_HSYNC_POLARITY;
5283 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5284 lvds_sync |= LVDS_VSYNC_POLARITY;
5285 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5286 != lvds_sync) {
5287 char flags[2] = "-+";
5288 DRM_INFO("Changing LVDS panel from "
5289 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5290 flags[!(temp & LVDS_HSYNC_POLARITY)],
5291 flags[!(temp & LVDS_VSYNC_POLARITY)],
5292 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5293 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5294 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5295 temp |= lvds_sync;
5296 }
Eric Anholtfae14982011-03-30 13:01:09 -07005297 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005298 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005299
Eric Anholt8febb292011-03-30 13:01:07 -07005300 pipeconf &= ~PIPECONF_DITHER_EN;
5301 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005302 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07005303 pipeconf |= PIPECONF_DITHER_EN;
5304 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
Jesse Barnes434ed092010-09-07 14:48:06 -07005305 }
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005306 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005307 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005308 } else {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005309 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005310 I915_WRITE(TRANSDATA_M1(pipe), 0);
5311 I915_WRITE(TRANSDATA_N1(pipe), 0);
5312 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5313 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005314 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005315
Eric Anholt8febb292011-03-30 13:01:07 -07005316 if (!has_edp_encoder ||
5317 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005318 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005319
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005320 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005321 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005322 udelay(150);
5323
Eric Anholt8febb292011-03-30 13:01:07 -07005324 /* The pixel multiplier can only be updated once the
5325 * DPLL is enabled and the clocks are stable.
5326 *
5327 * So write it again.
5328 */
Eric Anholtfae14982011-03-30 13:01:09 -07005329 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005330 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005331
Chris Wilson5eddb702010-09-11 13:48:45 +01005332 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005333 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005334 I915_WRITE(PCH_FP1(pipe), fp2);
Jesse Barnes652c3932009-08-17 13:31:43 -07005335 intel_crtc->lowfreq_avail = true;
5336 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005337 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005338 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5339 }
5340 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005341 I915_WRITE(PCH_FP1(pipe), fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005342 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005343 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005344 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5345 }
5346 }
5347
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005348 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5349 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5350 /* the chip adds 2 halflines automatically */
5351 adjusted_mode->crtc_vdisplay -= 1;
5352 adjusted_mode->crtc_vtotal -= 1;
5353 adjusted_mode->crtc_vblank_start -= 1;
5354 adjusted_mode->crtc_vblank_end -= 1;
5355 adjusted_mode->crtc_vsync_end -= 1;
5356 adjusted_mode->crtc_vsync_start -= 1;
5357 } else
5358 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5359
Chris Wilson5eddb702010-09-11 13:48:45 +01005360 I915_WRITE(HTOTAL(pipe),
5361 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005362 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005363 I915_WRITE(HBLANK(pipe),
5364 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005365 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005366 I915_WRITE(HSYNC(pipe),
5367 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005368 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005369
5370 I915_WRITE(VTOTAL(pipe),
5371 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005372 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005373 I915_WRITE(VBLANK(pipe),
5374 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005375 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005376 I915_WRITE(VSYNC(pipe),
5377 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005378 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005379
Eric Anholt8febb292011-03-30 13:01:07 -07005380 /* pipesrc controls the size that is scaled from, which should
5381 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005382 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005383 I915_WRITE(PIPESRC(pipe),
5384 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005385
Eric Anholt8febb292011-03-30 13:01:07 -07005386 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5387 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5388 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5389 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005390
Eric Anholt8febb292011-03-30 13:01:07 -07005391 if (has_edp_encoder &&
5392 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5393 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005394 }
5395
Chris Wilson5eddb702010-09-11 13:48:45 +01005396 I915_WRITE(PIPECONF(pipe), pipeconf);
5397 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005398
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005399 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005400
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005401 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005402 /* enable address swizzle for tiling buffer */
5403 temp = I915_READ(DISP_ARB_CTL);
5404 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5405 }
5406
Chris Wilson5eddb702010-09-11 13:48:45 +01005407 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005408 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005409
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005410 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005411
5412 intel_update_watermarks(dev);
5413
Chris Wilson1f803ee2009-06-06 09:45:59 +01005414 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005415}
5416
Eric Anholtf5640482011-03-30 13:01:02 -07005417static int intel_crtc_mode_set(struct drm_crtc *crtc,
5418 struct drm_display_mode *mode,
5419 struct drm_display_mode *adjusted_mode,
5420 int x, int y,
5421 struct drm_framebuffer *old_fb)
5422{
5423 struct drm_device *dev = crtc->dev;
5424 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5426 int pipe = intel_crtc->pipe;
Eric Anholtf5640482011-03-30 13:01:02 -07005427 int ret;
5428
Eric Anholt0b701d22011-03-30 13:01:03 -07005429 drm_vblank_pre_modeset(dev, pipe);
5430
Eric Anholtf5640482011-03-30 13:01:02 -07005431 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5432 x, y, old_fb);
5433
Jesse Barnes79e53942008-11-07 14:24:08 -08005434 drm_vblank_post_modeset(dev, pipe);
5435
5436 return ret;
5437}
5438
5439/** Loads the palette/gamma unit for the CRTC with the prepared values */
5440void intel_crtc_load_lut(struct drm_crtc *crtc)
5441{
5442 struct drm_device *dev = crtc->dev;
5443 struct drm_i915_private *dev_priv = dev->dev_private;
5444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005445 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005446 int i;
5447
5448 /* The clocks have to be on to load the palette. */
5449 if (!crtc->enabled)
5450 return;
5451
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005452 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005453 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005454 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005455
Jesse Barnes79e53942008-11-07 14:24:08 -08005456 for (i = 0; i < 256; i++) {
5457 I915_WRITE(palreg + 4 * i,
5458 (intel_crtc->lut_r[i] << 16) |
5459 (intel_crtc->lut_g[i] << 8) |
5460 intel_crtc->lut_b[i]);
5461 }
5462}
5463
Chris Wilson560b85b2010-08-07 11:01:38 +01005464static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5465{
5466 struct drm_device *dev = crtc->dev;
5467 struct drm_i915_private *dev_priv = dev->dev_private;
5468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5469 bool visible = base != 0;
5470 u32 cntl;
5471
5472 if (intel_crtc->cursor_visible == visible)
5473 return;
5474
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005475 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005476 if (visible) {
5477 /* On these chipsets we can only modify the base whilst
5478 * the cursor is disabled.
5479 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005480 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005481
5482 cntl &= ~(CURSOR_FORMAT_MASK);
5483 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5484 cntl |= CURSOR_ENABLE |
5485 CURSOR_GAMMA_ENABLE |
5486 CURSOR_FORMAT_ARGB;
5487 } else
5488 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005489 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005490
5491 intel_crtc->cursor_visible = visible;
5492}
5493
5494static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5495{
5496 struct drm_device *dev = crtc->dev;
5497 struct drm_i915_private *dev_priv = dev->dev_private;
5498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5499 int pipe = intel_crtc->pipe;
5500 bool visible = base != 0;
5501
5502 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005503 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005504 if (base) {
5505 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5506 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5507 cntl |= pipe << 28; /* Connect to correct pipe */
5508 } else {
5509 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5510 cntl |= CURSOR_MODE_DISABLE;
5511 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005512 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005513
5514 intel_crtc->cursor_visible = visible;
5515 }
5516 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005517 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005518}
5519
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005520/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005521static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5522 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005523{
5524 struct drm_device *dev = crtc->dev;
5525 struct drm_i915_private *dev_priv = dev->dev_private;
5526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5527 int pipe = intel_crtc->pipe;
5528 int x = intel_crtc->cursor_x;
5529 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005530 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005531 bool visible;
5532
5533 pos = 0;
5534
Chris Wilson6b383a72010-09-13 13:54:26 +01005535 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005536 base = intel_crtc->cursor_addr;
5537 if (x > (int) crtc->fb->width)
5538 base = 0;
5539
5540 if (y > (int) crtc->fb->height)
5541 base = 0;
5542 } else
5543 base = 0;
5544
5545 if (x < 0) {
5546 if (x + intel_crtc->cursor_width < 0)
5547 base = 0;
5548
5549 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5550 x = -x;
5551 }
5552 pos |= x << CURSOR_X_SHIFT;
5553
5554 if (y < 0) {
5555 if (y + intel_crtc->cursor_height < 0)
5556 base = 0;
5557
5558 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5559 y = -y;
5560 }
5561 pos |= y << CURSOR_Y_SHIFT;
5562
5563 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005564 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005565 return;
5566
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005567 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005568 if (IS_845G(dev) || IS_I865G(dev))
5569 i845_update_cursor(crtc, base);
5570 else
5571 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005572
5573 if (visible)
5574 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5575}
5576
Jesse Barnes79e53942008-11-07 14:24:08 -08005577static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005578 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005579 uint32_t handle,
5580 uint32_t width, uint32_t height)
5581{
5582 struct drm_device *dev = crtc->dev;
5583 struct drm_i915_private *dev_priv = dev->dev_private;
5584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005585 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005586 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005587 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005588
Zhao Yakui28c97732009-10-09 11:39:41 +08005589 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005590
5591 /* if we want to turn off the cursor ignore width and height */
5592 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005593 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005594 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005595 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005596 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005597 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005598 }
5599
5600 /* Currently we only support 64x64 cursors */
5601 if (width != 64 || height != 64) {
5602 DRM_ERROR("we currently only support 64x64 cursors\n");
5603 return -EINVAL;
5604 }
5605
Chris Wilson05394f32010-11-08 19:18:58 +00005606 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005607 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005608 return -ENOENT;
5609
Chris Wilson05394f32010-11-08 19:18:58 +00005610 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005611 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005612 ret = -ENOMEM;
5613 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005614 }
5615
Dave Airlie71acb5e2008-12-30 20:31:46 +10005616 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005617 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005618 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005619 if (obj->tiling_mode) {
5620 DRM_ERROR("cursor cannot be tiled\n");
5621 ret = -EINVAL;
5622 goto fail_locked;
5623 }
5624
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005625 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005626 if (ret) {
5627 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005628 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005629 }
5630
Chris Wilsond9e86c02010-11-10 16:40:20 +00005631 ret = i915_gem_object_put_fence(obj);
5632 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005633 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005634 goto fail_unpin;
5635 }
5636
Chris Wilson05394f32010-11-08 19:18:58 +00005637 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005638 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005639 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005640 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005641 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5642 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005643 if (ret) {
5644 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005645 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005646 }
Chris Wilson05394f32010-11-08 19:18:58 +00005647 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005648 }
5649
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005650 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005651 I915_WRITE(CURSIZE, (height << 12) | width);
5652
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005653 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005654 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005655 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005656 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005657 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5658 } else
5659 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005660 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005661 }
Jesse Barnes80824002009-09-10 15:28:06 -07005662
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005663 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005664
5665 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005666 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005667 intel_crtc->cursor_width = width;
5668 intel_crtc->cursor_height = height;
5669
Chris Wilson6b383a72010-09-13 13:54:26 +01005670 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005671
Jesse Barnes79e53942008-11-07 14:24:08 -08005672 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005673fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005674 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005675fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005676 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005677fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005678 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005679 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005680}
5681
5682static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5683{
Jesse Barnes79e53942008-11-07 14:24:08 -08005684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005685
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005686 intel_crtc->cursor_x = x;
5687 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005688
Chris Wilson6b383a72010-09-13 13:54:26 +01005689 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005690
5691 return 0;
5692}
5693
5694/** Sets the color ramps on behalf of RandR */
5695void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5696 u16 blue, int regno)
5697{
5698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5699
5700 intel_crtc->lut_r[regno] = red >> 8;
5701 intel_crtc->lut_g[regno] = green >> 8;
5702 intel_crtc->lut_b[regno] = blue >> 8;
5703}
5704
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005705void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5706 u16 *blue, int regno)
5707{
5708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5709
5710 *red = intel_crtc->lut_r[regno] << 8;
5711 *green = intel_crtc->lut_g[regno] << 8;
5712 *blue = intel_crtc->lut_b[regno] << 8;
5713}
5714
Jesse Barnes79e53942008-11-07 14:24:08 -08005715static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005716 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005717{
James Simmons72034252010-08-03 01:33:19 +01005718 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005720
James Simmons72034252010-08-03 01:33:19 +01005721 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005722 intel_crtc->lut_r[i] = red[i] >> 8;
5723 intel_crtc->lut_g[i] = green[i] >> 8;
5724 intel_crtc->lut_b[i] = blue[i] >> 8;
5725 }
5726
5727 intel_crtc_load_lut(crtc);
5728}
5729
5730/**
5731 * Get a pipe with a simple mode set on it for doing load-based monitor
5732 * detection.
5733 *
5734 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005735 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005736 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005737 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005738 * configured for it. In the future, it could choose to temporarily disable
5739 * some outputs to free up a pipe for its use.
5740 *
5741 * \return crtc, or NULL if no pipes are available.
5742 */
5743
5744/* VESA 640x480x72Hz mode to set on the pipe */
5745static struct drm_display_mode load_detect_mode = {
5746 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5747 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5748};
5749
Chris Wilsond2dff872011-04-19 08:36:26 +01005750static struct drm_framebuffer *
5751intel_framebuffer_create(struct drm_device *dev,
5752 struct drm_mode_fb_cmd *mode_cmd,
5753 struct drm_i915_gem_object *obj)
5754{
5755 struct intel_framebuffer *intel_fb;
5756 int ret;
5757
5758 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5759 if (!intel_fb) {
5760 drm_gem_object_unreference_unlocked(&obj->base);
5761 return ERR_PTR(-ENOMEM);
5762 }
5763
5764 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5765 if (ret) {
5766 drm_gem_object_unreference_unlocked(&obj->base);
5767 kfree(intel_fb);
5768 return ERR_PTR(ret);
5769 }
5770
5771 return &intel_fb->base;
5772}
5773
5774static u32
5775intel_framebuffer_pitch_for_width(int width, int bpp)
5776{
5777 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5778 return ALIGN(pitch, 64);
5779}
5780
5781static u32
5782intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5783{
5784 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5785 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5786}
5787
5788static struct drm_framebuffer *
5789intel_framebuffer_create_for_mode(struct drm_device *dev,
5790 struct drm_display_mode *mode,
5791 int depth, int bpp)
5792{
5793 struct drm_i915_gem_object *obj;
5794 struct drm_mode_fb_cmd mode_cmd;
5795
5796 obj = i915_gem_alloc_object(dev,
5797 intel_framebuffer_size_for_mode(mode, bpp));
5798 if (obj == NULL)
5799 return ERR_PTR(-ENOMEM);
5800
5801 mode_cmd.width = mode->hdisplay;
5802 mode_cmd.height = mode->vdisplay;
5803 mode_cmd.depth = depth;
5804 mode_cmd.bpp = bpp;
5805 mode_cmd.pitch = intel_framebuffer_pitch_for_width(mode_cmd.width, bpp);
5806
5807 return intel_framebuffer_create(dev, &mode_cmd, obj);
5808}
5809
5810static struct drm_framebuffer *
5811mode_fits_in_fbdev(struct drm_device *dev,
5812 struct drm_display_mode *mode)
5813{
5814 struct drm_i915_private *dev_priv = dev->dev_private;
5815 struct drm_i915_gem_object *obj;
5816 struct drm_framebuffer *fb;
5817
5818 if (dev_priv->fbdev == NULL)
5819 return NULL;
5820
5821 obj = dev_priv->fbdev->ifb.obj;
5822 if (obj == NULL)
5823 return NULL;
5824
5825 fb = &dev_priv->fbdev->ifb.base;
5826 if (fb->pitch < intel_framebuffer_pitch_for_width(mode->hdisplay,
5827 fb->bits_per_pixel))
5828 return NULL;
5829
5830 if (obj->base.size < mode->vdisplay * fb->pitch)
5831 return NULL;
5832
5833 return fb;
5834}
5835
Chris Wilson71731882011-04-19 23:10:58 +01005836bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5837 struct drm_connector *connector,
5838 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005839 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005840{
5841 struct intel_crtc *intel_crtc;
5842 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005843 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005844 struct drm_crtc *crtc = NULL;
5845 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005846 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005847 int i = -1;
5848
Chris Wilsond2dff872011-04-19 08:36:26 +01005849 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5850 connector->base.id, drm_get_connector_name(connector),
5851 encoder->base.id, drm_get_encoder_name(encoder));
5852
Jesse Barnes79e53942008-11-07 14:24:08 -08005853 /*
5854 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005855 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005856 * - if the connector already has an assigned crtc, use it (but make
5857 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005858 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005859 * - try to find the first unused crtc that can drive this connector,
5860 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005861 */
5862
5863 /* See if we already have a CRTC for this connector */
5864 if (encoder->crtc) {
5865 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005866
Jesse Barnes79e53942008-11-07 14:24:08 -08005867 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005868 old->dpms_mode = intel_crtc->dpms_mode;
5869 old->load_detect_temp = false;
5870
5871 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005872 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005873 struct drm_encoder_helper_funcs *encoder_funcs;
5874 struct drm_crtc_helper_funcs *crtc_funcs;
5875
Jesse Barnes79e53942008-11-07 14:24:08 -08005876 crtc_funcs = crtc->helper_private;
5877 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005878
5879 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005880 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5881 }
Chris Wilson8261b192011-04-19 23:18:09 +01005882
Chris Wilson71731882011-04-19 23:10:58 +01005883 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005884 }
5885
5886 /* Find an unused one (if possible) */
5887 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5888 i++;
5889 if (!(encoder->possible_crtcs & (1 << i)))
5890 continue;
5891 if (!possible_crtc->enabled) {
5892 crtc = possible_crtc;
5893 break;
5894 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005895 }
5896
5897 /*
5898 * If we didn't find an unused CRTC, don't use any.
5899 */
5900 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005901 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5902 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005903 }
5904
5905 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005906 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005907
5908 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005909 old->dpms_mode = intel_crtc->dpms_mode;
5910 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005911 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005912
Chris Wilson64927112011-04-20 07:25:26 +01005913 if (!mode)
5914 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005915
Chris Wilsond2dff872011-04-19 08:36:26 +01005916 old_fb = crtc->fb;
5917
5918 /* We need a framebuffer large enough to accommodate all accesses
5919 * that the plane may generate whilst we perform load detection.
5920 * We can not rely on the fbcon either being present (we get called
5921 * during its initialisation to detect all boot displays, or it may
5922 * not even exist) or that it is large enough to satisfy the
5923 * requested mode.
5924 */
5925 crtc->fb = mode_fits_in_fbdev(dev, mode);
5926 if (crtc->fb == NULL) {
5927 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5928 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5929 old->release_fb = crtc->fb;
5930 } else
5931 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5932 if (IS_ERR(crtc->fb)) {
5933 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5934 crtc->fb = old_fb;
5935 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005936 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005937
5938 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005939 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005940 if (old->release_fb)
5941 old->release_fb->funcs->destroy(old->release_fb);
5942 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005943 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005944 }
Chris Wilson71731882011-04-19 23:10:58 +01005945
Jesse Barnes79e53942008-11-07 14:24:08 -08005946 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005947 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005948
Chris Wilson71731882011-04-19 23:10:58 +01005949 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005950}
5951
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005952void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005953 struct drm_connector *connector,
5954 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005955{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005956 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005957 struct drm_device *dev = encoder->dev;
5958 struct drm_crtc *crtc = encoder->crtc;
5959 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5960 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5961
Chris Wilsond2dff872011-04-19 08:36:26 +01005962 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5963 connector->base.id, drm_get_connector_name(connector),
5964 encoder->base.id, drm_get_encoder_name(encoder));
5965
Chris Wilson8261b192011-04-19 23:18:09 +01005966 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005967 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005968 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005969
5970 if (old->release_fb)
5971 old->release_fb->funcs->destroy(old->release_fb);
5972
Chris Wilson0622a532011-04-21 09:32:11 +01005973 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005974 }
5975
Eric Anholtc751ce42010-03-25 11:48:48 -07005976 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005977 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5978 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005979 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005980 }
5981}
5982
5983/* Returns the clock of the currently programmed mode of the given pipe. */
5984static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5985{
5986 struct drm_i915_private *dev_priv = dev->dev_private;
5987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5988 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005989 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005990 u32 fp;
5991 intel_clock_t clock;
5992
5993 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005994 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005995 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005996 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005997
5998 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005999 if (IS_PINEVIEW(dev)) {
6000 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6001 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006002 } else {
6003 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6004 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6005 }
6006
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006007 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006008 if (IS_PINEVIEW(dev))
6009 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6010 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006011 else
6012 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006013 DPLL_FPA01_P1_POST_DIV_SHIFT);
6014
6015 switch (dpll & DPLL_MODE_MASK) {
6016 case DPLLB_MODE_DAC_SERIAL:
6017 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6018 5 : 10;
6019 break;
6020 case DPLLB_MODE_LVDS:
6021 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6022 7 : 14;
6023 break;
6024 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006025 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006026 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6027 return 0;
6028 }
6029
6030 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006031 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006032 } else {
6033 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6034
6035 if (is_lvds) {
6036 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6037 DPLL_FPA01_P1_POST_DIV_SHIFT);
6038 clock.p2 = 14;
6039
6040 if ((dpll & PLL_REF_INPUT_MASK) ==
6041 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6042 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006043 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006044 } else
Shaohua Li21778322009-02-23 15:19:16 +08006045 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006046 } else {
6047 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6048 clock.p1 = 2;
6049 else {
6050 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6051 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6052 }
6053 if (dpll & PLL_P2_DIVIDE_BY_4)
6054 clock.p2 = 4;
6055 else
6056 clock.p2 = 2;
6057
Shaohua Li21778322009-02-23 15:19:16 +08006058 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006059 }
6060 }
6061
6062 /* XXX: It would be nice to validate the clocks, but we can't reuse
6063 * i830PllIsValid() because it relies on the xf86_config connector
6064 * configuration being accurate, which it isn't necessarily.
6065 */
6066
6067 return clock.dot;
6068}
6069
6070/** Returns the currently programmed mode of the given pipe. */
6071struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6072 struct drm_crtc *crtc)
6073{
Jesse Barnes548f2452011-02-17 10:40:53 -08006074 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6076 int pipe = intel_crtc->pipe;
6077 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006078 int htot = I915_READ(HTOTAL(pipe));
6079 int hsync = I915_READ(HSYNC(pipe));
6080 int vtot = I915_READ(VTOTAL(pipe));
6081 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006082
6083 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6084 if (!mode)
6085 return NULL;
6086
6087 mode->clock = intel_crtc_clock_get(dev, crtc);
6088 mode->hdisplay = (htot & 0xffff) + 1;
6089 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6090 mode->hsync_start = (hsync & 0xffff) + 1;
6091 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6092 mode->vdisplay = (vtot & 0xffff) + 1;
6093 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6094 mode->vsync_start = (vsync & 0xffff) + 1;
6095 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6096
6097 drm_mode_set_name(mode);
6098 drm_mode_set_crtcinfo(mode, 0);
6099
6100 return mode;
6101}
6102
Jesse Barnes652c3932009-08-17 13:31:43 -07006103#define GPU_IDLE_TIMEOUT 500 /* ms */
6104
6105/* When this timer fires, we've been idle for awhile */
6106static void intel_gpu_idle_timer(unsigned long arg)
6107{
6108 struct drm_device *dev = (struct drm_device *)arg;
6109 drm_i915_private_t *dev_priv = dev->dev_private;
6110
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006111 if (!list_empty(&dev_priv->mm.active_list)) {
6112 /* Still processing requests, so just re-arm the timer. */
6113 mod_timer(&dev_priv->idle_timer, jiffies +
6114 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6115 return;
6116 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006117
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006118 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006119 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006120}
6121
Jesse Barnes652c3932009-08-17 13:31:43 -07006122#define CRTC_IDLE_TIMEOUT 1000 /* ms */
6123
6124static void intel_crtc_idle_timer(unsigned long arg)
6125{
6126 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
6127 struct drm_crtc *crtc = &intel_crtc->base;
6128 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006129 struct intel_framebuffer *intel_fb;
6130
6131 intel_fb = to_intel_framebuffer(crtc->fb);
6132 if (intel_fb && intel_fb->obj->active) {
6133 /* The framebuffer is still being accessed by the GPU. */
6134 mod_timer(&intel_crtc->idle_timer, jiffies +
6135 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6136 return;
6137 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006138
Jesse Barnes652c3932009-08-17 13:31:43 -07006139 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006140 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006141}
6142
Daniel Vetter3dec0092010-08-20 21:40:52 +02006143static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006144{
6145 struct drm_device *dev = crtc->dev;
6146 drm_i915_private_t *dev_priv = dev->dev_private;
6147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6148 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006149 int dpll_reg = DPLL(pipe);
6150 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006151
Eric Anholtbad720f2009-10-22 16:11:14 -07006152 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006153 return;
6154
6155 if (!dev_priv->lvds_downclock_avail)
6156 return;
6157
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006158 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006159 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006160 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006161
6162 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006163 I915_WRITE(PP_CONTROL,
6164 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006165
6166 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6167 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006168 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006169
Jesse Barnes652c3932009-08-17 13:31:43 -07006170 dpll = I915_READ(dpll_reg);
6171 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006172 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006173
6174 /* ...and lock them again */
6175 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6176 }
6177
6178 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006179 mod_timer(&intel_crtc->idle_timer, jiffies +
6180 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006181}
6182
6183static void intel_decrease_pllclock(struct drm_crtc *crtc)
6184{
6185 struct drm_device *dev = crtc->dev;
6186 drm_i915_private_t *dev_priv = dev->dev_private;
6187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6188 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006189 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006190 int dpll = I915_READ(dpll_reg);
6191
Eric Anholtbad720f2009-10-22 16:11:14 -07006192 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006193 return;
6194
6195 if (!dev_priv->lvds_downclock_avail)
6196 return;
6197
6198 /*
6199 * Since this is called by a timer, we should never get here in
6200 * the manual case.
6201 */
6202 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006203 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006204
6205 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006206 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6207 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006208
6209 dpll |= DISPLAY_RATE_SELECT_FPA1;
6210 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006211 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006212 dpll = I915_READ(dpll_reg);
6213 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006214 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006215
6216 /* ...and lock them again */
6217 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6218 }
6219
6220}
6221
6222/**
6223 * intel_idle_update - adjust clocks for idleness
6224 * @work: work struct
6225 *
6226 * Either the GPU or display (or both) went idle. Check the busy status
6227 * here and adjust the CRTC and GPU clocks as necessary.
6228 */
6229static void intel_idle_update(struct work_struct *work)
6230{
6231 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6232 idle_work);
6233 struct drm_device *dev = dev_priv->dev;
6234 struct drm_crtc *crtc;
6235 struct intel_crtc *intel_crtc;
6236
6237 if (!i915_powersave)
6238 return;
6239
6240 mutex_lock(&dev->struct_mutex);
6241
Jesse Barnes7648fa92010-05-20 14:28:11 -07006242 i915_update_gfx_val(dev_priv);
6243
Jesse Barnes652c3932009-08-17 13:31:43 -07006244 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6245 /* Skip inactive CRTCs */
6246 if (!crtc->fb)
6247 continue;
6248
6249 intel_crtc = to_intel_crtc(crtc);
6250 if (!intel_crtc->busy)
6251 intel_decrease_pllclock(crtc);
6252 }
6253
Li Peng45ac22c2010-06-12 23:38:35 +08006254
Jesse Barnes652c3932009-08-17 13:31:43 -07006255 mutex_unlock(&dev->struct_mutex);
6256}
6257
6258/**
6259 * intel_mark_busy - mark the GPU and possibly the display busy
6260 * @dev: drm device
6261 * @obj: object we're operating on
6262 *
6263 * Callers can use this function to indicate that the GPU is busy processing
6264 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6265 * buffer), we'll also mark the display as busy, so we know to increase its
6266 * clock frequency.
6267 */
Chris Wilson05394f32010-11-08 19:18:58 +00006268void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006269{
6270 drm_i915_private_t *dev_priv = dev->dev_private;
6271 struct drm_crtc *crtc = NULL;
6272 struct intel_framebuffer *intel_fb;
6273 struct intel_crtc *intel_crtc;
6274
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006275 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6276 return;
6277
Alexander Lam18b21902011-01-03 13:28:56 -05006278 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00006279 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05006280 else
Chris Wilson28cf7982009-11-30 01:08:56 +00006281 mod_timer(&dev_priv->idle_timer, jiffies +
6282 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006283
6284 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6285 if (!crtc->fb)
6286 continue;
6287
6288 intel_crtc = to_intel_crtc(crtc);
6289 intel_fb = to_intel_framebuffer(crtc->fb);
6290 if (intel_fb->obj == obj) {
6291 if (!intel_crtc->busy) {
6292 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006293 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006294 intel_crtc->busy = true;
6295 } else {
6296 /* Busy -> busy, put off timer */
6297 mod_timer(&intel_crtc->idle_timer, jiffies +
6298 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6299 }
6300 }
6301 }
6302}
6303
Jesse Barnes79e53942008-11-07 14:24:08 -08006304static void intel_crtc_destroy(struct drm_crtc *crtc)
6305{
6306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006307 struct drm_device *dev = crtc->dev;
6308 struct intel_unpin_work *work;
6309 unsigned long flags;
6310
6311 spin_lock_irqsave(&dev->event_lock, flags);
6312 work = intel_crtc->unpin_work;
6313 intel_crtc->unpin_work = NULL;
6314 spin_unlock_irqrestore(&dev->event_lock, flags);
6315
6316 if (work) {
6317 cancel_work_sync(&work->work);
6318 kfree(work);
6319 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006320
6321 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006322
Jesse Barnes79e53942008-11-07 14:24:08 -08006323 kfree(intel_crtc);
6324}
6325
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006326static void intel_unpin_work_fn(struct work_struct *__work)
6327{
6328 struct intel_unpin_work *work =
6329 container_of(__work, struct intel_unpin_work, work);
6330
6331 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006332 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006333 drm_gem_object_unreference(&work->pending_flip_obj->base);
6334 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006335
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006336 mutex_unlock(&work->dev->struct_mutex);
6337 kfree(work);
6338}
6339
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006340static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006341 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006342{
6343 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6345 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006346 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006347 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006348 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006349 unsigned long flags;
6350
6351 /* Ignore early vblank irqs */
6352 if (intel_crtc == NULL)
6353 return;
6354
Mario Kleiner49b14a52010-12-09 07:00:07 +01006355 do_gettimeofday(&tnow);
6356
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006357 spin_lock_irqsave(&dev->event_lock, flags);
6358 work = intel_crtc->unpin_work;
6359 if (work == NULL || !work->pending) {
6360 spin_unlock_irqrestore(&dev->event_lock, flags);
6361 return;
6362 }
6363
6364 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006365
6366 if (work->event) {
6367 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006368 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006369
6370 /* Called before vblank count and timestamps have
6371 * been updated for the vblank interval of flip
6372 * completion? Need to increment vblank count and
6373 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006374 * to account for this. We assume this happened if we
6375 * get called over 0.9 frame durations after the last
6376 * timestamped vblank.
6377 *
6378 * This calculation can not be used with vrefresh rates
6379 * below 5Hz (10Hz to be on the safe side) without
6380 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006381 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006382 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6383 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006384 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006385 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6386 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006387 }
6388
Mario Kleiner49b14a52010-12-09 07:00:07 +01006389 e->event.tv_sec = tvbl.tv_sec;
6390 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006391
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006392 list_add_tail(&e->base.link,
6393 &e->base.file_priv->event_list);
6394 wake_up_interruptible(&e->base.file_priv->event_wait);
6395 }
6396
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006397 drm_vblank_put(dev, intel_crtc->pipe);
6398
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006399 spin_unlock_irqrestore(&dev->event_lock, flags);
6400
Chris Wilson05394f32010-11-08 19:18:58 +00006401 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006402
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006403 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006404 &obj->pending_flip.counter);
6405 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006406 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006407
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006408 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006409
6410 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006411}
6412
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006413void intel_finish_page_flip(struct drm_device *dev, int pipe)
6414{
6415 drm_i915_private_t *dev_priv = dev->dev_private;
6416 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6417
Mario Kleiner49b14a52010-12-09 07:00:07 +01006418 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006419}
6420
6421void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6422{
6423 drm_i915_private_t *dev_priv = dev->dev_private;
6424 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6425
Mario Kleiner49b14a52010-12-09 07:00:07 +01006426 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006427}
6428
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006429void intel_prepare_page_flip(struct drm_device *dev, int plane)
6430{
6431 drm_i915_private_t *dev_priv = dev->dev_private;
6432 struct intel_crtc *intel_crtc =
6433 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6434 unsigned long flags;
6435
6436 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006437 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006438 if ((++intel_crtc->unpin_work->pending) > 1)
6439 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006440 } else {
6441 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6442 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006443 spin_unlock_irqrestore(&dev->event_lock, flags);
6444}
6445
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006446static int intel_gen2_queue_flip(struct drm_device *dev,
6447 struct drm_crtc *crtc,
6448 struct drm_framebuffer *fb,
6449 struct drm_i915_gem_object *obj)
6450{
6451 struct drm_i915_private *dev_priv = dev->dev_private;
6452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6453 unsigned long offset;
6454 u32 flip_mask;
6455 int ret;
6456
6457 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6458 if (ret)
6459 goto out;
6460
6461 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6462 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6463
6464 ret = BEGIN_LP_RING(6);
6465 if (ret)
6466 goto out;
6467
6468 /* Can't queue multiple flips, so wait for the previous
6469 * one to finish before executing the next.
6470 */
6471 if (intel_crtc->plane)
6472 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6473 else
6474 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6475 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6476 OUT_RING(MI_NOOP);
6477 OUT_RING(MI_DISPLAY_FLIP |
6478 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6479 OUT_RING(fb->pitch);
6480 OUT_RING(obj->gtt_offset + offset);
6481 OUT_RING(MI_NOOP);
6482 ADVANCE_LP_RING();
6483out:
6484 return ret;
6485}
6486
6487static int intel_gen3_queue_flip(struct drm_device *dev,
6488 struct drm_crtc *crtc,
6489 struct drm_framebuffer *fb,
6490 struct drm_i915_gem_object *obj)
6491{
6492 struct drm_i915_private *dev_priv = dev->dev_private;
6493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6494 unsigned long offset;
6495 u32 flip_mask;
6496 int ret;
6497
6498 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6499 if (ret)
6500 goto out;
6501
6502 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6503 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6504
6505 ret = BEGIN_LP_RING(6);
6506 if (ret)
6507 goto out;
6508
6509 if (intel_crtc->plane)
6510 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6511 else
6512 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6513 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6514 OUT_RING(MI_NOOP);
6515 OUT_RING(MI_DISPLAY_FLIP_I915 |
6516 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6517 OUT_RING(fb->pitch);
6518 OUT_RING(obj->gtt_offset + offset);
6519 OUT_RING(MI_NOOP);
6520
6521 ADVANCE_LP_RING();
6522out:
6523 return ret;
6524}
6525
6526static int intel_gen4_queue_flip(struct drm_device *dev,
6527 struct drm_crtc *crtc,
6528 struct drm_framebuffer *fb,
6529 struct drm_i915_gem_object *obj)
6530{
6531 struct drm_i915_private *dev_priv = dev->dev_private;
6532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6533 uint32_t pf, pipesrc;
6534 int ret;
6535
6536 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6537 if (ret)
6538 goto out;
6539
6540 ret = BEGIN_LP_RING(4);
6541 if (ret)
6542 goto out;
6543
6544 /* i965+ uses the linear or tiled offsets from the
6545 * Display Registers (which do not change across a page-flip)
6546 * so we need only reprogram the base address.
6547 */
6548 OUT_RING(MI_DISPLAY_FLIP |
6549 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6550 OUT_RING(fb->pitch);
6551 OUT_RING(obj->gtt_offset | obj->tiling_mode);
6552
6553 /* XXX Enabling the panel-fitter across page-flip is so far
6554 * untested on non-native modes, so ignore it for now.
6555 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6556 */
6557 pf = 0;
6558 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6559 OUT_RING(pf | pipesrc);
6560 ADVANCE_LP_RING();
6561out:
6562 return ret;
6563}
6564
6565static int intel_gen6_queue_flip(struct drm_device *dev,
6566 struct drm_crtc *crtc,
6567 struct drm_framebuffer *fb,
6568 struct drm_i915_gem_object *obj)
6569{
6570 struct drm_i915_private *dev_priv = dev->dev_private;
6571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6572 uint32_t pf, pipesrc;
6573 int ret;
6574
6575 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6576 if (ret)
6577 goto out;
6578
6579 ret = BEGIN_LP_RING(4);
6580 if (ret)
6581 goto out;
6582
6583 OUT_RING(MI_DISPLAY_FLIP |
6584 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6585 OUT_RING(fb->pitch | obj->tiling_mode);
6586 OUT_RING(obj->gtt_offset);
6587
6588 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6589 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6590 OUT_RING(pf | pipesrc);
6591 ADVANCE_LP_RING();
6592out:
6593 return ret;
6594}
6595
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006596/*
6597 * On gen7 we currently use the blit ring because (in early silicon at least)
6598 * the render ring doesn't give us interrpts for page flip completion, which
6599 * means clients will hang after the first flip is queued. Fortunately the
6600 * blit ring generates interrupts properly, so use it instead.
6601 */
6602static int intel_gen7_queue_flip(struct drm_device *dev,
6603 struct drm_crtc *crtc,
6604 struct drm_framebuffer *fb,
6605 struct drm_i915_gem_object *obj)
6606{
6607 struct drm_i915_private *dev_priv = dev->dev_private;
6608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6609 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
6610 int ret;
6611
6612 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6613 if (ret)
6614 goto out;
6615
6616 ret = intel_ring_begin(ring, 4);
6617 if (ret)
6618 goto out;
6619
6620 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
6621 intel_ring_emit(ring, (fb->pitch | obj->tiling_mode));
6622 intel_ring_emit(ring, (obj->gtt_offset));
6623 intel_ring_emit(ring, (MI_NOOP));
6624 intel_ring_advance(ring);
6625out:
6626 return ret;
6627}
6628
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006629static int intel_default_queue_flip(struct drm_device *dev,
6630 struct drm_crtc *crtc,
6631 struct drm_framebuffer *fb,
6632 struct drm_i915_gem_object *obj)
6633{
6634 return -ENODEV;
6635}
6636
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006637static int intel_crtc_page_flip(struct drm_crtc *crtc,
6638 struct drm_framebuffer *fb,
6639 struct drm_pending_vblank_event *event)
6640{
6641 struct drm_device *dev = crtc->dev;
6642 struct drm_i915_private *dev_priv = dev->dev_private;
6643 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006644 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6646 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006647 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006648 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006649
6650 work = kzalloc(sizeof *work, GFP_KERNEL);
6651 if (work == NULL)
6652 return -ENOMEM;
6653
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006654 work->event = event;
6655 work->dev = crtc->dev;
6656 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006657 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006658 INIT_WORK(&work->work, intel_unpin_work_fn);
6659
6660 /* We borrow the event spin lock for protecting unpin_work */
6661 spin_lock_irqsave(&dev->event_lock, flags);
6662 if (intel_crtc->unpin_work) {
6663 spin_unlock_irqrestore(&dev->event_lock, flags);
6664 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01006665
6666 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006667 return -EBUSY;
6668 }
6669 intel_crtc->unpin_work = work;
6670 spin_unlock_irqrestore(&dev->event_lock, flags);
6671
6672 intel_fb = to_intel_framebuffer(fb);
6673 obj = intel_fb->obj;
6674
Chris Wilson468f0b42010-05-27 13:18:13 +01006675 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006676
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08006677 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006678 drm_gem_object_reference(&work->old_fb_obj->base);
6679 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006680
6681 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006682
6683 ret = drm_vblank_get(dev, intel_crtc->pipe);
6684 if (ret)
6685 goto cleanup_objs;
6686
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006687 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006688
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006689 work->enable_stall_check = true;
6690
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006691 /* Block clients from rendering to the new back buffer until
6692 * the flip occurs and the object is no longer visible.
6693 */
Chris Wilson05394f32010-11-08 19:18:58 +00006694 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006695
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006696 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6697 if (ret)
6698 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006699
6700 mutex_unlock(&dev->struct_mutex);
6701
Jesse Barnese5510fa2010-07-01 16:48:37 -07006702 trace_i915_flip_request(intel_crtc->plane, obj);
6703
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006704 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006705
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006706cleanup_pending:
6707 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson96b099f2010-06-07 14:03:04 +01006708cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006709 drm_gem_object_unreference(&work->old_fb_obj->base);
6710 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006711 mutex_unlock(&dev->struct_mutex);
6712
6713 spin_lock_irqsave(&dev->event_lock, flags);
6714 intel_crtc->unpin_work = NULL;
6715 spin_unlock_irqrestore(&dev->event_lock, flags);
6716
6717 kfree(work);
6718
6719 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006720}
6721
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006722static void intel_sanitize_modesetting(struct drm_device *dev,
6723 int pipe, int plane)
6724{
6725 struct drm_i915_private *dev_priv = dev->dev_private;
6726 u32 reg, val;
6727
6728 if (HAS_PCH_SPLIT(dev))
6729 return;
6730
6731 /* Who knows what state these registers were left in by the BIOS or
6732 * grub?
6733 *
6734 * If we leave the registers in a conflicting state (e.g. with the
6735 * display plane reading from the other pipe than the one we intend
6736 * to use) then when we attempt to teardown the active mode, we will
6737 * not disable the pipes and planes in the correct order -- leaving
6738 * a plane reading from a disabled pipe and possibly leading to
6739 * undefined behaviour.
6740 */
6741
6742 reg = DSPCNTR(plane);
6743 val = I915_READ(reg);
6744
6745 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6746 return;
6747 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6748 return;
6749
6750 /* This display plane is active and attached to the other CPU pipe. */
6751 pipe = !pipe;
6752
6753 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006754 intel_disable_plane(dev_priv, plane, pipe);
6755 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006756}
Jesse Barnes79e53942008-11-07 14:24:08 -08006757
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006758static void intel_crtc_reset(struct drm_crtc *crtc)
6759{
6760 struct drm_device *dev = crtc->dev;
6761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6762
6763 /* Reset flags back to the 'unknown' status so that they
6764 * will be correctly set on the initial modeset.
6765 */
6766 intel_crtc->dpms_mode = -1;
6767
6768 /* We need to fix up any BIOS configuration that conflicts with
6769 * our expectations.
6770 */
6771 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6772}
6773
6774static struct drm_crtc_helper_funcs intel_helper_funcs = {
6775 .dpms = intel_crtc_dpms,
6776 .mode_fixup = intel_crtc_mode_fixup,
6777 .mode_set = intel_crtc_mode_set,
6778 .mode_set_base = intel_pipe_set_base,
6779 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6780 .load_lut = intel_crtc_load_lut,
6781 .disable = intel_crtc_disable,
6782};
6783
6784static const struct drm_crtc_funcs intel_crtc_funcs = {
6785 .reset = intel_crtc_reset,
6786 .cursor_set = intel_crtc_cursor_set,
6787 .cursor_move = intel_crtc_cursor_move,
6788 .gamma_set = intel_crtc_gamma_set,
6789 .set_config = drm_crtc_helper_set_config,
6790 .destroy = intel_crtc_destroy,
6791 .page_flip = intel_crtc_page_flip,
6792};
6793
Hannes Ederb358d0a2008-12-18 21:18:47 +01006794static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006795{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006796 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006797 struct intel_crtc *intel_crtc;
6798 int i;
6799
6800 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6801 if (intel_crtc == NULL)
6802 return;
6803
6804 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6805
6806 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006807 for (i = 0; i < 256; i++) {
6808 intel_crtc->lut_r[i] = i;
6809 intel_crtc->lut_g[i] = i;
6810 intel_crtc->lut_b[i] = i;
6811 }
6812
Jesse Barnes80824002009-09-10 15:28:06 -07006813 /* Swap pipes & planes for FBC on pre-965 */
6814 intel_crtc->pipe = pipe;
6815 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006816 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006817 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006818 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006819 }
6820
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006821 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6822 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6823 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6824 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6825
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006826 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006827 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07006828 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006829
6830 if (HAS_PCH_SPLIT(dev)) {
6831 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6832 intel_helper_funcs.commit = ironlake_crtc_commit;
6833 } else {
6834 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6835 intel_helper_funcs.commit = i9xx_crtc_commit;
6836 }
6837
Jesse Barnes79e53942008-11-07 14:24:08 -08006838 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6839
Jesse Barnes652c3932009-08-17 13:31:43 -07006840 intel_crtc->busy = false;
6841
6842 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6843 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006844}
6845
Carl Worth08d7b3d2009-04-29 14:43:54 -07006846int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006847 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006848{
6849 drm_i915_private_t *dev_priv = dev->dev_private;
6850 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006851 struct drm_mode_object *drmmode_obj;
6852 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006853
6854 if (!dev_priv) {
6855 DRM_ERROR("called with no initialization\n");
6856 return -EINVAL;
6857 }
6858
Daniel Vetterc05422d2009-08-11 16:05:30 +02006859 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6860 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006861
Daniel Vetterc05422d2009-08-11 16:05:30 +02006862 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006863 DRM_ERROR("no such CRTC id\n");
6864 return -EINVAL;
6865 }
6866
Daniel Vetterc05422d2009-08-11 16:05:30 +02006867 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6868 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006869
Daniel Vetterc05422d2009-08-11 16:05:30 +02006870 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006871}
6872
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006873static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006874{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006875 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006876 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006877 int entry = 0;
6878
Chris Wilson4ef69c72010-09-09 15:14:28 +01006879 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6880 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006881 index_mask |= (1 << entry);
6882 entry++;
6883 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006884
Jesse Barnes79e53942008-11-07 14:24:08 -08006885 return index_mask;
6886}
6887
Chris Wilson4d302442010-12-14 19:21:29 +00006888static bool has_edp_a(struct drm_device *dev)
6889{
6890 struct drm_i915_private *dev_priv = dev->dev_private;
6891
6892 if (!IS_MOBILE(dev))
6893 return false;
6894
6895 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6896 return false;
6897
6898 if (IS_GEN5(dev) &&
6899 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6900 return false;
6901
6902 return true;
6903}
6904
Jesse Barnes79e53942008-11-07 14:24:08 -08006905static void intel_setup_outputs(struct drm_device *dev)
6906{
Eric Anholt725e30a2009-01-22 13:01:02 -08006907 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006908 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006909 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006910 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006911
Zhenyu Wang541998a2009-06-05 15:38:44 +08006912 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006913 has_lvds = intel_lvds_init(dev);
6914 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6915 /* disable the panel fitter on everything but LVDS */
6916 I915_WRITE(PFIT_CONTROL, 0);
6917 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006918
Eric Anholtbad720f2009-10-22 16:11:14 -07006919 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006920 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006921
Chris Wilson4d302442010-12-14 19:21:29 +00006922 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006923 intel_dp_init(dev, DP_A);
6924
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006925 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6926 intel_dp_init(dev, PCH_DP_D);
6927 }
6928
6929 intel_crt_init(dev);
6930
6931 if (HAS_PCH_SPLIT(dev)) {
6932 int found;
6933
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006934 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006935 /* PCH SDVOB multiplex with HDMIB */
6936 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006937 if (!found)
6938 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006939 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6940 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006941 }
6942
6943 if (I915_READ(HDMIC) & PORT_DETECTED)
6944 intel_hdmi_init(dev, HDMIC);
6945
6946 if (I915_READ(HDMID) & PORT_DETECTED)
6947 intel_hdmi_init(dev, HDMID);
6948
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006949 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6950 intel_dp_init(dev, PCH_DP_C);
6951
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006952 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006953 intel_dp_init(dev, PCH_DP_D);
6954
Zhenyu Wang103a1962009-11-27 11:44:36 +08006955 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006956 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006957
Eric Anholt725e30a2009-01-22 13:01:02 -08006958 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006959 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006960 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006961 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6962 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006963 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006964 }
Ma Ling27185ae2009-08-24 13:50:23 +08006965
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006966 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6967 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006968 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006969 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006970 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006971
6972 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006973
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006974 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6975 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006976 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006977 }
Ma Ling27185ae2009-08-24 13:50:23 +08006978
6979 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6980
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006981 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6982 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006983 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006984 }
6985 if (SUPPORTS_INTEGRATED_DP(dev)) {
6986 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006987 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006988 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006989 }
Ma Ling27185ae2009-08-24 13:50:23 +08006990
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006991 if (SUPPORTS_INTEGRATED_DP(dev) &&
6992 (I915_READ(DP_D) & DP_DETECTED)) {
6993 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006994 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006995 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006996 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006997 intel_dvo_init(dev);
6998
Zhenyu Wang103a1962009-11-27 11:44:36 +08006999 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007000 intel_tv_init(dev);
7001
Chris Wilson4ef69c72010-09-09 15:14:28 +01007002 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7003 encoder->base.possible_crtcs = encoder->crtc_mask;
7004 encoder->base.possible_clones =
7005 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08007006 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007007
7008 intel_panel_setup_backlight(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01007009
7010 /* disable all the possible outputs/crtcs before entering KMS mode */
7011 drm_helper_disable_unused_functions(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007012}
7013
7014static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7015{
7016 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007017
7018 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007019 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007020
7021 kfree(intel_fb);
7022}
7023
7024static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007025 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007026 unsigned int *handle)
7027{
7028 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007029 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007030
Chris Wilson05394f32010-11-08 19:18:58 +00007031 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007032}
7033
7034static const struct drm_framebuffer_funcs intel_fb_funcs = {
7035 .destroy = intel_user_framebuffer_destroy,
7036 .create_handle = intel_user_framebuffer_create_handle,
7037};
7038
Dave Airlie38651672010-03-30 05:34:13 +00007039int intel_framebuffer_init(struct drm_device *dev,
7040 struct intel_framebuffer *intel_fb,
7041 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007042 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007043{
Jesse Barnes79e53942008-11-07 14:24:08 -08007044 int ret;
7045
Chris Wilson05394f32010-11-08 19:18:58 +00007046 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007047 return -EINVAL;
7048
7049 if (mode_cmd->pitch & 63)
7050 return -EINVAL;
7051
7052 switch (mode_cmd->bpp) {
7053 case 8:
7054 case 16:
Jesse Barnesb5626742011-06-24 12:19:27 -07007055 /* Only pre-ILK can handle 5:5:5 */
7056 if (mode_cmd->depth == 15 && !HAS_PCH_SPLIT(dev))
7057 return -EINVAL;
7058 break;
7059
Chris Wilson57cd6502010-08-08 12:34:44 +01007060 case 24:
7061 case 32:
7062 break;
7063 default:
7064 return -EINVAL;
7065 }
7066
Jesse Barnes79e53942008-11-07 14:24:08 -08007067 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7068 if (ret) {
7069 DRM_ERROR("framebuffer init failed %d\n", ret);
7070 return ret;
7071 }
7072
7073 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007074 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007075 return 0;
7076}
7077
Jesse Barnes79e53942008-11-07 14:24:08 -08007078static struct drm_framebuffer *
7079intel_user_framebuffer_create(struct drm_device *dev,
7080 struct drm_file *filp,
7081 struct drm_mode_fb_cmd *mode_cmd)
7082{
Chris Wilson05394f32010-11-08 19:18:58 +00007083 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007084
Chris Wilson05394f32010-11-08 19:18:58 +00007085 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007086 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007087 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007088
Chris Wilsond2dff872011-04-19 08:36:26 +01007089 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007090}
7091
Jesse Barnes79e53942008-11-07 14:24:08 -08007092static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007093 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007094 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007095};
7096
Chris Wilson05394f32010-11-08 19:18:58 +00007097static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007098intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00007099{
Chris Wilson05394f32010-11-08 19:18:58 +00007100 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007101 int ret;
7102
Ben Widawsky2c34b852011-03-19 18:14:26 -07007103 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
7104
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007105 ctx = i915_gem_alloc_object(dev, 4096);
7106 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00007107 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
7108 return NULL;
7109 }
7110
Daniel Vetter75e9e912010-11-04 17:11:09 +01007111 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007112 if (ret) {
7113 DRM_ERROR("failed to pin power context: %d\n", ret);
7114 goto err_unref;
7115 }
7116
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007117 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007118 if (ret) {
7119 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
7120 goto err_unpin;
7121 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00007122
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007123 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007124
7125err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007126 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007127err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00007128 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007129 mutex_unlock(&dev->struct_mutex);
7130 return NULL;
7131}
7132
Jesse Barnes7648fa92010-05-20 14:28:11 -07007133bool ironlake_set_drps(struct drm_device *dev, u8 val)
7134{
7135 struct drm_i915_private *dev_priv = dev->dev_private;
7136 u16 rgvswctl;
7137
7138 rgvswctl = I915_READ16(MEMSWCTL);
7139 if (rgvswctl & MEMCTL_CMD_STS) {
7140 DRM_DEBUG("gpu busy, RCS change rejected\n");
7141 return false; /* still busy with another command */
7142 }
7143
7144 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
7145 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
7146 I915_WRITE16(MEMSWCTL, rgvswctl);
7147 POSTING_READ16(MEMSWCTL);
7148
7149 rgvswctl |= MEMCTL_CMD_STS;
7150 I915_WRITE16(MEMSWCTL, rgvswctl);
7151
7152 return true;
7153}
7154
Jesse Barnesf97108d2010-01-29 11:27:07 -08007155void ironlake_enable_drps(struct drm_device *dev)
7156{
7157 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007158 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007159 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007160
Jesse Barnesea056c12010-09-10 10:02:13 -07007161 /* Enable temp reporting */
7162 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
7163 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
7164
Jesse Barnesf97108d2010-01-29 11:27:07 -08007165 /* 100ms RC evaluation intervals */
7166 I915_WRITE(RCUPEI, 100000);
7167 I915_WRITE(RCDNEI, 100000);
7168
7169 /* Set max/min thresholds to 90ms and 80ms respectively */
7170 I915_WRITE(RCBMAXAVG, 90000);
7171 I915_WRITE(RCBMINAVG, 80000);
7172
7173 I915_WRITE(MEMIHYST, 1);
7174
7175 /* Set up min, max, and cur for interrupt handling */
7176 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
7177 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
7178 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
7179 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007180
Jesse Barnesf97108d2010-01-29 11:27:07 -08007181 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
7182 PXVFREQ_PX_SHIFT;
7183
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007184 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007185 dev_priv->fstart = fstart;
7186
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007187 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007188 dev_priv->min_delay = fmin;
7189 dev_priv->cur_delay = fstart;
7190
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007191 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
7192 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007193
Jesse Barnesf97108d2010-01-29 11:27:07 -08007194 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
7195
7196 /*
7197 * Interrupts will be enabled in ironlake_irq_postinstall
7198 */
7199
7200 I915_WRITE(VIDSTART, vstart);
7201 POSTING_READ(VIDSTART);
7202
7203 rgvmodectl |= MEMMODE_SWMODE_EN;
7204 I915_WRITE(MEMMODECTL, rgvmodectl);
7205
Chris Wilson481b6af2010-08-23 17:43:35 +01007206 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01007207 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08007208 msleep(1);
7209
Jesse Barnes7648fa92010-05-20 14:28:11 -07007210 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007211
Jesse Barnes7648fa92010-05-20 14:28:11 -07007212 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
7213 I915_READ(0x112e0);
7214 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
7215 dev_priv->last_count2 = I915_READ(0x112f4);
7216 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007217}
7218
7219void ironlake_disable_drps(struct drm_device *dev)
7220{
7221 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007222 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007223
7224 /* Ack interrupts, disable EFC interrupt */
7225 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
7226 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
7227 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
7228 I915_WRITE(DEIIR, DE_PCU_EVENT);
7229 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
7230
7231 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007232 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007233 msleep(1);
7234 rgvswctl |= MEMCTL_CMD_STS;
7235 I915_WRITE(MEMSWCTL, rgvswctl);
7236 msleep(1);
7237
7238}
7239
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007240void gen6_set_rps(struct drm_device *dev, u8 val)
7241{
7242 struct drm_i915_private *dev_priv = dev->dev_private;
7243 u32 swreq;
7244
7245 swreq = (val & 0x3ff) << 25;
7246 I915_WRITE(GEN6_RPNSWREQ, swreq);
7247}
7248
7249void gen6_disable_rps(struct drm_device *dev)
7250{
7251 struct drm_i915_private *dev_priv = dev->dev_private;
7252
7253 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
7254 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
7255 I915_WRITE(GEN6_PMIER, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007256
7257 spin_lock_irq(&dev_priv->rps_lock);
7258 dev_priv->pm_iir = 0;
7259 spin_unlock_irq(&dev_priv->rps_lock);
7260
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007261 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
7262}
7263
Jesse Barnes7648fa92010-05-20 14:28:11 -07007264static unsigned long intel_pxfreq(u32 vidfreq)
7265{
7266 unsigned long freq;
7267 int div = (vidfreq & 0x3f0000) >> 16;
7268 int post = (vidfreq & 0x3000) >> 12;
7269 int pre = (vidfreq & 0x7);
7270
7271 if (!pre)
7272 return 0;
7273
7274 freq = ((div * 133333) / ((1<<post) * pre));
7275
7276 return freq;
7277}
7278
7279void intel_init_emon(struct drm_device *dev)
7280{
7281 struct drm_i915_private *dev_priv = dev->dev_private;
7282 u32 lcfuse;
7283 u8 pxw[16];
7284 int i;
7285
7286 /* Disable to program */
7287 I915_WRITE(ECR, 0);
7288 POSTING_READ(ECR);
7289
7290 /* Program energy weights for various events */
7291 I915_WRITE(SDEW, 0x15040d00);
7292 I915_WRITE(CSIEW0, 0x007f0000);
7293 I915_WRITE(CSIEW1, 0x1e220004);
7294 I915_WRITE(CSIEW2, 0x04000004);
7295
7296 for (i = 0; i < 5; i++)
7297 I915_WRITE(PEW + (i * 4), 0);
7298 for (i = 0; i < 3; i++)
7299 I915_WRITE(DEW + (i * 4), 0);
7300
7301 /* Program P-state weights to account for frequency power adjustment */
7302 for (i = 0; i < 16; i++) {
7303 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
7304 unsigned long freq = intel_pxfreq(pxvidfreq);
7305 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7306 PXVFREQ_PX_SHIFT;
7307 unsigned long val;
7308
7309 val = vid * vid;
7310 val *= (freq / 1000);
7311 val *= 255;
7312 val /= (127*127*900);
7313 if (val > 0xff)
7314 DRM_ERROR("bad pxval: %ld\n", val);
7315 pxw[i] = val;
7316 }
7317 /* Render standby states get 0 weight */
7318 pxw[14] = 0;
7319 pxw[15] = 0;
7320
7321 for (i = 0; i < 4; i++) {
7322 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7323 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
7324 I915_WRITE(PXW + (i * 4), val);
7325 }
7326
7327 /* Adjust magic regs to magic values (more experimental results) */
7328 I915_WRITE(OGW0, 0);
7329 I915_WRITE(OGW1, 0);
7330 I915_WRITE(EG0, 0x00007f00);
7331 I915_WRITE(EG1, 0x0000000e);
7332 I915_WRITE(EG2, 0x000e0000);
7333 I915_WRITE(EG3, 0x68000300);
7334 I915_WRITE(EG4, 0x42000000);
7335 I915_WRITE(EG5, 0x00140031);
7336 I915_WRITE(EG6, 0);
7337 I915_WRITE(EG7, 0);
7338
7339 for (i = 0; i < 8; i++)
7340 I915_WRITE(PXWL + (i * 4), 0);
7341
7342 /* Enable PMON + select events */
7343 I915_WRITE(ECR, 0x80000019);
7344
7345 lcfuse = I915_READ(LCFUSE02);
7346
7347 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
7348}
7349
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007350void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00007351{
Jesse Barnesa6044e22010-12-20 11:34:20 -08007352 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7353 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07007354 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08007355 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00007356 int i;
7357
7358 /* Here begins a magic sequence of register writes to enable
7359 * auto-downclocking.
7360 *
7361 * Perhaps there might be some value in exposing these to
7362 * userspace...
7363 */
7364 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01007365 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07007366 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00007367
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007368 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00007369 I915_WRITE(GEN6_RC_CONTROL, 0);
7370
7371 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7372 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7373 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7374 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7375 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7376
7377 for (i = 0; i < I915_NUM_RINGS; i++)
7378 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
7379
7380 I915_WRITE(GEN6_RC_SLEEP, 0);
7381 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
7382 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
7383 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
7384 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7385
Jesse Barnes7df87212011-03-30 14:08:56 -07007386 if (i915_enable_rc6)
7387 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
7388 GEN6_RC_CTL_RC6_ENABLE;
7389
Chris Wilson8fd26852010-12-08 18:40:43 +00007390 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07007391 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00007392 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00007393 GEN6_RC_CTL_HW_ENABLE);
7394
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007395 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00007396 GEN6_FREQUENCY(10) |
7397 GEN6_OFFSET(0) |
7398 GEN6_AGGRESSIVE_TURBO);
7399 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7400 GEN6_FREQUENCY(12));
7401
7402 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
7403 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
7404 18 << 24 |
7405 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007406 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
7407 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007408 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007409 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007410 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7411 I915_WRITE(GEN6_RP_CONTROL,
7412 GEN6_RP_MEDIA_TURBO |
7413 GEN6_RP_USE_NORMAL_FREQ |
7414 GEN6_RP_MEDIA_IS_GFX |
7415 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08007416 GEN6_RP_UP_BUSY_AVG |
7417 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00007418
7419 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7420 500))
7421 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7422
7423 I915_WRITE(GEN6_PCODE_DATA, 0);
7424 I915_WRITE(GEN6_PCODE_MAILBOX,
7425 GEN6_PCODE_READY |
7426 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7427 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7428 500))
7429 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7430
Jesse Barnesa6044e22010-12-20 11:34:20 -08007431 min_freq = (rp_state_cap & 0xff0000) >> 16;
7432 max_freq = rp_state_cap & 0xff;
7433 cur_freq = (gt_perf_status & 0xff00) >> 8;
7434
7435 /* Check for overclock support */
7436 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7437 500))
7438 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7439 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
7440 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
7441 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7442 500))
7443 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7444 if (pcu_mbox & (1<<31)) { /* OC supported */
7445 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07007446 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08007447 }
7448
7449 /* In units of 100MHz */
7450 dev_priv->max_delay = max_freq;
7451 dev_priv->min_delay = min_freq;
7452 dev_priv->cur_delay = cur_freq;
7453
Chris Wilson8fd26852010-12-08 18:40:43 +00007454 /* requires MSI enabled */
7455 I915_WRITE(GEN6_PMIER,
7456 GEN6_PM_MBOX_EVENT |
7457 GEN6_PM_THERMAL_EVENT |
7458 GEN6_PM_RP_DOWN_TIMEOUT |
7459 GEN6_PM_RP_UP_THRESHOLD |
7460 GEN6_PM_RP_DOWN_THRESHOLD |
7461 GEN6_PM_RP_UP_EI_EXPIRED |
7462 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07007463 spin_lock_irq(&dev_priv->rps_lock);
7464 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007465 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007466 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007467 /* enable all PM interrupts */
7468 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00007469
Ben Widawskyfcca7922011-04-25 11:23:07 -07007470 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01007471 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00007472}
7473
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007474void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
7475{
7476 int min_freq = 15;
7477 int gpu_freq, ia_freq, max_ia_freq;
7478 int scaling_factor = 180;
7479
7480 max_ia_freq = cpufreq_quick_get_max(0);
7481 /*
7482 * Default to measured freq if none found, PCU will ensure we don't go
7483 * over
7484 */
7485 if (!max_ia_freq)
7486 max_ia_freq = tsc_khz;
7487
7488 /* Convert from kHz to MHz */
7489 max_ia_freq /= 1000;
7490
7491 mutex_lock(&dev_priv->dev->struct_mutex);
7492
7493 /*
7494 * For each potential GPU frequency, load a ring frequency we'd like
7495 * to use for memory access. We do this by specifying the IA frequency
7496 * the PCU should use as a reference to determine the ring frequency.
7497 */
7498 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
7499 gpu_freq--) {
7500 int diff = dev_priv->max_delay - gpu_freq;
7501
7502 /*
7503 * For GPU frequencies less than 750MHz, just use the lowest
7504 * ring freq.
7505 */
7506 if (gpu_freq < min_freq)
7507 ia_freq = 800;
7508 else
7509 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7510 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7511
7512 I915_WRITE(GEN6_PCODE_DATA,
7513 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
7514 gpu_freq);
7515 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
7516 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7517 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
7518 GEN6_PCODE_READY) == 0, 10)) {
7519 DRM_ERROR("pcode write of freq table timed out\n");
7520 continue;
7521 }
7522 }
7523
7524 mutex_unlock(&dev_priv->dev->struct_mutex);
7525}
7526
Jesse Barnes6067aae2011-04-28 15:04:31 -07007527static void ironlake_init_clock_gating(struct drm_device *dev)
7528{
7529 struct drm_i915_private *dev_priv = dev->dev_private;
7530 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7531
7532 /* Required for FBC */
7533 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
7534 DPFCRUNIT_CLOCK_GATE_DISABLE |
7535 DPFDUNIT_CLOCK_GATE_DISABLE;
7536 /* Required for CxSR */
7537 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
7538
7539 I915_WRITE(PCH_3DCGDIS0,
7540 MARIUNIT_CLOCK_GATE_DISABLE |
7541 SVSMUNIT_CLOCK_GATE_DISABLE);
7542 I915_WRITE(PCH_3DCGDIS1,
7543 VFMUNIT_CLOCK_GATE_DISABLE);
7544
7545 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7546
7547 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007548 * According to the spec the following bits should be set in
7549 * order to enable memory self-refresh
7550 * The bit 22/21 of 0x42004
7551 * The bit 5 of 0x42020
7552 * The bit 15 of 0x45000
7553 */
7554 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7555 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7556 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
7557 I915_WRITE(ILK_DSPCLK_GATE,
7558 (I915_READ(ILK_DSPCLK_GATE) |
7559 ILK_DPARB_CLK_GATE));
7560 I915_WRITE(DISP_ARB_CTL,
7561 (I915_READ(DISP_ARB_CTL) |
7562 DISP_FBC_WM_DIS));
7563 I915_WRITE(WM3_LP_ILK, 0);
7564 I915_WRITE(WM2_LP_ILK, 0);
7565 I915_WRITE(WM1_LP_ILK, 0);
7566
7567 /*
7568 * Based on the document from hardware guys the following bits
7569 * should be set unconditionally in order to enable FBC.
7570 * The bit 22 of 0x42000
7571 * The bit 22 of 0x42004
7572 * The bit 7,8,9 of 0x42020.
7573 */
7574 if (IS_IRONLAKE_M(dev)) {
7575 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7576 I915_READ(ILK_DISPLAY_CHICKEN1) |
7577 ILK_FBCQ_DIS);
7578 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7579 I915_READ(ILK_DISPLAY_CHICKEN2) |
7580 ILK_DPARB_GATE);
7581 I915_WRITE(ILK_DSPCLK_GATE,
7582 I915_READ(ILK_DSPCLK_GATE) |
7583 ILK_DPFC_DIS1 |
7584 ILK_DPFC_DIS2 |
7585 ILK_CLK_FBC);
7586 }
7587
7588 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7589 I915_READ(ILK_DISPLAY_CHICKEN2) |
7590 ILK_ELPIN_409_SELECT);
7591 I915_WRITE(_3D_CHICKEN2,
7592 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7593 _3D_CHICKEN2_WM_READ_PIPELINED);
7594}
7595
7596static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007597{
7598 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007599 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007600 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7601
7602 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07007603
Jesse Barnes6067aae2011-04-28 15:04:31 -07007604 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7605 I915_READ(ILK_DISPLAY_CHICKEN2) |
7606 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007607
Jesse Barnes6067aae2011-04-28 15:04:31 -07007608 I915_WRITE(WM3_LP_ILK, 0);
7609 I915_WRITE(WM2_LP_ILK, 0);
7610 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007611
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007612 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007613 * According to the spec the following bits should be
7614 * set in order to enable memory self-refresh and fbc:
7615 * The bit21 and bit22 of 0x42000
7616 * The bit21 and bit22 of 0x42004
7617 * The bit5 and bit7 of 0x42020
7618 * The bit14 of 0x70180
7619 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07007620 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07007621 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7622 I915_READ(ILK_DISPLAY_CHICKEN1) |
7623 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7624 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7625 I915_READ(ILK_DISPLAY_CHICKEN2) |
7626 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7627 I915_WRITE(ILK_DSPCLK_GATE,
7628 I915_READ(ILK_DSPCLK_GATE) |
7629 ILK_DPARB_CLK_GATE |
7630 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07007631
Jesse Barnes6067aae2011-04-28 15:04:31 -07007632 for_each_pipe(pipe)
7633 I915_WRITE(DSPCNTR(pipe),
7634 I915_READ(DSPCNTR(pipe)) |
7635 DISPPLANE_TRICKLE_FEED_DISABLE);
7636}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007637
Jesse Barnes28963a32011-05-11 09:42:30 -07007638static void ivybridge_init_clock_gating(struct drm_device *dev)
7639{
7640 struct drm_i915_private *dev_priv = dev->dev_private;
7641 int pipe;
7642 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07007643
Jesse Barnes28963a32011-05-11 09:42:30 -07007644 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007645
Jesse Barnes28963a32011-05-11 09:42:30 -07007646 I915_WRITE(WM3_LP_ILK, 0);
7647 I915_WRITE(WM2_LP_ILK, 0);
7648 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007649
Jesse Barnes28963a32011-05-11 09:42:30 -07007650 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007651
Jesse Barnes28963a32011-05-11 09:42:30 -07007652 for_each_pipe(pipe)
7653 I915_WRITE(DSPCNTR(pipe),
7654 I915_READ(DSPCNTR(pipe)) |
7655 DISPPLANE_TRICKLE_FEED_DISABLE);
7656}
Eric Anholt67e92af2010-11-06 14:53:33 -07007657
Jesse Barnes6067aae2011-04-28 15:04:31 -07007658static void g4x_init_clock_gating(struct drm_device *dev)
7659{
7660 struct drm_i915_private *dev_priv = dev->dev_private;
7661 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00007662
Jesse Barnes6067aae2011-04-28 15:04:31 -07007663 I915_WRITE(RENCLK_GATE_D1, 0);
7664 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7665 GS_UNIT_CLOCK_GATE_DISABLE |
7666 CL_UNIT_CLOCK_GATE_DISABLE);
7667 I915_WRITE(RAMCLK_GATE_D, 0);
7668 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7669 OVRUNIT_CLOCK_GATE_DISABLE |
7670 OVCUNIT_CLOCK_GATE_DISABLE;
7671 if (IS_GM45(dev))
7672 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7673 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
7674}
Yuanhan Liu13982612010-12-15 15:42:31 +08007675
Jesse Barnes6067aae2011-04-28 15:04:31 -07007676static void crestline_init_clock_gating(struct drm_device *dev)
7677{
7678 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08007679
Jesse Barnes6067aae2011-04-28 15:04:31 -07007680 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7681 I915_WRITE(RENCLK_GATE_D2, 0);
7682 I915_WRITE(DSPCLK_GATE_D, 0);
7683 I915_WRITE(RAMCLK_GATE_D, 0);
7684 I915_WRITE16(DEUC, 0);
7685}
Jesse Barnes652c3932009-08-17 13:31:43 -07007686
Jesse Barnes6067aae2011-04-28 15:04:31 -07007687static void broadwater_init_clock_gating(struct drm_device *dev)
7688{
7689 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07007690
Jesse Barnes6067aae2011-04-28 15:04:31 -07007691 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7692 I965_RCC_CLOCK_GATE_DISABLE |
7693 I965_RCPB_CLOCK_GATE_DISABLE |
7694 I965_ISC_CLOCK_GATE_DISABLE |
7695 I965_FBC_CLOCK_GATE_DISABLE);
7696 I915_WRITE(RENCLK_GATE_D2, 0);
7697}
Jesse Barnes652c3932009-08-17 13:31:43 -07007698
Jesse Barnes6067aae2011-04-28 15:04:31 -07007699static void gen3_init_clock_gating(struct drm_device *dev)
7700{
7701 struct drm_i915_private *dev_priv = dev->dev_private;
7702 u32 dstate = I915_READ(D_STATE);
7703
7704 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7705 DSTATE_DOT_CLOCK_GATING;
7706 I915_WRITE(D_STATE, dstate);
7707}
7708
7709static void i85x_init_clock_gating(struct drm_device *dev)
7710{
7711 struct drm_i915_private *dev_priv = dev->dev_private;
7712
7713 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7714}
7715
7716static void i830_init_clock_gating(struct drm_device *dev)
7717{
7718 struct drm_i915_private *dev_priv = dev->dev_private;
7719
7720 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07007721}
7722
Jesse Barnes645c62a2011-05-11 09:49:31 -07007723static void ibx_init_clock_gating(struct drm_device *dev)
7724{
7725 struct drm_i915_private *dev_priv = dev->dev_private;
7726
7727 /*
7728 * On Ibex Peak and Cougar Point, we need to disable clock
7729 * gating for the panel power sequencer or it will fail to
7730 * start up when no ports are active.
7731 */
7732 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7733}
7734
7735static void cpt_init_clock_gating(struct drm_device *dev)
7736{
7737 struct drm_i915_private *dev_priv = dev->dev_private;
7738
7739 /*
7740 * On Ibex Peak and Cougar Point, we need to disable clock
7741 * gating for the panel power sequencer or it will fail to
7742 * start up when no ports are active.
7743 */
7744 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7745 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7746 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007747}
7748
Chris Wilsonac668082011-02-09 16:15:32 +00007749static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00007750{
7751 struct drm_i915_private *dev_priv = dev->dev_private;
7752
7753 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007754 i915_gem_object_unpin(dev_priv->renderctx);
7755 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007756 dev_priv->renderctx = NULL;
7757 }
7758
7759 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007760 i915_gem_object_unpin(dev_priv->pwrctx);
7761 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007762 dev_priv->pwrctx = NULL;
7763 }
7764}
7765
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007766static void ironlake_disable_rc6(struct drm_device *dev)
7767{
7768 struct drm_i915_private *dev_priv = dev->dev_private;
7769
Chris Wilsonac668082011-02-09 16:15:32 +00007770 if (I915_READ(PWRCTXA)) {
7771 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7772 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7773 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7774 50);
7775
7776 I915_WRITE(PWRCTXA, 0);
7777 POSTING_READ(PWRCTXA);
7778
7779 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7780 POSTING_READ(RSTDBYCTL);
7781 }
7782
Chris Wilson99507302011-02-24 09:42:52 +00007783 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00007784}
7785
7786static int ironlake_setup_rc6(struct drm_device *dev)
7787{
7788 struct drm_i915_private *dev_priv = dev->dev_private;
7789
7790 if (dev_priv->renderctx == NULL)
7791 dev_priv->renderctx = intel_alloc_context_page(dev);
7792 if (!dev_priv->renderctx)
7793 return -ENOMEM;
7794
7795 if (dev_priv->pwrctx == NULL)
7796 dev_priv->pwrctx = intel_alloc_context_page(dev);
7797 if (!dev_priv->pwrctx) {
7798 ironlake_teardown_rc6(dev);
7799 return -ENOMEM;
7800 }
7801
7802 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007803}
7804
7805void ironlake_enable_rc6(struct drm_device *dev)
7806{
7807 struct drm_i915_private *dev_priv = dev->dev_private;
7808 int ret;
7809
Chris Wilsonac668082011-02-09 16:15:32 +00007810 /* rc6 disabled by default due to repeated reports of hanging during
7811 * boot and resume.
7812 */
7813 if (!i915_enable_rc6)
7814 return;
7815
Ben Widawsky2c34b852011-03-19 18:14:26 -07007816 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007817 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007818 if (ret) {
7819 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007820 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07007821 }
Chris Wilsonac668082011-02-09 16:15:32 +00007822
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007823 /*
7824 * GPU can automatically power down the render unit if given a page
7825 * to save state.
7826 */
7827 ret = BEGIN_LP_RING(6);
7828 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00007829 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007830 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007831 return;
7832 }
Chris Wilsonac668082011-02-09 16:15:32 +00007833
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007834 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7835 OUT_RING(MI_SET_CONTEXT);
7836 OUT_RING(dev_priv->renderctx->gtt_offset |
7837 MI_MM_SPACE_GTT |
7838 MI_SAVE_EXT_STATE_EN |
7839 MI_RESTORE_EXT_STATE_EN |
7840 MI_RESTORE_INHIBIT);
7841 OUT_RING(MI_SUSPEND_FLUSH);
7842 OUT_RING(MI_NOOP);
7843 OUT_RING(MI_FLUSH);
7844 ADVANCE_LP_RING();
7845
Ben Widawsky4a246cf2011-03-19 18:14:28 -07007846 /*
7847 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
7848 * does an implicit flush, combined with MI_FLUSH above, it should be
7849 * safe to assume that renderctx is valid
7850 */
7851 ret = intel_wait_ring_idle(LP_RING(dev_priv));
7852 if (ret) {
7853 DRM_ERROR("failed to enable ironlake power power savings\n");
7854 ironlake_teardown_rc6(dev);
7855 mutex_unlock(&dev->struct_mutex);
7856 return;
7857 }
7858
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007859 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7860 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007861 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007862}
7863
Jesse Barnes645c62a2011-05-11 09:49:31 -07007864void intel_init_clock_gating(struct drm_device *dev)
7865{
7866 struct drm_i915_private *dev_priv = dev->dev_private;
7867
7868 dev_priv->display.init_clock_gating(dev);
7869
7870 if (dev_priv->display.init_pch_clock_gating)
7871 dev_priv->display.init_pch_clock_gating(dev);
7872}
Chris Wilsonac668082011-02-09 16:15:32 +00007873
Jesse Barnese70236a2009-09-21 10:42:27 -07007874/* Set up chip specific display functions */
7875static void intel_init_display(struct drm_device *dev)
7876{
7877 struct drm_i915_private *dev_priv = dev->dev_private;
7878
7879 /* We always want a DPMS function */
Eric Anholtf5640482011-03-30 13:01:02 -07007880 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007881 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf5640482011-03-30 13:01:02 -07007882 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07007883 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf5640482011-03-30 13:01:02 -07007884 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07007885 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf5640482011-03-30 13:01:02 -07007886 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07007887 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf5640482011-03-30 13:01:02 -07007888 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007889
Adam Jacksonee5382a2010-04-23 11:17:39 -04007890 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007891 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007892 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7893 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7894 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7895 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007896 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7897 dev_priv->display.enable_fbc = g4x_enable_fbc;
7898 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007899 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007900 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7901 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7902 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7903 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007904 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007905 }
7906
7907 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007908 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007909 dev_priv->display.get_display_clock_speed =
7910 i945_get_display_clock_speed;
7911 else if (IS_I915G(dev))
7912 dev_priv->display.get_display_clock_speed =
7913 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007914 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007915 dev_priv->display.get_display_clock_speed =
7916 i9xx_misc_get_display_clock_speed;
7917 else if (IS_I915GM(dev))
7918 dev_priv->display.get_display_clock_speed =
7919 i915gm_get_display_clock_speed;
7920 else if (IS_I865G(dev))
7921 dev_priv->display.get_display_clock_speed =
7922 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007923 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007924 dev_priv->display.get_display_clock_speed =
7925 i855_get_display_clock_speed;
7926 else /* 852, 830 */
7927 dev_priv->display.get_display_clock_speed =
7928 i830_get_display_clock_speed;
7929
7930 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007931 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes645c62a2011-05-11 09:49:31 -07007932 if (HAS_PCH_IBX(dev))
7933 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
7934 else if (HAS_PCH_CPT(dev))
7935 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
7936
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007937 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007938 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7939 dev_priv->display.update_wm = ironlake_update_wm;
7940 else {
7941 DRM_DEBUG_KMS("Failed to get proper latency. "
7942 "Disable CxSR\n");
7943 dev_priv->display.update_wm = NULL;
7944 }
Jesse Barnes674cf962011-04-28 14:27:04 -07007945 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007946 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Yuanhan Liu13982612010-12-15 15:42:31 +08007947 } else if (IS_GEN6(dev)) {
7948 if (SNB_READ_WM0_LATENCY()) {
7949 dev_priv->display.update_wm = sandybridge_update_wm;
7950 } else {
7951 DRM_DEBUG_KMS("Failed to read display plane latency. "
7952 "Disable CxSR\n");
7953 dev_priv->display.update_wm = NULL;
7954 }
Jesse Barnes674cf962011-04-28 14:27:04 -07007955 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007956 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Jesse Barnes357555c2011-04-28 15:09:55 -07007957 } else if (IS_IVYBRIDGE(dev)) {
7958 /* FIXME: detect B0+ stepping and use auto training */
7959 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07007960 if (SNB_READ_WM0_LATENCY()) {
7961 dev_priv->display.update_wm = sandybridge_update_wm;
7962 } else {
7963 DRM_DEBUG_KMS("Failed to read display plane latency. "
7964 "Disable CxSR\n");
7965 dev_priv->display.update_wm = NULL;
7966 }
Jesse Barnes28963a32011-05-11 09:42:30 -07007967 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007968
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007969 } else
7970 dev_priv->display.update_wm = NULL;
7971 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08007972 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08007973 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08007974 dev_priv->fsb_freq,
7975 dev_priv->mem_freq)) {
7976 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08007977 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007978 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007979 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007980 dev_priv->fsb_freq, dev_priv->mem_freq);
7981 /* Disable CxSR and never update its watermark again */
7982 pineview_disable_cxsr(dev);
7983 dev_priv->display.update_wm = NULL;
7984 } else
7985 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10007986 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007987 } else if (IS_G4X(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007988 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007989 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7990 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007991 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007992 if (IS_CRESTLINE(dev))
7993 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7994 else if (IS_BROADWATER(dev))
7995 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7996 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007997 dev_priv->display.update_wm = i9xx_update_wm;
7998 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007999 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8000 } else if (IS_I865G(dev)) {
8001 dev_priv->display.update_wm = i830_update_wm;
8002 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8003 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008004 } else if (IS_I85X(dev)) {
8005 dev_priv->display.update_wm = i9xx_update_wm;
8006 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008007 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07008008 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04008009 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008010 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008011 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008012 dev_priv->display.get_fifo_size = i845_get_fifo_size;
8013 else
8014 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07008015 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008016
8017 /* Default just returns -ENODEV to indicate unsupported */
8018 dev_priv->display.queue_flip = intel_default_queue_flip;
8019
8020 switch (INTEL_INFO(dev)->gen) {
8021 case 2:
8022 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8023 break;
8024
8025 case 3:
8026 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8027 break;
8028
8029 case 4:
8030 case 5:
8031 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8032 break;
8033
8034 case 6:
8035 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8036 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008037 case 7:
8038 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8039 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008040 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008041}
8042
Jesse Barnesb690e962010-07-19 13:53:12 -07008043/*
8044 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8045 * resume, or other times. This quirk makes sure that's the case for
8046 * affected systems.
8047 */
8048static void quirk_pipea_force (struct drm_device *dev)
8049{
8050 struct drm_i915_private *dev_priv = dev->dev_private;
8051
8052 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8053 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
8054}
8055
8056struct intel_quirk {
8057 int device;
8058 int subsystem_vendor;
8059 int subsystem_device;
8060 void (*hook)(struct drm_device *dev);
8061};
8062
8063struct intel_quirk intel_quirks[] = {
8064 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
8065 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
8066 /* HP Mini needs pipe A force quirk (LP: #322104) */
8067 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
8068
8069 /* Thinkpad R31 needs pipe A force quirk */
8070 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
8071 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8072 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8073
8074 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
8075 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
8076 /* ThinkPad X40 needs pipe A force quirk */
8077
8078 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8079 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8080
8081 /* 855 & before need to leave pipe A & dpll A up */
8082 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8083 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8084};
8085
8086static void intel_init_quirks(struct drm_device *dev)
8087{
8088 struct pci_dev *d = dev->pdev;
8089 int i;
8090
8091 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8092 struct intel_quirk *q = &intel_quirks[i];
8093
8094 if (d->device == q->device &&
8095 (d->subsystem_vendor == q->subsystem_vendor ||
8096 q->subsystem_vendor == PCI_ANY_ID) &&
8097 (d->subsystem_device == q->subsystem_device ||
8098 q->subsystem_device == PCI_ANY_ID))
8099 q->hook(dev);
8100 }
8101}
8102
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008103/* Disable the VGA plane that we never use */
8104static void i915_disable_vga(struct drm_device *dev)
8105{
8106 struct drm_i915_private *dev_priv = dev->dev_private;
8107 u8 sr1;
8108 u32 vga_reg;
8109
8110 if (HAS_PCH_SPLIT(dev))
8111 vga_reg = CPU_VGACNTRL;
8112 else
8113 vga_reg = VGACNTRL;
8114
8115 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
8116 outb(1, VGA_SR_INDEX);
8117 sr1 = inb(VGA_SR_DATA);
8118 outb(sr1 | 1<<5, VGA_SR_DATA);
8119 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8120 udelay(300);
8121
8122 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8123 POSTING_READ(vga_reg);
8124}
8125
Jesse Barnes79e53942008-11-07 14:24:08 -08008126void intel_modeset_init(struct drm_device *dev)
8127{
Jesse Barnes652c3932009-08-17 13:31:43 -07008128 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008129 int i;
8130
8131 drm_mode_config_init(dev);
8132
8133 dev->mode_config.min_width = 0;
8134 dev->mode_config.min_height = 0;
8135
8136 dev->mode_config.funcs = (void *)&intel_mode_funcs;
8137
Jesse Barnesb690e962010-07-19 13:53:12 -07008138 intel_init_quirks(dev);
8139
Jesse Barnese70236a2009-09-21 10:42:27 -07008140 intel_init_display(dev);
8141
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008142 if (IS_GEN2(dev)) {
8143 dev->mode_config.max_width = 2048;
8144 dev->mode_config.max_height = 2048;
8145 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008146 dev->mode_config.max_width = 4096;
8147 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008148 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008149 dev->mode_config.max_width = 8192;
8150 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008151 }
Chris Wilson35c30472010-12-22 14:07:12 +00008152 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008153
Zhao Yakui28c97732009-10-09 11:39:41 +08008154 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008155 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008156
Dave Airliea3524f12010-06-06 18:59:41 +10008157 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008158 intel_crtc_init(dev, i);
8159 }
8160
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008161 /* Just disable it once at startup */
8162 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008163 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008164
Jesse Barnes645c62a2011-05-11 09:49:31 -07008165 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008166
Jesse Barnes7648fa92010-05-20 14:28:11 -07008167 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08008168 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008169 intel_init_emon(dev);
8170 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08008171
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008172 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008173 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008174 gen6_update_ring_freq(dev_priv);
8175 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008176
Jesse Barnes652c3932009-08-17 13:31:43 -07008177 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
8178 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
8179 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008180}
8181
8182void intel_modeset_gem_init(struct drm_device *dev)
8183{
8184 if (IS_IRONLAKE_M(dev))
8185 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008186
8187 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008188}
8189
8190void intel_modeset_cleanup(struct drm_device *dev)
8191{
Jesse Barnes652c3932009-08-17 13:31:43 -07008192 struct drm_i915_private *dev_priv = dev->dev_private;
8193 struct drm_crtc *crtc;
8194 struct intel_crtc *intel_crtc;
8195
Keith Packardf87ea762010-10-03 19:36:26 -07008196 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008197 mutex_lock(&dev->struct_mutex);
8198
Jesse Barnes723bfd72010-10-07 16:01:13 -07008199 intel_unregister_dsm_handler();
8200
8201
Jesse Barnes652c3932009-08-17 13:31:43 -07008202 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8203 /* Skip inactive CRTCs */
8204 if (!crtc->fb)
8205 continue;
8206
8207 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008208 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008209 }
8210
Chris Wilson973d04f2011-07-08 12:22:37 +01008211 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07008212
Jesse Barnesf97108d2010-01-29 11:27:07 -08008213 if (IS_IRONLAKE_M(dev))
8214 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008215 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008216 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008217
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008218 if (IS_IRONLAKE_M(dev))
8219 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008220
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008221 mutex_unlock(&dev->struct_mutex);
8222
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008223 /* Disable the irq before mode object teardown, for the irq might
8224 * enqueue unpin/hotplug work. */
8225 drm_irq_uninstall(dev);
8226 cancel_work_sync(&dev_priv->hotplug_work);
8227
Daniel Vetter3dec0092010-08-20 21:40:52 +02008228 /* Shut off idle work before the crtcs get freed. */
8229 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8230 intel_crtc = to_intel_crtc(crtc);
8231 del_timer_sync(&intel_crtc->idle_timer);
8232 }
8233 del_timer_sync(&dev_priv->idle_timer);
8234 cancel_work_sync(&dev_priv->idle_work);
8235
Jesse Barnes79e53942008-11-07 14:24:08 -08008236 drm_mode_config_cleanup(dev);
8237}
8238
Dave Airlie28d52042009-09-21 14:33:58 +10008239/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008240 * Return which encoder is currently attached for connector.
8241 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008242struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008243{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008244 return &intel_attached_encoder(connector)->base;
8245}
Jesse Barnes79e53942008-11-07 14:24:08 -08008246
Chris Wilsondf0e9242010-09-09 16:20:55 +01008247void intel_connector_attach_encoder(struct intel_connector *connector,
8248 struct intel_encoder *encoder)
8249{
8250 connector->encoder = encoder;
8251 drm_mode_connector_attach_encoder(&connector->base,
8252 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008253}
Dave Airlie28d52042009-09-21 14:33:58 +10008254
8255/*
8256 * set vga decode state - true == enable VGA decode
8257 */
8258int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8259{
8260 struct drm_i915_private *dev_priv = dev->dev_private;
8261 u16 gmch_ctrl;
8262
8263 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8264 if (state)
8265 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8266 else
8267 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8268 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8269 return 0;
8270}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008271
8272#ifdef CONFIG_DEBUG_FS
8273#include <linux/seq_file.h>
8274
8275struct intel_display_error_state {
8276 struct intel_cursor_error_state {
8277 u32 control;
8278 u32 position;
8279 u32 base;
8280 u32 size;
8281 } cursor[2];
8282
8283 struct intel_pipe_error_state {
8284 u32 conf;
8285 u32 source;
8286
8287 u32 htotal;
8288 u32 hblank;
8289 u32 hsync;
8290 u32 vtotal;
8291 u32 vblank;
8292 u32 vsync;
8293 } pipe[2];
8294
8295 struct intel_plane_error_state {
8296 u32 control;
8297 u32 stride;
8298 u32 size;
8299 u32 pos;
8300 u32 addr;
8301 u32 surface;
8302 u32 tile_offset;
8303 } plane[2];
8304};
8305
8306struct intel_display_error_state *
8307intel_display_capture_error_state(struct drm_device *dev)
8308{
8309 drm_i915_private_t *dev_priv = dev->dev_private;
8310 struct intel_display_error_state *error;
8311 int i;
8312
8313 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8314 if (error == NULL)
8315 return NULL;
8316
8317 for (i = 0; i < 2; i++) {
8318 error->cursor[i].control = I915_READ(CURCNTR(i));
8319 error->cursor[i].position = I915_READ(CURPOS(i));
8320 error->cursor[i].base = I915_READ(CURBASE(i));
8321
8322 error->plane[i].control = I915_READ(DSPCNTR(i));
8323 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8324 error->plane[i].size = I915_READ(DSPSIZE(i));
8325 error->plane[i].pos= I915_READ(DSPPOS(i));
8326 error->plane[i].addr = I915_READ(DSPADDR(i));
8327 if (INTEL_INFO(dev)->gen >= 4) {
8328 error->plane[i].surface = I915_READ(DSPSURF(i));
8329 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8330 }
8331
8332 error->pipe[i].conf = I915_READ(PIPECONF(i));
8333 error->pipe[i].source = I915_READ(PIPESRC(i));
8334 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8335 error->pipe[i].hblank = I915_READ(HBLANK(i));
8336 error->pipe[i].hsync = I915_READ(HSYNC(i));
8337 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8338 error->pipe[i].vblank = I915_READ(VBLANK(i));
8339 error->pipe[i].vsync = I915_READ(VSYNC(i));
8340 }
8341
8342 return error;
8343}
8344
8345void
8346intel_display_print_error_state(struct seq_file *m,
8347 struct drm_device *dev,
8348 struct intel_display_error_state *error)
8349{
8350 int i;
8351
8352 for (i = 0; i < 2; i++) {
8353 seq_printf(m, "Pipe [%d]:\n", i);
8354 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8355 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8356 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8357 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8358 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8359 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8360 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
8361 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
8362
8363 seq_printf(m, "Plane [%d]:\n", i);
8364 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
8365 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
8366 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
8367 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
8368 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
8369 if (INTEL_INFO(dev)->gen >= 4) {
8370 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
8371 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
8372 }
8373
8374 seq_printf(m, "Cursor [%d]:\n", i);
8375 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
8376 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
8377 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
8378 }
8379}
8380#endif