blob: 81a9059b6a94ea0278bd691342294f4c0893cf21 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnes2377b742010-07-07 14:06:43 -070079/* FDI */
80#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
81
Ma Lingd4906092009-03-18 20:13:27 +080082static bool
83intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
84 int target, int refclk, intel_clock_t *best_clock);
85static bool
86intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
87 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080088
Keith Packarda4fc5ed2009-04-07 16:16:42 -070089static bool
90intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
91 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080092static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050093intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
94 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070095
Chris Wilson021357a2010-09-07 20:54:59 +010096static inline u32 /* units of 100MHz */
97intel_fdi_link_freq(struct drm_device *dev)
98{
Chris Wilson8b99e682010-10-13 09:59:17 +010099 if (IS_GEN5(dev)) {
100 struct drm_i915_private *dev_priv = dev->dev_private;
101 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
102 } else
103 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100104}
105
Keith Packarde4b36692009-06-05 19:22:17 -0700106static const intel_limit_t intel_limits_i8xx_dvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700107 .dot = { .min = 25000, .max = 350000 },
108 .vco = { .min = 930000, .max = 1400000 },
109 .n = { .min = 3, .max = 16 },
110 .m = { .min = 96, .max = 140 },
111 .m1 = { .min = 18, .max = 26 },
112 .m2 = { .min = 6, .max = 16 },
113 .p = { .min = 4, .max = 128 },
114 .p1 = { .min = 2, .max = 33 },
115 .p2 = { .dot_limit = 165000,
116 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800117 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700118};
119
120static const intel_limit_t intel_limits_i8xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700121 .dot = { .min = 25000, .max = 350000 },
122 .vco = { .min = 930000, .max = 1400000 },
123 .n = { .min = 3, .max = 16 },
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800131 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700132};
Eric Anholt273e27c2011-03-30 13:01:10 -0700133
Keith Packarde4b36692009-06-05 19:22:17 -0700134static const intel_limit_t intel_limits_i9xx_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .dot = { .min = 20000, .max = 400000 },
136 .vco = { .min = 1400000, .max = 2800000 },
137 .n = { .min = 1, .max = 6 },
138 .m = { .min = 70, .max = 120 },
139 .m1 = { .min = 10, .max = 22 },
140 .m2 = { .min = 5, .max = 9 },
141 .p = { .min = 5, .max = 80 },
142 .p1 = { .min = 1, .max = 8 },
143 .p2 = { .dot_limit = 200000,
144 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800145 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700146};
147
148static const intel_limit_t intel_limits_i9xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .dot = { .min = 20000, .max = 400000 },
150 .vco = { .min = 1400000, .max = 2800000 },
151 .n = { .min = 1, .max = 6 },
152 .m = { .min = 70, .max = 120 },
153 .m1 = { .min = 10, .max = 22 },
154 .m2 = { .min = 5, .max = 9 },
155 .p = { .min = 7, .max = 98 },
156 .p1 = { .min = 1, .max = 8 },
157 .p2 = { .dot_limit = 112000,
158 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800159 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Eric Anholt273e27c2011-03-30 13:01:10 -0700162
Keith Packarde4b36692009-06-05 19:22:17 -0700163static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700164 .dot = { .min = 25000, .max = 270000 },
165 .vco = { .min = 1750000, .max = 3500000},
166 .n = { .min = 1, .max = 4 },
167 .m = { .min = 104, .max = 138 },
168 .m1 = { .min = 17, .max = 23 },
169 .m2 = { .min = 5, .max = 11 },
170 .p = { .min = 10, .max = 30 },
171 .p1 = { .min = 1, .max = 3},
172 .p2 = { .dot_limit = 270000,
173 .p2_slow = 10,
174 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800175 },
Ma Lingd4906092009-03-18 20:13:27 +0800176 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700177};
178
179static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700180 .dot = { .min = 22000, .max = 400000 },
181 .vco = { .min = 1750000, .max = 3500000},
182 .n = { .min = 1, .max = 4 },
183 .m = { .min = 104, .max = 138 },
184 .m1 = { .min = 16, .max = 23 },
185 .m2 = { .min = 5, .max = 11 },
186 .p = { .min = 5, .max = 80 },
187 .p1 = { .min = 1, .max = 8},
188 .p2 = { .dot_limit = 165000,
189 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800190 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700191};
192
193static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700194 .dot = { .min = 20000, .max = 115000 },
195 .vco = { .min = 1750000, .max = 3500000 },
196 .n = { .min = 1, .max = 3 },
197 .m = { .min = 104, .max = 138 },
198 .m1 = { .min = 17, .max = 23 },
199 .m2 = { .min = 5, .max = 11 },
200 .p = { .min = 28, .max = 112 },
201 .p1 = { .min = 2, .max = 8 },
202 .p2 = { .dot_limit = 0,
203 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800204 },
Ma Lingd4906092009-03-18 20:13:27 +0800205 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
208static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .dot = { .min = 80000, .max = 224000 },
210 .vco = { .min = 1750000, .max = 3500000 },
211 .n = { .min = 1, .max = 3 },
212 .m = { .min = 104, .max = 138 },
213 .m1 = { .min = 17, .max = 23 },
214 .m2 = { .min = 5, .max = 11 },
215 .p = { .min = 14, .max = 42 },
216 .p1 = { .min = 2, .max = 6 },
217 .p2 = { .dot_limit = 0,
218 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800219 },
Ma Lingd4906092009-03-18 20:13:27 +0800220 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700221};
222
223static const intel_limit_t intel_limits_g4x_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .dot = { .min = 161670, .max = 227000 },
225 .vco = { .min = 1750000, .max = 3500000},
226 .n = { .min = 1, .max = 2 },
227 .m = { .min = 97, .max = 108 },
228 .m1 = { .min = 0x10, .max = 0x12 },
229 .m2 = { .min = 0x05, .max = 0x06 },
230 .p = { .min = 10, .max = 20 },
231 .p1 = { .min = 1, .max = 2},
232 .p2 = { .dot_limit = 0,
233 .p2_slow = 10, .p2_fast = 10 },
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700234 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500237static const intel_limit_t intel_limits_pineview_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 20000, .max = 400000},
239 .vco = { .min = 1700000, .max = 3500000 },
240 /* Pineview's Ncounter is a ring counter */
241 .n = { .min = 3, .max = 6 },
242 .m = { .min = 2, .max = 256 },
243 /* Pineview only has one combined m divider, which we treat as m2. */
244 .m1 = { .min = 0, .max = 0 },
245 .m2 = { .min = 0, .max = 254 },
246 .p = { .min = 5, .max = 80 },
247 .p1 = { .min = 1, .max = 8 },
248 .p2 = { .dot_limit = 200000,
249 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800250 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500253static const intel_limit_t intel_limits_pineview_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 20000, .max = 400000 },
255 .vco = { .min = 1700000, .max = 3500000 },
256 .n = { .min = 3, .max = 6 },
257 .m = { .min = 2, .max = 256 },
258 .m1 = { .min = 0, .max = 0 },
259 .m2 = { .min = 0, .max = 254 },
260 .p = { .min = 7, .max = 112 },
261 .p1 = { .min = 1, .max = 8 },
262 .p2 = { .dot_limit = 112000,
263 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800264 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Eric Anholt273e27c2011-03-30 13:01:10 -0700267/* Ironlake / Sandybridge
268 *
269 * We calculate clock using (register_value + 2) for N/M1/M2, so here
270 * the range value for them is (actual_value - 2).
271 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800272static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 5 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800283 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700284};
285
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 3 },
290 .m = { .min = 79, .max = 118 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
294 .p1 = { .min = 2, .max = 8 },
295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297 .find_pll = intel_g4x_find_best_PLL,
298};
299
300static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 3 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 14, .max = 56 },
308 .p1 = { .min = 2, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311 .find_pll = intel_g4x_find_best_PLL,
312};
313
Eric Anholt273e27c2011-03-30 13:01:10 -0700314/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 2 },
319 .m = { .min = 79, .max = 126 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2,.max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326 .find_pll = intel_g4x_find_best_PLL,
327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 126 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 42 },
337 .p1 = { .min = 2,.max = 6 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800340 .find_pll = intel_g4x_find_best_PLL,
341};
342
343static const intel_limit_t intel_limits_ironlake_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000},
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 81, .max = 90 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 10, .max = 20 },
351 .p1 = { .min = 1, .max = 2},
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 10, .p2_fast = 10 },
Zhao Yakui45476682009-12-31 16:06:04 +0800354 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800355};
356
Chris Wilson1b894b52010-12-14 20:04:54 +0000357static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
358 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800359{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 struct drm_device *dev = crtc->dev;
361 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800362 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800363
364 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
366 LVDS_CLKB_POWER_UP) {
367 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000368 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800369 limit = &intel_limits_ironlake_dual_lvds_100m;
370 else
371 limit = &intel_limits_ironlake_dual_lvds;
372 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000373 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800374 limit = &intel_limits_ironlake_single_lvds_100m;
375 else
376 limit = &intel_limits_ironlake_single_lvds;
377 }
378 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800379 HAS_eDP)
380 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800381 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800383
384 return limit;
385}
386
Ma Ling044c7c42009-03-18 20:13:23 +0800387static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
388{
389 struct drm_device *dev = crtc->dev;
390 struct drm_i915_private *dev_priv = dev->dev_private;
391 const intel_limit_t *limit;
392
393 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
394 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
395 LVDS_CLKB_POWER_UP)
396 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700397 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800398 else
399 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700400 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800401 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
402 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700403 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800404 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700405 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700406 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800408 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800410
411 return limit;
412}
413
Chris Wilson1b894b52010-12-14 20:04:54 +0000414static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800415{
416 struct drm_device *dev = crtc->dev;
417 const intel_limit_t *limit;
418
Eric Anholtbad720f2009-10-22 16:11:14 -0700419 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000420 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800422 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500423 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800424 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500425 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800426 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500427 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100428 } else if (!IS_GEN2(dev)) {
429 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
430 limit = &intel_limits_i9xx_lvds;
431 else
432 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800433 } else {
434 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700435 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800436 else
Keith Packarde4b36692009-06-05 19:22:17 -0700437 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800438 }
439 return limit;
440}
441
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500442/* m1 is reserved as 0 in Pineview, n is a ring counter */
443static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800444{
Shaohua Li21778322009-02-23 15:19:16 +0800445 clock->m = clock->m2 + 2;
446 clock->p = clock->p1 * clock->p2;
447 clock->vco = refclk * clock->m / clock->n;
448 clock->dot = clock->vco / clock->p;
449}
450
451static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
452{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500453 if (IS_PINEVIEW(dev)) {
454 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800455 return;
456 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800457 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
458 clock->p = clock->p1 * clock->p2;
459 clock->vco = refclk * clock->m / (clock->n + 2);
460 clock->dot = clock->vco / clock->p;
461}
462
Jesse Barnes79e53942008-11-07 14:24:08 -0800463/**
464 * Returns whether any output on the specified pipe is of the specified type
465 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100466bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100468 struct drm_device *dev = crtc->dev;
469 struct drm_mode_config *mode_config = &dev->mode_config;
470 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800471
Chris Wilson4ef69c72010-09-09 15:14:28 +0100472 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
473 if (encoder->base.crtc == crtc && encoder->type == type)
474 return true;
475
476 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800477}
478
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800479#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800480/**
481 * Returns whether the given set of divisors are valid for a given refclk with
482 * the given connectors.
483 */
484
Chris Wilson1b894b52010-12-14 20:04:54 +0000485static bool intel_PLL_is_valid(struct drm_device *dev,
486 const intel_limit_t *limit,
487 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800488{
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
490 INTELPllInvalid ("p1 out of range\n");
491 if (clock->p < limit->p.min || limit->p.max < clock->p)
492 INTELPllInvalid ("p out of range\n");
493 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
494 INTELPllInvalid ("m2 out of range\n");
495 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
496 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 INTELPllInvalid ("m1 <= m2\n");
499 if (clock->m < limit->m.min || limit->m.max < clock->m)
500 INTELPllInvalid ("m out of range\n");
501 if (clock->n < limit->n.min || limit->n.max < clock->n)
502 INTELPllInvalid ("n out of range\n");
503 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
504 INTELPllInvalid ("vco out of range\n");
505 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
506 * connector, etc., rather than just a single range.
507 */
508 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
509 INTELPllInvalid ("dot out of range\n");
510
511 return true;
512}
513
Ma Lingd4906092009-03-18 20:13:27 +0800514static bool
515intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
516 int target, int refclk, intel_clock_t *best_clock)
517
Jesse Barnes79e53942008-11-07 14:24:08 -0800518{
519 struct drm_device *dev = crtc->dev;
520 struct drm_i915_private *dev_priv = dev->dev_private;
521 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 int err = target;
523
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200524 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800525 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 /*
527 * For LVDS, if the panel is on, just rely on its current
528 * settings for dual-channel. We haven't figured out how to
529 * reliably set up different single/dual channel state, if we
530 * even can.
531 */
532 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
533 LVDS_CLKB_POWER_UP)
534 clock.p2 = limit->p2.p2_fast;
535 else
536 clock.p2 = limit->p2.p2_slow;
537 } else {
538 if (target < limit->p2.dot_limit)
539 clock.p2 = limit->p2.p2_slow;
540 else
541 clock.p2 = limit->p2.p2_fast;
542 }
543
544 memset (best_clock, 0, sizeof (*best_clock));
545
Zhao Yakui42158662009-11-20 11:24:18 +0800546 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
547 clock.m1++) {
548 for (clock.m2 = limit->m2.min;
549 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500550 /* m1 is always 0 in Pineview */
551 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800552 break;
553 for (clock.n = limit->n.min;
554 clock.n <= limit->n.max; clock.n++) {
555 for (clock.p1 = limit->p1.min;
556 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 int this_err;
558
Shaohua Li21778322009-02-23 15:19:16 +0800559 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (!intel_PLL_is_valid(dev, limit,
561 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 continue;
563
564 this_err = abs(clock.dot - target);
565 if (this_err < err) {
566 *best_clock = clock;
567 err = this_err;
568 }
569 }
570 }
571 }
572 }
573
574 return (err != target);
575}
576
Ma Lingd4906092009-03-18 20:13:27 +0800577static bool
578intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
579 int target, int refclk, intel_clock_t *best_clock)
580{
581 struct drm_device *dev = crtc->dev;
582 struct drm_i915_private *dev_priv = dev->dev_private;
583 intel_clock_t clock;
584 int max_n;
585 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400586 /* approximately equals target * 0.00585 */
587 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800588 found = false;
589
590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800591 int lvds_reg;
592
Eric Anholtc619eed2010-01-28 16:45:52 -0800593 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800594 lvds_reg = PCH_LVDS;
595 else
596 lvds_reg = LVDS;
597 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800598 LVDS_CLKB_POWER_UP)
599 clock.p2 = limit->p2.p2_fast;
600 else
601 clock.p2 = limit->p2.p2_slow;
602 } else {
603 if (target < limit->p2.dot_limit)
604 clock.p2 = limit->p2.p2_slow;
605 else
606 clock.p2 = limit->p2.p2_fast;
607 }
608
609 memset(best_clock, 0, sizeof(*best_clock));
610 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200611 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800612 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200613 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800614 for (clock.m1 = limit->m1.max;
615 clock.m1 >= limit->m1.min; clock.m1--) {
616 for (clock.m2 = limit->m2.max;
617 clock.m2 >= limit->m2.min; clock.m2--) {
618 for (clock.p1 = limit->p1.max;
619 clock.p1 >= limit->p1.min; clock.p1--) {
620 int this_err;
621
Shaohua Li21778322009-02-23 15:19:16 +0800622 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000623 if (!intel_PLL_is_valid(dev, limit,
624 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800625 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000626
627 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800628 if (this_err < err_most) {
629 *best_clock = clock;
630 err_most = this_err;
631 max_n = clock.n;
632 found = true;
633 }
634 }
635 }
636 }
637 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800638 return found;
639}
Ma Lingd4906092009-03-18 20:13:27 +0800640
Zhenyu Wang2c072452009-06-05 15:38:42 +0800641static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500642intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
643 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800644{
645 struct drm_device *dev = crtc->dev;
646 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800647
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800648 if (target < 200000) {
649 clock.n = 1;
650 clock.p1 = 2;
651 clock.p2 = 10;
652 clock.m1 = 12;
653 clock.m2 = 9;
654 } else {
655 clock.n = 2;
656 clock.p1 = 1;
657 clock.p2 = 10;
658 clock.m1 = 14;
659 clock.m2 = 8;
660 }
661 intel_clock(dev, refclk, &clock);
662 memcpy(best_clock, &clock, sizeof(intel_clock_t));
663 return true;
664}
665
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700666/* DisplayPort has only two frequencies, 162MHz and 270MHz */
667static bool
668intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
669 int target, int refclk, intel_clock_t *best_clock)
670{
Chris Wilson5eddb702010-09-11 13:48:45 +0100671 intel_clock_t clock;
672 if (target < 200000) {
673 clock.p1 = 2;
674 clock.p2 = 10;
675 clock.n = 2;
676 clock.m1 = 23;
677 clock.m2 = 8;
678 } else {
679 clock.p1 = 1;
680 clock.p2 = 10;
681 clock.n = 1;
682 clock.m1 = 14;
683 clock.m2 = 2;
684 }
685 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
686 clock.p = (clock.p1 * clock.p2);
687 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
688 clock.vco = 0;
689 memcpy(best_clock, &clock, sizeof(intel_clock_t));
690 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700691}
692
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700693/**
694 * intel_wait_for_vblank - wait for vblank on a given pipe
695 * @dev: drm device
696 * @pipe: pipe to wait for
697 *
698 * Wait for vblank to occur on a given pipe. Needed for various bits of
699 * mode setting code.
700 */
701void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800702{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700703 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800704 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700705
Chris Wilson300387c2010-09-05 20:25:43 +0100706 /* Clear existing vblank status. Note this will clear any other
707 * sticky status fields as well.
708 *
709 * This races with i915_driver_irq_handler() with the result
710 * that either function could miss a vblank event. Here it is not
711 * fatal, as we will either wait upon the next vblank interrupt or
712 * timeout. Generally speaking intel_wait_for_vblank() is only
713 * called during modeset at which time the GPU should be idle and
714 * should *not* be performing page flips and thus not waiting on
715 * vblanks...
716 * Currently, the result of us stealing a vblank from the irq
717 * handler is that a single frame will be skipped during swapbuffers.
718 */
719 I915_WRITE(pipestat_reg,
720 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
721
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700722 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100723 if (wait_for(I915_READ(pipestat_reg) &
724 PIPE_VBLANK_INTERRUPT_STATUS,
725 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700726 DRM_DEBUG_KMS("vblank wait timed out\n");
727}
728
Keith Packardab7ad7f2010-10-03 00:33:06 -0700729/*
730 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700731 * @dev: drm device
732 * @pipe: pipe to wait for
733 *
734 * After disabling a pipe, we can't wait for vblank in the usual way,
735 * spinning on the vblank interrupt status bit, since we won't actually
736 * see an interrupt when the pipe is disabled.
737 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700738 * On Gen4 and above:
739 * wait for the pipe register state bit to turn off
740 *
741 * Otherwise:
742 * wait for the display line value to settle (it usually
743 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100744 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700745 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100746void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700747{
748 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700749
Keith Packardab7ad7f2010-10-03 00:33:06 -0700750 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100751 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752
Keith Packardab7ad7f2010-10-03 00:33:06 -0700753 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100754 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
755 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700756 DRM_DEBUG_KMS("pipe_off wait timed out\n");
757 } else {
758 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100759 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700760 unsigned long timeout = jiffies + msecs_to_jiffies(100);
761
762 /* Wait for the display line to settle */
763 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100764 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700765 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100766 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700767 time_after(timeout, jiffies));
768 if (time_after(jiffies, timeout))
769 DRM_DEBUG_KMS("pipe_off wait timed out\n");
770 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800771}
772
Jesse Barnesb24e7172011-01-04 15:09:30 -0800773static const char *state_string(bool enabled)
774{
775 return enabled ? "on" : "off";
776}
777
778/* Only for pre-ILK configs */
779static void assert_pll(struct drm_i915_private *dev_priv,
780 enum pipe pipe, bool state)
781{
782 int reg;
783 u32 val;
784 bool cur_state;
785
786 reg = DPLL(pipe);
787 val = I915_READ(reg);
788 cur_state = !!(val & DPLL_VCO_ENABLE);
789 WARN(cur_state != state,
790 "PLL state assertion failure (expected %s, current %s)\n",
791 state_string(state), state_string(cur_state));
792}
793#define assert_pll_enabled(d, p) assert_pll(d, p, true)
794#define assert_pll_disabled(d, p) assert_pll(d, p, false)
795
Jesse Barnes040484a2011-01-03 12:14:26 -0800796/* For ILK+ */
797static void assert_pch_pll(struct drm_i915_private *dev_priv,
798 enum pipe pipe, bool state)
799{
800 int reg;
801 u32 val;
802 bool cur_state;
803
804 reg = PCH_DPLL(pipe);
805 val = I915_READ(reg);
806 cur_state = !!(val & DPLL_VCO_ENABLE);
807 WARN(cur_state != state,
808 "PCH PLL state assertion failure (expected %s, current %s)\n",
809 state_string(state), state_string(cur_state));
810}
811#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
812#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
813
814static void assert_fdi_tx(struct drm_i915_private *dev_priv,
815 enum pipe pipe, bool state)
816{
817 int reg;
818 u32 val;
819 bool cur_state;
820
821 reg = FDI_TX_CTL(pipe);
822 val = I915_READ(reg);
823 cur_state = !!(val & FDI_TX_ENABLE);
824 WARN(cur_state != state,
825 "FDI TX state assertion failure (expected %s, current %s)\n",
826 state_string(state), state_string(cur_state));
827}
828#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
829#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
830
831static void assert_fdi_rx(struct drm_i915_private *dev_priv,
832 enum pipe pipe, bool state)
833{
834 int reg;
835 u32 val;
836 bool cur_state;
837
838 reg = FDI_RX_CTL(pipe);
839 val = I915_READ(reg);
840 cur_state = !!(val & FDI_RX_ENABLE);
841 WARN(cur_state != state,
842 "FDI RX state assertion failure (expected %s, current %s)\n",
843 state_string(state), state_string(cur_state));
844}
845#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
846#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
847
848static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
849 enum pipe pipe)
850{
851 int reg;
852 u32 val;
853
854 /* ILK FDI PLL is always enabled */
855 if (dev_priv->info->gen == 5)
856 return;
857
858 reg = FDI_TX_CTL(pipe);
859 val = I915_READ(reg);
860 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
861}
862
863static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
864 enum pipe pipe)
865{
866 int reg;
867 u32 val;
868
869 reg = FDI_RX_CTL(pipe);
870 val = I915_READ(reg);
871 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
872}
873
Jesse Barnesea0760c2011-01-04 15:09:32 -0800874static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
875 enum pipe pipe)
876{
877 int pp_reg, lvds_reg;
878 u32 val;
879 enum pipe panel_pipe = PIPE_A;
880 bool locked = locked;
881
882 if (HAS_PCH_SPLIT(dev_priv->dev)) {
883 pp_reg = PCH_PP_CONTROL;
884 lvds_reg = PCH_LVDS;
885 } else {
886 pp_reg = PP_CONTROL;
887 lvds_reg = LVDS;
888 }
889
890 val = I915_READ(pp_reg);
891 if (!(val & PANEL_POWER_ON) ||
892 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
893 locked = false;
894
895 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
896 panel_pipe = PIPE_B;
897
898 WARN(panel_pipe == pipe && locked,
899 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800900 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800901}
902
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800903static void assert_pipe(struct drm_i915_private *dev_priv,
904 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800905{
906 int reg;
907 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800908 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800909
910 reg = PIPECONF(pipe);
911 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800912 cur_state = !!(val & PIPECONF_ENABLE);
913 WARN(cur_state != state,
914 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800915 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800916}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800917#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
918#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800919
920static void assert_plane_enabled(struct drm_i915_private *dev_priv,
921 enum plane plane)
922{
923 int reg;
924 u32 val;
925
926 reg = DSPCNTR(plane);
927 val = I915_READ(reg);
928 WARN(!(val & DISPLAY_PLANE_ENABLE),
929 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800930 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800931}
932
933static void assert_planes_disabled(struct drm_i915_private *dev_priv,
934 enum pipe pipe)
935{
936 int reg, i;
937 u32 val;
938 int cur_pipe;
939
Jesse Barnes19ec1352011-02-02 12:28:02 -0800940 /* Planes are fixed to pipes on ILK+ */
941 if (HAS_PCH_SPLIT(dev_priv->dev))
942 return;
943
Jesse Barnesb24e7172011-01-04 15:09:30 -0800944 /* Need to check both planes against the pipe */
945 for (i = 0; i < 2; i++) {
946 reg = DSPCNTR(i);
947 val = I915_READ(reg);
948 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
949 DISPPLANE_SEL_PIPE_SHIFT;
950 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800951 "plane %c assertion failure, should be off on pipe %c but is still active\n",
952 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800953 }
954}
955
Jesse Barnes92f25842011-01-04 15:09:34 -0800956static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
957{
958 u32 val;
959 bool enabled;
960
961 val = I915_READ(PCH_DREF_CONTROL);
962 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
963 DREF_SUPERSPREAD_SOURCE_MASK));
964 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
965}
966
967static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
968 enum pipe pipe)
969{
970 int reg;
971 u32 val;
972 bool enabled;
973
974 reg = TRANSCONF(pipe);
975 val = I915_READ(reg);
976 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800977 WARN(enabled,
978 "transcoder assertion failed, should be off on pipe %c but is still active\n",
979 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -0800980}
981
Jesse Barnes291906f2011-02-02 12:28:03 -0800982static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
983 enum pipe pipe, int reg)
984{
Jesse Barnes47a05ec2011-02-07 13:46:40 -0800985 u32 val = I915_READ(reg);
986 WARN(DP_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -0800987 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800988 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -0800989}
990
991static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
992 enum pipe pipe, int reg)
993{
Jesse Barnes47a05ec2011-02-07 13:46:40 -0800994 u32 val = I915_READ(reg);
995 WARN(HDMI_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -0800996 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800997 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -0800998}
999
1000static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1001 enum pipe pipe)
1002{
1003 int reg;
1004 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001005
1006 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1007 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1008 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1009
1010 reg = PCH_ADPA;
1011 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001012 WARN(ADPA_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001013 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001014 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001015
1016 reg = PCH_LVDS;
1017 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001018 WARN(LVDS_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001019 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001020 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001021
1022 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1023 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1024 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1025}
1026
Jesse Barnesb24e7172011-01-04 15:09:30 -08001027/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001028 * intel_enable_pll - enable a PLL
1029 * @dev_priv: i915 private structure
1030 * @pipe: pipe PLL to enable
1031 *
1032 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1033 * make sure the PLL reg is writable first though, since the panel write
1034 * protect mechanism may be enabled.
1035 *
1036 * Note! This is for pre-ILK only.
1037 */
1038static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1039{
1040 int reg;
1041 u32 val;
1042
1043 /* No really, not for ILK+ */
1044 BUG_ON(dev_priv->info->gen >= 5);
1045
1046 /* PLL is protected by panel, make sure we can write it */
1047 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1048 assert_panel_unlocked(dev_priv, pipe);
1049
1050 reg = DPLL(pipe);
1051 val = I915_READ(reg);
1052 val |= DPLL_VCO_ENABLE;
1053
1054 /* We do this three times for luck */
1055 I915_WRITE(reg, val);
1056 POSTING_READ(reg);
1057 udelay(150); /* wait for warmup */
1058 I915_WRITE(reg, val);
1059 POSTING_READ(reg);
1060 udelay(150); /* wait for warmup */
1061 I915_WRITE(reg, val);
1062 POSTING_READ(reg);
1063 udelay(150); /* wait for warmup */
1064}
1065
1066/**
1067 * intel_disable_pll - disable a PLL
1068 * @dev_priv: i915 private structure
1069 * @pipe: pipe PLL to disable
1070 *
1071 * Disable the PLL for @pipe, making sure the pipe is off first.
1072 *
1073 * Note! This is for pre-ILK only.
1074 */
1075static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1076{
1077 int reg;
1078 u32 val;
1079
1080 /* Don't disable pipe A or pipe A PLLs if needed */
1081 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1082 return;
1083
1084 /* Make sure the pipe isn't still relying on us */
1085 assert_pipe_disabled(dev_priv, pipe);
1086
1087 reg = DPLL(pipe);
1088 val = I915_READ(reg);
1089 val &= ~DPLL_VCO_ENABLE;
1090 I915_WRITE(reg, val);
1091 POSTING_READ(reg);
1092}
1093
1094/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001095 * intel_enable_pch_pll - enable PCH PLL
1096 * @dev_priv: i915 private structure
1097 * @pipe: pipe PLL to enable
1098 *
1099 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1100 * drives the transcoder clock.
1101 */
1102static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1103 enum pipe pipe)
1104{
1105 int reg;
1106 u32 val;
1107
1108 /* PCH only available on ILK+ */
1109 BUG_ON(dev_priv->info->gen < 5);
1110
1111 /* PCH refclock must be enabled first */
1112 assert_pch_refclk_enabled(dev_priv);
1113
1114 reg = PCH_DPLL(pipe);
1115 val = I915_READ(reg);
1116 val |= DPLL_VCO_ENABLE;
1117 I915_WRITE(reg, val);
1118 POSTING_READ(reg);
1119 udelay(200);
1120}
1121
1122static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* PCH only available on ILK+ */
1129 BUG_ON(dev_priv->info->gen < 5);
1130
1131 /* Make sure transcoder isn't still depending on us */
1132 assert_transcoder_disabled(dev_priv, pipe);
1133
1134 reg = PCH_DPLL(pipe);
1135 val = I915_READ(reg);
1136 val &= ~DPLL_VCO_ENABLE;
1137 I915_WRITE(reg, val);
1138 POSTING_READ(reg);
1139 udelay(200);
1140}
1141
Jesse Barnes040484a2011-01-03 12:14:26 -08001142static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1143 enum pipe pipe)
1144{
1145 int reg;
1146 u32 val;
1147
1148 /* PCH only available on ILK+ */
1149 BUG_ON(dev_priv->info->gen < 5);
1150
1151 /* Make sure PCH DPLL is enabled */
1152 assert_pch_pll_enabled(dev_priv, pipe);
1153
1154 /* FDI must be feeding us bits for PCH ports */
1155 assert_fdi_tx_enabled(dev_priv, pipe);
1156 assert_fdi_rx_enabled(dev_priv, pipe);
1157
1158 reg = TRANSCONF(pipe);
1159 val = I915_READ(reg);
1160 /*
1161 * make the BPC in transcoder be consistent with
1162 * that in pipeconf reg.
1163 */
1164 val &= ~PIPE_BPC_MASK;
1165 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1166 I915_WRITE(reg, val | TRANS_ENABLE);
1167 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1168 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1169}
1170
1171static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
1173{
1174 int reg;
1175 u32 val;
1176
1177 /* FDI relies on the transcoder */
1178 assert_fdi_tx_disabled(dev_priv, pipe);
1179 assert_fdi_rx_disabled(dev_priv, pipe);
1180
Jesse Barnes291906f2011-02-02 12:28:03 -08001181 /* Ports must be off as well */
1182 assert_pch_ports_disabled(dev_priv, pipe);
1183
Jesse Barnes040484a2011-01-03 12:14:26 -08001184 reg = TRANSCONF(pipe);
1185 val = I915_READ(reg);
1186 val &= ~TRANS_ENABLE;
1187 I915_WRITE(reg, val);
1188 /* wait for PCH transcoder off, transcoder state */
1189 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1190 DRM_ERROR("failed to disable transcoder\n");
1191}
1192
Jesse Barnes92f25842011-01-04 15:09:34 -08001193/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001194 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001195 * @dev_priv: i915 private structure
1196 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001197 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198 *
1199 * Enable @pipe, making sure that various hardware specific requirements
1200 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1201 *
1202 * @pipe should be %PIPE_A or %PIPE_B.
1203 *
1204 * Will wait until the pipe is actually running (i.e. first vblank) before
1205 * returning.
1206 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001207static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1208 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001209{
1210 int reg;
1211 u32 val;
1212
1213 /*
1214 * A pipe without a PLL won't actually be able to drive bits from
1215 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1216 * need the check.
1217 */
1218 if (!HAS_PCH_SPLIT(dev_priv->dev))
1219 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 else {
1221 if (pch_port) {
1222 /* if driving the PCH, we need FDI enabled */
1223 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1224 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1225 }
1226 /* FIXME: assert CPU port conditions for SNB+ */
1227 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001228
1229 reg = PIPECONF(pipe);
1230 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001231 if (val & PIPECONF_ENABLE)
1232 return;
1233
1234 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235 intel_wait_for_vblank(dev_priv->dev, pipe);
1236}
1237
1238/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001239 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240 * @dev_priv: i915 private structure
1241 * @pipe: pipe to disable
1242 *
1243 * Disable @pipe, making sure that various hardware specific requirements
1244 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1245 *
1246 * @pipe should be %PIPE_A or %PIPE_B.
1247 *
1248 * Will wait until the pipe has shut down before returning.
1249 */
1250static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
1253 int reg;
1254 u32 val;
1255
1256 /*
1257 * Make sure planes won't keep trying to pump pixels to us,
1258 * or we might hang the display.
1259 */
1260 assert_planes_disabled(dev_priv, pipe);
1261
1262 /* Don't disable pipe A or pipe A PLLs if needed */
1263 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1264 return;
1265
1266 reg = PIPECONF(pipe);
1267 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001268 if ((val & PIPECONF_ENABLE) == 0)
1269 return;
1270
1271 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1273}
1274
1275/**
1276 * intel_enable_plane - enable a display plane on a given pipe
1277 * @dev_priv: i915 private structure
1278 * @plane: plane to enable
1279 * @pipe: pipe being fed
1280 *
1281 * Enable @plane on @pipe, making sure that @pipe is running first.
1282 */
1283static void intel_enable_plane(struct drm_i915_private *dev_priv,
1284 enum plane plane, enum pipe pipe)
1285{
1286 int reg;
1287 u32 val;
1288
1289 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1290 assert_pipe_enabled(dev_priv, pipe);
1291
1292 reg = DSPCNTR(plane);
1293 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001294 if (val & DISPLAY_PLANE_ENABLE)
1295 return;
1296
1297 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298 intel_wait_for_vblank(dev_priv->dev, pipe);
1299}
1300
1301/*
1302 * Plane regs are double buffered, going from enabled->disabled needs a
1303 * trigger in order to latch. The display address reg provides this.
1304 */
1305static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1306 enum plane plane)
1307{
1308 u32 reg = DSPADDR(plane);
1309 I915_WRITE(reg, I915_READ(reg));
1310}
1311
1312/**
1313 * intel_disable_plane - disable a display plane
1314 * @dev_priv: i915 private structure
1315 * @plane: plane to disable
1316 * @pipe: pipe consuming the data
1317 *
1318 * Disable @plane; should be an independent operation.
1319 */
1320static void intel_disable_plane(struct drm_i915_private *dev_priv,
1321 enum plane plane, enum pipe pipe)
1322{
1323 int reg;
1324 u32 val;
1325
1326 reg = DSPCNTR(plane);
1327 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001328 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1329 return;
1330
1331 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001332 intel_flush_display_plane(dev_priv, plane);
1333 intel_wait_for_vblank(dev_priv->dev, pipe);
1334}
1335
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001336static void disable_pch_dp(struct drm_i915_private *dev_priv,
1337 enum pipe pipe, int reg)
1338{
1339 u32 val = I915_READ(reg);
1340 if (DP_PIPE_ENABLED(val, pipe))
1341 I915_WRITE(reg, val & ~DP_PORT_EN);
1342}
1343
1344static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, int reg)
1346{
1347 u32 val = I915_READ(reg);
1348 if (HDMI_PIPE_ENABLED(val, pipe))
1349 I915_WRITE(reg, val & ~PORT_ENABLE);
1350}
1351
1352/* Disable any ports connected to this transcoder */
1353static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1354 enum pipe pipe)
1355{
1356 u32 reg, val;
1357
1358 val = I915_READ(PCH_PP_CONTROL);
1359 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1360
1361 disable_pch_dp(dev_priv, pipe, PCH_DP_B);
1362 disable_pch_dp(dev_priv, pipe, PCH_DP_C);
1363 disable_pch_dp(dev_priv, pipe, PCH_DP_D);
1364
1365 reg = PCH_ADPA;
1366 val = I915_READ(reg);
1367 if (ADPA_PIPE_ENABLED(val, pipe))
1368 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1369
1370 reg = PCH_LVDS;
1371 val = I915_READ(reg);
1372 if (LVDS_PIPE_ENABLED(val, pipe)) {
1373 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1374 POSTING_READ(reg);
1375 udelay(100);
1376 }
1377
1378 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1379 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1380 disable_pch_hdmi(dev_priv, pipe, HDMID);
1381}
1382
Jesse Barnes80824002009-09-10 15:28:06 -07001383static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1384{
1385 struct drm_device *dev = crtc->dev;
1386 struct drm_i915_private *dev_priv = dev->dev_private;
1387 struct drm_framebuffer *fb = crtc->fb;
1388 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001389 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1391 int plane, i;
1392 u32 fbc_ctl, fbc_ctl2;
1393
Chris Wilsonbed4a672010-09-11 10:47:47 +01001394 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001395 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001396 intel_crtc->plane == dev_priv->cfb_plane &&
1397 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1398 return;
1399
1400 i8xx_disable_fbc(dev);
1401
Jesse Barnes80824002009-09-10 15:28:06 -07001402 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1403
1404 if (fb->pitch < dev_priv->cfb_pitch)
1405 dev_priv->cfb_pitch = fb->pitch;
1406
1407 /* FBC_CTL wants 64B units */
1408 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001409 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001410 dev_priv->cfb_plane = intel_crtc->plane;
1411 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1412
1413 /* Clear old tags */
1414 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1415 I915_WRITE(FBC_TAG + (i * 4), 0);
1416
1417 /* Set it up... */
1418 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001419 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001420 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1421 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1422 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1423
1424 /* enable it... */
1425 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001426 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001427 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001428 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1429 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson05394f32010-11-08 19:18:58 +00001430 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001431 fbc_ctl |= dev_priv->cfb_fence;
1432 I915_WRITE(FBC_CONTROL, fbc_ctl);
1433
Zhao Yakui28c97732009-10-09 11:39:41 +08001434 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001435 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001436}
1437
1438void i8xx_disable_fbc(struct drm_device *dev)
1439{
1440 struct drm_i915_private *dev_priv = dev->dev_private;
1441 u32 fbc_ctl;
1442
1443 /* Disable compression */
1444 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001445 if ((fbc_ctl & FBC_CTL_EN) == 0)
1446 return;
1447
Jesse Barnes80824002009-09-10 15:28:06 -07001448 fbc_ctl &= ~FBC_CTL_EN;
1449 I915_WRITE(FBC_CONTROL, fbc_ctl);
1450
1451 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001452 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001453 DRM_DEBUG_KMS("FBC idle timed out\n");
1454 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001455 }
Jesse Barnes80824002009-09-10 15:28:06 -07001456
Zhao Yakui28c97732009-10-09 11:39:41 +08001457 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001458}
1459
Adam Jacksonee5382a2010-04-23 11:17:39 -04001460static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001461{
Jesse Barnes80824002009-09-10 15:28:06 -07001462 struct drm_i915_private *dev_priv = dev->dev_private;
1463
1464 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1465}
1466
Jesse Barnes74dff282009-09-14 15:39:40 -07001467static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1468{
1469 struct drm_device *dev = crtc->dev;
1470 struct drm_i915_private *dev_priv = dev->dev_private;
1471 struct drm_framebuffer *fb = crtc->fb;
1472 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001473 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001475 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001476 unsigned long stall_watermark = 200;
1477 u32 dpfc_ctl;
1478
Chris Wilsonbed4a672010-09-11 10:47:47 +01001479 dpfc_ctl = I915_READ(DPFC_CONTROL);
1480 if (dpfc_ctl & DPFC_CTL_EN) {
1481 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001482 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001483 dev_priv->cfb_plane == intel_crtc->plane &&
1484 dev_priv->cfb_y == crtc->y)
1485 return;
1486
1487 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001488 intel_wait_for_vblank(dev, intel_crtc->pipe);
1489 }
1490
Jesse Barnes74dff282009-09-14 15:39:40 -07001491 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001492 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001493 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001494 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001495
1496 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson05394f32010-11-08 19:18:58 +00001497 if (obj->tiling_mode != I915_TILING_NONE) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001498 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1499 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1500 } else {
1501 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1502 }
1503
Jesse Barnes74dff282009-09-14 15:39:40 -07001504 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1505 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1506 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1507 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1508
1509 /* enable it... */
1510 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1511
Zhao Yakui28c97732009-10-09 11:39:41 +08001512 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001513}
1514
1515void g4x_disable_fbc(struct drm_device *dev)
1516{
1517 struct drm_i915_private *dev_priv = dev->dev_private;
1518 u32 dpfc_ctl;
1519
1520 /* Disable compression */
1521 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001522 if (dpfc_ctl & DPFC_CTL_EN) {
1523 dpfc_ctl &= ~DPFC_CTL_EN;
1524 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001525
Chris Wilsonbed4a672010-09-11 10:47:47 +01001526 DRM_DEBUG_KMS("disabled FBC\n");
1527 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001528}
1529
Adam Jacksonee5382a2010-04-23 11:17:39 -04001530static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001531{
Jesse Barnes74dff282009-09-14 15:39:40 -07001532 struct drm_i915_private *dev_priv = dev->dev_private;
1533
1534 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1535}
1536
Jesse Barnes4efe0702011-01-18 11:25:41 -08001537static void sandybridge_blit_fbc_update(struct drm_device *dev)
1538{
1539 struct drm_i915_private *dev_priv = dev->dev_private;
1540 u32 blt_ecoskpd;
1541
1542 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001543 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001544 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1545 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1546 GEN6_BLITTER_LOCK_SHIFT;
1547 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1548 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1549 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1550 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1551 GEN6_BLITTER_LOCK_SHIFT);
1552 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1553 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001554 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001555}
1556
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001557static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1558{
1559 struct drm_device *dev = crtc->dev;
1560 struct drm_i915_private *dev_priv = dev->dev_private;
1561 struct drm_framebuffer *fb = crtc->fb;
1562 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001563 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001565 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001566 unsigned long stall_watermark = 200;
1567 u32 dpfc_ctl;
1568
Chris Wilsonbed4a672010-09-11 10:47:47 +01001569 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1570 if (dpfc_ctl & DPFC_CTL_EN) {
1571 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001572 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001573 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001574 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001575 dev_priv->cfb_y == crtc->y)
1576 return;
1577
1578 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001579 intel_wait_for_vblank(dev, intel_crtc->pipe);
1580 }
1581
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001582 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001583 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001584 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001585 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001586 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001587
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001588 dpfc_ctl &= DPFC_RESERVED;
1589 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson05394f32010-11-08 19:18:58 +00001590 if (obj->tiling_mode != I915_TILING_NONE) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001591 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1592 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1593 } else {
1594 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1595 }
1596
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001597 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1598 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1599 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1600 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001601 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001602 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001603 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001604
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001605 if (IS_GEN6(dev)) {
1606 I915_WRITE(SNB_DPFC_CTL_SA,
1607 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1608 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001609 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001610 }
1611
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001612 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1613}
1614
1615void ironlake_disable_fbc(struct drm_device *dev)
1616{
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 u32 dpfc_ctl;
1619
1620 /* Disable compression */
1621 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001622 if (dpfc_ctl & DPFC_CTL_EN) {
1623 dpfc_ctl &= ~DPFC_CTL_EN;
1624 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001625
Chris Wilsonbed4a672010-09-11 10:47:47 +01001626 DRM_DEBUG_KMS("disabled FBC\n");
1627 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001628}
1629
1630static bool ironlake_fbc_enabled(struct drm_device *dev)
1631{
1632 struct drm_i915_private *dev_priv = dev->dev_private;
1633
1634 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1635}
1636
Adam Jacksonee5382a2010-04-23 11:17:39 -04001637bool intel_fbc_enabled(struct drm_device *dev)
1638{
1639 struct drm_i915_private *dev_priv = dev->dev_private;
1640
1641 if (!dev_priv->display.fbc_enabled)
1642 return false;
1643
1644 return dev_priv->display.fbc_enabled(dev);
1645}
1646
1647void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1648{
1649 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1650
1651 if (!dev_priv->display.enable_fbc)
1652 return;
1653
1654 dev_priv->display.enable_fbc(crtc, interval);
1655}
1656
1657void intel_disable_fbc(struct drm_device *dev)
1658{
1659 struct drm_i915_private *dev_priv = dev->dev_private;
1660
1661 if (!dev_priv->display.disable_fbc)
1662 return;
1663
1664 dev_priv->display.disable_fbc(dev);
1665}
1666
Jesse Barnes80824002009-09-10 15:28:06 -07001667/**
1668 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001669 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001670 *
1671 * Set up the framebuffer compression hardware at mode set time. We
1672 * enable it if possible:
1673 * - plane A only (on pre-965)
1674 * - no pixel mulitply/line duplication
1675 * - no alpha buffer discard
1676 * - no dual wide
1677 * - framebuffer <= 2048 in width, 1536 in height
1678 *
1679 * We can't assume that any compression will take place (worst case),
1680 * so the compressed buffer has to be the same size as the uncompressed
1681 * one. It also must reside (along with the line length buffer) in
1682 * stolen memory.
1683 *
1684 * We need to enable/disable FBC on a global basis.
1685 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001686static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001687{
Jesse Barnes80824002009-09-10 15:28:06 -07001688 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001689 struct drm_crtc *crtc = NULL, *tmp_crtc;
1690 struct intel_crtc *intel_crtc;
1691 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001692 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001693 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001694
1695 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001696
1697 if (!i915_powersave)
1698 return;
1699
Adam Jacksonee5382a2010-04-23 11:17:39 -04001700 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001701 return;
1702
Jesse Barnes80824002009-09-10 15:28:06 -07001703 /*
1704 * If FBC is already on, we just have to verify that we can
1705 * keep it that way...
1706 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001707 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001708 * - changing FBC params (stride, fence, mode)
1709 * - new fb is too large to fit in compressed buffer
1710 * - going to an unsupported config (interlace, pixel multiply, etc.)
1711 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001712 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001713 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001714 if (crtc) {
1715 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1716 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1717 goto out_disable;
1718 }
1719 crtc = tmp_crtc;
1720 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001721 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001722
1723 if (!crtc || crtc->fb == NULL) {
1724 DRM_DEBUG_KMS("no output, disabling\n");
1725 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001726 goto out_disable;
1727 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001728
1729 intel_crtc = to_intel_crtc(crtc);
1730 fb = crtc->fb;
1731 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001732 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001733
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001734 if (!i915_enable_fbc) {
1735 DRM_DEBUG_KMS("fbc disabled per module param (default off)\n");
1736 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1737 goto out_disable;
1738 }
Chris Wilson05394f32010-11-08 19:18:58 +00001739 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001740 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001741 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001742 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001743 goto out_disable;
1744 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001745 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1746 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001747 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001748 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001749 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001750 goto out_disable;
1751 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001752 if ((crtc->mode.hdisplay > 2048) ||
1753 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001754 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001755 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001756 goto out_disable;
1757 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001758 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001759 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001760 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001761 goto out_disable;
1762 }
Chris Wilson05394f32010-11-08 19:18:58 +00001763 if (obj->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001764 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001765 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001766 goto out_disable;
1767 }
1768
Jason Wesselc924b932010-08-05 09:22:32 -05001769 /* If the kernel debugger is active, always disable compression */
1770 if (in_dbg_master())
1771 goto out_disable;
1772
Chris Wilsonbed4a672010-09-11 10:47:47 +01001773 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001774 return;
1775
1776out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001777 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001778 if (intel_fbc_enabled(dev)) {
1779 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001780 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001781 }
Jesse Barnes80824002009-09-10 15:28:06 -07001782}
1783
Chris Wilson127bd2a2010-07-23 23:32:05 +01001784int
Chris Wilson48b956c2010-09-14 12:50:34 +01001785intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001786 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001787 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001788{
Chris Wilsonce453d82011-02-21 14:43:56 +00001789 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001790 u32 alignment;
1791 int ret;
1792
Chris Wilson05394f32010-11-08 19:18:58 +00001793 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001794 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001795 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1796 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001797 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001798 alignment = 4 * 1024;
1799 else
1800 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001801 break;
1802 case I915_TILING_X:
1803 /* pin() will align the object as required by fence */
1804 alignment = 0;
1805 break;
1806 case I915_TILING_Y:
1807 /* FIXME: Is this true? */
1808 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1809 return -EINVAL;
1810 default:
1811 BUG();
1812 }
1813
Chris Wilsonce453d82011-02-21 14:43:56 +00001814 dev_priv->mm.interruptible = false;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001815 ret = i915_gem_object_pin(obj, alignment, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01001816 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001817 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001818
Chris Wilson48b956c2010-09-14 12:50:34 +01001819 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1820 if (ret)
1821 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01001822
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001823 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1824 * fence, whereas 965+ only requires a fence if using
1825 * framebuffer compression. For simplicity, we always install
1826 * a fence as the cost is not that onerous.
1827 */
Chris Wilson05394f32010-11-08 19:18:58 +00001828 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001829 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001830 if (ret)
1831 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001832 }
1833
Chris Wilsonce453d82011-02-21 14:43:56 +00001834 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001835 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001836
1837err_unpin:
1838 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001839err_interruptible:
1840 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001841 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001842}
1843
Jesse Barnes81255562010-08-02 12:07:50 -07001844/* Assume fb object is pinned & idle & fenced and just update base pointers */
1845static int
1846intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001847 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07001848{
1849 struct drm_device *dev = crtc->dev;
1850 struct drm_i915_private *dev_priv = dev->dev_private;
1851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1852 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001853 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001854 int plane = intel_crtc->plane;
1855 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001856 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001857 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001858
1859 switch (plane) {
1860 case 0:
1861 case 1:
1862 break;
1863 default:
1864 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1865 return -EINVAL;
1866 }
1867
1868 intel_fb = to_intel_framebuffer(fb);
1869 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001870
Chris Wilson5eddb702010-09-11 13:48:45 +01001871 reg = DSPCNTR(plane);
1872 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001873 /* Mask out pixel format bits in case we change it */
1874 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1875 switch (fb->bits_per_pixel) {
1876 case 8:
1877 dspcntr |= DISPPLANE_8BPP;
1878 break;
1879 case 16:
1880 if (fb->depth == 15)
1881 dspcntr |= DISPPLANE_15_16BPP;
1882 else
1883 dspcntr |= DISPPLANE_16BPP;
1884 break;
1885 case 24:
1886 case 32:
1887 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1888 break;
1889 default:
1890 DRM_ERROR("Unknown color depth\n");
1891 return -EINVAL;
1892 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001893 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001894 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001895 dspcntr |= DISPPLANE_TILED;
1896 else
1897 dspcntr &= ~DISPPLANE_TILED;
1898 }
1899
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001900 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001901 /* must disable */
1902 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1903
Chris Wilson5eddb702010-09-11 13:48:45 +01001904 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001905
Chris Wilson05394f32010-11-08 19:18:58 +00001906 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001907 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1908
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001909 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1910 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001911 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001912 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001913 I915_WRITE(DSPSURF(plane), Start);
1914 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1915 I915_WRITE(DSPADDR(plane), Offset);
1916 } else
1917 I915_WRITE(DSPADDR(plane), Start + Offset);
1918 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001919
Chris Wilsonbed4a672010-09-11 10:47:47 +01001920 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001921 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001922
1923 return 0;
1924}
1925
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001926static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001927intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1928 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001929{
1930 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001931 struct drm_i915_master_private *master_priv;
1932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001933 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001934
1935 /* no fb bound */
1936 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001937 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001938 return 0;
1939 }
1940
Chris Wilson265db952010-09-20 15:41:01 +01001941 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001942 case 0:
1943 case 1:
1944 break;
1945 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001946 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001947 }
1948
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001949 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001950 ret = intel_pin_and_fence_fb_obj(dev,
1951 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001952 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001953 if (ret != 0) {
1954 mutex_unlock(&dev->struct_mutex);
1955 return ret;
1956 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001957
Chris Wilson265db952010-09-20 15:41:01 +01001958 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001959 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001960 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01001961
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001962 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00001963 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001964 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00001965
1966 /* Big Hammer, we also need to ensure that any pending
1967 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1968 * current scanout is retired before unpinning the old
1969 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00001970 *
1971 * This should only fail upon a hung GPU, in which case we
1972 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00001973 */
Chris Wilsonce453d82011-02-21 14:43:56 +00001974 ret = i915_gem_object_flush_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00001975 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01001976 }
1977
Jason Wessel21c74a82010-10-13 14:09:44 -05001978 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
1979 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001980 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01001981 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001982 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001983 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001984 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001985
Chris Wilsonb7f1de22010-12-14 16:09:31 +00001986 if (old_fb) {
1987 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01001988 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00001989 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001990
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001991 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001992
1993 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001994 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001995
1996 master_priv = dev->primary->master->driver_priv;
1997 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001998 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001999
Chris Wilson265db952010-09-20 15:41:01 +01002000 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002001 master_priv->sarea_priv->pipeB_x = x;
2002 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002003 } else {
2004 master_priv->sarea_priv->pipeA_x = x;
2005 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002006 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002007
2008 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002009}
2010
Chris Wilson5eddb702010-09-11 13:48:45 +01002011static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002012{
2013 struct drm_device *dev = crtc->dev;
2014 struct drm_i915_private *dev_priv = dev->dev_private;
2015 u32 dpa_ctl;
2016
Zhao Yakui28c97732009-10-09 11:39:41 +08002017 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002018 dpa_ctl = I915_READ(DP_A);
2019 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2020
2021 if (clock < 200000) {
2022 u32 temp;
2023 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2024 /* workaround for 160Mhz:
2025 1) program 0x4600c bits 15:0 = 0x8124
2026 2) program 0x46010 bit 0 = 1
2027 3) program 0x46034 bit 24 = 1
2028 4) program 0x64000 bit 14 = 1
2029 */
2030 temp = I915_READ(0x4600c);
2031 temp &= 0xffff0000;
2032 I915_WRITE(0x4600c, temp | 0x8124);
2033
2034 temp = I915_READ(0x46010);
2035 I915_WRITE(0x46010, temp | 1);
2036
2037 temp = I915_READ(0x46034);
2038 I915_WRITE(0x46034, temp | (1 << 24));
2039 } else {
2040 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2041 }
2042 I915_WRITE(DP_A, dpa_ctl);
2043
Chris Wilson5eddb702010-09-11 13:48:45 +01002044 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002045 udelay(500);
2046}
2047
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002048static void intel_fdi_normal_train(struct drm_crtc *crtc)
2049{
2050 struct drm_device *dev = crtc->dev;
2051 struct drm_i915_private *dev_priv = dev->dev_private;
2052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2053 int pipe = intel_crtc->pipe;
2054 u32 reg, temp;
2055
2056 /* enable normal train */
2057 reg = FDI_TX_CTL(pipe);
2058 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002059 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002060 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2061 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002062 } else {
2063 temp &= ~FDI_LINK_TRAIN_NONE;
2064 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002065 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002066 I915_WRITE(reg, temp);
2067
2068 reg = FDI_RX_CTL(pipe);
2069 temp = I915_READ(reg);
2070 if (HAS_PCH_CPT(dev)) {
2071 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2072 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2073 } else {
2074 temp &= ~FDI_LINK_TRAIN_NONE;
2075 temp |= FDI_LINK_TRAIN_NONE;
2076 }
2077 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2078
2079 /* wait one idle pattern time */
2080 POSTING_READ(reg);
2081 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002082
2083 /* IVB wants error correction enabled */
2084 if (IS_IVYBRIDGE(dev))
2085 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2086 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002087}
2088
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002089/* The FDI link training functions for ILK/Ibexpeak. */
2090static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2091{
2092 struct drm_device *dev = crtc->dev;
2093 struct drm_i915_private *dev_priv = dev->dev_private;
2094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2095 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002096 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002097 u32 reg, temp, tries;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002098
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002099 /* FDI needs bits from pipe & plane first */
2100 assert_pipe_enabled(dev_priv, pipe);
2101 assert_plane_enabled(dev_priv, plane);
2102
Adam Jacksone1a44742010-06-25 15:32:14 -04002103 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2104 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002105 reg = FDI_RX_IMR(pipe);
2106 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002107 temp &= ~FDI_RX_SYMBOL_LOCK;
2108 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002109 I915_WRITE(reg, temp);
2110 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002111 udelay(150);
2112
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002113 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002114 reg = FDI_TX_CTL(pipe);
2115 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002116 temp &= ~(7 << 19);
2117 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002118 temp &= ~FDI_LINK_TRAIN_NONE;
2119 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002120 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002121
Chris Wilson5eddb702010-09-11 13:48:45 +01002122 reg = FDI_RX_CTL(pipe);
2123 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002124 temp &= ~FDI_LINK_TRAIN_NONE;
2125 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002126 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2127
2128 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002129 udelay(150);
2130
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002131 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002132 if (HAS_PCH_IBX(dev)) {
2133 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2134 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2135 FDI_RX_PHASE_SYNC_POINTER_EN);
2136 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002137
Chris Wilson5eddb702010-09-11 13:48:45 +01002138 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002139 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002140 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002141 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2142
2143 if ((temp & FDI_RX_BIT_LOCK)) {
2144 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002145 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002146 break;
2147 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002148 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002149 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002150 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002151
2152 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002153 reg = FDI_TX_CTL(pipe);
2154 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002155 temp &= ~FDI_LINK_TRAIN_NONE;
2156 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002157 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002158
Chris Wilson5eddb702010-09-11 13:48:45 +01002159 reg = FDI_RX_CTL(pipe);
2160 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002161 temp &= ~FDI_LINK_TRAIN_NONE;
2162 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002163 I915_WRITE(reg, temp);
2164
2165 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002166 udelay(150);
2167
Chris Wilson5eddb702010-09-11 13:48:45 +01002168 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002169 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002170 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002171 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2172
2173 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002174 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002175 DRM_DEBUG_KMS("FDI train 2 done.\n");
2176 break;
2177 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002178 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002179 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002180 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002181
2182 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002183
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002184}
2185
Chris Wilson311bd682011-01-13 19:06:50 +00002186static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002187 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2188 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2189 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2190 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2191};
2192
2193/* The FDI link training functions for SNB/Cougarpoint. */
2194static void gen6_fdi_link_train(struct drm_crtc *crtc)
2195{
2196 struct drm_device *dev = crtc->dev;
2197 struct drm_i915_private *dev_priv = dev->dev_private;
2198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2199 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002200 u32 reg, temp, i;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002201
Adam Jacksone1a44742010-06-25 15:32:14 -04002202 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2203 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002204 reg = FDI_RX_IMR(pipe);
2205 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002206 temp &= ~FDI_RX_SYMBOL_LOCK;
2207 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002208 I915_WRITE(reg, temp);
2209
2210 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002211 udelay(150);
2212
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002213 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002214 reg = FDI_TX_CTL(pipe);
2215 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002216 temp &= ~(7 << 19);
2217 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002218 temp &= ~FDI_LINK_TRAIN_NONE;
2219 temp |= FDI_LINK_TRAIN_PATTERN_1;
2220 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2221 /* SNB-B */
2222 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002223 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002224
Chris Wilson5eddb702010-09-11 13:48:45 +01002225 reg = FDI_RX_CTL(pipe);
2226 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002227 if (HAS_PCH_CPT(dev)) {
2228 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2229 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2230 } else {
2231 temp &= ~FDI_LINK_TRAIN_NONE;
2232 temp |= FDI_LINK_TRAIN_PATTERN_1;
2233 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002234 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2235
2236 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002237 udelay(150);
2238
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002239 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002240 reg = FDI_TX_CTL(pipe);
2241 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002242 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2243 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002244 I915_WRITE(reg, temp);
2245
2246 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002247 udelay(500);
2248
Chris Wilson5eddb702010-09-11 13:48:45 +01002249 reg = FDI_RX_IIR(pipe);
2250 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002251 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2252
2253 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002254 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002255 DRM_DEBUG_KMS("FDI train 1 done.\n");
2256 break;
2257 }
2258 }
2259 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002260 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002261
2262 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002263 reg = FDI_TX_CTL(pipe);
2264 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002265 temp &= ~FDI_LINK_TRAIN_NONE;
2266 temp |= FDI_LINK_TRAIN_PATTERN_2;
2267 if (IS_GEN6(dev)) {
2268 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2269 /* SNB-B */
2270 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2271 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002272 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002273
Chris Wilson5eddb702010-09-11 13:48:45 +01002274 reg = FDI_RX_CTL(pipe);
2275 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002276 if (HAS_PCH_CPT(dev)) {
2277 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2278 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2279 } else {
2280 temp &= ~FDI_LINK_TRAIN_NONE;
2281 temp |= FDI_LINK_TRAIN_PATTERN_2;
2282 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002283 I915_WRITE(reg, temp);
2284
2285 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002286 udelay(150);
2287
2288 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002289 reg = FDI_TX_CTL(pipe);
2290 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002291 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2292 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002293 I915_WRITE(reg, temp);
2294
2295 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002296 udelay(500);
2297
Chris Wilson5eddb702010-09-11 13:48:45 +01002298 reg = FDI_RX_IIR(pipe);
2299 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002300 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2301
2302 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002303 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002304 DRM_DEBUG_KMS("FDI train 2 done.\n");
2305 break;
2306 }
2307 }
2308 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002309 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002310
2311 DRM_DEBUG_KMS("FDI train done.\n");
2312}
2313
Jesse Barnes357555c2011-04-28 15:09:55 -07002314/* Manual link training for Ivy Bridge A0 parts */
2315static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2316{
2317 struct drm_device *dev = crtc->dev;
2318 struct drm_i915_private *dev_priv = dev->dev_private;
2319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2320 int pipe = intel_crtc->pipe;
2321 u32 reg, temp, i;
2322
2323 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2324 for train result */
2325 reg = FDI_RX_IMR(pipe);
2326 temp = I915_READ(reg);
2327 temp &= ~FDI_RX_SYMBOL_LOCK;
2328 temp &= ~FDI_RX_BIT_LOCK;
2329 I915_WRITE(reg, temp);
2330
2331 POSTING_READ(reg);
2332 udelay(150);
2333
2334 /* enable CPU FDI TX and PCH FDI RX */
2335 reg = FDI_TX_CTL(pipe);
2336 temp = I915_READ(reg);
2337 temp &= ~(7 << 19);
2338 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2339 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2340 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2341 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2342 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2343 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2344
2345 reg = FDI_RX_CTL(pipe);
2346 temp = I915_READ(reg);
2347 temp &= ~FDI_LINK_TRAIN_AUTO;
2348 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2349 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2350 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2351
2352 POSTING_READ(reg);
2353 udelay(150);
2354
2355 for (i = 0; i < 4; i++ ) {
2356 reg = FDI_TX_CTL(pipe);
2357 temp = I915_READ(reg);
2358 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2359 temp |= snb_b_fdi_train_param[i];
2360 I915_WRITE(reg, temp);
2361
2362 POSTING_READ(reg);
2363 udelay(500);
2364
2365 reg = FDI_RX_IIR(pipe);
2366 temp = I915_READ(reg);
2367 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2368
2369 if (temp & FDI_RX_BIT_LOCK ||
2370 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2371 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2372 DRM_DEBUG_KMS("FDI train 1 done.\n");
2373 break;
2374 }
2375 }
2376 if (i == 4)
2377 DRM_ERROR("FDI train 1 fail!\n");
2378
2379 /* Train 2 */
2380 reg = FDI_TX_CTL(pipe);
2381 temp = I915_READ(reg);
2382 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2383 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2384 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2385 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2386 I915_WRITE(reg, temp);
2387
2388 reg = FDI_RX_CTL(pipe);
2389 temp = I915_READ(reg);
2390 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2391 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2392 I915_WRITE(reg, temp);
2393
2394 POSTING_READ(reg);
2395 udelay(150);
2396
2397 for (i = 0; i < 4; i++ ) {
2398 reg = FDI_TX_CTL(pipe);
2399 temp = I915_READ(reg);
2400 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2401 temp |= snb_b_fdi_train_param[i];
2402 I915_WRITE(reg, temp);
2403
2404 POSTING_READ(reg);
2405 udelay(500);
2406
2407 reg = FDI_RX_IIR(pipe);
2408 temp = I915_READ(reg);
2409 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2410
2411 if (temp & FDI_RX_SYMBOL_LOCK) {
2412 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2413 DRM_DEBUG_KMS("FDI train 2 done.\n");
2414 break;
2415 }
2416 }
2417 if (i == 4)
2418 DRM_ERROR("FDI train 2 fail!\n");
2419
2420 DRM_DEBUG_KMS("FDI train done.\n");
2421}
2422
2423static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002424{
2425 struct drm_device *dev = crtc->dev;
2426 struct drm_i915_private *dev_priv = dev->dev_private;
2427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2428 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002429 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002430
Jesse Barnesc64e3112010-09-10 11:27:03 -07002431 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2433 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002434
Jesse Barnes0e23b992010-09-10 11:10:00 -07002435 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 reg = FDI_RX_CTL(pipe);
2437 temp = I915_READ(reg);
2438 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002439 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2441 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2442
2443 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002444 udelay(200);
2445
2446 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 temp = I915_READ(reg);
2448 I915_WRITE(reg, temp | FDI_PCDCLK);
2449
2450 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002451 udelay(200);
2452
2453 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_TX_CTL(pipe);
2455 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002456 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2458
2459 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002460 udelay(100);
2461 }
2462}
2463
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002464static void ironlake_fdi_disable(struct drm_crtc *crtc)
2465{
2466 struct drm_device *dev = crtc->dev;
2467 struct drm_i915_private *dev_priv = dev->dev_private;
2468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2469 int pipe = intel_crtc->pipe;
2470 u32 reg, temp;
2471
2472 /* disable CPU FDI tx and PCH FDI rx */
2473 reg = FDI_TX_CTL(pipe);
2474 temp = I915_READ(reg);
2475 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2476 POSTING_READ(reg);
2477
2478 reg = FDI_RX_CTL(pipe);
2479 temp = I915_READ(reg);
2480 temp &= ~(0x7 << 16);
2481 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2482 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2483
2484 POSTING_READ(reg);
2485 udelay(100);
2486
2487 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002488 if (HAS_PCH_IBX(dev)) {
2489 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002490 I915_WRITE(FDI_RX_CHICKEN(pipe),
2491 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002492 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2493 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002494
2495 /* still set train pattern 1 */
2496 reg = FDI_TX_CTL(pipe);
2497 temp = I915_READ(reg);
2498 temp &= ~FDI_LINK_TRAIN_NONE;
2499 temp |= FDI_LINK_TRAIN_PATTERN_1;
2500 I915_WRITE(reg, temp);
2501
2502 reg = FDI_RX_CTL(pipe);
2503 temp = I915_READ(reg);
2504 if (HAS_PCH_CPT(dev)) {
2505 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2506 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2507 } else {
2508 temp &= ~FDI_LINK_TRAIN_NONE;
2509 temp |= FDI_LINK_TRAIN_PATTERN_1;
2510 }
2511 /* BPC in FDI rx is consistent with that in PIPECONF */
2512 temp &= ~(0x07 << 16);
2513 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2514 I915_WRITE(reg, temp);
2515
2516 POSTING_READ(reg);
2517 udelay(100);
2518}
2519
Chris Wilson6b383a72010-09-13 13:54:26 +01002520/*
2521 * When we disable a pipe, we need to clear any pending scanline wait events
2522 * to avoid hanging the ring, which we assume we are waiting on.
2523 */
2524static void intel_clear_scanline_wait(struct drm_device *dev)
2525{
2526 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002527 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002528 u32 tmp;
2529
2530 if (IS_GEN2(dev))
2531 /* Can't break the hang on i8xx */
2532 return;
2533
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002534 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002535 tmp = I915_READ_CTL(ring);
2536 if (tmp & RING_WAIT)
2537 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002538}
2539
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002540static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2541{
Chris Wilson05394f32010-11-08 19:18:58 +00002542 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002543 struct drm_i915_private *dev_priv;
2544
2545 if (crtc->fb == NULL)
2546 return;
2547
Chris Wilson05394f32010-11-08 19:18:58 +00002548 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002549 dev_priv = crtc->dev->dev_private;
2550 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002551 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002552}
2553
Jesse Barnes040484a2011-01-03 12:14:26 -08002554static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2555{
2556 struct drm_device *dev = crtc->dev;
2557 struct drm_mode_config *mode_config = &dev->mode_config;
2558 struct intel_encoder *encoder;
2559
2560 /*
2561 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2562 * must be driven by its own crtc; no sharing is possible.
2563 */
2564 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2565 if (encoder->base.crtc != crtc)
2566 continue;
2567
2568 switch (encoder->type) {
2569 case INTEL_OUTPUT_EDP:
2570 if (!intel_encoder_is_pch_edp(&encoder->base))
2571 return false;
2572 continue;
2573 }
2574 }
2575
2576 return true;
2577}
2578
Jesse Barnesf67a5592011-01-05 10:31:48 -08002579/*
2580 * Enable PCH resources required for PCH ports:
2581 * - PCH PLLs
2582 * - FDI training & RX/TX
2583 * - update transcoder timings
2584 * - DP transcoding bits
2585 * - transcoder
2586 */
2587static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002588{
2589 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002590 struct drm_i915_private *dev_priv = dev->dev_private;
2591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2592 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002594
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002595 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002596 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002597
Jesse Barnes92f25842011-01-04 15:09:34 -08002598 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002599
2600 if (HAS_PCH_CPT(dev)) {
2601 /* Be sure PCH DPLL SEL is set */
2602 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002603 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002604 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002605 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002606 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2607 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002608 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002609
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002610 /* set transcoder timing, panel must allow it */
2611 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2613 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2614 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2615
2616 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2617 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2618 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002619
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002620 intel_fdi_normal_train(crtc);
2621
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002622 /* For PCH DP, enable TRANS_DP_CTL */
2623 if (HAS_PCH_CPT(dev) &&
2624 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002625 reg = TRANS_DP_CTL(pipe);
2626 temp = I915_READ(reg);
2627 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002628 TRANS_DP_SYNC_MASK |
2629 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002630 temp |= (TRANS_DP_OUTPUT_ENABLE |
2631 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002632 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002633
2634 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002635 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002636 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002637 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002638
2639 switch (intel_trans_dp_port_sel(crtc)) {
2640 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002642 break;
2643 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002645 break;
2646 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002648 break;
2649 default:
2650 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002651 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002652 break;
2653 }
2654
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002656 }
2657
Jesse Barnes040484a2011-01-03 12:14:26 -08002658 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002659}
2660
2661static void ironlake_crtc_enable(struct drm_crtc *crtc)
2662{
2663 struct drm_device *dev = crtc->dev;
2664 struct drm_i915_private *dev_priv = dev->dev_private;
2665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2666 int pipe = intel_crtc->pipe;
2667 int plane = intel_crtc->plane;
2668 u32 temp;
2669 bool is_pch_port;
2670
2671 if (intel_crtc->active)
2672 return;
2673
2674 intel_crtc->active = true;
2675 intel_update_watermarks(dev);
2676
2677 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2678 temp = I915_READ(PCH_LVDS);
2679 if ((temp & LVDS_PORT_EN) == 0)
2680 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2681 }
2682
2683 is_pch_port = intel_crtc_driving_pch(crtc);
2684
2685 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07002686 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002687 else
2688 ironlake_fdi_disable(crtc);
2689
2690 /* Enable panel fitting for LVDS */
2691 if (dev_priv->pch_pf_size &&
2692 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2693 /* Force use of hard-coded filter coefficients
2694 * as some pre-programmed values are broken,
2695 * e.g. x201.
2696 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002697 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2698 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2699 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002700 }
2701
2702 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2703 intel_enable_plane(dev_priv, plane, pipe);
2704
2705 if (is_pch_port)
2706 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002707
2708 intel_crtc_load_lut(crtc);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002709
2710 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002711 intel_update_fbc(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002712 mutex_unlock(&dev->struct_mutex);
2713
Chris Wilson6b383a72010-09-13 13:54:26 +01002714 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002715}
2716
2717static void ironlake_crtc_disable(struct drm_crtc *crtc)
2718{
2719 struct drm_device *dev = crtc->dev;
2720 struct drm_i915_private *dev_priv = dev->dev_private;
2721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2722 int pipe = intel_crtc->pipe;
2723 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002724 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002725
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002726 if (!intel_crtc->active)
2727 return;
2728
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002729 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002730 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002731 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002732
Jesse Barnesb24e7172011-01-04 15:09:30 -08002733 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002734
2735 if (dev_priv->cfb_plane == plane &&
2736 dev_priv->display.disable_fbc)
2737 dev_priv->display.disable_fbc(dev);
2738
Jesse Barnesb24e7172011-01-04 15:09:30 -08002739 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002740
Jesse Barnes6be4a602010-09-10 10:26:01 -07002741 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002742 I915_WRITE(PF_CTL(pipe), 0);
2743 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002744
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002745 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002746
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002747 /* This is a horrible layering violation; we should be doing this in
2748 * the connector/encoder ->prepare instead, but we don't always have
2749 * enough information there about the config to know whether it will
2750 * actually be necessary or just cause undesired flicker.
2751 */
2752 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002753
Jesse Barnes040484a2011-01-03 12:14:26 -08002754 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002755
Jesse Barnes6be4a602010-09-10 10:26:01 -07002756 if (HAS_PCH_CPT(dev)) {
2757 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002758 reg = TRANS_DP_CTL(pipe);
2759 temp = I915_READ(reg);
2760 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002761 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002762 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002763
2764 /* disable DPLL_SEL */
2765 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002766 switch (pipe) {
2767 case 0:
2768 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2769 break;
2770 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002771 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002772 break;
2773 case 2:
2774 /* FIXME: manage transcoder PLLs? */
2775 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2776 break;
2777 default:
2778 BUG(); /* wtf */
2779 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002780 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002781 }
2782
2783 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002784 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002785
2786 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002787 reg = FDI_RX_CTL(pipe);
2788 temp = I915_READ(reg);
2789 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002790
2791 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002792 reg = FDI_TX_CTL(pipe);
2793 temp = I915_READ(reg);
2794 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2795
2796 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002797 udelay(100);
2798
Chris Wilson5eddb702010-09-11 13:48:45 +01002799 reg = FDI_RX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002802
2803 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002804 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002805 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002806
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002807 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002808 intel_update_watermarks(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002809
2810 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01002811 intel_update_fbc(dev);
2812 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002813 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002814}
2815
2816static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2817{
2818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2819 int pipe = intel_crtc->pipe;
2820 int plane = intel_crtc->plane;
2821
Zhenyu Wang2c072452009-06-05 15:38:42 +08002822 /* XXX: When our outputs are all unaware of DPMS modes other than off
2823 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2824 */
2825 switch (mode) {
2826 case DRM_MODE_DPMS_ON:
2827 case DRM_MODE_DPMS_STANDBY:
2828 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002829 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002830 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002831 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002832
Zhenyu Wang2c072452009-06-05 15:38:42 +08002833 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002834 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002835 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002836 break;
2837 }
2838}
2839
Daniel Vetter02e792f2009-09-15 22:57:34 +02002840static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2841{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002842 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002843 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002844 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002845
Chris Wilson23f09ce2010-08-12 13:53:37 +01002846 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00002847 dev_priv->mm.interruptible = false;
2848 (void) intel_overlay_switch_off(intel_crtc->overlay);
2849 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01002850 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002851 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002852
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002853 /* Let userspace switch the overlay on again. In most cases userspace
2854 * has to recompute where to put it anyway.
2855 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002856}
2857
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002858static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002859{
2860 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002861 struct drm_i915_private *dev_priv = dev->dev_private;
2862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2863 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002864 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002865
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002866 if (intel_crtc->active)
2867 return;
2868
2869 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002870 intel_update_watermarks(dev);
2871
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002872 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002873 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002874 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002875
2876 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002877 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002878
2879 /* Give the overlay scaler a chance to enable if it's on this pipe */
2880 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002881 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002882}
2883
2884static void i9xx_crtc_disable(struct drm_crtc *crtc)
2885{
2886 struct drm_device *dev = crtc->dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2889 int pipe = intel_crtc->pipe;
2890 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002891
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002892 if (!intel_crtc->active)
2893 return;
2894
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002895 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002896 intel_crtc_wait_for_pending_flips(crtc);
2897 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002898 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002899 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002900
2901 if (dev_priv->cfb_plane == plane &&
2902 dev_priv->display.disable_fbc)
2903 dev_priv->display.disable_fbc(dev);
2904
Jesse Barnesb24e7172011-01-04 15:09:30 -08002905 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002906 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002907 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002908
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002909 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002910 intel_update_fbc(dev);
2911 intel_update_watermarks(dev);
2912 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002913}
2914
2915static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2916{
Jesse Barnes79e53942008-11-07 14:24:08 -08002917 /* XXX: When our outputs are all unaware of DPMS modes other than off
2918 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2919 */
2920 switch (mode) {
2921 case DRM_MODE_DPMS_ON:
2922 case DRM_MODE_DPMS_STANDBY:
2923 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002924 i9xx_crtc_enable(crtc);
2925 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002926 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002927 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002928 break;
2929 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002930}
2931
2932/**
2933 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002934 */
2935static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2936{
2937 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002938 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002939 struct drm_i915_master_private *master_priv;
2940 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2941 int pipe = intel_crtc->pipe;
2942 bool enabled;
2943
Chris Wilson032d2a02010-09-06 16:17:22 +01002944 if (intel_crtc->dpms_mode == mode)
2945 return;
2946
Chris Wilsondebcadd2010-08-07 11:01:33 +01002947 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01002948
Jesse Barnese70236a2009-09-21 10:42:27 -07002949 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002950
2951 if (!dev->primary->master)
2952 return;
2953
2954 master_priv = dev->primary->master->driver_priv;
2955 if (!master_priv->sarea_priv)
2956 return;
2957
2958 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2959
2960 switch (pipe) {
2961 case 0:
2962 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2963 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2964 break;
2965 case 1:
2966 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2967 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2968 break;
2969 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002970 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08002971 break;
2972 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002973}
2974
Chris Wilsoncdd59982010-09-08 16:30:16 +01002975static void intel_crtc_disable(struct drm_crtc *crtc)
2976{
2977 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2978 struct drm_device *dev = crtc->dev;
2979
2980 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2981
2982 if (crtc->fb) {
2983 mutex_lock(&dev->struct_mutex);
2984 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2985 mutex_unlock(&dev->struct_mutex);
2986 }
2987}
2988
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002989/* Prepare for a mode set.
2990 *
2991 * Note we could be a lot smarter here. We need to figure out which outputs
2992 * will be enabled, which disabled (in short, how the config will changes)
2993 * and perform the minimum necessary steps to accomplish that, e.g. updating
2994 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2995 * panel fitting is in the proper state, etc.
2996 */
2997static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002998{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002999 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003000}
3001
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003002static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003003{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003004 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003005}
3006
3007static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3008{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003009 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003010}
3011
3012static void ironlake_crtc_commit(struct drm_crtc *crtc)
3013{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003014 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003015}
3016
3017void intel_encoder_prepare (struct drm_encoder *encoder)
3018{
3019 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3020 /* lvds has its own version of prepare see intel_lvds_prepare */
3021 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3022}
3023
3024void intel_encoder_commit (struct drm_encoder *encoder)
3025{
3026 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3027 /* lvds has its own version of commit see intel_lvds_commit */
3028 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3029}
3030
Chris Wilsonea5b2132010-08-04 13:50:23 +01003031void intel_encoder_destroy(struct drm_encoder *encoder)
3032{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003033 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003034
Chris Wilsonea5b2132010-08-04 13:50:23 +01003035 drm_encoder_cleanup(encoder);
3036 kfree(intel_encoder);
3037}
3038
Jesse Barnes79e53942008-11-07 14:24:08 -08003039static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3040 struct drm_display_mode *mode,
3041 struct drm_display_mode *adjusted_mode)
3042{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003043 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003044
Eric Anholtbad720f2009-10-22 16:11:14 -07003045 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003046 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003047 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3048 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003049 }
Chris Wilson89749352010-09-12 18:25:19 +01003050
3051 /* XXX some encoders set the crtcinfo, others don't.
3052 * Obviously we need some form of conflict resolution here...
3053 */
3054 if (adjusted_mode->crtc_htotal == 0)
3055 drm_mode_set_crtcinfo(adjusted_mode, 0);
3056
Jesse Barnes79e53942008-11-07 14:24:08 -08003057 return true;
3058}
3059
Jesse Barnese70236a2009-09-21 10:42:27 -07003060static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003061{
Jesse Barnese70236a2009-09-21 10:42:27 -07003062 return 400000;
3063}
Jesse Barnes79e53942008-11-07 14:24:08 -08003064
Jesse Barnese70236a2009-09-21 10:42:27 -07003065static int i915_get_display_clock_speed(struct drm_device *dev)
3066{
3067 return 333000;
3068}
Jesse Barnes79e53942008-11-07 14:24:08 -08003069
Jesse Barnese70236a2009-09-21 10:42:27 -07003070static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3071{
3072 return 200000;
3073}
Jesse Barnes79e53942008-11-07 14:24:08 -08003074
Jesse Barnese70236a2009-09-21 10:42:27 -07003075static int i915gm_get_display_clock_speed(struct drm_device *dev)
3076{
3077 u16 gcfgc = 0;
3078
3079 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3080
3081 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003082 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003083 else {
3084 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3085 case GC_DISPLAY_CLOCK_333_MHZ:
3086 return 333000;
3087 default:
3088 case GC_DISPLAY_CLOCK_190_200_MHZ:
3089 return 190000;
3090 }
3091 }
3092}
Jesse Barnes79e53942008-11-07 14:24:08 -08003093
Jesse Barnese70236a2009-09-21 10:42:27 -07003094static int i865_get_display_clock_speed(struct drm_device *dev)
3095{
3096 return 266000;
3097}
3098
3099static int i855_get_display_clock_speed(struct drm_device *dev)
3100{
3101 u16 hpllcc = 0;
3102 /* Assume that the hardware is in the high speed state. This
3103 * should be the default.
3104 */
3105 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3106 case GC_CLOCK_133_200:
3107 case GC_CLOCK_100_200:
3108 return 200000;
3109 case GC_CLOCK_166_250:
3110 return 250000;
3111 case GC_CLOCK_100_133:
3112 return 133000;
3113 }
3114
3115 /* Shouldn't happen */
3116 return 0;
3117}
3118
3119static int i830_get_display_clock_speed(struct drm_device *dev)
3120{
3121 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003122}
3123
Zhenyu Wang2c072452009-06-05 15:38:42 +08003124struct fdi_m_n {
3125 u32 tu;
3126 u32 gmch_m;
3127 u32 gmch_n;
3128 u32 link_m;
3129 u32 link_n;
3130};
3131
3132static void
3133fdi_reduce_ratio(u32 *num, u32 *den)
3134{
3135 while (*num > 0xffffff || *den > 0xffffff) {
3136 *num >>= 1;
3137 *den >>= 1;
3138 }
3139}
3140
Zhenyu Wang2c072452009-06-05 15:38:42 +08003141static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003142ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3143 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003144{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003145 m_n->tu = 64; /* default size */
3146
Chris Wilson22ed1112010-12-04 01:01:29 +00003147 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3148 m_n->gmch_m = bits_per_pixel * pixel_clock;
3149 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003150 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3151
Chris Wilson22ed1112010-12-04 01:01:29 +00003152 m_n->link_m = pixel_clock;
3153 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003154 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3155}
3156
3157
Shaohua Li7662c8b2009-06-26 11:23:55 +08003158struct intel_watermark_params {
3159 unsigned long fifo_size;
3160 unsigned long max_wm;
3161 unsigned long default_wm;
3162 unsigned long guard_size;
3163 unsigned long cacheline_size;
3164};
3165
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003166/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003167static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003168 PINEVIEW_DISPLAY_FIFO,
3169 PINEVIEW_MAX_WM,
3170 PINEVIEW_DFT_WM,
3171 PINEVIEW_GUARD_WM,
3172 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003173};
Chris Wilsond2102462011-01-24 17:43:27 +00003174static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003175 PINEVIEW_DISPLAY_FIFO,
3176 PINEVIEW_MAX_WM,
3177 PINEVIEW_DFT_HPLLOFF_WM,
3178 PINEVIEW_GUARD_WM,
3179 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003180};
Chris Wilsond2102462011-01-24 17:43:27 +00003181static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003182 PINEVIEW_CURSOR_FIFO,
3183 PINEVIEW_CURSOR_MAX_WM,
3184 PINEVIEW_CURSOR_DFT_WM,
3185 PINEVIEW_CURSOR_GUARD_WM,
3186 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003187};
Chris Wilsond2102462011-01-24 17:43:27 +00003188static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003189 PINEVIEW_CURSOR_FIFO,
3190 PINEVIEW_CURSOR_MAX_WM,
3191 PINEVIEW_CURSOR_DFT_WM,
3192 PINEVIEW_CURSOR_GUARD_WM,
3193 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003194};
Chris Wilsond2102462011-01-24 17:43:27 +00003195static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003196 G4X_FIFO_SIZE,
3197 G4X_MAX_WM,
3198 G4X_MAX_WM,
3199 2,
3200 G4X_FIFO_LINE_SIZE,
3201};
Chris Wilsond2102462011-01-24 17:43:27 +00003202static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003203 I965_CURSOR_FIFO,
3204 I965_CURSOR_MAX_WM,
3205 I965_CURSOR_DFT_WM,
3206 2,
3207 G4X_FIFO_LINE_SIZE,
3208};
Chris Wilsond2102462011-01-24 17:43:27 +00003209static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003210 I965_CURSOR_FIFO,
3211 I965_CURSOR_MAX_WM,
3212 I965_CURSOR_DFT_WM,
3213 2,
3214 I915_FIFO_LINE_SIZE,
3215};
Chris Wilsond2102462011-01-24 17:43:27 +00003216static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003217 I945_FIFO_SIZE,
3218 I915_MAX_WM,
3219 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003220 2,
3221 I915_FIFO_LINE_SIZE
3222};
Chris Wilsond2102462011-01-24 17:43:27 +00003223static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003224 I915_FIFO_SIZE,
3225 I915_MAX_WM,
3226 1,
3227 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003228 I915_FIFO_LINE_SIZE
3229};
Chris Wilsond2102462011-01-24 17:43:27 +00003230static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003231 I855GM_FIFO_SIZE,
3232 I915_MAX_WM,
3233 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003234 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003235 I830_FIFO_LINE_SIZE
3236};
Chris Wilsond2102462011-01-24 17:43:27 +00003237static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003238 I830_FIFO_SIZE,
3239 I915_MAX_WM,
3240 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003241 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003242 I830_FIFO_LINE_SIZE
3243};
3244
Chris Wilsond2102462011-01-24 17:43:27 +00003245static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003246 ILK_DISPLAY_FIFO,
3247 ILK_DISPLAY_MAXWM,
3248 ILK_DISPLAY_DFTWM,
3249 2,
3250 ILK_FIFO_LINE_SIZE
3251};
Chris Wilsond2102462011-01-24 17:43:27 +00003252static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003253 ILK_CURSOR_FIFO,
3254 ILK_CURSOR_MAXWM,
3255 ILK_CURSOR_DFTWM,
3256 2,
3257 ILK_FIFO_LINE_SIZE
3258};
Chris Wilsond2102462011-01-24 17:43:27 +00003259static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003260 ILK_DISPLAY_SR_FIFO,
3261 ILK_DISPLAY_MAX_SRWM,
3262 ILK_DISPLAY_DFT_SRWM,
3263 2,
3264 ILK_FIFO_LINE_SIZE
3265};
Chris Wilsond2102462011-01-24 17:43:27 +00003266static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003267 ILK_CURSOR_SR_FIFO,
3268 ILK_CURSOR_MAX_SRWM,
3269 ILK_CURSOR_DFT_SRWM,
3270 2,
3271 ILK_FIFO_LINE_SIZE
3272};
3273
Chris Wilsond2102462011-01-24 17:43:27 +00003274static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003275 SNB_DISPLAY_FIFO,
3276 SNB_DISPLAY_MAXWM,
3277 SNB_DISPLAY_DFTWM,
3278 2,
3279 SNB_FIFO_LINE_SIZE
3280};
Chris Wilsond2102462011-01-24 17:43:27 +00003281static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003282 SNB_CURSOR_FIFO,
3283 SNB_CURSOR_MAXWM,
3284 SNB_CURSOR_DFTWM,
3285 2,
3286 SNB_FIFO_LINE_SIZE
3287};
Chris Wilsond2102462011-01-24 17:43:27 +00003288static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003289 SNB_DISPLAY_SR_FIFO,
3290 SNB_DISPLAY_MAX_SRWM,
3291 SNB_DISPLAY_DFT_SRWM,
3292 2,
3293 SNB_FIFO_LINE_SIZE
3294};
Chris Wilsond2102462011-01-24 17:43:27 +00003295static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003296 SNB_CURSOR_SR_FIFO,
3297 SNB_CURSOR_MAX_SRWM,
3298 SNB_CURSOR_DFT_SRWM,
3299 2,
3300 SNB_FIFO_LINE_SIZE
3301};
3302
3303
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003304/**
3305 * intel_calculate_wm - calculate watermark level
3306 * @clock_in_khz: pixel clock
3307 * @wm: chip FIFO params
3308 * @pixel_size: display pixel size
3309 * @latency_ns: memory latency for the platform
3310 *
3311 * Calculate the watermark level (the level at which the display plane will
3312 * start fetching from memory again). Each chip has a different display
3313 * FIFO size and allocation, so the caller needs to figure that out and pass
3314 * in the correct intel_watermark_params structure.
3315 *
3316 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3317 * on the pixel size. When it reaches the watermark level, it'll start
3318 * fetching FIFO line sized based chunks from memory until the FIFO fills
3319 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3320 * will occur, and a display engine hang could result.
3321 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003322static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003323 const struct intel_watermark_params *wm,
3324 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003325 int pixel_size,
3326 unsigned long latency_ns)
3327{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003328 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003329
Jesse Barnesd6604672009-09-11 12:25:56 -07003330 /*
3331 * Note: we need to make sure we don't overflow for various clock &
3332 * latency values.
3333 * clocks go from a few thousand to several hundred thousand.
3334 * latency is usually a few thousand
3335 */
3336 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3337 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003338 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003339
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003340 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003341
Chris Wilsond2102462011-01-24 17:43:27 +00003342 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003343
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003344 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003345
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003346 /* Don't promote wm_size to unsigned... */
3347 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003348 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003349 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003350 wm_size = wm->default_wm;
3351 return wm_size;
3352}
3353
3354struct cxsr_latency {
3355 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003356 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003357 unsigned long fsb_freq;
3358 unsigned long mem_freq;
3359 unsigned long display_sr;
3360 unsigned long display_hpll_disable;
3361 unsigned long cursor_sr;
3362 unsigned long cursor_hpll_disable;
3363};
3364
Chris Wilson403c89f2010-08-04 15:25:31 +01003365static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003366 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3367 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3368 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3369 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3370 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003371
Li Peng95534262010-05-18 18:58:44 +08003372 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3373 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3374 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3375 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3376 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003377
Li Peng95534262010-05-18 18:58:44 +08003378 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3379 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3380 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3381 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3382 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003383
Li Peng95534262010-05-18 18:58:44 +08003384 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3385 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3386 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3387 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3388 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003389
Li Peng95534262010-05-18 18:58:44 +08003390 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3391 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3392 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3393 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3394 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003395
Li Peng95534262010-05-18 18:58:44 +08003396 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3397 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3398 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3399 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3400 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003401};
3402
Chris Wilson403c89f2010-08-04 15:25:31 +01003403static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3404 int is_ddr3,
3405 int fsb,
3406 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003407{
Chris Wilson403c89f2010-08-04 15:25:31 +01003408 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003409 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003410
3411 if (fsb == 0 || mem == 0)
3412 return NULL;
3413
3414 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3415 latency = &cxsr_latency_table[i];
3416 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003417 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303418 fsb == latency->fsb_freq && mem == latency->mem_freq)
3419 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003420 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303421
Zhao Yakui28c97732009-10-09 11:39:41 +08003422 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303423
3424 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003425}
3426
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003427static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003428{
3429 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003430
3431 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003432 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003433}
3434
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003435/*
3436 * Latency for FIFO fetches is dependent on several factors:
3437 * - memory configuration (speed, channels)
3438 * - chipset
3439 * - current MCH state
3440 * It can be fairly high in some situations, so here we assume a fairly
3441 * pessimal value. It's a tradeoff between extra memory fetches (if we
3442 * set this value too high, the FIFO will fetch frequently to stay full)
3443 * and power consumption (set it too low to save power and we might see
3444 * FIFO underruns and display "flicker").
3445 *
3446 * A value of 5us seems to be a good balance; safe for very low end
3447 * platforms but not overly aggressive on lower latency configs.
3448 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003449static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003450
Jesse Barnese70236a2009-09-21 10:42:27 -07003451static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003452{
3453 struct drm_i915_private *dev_priv = dev->dev_private;
3454 uint32_t dsparb = I915_READ(DSPARB);
3455 int size;
3456
Chris Wilson8de9b312010-07-19 19:59:52 +01003457 size = dsparb & 0x7f;
3458 if (plane)
3459 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003460
Zhao Yakui28c97732009-10-09 11:39:41 +08003461 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003463
3464 return size;
3465}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003466
Jesse Barnese70236a2009-09-21 10:42:27 -07003467static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3468{
3469 struct drm_i915_private *dev_priv = dev->dev_private;
3470 uint32_t dsparb = I915_READ(DSPARB);
3471 int size;
3472
Chris Wilson8de9b312010-07-19 19:59:52 +01003473 size = dsparb & 0x1ff;
3474 if (plane)
3475 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003476 size >>= 1; /* Convert to cachelines */
3477
Zhao Yakui28c97732009-10-09 11:39:41 +08003478 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003480
3481 return size;
3482}
3483
3484static int i845_get_fifo_size(struct drm_device *dev, int plane)
3485{
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 uint32_t dsparb = I915_READ(DSPARB);
3488 int size;
3489
3490 size = dsparb & 0x7f;
3491 size >>= 2; /* Convert to cachelines */
3492
Zhao Yakui28c97732009-10-09 11:39:41 +08003493 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 plane ? "B" : "A",
3495 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003496
3497 return size;
3498}
3499
3500static int i830_get_fifo_size(struct drm_device *dev, int plane)
3501{
3502 struct drm_i915_private *dev_priv = dev->dev_private;
3503 uint32_t dsparb = I915_READ(DSPARB);
3504 int size;
3505
3506 size = dsparb & 0x7f;
3507 size >>= 1; /* Convert to cachelines */
3508
Zhao Yakui28c97732009-10-09 11:39:41 +08003509 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003510 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003511
3512 return size;
3513}
3514
Chris Wilsond2102462011-01-24 17:43:27 +00003515static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3516{
3517 struct drm_crtc *crtc, *enabled = NULL;
3518
3519 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3520 if (crtc->enabled && crtc->fb) {
3521 if (enabled)
3522 return NULL;
3523 enabled = crtc;
3524 }
3525 }
3526
3527 return enabled;
3528}
3529
3530static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003531{
3532 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003533 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003534 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003535 u32 reg;
3536 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003537
Chris Wilson403c89f2010-08-04 15:25:31 +01003538 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003539 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003540 if (!latency) {
3541 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3542 pineview_disable_cxsr(dev);
3543 return;
3544 }
3545
Chris Wilsond2102462011-01-24 17:43:27 +00003546 crtc = single_enabled_crtc(dev);
3547 if (crtc) {
3548 int clock = crtc->mode.clock;
3549 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003550
3551 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003552 wm = intel_calculate_wm(clock, &pineview_display_wm,
3553 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003554 pixel_size, latency->display_sr);
3555 reg = I915_READ(DSPFW1);
3556 reg &= ~DSPFW_SR_MASK;
3557 reg |= wm << DSPFW_SR_SHIFT;
3558 I915_WRITE(DSPFW1, reg);
3559 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3560
3561 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003562 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3563 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003564 pixel_size, latency->cursor_sr);
3565 reg = I915_READ(DSPFW3);
3566 reg &= ~DSPFW_CURSOR_SR_MASK;
3567 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3568 I915_WRITE(DSPFW3, reg);
3569
3570 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003571 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3572 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003573 pixel_size, latency->display_hpll_disable);
3574 reg = I915_READ(DSPFW3);
3575 reg &= ~DSPFW_HPLL_SR_MASK;
3576 reg |= wm & DSPFW_HPLL_SR_MASK;
3577 I915_WRITE(DSPFW3, reg);
3578
3579 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003580 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3581 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003582 pixel_size, latency->cursor_hpll_disable);
3583 reg = I915_READ(DSPFW3);
3584 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3585 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3586 I915_WRITE(DSPFW3, reg);
3587 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3588
3589 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003590 I915_WRITE(DSPFW3,
3591 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003592 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3593 } else {
3594 pineview_disable_cxsr(dev);
3595 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3596 }
3597}
3598
Chris Wilson417ae142011-01-19 15:04:42 +00003599static bool g4x_compute_wm0(struct drm_device *dev,
3600 int plane,
3601 const struct intel_watermark_params *display,
3602 int display_latency_ns,
3603 const struct intel_watermark_params *cursor,
3604 int cursor_latency_ns,
3605 int *plane_wm,
3606 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003607{
Chris Wilson417ae142011-01-19 15:04:42 +00003608 struct drm_crtc *crtc;
3609 int htotal, hdisplay, clock, pixel_size;
3610 int line_time_us, line_count;
3611 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003612
Chris Wilson417ae142011-01-19 15:04:42 +00003613 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003614 if (crtc->fb == NULL || !crtc->enabled) {
3615 *cursor_wm = cursor->guard_size;
3616 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003617 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003618 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003619
Chris Wilson417ae142011-01-19 15:04:42 +00003620 htotal = crtc->mode.htotal;
3621 hdisplay = crtc->mode.hdisplay;
3622 clock = crtc->mode.clock;
3623 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003624
Chris Wilson417ae142011-01-19 15:04:42 +00003625 /* Use the small buffer method to calculate plane watermark */
3626 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3627 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3628 if (tlb_miss > 0)
3629 entries += tlb_miss;
3630 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3631 *plane_wm = entries + display->guard_size;
3632 if (*plane_wm > (int)display->max_wm)
3633 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003634
Chris Wilson417ae142011-01-19 15:04:42 +00003635 /* Use the large buffer method to calculate cursor watermark */
3636 line_time_us = ((htotal * 1000) / clock);
3637 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3638 entries = line_count * 64 * pixel_size;
3639 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3640 if (tlb_miss > 0)
3641 entries += tlb_miss;
3642 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3643 *cursor_wm = entries + cursor->guard_size;
3644 if (*cursor_wm > (int)cursor->max_wm)
3645 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003646
Chris Wilson417ae142011-01-19 15:04:42 +00003647 return true;
3648}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003649
Chris Wilson417ae142011-01-19 15:04:42 +00003650/*
3651 * Check the wm result.
3652 *
3653 * If any calculated watermark values is larger than the maximum value that
3654 * can be programmed into the associated watermark register, that watermark
3655 * must be disabled.
3656 */
3657static bool g4x_check_srwm(struct drm_device *dev,
3658 int display_wm, int cursor_wm,
3659 const struct intel_watermark_params *display,
3660 const struct intel_watermark_params *cursor)
3661{
3662 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3663 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003664
Chris Wilson417ae142011-01-19 15:04:42 +00003665 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003666 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003667 display_wm, display->max_wm);
3668 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003669 }
3670
Chris Wilson417ae142011-01-19 15:04:42 +00003671 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003672 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003673 cursor_wm, cursor->max_wm);
3674 return false;
3675 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003676
Chris Wilson417ae142011-01-19 15:04:42 +00003677 if (!(display_wm || cursor_wm)) {
3678 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3679 return false;
3680 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003681
Chris Wilson417ae142011-01-19 15:04:42 +00003682 return true;
3683}
3684
3685static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003686 int plane,
3687 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003688 const struct intel_watermark_params *display,
3689 const struct intel_watermark_params *cursor,
3690 int *display_wm, int *cursor_wm)
3691{
Chris Wilsond2102462011-01-24 17:43:27 +00003692 struct drm_crtc *crtc;
3693 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003694 unsigned long line_time_us;
3695 int line_count, line_size;
3696 int small, large;
3697 int entries;
3698
3699 if (!latency_ns) {
3700 *display_wm = *cursor_wm = 0;
3701 return false;
3702 }
3703
Chris Wilsond2102462011-01-24 17:43:27 +00003704 crtc = intel_get_crtc_for_plane(dev, plane);
3705 hdisplay = crtc->mode.hdisplay;
3706 htotal = crtc->mode.htotal;
3707 clock = crtc->mode.clock;
3708 pixel_size = crtc->fb->bits_per_pixel / 8;
3709
Chris Wilson417ae142011-01-19 15:04:42 +00003710 line_time_us = (htotal * 1000) / clock;
3711 line_count = (latency_ns / line_time_us + 1000) / 1000;
3712 line_size = hdisplay * pixel_size;
3713
3714 /* Use the minimum of the small and large buffer method for primary */
3715 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3716 large = line_count * line_size;
3717
3718 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3719 *display_wm = entries + display->guard_size;
3720
3721 /* calculate the self-refresh watermark for display cursor */
3722 entries = line_count * pixel_size * 64;
3723 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3724 *cursor_wm = entries + cursor->guard_size;
3725
3726 return g4x_check_srwm(dev,
3727 *display_wm, *cursor_wm,
3728 display, cursor);
3729}
3730
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00003731#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00003732
3733static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003734{
3735 static const int sr_latency_ns = 12000;
3736 struct drm_i915_private *dev_priv = dev->dev_private;
3737 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003738 int plane_sr, cursor_sr;
3739 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003740
3741 if (g4x_compute_wm0(dev, 0,
3742 &g4x_wm_info, latency_ns,
3743 &g4x_cursor_wm_info, latency_ns,
3744 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003745 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003746
3747 if (g4x_compute_wm0(dev, 1,
3748 &g4x_wm_info, latency_ns,
3749 &g4x_cursor_wm_info, latency_ns,
3750 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003751 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003752
3753 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003754 if (single_plane_enabled(enabled) &&
3755 g4x_compute_srwm(dev, ffs(enabled) - 1,
3756 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003757 &g4x_wm_info,
3758 &g4x_cursor_wm_info,
3759 &plane_sr, &cursor_sr))
3760 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3761 else
3762 I915_WRITE(FW_BLC_SELF,
3763 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3764
Chris Wilson308977a2011-02-02 10:41:20 +00003765 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3766 planea_wm, cursora_wm,
3767 planeb_wm, cursorb_wm,
3768 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00003769
3770 I915_WRITE(DSPFW1,
3771 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003772 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003773 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3774 planea_wm);
3775 I915_WRITE(DSPFW2,
3776 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003777 (cursora_wm << DSPFW_CURSORA_SHIFT));
3778 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003779 I915_WRITE(DSPFW3,
3780 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003781 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003782}
3783
Chris Wilsond2102462011-01-24 17:43:27 +00003784static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003785{
3786 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003787 struct drm_crtc *crtc;
3788 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003789 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003790
Jesse Barnes1dc75462009-10-19 10:08:17 +09003791 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003792 crtc = single_enabled_crtc(dev);
3793 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003794 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003795 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003796 int clock = crtc->mode.clock;
3797 int htotal = crtc->mode.htotal;
3798 int hdisplay = crtc->mode.hdisplay;
3799 int pixel_size = crtc->fb->bits_per_pixel / 8;
3800 unsigned long line_time_us;
3801 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003802
Chris Wilsond2102462011-01-24 17:43:27 +00003803 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003804
3805 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003806 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3807 pixel_size * hdisplay;
3808 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00003809 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003810 if (srwm < 0)
3811 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003812 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00003813 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3814 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003815
Chris Wilsond2102462011-01-24 17:43:27 +00003816 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003817 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003818 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003819 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003820 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003821 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003822
3823 if (cursor_sr > i965_cursor_wm_info.max_wm)
3824 cursor_sr = i965_cursor_wm_info.max_wm;
3825
3826 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3827 "cursor %d\n", srwm, cursor_sr);
3828
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003829 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003830 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303831 } else {
3832 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003833 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003834 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3835 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003836 }
3837
3838 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3839 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003840
3841 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00003842 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3843 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003844 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003845 /* update cursor SR watermark */
3846 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003847}
3848
Chris Wilsond2102462011-01-24 17:43:27 +00003849static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003850{
3851 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003852 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003853 uint32_t fwater_lo;
3854 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00003855 int cwm, srwm = 1;
3856 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003857 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003858 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003859
Chris Wilson72557b42011-01-31 10:29:55 +00003860 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003861 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003862 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003863 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003864 else
Chris Wilsond2102462011-01-24 17:43:27 +00003865 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003866
Chris Wilsond2102462011-01-24 17:43:27 +00003867 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3868 crtc = intel_get_crtc_for_plane(dev, 0);
3869 if (crtc->enabled && crtc->fb) {
3870 planea_wm = intel_calculate_wm(crtc->mode.clock,
3871 wm_info, fifo_size,
3872 crtc->fb->bits_per_pixel / 8,
3873 latency_ns);
3874 enabled = crtc;
3875 } else
3876 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003877
Chris Wilsond2102462011-01-24 17:43:27 +00003878 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3879 crtc = intel_get_crtc_for_plane(dev, 1);
3880 if (crtc->enabled && crtc->fb) {
3881 planeb_wm = intel_calculate_wm(crtc->mode.clock,
3882 wm_info, fifo_size,
3883 crtc->fb->bits_per_pixel / 8,
3884 latency_ns);
3885 if (enabled == NULL)
3886 enabled = crtc;
3887 else
3888 enabled = NULL;
3889 } else
3890 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003891
Zhao Yakui28c97732009-10-09 11:39:41 +08003892 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003893
3894 /*
3895 * Overlay gets an aggressive default since video jitter is bad.
3896 */
3897 cwm = 2;
3898
Alexander Lam18b21902011-01-03 13:28:56 -05003899 /* Play safe and disable self-refresh before adjusting watermarks. */
3900 if (IS_I945G(dev) || IS_I945GM(dev))
3901 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
3902 else if (IS_I915GM(dev))
3903 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3904
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003905 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003906 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003907 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003908 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00003909 int clock = enabled->mode.clock;
3910 int htotal = enabled->mode.htotal;
3911 int hdisplay = enabled->mode.hdisplay;
3912 int pixel_size = enabled->fb->bits_per_pixel / 8;
3913 unsigned long line_time_us;
3914 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003915
Chris Wilsond2102462011-01-24 17:43:27 +00003916 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003917
3918 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003919 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3920 pixel_size * hdisplay;
3921 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
3922 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
3923 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003924 if (srwm < 0)
3925 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003926
3927 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05003928 I915_WRITE(FW_BLC_SELF,
3929 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3930 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08003931 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003932 }
3933
Zhao Yakui28c97732009-10-09 11:39:41 +08003934 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003935 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003936
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003937 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3938 fwater_hi = (cwm & 0x1f);
3939
3940 /* Set request length to 8 cachelines per fetch */
3941 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3942 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003943
3944 I915_WRITE(FW_BLC, fwater_lo);
3945 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05003946
Chris Wilsond2102462011-01-24 17:43:27 +00003947 if (HAS_FW_BLC(dev)) {
3948 if (enabled) {
3949 if (IS_I945G(dev) || IS_I945GM(dev))
3950 I915_WRITE(FW_BLC_SELF,
3951 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
3952 else if (IS_I915GM(dev))
3953 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3954 DRM_DEBUG_KMS("memory self refresh enabled\n");
3955 } else
3956 DRM_DEBUG_KMS("memory self refresh disabled\n");
3957 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003958}
3959
Chris Wilsond2102462011-01-24 17:43:27 +00003960static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003961{
3962 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003963 struct drm_crtc *crtc;
3964 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003965 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003966
Chris Wilsond2102462011-01-24 17:43:27 +00003967 crtc = single_enabled_crtc(dev);
3968 if (crtc == NULL)
3969 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003970
Chris Wilsond2102462011-01-24 17:43:27 +00003971 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
3972 dev_priv->display.get_fifo_size(dev, 0),
3973 crtc->fb->bits_per_pixel / 8,
3974 latency_ns);
3975 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07003976 fwater_lo |= (3<<8) | planea_wm;
3977
Zhao Yakui28c97732009-10-09 11:39:41 +08003978 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003979
3980 I915_WRITE(FW_BLC, fwater_lo);
3981}
3982
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003983#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003984#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003985
Jesse Barnesb79d4992010-12-21 13:10:23 -08003986/*
3987 * Check the wm result.
3988 *
3989 * If any calculated watermark values is larger than the maximum value that
3990 * can be programmed into the associated watermark register, that watermark
3991 * must be disabled.
3992 */
3993static bool ironlake_check_srwm(struct drm_device *dev, int level,
3994 int fbc_wm, int display_wm, int cursor_wm,
3995 const struct intel_watermark_params *display,
3996 const struct intel_watermark_params *cursor)
3997{
3998 struct drm_i915_private *dev_priv = dev->dev_private;
3999
4000 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4001 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4002
4003 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4004 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4005 fbc_wm, SNB_FBC_MAX_SRWM, level);
4006
4007 /* fbc has it's own way to disable FBC WM */
4008 I915_WRITE(DISP_ARB_CTL,
4009 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4010 return false;
4011 }
4012
4013 if (display_wm > display->max_wm) {
4014 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4015 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4016 return false;
4017 }
4018
4019 if (cursor_wm > cursor->max_wm) {
4020 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4021 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4022 return false;
4023 }
4024
4025 if (!(fbc_wm || display_wm || cursor_wm)) {
4026 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4027 return false;
4028 }
4029
4030 return true;
4031}
4032
4033/*
4034 * Compute watermark values of WM[1-3],
4035 */
Chris Wilsond2102462011-01-24 17:43:27 +00004036static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4037 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004038 const struct intel_watermark_params *display,
4039 const struct intel_watermark_params *cursor,
4040 int *fbc_wm, int *display_wm, int *cursor_wm)
4041{
Chris Wilsond2102462011-01-24 17:43:27 +00004042 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004043 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004044 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004045 int line_count, line_size;
4046 int small, large;
4047 int entries;
4048
4049 if (!latency_ns) {
4050 *fbc_wm = *display_wm = *cursor_wm = 0;
4051 return false;
4052 }
4053
Chris Wilsond2102462011-01-24 17:43:27 +00004054 crtc = intel_get_crtc_for_plane(dev, plane);
4055 hdisplay = crtc->mode.hdisplay;
4056 htotal = crtc->mode.htotal;
4057 clock = crtc->mode.clock;
4058 pixel_size = crtc->fb->bits_per_pixel / 8;
4059
Jesse Barnesb79d4992010-12-21 13:10:23 -08004060 line_time_us = (htotal * 1000) / clock;
4061 line_count = (latency_ns / line_time_us + 1000) / 1000;
4062 line_size = hdisplay * pixel_size;
4063
4064 /* Use the minimum of the small and large buffer method for primary */
4065 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4066 large = line_count * line_size;
4067
4068 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4069 *display_wm = entries + display->guard_size;
4070
4071 /*
4072 * Spec says:
4073 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4074 */
4075 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4076
4077 /* calculate the self-refresh watermark for display cursor */
4078 entries = line_count * pixel_size * 64;
4079 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4080 *cursor_wm = entries + cursor->guard_size;
4081
4082 return ironlake_check_srwm(dev, level,
4083 *fbc_wm, *display_wm, *cursor_wm,
4084 display, cursor);
4085}
4086
Chris Wilsond2102462011-01-24 17:43:27 +00004087static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004088{
4089 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004090 int fbc_wm, plane_wm, cursor_wm;
4091 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004092
Chris Wilson4ed765f2010-09-11 10:46:47 +01004093 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004094 if (g4x_compute_wm0(dev, 0,
4095 &ironlake_display_wm_info,
4096 ILK_LP0_PLANE_LATENCY,
4097 &ironlake_cursor_wm_info,
4098 ILK_LP0_CURSOR_LATENCY,
4099 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004100 I915_WRITE(WM0_PIPEA_ILK,
4101 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4102 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4103 " plane %d, " "cursor: %d\n",
4104 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004105 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004106 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004107
Chris Wilson9f405102011-05-12 22:17:14 +01004108 if (g4x_compute_wm0(dev, 1,
4109 &ironlake_display_wm_info,
4110 ILK_LP0_PLANE_LATENCY,
4111 &ironlake_cursor_wm_info,
4112 ILK_LP0_CURSOR_LATENCY,
4113 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004114 I915_WRITE(WM0_PIPEB_ILK,
4115 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4116 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4117 " plane %d, cursor: %d\n",
4118 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004119 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004120 }
4121
4122 /*
4123 * Calculate and update the self-refresh watermark only when one
4124 * display plane is used.
4125 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004126 I915_WRITE(WM3_LP_ILK, 0);
4127 I915_WRITE(WM2_LP_ILK, 0);
4128 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004129
Chris Wilsond2102462011-01-24 17:43:27 +00004130 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004131 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004132 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004133
Jesse Barnesb79d4992010-12-21 13:10:23 -08004134 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004135 if (!ironlake_compute_srwm(dev, 1, enabled,
4136 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004137 &ironlake_display_srwm_info,
4138 &ironlake_cursor_srwm_info,
4139 &fbc_wm, &plane_wm, &cursor_wm))
4140 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004141
Jesse Barnesb79d4992010-12-21 13:10:23 -08004142 I915_WRITE(WM1_LP_ILK,
4143 WM1_LP_SR_EN |
4144 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4145 (fbc_wm << WM1_LP_FBC_SHIFT) |
4146 (plane_wm << WM1_LP_SR_SHIFT) |
4147 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004148
Jesse Barnesb79d4992010-12-21 13:10:23 -08004149 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004150 if (!ironlake_compute_srwm(dev, 2, enabled,
4151 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004152 &ironlake_display_srwm_info,
4153 &ironlake_cursor_srwm_info,
4154 &fbc_wm, &plane_wm, &cursor_wm))
4155 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004156
Jesse Barnesb79d4992010-12-21 13:10:23 -08004157 I915_WRITE(WM2_LP_ILK,
4158 WM2_LP_EN |
4159 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4160 (fbc_wm << WM1_LP_FBC_SHIFT) |
4161 (plane_wm << WM1_LP_SR_SHIFT) |
4162 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004163
4164 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004165 * WM3 is unsupported on ILK, probably because we don't have latency
4166 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004167 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004168}
4169
Chris Wilsond2102462011-01-24 17:43:27 +00004170static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004171{
4172 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004173 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004174 int fbc_wm, plane_wm, cursor_wm;
4175 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004176
4177 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004178 if (g4x_compute_wm0(dev, 0,
4179 &sandybridge_display_wm_info, latency,
4180 &sandybridge_cursor_wm_info, latency,
4181 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004182 I915_WRITE(WM0_PIPEA_ILK,
4183 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4184 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4185 " plane %d, " "cursor: %d\n",
4186 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004187 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004188 }
4189
Chris Wilson9f405102011-05-12 22:17:14 +01004190 if (g4x_compute_wm0(dev, 1,
4191 &sandybridge_display_wm_info, latency,
4192 &sandybridge_cursor_wm_info, latency,
4193 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004194 I915_WRITE(WM0_PIPEB_ILK,
4195 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4196 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4197 " plane %d, cursor: %d\n",
4198 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004199 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004200 }
4201
4202 /*
4203 * Calculate and update the self-refresh watermark only when one
4204 * display plane is used.
4205 *
4206 * SNB support 3 levels of watermark.
4207 *
4208 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4209 * and disabled in the descending order
4210 *
4211 */
4212 I915_WRITE(WM3_LP_ILK, 0);
4213 I915_WRITE(WM2_LP_ILK, 0);
4214 I915_WRITE(WM1_LP_ILK, 0);
4215
Chris Wilsond2102462011-01-24 17:43:27 +00004216 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004217 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004218 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004219
4220 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004221 if (!ironlake_compute_srwm(dev, 1, enabled,
4222 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004223 &sandybridge_display_srwm_info,
4224 &sandybridge_cursor_srwm_info,
4225 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004226 return;
4227
4228 I915_WRITE(WM1_LP_ILK,
4229 WM1_LP_SR_EN |
4230 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4231 (fbc_wm << WM1_LP_FBC_SHIFT) |
4232 (plane_wm << WM1_LP_SR_SHIFT) |
4233 cursor_wm);
4234
4235 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004236 if (!ironlake_compute_srwm(dev, 2, enabled,
4237 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004238 &sandybridge_display_srwm_info,
4239 &sandybridge_cursor_srwm_info,
4240 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004241 return;
4242
4243 I915_WRITE(WM2_LP_ILK,
4244 WM2_LP_EN |
4245 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4246 (fbc_wm << WM1_LP_FBC_SHIFT) |
4247 (plane_wm << WM1_LP_SR_SHIFT) |
4248 cursor_wm);
4249
4250 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004251 if (!ironlake_compute_srwm(dev, 3, enabled,
4252 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004253 &sandybridge_display_srwm_info,
4254 &sandybridge_cursor_srwm_info,
4255 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004256 return;
4257
4258 I915_WRITE(WM3_LP_ILK,
4259 WM3_LP_EN |
4260 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4261 (fbc_wm << WM1_LP_FBC_SHIFT) |
4262 (plane_wm << WM1_LP_SR_SHIFT) |
4263 cursor_wm);
4264}
4265
Shaohua Li7662c8b2009-06-26 11:23:55 +08004266/**
4267 * intel_update_watermarks - update FIFO watermark values based on current modes
4268 *
4269 * Calculate watermark values for the various WM regs based on current mode
4270 * and plane configuration.
4271 *
4272 * There are several cases to deal with here:
4273 * - normal (i.e. non-self-refresh)
4274 * - self-refresh (SR) mode
4275 * - lines are large relative to FIFO size (buffer can hold up to 2)
4276 * - lines are small relative to FIFO size (buffer can hold more than 2
4277 * lines), so need to account for TLB latency
4278 *
4279 * The normal calculation is:
4280 * watermark = dotclock * bytes per pixel * latency
4281 * where latency is platform & configuration dependent (we assume pessimal
4282 * values here).
4283 *
4284 * The SR calculation is:
4285 * watermark = (trunc(latency/line time)+1) * surface width *
4286 * bytes per pixel
4287 * where
4288 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004289 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004290 * and latency is assumed to be high, as above.
4291 *
4292 * The final value programmed to the register should always be rounded up,
4293 * and include an extra 2 entries to account for clock crossings.
4294 *
4295 * We don't use the sprite, so we can ignore that. And on Crestline we have
4296 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004297 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004298static void intel_update_watermarks(struct drm_device *dev)
4299{
Jesse Barnese70236a2009-09-21 10:42:27 -07004300 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004301
Chris Wilsond2102462011-01-24 17:43:27 +00004302 if (dev_priv->display.update_wm)
4303 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004304}
4305
Chris Wilsona7615032011-01-12 17:04:08 +00004306static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4307{
4308 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4309}
4310
Eric Anholtf5640482011-03-30 13:01:02 -07004311static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4312 struct drm_display_mode *mode,
4313 struct drm_display_mode *adjusted_mode,
4314 int x, int y,
4315 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004316{
4317 struct drm_device *dev = crtc->dev;
4318 struct drm_i915_private *dev_priv = dev->dev_private;
4319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4320 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004321 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004322 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004323 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004324 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004325 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004326 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004327 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004328 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004329 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004330 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07004331 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004332 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004333
Chris Wilson5eddb702010-09-11 13:48:45 +01004334 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4335 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004336 continue;
4337
Chris Wilson5eddb702010-09-11 13:48:45 +01004338 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004339 case INTEL_OUTPUT_LVDS:
4340 is_lvds = true;
4341 break;
4342 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004343 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004344 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004345 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004346 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004347 break;
4348 case INTEL_OUTPUT_DVO:
4349 is_dvo = true;
4350 break;
4351 case INTEL_OUTPUT_TVOUT:
4352 is_tv = true;
4353 break;
4354 case INTEL_OUTPUT_ANALOG:
4355 is_crt = true;
4356 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004357 case INTEL_OUTPUT_DISPLAYPORT:
4358 is_dp = true;
4359 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004360 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004361
Eric Anholtc751ce42010-03-25 11:48:48 -07004362 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004363 }
4364
Chris Wilsona7615032011-01-12 17:04:08 +00004365 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004366 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004367 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004368 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004369 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004370 refclk = 96000;
4371 } else {
4372 refclk = 48000;
4373 }
4374
Ma Lingd4906092009-03-18 20:13:27 +08004375 /*
4376 * Returns a set of divisors for the desired target clock with the given
4377 * refclk, or FALSE. The returned values represent the clock equation:
4378 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4379 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004380 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004381 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004382 if (!ok) {
4383 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf5640482011-03-30 13:01:02 -07004384 return -EINVAL;
4385 }
4386
4387 /* Ensure that the cursor is valid for the new mode before changing... */
4388 intel_crtc_update_cursor(crtc, true);
4389
4390 if (is_lvds && dev_priv->lvds_downclock_avail) {
4391 has_reduced_clock = limit->find_pll(limit, crtc,
4392 dev_priv->lvds_downclock,
4393 refclk,
4394 &reduced_clock);
4395 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4396 /*
4397 * If the different P is found, it means that we can't
4398 * switch the display clock by using the FP0/FP1.
4399 * In such case we will disable the LVDS downclock
4400 * feature.
4401 */
4402 DRM_DEBUG_KMS("Different P is found for "
4403 "LVDS clock/downclock\n");
4404 has_reduced_clock = 0;
4405 }
4406 }
4407 /* SDVO TV has fixed PLL values depend on its clock range,
4408 this mirrors vbios setting. */
4409 if (is_sdvo && is_tv) {
4410 if (adjusted_mode->clock >= 100000
4411 && adjusted_mode->clock < 140500) {
4412 clock.p1 = 2;
4413 clock.p2 = 10;
4414 clock.n = 3;
4415 clock.m1 = 16;
4416 clock.m2 = 8;
4417 } else if (adjusted_mode->clock >= 140500
4418 && adjusted_mode->clock <= 200000) {
4419 clock.p1 = 1;
4420 clock.p2 = 10;
4421 clock.n = 6;
4422 clock.m1 = 12;
4423 clock.m2 = 8;
4424 }
4425 }
4426
Eric Anholtf5640482011-03-30 13:01:02 -07004427 if (IS_PINEVIEW(dev)) {
4428 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4429 if (has_reduced_clock)
4430 fp2 = (1 << reduced_clock.n) << 16 |
4431 reduced_clock.m1 << 8 | reduced_clock.m2;
4432 } else {
4433 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4434 if (has_reduced_clock)
4435 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4436 reduced_clock.m2;
4437 }
4438
Eric Anholt929c77f2011-03-30 13:01:04 -07004439 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf5640482011-03-30 13:01:02 -07004440
4441 if (!IS_GEN2(dev)) {
4442 if (is_lvds)
4443 dpll |= DPLLB_MODE_LVDS;
4444 else
4445 dpll |= DPLLB_MODE_DAC_SERIAL;
4446 if (is_sdvo) {
4447 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4448 if (pixel_multiplier > 1) {
4449 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4450 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf5640482011-03-30 13:01:02 -07004451 }
4452 dpll |= DPLL_DVO_HIGH_SPEED;
4453 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004454 if (is_dp)
Eric Anholtf5640482011-03-30 13:01:02 -07004455 dpll |= DPLL_DVO_HIGH_SPEED;
4456
4457 /* compute bitmask from p1 value */
4458 if (IS_PINEVIEW(dev))
4459 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4460 else {
4461 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf5640482011-03-30 13:01:02 -07004462 if (IS_G4X(dev) && has_reduced_clock)
4463 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4464 }
4465 switch (clock.p2) {
4466 case 5:
4467 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4468 break;
4469 case 7:
4470 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4471 break;
4472 case 10:
4473 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4474 break;
4475 case 14:
4476 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4477 break;
4478 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004479 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf5640482011-03-30 13:01:02 -07004480 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4481 } else {
4482 if (is_lvds) {
4483 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4484 } else {
4485 if (clock.p1 == 2)
4486 dpll |= PLL_P1_DIVIDE_BY_TWO;
4487 else
4488 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4489 if (clock.p2 == 4)
4490 dpll |= PLL_P2_DIVIDE_BY_4;
4491 }
4492 }
4493
4494 if (is_sdvo && is_tv)
4495 dpll |= PLL_REF_INPUT_TVCLKINBC;
4496 else if (is_tv)
4497 /* XXX: just matching BIOS for now */
4498 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4499 dpll |= 3;
4500 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4501 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4502 else
4503 dpll |= PLL_REF_INPUT_DREFCLK;
4504
4505 /* setup pipeconf */
4506 pipeconf = I915_READ(PIPECONF(pipe));
4507
4508 /* Set up the display plane register */
4509 dspcntr = DISPPLANE_GAMMA_ENABLE;
4510
4511 /* Ironlake's plane is forced to pipe, bit 24 is to
4512 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07004513 if (pipe == 0)
4514 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4515 else
4516 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf5640482011-03-30 13:01:02 -07004517
4518 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4519 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4520 * core speed.
4521 *
4522 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4523 * pipe == 0 check?
4524 */
4525 if (mode->clock >
4526 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4527 pipeconf |= PIPECONF_DOUBLE_WIDE;
4528 else
4529 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4530 }
4531
Eric Anholt929c77f2011-03-30 13:01:04 -07004532 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf5640482011-03-30 13:01:02 -07004533
4534 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4535 drm_mode_debug_printmodeline(mode);
4536
Eric Anholtfae14982011-03-30 13:01:09 -07004537 I915_WRITE(FP0(pipe), fp);
4538 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf5640482011-03-30 13:01:02 -07004539
Eric Anholtfae14982011-03-30 13:01:09 -07004540 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004541 udelay(150);
Eric Anholtf5640482011-03-30 13:01:02 -07004542
Eric Anholtf5640482011-03-30 13:01:02 -07004543 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4544 * This is an exception to the general rule that mode_set doesn't turn
4545 * things on.
4546 */
4547 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004548 temp = I915_READ(LVDS);
Eric Anholtf5640482011-03-30 13:01:02 -07004549 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4550 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07004551 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf5640482011-03-30 13:01:02 -07004552 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07004553 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf5640482011-03-30 13:01:02 -07004554 }
4555 /* set the corresponsding LVDS_BORDER bit */
4556 temp |= dev_priv->lvds_border_bits;
4557 /* Set the B0-B3 data pairs corresponding to whether we're going to
4558 * set the DPLLs for dual-channel mode or not.
4559 */
4560 if (clock.p2 == 7)
4561 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4562 else
4563 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4564
4565 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4566 * appropriately here, but we need to look more thoroughly into how
4567 * panels behave in the two modes.
4568 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004569 /* set the dithering flag on LVDS as needed */
4570 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf5640482011-03-30 13:01:02 -07004571 if (dev_priv->lvds_dither)
4572 temp |= LVDS_ENABLE_DITHER;
4573 else
4574 temp &= ~LVDS_ENABLE_DITHER;
4575 }
4576 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4577 lvds_sync |= LVDS_HSYNC_POLARITY;
4578 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4579 lvds_sync |= LVDS_VSYNC_POLARITY;
4580 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4581 != lvds_sync) {
4582 char flags[2] = "-+";
4583 DRM_INFO("Changing LVDS panel from "
4584 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
4585 flags[!(temp & LVDS_HSYNC_POLARITY)],
4586 flags[!(temp & LVDS_VSYNC_POLARITY)],
4587 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
4588 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
4589 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4590 temp |= lvds_sync;
4591 }
Eric Anholtfae14982011-03-30 13:01:09 -07004592 I915_WRITE(LVDS, temp);
Eric Anholtf5640482011-03-30 13:01:02 -07004593 }
4594
Eric Anholt929c77f2011-03-30 13:01:04 -07004595 if (is_dp) {
Eric Anholtf5640482011-03-30 13:01:02 -07004596 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf5640482011-03-30 13:01:02 -07004597 }
4598
Eric Anholtfae14982011-03-30 13:01:09 -07004599 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf5640482011-03-30 13:01:02 -07004600
Eric Anholtc713bb02011-03-30 13:01:05 -07004601 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07004602 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004603 udelay(150);
Eric Anholtf5640482011-03-30 13:01:02 -07004604
Eric Anholtc713bb02011-03-30 13:01:05 -07004605 if (INTEL_INFO(dev)->gen >= 4) {
4606 temp = 0;
4607 if (is_sdvo) {
4608 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4609 if (temp > 1)
4610 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4611 else
4612 temp = 0;
Eric Anholtf5640482011-03-30 13:01:02 -07004613 }
Eric Anholtc713bb02011-03-30 13:01:05 -07004614 I915_WRITE(DPLL_MD(pipe), temp);
4615 } else {
4616 /* The pixel multiplier can only be updated once the
4617 * DPLL is enabled and the clocks are stable.
4618 *
4619 * So write it again.
4620 */
Eric Anholtfae14982011-03-30 13:01:09 -07004621 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf5640482011-03-30 13:01:02 -07004622 }
4623
4624 intel_crtc->lowfreq_avail = false;
4625 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07004626 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf5640482011-03-30 13:01:02 -07004627 intel_crtc->lowfreq_avail = true;
4628 if (HAS_PIPE_CXSR(dev)) {
4629 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4630 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4631 }
4632 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07004633 I915_WRITE(FP1(pipe), fp);
Eric Anholtf5640482011-03-30 13:01:02 -07004634 if (HAS_PIPE_CXSR(dev)) {
4635 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4636 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4637 }
4638 }
4639
4640 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4641 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4642 /* the chip adds 2 halflines automatically */
4643 adjusted_mode->crtc_vdisplay -= 1;
4644 adjusted_mode->crtc_vtotal -= 1;
4645 adjusted_mode->crtc_vblank_start -= 1;
4646 adjusted_mode->crtc_vblank_end -= 1;
4647 adjusted_mode->crtc_vsync_end -= 1;
4648 adjusted_mode->crtc_vsync_start -= 1;
4649 } else
4650 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4651
4652 I915_WRITE(HTOTAL(pipe),
4653 (adjusted_mode->crtc_hdisplay - 1) |
4654 ((adjusted_mode->crtc_htotal - 1) << 16));
4655 I915_WRITE(HBLANK(pipe),
4656 (adjusted_mode->crtc_hblank_start - 1) |
4657 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4658 I915_WRITE(HSYNC(pipe),
4659 (adjusted_mode->crtc_hsync_start - 1) |
4660 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4661
4662 I915_WRITE(VTOTAL(pipe),
4663 (adjusted_mode->crtc_vdisplay - 1) |
4664 ((adjusted_mode->crtc_vtotal - 1) << 16));
4665 I915_WRITE(VBLANK(pipe),
4666 (adjusted_mode->crtc_vblank_start - 1) |
4667 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4668 I915_WRITE(VSYNC(pipe),
4669 (adjusted_mode->crtc_vsync_start - 1) |
4670 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4671
4672 /* pipesrc and dspsize control the size that is scaled from,
4673 * which should always be the user's requested size.
4674 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004675 I915_WRITE(DSPSIZE(plane),
4676 ((mode->vdisplay - 1) << 16) |
4677 (mode->hdisplay - 1));
4678 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf5640482011-03-30 13:01:02 -07004679 I915_WRITE(PIPESRC(pipe),
4680 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4681
Eric Anholtf5640482011-03-30 13:01:02 -07004682 I915_WRITE(PIPECONF(pipe), pipeconf);
4683 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004684 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf5640482011-03-30 13:01:02 -07004685
4686 intel_wait_for_vblank(dev, pipe);
4687
Eric Anholtf5640482011-03-30 13:01:02 -07004688 I915_WRITE(DSPCNTR(plane), dspcntr);
4689 POSTING_READ(DSPCNTR(plane));
4690
4691 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4692
4693 intel_update_watermarks(dev);
4694
Eric Anholtf5640482011-03-30 13:01:02 -07004695 return ret;
4696}
4697
4698static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4699 struct drm_display_mode *mode,
4700 struct drm_display_mode *adjusted_mode,
4701 int x, int y,
4702 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004703{
4704 struct drm_device *dev = crtc->dev;
4705 struct drm_i915_private *dev_priv = dev->dev_private;
4706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4707 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004708 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004709 int refclk, num_connectors = 0;
4710 intel_clock_t clock, reduced_clock;
4711 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004712 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004713 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
4714 struct intel_encoder *has_edp_encoder = NULL;
4715 struct drm_mode_config *mode_config = &dev->mode_config;
4716 struct intel_encoder *encoder;
4717 const intel_limit_t *limit;
4718 int ret;
4719 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004720 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08004721 u32 lvds_sync = 0;
Eric Anholt8febb292011-03-30 13:01:07 -07004722 int target_clock, pixel_multiplier, lane, link_bw, bpp, factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08004723
Jesse Barnes79e53942008-11-07 14:24:08 -08004724 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4725 if (encoder->base.crtc != crtc)
4726 continue;
4727
4728 switch (encoder->type) {
4729 case INTEL_OUTPUT_LVDS:
4730 is_lvds = true;
4731 break;
4732 case INTEL_OUTPUT_SDVO:
4733 case INTEL_OUTPUT_HDMI:
4734 is_sdvo = true;
4735 if (encoder->needs_tv_clock)
4736 is_tv = true;
4737 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004738 case INTEL_OUTPUT_TVOUT:
4739 is_tv = true;
4740 break;
4741 case INTEL_OUTPUT_ANALOG:
4742 is_crt = true;
4743 break;
4744 case INTEL_OUTPUT_DISPLAYPORT:
4745 is_dp = true;
4746 break;
4747 case INTEL_OUTPUT_EDP:
4748 has_edp_encoder = encoder;
4749 break;
4750 }
4751
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004752 num_connectors++;
4753 }
4754
Jesse Barnes79e53942008-11-07 14:24:08 -08004755 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004756 refclk = dev_priv->lvds_ssc_freq * 1000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004757 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004758 refclk / 1000);
Eric Anholta07d6782011-03-30 13:01:08 -07004759 } else {
Jesse Barnes79e53942008-11-07 14:24:08 -08004760 refclk = 96000;
Eric Anholt8febb292011-03-30 13:01:07 -07004761 if (!has_edp_encoder ||
4762 intel_encoder_is_pch_edp(&has_edp_encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08004763 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004764 }
4765
4766 /*
4767 * Returns a set of divisors for the desired target clock with the given
4768 * refclk, or FALSE. The returned values represent the clock equation:
4769 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4770 */
4771 limit = intel_limit(crtc, refclk);
4772 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
4773 if (!ok) {
4774 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004775 return -EINVAL;
4776 }
4777
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004778 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004779 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004780
Zhao Yakuiddc90032010-01-06 22:05:56 +08004781 if (is_lvds && dev_priv->lvds_downclock_avail) {
4782 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004783 dev_priv->lvds_downclock,
4784 refclk,
4785 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004786 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4787 /*
4788 * If the different P is found, it means that we can't
4789 * switch the display clock by using the FP0/FP1.
4790 * In such case we will disable the LVDS downclock
4791 * feature.
4792 */
4793 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01004794 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004795 has_reduced_clock = 0;
4796 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004797 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004798 /* SDVO TV has fixed PLL values depend on its clock range,
4799 this mirrors vbios setting. */
4800 if (is_sdvo && is_tv) {
4801 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004802 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004803 clock.p1 = 2;
4804 clock.p2 = 10;
4805 clock.n = 3;
4806 clock.m1 = 16;
4807 clock.m2 = 8;
4808 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004809 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004810 clock.p1 = 1;
4811 clock.p2 = 10;
4812 clock.n = 6;
4813 clock.m1 = 12;
4814 clock.m2 = 8;
4815 }
4816 }
4817
Zhenyu Wang2c072452009-06-05 15:38:42 +08004818 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004819 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4820 lane = 0;
4821 /* CPU eDP doesn't require FDI link, so just set DP M/N
4822 according to current link config */
4823 if (has_edp_encoder &&
4824 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4825 target_clock = mode->clock;
4826 intel_edp_link_config(has_edp_encoder,
4827 &lane, &link_bw);
4828 } else {
4829 /* [e]DP over FDI requires target mode clock
4830 instead of link clock */
4831 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004832 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07004833 else
4834 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004835
Eric Anholt8febb292011-03-30 13:01:07 -07004836 /* FDI is a binary signal running at ~2.7GHz, encoding
4837 * each output octet as 10 bits. The actual frequency
4838 * is stored as a divider into a 100MHz clock, and the
4839 * mode pixel clock is stored in units of 1KHz.
4840 * Hence the bw of each lane in terms of the mode signal
4841 * is:
4842 */
4843 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004844 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004845
Eric Anholt8febb292011-03-30 13:01:07 -07004846 /* determine panel color depth */
4847 temp = I915_READ(PIPECONF(pipe));
4848 temp &= ~PIPE_BPC_MASK;
4849 if (is_lvds) {
4850 /* the BPC will be 6 if it is 18-bit LVDS panel */
4851 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
4852 temp |= PIPE_8BPC;
4853 else
4854 temp |= PIPE_6BPC;
4855 } else if (has_edp_encoder) {
4856 switch (dev_priv->edp.bpp/3) {
4857 case 8:
4858 temp |= PIPE_8BPC;
4859 break;
4860 case 10:
4861 temp |= PIPE_10BPC;
4862 break;
4863 case 6:
4864 temp |= PIPE_6BPC;
4865 break;
4866 case 12:
4867 temp |= PIPE_12BPC;
4868 break;
4869 }
4870 } else
4871 temp |= PIPE_8BPC;
4872 I915_WRITE(PIPECONF(pipe), temp);
4873
4874 switch (temp & PIPE_BPC_MASK) {
4875 case PIPE_8BPC:
4876 bpp = 24;
4877 break;
4878 case PIPE_10BPC:
4879 bpp = 30;
4880 break;
4881 case PIPE_6BPC:
4882 bpp = 18;
4883 break;
4884 case PIPE_12BPC:
4885 bpp = 36;
4886 break;
4887 default:
4888 DRM_ERROR("unknown pipe bpc value\n");
4889 bpp = 24;
4890 }
4891
4892 if (!lane) {
4893 /*
4894 * Account for spread spectrum to avoid
4895 * oversubscribing the link. Max center spread
4896 * is 2.5%; use 5% for safety's sake.
4897 */
4898 u32 bps = target_clock * bpp * 21 / 20;
4899 lane = bps / (link_bw * 8) + 1;
4900 }
4901
4902 intel_crtc->fdi_lanes = lane;
4903
4904 if (pixel_multiplier > 1)
4905 link_bw *= pixel_multiplier;
4906 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
4907
Zhenyu Wangc038e512009-10-19 15:43:48 +08004908 /* Ironlake: try to setup display ref clock before DPLL
4909 * enabling. This is only under driver's control after
4910 * PCH B stepping, previous chipset stepping should be
4911 * ignoring this setting.
4912 */
Eric Anholt8febb292011-03-30 13:01:07 -07004913 temp = I915_READ(PCH_DREF_CONTROL);
4914 /* Always enable nonspread source */
4915 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4916 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4917 temp &= ~DREF_SSC_SOURCE_MASK;
4918 temp |= DREF_SSC_SOURCE_ENABLE;
4919 I915_WRITE(PCH_DREF_CONTROL, temp);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004920
Eric Anholt8febb292011-03-30 13:01:07 -07004921 POSTING_READ(PCH_DREF_CONTROL);
4922 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004923
Eric Anholt8febb292011-03-30 13:01:07 -07004924 if (has_edp_encoder) {
4925 if (intel_panel_use_ssc(dev_priv)) {
4926 temp |= DREF_SSC1_ENABLE;
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004927 I915_WRITE(PCH_DREF_CONTROL, temp);
Eric Anholt8febb292011-03-30 13:01:07 -07004928
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004929 POSTING_READ(PCH_DREF_CONTROL);
4930 udelay(200);
4931 }
Eric Anholt8febb292011-03-30 13:01:07 -07004932 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4933
4934 /* Enable CPU source on CPU attached eDP */
4935 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4936 if (intel_panel_use_ssc(dev_priv))
4937 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4938 else
4939 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4940 } else {
4941 /* Enable SSC on PCH eDP if needed */
4942 if (intel_panel_use_ssc(dev_priv)) {
4943 DRM_ERROR("enabling SSC on PCH\n");
4944 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4945 }
4946 }
4947 I915_WRITE(PCH_DREF_CONTROL, temp);
4948 POSTING_READ(PCH_DREF_CONTROL);
4949 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004950 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08004951
Eric Anholta07d6782011-03-30 13:01:08 -07004952 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4953 if (has_reduced_clock)
4954 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4955 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004956
Chris Wilsonc1858122010-12-03 21:35:48 +00004957 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004958 factor = 21;
4959 if (is_lvds) {
4960 if ((intel_panel_use_ssc(dev_priv) &&
4961 dev_priv->lvds_ssc_freq == 100) ||
4962 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4963 factor = 25;
4964 } else if (is_sdvo && is_tv)
4965 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004966
Eric Anholt8febb292011-03-30 13:01:07 -07004967 if (clock.m1 < factor * clock.n)
4968 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004969
Chris Wilson5eddb702010-09-11 13:48:45 +01004970 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004971
Eric Anholta07d6782011-03-30 13:01:08 -07004972 if (is_lvds)
4973 dpll |= DPLLB_MODE_LVDS;
4974 else
4975 dpll |= DPLLB_MODE_DAC_SERIAL;
4976 if (is_sdvo) {
4977 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4978 if (pixel_multiplier > 1) {
4979 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004980 }
Eric Anholta07d6782011-03-30 13:01:08 -07004981 dpll |= DPLL_DVO_HIGH_SPEED;
4982 }
4983 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
4984 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004985
Eric Anholta07d6782011-03-30 13:01:08 -07004986 /* compute bitmask from p1 value */
4987 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4988 /* also FPA1 */
4989 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4990
4991 switch (clock.p2) {
4992 case 5:
4993 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4994 break;
4995 case 7:
4996 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4997 break;
4998 case 10:
4999 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5000 break;
5001 case 14:
5002 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5003 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005004 }
5005
5006 if (is_sdvo && is_tv)
5007 dpll |= PLL_REF_INPUT_TVCLKINBC;
5008 else if (is_tv)
5009 /* XXX: just matching BIOS for now */
5010 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5011 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005012 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005013 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5014 else
5015 dpll |= PLL_REF_INPUT_DREFCLK;
5016
5017 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005018 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005019
5020 /* Set up the display plane register */
5021 dspcntr = DISPPLANE_GAMMA_ENABLE;
5022
Zhao Yakui28c97732009-10-09 11:39:41 +08005023 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08005024 drm_mode_debug_printmodeline(mode);
5025
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005026 /* PCH eDP needs FDI, but CPU eDP does not */
5027 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005028 I915_WRITE(PCH_FP0(pipe), fp);
5029 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005030
Eric Anholtfae14982011-03-30 13:01:09 -07005031 POSTING_READ(PCH_DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005032 udelay(150);
5033 }
5034
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005035 /* enable transcoder DPLL */
5036 if (HAS_PCH_CPT(dev)) {
5037 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005038 switch (pipe) {
5039 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01005040 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005041 break;
5042 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01005043 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005044 break;
5045 case 2:
5046 /* FIXME: manage transcoder PLLs? */
5047 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
5048 break;
5049 default:
5050 BUG();
5051 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005052 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01005053
5054 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005055 udelay(150);
5056 }
5057
Jesse Barnes79e53942008-11-07 14:24:08 -08005058 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5059 * This is an exception to the general rule that mode_set doesn't turn
5060 * things on.
5061 */
5062 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005063 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005064 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005065 if (pipe == 1) {
5066 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005067 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005068 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005069 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005070 } else {
5071 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005072 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005073 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005074 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005075 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005076 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005077 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005078 /* Set the B0-B3 data pairs corresponding to whether we're going to
5079 * set the DPLLs for dual-channel mode or not.
5080 */
5081 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005082 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005083 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005084 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005085
5086 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5087 * appropriately here, but we need to look more thoroughly into how
5088 * panels behave in the two modes.
5089 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005090 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5091 lvds_sync |= LVDS_HSYNC_POLARITY;
5092 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5093 lvds_sync |= LVDS_VSYNC_POLARITY;
5094 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5095 != lvds_sync) {
5096 char flags[2] = "-+";
5097 DRM_INFO("Changing LVDS panel from "
5098 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5099 flags[!(temp & LVDS_HSYNC_POLARITY)],
5100 flags[!(temp & LVDS_VSYNC_POLARITY)],
5101 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5102 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5103 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5104 temp |= lvds_sync;
5105 }
Eric Anholtfae14982011-03-30 13:01:09 -07005106 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005107 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005108
5109 /* set the dithering flag and clear for anything other than a panel. */
Eric Anholt8febb292011-03-30 13:01:07 -07005110 pipeconf &= ~PIPECONF_DITHER_EN;
5111 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
5112 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
5113 pipeconf |= PIPECONF_DITHER_EN;
5114 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
Jesse Barnes434ed092010-09-07 14:48:06 -07005115 }
5116
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005117 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005118 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005119 } else {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005120 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005121 I915_WRITE(TRANSDATA_M1(pipe), 0);
5122 I915_WRITE(TRANSDATA_N1(pipe), 0);
5123 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5124 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005125 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005126
Eric Anholt8febb292011-03-30 13:01:07 -07005127 if (!has_edp_encoder ||
5128 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005129 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005130
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005131 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005132 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005133 udelay(150);
5134
Eric Anholt8febb292011-03-30 13:01:07 -07005135 /* The pixel multiplier can only be updated once the
5136 * DPLL is enabled and the clocks are stable.
5137 *
5138 * So write it again.
5139 */
Eric Anholtfae14982011-03-30 13:01:09 -07005140 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005141 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005142
Chris Wilson5eddb702010-09-11 13:48:45 +01005143 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005144 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005145 I915_WRITE(PCH_FP1(pipe), fp2);
Jesse Barnes652c3932009-08-17 13:31:43 -07005146 intel_crtc->lowfreq_avail = true;
5147 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005148 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005149 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5150 }
5151 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005152 I915_WRITE(PCH_FP1(pipe), fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005153 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005154 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005155 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5156 }
5157 }
5158
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005159 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5160 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5161 /* the chip adds 2 halflines automatically */
5162 adjusted_mode->crtc_vdisplay -= 1;
5163 adjusted_mode->crtc_vtotal -= 1;
5164 adjusted_mode->crtc_vblank_start -= 1;
5165 adjusted_mode->crtc_vblank_end -= 1;
5166 adjusted_mode->crtc_vsync_end -= 1;
5167 adjusted_mode->crtc_vsync_start -= 1;
5168 } else
5169 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5170
Chris Wilson5eddb702010-09-11 13:48:45 +01005171 I915_WRITE(HTOTAL(pipe),
5172 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005173 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005174 I915_WRITE(HBLANK(pipe),
5175 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005176 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005177 I915_WRITE(HSYNC(pipe),
5178 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005179 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005180
5181 I915_WRITE(VTOTAL(pipe),
5182 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005183 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005184 I915_WRITE(VBLANK(pipe),
5185 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005186 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005187 I915_WRITE(VSYNC(pipe),
5188 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005189 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005190
Eric Anholt8febb292011-03-30 13:01:07 -07005191 /* pipesrc controls the size that is scaled from, which should
5192 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005193 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005194 I915_WRITE(PIPESRC(pipe),
5195 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005196
Eric Anholt8febb292011-03-30 13:01:07 -07005197 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5198 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5199 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5200 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005201
Eric Anholt8febb292011-03-30 13:01:07 -07005202 if (has_edp_encoder &&
5203 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5204 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005205 }
5206
Chris Wilson5eddb702010-09-11 13:48:45 +01005207 I915_WRITE(PIPECONF(pipe), pipeconf);
5208 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005209
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005210 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005211
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005212 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005213 /* enable address swizzle for tiling buffer */
5214 temp = I915_READ(DISP_ARB_CTL);
5215 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5216 }
5217
Chris Wilson5eddb702010-09-11 13:48:45 +01005218 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005219 POSTING_READ(DSPCNTR(plane));
Linus Torvalds982b2032011-05-12 12:19:43 -07005220 if (!HAS_PCH_SPLIT(dev))
5221 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005222
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005223 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005224
5225 intel_update_watermarks(dev);
5226
Chris Wilson1f803ee2009-06-06 09:45:59 +01005227 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005228}
5229
Eric Anholtf5640482011-03-30 13:01:02 -07005230static int intel_crtc_mode_set(struct drm_crtc *crtc,
5231 struct drm_display_mode *mode,
5232 struct drm_display_mode *adjusted_mode,
5233 int x, int y,
5234 struct drm_framebuffer *old_fb)
5235{
5236 struct drm_device *dev = crtc->dev;
5237 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5239 int pipe = intel_crtc->pipe;
Eric Anholtf5640482011-03-30 13:01:02 -07005240 int ret;
5241
Eric Anholt0b701d22011-03-30 13:01:03 -07005242 drm_vblank_pre_modeset(dev, pipe);
5243
Eric Anholtf5640482011-03-30 13:01:02 -07005244 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5245 x, y, old_fb);
5246
Jesse Barnes79e53942008-11-07 14:24:08 -08005247 drm_vblank_post_modeset(dev, pipe);
5248
5249 return ret;
5250}
5251
5252/** Loads the palette/gamma unit for the CRTC with the prepared values */
5253void intel_crtc_load_lut(struct drm_crtc *crtc)
5254{
5255 struct drm_device *dev = crtc->dev;
5256 struct drm_i915_private *dev_priv = dev->dev_private;
5257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005258 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005259 int i;
5260
5261 /* The clocks have to be on to load the palette. */
5262 if (!crtc->enabled)
5263 return;
5264
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005265 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005266 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005267 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005268
Jesse Barnes79e53942008-11-07 14:24:08 -08005269 for (i = 0; i < 256; i++) {
5270 I915_WRITE(palreg + 4 * i,
5271 (intel_crtc->lut_r[i] << 16) |
5272 (intel_crtc->lut_g[i] << 8) |
5273 intel_crtc->lut_b[i]);
5274 }
5275}
5276
Chris Wilson560b85b2010-08-07 11:01:38 +01005277static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5278{
5279 struct drm_device *dev = crtc->dev;
5280 struct drm_i915_private *dev_priv = dev->dev_private;
5281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5282 bool visible = base != 0;
5283 u32 cntl;
5284
5285 if (intel_crtc->cursor_visible == visible)
5286 return;
5287
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005288 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005289 if (visible) {
5290 /* On these chipsets we can only modify the base whilst
5291 * the cursor is disabled.
5292 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005293 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005294
5295 cntl &= ~(CURSOR_FORMAT_MASK);
5296 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5297 cntl |= CURSOR_ENABLE |
5298 CURSOR_GAMMA_ENABLE |
5299 CURSOR_FORMAT_ARGB;
5300 } else
5301 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005302 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005303
5304 intel_crtc->cursor_visible = visible;
5305}
5306
5307static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5308{
5309 struct drm_device *dev = crtc->dev;
5310 struct drm_i915_private *dev_priv = dev->dev_private;
5311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5312 int pipe = intel_crtc->pipe;
5313 bool visible = base != 0;
5314
5315 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005316 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005317 if (base) {
5318 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5319 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5320 cntl |= pipe << 28; /* Connect to correct pipe */
5321 } else {
5322 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5323 cntl |= CURSOR_MODE_DISABLE;
5324 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005325 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005326
5327 intel_crtc->cursor_visible = visible;
5328 }
5329 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005330 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005331}
5332
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005333/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005334static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5335 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005336{
5337 struct drm_device *dev = crtc->dev;
5338 struct drm_i915_private *dev_priv = dev->dev_private;
5339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5340 int pipe = intel_crtc->pipe;
5341 int x = intel_crtc->cursor_x;
5342 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005343 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005344 bool visible;
5345
5346 pos = 0;
5347
Chris Wilson6b383a72010-09-13 13:54:26 +01005348 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005349 base = intel_crtc->cursor_addr;
5350 if (x > (int) crtc->fb->width)
5351 base = 0;
5352
5353 if (y > (int) crtc->fb->height)
5354 base = 0;
5355 } else
5356 base = 0;
5357
5358 if (x < 0) {
5359 if (x + intel_crtc->cursor_width < 0)
5360 base = 0;
5361
5362 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5363 x = -x;
5364 }
5365 pos |= x << CURSOR_X_SHIFT;
5366
5367 if (y < 0) {
5368 if (y + intel_crtc->cursor_height < 0)
5369 base = 0;
5370
5371 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5372 y = -y;
5373 }
5374 pos |= y << CURSOR_Y_SHIFT;
5375
5376 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005377 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005378 return;
5379
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005380 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005381 if (IS_845G(dev) || IS_I865G(dev))
5382 i845_update_cursor(crtc, base);
5383 else
5384 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005385
5386 if (visible)
5387 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5388}
5389
Jesse Barnes79e53942008-11-07 14:24:08 -08005390static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005391 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005392 uint32_t handle,
5393 uint32_t width, uint32_t height)
5394{
5395 struct drm_device *dev = crtc->dev;
5396 struct drm_i915_private *dev_priv = dev->dev_private;
5397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005398 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005399 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005400 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005401
Zhao Yakui28c97732009-10-09 11:39:41 +08005402 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005403
5404 /* if we want to turn off the cursor ignore width and height */
5405 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005406 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005407 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005408 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005409 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005410 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005411 }
5412
5413 /* Currently we only support 64x64 cursors */
5414 if (width != 64 || height != 64) {
5415 DRM_ERROR("we currently only support 64x64 cursors\n");
5416 return -EINVAL;
5417 }
5418
Chris Wilson05394f32010-11-08 19:18:58 +00005419 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005420 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005421 return -ENOENT;
5422
Chris Wilson05394f32010-11-08 19:18:58 +00005423 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005424 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005425 ret = -ENOMEM;
5426 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005427 }
5428
Dave Airlie71acb5e2008-12-30 20:31:46 +10005429 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005430 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005431 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005432 if (obj->tiling_mode) {
5433 DRM_ERROR("cursor cannot be tiled\n");
5434 ret = -EINVAL;
5435 goto fail_locked;
5436 }
5437
Chris Wilson05394f32010-11-08 19:18:58 +00005438 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005439 if (ret) {
5440 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005441 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005442 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01005443
Chris Wilson05394f32010-11-08 19:18:58 +00005444 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005445 if (ret) {
5446 DRM_ERROR("failed to move cursor bo into the GTT\n");
5447 goto fail_unpin;
5448 }
5449
Chris Wilsond9e86c02010-11-10 16:40:20 +00005450 ret = i915_gem_object_put_fence(obj);
5451 if (ret) {
5452 DRM_ERROR("failed to move cursor bo into the GTT\n");
5453 goto fail_unpin;
5454 }
5455
Chris Wilson05394f32010-11-08 19:18:58 +00005456 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005457 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005458 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005459 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005460 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5461 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005462 if (ret) {
5463 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005464 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005465 }
Chris Wilson05394f32010-11-08 19:18:58 +00005466 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005467 }
5468
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005469 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005470 I915_WRITE(CURSIZE, (height << 12) | width);
5471
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005472 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005473 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005474 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005475 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005476 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5477 } else
5478 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005479 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005480 }
Jesse Barnes80824002009-09-10 15:28:06 -07005481
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005482 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005483
5484 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005485 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005486 intel_crtc->cursor_width = width;
5487 intel_crtc->cursor_height = height;
5488
Chris Wilson6b383a72010-09-13 13:54:26 +01005489 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005490
Jesse Barnes79e53942008-11-07 14:24:08 -08005491 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005492fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005493 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005494fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005495 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005496fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005497 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005498 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005499}
5500
5501static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5502{
Jesse Barnes79e53942008-11-07 14:24:08 -08005503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005504
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005505 intel_crtc->cursor_x = x;
5506 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005507
Chris Wilson6b383a72010-09-13 13:54:26 +01005508 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005509
5510 return 0;
5511}
5512
5513/** Sets the color ramps on behalf of RandR */
5514void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5515 u16 blue, int regno)
5516{
5517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5518
5519 intel_crtc->lut_r[regno] = red >> 8;
5520 intel_crtc->lut_g[regno] = green >> 8;
5521 intel_crtc->lut_b[regno] = blue >> 8;
5522}
5523
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005524void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5525 u16 *blue, int regno)
5526{
5527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5528
5529 *red = intel_crtc->lut_r[regno] << 8;
5530 *green = intel_crtc->lut_g[regno] << 8;
5531 *blue = intel_crtc->lut_b[regno] << 8;
5532}
5533
Jesse Barnes79e53942008-11-07 14:24:08 -08005534static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005535 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005536{
James Simmons72034252010-08-03 01:33:19 +01005537 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005539
James Simmons72034252010-08-03 01:33:19 +01005540 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005541 intel_crtc->lut_r[i] = red[i] >> 8;
5542 intel_crtc->lut_g[i] = green[i] >> 8;
5543 intel_crtc->lut_b[i] = blue[i] >> 8;
5544 }
5545
5546 intel_crtc_load_lut(crtc);
5547}
5548
5549/**
5550 * Get a pipe with a simple mode set on it for doing load-based monitor
5551 * detection.
5552 *
5553 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005554 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005555 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005556 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005557 * configured for it. In the future, it could choose to temporarily disable
5558 * some outputs to free up a pipe for its use.
5559 *
5560 * \return crtc, or NULL if no pipes are available.
5561 */
5562
5563/* VESA 640x480x72Hz mode to set on the pipe */
5564static struct drm_display_mode load_detect_mode = {
5565 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5566 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5567};
5568
Chris Wilsond2dff872011-04-19 08:36:26 +01005569static struct drm_framebuffer *
5570intel_framebuffer_create(struct drm_device *dev,
5571 struct drm_mode_fb_cmd *mode_cmd,
5572 struct drm_i915_gem_object *obj)
5573{
5574 struct intel_framebuffer *intel_fb;
5575 int ret;
5576
5577 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5578 if (!intel_fb) {
5579 drm_gem_object_unreference_unlocked(&obj->base);
5580 return ERR_PTR(-ENOMEM);
5581 }
5582
5583 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5584 if (ret) {
5585 drm_gem_object_unreference_unlocked(&obj->base);
5586 kfree(intel_fb);
5587 return ERR_PTR(ret);
5588 }
5589
5590 return &intel_fb->base;
5591}
5592
5593static u32
5594intel_framebuffer_pitch_for_width(int width, int bpp)
5595{
5596 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5597 return ALIGN(pitch, 64);
5598}
5599
5600static u32
5601intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5602{
5603 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5604 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5605}
5606
5607static struct drm_framebuffer *
5608intel_framebuffer_create_for_mode(struct drm_device *dev,
5609 struct drm_display_mode *mode,
5610 int depth, int bpp)
5611{
5612 struct drm_i915_gem_object *obj;
5613 struct drm_mode_fb_cmd mode_cmd;
5614
5615 obj = i915_gem_alloc_object(dev,
5616 intel_framebuffer_size_for_mode(mode, bpp));
5617 if (obj == NULL)
5618 return ERR_PTR(-ENOMEM);
5619
5620 mode_cmd.width = mode->hdisplay;
5621 mode_cmd.height = mode->vdisplay;
5622 mode_cmd.depth = depth;
5623 mode_cmd.bpp = bpp;
5624 mode_cmd.pitch = intel_framebuffer_pitch_for_width(mode_cmd.width, bpp);
5625
5626 return intel_framebuffer_create(dev, &mode_cmd, obj);
5627}
5628
5629static struct drm_framebuffer *
5630mode_fits_in_fbdev(struct drm_device *dev,
5631 struct drm_display_mode *mode)
5632{
5633 struct drm_i915_private *dev_priv = dev->dev_private;
5634 struct drm_i915_gem_object *obj;
5635 struct drm_framebuffer *fb;
5636
5637 if (dev_priv->fbdev == NULL)
5638 return NULL;
5639
5640 obj = dev_priv->fbdev->ifb.obj;
5641 if (obj == NULL)
5642 return NULL;
5643
5644 fb = &dev_priv->fbdev->ifb.base;
5645 if (fb->pitch < intel_framebuffer_pitch_for_width(mode->hdisplay,
5646 fb->bits_per_pixel))
5647 return NULL;
5648
5649 if (obj->base.size < mode->vdisplay * fb->pitch)
5650 return NULL;
5651
5652 return fb;
5653}
5654
Chris Wilson71731882011-04-19 23:10:58 +01005655bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5656 struct drm_connector *connector,
5657 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005658 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005659{
5660 struct intel_crtc *intel_crtc;
5661 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005662 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005663 struct drm_crtc *crtc = NULL;
5664 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005665 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005666 int i = -1;
5667
Chris Wilsond2dff872011-04-19 08:36:26 +01005668 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5669 connector->base.id, drm_get_connector_name(connector),
5670 encoder->base.id, drm_get_encoder_name(encoder));
5671
Jesse Barnes79e53942008-11-07 14:24:08 -08005672 /*
5673 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005674 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005675 * - if the connector already has an assigned crtc, use it (but make
5676 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005677 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005678 * - try to find the first unused crtc that can drive this connector,
5679 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005680 */
5681
5682 /* See if we already have a CRTC for this connector */
5683 if (encoder->crtc) {
5684 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005685
Jesse Barnes79e53942008-11-07 14:24:08 -08005686 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005687 old->dpms_mode = intel_crtc->dpms_mode;
5688 old->load_detect_temp = false;
5689
5690 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005691 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005692 struct drm_encoder_helper_funcs *encoder_funcs;
5693 struct drm_crtc_helper_funcs *crtc_funcs;
5694
Jesse Barnes79e53942008-11-07 14:24:08 -08005695 crtc_funcs = crtc->helper_private;
5696 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005697
5698 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005699 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5700 }
Chris Wilson8261b192011-04-19 23:18:09 +01005701
Chris Wilson71731882011-04-19 23:10:58 +01005702 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005703 }
5704
5705 /* Find an unused one (if possible) */
5706 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5707 i++;
5708 if (!(encoder->possible_crtcs & (1 << i)))
5709 continue;
5710 if (!possible_crtc->enabled) {
5711 crtc = possible_crtc;
5712 break;
5713 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005714 }
5715
5716 /*
5717 * If we didn't find an unused CRTC, don't use any.
5718 */
5719 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005720 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5721 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005722 }
5723
5724 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005725 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005726
5727 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005728 old->dpms_mode = intel_crtc->dpms_mode;
5729 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005730 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005731
Chris Wilson64927112011-04-20 07:25:26 +01005732 if (!mode)
5733 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005734
Chris Wilsond2dff872011-04-19 08:36:26 +01005735 old_fb = crtc->fb;
5736
5737 /* We need a framebuffer large enough to accommodate all accesses
5738 * that the plane may generate whilst we perform load detection.
5739 * We can not rely on the fbcon either being present (we get called
5740 * during its initialisation to detect all boot displays, or it may
5741 * not even exist) or that it is large enough to satisfy the
5742 * requested mode.
5743 */
5744 crtc->fb = mode_fits_in_fbdev(dev, mode);
5745 if (crtc->fb == NULL) {
5746 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5747 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5748 old->release_fb = crtc->fb;
5749 } else
5750 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5751 if (IS_ERR(crtc->fb)) {
5752 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5753 crtc->fb = old_fb;
5754 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005755 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005756
5757 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005758 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005759 if (old->release_fb)
5760 old->release_fb->funcs->destroy(old->release_fb);
5761 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005762 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005763 }
Chris Wilson71731882011-04-19 23:10:58 +01005764
Jesse Barnes79e53942008-11-07 14:24:08 -08005765 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005766 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005767
Chris Wilson71731882011-04-19 23:10:58 +01005768 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005769}
5770
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005771void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005772 struct drm_connector *connector,
5773 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005774{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005775 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005776 struct drm_device *dev = encoder->dev;
5777 struct drm_crtc *crtc = encoder->crtc;
5778 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5779 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5780
Chris Wilsond2dff872011-04-19 08:36:26 +01005781 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5782 connector->base.id, drm_get_connector_name(connector),
5783 encoder->base.id, drm_get_encoder_name(encoder));
5784
Chris Wilson8261b192011-04-19 23:18:09 +01005785 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005786 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005787 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005788
5789 if (old->release_fb)
5790 old->release_fb->funcs->destroy(old->release_fb);
5791
Chris Wilson0622a532011-04-21 09:32:11 +01005792 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005793 }
5794
Eric Anholtc751ce42010-03-25 11:48:48 -07005795 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005796 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5797 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005798 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005799 }
5800}
5801
5802/* Returns the clock of the currently programmed mode of the given pipe. */
5803static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5804{
5805 struct drm_i915_private *dev_priv = dev->dev_private;
5806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5807 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005808 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005809 u32 fp;
5810 intel_clock_t clock;
5811
5812 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005813 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005814 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005815 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005816
5817 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005818 if (IS_PINEVIEW(dev)) {
5819 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5820 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005821 } else {
5822 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5823 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5824 }
5825
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005826 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005827 if (IS_PINEVIEW(dev))
5828 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5829 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005830 else
5831 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005832 DPLL_FPA01_P1_POST_DIV_SHIFT);
5833
5834 switch (dpll & DPLL_MODE_MASK) {
5835 case DPLLB_MODE_DAC_SERIAL:
5836 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5837 5 : 10;
5838 break;
5839 case DPLLB_MODE_LVDS:
5840 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5841 7 : 14;
5842 break;
5843 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005844 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005845 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5846 return 0;
5847 }
5848
5849 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005850 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005851 } else {
5852 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5853
5854 if (is_lvds) {
5855 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5856 DPLL_FPA01_P1_POST_DIV_SHIFT);
5857 clock.p2 = 14;
5858
5859 if ((dpll & PLL_REF_INPUT_MASK) ==
5860 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5861 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005862 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005863 } else
Shaohua Li21778322009-02-23 15:19:16 +08005864 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005865 } else {
5866 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5867 clock.p1 = 2;
5868 else {
5869 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5870 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5871 }
5872 if (dpll & PLL_P2_DIVIDE_BY_4)
5873 clock.p2 = 4;
5874 else
5875 clock.p2 = 2;
5876
Shaohua Li21778322009-02-23 15:19:16 +08005877 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005878 }
5879 }
5880
5881 /* XXX: It would be nice to validate the clocks, but we can't reuse
5882 * i830PllIsValid() because it relies on the xf86_config connector
5883 * configuration being accurate, which it isn't necessarily.
5884 */
5885
5886 return clock.dot;
5887}
5888
5889/** Returns the currently programmed mode of the given pipe. */
5890struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5891 struct drm_crtc *crtc)
5892{
Jesse Barnes548f2452011-02-17 10:40:53 -08005893 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5895 int pipe = intel_crtc->pipe;
5896 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005897 int htot = I915_READ(HTOTAL(pipe));
5898 int hsync = I915_READ(HSYNC(pipe));
5899 int vtot = I915_READ(VTOTAL(pipe));
5900 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005901
5902 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5903 if (!mode)
5904 return NULL;
5905
5906 mode->clock = intel_crtc_clock_get(dev, crtc);
5907 mode->hdisplay = (htot & 0xffff) + 1;
5908 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5909 mode->hsync_start = (hsync & 0xffff) + 1;
5910 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5911 mode->vdisplay = (vtot & 0xffff) + 1;
5912 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5913 mode->vsync_start = (vsync & 0xffff) + 1;
5914 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5915
5916 drm_mode_set_name(mode);
5917 drm_mode_set_crtcinfo(mode, 0);
5918
5919 return mode;
5920}
5921
Jesse Barnes652c3932009-08-17 13:31:43 -07005922#define GPU_IDLE_TIMEOUT 500 /* ms */
5923
5924/* When this timer fires, we've been idle for awhile */
5925static void intel_gpu_idle_timer(unsigned long arg)
5926{
5927 struct drm_device *dev = (struct drm_device *)arg;
5928 drm_i915_private_t *dev_priv = dev->dev_private;
5929
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005930 if (!list_empty(&dev_priv->mm.active_list)) {
5931 /* Still processing requests, so just re-arm the timer. */
5932 mod_timer(&dev_priv->idle_timer, jiffies +
5933 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5934 return;
5935 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005936
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005937 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005938 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005939}
5940
Jesse Barnes652c3932009-08-17 13:31:43 -07005941#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5942
5943static void intel_crtc_idle_timer(unsigned long arg)
5944{
5945 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5946 struct drm_crtc *crtc = &intel_crtc->base;
5947 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005948 struct intel_framebuffer *intel_fb;
5949
5950 intel_fb = to_intel_framebuffer(crtc->fb);
5951 if (intel_fb && intel_fb->obj->active) {
5952 /* The framebuffer is still being accessed by the GPU. */
5953 mod_timer(&intel_crtc->idle_timer, jiffies +
5954 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5955 return;
5956 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005957
Jesse Barnes652c3932009-08-17 13:31:43 -07005958 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005959 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005960}
5961
Daniel Vetter3dec0092010-08-20 21:40:52 +02005962static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005963{
5964 struct drm_device *dev = crtc->dev;
5965 drm_i915_private_t *dev_priv = dev->dev_private;
5966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5967 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005968 int dpll_reg = DPLL(pipe);
5969 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005970
Eric Anholtbad720f2009-10-22 16:11:14 -07005971 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005972 return;
5973
5974 if (!dev_priv->lvds_downclock_avail)
5975 return;
5976
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005977 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005978 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005979 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005980
5981 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005982 I915_WRITE(PP_CONTROL,
5983 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005984
5985 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5986 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005987 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005988
Jesse Barnes652c3932009-08-17 13:31:43 -07005989 dpll = I915_READ(dpll_reg);
5990 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005991 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005992
5993 /* ...and lock them again */
5994 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5995 }
5996
5997 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005998 mod_timer(&intel_crtc->idle_timer, jiffies +
5999 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006000}
6001
6002static void intel_decrease_pllclock(struct drm_crtc *crtc)
6003{
6004 struct drm_device *dev = crtc->dev;
6005 drm_i915_private_t *dev_priv = dev->dev_private;
6006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6007 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006008 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006009 int dpll = I915_READ(dpll_reg);
6010
Eric Anholtbad720f2009-10-22 16:11:14 -07006011 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006012 return;
6013
6014 if (!dev_priv->lvds_downclock_avail)
6015 return;
6016
6017 /*
6018 * Since this is called by a timer, we should never get here in
6019 * the manual case.
6020 */
6021 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006022 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006023
6024 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006025 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6026 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006027
6028 dpll |= DISPLAY_RATE_SELECT_FPA1;
6029 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006030 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006031 dpll = I915_READ(dpll_reg);
6032 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006033 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006034
6035 /* ...and lock them again */
6036 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6037 }
6038
6039}
6040
6041/**
6042 * intel_idle_update - adjust clocks for idleness
6043 * @work: work struct
6044 *
6045 * Either the GPU or display (or both) went idle. Check the busy status
6046 * here and adjust the CRTC and GPU clocks as necessary.
6047 */
6048static void intel_idle_update(struct work_struct *work)
6049{
6050 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6051 idle_work);
6052 struct drm_device *dev = dev_priv->dev;
6053 struct drm_crtc *crtc;
6054 struct intel_crtc *intel_crtc;
6055
6056 if (!i915_powersave)
6057 return;
6058
6059 mutex_lock(&dev->struct_mutex);
6060
Jesse Barnes7648fa92010-05-20 14:28:11 -07006061 i915_update_gfx_val(dev_priv);
6062
Jesse Barnes652c3932009-08-17 13:31:43 -07006063 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6064 /* Skip inactive CRTCs */
6065 if (!crtc->fb)
6066 continue;
6067
6068 intel_crtc = to_intel_crtc(crtc);
6069 if (!intel_crtc->busy)
6070 intel_decrease_pllclock(crtc);
6071 }
6072
Li Peng45ac22c2010-06-12 23:38:35 +08006073
Jesse Barnes652c3932009-08-17 13:31:43 -07006074 mutex_unlock(&dev->struct_mutex);
6075}
6076
6077/**
6078 * intel_mark_busy - mark the GPU and possibly the display busy
6079 * @dev: drm device
6080 * @obj: object we're operating on
6081 *
6082 * Callers can use this function to indicate that the GPU is busy processing
6083 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6084 * buffer), we'll also mark the display as busy, so we know to increase its
6085 * clock frequency.
6086 */
Chris Wilson05394f32010-11-08 19:18:58 +00006087void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006088{
6089 drm_i915_private_t *dev_priv = dev->dev_private;
6090 struct drm_crtc *crtc = NULL;
6091 struct intel_framebuffer *intel_fb;
6092 struct intel_crtc *intel_crtc;
6093
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006094 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6095 return;
6096
Alexander Lam18b21902011-01-03 13:28:56 -05006097 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00006098 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05006099 else
Chris Wilson28cf7982009-11-30 01:08:56 +00006100 mod_timer(&dev_priv->idle_timer, jiffies +
6101 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006102
6103 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6104 if (!crtc->fb)
6105 continue;
6106
6107 intel_crtc = to_intel_crtc(crtc);
6108 intel_fb = to_intel_framebuffer(crtc->fb);
6109 if (intel_fb->obj == obj) {
6110 if (!intel_crtc->busy) {
6111 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006112 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006113 intel_crtc->busy = true;
6114 } else {
6115 /* Busy -> busy, put off timer */
6116 mod_timer(&intel_crtc->idle_timer, jiffies +
6117 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6118 }
6119 }
6120 }
6121}
6122
Jesse Barnes79e53942008-11-07 14:24:08 -08006123static void intel_crtc_destroy(struct drm_crtc *crtc)
6124{
6125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006126 struct drm_device *dev = crtc->dev;
6127 struct intel_unpin_work *work;
6128 unsigned long flags;
6129
6130 spin_lock_irqsave(&dev->event_lock, flags);
6131 work = intel_crtc->unpin_work;
6132 intel_crtc->unpin_work = NULL;
6133 spin_unlock_irqrestore(&dev->event_lock, flags);
6134
6135 if (work) {
6136 cancel_work_sync(&work->work);
6137 kfree(work);
6138 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006139
6140 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006141
Jesse Barnes79e53942008-11-07 14:24:08 -08006142 kfree(intel_crtc);
6143}
6144
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006145static void intel_unpin_work_fn(struct work_struct *__work)
6146{
6147 struct intel_unpin_work *work =
6148 container_of(__work, struct intel_unpin_work, work);
6149
6150 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006151 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006152 drm_gem_object_unreference(&work->pending_flip_obj->base);
6153 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006154
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006155 mutex_unlock(&work->dev->struct_mutex);
6156 kfree(work);
6157}
6158
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006159static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006160 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006161{
6162 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6164 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006165 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006166 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006167 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006168 unsigned long flags;
6169
6170 /* Ignore early vblank irqs */
6171 if (intel_crtc == NULL)
6172 return;
6173
Mario Kleiner49b14a52010-12-09 07:00:07 +01006174 do_gettimeofday(&tnow);
6175
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006176 spin_lock_irqsave(&dev->event_lock, flags);
6177 work = intel_crtc->unpin_work;
6178 if (work == NULL || !work->pending) {
6179 spin_unlock_irqrestore(&dev->event_lock, flags);
6180 return;
6181 }
6182
6183 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006184
6185 if (work->event) {
6186 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006187 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006188
6189 /* Called before vblank count and timestamps have
6190 * been updated for the vblank interval of flip
6191 * completion? Need to increment vblank count and
6192 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006193 * to account for this. We assume this happened if we
6194 * get called over 0.9 frame durations after the last
6195 * timestamped vblank.
6196 *
6197 * This calculation can not be used with vrefresh rates
6198 * below 5Hz (10Hz to be on the safe side) without
6199 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006200 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006201 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6202 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006203 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006204 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6205 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006206 }
6207
Mario Kleiner49b14a52010-12-09 07:00:07 +01006208 e->event.tv_sec = tvbl.tv_sec;
6209 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006210
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006211 list_add_tail(&e->base.link,
6212 &e->base.file_priv->event_list);
6213 wake_up_interruptible(&e->base.file_priv->event_wait);
6214 }
6215
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006216 drm_vblank_put(dev, intel_crtc->pipe);
6217
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006218 spin_unlock_irqrestore(&dev->event_lock, flags);
6219
Chris Wilson05394f32010-11-08 19:18:58 +00006220 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006221
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006222 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006223 &obj->pending_flip.counter);
6224 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006225 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006226
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006227 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006228
6229 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006230}
6231
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006232void intel_finish_page_flip(struct drm_device *dev, int pipe)
6233{
6234 drm_i915_private_t *dev_priv = dev->dev_private;
6235 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6236
Mario Kleiner49b14a52010-12-09 07:00:07 +01006237 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006238}
6239
6240void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6241{
6242 drm_i915_private_t *dev_priv = dev->dev_private;
6243 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6244
Mario Kleiner49b14a52010-12-09 07:00:07 +01006245 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006246}
6247
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006248void intel_prepare_page_flip(struct drm_device *dev, int plane)
6249{
6250 drm_i915_private_t *dev_priv = dev->dev_private;
6251 struct intel_crtc *intel_crtc =
6252 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6253 unsigned long flags;
6254
6255 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006256 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006257 if ((++intel_crtc->unpin_work->pending) > 1)
6258 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006259 } else {
6260 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6261 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006262 spin_unlock_irqrestore(&dev->event_lock, flags);
6263}
6264
6265static int intel_crtc_page_flip(struct drm_crtc *crtc,
6266 struct drm_framebuffer *fb,
6267 struct drm_pending_vblank_event *event)
6268{
6269 struct drm_device *dev = crtc->dev;
6270 struct drm_i915_private *dev_priv = dev->dev_private;
6271 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006272 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6274 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006275 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01006276 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01006277 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01006278 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006279
6280 work = kzalloc(sizeof *work, GFP_KERNEL);
6281 if (work == NULL)
6282 return -ENOMEM;
6283
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006284 work->event = event;
6285 work->dev = crtc->dev;
6286 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006287 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006288 INIT_WORK(&work->work, intel_unpin_work_fn);
6289
6290 /* We borrow the event spin lock for protecting unpin_work */
6291 spin_lock_irqsave(&dev->event_lock, flags);
6292 if (intel_crtc->unpin_work) {
6293 spin_unlock_irqrestore(&dev->event_lock, flags);
6294 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01006295
6296 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006297 return -EBUSY;
6298 }
6299 intel_crtc->unpin_work = work;
6300 spin_unlock_irqrestore(&dev->event_lock, flags);
6301
6302 intel_fb = to_intel_framebuffer(fb);
6303 obj = intel_fb->obj;
6304
Chris Wilson468f0b42010-05-27 13:18:13 +01006305 mutex_lock(&dev->struct_mutex);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00006306 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
Chris Wilson96b099f2010-06-07 14:03:04 +01006307 if (ret)
6308 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006309
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08006310 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006311 drm_gem_object_reference(&work->old_fb_obj->base);
6312 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006313
6314 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006315
6316 ret = drm_vblank_get(dev, intel_crtc->pipe);
6317 if (ret)
6318 goto cleanup_objs;
6319
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006320 if (IS_GEN3(dev) || IS_GEN2(dev)) {
6321 u32 flip_mask;
6322
6323 /* Can't queue multiple flips, so wait for the previous
6324 * one to finish before executing the next.
6325 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006326 ret = BEGIN_LP_RING(2);
6327 if (ret)
6328 goto cleanup_objs;
6329
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006330 if (intel_crtc->plane)
6331 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6332 else
6333 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6334 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6335 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02006336 ADVANCE_LP_RING();
6337 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07006338
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006339 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006340
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006341 work->enable_stall_check = true;
6342
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006343 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01006344 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006345
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006346 ret = BEGIN_LP_RING(4);
6347 if (ret)
6348 goto cleanup_objs;
6349
6350 /* Block clients from rendering to the new back buffer until
6351 * the flip occurs and the object is no longer visible.
6352 */
Chris Wilson05394f32010-11-08 19:18:58 +00006353 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006354
6355 switch (INTEL_INFO(dev)->gen) {
Chris Wilson52e68632010-08-08 10:15:59 +01006356 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006357 OUT_RING(MI_DISPLAY_FLIP |
6358 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6359 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006360 OUT_RING(obj->gtt_offset + offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006361 OUT_RING(MI_NOOP);
6362 break;
6363
6364 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006365 OUT_RING(MI_DISPLAY_FLIP_I915 |
6366 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6367 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006368 OUT_RING(obj->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006369 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01006370 break;
6371
6372 case 4:
6373 case 5:
6374 /* i965+ uses the linear or tiled offsets from the
6375 * Display Registers (which do not change across a page-flip)
6376 * so we need only reprogram the base address.
6377 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02006378 OUT_RING(MI_DISPLAY_FLIP |
6379 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6380 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006381 OUT_RING(obj->gtt_offset | obj->tiling_mode);
Chris Wilson52e68632010-08-08 10:15:59 +01006382
6383 /* XXX Enabling the panel-fitter across page-flip is so far
6384 * untested on non-native modes, so ignore it for now.
6385 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6386 */
6387 pf = 0;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006388 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
Chris Wilson52e68632010-08-08 10:15:59 +01006389 OUT_RING(pf | pipesrc);
6390 break;
6391
6392 case 6:
Jesse Barnes51d56122011-04-06 12:28:05 -07006393 case 7:
Chris Wilson52e68632010-08-08 10:15:59 +01006394 OUT_RING(MI_DISPLAY_FLIP |
6395 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilson05394f32010-11-08 19:18:58 +00006396 OUT_RING(fb->pitch | obj->tiling_mode);
6397 OUT_RING(obj->gtt_offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006398
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006399 pf = I915_READ(PF_CTL(pipe)) & PF_ENABLE;
6400 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
Chris Wilson52e68632010-08-08 10:15:59 +01006401 OUT_RING(pf | pipesrc);
6402 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006403 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006404 ADVANCE_LP_RING();
6405
6406 mutex_unlock(&dev->struct_mutex);
6407
Jesse Barnese5510fa2010-07-01 16:48:37 -07006408 trace_i915_flip_request(intel_crtc->plane, obj);
6409
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006410 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006411
6412cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006413 drm_gem_object_unreference(&work->old_fb_obj->base);
6414 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006415cleanup_work:
6416 mutex_unlock(&dev->struct_mutex);
6417
6418 spin_lock_irqsave(&dev->event_lock, flags);
6419 intel_crtc->unpin_work = NULL;
6420 spin_unlock_irqrestore(&dev->event_lock, flags);
6421
6422 kfree(work);
6423
6424 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006425}
6426
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006427static void intel_sanitize_modesetting(struct drm_device *dev,
6428 int pipe, int plane)
6429{
6430 struct drm_i915_private *dev_priv = dev->dev_private;
6431 u32 reg, val;
6432
6433 if (HAS_PCH_SPLIT(dev))
6434 return;
6435
6436 /* Who knows what state these registers were left in by the BIOS or
6437 * grub?
6438 *
6439 * If we leave the registers in a conflicting state (e.g. with the
6440 * display plane reading from the other pipe than the one we intend
6441 * to use) then when we attempt to teardown the active mode, we will
6442 * not disable the pipes and planes in the correct order -- leaving
6443 * a plane reading from a disabled pipe and possibly leading to
6444 * undefined behaviour.
6445 */
6446
6447 reg = DSPCNTR(plane);
6448 val = I915_READ(reg);
6449
6450 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6451 return;
6452 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6453 return;
6454
6455 /* This display plane is active and attached to the other CPU pipe. */
6456 pipe = !pipe;
6457
6458 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006459 intel_disable_plane(dev_priv, plane, pipe);
6460 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006461}
Jesse Barnes79e53942008-11-07 14:24:08 -08006462
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006463static void intel_crtc_reset(struct drm_crtc *crtc)
6464{
6465 struct drm_device *dev = crtc->dev;
6466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6467
6468 /* Reset flags back to the 'unknown' status so that they
6469 * will be correctly set on the initial modeset.
6470 */
6471 intel_crtc->dpms_mode = -1;
6472
6473 /* We need to fix up any BIOS configuration that conflicts with
6474 * our expectations.
6475 */
6476 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6477}
6478
6479static struct drm_crtc_helper_funcs intel_helper_funcs = {
6480 .dpms = intel_crtc_dpms,
6481 .mode_fixup = intel_crtc_mode_fixup,
6482 .mode_set = intel_crtc_mode_set,
6483 .mode_set_base = intel_pipe_set_base,
6484 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6485 .load_lut = intel_crtc_load_lut,
6486 .disable = intel_crtc_disable,
6487};
6488
6489static const struct drm_crtc_funcs intel_crtc_funcs = {
6490 .reset = intel_crtc_reset,
6491 .cursor_set = intel_crtc_cursor_set,
6492 .cursor_move = intel_crtc_cursor_move,
6493 .gamma_set = intel_crtc_gamma_set,
6494 .set_config = drm_crtc_helper_set_config,
6495 .destroy = intel_crtc_destroy,
6496 .page_flip = intel_crtc_page_flip,
6497};
6498
Hannes Ederb358d0a2008-12-18 21:18:47 +01006499static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006500{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006501 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006502 struct intel_crtc *intel_crtc;
6503 int i;
6504
6505 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6506 if (intel_crtc == NULL)
6507 return;
6508
6509 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6510
6511 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006512 for (i = 0; i < 256; i++) {
6513 intel_crtc->lut_r[i] = i;
6514 intel_crtc->lut_g[i] = i;
6515 intel_crtc->lut_b[i] = i;
6516 }
6517
Jesse Barnes80824002009-09-10 15:28:06 -07006518 /* Swap pipes & planes for FBC on pre-965 */
6519 intel_crtc->pipe = pipe;
6520 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006521 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006522 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006523 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006524 }
6525
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006526 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6527 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6528 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6529 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6530
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006531 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006532 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006533
6534 if (HAS_PCH_SPLIT(dev)) {
6535 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6536 intel_helper_funcs.commit = ironlake_crtc_commit;
6537 } else {
6538 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6539 intel_helper_funcs.commit = i9xx_crtc_commit;
6540 }
6541
Jesse Barnes79e53942008-11-07 14:24:08 -08006542 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6543
Jesse Barnes652c3932009-08-17 13:31:43 -07006544 intel_crtc->busy = false;
6545
6546 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6547 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006548}
6549
Carl Worth08d7b3d2009-04-29 14:43:54 -07006550int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006551 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006552{
6553 drm_i915_private_t *dev_priv = dev->dev_private;
6554 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006555 struct drm_mode_object *drmmode_obj;
6556 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006557
6558 if (!dev_priv) {
6559 DRM_ERROR("called with no initialization\n");
6560 return -EINVAL;
6561 }
6562
Daniel Vetterc05422d2009-08-11 16:05:30 +02006563 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6564 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006565
Daniel Vetterc05422d2009-08-11 16:05:30 +02006566 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006567 DRM_ERROR("no such CRTC id\n");
6568 return -EINVAL;
6569 }
6570
Daniel Vetterc05422d2009-08-11 16:05:30 +02006571 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6572 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006573
Daniel Vetterc05422d2009-08-11 16:05:30 +02006574 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006575}
6576
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006577static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006578{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006579 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006580 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006581 int entry = 0;
6582
Chris Wilson4ef69c72010-09-09 15:14:28 +01006583 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6584 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006585 index_mask |= (1 << entry);
6586 entry++;
6587 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006588
Jesse Barnes79e53942008-11-07 14:24:08 -08006589 return index_mask;
6590}
6591
Chris Wilson4d302442010-12-14 19:21:29 +00006592static bool has_edp_a(struct drm_device *dev)
6593{
6594 struct drm_i915_private *dev_priv = dev->dev_private;
6595
6596 if (!IS_MOBILE(dev))
6597 return false;
6598
6599 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6600 return false;
6601
6602 if (IS_GEN5(dev) &&
6603 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6604 return false;
6605
6606 return true;
6607}
6608
Jesse Barnes79e53942008-11-07 14:24:08 -08006609static void intel_setup_outputs(struct drm_device *dev)
6610{
Eric Anholt725e30a2009-01-22 13:01:02 -08006611 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006612 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006613 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006614 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006615
Zhenyu Wang541998a2009-06-05 15:38:44 +08006616 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006617 has_lvds = intel_lvds_init(dev);
6618 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6619 /* disable the panel fitter on everything but LVDS */
6620 I915_WRITE(PFIT_CONTROL, 0);
6621 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006622
Eric Anholtbad720f2009-10-22 16:11:14 -07006623 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006624 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006625
Chris Wilson4d302442010-12-14 19:21:29 +00006626 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006627 intel_dp_init(dev, DP_A);
6628
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006629 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6630 intel_dp_init(dev, PCH_DP_D);
6631 }
6632
6633 intel_crt_init(dev);
6634
6635 if (HAS_PCH_SPLIT(dev)) {
6636 int found;
6637
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006638 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006639 /* PCH SDVOB multiplex with HDMIB */
6640 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006641 if (!found)
6642 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006643 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6644 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006645 }
6646
6647 if (I915_READ(HDMIC) & PORT_DETECTED)
6648 intel_hdmi_init(dev, HDMIC);
6649
6650 if (I915_READ(HDMID) & PORT_DETECTED)
6651 intel_hdmi_init(dev, HDMID);
6652
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006653 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6654 intel_dp_init(dev, PCH_DP_C);
6655
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006656 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006657 intel_dp_init(dev, PCH_DP_D);
6658
Zhenyu Wang103a1962009-11-27 11:44:36 +08006659 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006660 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006661
Eric Anholt725e30a2009-01-22 13:01:02 -08006662 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006663 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006664 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006665 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6666 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006667 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006668 }
Ma Ling27185ae2009-08-24 13:50:23 +08006669
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006670 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6671 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006672 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006673 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006674 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006675
6676 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006677
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006678 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6679 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006680 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006681 }
Ma Ling27185ae2009-08-24 13:50:23 +08006682
6683 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6684
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006685 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6686 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006687 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006688 }
6689 if (SUPPORTS_INTEGRATED_DP(dev)) {
6690 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006691 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006692 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006693 }
Ma Ling27185ae2009-08-24 13:50:23 +08006694
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006695 if (SUPPORTS_INTEGRATED_DP(dev) &&
6696 (I915_READ(DP_D) & DP_DETECTED)) {
6697 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006698 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006699 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006700 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006701 intel_dvo_init(dev);
6702
Zhenyu Wang103a1962009-11-27 11:44:36 +08006703 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006704 intel_tv_init(dev);
6705
Chris Wilson4ef69c72010-09-09 15:14:28 +01006706 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6707 encoder->base.possible_crtcs = encoder->crtc_mask;
6708 encoder->base.possible_clones =
6709 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006710 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006711
6712 intel_panel_setup_backlight(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01006713
6714 /* disable all the possible outputs/crtcs before entering KMS mode */
6715 drm_helper_disable_unused_functions(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006716}
6717
6718static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6719{
6720 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006721
6722 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006723 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006724
6725 kfree(intel_fb);
6726}
6727
6728static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006729 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006730 unsigned int *handle)
6731{
6732 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006733 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006734
Chris Wilson05394f32010-11-08 19:18:58 +00006735 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006736}
6737
6738static const struct drm_framebuffer_funcs intel_fb_funcs = {
6739 .destroy = intel_user_framebuffer_destroy,
6740 .create_handle = intel_user_framebuffer_create_handle,
6741};
6742
Dave Airlie38651672010-03-30 05:34:13 +00006743int intel_framebuffer_init(struct drm_device *dev,
6744 struct intel_framebuffer *intel_fb,
6745 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006746 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006747{
Jesse Barnes79e53942008-11-07 14:24:08 -08006748 int ret;
6749
Chris Wilson05394f32010-11-08 19:18:58 +00006750 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006751 return -EINVAL;
6752
6753 if (mode_cmd->pitch & 63)
6754 return -EINVAL;
6755
6756 switch (mode_cmd->bpp) {
6757 case 8:
6758 case 16:
6759 case 24:
6760 case 32:
6761 break;
6762 default:
6763 return -EINVAL;
6764 }
6765
Jesse Barnes79e53942008-11-07 14:24:08 -08006766 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6767 if (ret) {
6768 DRM_ERROR("framebuffer init failed %d\n", ret);
6769 return ret;
6770 }
6771
6772 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006773 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006774 return 0;
6775}
6776
Jesse Barnes79e53942008-11-07 14:24:08 -08006777static struct drm_framebuffer *
6778intel_user_framebuffer_create(struct drm_device *dev,
6779 struct drm_file *filp,
6780 struct drm_mode_fb_cmd *mode_cmd)
6781{
Chris Wilson05394f32010-11-08 19:18:58 +00006782 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006783
Chris Wilson05394f32010-11-08 19:18:58 +00006784 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006785 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006786 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006787
Chris Wilsond2dff872011-04-19 08:36:26 +01006788 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006789}
6790
Jesse Barnes79e53942008-11-07 14:24:08 -08006791static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006792 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006793 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006794};
6795
Chris Wilson05394f32010-11-08 19:18:58 +00006796static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006797intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00006798{
Chris Wilson05394f32010-11-08 19:18:58 +00006799 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006800 int ret;
6801
Ben Widawsky2c34b852011-03-19 18:14:26 -07006802 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
6803
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006804 ctx = i915_gem_alloc_object(dev, 4096);
6805 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00006806 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6807 return NULL;
6808 }
6809
Daniel Vetter75e9e912010-11-04 17:11:09 +01006810 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006811 if (ret) {
6812 DRM_ERROR("failed to pin power context: %d\n", ret);
6813 goto err_unref;
6814 }
6815
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006816 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006817 if (ret) {
6818 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6819 goto err_unpin;
6820 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00006821
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006822 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006823
6824err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006825 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006826err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00006827 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006828 mutex_unlock(&dev->struct_mutex);
6829 return NULL;
6830}
6831
Jesse Barnes7648fa92010-05-20 14:28:11 -07006832bool ironlake_set_drps(struct drm_device *dev, u8 val)
6833{
6834 struct drm_i915_private *dev_priv = dev->dev_private;
6835 u16 rgvswctl;
6836
6837 rgvswctl = I915_READ16(MEMSWCTL);
6838 if (rgvswctl & MEMCTL_CMD_STS) {
6839 DRM_DEBUG("gpu busy, RCS change rejected\n");
6840 return false; /* still busy with another command */
6841 }
6842
6843 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6844 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6845 I915_WRITE16(MEMSWCTL, rgvswctl);
6846 POSTING_READ16(MEMSWCTL);
6847
6848 rgvswctl |= MEMCTL_CMD_STS;
6849 I915_WRITE16(MEMSWCTL, rgvswctl);
6850
6851 return true;
6852}
6853
Jesse Barnesf97108d2010-01-29 11:27:07 -08006854void ironlake_enable_drps(struct drm_device *dev)
6855{
6856 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006857 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006858 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006859
Jesse Barnesea056c12010-09-10 10:02:13 -07006860 /* Enable temp reporting */
6861 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6862 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6863
Jesse Barnesf97108d2010-01-29 11:27:07 -08006864 /* 100ms RC evaluation intervals */
6865 I915_WRITE(RCUPEI, 100000);
6866 I915_WRITE(RCDNEI, 100000);
6867
6868 /* Set max/min thresholds to 90ms and 80ms respectively */
6869 I915_WRITE(RCBMAXAVG, 90000);
6870 I915_WRITE(RCBMINAVG, 80000);
6871
6872 I915_WRITE(MEMIHYST, 1);
6873
6874 /* Set up min, max, and cur for interrupt handling */
6875 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6876 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6877 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6878 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006879
Jesse Barnesf97108d2010-01-29 11:27:07 -08006880 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6881 PXVFREQ_PX_SHIFT;
6882
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006883 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006884 dev_priv->fstart = fstart;
6885
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006886 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006887 dev_priv->min_delay = fmin;
6888 dev_priv->cur_delay = fstart;
6889
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006890 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6891 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006892
Jesse Barnesf97108d2010-01-29 11:27:07 -08006893 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6894
6895 /*
6896 * Interrupts will be enabled in ironlake_irq_postinstall
6897 */
6898
6899 I915_WRITE(VIDSTART, vstart);
6900 POSTING_READ(VIDSTART);
6901
6902 rgvmodectl |= MEMMODE_SWMODE_EN;
6903 I915_WRITE(MEMMODECTL, rgvmodectl);
6904
Chris Wilson481b6af2010-08-23 17:43:35 +01006905 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01006906 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08006907 msleep(1);
6908
Jesse Barnes7648fa92010-05-20 14:28:11 -07006909 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006910
Jesse Barnes7648fa92010-05-20 14:28:11 -07006911 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6912 I915_READ(0x112e0);
6913 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6914 dev_priv->last_count2 = I915_READ(0x112f4);
6915 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006916}
6917
6918void ironlake_disable_drps(struct drm_device *dev)
6919{
6920 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006921 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006922
6923 /* Ack interrupts, disable EFC interrupt */
6924 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6925 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6926 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6927 I915_WRITE(DEIIR, DE_PCU_EVENT);
6928 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6929
6930 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006931 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006932 msleep(1);
6933 rgvswctl |= MEMCTL_CMD_STS;
6934 I915_WRITE(MEMSWCTL, rgvswctl);
6935 msleep(1);
6936
6937}
6938
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006939void gen6_set_rps(struct drm_device *dev, u8 val)
6940{
6941 struct drm_i915_private *dev_priv = dev->dev_private;
6942 u32 swreq;
6943
6944 swreq = (val & 0x3ff) << 25;
6945 I915_WRITE(GEN6_RPNSWREQ, swreq);
6946}
6947
6948void gen6_disable_rps(struct drm_device *dev)
6949{
6950 struct drm_i915_private *dev_priv = dev->dev_private;
6951
6952 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6953 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6954 I915_WRITE(GEN6_PMIER, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07006955
6956 spin_lock_irq(&dev_priv->rps_lock);
6957 dev_priv->pm_iir = 0;
6958 spin_unlock_irq(&dev_priv->rps_lock);
6959
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006960 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6961}
6962
Jesse Barnes7648fa92010-05-20 14:28:11 -07006963static unsigned long intel_pxfreq(u32 vidfreq)
6964{
6965 unsigned long freq;
6966 int div = (vidfreq & 0x3f0000) >> 16;
6967 int post = (vidfreq & 0x3000) >> 12;
6968 int pre = (vidfreq & 0x7);
6969
6970 if (!pre)
6971 return 0;
6972
6973 freq = ((div * 133333) / ((1<<post) * pre));
6974
6975 return freq;
6976}
6977
6978void intel_init_emon(struct drm_device *dev)
6979{
6980 struct drm_i915_private *dev_priv = dev->dev_private;
6981 u32 lcfuse;
6982 u8 pxw[16];
6983 int i;
6984
6985 /* Disable to program */
6986 I915_WRITE(ECR, 0);
6987 POSTING_READ(ECR);
6988
6989 /* Program energy weights for various events */
6990 I915_WRITE(SDEW, 0x15040d00);
6991 I915_WRITE(CSIEW0, 0x007f0000);
6992 I915_WRITE(CSIEW1, 0x1e220004);
6993 I915_WRITE(CSIEW2, 0x04000004);
6994
6995 for (i = 0; i < 5; i++)
6996 I915_WRITE(PEW + (i * 4), 0);
6997 for (i = 0; i < 3; i++)
6998 I915_WRITE(DEW + (i * 4), 0);
6999
7000 /* Program P-state weights to account for frequency power adjustment */
7001 for (i = 0; i < 16; i++) {
7002 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
7003 unsigned long freq = intel_pxfreq(pxvidfreq);
7004 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7005 PXVFREQ_PX_SHIFT;
7006 unsigned long val;
7007
7008 val = vid * vid;
7009 val *= (freq / 1000);
7010 val *= 255;
7011 val /= (127*127*900);
7012 if (val > 0xff)
7013 DRM_ERROR("bad pxval: %ld\n", val);
7014 pxw[i] = val;
7015 }
7016 /* Render standby states get 0 weight */
7017 pxw[14] = 0;
7018 pxw[15] = 0;
7019
7020 for (i = 0; i < 4; i++) {
7021 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7022 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
7023 I915_WRITE(PXW + (i * 4), val);
7024 }
7025
7026 /* Adjust magic regs to magic values (more experimental results) */
7027 I915_WRITE(OGW0, 0);
7028 I915_WRITE(OGW1, 0);
7029 I915_WRITE(EG0, 0x00007f00);
7030 I915_WRITE(EG1, 0x0000000e);
7031 I915_WRITE(EG2, 0x000e0000);
7032 I915_WRITE(EG3, 0x68000300);
7033 I915_WRITE(EG4, 0x42000000);
7034 I915_WRITE(EG5, 0x00140031);
7035 I915_WRITE(EG6, 0);
7036 I915_WRITE(EG7, 0);
7037
7038 for (i = 0; i < 8; i++)
7039 I915_WRITE(PXWL + (i * 4), 0);
7040
7041 /* Enable PMON + select events */
7042 I915_WRITE(ECR, 0x80000019);
7043
7044 lcfuse = I915_READ(LCFUSE02);
7045
7046 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
7047}
7048
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007049void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00007050{
Jesse Barnesa6044e22010-12-20 11:34:20 -08007051 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7052 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07007053 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08007054 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00007055 int i;
7056
7057 /* Here begins a magic sequence of register writes to enable
7058 * auto-downclocking.
7059 *
7060 * Perhaps there might be some value in exposing these to
7061 * userspace...
7062 */
7063 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01007064 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07007065 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00007066
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007067 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00007068 I915_WRITE(GEN6_RC_CONTROL, 0);
7069
7070 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7071 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7072 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7073 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7074 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7075
7076 for (i = 0; i < I915_NUM_RINGS; i++)
7077 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
7078
7079 I915_WRITE(GEN6_RC_SLEEP, 0);
7080 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
7081 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
7082 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
7083 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7084
Jesse Barnes7df87212011-03-30 14:08:56 -07007085 if (i915_enable_rc6)
7086 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
7087 GEN6_RC_CTL_RC6_ENABLE;
7088
Chris Wilson8fd26852010-12-08 18:40:43 +00007089 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07007090 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00007091 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00007092 GEN6_RC_CTL_HW_ENABLE);
7093
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007094 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00007095 GEN6_FREQUENCY(10) |
7096 GEN6_OFFSET(0) |
7097 GEN6_AGGRESSIVE_TURBO);
7098 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7099 GEN6_FREQUENCY(12));
7100
7101 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
7102 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
7103 18 << 24 |
7104 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007105 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
7106 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007107 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007108 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007109 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7110 I915_WRITE(GEN6_RP_CONTROL,
7111 GEN6_RP_MEDIA_TURBO |
7112 GEN6_RP_USE_NORMAL_FREQ |
7113 GEN6_RP_MEDIA_IS_GFX |
7114 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08007115 GEN6_RP_UP_BUSY_AVG |
7116 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00007117
7118 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7119 500))
7120 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7121
7122 I915_WRITE(GEN6_PCODE_DATA, 0);
7123 I915_WRITE(GEN6_PCODE_MAILBOX,
7124 GEN6_PCODE_READY |
7125 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7126 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7127 500))
7128 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7129
Jesse Barnesa6044e22010-12-20 11:34:20 -08007130 min_freq = (rp_state_cap & 0xff0000) >> 16;
7131 max_freq = rp_state_cap & 0xff;
7132 cur_freq = (gt_perf_status & 0xff00) >> 8;
7133
7134 /* Check for overclock support */
7135 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7136 500))
7137 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7138 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
7139 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
7140 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7141 500))
7142 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7143 if (pcu_mbox & (1<<31)) { /* OC supported */
7144 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07007145 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08007146 }
7147
7148 /* In units of 100MHz */
7149 dev_priv->max_delay = max_freq;
7150 dev_priv->min_delay = min_freq;
7151 dev_priv->cur_delay = cur_freq;
7152
Chris Wilson8fd26852010-12-08 18:40:43 +00007153 /* requires MSI enabled */
7154 I915_WRITE(GEN6_PMIER,
7155 GEN6_PM_MBOX_EVENT |
7156 GEN6_PM_THERMAL_EVENT |
7157 GEN6_PM_RP_DOWN_TIMEOUT |
7158 GEN6_PM_RP_UP_THRESHOLD |
7159 GEN6_PM_RP_DOWN_THRESHOLD |
7160 GEN6_PM_RP_UP_EI_EXPIRED |
7161 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07007162 spin_lock_irq(&dev_priv->rps_lock);
7163 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007164 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007165 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007166 /* enable all PM interrupts */
7167 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00007168
Ben Widawskyfcca7922011-04-25 11:23:07 -07007169 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01007170 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00007171}
7172
Jesse Barnes6067aae2011-04-28 15:04:31 -07007173static void ironlake_init_clock_gating(struct drm_device *dev)
7174{
7175 struct drm_i915_private *dev_priv = dev->dev_private;
7176 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7177
7178 /* Required for FBC */
7179 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
7180 DPFCRUNIT_CLOCK_GATE_DISABLE |
7181 DPFDUNIT_CLOCK_GATE_DISABLE;
7182 /* Required for CxSR */
7183 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
7184
7185 I915_WRITE(PCH_3DCGDIS0,
7186 MARIUNIT_CLOCK_GATE_DISABLE |
7187 SVSMUNIT_CLOCK_GATE_DISABLE);
7188 I915_WRITE(PCH_3DCGDIS1,
7189 VFMUNIT_CLOCK_GATE_DISABLE);
7190
7191 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7192
7193 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007194 * According to the spec the following bits should be set in
7195 * order to enable memory self-refresh
7196 * The bit 22/21 of 0x42004
7197 * The bit 5 of 0x42020
7198 * The bit 15 of 0x45000
7199 */
7200 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7201 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7202 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
7203 I915_WRITE(ILK_DSPCLK_GATE,
7204 (I915_READ(ILK_DSPCLK_GATE) |
7205 ILK_DPARB_CLK_GATE));
7206 I915_WRITE(DISP_ARB_CTL,
7207 (I915_READ(DISP_ARB_CTL) |
7208 DISP_FBC_WM_DIS));
7209 I915_WRITE(WM3_LP_ILK, 0);
7210 I915_WRITE(WM2_LP_ILK, 0);
7211 I915_WRITE(WM1_LP_ILK, 0);
7212
7213 /*
7214 * Based on the document from hardware guys the following bits
7215 * should be set unconditionally in order to enable FBC.
7216 * The bit 22 of 0x42000
7217 * The bit 22 of 0x42004
7218 * The bit 7,8,9 of 0x42020.
7219 */
7220 if (IS_IRONLAKE_M(dev)) {
7221 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7222 I915_READ(ILK_DISPLAY_CHICKEN1) |
7223 ILK_FBCQ_DIS);
7224 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7225 I915_READ(ILK_DISPLAY_CHICKEN2) |
7226 ILK_DPARB_GATE);
7227 I915_WRITE(ILK_DSPCLK_GATE,
7228 I915_READ(ILK_DSPCLK_GATE) |
7229 ILK_DPFC_DIS1 |
7230 ILK_DPFC_DIS2 |
7231 ILK_CLK_FBC);
7232 }
7233
7234 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7235 I915_READ(ILK_DISPLAY_CHICKEN2) |
7236 ILK_ELPIN_409_SELECT);
7237 I915_WRITE(_3D_CHICKEN2,
7238 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7239 _3D_CHICKEN2_WM_READ_PIPELINED);
7240}
7241
7242static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007243{
7244 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007245 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007246 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7247
7248 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07007249
Jesse Barnes6067aae2011-04-28 15:04:31 -07007250 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7251 I915_READ(ILK_DISPLAY_CHICKEN2) |
7252 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007253
Jesse Barnes6067aae2011-04-28 15:04:31 -07007254 I915_WRITE(WM3_LP_ILK, 0);
7255 I915_WRITE(WM2_LP_ILK, 0);
7256 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007257
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007258 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007259 * According to the spec the following bits should be
7260 * set in order to enable memory self-refresh and fbc:
7261 * The bit21 and bit22 of 0x42000
7262 * The bit21 and bit22 of 0x42004
7263 * The bit5 and bit7 of 0x42020
7264 * The bit14 of 0x70180
7265 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07007266 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07007267 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7268 I915_READ(ILK_DISPLAY_CHICKEN1) |
7269 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7270 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7271 I915_READ(ILK_DISPLAY_CHICKEN2) |
7272 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7273 I915_WRITE(ILK_DSPCLK_GATE,
7274 I915_READ(ILK_DSPCLK_GATE) |
7275 ILK_DPARB_CLK_GATE |
7276 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07007277
Jesse Barnes6067aae2011-04-28 15:04:31 -07007278 for_each_pipe(pipe)
7279 I915_WRITE(DSPCNTR(pipe),
7280 I915_READ(DSPCNTR(pipe)) |
7281 DISPPLANE_TRICKLE_FEED_DISABLE);
7282}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007283
Jesse Barnes28963a32011-05-11 09:42:30 -07007284static void ivybridge_init_clock_gating(struct drm_device *dev)
7285{
7286 struct drm_i915_private *dev_priv = dev->dev_private;
7287 int pipe;
7288 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07007289
Jesse Barnes28963a32011-05-11 09:42:30 -07007290 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007291
Jesse Barnes28963a32011-05-11 09:42:30 -07007292 I915_WRITE(WM3_LP_ILK, 0);
7293 I915_WRITE(WM2_LP_ILK, 0);
7294 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007295
Jesse Barnes28963a32011-05-11 09:42:30 -07007296 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007297
Jesse Barnes28963a32011-05-11 09:42:30 -07007298 for_each_pipe(pipe)
7299 I915_WRITE(DSPCNTR(pipe),
7300 I915_READ(DSPCNTR(pipe)) |
7301 DISPPLANE_TRICKLE_FEED_DISABLE);
7302}
Eric Anholt67e92af2010-11-06 14:53:33 -07007303
Jesse Barnes6067aae2011-04-28 15:04:31 -07007304static void g4x_init_clock_gating(struct drm_device *dev)
7305{
7306 struct drm_i915_private *dev_priv = dev->dev_private;
7307 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00007308
Jesse Barnes6067aae2011-04-28 15:04:31 -07007309 I915_WRITE(RENCLK_GATE_D1, 0);
7310 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7311 GS_UNIT_CLOCK_GATE_DISABLE |
7312 CL_UNIT_CLOCK_GATE_DISABLE);
7313 I915_WRITE(RAMCLK_GATE_D, 0);
7314 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7315 OVRUNIT_CLOCK_GATE_DISABLE |
7316 OVCUNIT_CLOCK_GATE_DISABLE;
7317 if (IS_GM45(dev))
7318 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7319 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
7320}
Yuanhan Liu13982612010-12-15 15:42:31 +08007321
Jesse Barnes6067aae2011-04-28 15:04:31 -07007322static void crestline_init_clock_gating(struct drm_device *dev)
7323{
7324 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08007325
Jesse Barnes6067aae2011-04-28 15:04:31 -07007326 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7327 I915_WRITE(RENCLK_GATE_D2, 0);
7328 I915_WRITE(DSPCLK_GATE_D, 0);
7329 I915_WRITE(RAMCLK_GATE_D, 0);
7330 I915_WRITE16(DEUC, 0);
7331}
Jesse Barnes652c3932009-08-17 13:31:43 -07007332
Jesse Barnes6067aae2011-04-28 15:04:31 -07007333static void broadwater_init_clock_gating(struct drm_device *dev)
7334{
7335 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07007336
Jesse Barnes6067aae2011-04-28 15:04:31 -07007337 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7338 I965_RCC_CLOCK_GATE_DISABLE |
7339 I965_RCPB_CLOCK_GATE_DISABLE |
7340 I965_ISC_CLOCK_GATE_DISABLE |
7341 I965_FBC_CLOCK_GATE_DISABLE);
7342 I915_WRITE(RENCLK_GATE_D2, 0);
7343}
Jesse Barnes652c3932009-08-17 13:31:43 -07007344
Jesse Barnes6067aae2011-04-28 15:04:31 -07007345static void gen3_init_clock_gating(struct drm_device *dev)
7346{
7347 struct drm_i915_private *dev_priv = dev->dev_private;
7348 u32 dstate = I915_READ(D_STATE);
7349
7350 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7351 DSTATE_DOT_CLOCK_GATING;
7352 I915_WRITE(D_STATE, dstate);
7353}
7354
7355static void i85x_init_clock_gating(struct drm_device *dev)
7356{
7357 struct drm_i915_private *dev_priv = dev->dev_private;
7358
7359 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7360}
7361
7362static void i830_init_clock_gating(struct drm_device *dev)
7363{
7364 struct drm_i915_private *dev_priv = dev->dev_private;
7365
7366 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07007367}
7368
Jesse Barnes645c62a2011-05-11 09:49:31 -07007369static void ibx_init_clock_gating(struct drm_device *dev)
7370{
7371 struct drm_i915_private *dev_priv = dev->dev_private;
7372
7373 /*
7374 * On Ibex Peak and Cougar Point, we need to disable clock
7375 * gating for the panel power sequencer or it will fail to
7376 * start up when no ports are active.
7377 */
7378 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7379}
7380
7381static void cpt_init_clock_gating(struct drm_device *dev)
7382{
7383 struct drm_i915_private *dev_priv = dev->dev_private;
7384
7385 /*
7386 * On Ibex Peak and Cougar Point, we need to disable clock
7387 * gating for the panel power sequencer or it will fail to
7388 * start up when no ports are active.
7389 */
7390 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7391 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7392 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007393}
7394
Chris Wilsonac668082011-02-09 16:15:32 +00007395static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00007396{
7397 struct drm_i915_private *dev_priv = dev->dev_private;
7398
7399 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007400 i915_gem_object_unpin(dev_priv->renderctx);
7401 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007402 dev_priv->renderctx = NULL;
7403 }
7404
7405 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007406 i915_gem_object_unpin(dev_priv->pwrctx);
7407 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007408 dev_priv->pwrctx = NULL;
7409 }
7410}
7411
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007412static void ironlake_disable_rc6(struct drm_device *dev)
7413{
7414 struct drm_i915_private *dev_priv = dev->dev_private;
7415
Chris Wilsonac668082011-02-09 16:15:32 +00007416 if (I915_READ(PWRCTXA)) {
7417 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7418 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7419 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7420 50);
7421
7422 I915_WRITE(PWRCTXA, 0);
7423 POSTING_READ(PWRCTXA);
7424
7425 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7426 POSTING_READ(RSTDBYCTL);
7427 }
7428
Chris Wilson99507302011-02-24 09:42:52 +00007429 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00007430}
7431
7432static int ironlake_setup_rc6(struct drm_device *dev)
7433{
7434 struct drm_i915_private *dev_priv = dev->dev_private;
7435
7436 if (dev_priv->renderctx == NULL)
7437 dev_priv->renderctx = intel_alloc_context_page(dev);
7438 if (!dev_priv->renderctx)
7439 return -ENOMEM;
7440
7441 if (dev_priv->pwrctx == NULL)
7442 dev_priv->pwrctx = intel_alloc_context_page(dev);
7443 if (!dev_priv->pwrctx) {
7444 ironlake_teardown_rc6(dev);
7445 return -ENOMEM;
7446 }
7447
7448 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007449}
7450
7451void ironlake_enable_rc6(struct drm_device *dev)
7452{
7453 struct drm_i915_private *dev_priv = dev->dev_private;
7454 int ret;
7455
Chris Wilsonac668082011-02-09 16:15:32 +00007456 /* rc6 disabled by default due to repeated reports of hanging during
7457 * boot and resume.
7458 */
7459 if (!i915_enable_rc6)
7460 return;
7461
Ben Widawsky2c34b852011-03-19 18:14:26 -07007462 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007463 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007464 if (ret) {
7465 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007466 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07007467 }
Chris Wilsonac668082011-02-09 16:15:32 +00007468
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007469 /*
7470 * GPU can automatically power down the render unit if given a page
7471 * to save state.
7472 */
7473 ret = BEGIN_LP_RING(6);
7474 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00007475 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007476 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007477 return;
7478 }
Chris Wilsonac668082011-02-09 16:15:32 +00007479
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007480 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7481 OUT_RING(MI_SET_CONTEXT);
7482 OUT_RING(dev_priv->renderctx->gtt_offset |
7483 MI_MM_SPACE_GTT |
7484 MI_SAVE_EXT_STATE_EN |
7485 MI_RESTORE_EXT_STATE_EN |
7486 MI_RESTORE_INHIBIT);
7487 OUT_RING(MI_SUSPEND_FLUSH);
7488 OUT_RING(MI_NOOP);
7489 OUT_RING(MI_FLUSH);
7490 ADVANCE_LP_RING();
7491
Ben Widawsky4a246cf2011-03-19 18:14:28 -07007492 /*
7493 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
7494 * does an implicit flush, combined with MI_FLUSH above, it should be
7495 * safe to assume that renderctx is valid
7496 */
7497 ret = intel_wait_ring_idle(LP_RING(dev_priv));
7498 if (ret) {
7499 DRM_ERROR("failed to enable ironlake power power savings\n");
7500 ironlake_teardown_rc6(dev);
7501 mutex_unlock(&dev->struct_mutex);
7502 return;
7503 }
7504
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007505 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7506 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007507 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007508}
7509
Jesse Barnes645c62a2011-05-11 09:49:31 -07007510void intel_init_clock_gating(struct drm_device *dev)
7511{
7512 struct drm_i915_private *dev_priv = dev->dev_private;
7513
7514 dev_priv->display.init_clock_gating(dev);
7515
7516 if (dev_priv->display.init_pch_clock_gating)
7517 dev_priv->display.init_pch_clock_gating(dev);
7518}
Chris Wilsonac668082011-02-09 16:15:32 +00007519
Jesse Barnese70236a2009-09-21 10:42:27 -07007520/* Set up chip specific display functions */
7521static void intel_init_display(struct drm_device *dev)
7522{
7523 struct drm_i915_private *dev_priv = dev->dev_private;
7524
7525 /* We always want a DPMS function */
Eric Anholtf5640482011-03-30 13:01:02 -07007526 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007527 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf5640482011-03-30 13:01:02 -07007528 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
7529 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07007530 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf5640482011-03-30 13:01:02 -07007531 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
7532 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007533
Adam Jacksonee5382a2010-04-23 11:17:39 -04007534 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007535 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007536 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7537 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7538 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7539 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007540 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7541 dev_priv->display.enable_fbc = g4x_enable_fbc;
7542 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007543 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007544 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7545 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7546 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7547 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007548 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007549 }
7550
7551 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007552 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007553 dev_priv->display.get_display_clock_speed =
7554 i945_get_display_clock_speed;
7555 else if (IS_I915G(dev))
7556 dev_priv->display.get_display_clock_speed =
7557 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007558 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007559 dev_priv->display.get_display_clock_speed =
7560 i9xx_misc_get_display_clock_speed;
7561 else if (IS_I915GM(dev))
7562 dev_priv->display.get_display_clock_speed =
7563 i915gm_get_display_clock_speed;
7564 else if (IS_I865G(dev))
7565 dev_priv->display.get_display_clock_speed =
7566 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007567 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007568 dev_priv->display.get_display_clock_speed =
7569 i855_get_display_clock_speed;
7570 else /* 852, 830 */
7571 dev_priv->display.get_display_clock_speed =
7572 i830_get_display_clock_speed;
7573
7574 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007575 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes645c62a2011-05-11 09:49:31 -07007576 if (HAS_PCH_IBX(dev))
7577 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
7578 else if (HAS_PCH_CPT(dev))
7579 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
7580
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007581 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007582 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7583 dev_priv->display.update_wm = ironlake_update_wm;
7584 else {
7585 DRM_DEBUG_KMS("Failed to get proper latency. "
7586 "Disable CxSR\n");
7587 dev_priv->display.update_wm = NULL;
7588 }
Jesse Barnes674cf962011-04-28 14:27:04 -07007589 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007590 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Yuanhan Liu13982612010-12-15 15:42:31 +08007591 } else if (IS_GEN6(dev)) {
7592 if (SNB_READ_WM0_LATENCY()) {
7593 dev_priv->display.update_wm = sandybridge_update_wm;
7594 } else {
7595 DRM_DEBUG_KMS("Failed to read display plane latency. "
7596 "Disable CxSR\n");
7597 dev_priv->display.update_wm = NULL;
7598 }
Jesse Barnes674cf962011-04-28 14:27:04 -07007599 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007600 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Jesse Barnes357555c2011-04-28 15:09:55 -07007601 } else if (IS_IVYBRIDGE(dev)) {
7602 /* FIXME: detect B0+ stepping and use auto training */
7603 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07007604 if (SNB_READ_WM0_LATENCY()) {
7605 dev_priv->display.update_wm = sandybridge_update_wm;
7606 } else {
7607 DRM_DEBUG_KMS("Failed to read display plane latency. "
7608 "Disable CxSR\n");
7609 dev_priv->display.update_wm = NULL;
7610 }
Jesse Barnes28963a32011-05-11 09:42:30 -07007611 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007612
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007613 } else
7614 dev_priv->display.update_wm = NULL;
7615 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08007616 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08007617 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08007618 dev_priv->fsb_freq,
7619 dev_priv->mem_freq)) {
7620 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08007621 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007622 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007623 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007624 dev_priv->fsb_freq, dev_priv->mem_freq);
7625 /* Disable CxSR and never update its watermark again */
7626 pineview_disable_cxsr(dev);
7627 dev_priv->display.update_wm = NULL;
7628 } else
7629 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10007630 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007631 } else if (IS_G4X(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007632 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007633 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7634 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007635 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007636 if (IS_CRESTLINE(dev))
7637 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7638 else if (IS_BROADWATER(dev))
7639 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7640 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007641 dev_priv->display.update_wm = i9xx_update_wm;
7642 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007643 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7644 } else if (IS_I865G(dev)) {
7645 dev_priv->display.update_wm = i830_update_wm;
7646 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7647 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007648 } else if (IS_I85X(dev)) {
7649 dev_priv->display.update_wm = i9xx_update_wm;
7650 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007651 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07007652 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04007653 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007654 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007655 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007656 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7657 else
7658 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007659 }
7660}
7661
Jesse Barnesb690e962010-07-19 13:53:12 -07007662/*
7663 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7664 * resume, or other times. This quirk makes sure that's the case for
7665 * affected systems.
7666 */
7667static void quirk_pipea_force (struct drm_device *dev)
7668{
7669 struct drm_i915_private *dev_priv = dev->dev_private;
7670
7671 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7672 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7673}
7674
7675struct intel_quirk {
7676 int device;
7677 int subsystem_vendor;
7678 int subsystem_device;
7679 void (*hook)(struct drm_device *dev);
7680};
7681
7682struct intel_quirk intel_quirks[] = {
7683 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7684 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7685 /* HP Mini needs pipe A force quirk (LP: #322104) */
7686 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7687
7688 /* Thinkpad R31 needs pipe A force quirk */
7689 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7690 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7691 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7692
7693 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7694 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7695 /* ThinkPad X40 needs pipe A force quirk */
7696
7697 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7698 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7699
7700 /* 855 & before need to leave pipe A & dpll A up */
7701 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7702 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7703};
7704
7705static void intel_init_quirks(struct drm_device *dev)
7706{
7707 struct pci_dev *d = dev->pdev;
7708 int i;
7709
7710 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7711 struct intel_quirk *q = &intel_quirks[i];
7712
7713 if (d->device == q->device &&
7714 (d->subsystem_vendor == q->subsystem_vendor ||
7715 q->subsystem_vendor == PCI_ANY_ID) &&
7716 (d->subsystem_device == q->subsystem_device ||
7717 q->subsystem_device == PCI_ANY_ID))
7718 q->hook(dev);
7719 }
7720}
7721
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007722/* Disable the VGA plane that we never use */
7723static void i915_disable_vga(struct drm_device *dev)
7724{
7725 struct drm_i915_private *dev_priv = dev->dev_private;
7726 u8 sr1;
7727 u32 vga_reg;
7728
7729 if (HAS_PCH_SPLIT(dev))
7730 vga_reg = CPU_VGACNTRL;
7731 else
7732 vga_reg = VGACNTRL;
7733
7734 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7735 outb(1, VGA_SR_INDEX);
7736 sr1 = inb(VGA_SR_DATA);
7737 outb(sr1 | 1<<5, VGA_SR_DATA);
7738 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7739 udelay(300);
7740
7741 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7742 POSTING_READ(vga_reg);
7743}
7744
Jesse Barnes79e53942008-11-07 14:24:08 -08007745void intel_modeset_init(struct drm_device *dev)
7746{
Jesse Barnes652c3932009-08-17 13:31:43 -07007747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007748 int i;
7749
7750 drm_mode_config_init(dev);
7751
7752 dev->mode_config.min_width = 0;
7753 dev->mode_config.min_height = 0;
7754
7755 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7756
Jesse Barnesb690e962010-07-19 13:53:12 -07007757 intel_init_quirks(dev);
7758
Jesse Barnese70236a2009-09-21 10:42:27 -07007759 intel_init_display(dev);
7760
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007761 if (IS_GEN2(dev)) {
7762 dev->mode_config.max_width = 2048;
7763 dev->mode_config.max_height = 2048;
7764 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007765 dev->mode_config.max_width = 4096;
7766 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007767 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007768 dev->mode_config.max_width = 8192;
7769 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007770 }
Chris Wilson35c30472010-12-22 14:07:12 +00007771 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007772
Zhao Yakui28c97732009-10-09 11:39:41 +08007773 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007774 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007775
Dave Airliea3524f12010-06-06 18:59:41 +10007776 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007777 intel_crtc_init(dev, i);
7778 }
7779
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007780 /* Just disable it once at startup */
7781 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007782 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007783
Jesse Barnes645c62a2011-05-11 09:49:31 -07007784 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007785
Jesse Barnes7648fa92010-05-20 14:28:11 -07007786 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08007787 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007788 intel_init_emon(dev);
7789 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08007790
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007791 if (IS_GEN6(dev))
7792 gen6_enable_rps(dev_priv);
7793
Jesse Barnes652c3932009-08-17 13:31:43 -07007794 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7795 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7796 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01007797}
7798
7799void intel_modeset_gem_init(struct drm_device *dev)
7800{
7801 if (IS_IRONLAKE_M(dev))
7802 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007803
7804 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007805}
7806
7807void intel_modeset_cleanup(struct drm_device *dev)
7808{
Jesse Barnes652c3932009-08-17 13:31:43 -07007809 struct drm_i915_private *dev_priv = dev->dev_private;
7810 struct drm_crtc *crtc;
7811 struct intel_crtc *intel_crtc;
7812
Keith Packardf87ea762010-10-03 19:36:26 -07007813 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007814 mutex_lock(&dev->struct_mutex);
7815
Jesse Barnes723bfd72010-10-07 16:01:13 -07007816 intel_unregister_dsm_handler();
7817
7818
Jesse Barnes652c3932009-08-17 13:31:43 -07007819 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7820 /* Skip inactive CRTCs */
7821 if (!crtc->fb)
7822 continue;
7823
7824 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007825 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007826 }
7827
Jesse Barnese70236a2009-09-21 10:42:27 -07007828 if (dev_priv->display.disable_fbc)
7829 dev_priv->display.disable_fbc(dev);
7830
Jesse Barnesf97108d2010-01-29 11:27:07 -08007831 if (IS_IRONLAKE_M(dev))
7832 ironlake_disable_drps(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007833 if (IS_GEN6(dev))
7834 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007835
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007836 if (IS_IRONLAKE_M(dev))
7837 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007838
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007839 mutex_unlock(&dev->struct_mutex);
7840
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007841 /* Disable the irq before mode object teardown, for the irq might
7842 * enqueue unpin/hotplug work. */
7843 drm_irq_uninstall(dev);
7844 cancel_work_sync(&dev_priv->hotplug_work);
7845
Daniel Vetter3dec0092010-08-20 21:40:52 +02007846 /* Shut off idle work before the crtcs get freed. */
7847 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7848 intel_crtc = to_intel_crtc(crtc);
7849 del_timer_sync(&intel_crtc->idle_timer);
7850 }
7851 del_timer_sync(&dev_priv->idle_timer);
7852 cancel_work_sync(&dev_priv->idle_work);
7853
Jesse Barnes79e53942008-11-07 14:24:08 -08007854 drm_mode_config_cleanup(dev);
7855}
7856
Dave Airlie28d52042009-09-21 14:33:58 +10007857/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007858 * Return which encoder is currently attached for connector.
7859 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007860struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007861{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007862 return &intel_attached_encoder(connector)->base;
7863}
Jesse Barnes79e53942008-11-07 14:24:08 -08007864
Chris Wilsondf0e9242010-09-09 16:20:55 +01007865void intel_connector_attach_encoder(struct intel_connector *connector,
7866 struct intel_encoder *encoder)
7867{
7868 connector->encoder = encoder;
7869 drm_mode_connector_attach_encoder(&connector->base,
7870 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007871}
Dave Airlie28d52042009-09-21 14:33:58 +10007872
7873/*
7874 * set vga decode state - true == enable VGA decode
7875 */
7876int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7877{
7878 struct drm_i915_private *dev_priv = dev->dev_private;
7879 u16 gmch_ctrl;
7880
7881 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7882 if (state)
7883 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7884 else
7885 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7886 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7887 return 0;
7888}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007889
7890#ifdef CONFIG_DEBUG_FS
7891#include <linux/seq_file.h>
7892
7893struct intel_display_error_state {
7894 struct intel_cursor_error_state {
7895 u32 control;
7896 u32 position;
7897 u32 base;
7898 u32 size;
7899 } cursor[2];
7900
7901 struct intel_pipe_error_state {
7902 u32 conf;
7903 u32 source;
7904
7905 u32 htotal;
7906 u32 hblank;
7907 u32 hsync;
7908 u32 vtotal;
7909 u32 vblank;
7910 u32 vsync;
7911 } pipe[2];
7912
7913 struct intel_plane_error_state {
7914 u32 control;
7915 u32 stride;
7916 u32 size;
7917 u32 pos;
7918 u32 addr;
7919 u32 surface;
7920 u32 tile_offset;
7921 } plane[2];
7922};
7923
7924struct intel_display_error_state *
7925intel_display_capture_error_state(struct drm_device *dev)
7926{
7927 drm_i915_private_t *dev_priv = dev->dev_private;
7928 struct intel_display_error_state *error;
7929 int i;
7930
7931 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7932 if (error == NULL)
7933 return NULL;
7934
7935 for (i = 0; i < 2; i++) {
7936 error->cursor[i].control = I915_READ(CURCNTR(i));
7937 error->cursor[i].position = I915_READ(CURPOS(i));
7938 error->cursor[i].base = I915_READ(CURBASE(i));
7939
7940 error->plane[i].control = I915_READ(DSPCNTR(i));
7941 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7942 error->plane[i].size = I915_READ(DSPSIZE(i));
7943 error->plane[i].pos= I915_READ(DSPPOS(i));
7944 error->plane[i].addr = I915_READ(DSPADDR(i));
7945 if (INTEL_INFO(dev)->gen >= 4) {
7946 error->plane[i].surface = I915_READ(DSPSURF(i));
7947 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7948 }
7949
7950 error->pipe[i].conf = I915_READ(PIPECONF(i));
7951 error->pipe[i].source = I915_READ(PIPESRC(i));
7952 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7953 error->pipe[i].hblank = I915_READ(HBLANK(i));
7954 error->pipe[i].hsync = I915_READ(HSYNC(i));
7955 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7956 error->pipe[i].vblank = I915_READ(VBLANK(i));
7957 error->pipe[i].vsync = I915_READ(VSYNC(i));
7958 }
7959
7960 return error;
7961}
7962
7963void
7964intel_display_print_error_state(struct seq_file *m,
7965 struct drm_device *dev,
7966 struct intel_display_error_state *error)
7967{
7968 int i;
7969
7970 for (i = 0; i < 2; i++) {
7971 seq_printf(m, "Pipe [%d]:\n", i);
7972 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7973 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7974 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7975 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7976 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7977 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7978 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7979 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7980
7981 seq_printf(m, "Plane [%d]:\n", i);
7982 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7983 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7984 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7985 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7986 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7987 if (INTEL_INFO(dev)->gen >= 4) {
7988 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7989 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7990 }
7991
7992 seq_printf(m, "Cursor [%d]:\n", i);
7993 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7994 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7995 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7996 }
7997}
7998#endif