blob: 1eed5e6034fa64b3257420f2bd9f73ca791b2e42 [file] [log] [blame]
Siddartha Mohanadoss18c4b9f2014-01-23 16:13:31 -08001/* Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) "%s: " fmt, __func__
14
15#include <linux/kernel.h>
16#include <linux/of.h>
17#include <linux/err.h>
18#include <linux/init.h>
19#include <linux/slab.h>
20#include <linux/delay.h>
21#include <linux/mutex.h>
22#include <linux/types.h>
23#include <linux/hwmon.h>
24#include <linux/module.h>
25#include <linux/debugfs.h>
26#include <linux/spmi.h>
27#include <linux/of_irq.h>
28#include <linux/wakelock.h>
29#include <linux/interrupt.h>
30#include <linux/completion.h>
31#include <linux/hwmon-sysfs.h>
32#include <linux/qpnp/qpnp-adc.h>
33#include <linux/platform_device.h>
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -070034#include <linux/wakelock.h>
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070035
36/* QPNP IADC register definition */
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070037#define QPNP_IADC_REVISION1 0x0
38#define QPNP_IADC_REVISION2 0x1
39#define QPNP_IADC_REVISION3 0x2
40#define QPNP_IADC_REVISION4 0x3
41#define QPNP_IADC_PERPH_TYPE 0x4
42#define QPNP_IADC_PERH_SUBTYPE 0x5
43
44#define QPNP_IADC_SUPPORTED_REVISION2 1
45
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070046#define QPNP_STATUS1 0x8
47#define QPNP_STATUS1_OP_MODE 4
48#define QPNP_STATUS1_MULTI_MEAS_EN BIT(3)
49#define QPNP_STATUS1_MEAS_INTERVAL_EN_STS BIT(2)
50#define QPNP_STATUS1_REQ_STS BIT(1)
51#define QPNP_STATUS1_EOC BIT(0)
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -070052#define QPNP_STATUS1_REQ_STS_EOC_MASK 0x3
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070053#define QPNP_STATUS2 0x9
54#define QPNP_STATUS2_CONV_SEQ_STATE_SHIFT 4
55#define QPNP_STATUS2_FIFO_NOT_EMPTY_FLAG BIT(1)
56#define QPNP_STATUS2_CONV_SEQ_TIMEOUT_STS BIT(0)
57#define QPNP_CONV_TIMEOUT_ERR 2
58
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070059#define QPNP_IADC_MODE_CTL 0x40
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070060#define QPNP_OP_MODE_SHIFT 4
61#define QPNP_USE_BMS_DATA BIT(4)
62#define QPNP_VADC_SYNCH_EN BIT(2)
63#define QPNP_OFFSET_RMV_EN BIT(1)
64#define QPNP_ADC_TRIM_EN BIT(0)
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070065#define QPNP_IADC_EN_CTL1 0x46
66#define QPNP_IADC_ADC_EN BIT(7)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070067#define QPNP_ADC_CH_SEL_CTL 0x48
68#define QPNP_ADC_DIG_PARAM 0x50
69#define QPNP_ADC_CLK_SEL_MASK 0x3
70#define QPNP_ADC_DEC_RATIO_SEL_MASK 0xc
71#define QPNP_ADC_DIG_DEC_RATIO_SEL_SHIFT 2
72
73#define QPNP_HW_SETTLE_DELAY 0x51
74#define QPNP_CONV_REQ 0x52
75#define QPNP_CONV_REQ_SET BIT(7)
76#define QPNP_CONV_SEQ_CTL 0x54
77#define QPNP_CONV_SEQ_HOLDOFF_SHIFT 4
78#define QPNP_CONV_SEQ_TRIG_CTL 0x55
79#define QPNP_FAST_AVG_CTL 0x5a
80
81#define QPNP_M0_LOW_THR_LSB 0x5c
82#define QPNP_M0_LOW_THR_MSB 0x5d
83#define QPNP_M0_HIGH_THR_LSB 0x5e
84#define QPNP_M0_HIGH_THR_MSB 0x5f
85#define QPNP_M1_LOW_THR_LSB 0x69
86#define QPNP_M1_LOW_THR_MSB 0x6a
87#define QPNP_M1_HIGH_THR_LSB 0x6b
88#define QPNP_M1_HIGH_THR_MSB 0x6c
89
90#define QPNP_DATA0 0x60
91#define QPNP_DATA1 0x61
92#define QPNP_CONV_TIMEOUT_ERR 2
93
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -070094#define QPNP_IADC_SEC_ACCESS 0xD0
95#define QPNP_IADC_SEC_ACCESS_DATA 0xA5
96#define QPNP_IADC_MSB_OFFSET 0xF2
97#define QPNP_IADC_LSB_OFFSET 0xF3
98#define QPNP_IADC_NOMINAL_RSENSE 0xF4
99#define QPNP_IADC_ATE_GAIN_CALIB_OFFSET 0xF5
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700100#define QPNP_INT_TEST_VAL 0xE1
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700101
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700102#define QPNP_IADC_ADC_CH_SEL_CTL 0x48
103#define QPNP_IADC_ADC_CHX_SEL_SHIFT 3
104
105#define QPNP_IADC_ADC_DIG_PARAM 0x50
106#define QPNP_IADC_CLK_SEL_SHIFT 1
107#define QPNP_IADC_DEC_RATIO_SEL 3
108
109#define QPNP_IADC_CONV_REQUEST 0x52
110#define QPNP_IADC_CONV_REQ BIT(7)
111
112#define QPNP_IADC_DATA0 0x60
113#define QPNP_IADC_DATA1 0x61
114
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -0700115#define QPNP_ADC_CONV_TIME_MIN 2000
116#define QPNP_ADC_CONV_TIME_MAX 2100
117#define QPNP_ADC_ERR_COUNT 20
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700118
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700119#define QPNP_ADC_GAIN_NV 17857
120#define QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL 0
121#define QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR 10000000
Siddartha Mohanadoss22618be2013-04-02 15:02:19 -0700122#define QPNP_IADC_NANO_VOLTS_FACTOR 1000000
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700123#define QPNP_IADC_CALIB_SECONDS 300000
124#define QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT 15625
125#define QPNP_IADC_DIE_TEMP_CALIB_OFFSET 5000
126
127#define QPNP_RAW_CODE_16_BIT_MSB_MASK 0xff00
128#define QPNP_RAW_CODE_16_BIT_LSB_MASK 0xff
129#define QPNP_BIT_SHIFT_8 8
130#define QPNP_RSENSE_MSB_SIGN_CHECK 0x80
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700131#define QPNP_ADC_COMPLETION_TIMEOUT HZ
Siddartha Mohanadoss18c4b9f2014-01-23 16:13:31 -0800132#define SMBB_BAT_IF_TRIM_CNST_RDS_MASK 0x7
133#define SMBB_BAT_IF_TRIM_CNST_RDS_MASK_CONST 2
134#define QPNP_IADC1_USR_TRIM2_ADC_FULLSCALE1_CONST 127
135#define QPNP_IADC_RSENSE_DEFAULT_VALUE 7800000
136#define QPNP_IADC_RSENSE_DEFAULT_TYPEB_GF 9000000
137#define QPNP_IADC_RSENSE_DEFAULT_TYPEB_SMIC 9700000
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700138
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700139struct qpnp_iadc_comp {
140 bool ext_rsense;
141 u8 id;
142 u8 sys_gain;
Xiaozhe Shif84c8bb2013-07-30 12:22:03 -0700143 u8 revision_dig_major;
144 u8 revision_ana_minor;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700145};
146
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700147struct qpnp_iadc_chip {
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -0700148 struct device *dev;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700149 struct qpnp_adc_drv *adc;
150 int32_t rsense;
Siddartha Mohanadosse70010b2013-04-04 14:51:41 -0700151 bool external_rsense;
Siddartha Mohanadoss18c4b9f2014-01-23 16:13:31 -0800152 bool default_internal_rsense;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700153 struct device *iadc_hwmon;
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700154 struct list_head list;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700155 int64_t die_temp;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700156 struct delayed_work iadc_work;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800157 bool iadc_mode_sel;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700158 struct qpnp_iadc_comp iadc_comp;
Siddartha Mohanadoss3cb2b6b2013-06-21 12:07:05 -0700159 struct qpnp_vadc_chip *vadc_dev;
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700160 struct work_struct trigger_completion_work;
Abhijeet Dharmapurikar84b13dd2013-07-08 18:43:56 -0700161 bool skip_auto_calibrations;
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -0700162 bool iadc_poll_eoc;
Siddartha Mohanadoss18c4b9f2014-01-23 16:13:31 -0800163 u16 batt_id_trim_cnst_rds;
164 int rds_trim_default_type;
165 bool rds_trim_default_check;
166 int32_t rsense_workaround_value;
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -0700167 struct sensor_device_attribute sens_attr[0];
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700168};
169
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700170LIST_HEAD(qpnp_iadc_device_list);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700171
Siddartha Mohanadoss18c4b9f2014-01-23 16:13:31 -0800172enum qpnp_iadc_rsense_rds_workaround {
173 QPNP_IADC_RDS_DEFAULT_TYPEA,
174 QPNP_IADC_RDS_DEFAULT_TYPEB,
175};
176
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700177static int32_t qpnp_iadc_read_reg(struct qpnp_iadc_chip *iadc,
178 uint32_t reg, u8 *data)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700179{
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700180 int rc;
181
182 rc = spmi_ext_register_readl(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700183 (iadc->adc->offset + reg), data, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700184 if (rc < 0) {
185 pr_err("qpnp iadc read reg %d failed with %d\n", reg, rc);
186 return rc;
187 }
188
189 return 0;
190}
191
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700192static int32_t qpnp_iadc_write_reg(struct qpnp_iadc_chip *iadc,
193 uint32_t reg, u8 data)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700194{
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700195 int rc;
196 u8 *buf;
197
198 buf = &data;
199 rc = spmi_ext_register_writel(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700200 (iadc->adc->offset + reg), buf, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700201 if (rc < 0) {
202 pr_err("qpnp iadc write reg %d failed with %d\n", reg, rc);
203 return rc;
204 }
205
206 return 0;
207}
208
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700209static int qpnp_iadc_is_valid(struct qpnp_iadc_chip *iadc)
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800210{
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700211 struct qpnp_iadc_chip *iadc_chip = NULL;
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800212
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700213 list_for_each_entry(iadc_chip, &qpnp_iadc_device_list, list)
214 if (iadc == iadc_chip)
215 return 0;
216
217 return -EINVAL;
218}
219
220static void qpnp_iadc_trigger_completion(struct work_struct *work)
221{
222 struct qpnp_iadc_chip *iadc = container_of(work,
223 struct qpnp_iadc_chip, trigger_completion_work);
224
225 if (qpnp_iadc_is_valid(iadc) < 0)
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800226 return;
227
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800228 complete(&iadc->adc->adc_rslt_completion);
229
230 return;
231}
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800232
233static irqreturn_t qpnp_iadc_isr(int irq, void *dev_id)
234{
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700235 struct qpnp_iadc_chip *iadc = dev_id;
236
237 schedule_work(&iadc->trigger_completion_work);
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800238
239 return IRQ_HANDLED;
240}
241
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700242static int32_t qpnp_iadc_enable(struct qpnp_iadc_chip *dev, bool state)
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800243{
244 int rc = 0;
245 u8 data = 0;
246
247 data = QPNP_IADC_ADC_EN;
248 if (state) {
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700249 rc = qpnp_iadc_write_reg(dev, QPNP_IADC_EN_CTL1,
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800250 data);
251 if (rc < 0) {
252 pr_err("IADC enable failed\n");
253 return rc;
254 }
255 } else {
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700256 rc = qpnp_iadc_write_reg(dev, QPNP_IADC_EN_CTL1,
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800257 (~data & QPNP_IADC_ADC_EN));
258 if (rc < 0) {
259 pr_err("IADC disable failed\n");
260 return rc;
261 }
262 }
263
264 return 0;
265}
266
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700267static int32_t qpnp_iadc_status_debug(struct qpnp_iadc_chip *dev)
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800268{
269 int rc = 0;
270 u8 mode = 0, status1 = 0, chan = 0, dig = 0, en = 0;
271
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700272 rc = qpnp_iadc_read_reg(dev, QPNP_IADC_MODE_CTL, &mode);
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800273 if (rc < 0) {
274 pr_err("mode ctl register read failed with %d\n", rc);
275 return rc;
276 }
277
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700278 rc = qpnp_iadc_read_reg(dev, QPNP_ADC_DIG_PARAM, &dig);
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800279 if (rc < 0) {
280 pr_err("digital param read failed with %d\n", rc);
281 return rc;
282 }
283
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700284 rc = qpnp_iadc_read_reg(dev, QPNP_IADC_ADC_CH_SEL_CTL, &chan);
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800285 if (rc < 0) {
286 pr_err("channel read failed with %d\n", rc);
287 return rc;
288 }
289
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700290 rc = qpnp_iadc_read_reg(dev, QPNP_STATUS1, &status1);
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800291 if (rc < 0) {
292 pr_err("status1 read failed with %d\n", rc);
293 return rc;
294 }
295
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700296 rc = qpnp_iadc_read_reg(dev, QPNP_IADC_EN_CTL1, &en);
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800297 if (rc < 0) {
298 pr_err("en read failed with %d\n", rc);
299 return rc;
300 }
301
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700302 pr_debug("EOC not set with status:%x, dig:%x, ch:%x, mode:%x, en:%x\n",
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800303 status1, dig, chan, mode, en);
304
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700305 rc = qpnp_iadc_enable(dev, false);
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800306 if (rc < 0) {
307 pr_err("IADC disable failed with %d\n", rc);
308 return rc;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700309 }
310
311 return 0;
312}
313
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700314static int32_t qpnp_iadc_read_conversion_result(struct qpnp_iadc_chip *iadc,
315 int16_t *data)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700316{
317 uint8_t rslt_lsb, rslt_msb;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700318 uint16_t rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700319 int32_t rc;
320
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700321 rc = qpnp_iadc_read_reg(iadc, QPNP_IADC_DATA0, &rslt_lsb);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700322 if (rc < 0) {
323 pr_err("qpnp adc result read failed with %d\n", rc);
324 return rc;
325 }
326
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700327 rc = qpnp_iadc_read_reg(iadc, QPNP_IADC_DATA1, &rslt_msb);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700328 if (rc < 0) {
329 pr_err("qpnp adc result read failed with %d\n", rc);
330 return rc;
331 }
332
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700333 rslt = (rslt_msb << 8) | rslt_lsb;
334 *data = rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700335
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700336 rc = qpnp_iadc_enable(iadc, false);
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700337 if (rc)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700338 return rc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700339
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700340 return 0;
341}
342
Siddartha Mohanadoss93761842013-09-11 17:46:54 -0700343#define QPNP_IADC_PM8026_2_REV2 4
344#define QPNP_IADC_PM8026_2_REV3 2
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700345
346#define QPNP_COEFF_1 969000
347#define QPNP_COEFF_2 32
348#define QPNP_COEFF_3_TYPEA 1700000
349#define QPNP_COEFF_3_TYPEB 1000000
350#define QPNP_COEFF_4 100
Siddartha Mohanadoss28473be2013-09-03 15:46:26 -0700351#define QPNP_COEFF_5 15
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700352#define QPNP_COEFF_6 100000
Siddartha Mohanadoss28473be2013-09-03 15:46:26 -0700353#define QPNP_COEFF_7 21
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700354#define QPNP_COEFF_8 100000000
355#define QPNP_COEFF_9 38
356#define QPNP_COEFF_10 40
357#define QPNP_COEFF_11 7
358#define QPNP_COEFF_12 11
359#define QPNP_COEFF_13 37
360#define QPNP_COEFF_14 39
361#define QPNP_COEFF_15 9
362#define QPNP_COEFF_16 11
363#define QPNP_COEFF_17 851200
364#define QPNP_COEFF_18 296500
365#define QPNP_COEFF_19 222400
366#define QPNP_COEFF_20 813800
367#define QPNP_COEFF_21 1059100
368#define QPNP_COEFF_22 5000000
369#define QPNP_COEFF_23 3722500
370#define QPNP_COEFF_24 84
Siddartha Mohanadoss93761842013-09-11 17:46:54 -0700371#define QPNP_COEFF_25 33
372#define QPNP_COEFF_26 22
Xiaozhe Shi80754222013-10-30 14:11:41 -0700373#define QPNP_COEFF_27 53
374#define QPNP_COEFF_28 48
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700375
376static int32_t qpnp_iadc_comp(int64_t *result, struct qpnp_iadc_chip *iadc,
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700377 int64_t die_temp)
378{
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700379 int64_t temp_var = 0, sys_gain_coeff = 0, old;
380 int32_t coeff_a = 0, coeff_b = 0;
Siddartha Mohanadoss93761842013-09-11 17:46:54 -0700381 int version = 0;
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700382
Siddartha Mohanadoss93761842013-09-11 17:46:54 -0700383 version = qpnp_adc_get_revid_version(iadc->dev);
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700384 if (version == -EINVAL)
385 return 0;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700386
Xiaozhe Shi62ad5e12013-05-13 12:37:41 -0700387 old = *result;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700388 *result = *result * 1000000;
389
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700390 if (iadc->iadc_comp.sys_gain > 127)
391 sys_gain_coeff = -QPNP_COEFF_6 *
392 (iadc->iadc_comp.sys_gain - 128);
393 else
394 sys_gain_coeff = QPNP_COEFF_6 *
395 iadc->iadc_comp.sys_gain;
396
397 switch (version) {
Siddartha Mohanadoss93761842013-09-11 17:46:54 -0700398 case QPNP_REV_ID_8941_3_1:
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700399 switch (iadc->iadc_comp.id) {
400 case COMP_ID_GF:
401 if (!iadc->iadc_comp.ext_rsense) {
402 /* internal rsense */
403 coeff_a = QPNP_COEFF_2;
404 coeff_b = -QPNP_COEFF_3_TYPEA;
405 } else {
406 if (*result < 0) {
407 /* charge */
408 coeff_a = QPNP_COEFF_5;
409 coeff_b = QPNP_COEFF_6;
410 } else {
411 /* discharge */
412 coeff_a = -QPNP_COEFF_7;
413 coeff_b = QPNP_COEFF_6;
414 }
415 }
416 break;
417 case COMP_ID_TSMC:
418 default:
419 if (!iadc->iadc_comp.ext_rsense) {
420 /* internal rsense */
421 coeff_a = QPNP_COEFF_2;
422 coeff_b = -QPNP_COEFF_3_TYPEB;
423 } else {
424 if (*result < 0) {
425 /* charge */
426 coeff_a = QPNP_COEFF_5;
427 coeff_b = QPNP_COEFF_6;
428 } else {
429 /* discharge */
430 coeff_a = -QPNP_COEFF_7;
431 coeff_b = QPNP_COEFF_6;
432 }
433 }
434 break;
435 }
436 break;
Siddartha Mohanadoss93761842013-09-11 17:46:54 -0700437 case QPNP_REV_ID_8026_2_1:
438 switch (iadc->iadc_comp.id) {
439 case COMP_ID_GF:
440 if (!iadc->iadc_comp.ext_rsense) {
441 /* internal rsense */
442 if (*result < 0) {
443 /* charge */
444 coeff_a = 0;
445 coeff_b = 0;
446 } else {
447 coeff_a = QPNP_COEFF_25;
448 coeff_b = 0;
449 }
450 } else {
451 if (*result < 0) {
452 /* charge */
453 coeff_a = 0;
454 coeff_b = 0;
455 } else {
456 /* discharge */
457 coeff_a = 0;
458 coeff_b = 0;
459 }
460 }
461 break;
462 case COMP_ID_TSMC:
463 default:
464 if (!iadc->iadc_comp.ext_rsense) {
465 /* internal rsense */
466 if (*result < 0) {
467 /* charge */
468 coeff_a = 0;
469 coeff_b = 0;
470 } else {
471 coeff_a = QPNP_COEFF_26;
472 coeff_b = 0;
473 }
474 } else {
475 if (*result < 0) {
476 /* charge */
477 coeff_a = 0;
478 coeff_b = 0;
479 } else {
480 /* discharge */
481 coeff_a = 0;
482 coeff_b = 0;
483 }
484 }
485 break;
486 }
487 break;
488 case QPNP_REV_ID_8026_1_0:
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700489 /* pm8026 rev 1.0 */
490 switch (iadc->iadc_comp.id) {
491 case COMP_ID_GF:
492 if (!iadc->iadc_comp.ext_rsense) {
493 /* internal rsense */
494 if (*result < 0) {
495 /* charge */
496 coeff_a = QPNP_COEFF_9;
497 coeff_b = -QPNP_COEFF_17;
498 } else {
499 coeff_a = QPNP_COEFF_10;
500 coeff_b = QPNP_COEFF_18;
501 }
502 } else {
503 if (*result < 0) {
504 /* charge */
505 coeff_a = -QPNP_COEFF_11;
506 coeff_b = 0;
507 } else {
508 /* discharge */
509 coeff_a = -QPNP_COEFF_17;
510 coeff_b = -QPNP_COEFF_19;
511 }
512 }
513 break;
514 case COMP_ID_TSMC:
515 default:
516 if (!iadc->iadc_comp.ext_rsense) {
517 /* internal rsense */
518 if (*result < 0) {
519 /* charge */
520 coeff_a = QPNP_COEFF_13;
521 coeff_b = -QPNP_COEFF_20;
522 } else {
523 coeff_a = QPNP_COEFF_14;
524 coeff_b = QPNP_COEFF_21;
525 }
526 } else {
527 if (*result < 0) {
528 /* charge */
529 coeff_a = -QPNP_COEFF_15;
530 coeff_b = 0;
531 } else {
532 /* discharge */
533 coeff_a = -QPNP_COEFF_12;
534 coeff_b = -QPNP_COEFF_19;
535 }
536 }
537 break;
538 }
539 break;
Siddartha Mohanadoss93761842013-09-11 17:46:54 -0700540 case QPNP_REV_ID_8110_1_0:
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700541 /* pm8110 rev 1.0 */
542 switch (iadc->iadc_comp.id) {
543 case COMP_ID_GF:
544 if (!iadc->iadc_comp.ext_rsense) {
545 /* internal rsense */
546 if (*result < 0) {
547 /* charge */
548 coeff_a = QPNP_COEFF_24;
549 coeff_b = -QPNP_COEFF_22;
550 } else {
551 coeff_a = QPNP_COEFF_24;
552 coeff_b = -QPNP_COEFF_23;
553 }
554 }
555 break;
556 case COMP_ID_SMIC:
557 default:
558 if (!iadc->iadc_comp.ext_rsense) {
559 /* internal rsense */
560 if (*result < 0) {
561 /* charge */
562 coeff_a = QPNP_COEFF_24;
563 coeff_b = -QPNP_COEFF_22;
564 } else {
565 coeff_a = QPNP_COEFF_24;
566 coeff_b = -QPNP_COEFF_23;
567 }
568 }
569 break;
570 }
571 break;
Xiaozhe Shi80754222013-10-30 14:11:41 -0700572 case QPNP_REV_ID_8110_2_0:
573 die_temp -= 25000;
574 /* pm8110 rev 2.0 */
575 switch (iadc->iadc_comp.id) {
576 case COMP_ID_GF:
577 if (!iadc->iadc_comp.ext_rsense) {
578 /* internal rsense */
579 if (*result < 0) {
580 /* charge */
581 coeff_a = 0;
582 coeff_b = 0;
583 } else {
584 coeff_a = QPNP_COEFF_27;
585 coeff_b = 0;
586 }
587 }
588 break;
589 case COMP_ID_SMIC:
590 default:
591 if (!iadc->iadc_comp.ext_rsense) {
592 /* internal rsense */
593 if (*result < 0) {
594 /* charge */
595 coeff_a = 0;
596 coeff_b = 0;
597 } else {
598 coeff_a = QPNP_COEFF_28;
599 coeff_b = 0;
600 }
601 }
602 break;
603 }
604 break;
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700605 default:
Siddartha Mohanadoss93761842013-09-11 17:46:54 -0700606 case QPNP_REV_ID_8026_2_0:
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700607 /* pm8026 rev 1.0 */
608 coeff_a = 0;
609 coeff_b = 0;
610 break;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700611 }
612
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700613 temp_var = (coeff_a * die_temp) + coeff_b;
614 temp_var = div64_s64(temp_var, QPNP_COEFF_4);
Siddartha Mohanadoss28473be2013-09-03 15:46:26 -0700615 temp_var = 1000 * (1000000 - temp_var);
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700616
617 if (!iadc->iadc_comp.ext_rsense) {
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700618 /* internal rsense */
Siddartha Mohanadoss28473be2013-09-03 15:46:26 -0700619 *result = div64_s64(*result * 1000, temp_var);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700620 }
621
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700622 if (iadc->iadc_comp.ext_rsense) {
623 /* external rsense */
624 sys_gain_coeff = (1000000 +
625 div64_s64(sys_gain_coeff, QPNP_COEFF_4));
Siddartha Mohanadoss28473be2013-09-03 15:46:26 -0700626 temp_var = div64_s64(temp_var * sys_gain_coeff, 1000000);
Siddartha Mohanadoss54bbfce2013-08-21 22:02:51 -0700627 *result = div64_s64(*result * 1000, temp_var);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700628 }
Xiaozhe Shi62ad5e12013-05-13 12:37:41 -0700629 pr_debug("%lld compensated into %lld\n", old, *result);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700630
631 return 0;
632}
633
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700634int32_t qpnp_iadc_comp_result(struct qpnp_iadc_chip *iadc, int64_t *result)
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700635{
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700636 return qpnp_iadc_comp(result, iadc, iadc->die_temp);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700637}
638EXPORT_SYMBOL(qpnp_iadc_comp_result);
639
Siddartha Mohanadoss18c4b9f2014-01-23 16:13:31 -0800640static int qpnp_iadc_rds_trim_update_check(struct qpnp_iadc_chip *iadc)
641{
642 int rc = 0;
643 u8 trim2_val = 0, smbb_batt_trm_data = 0;
644
645 if (!iadc->rds_trim_default_check) {
646 pr_debug("No internal rds trim check needed\n");
647 return 0;
648 }
649
650 rc = qpnp_iadc_read_reg(iadc, QPNP_IADC_NOMINAL_RSENSE, &trim2_val);
651 if (rc < 0) {
652 pr_err("qpnp adc trim2_fullscale1 reg read failed %d\n", rc);
653 return rc;
654 }
655
656 rc = spmi_ext_register_readl(iadc->adc->spmi->ctrl, iadc->adc->slave,
657 iadc->batt_id_trim_cnst_rds, &smbb_batt_trm_data, 1);
658 if (rc < 0) {
659 pr_err("batt_id trim_cnst rds reg read failed %d\n", rc);
660 return rc;
661 }
662
663 pr_debug("n_trim:0x%x smb_trm:0x%x\n", trim2_val, smbb_batt_trm_data);
664
665 if (iadc->rds_trim_default_type == QPNP_IADC_RDS_DEFAULT_TYPEA) {
666 if (((smbb_batt_trm_data & SMBB_BAT_IF_TRIM_CNST_RDS_MASK) ==
667 SMBB_BAT_IF_TRIM_CNST_RDS_MASK_CONST) &&
668 (trim2_val == QPNP_IADC1_USR_TRIM2_ADC_FULLSCALE1_CONST)) {
669 iadc->rsense_workaround_value =
670 QPNP_IADC_RSENSE_DEFAULT_VALUE;
671 iadc->default_internal_rsense = true;
672 }
673 } else if (iadc->rds_trim_default_type ==
674 QPNP_IADC_RDS_DEFAULT_TYPEB) {
675 if (((smbb_batt_trm_data & SMBB_BAT_IF_TRIM_CNST_RDS_MASK) >=
676 SMBB_BAT_IF_TRIM_CNST_RDS_MASK_CONST) &&
677 (trim2_val == QPNP_IADC1_USR_TRIM2_ADC_FULLSCALE1_CONST)) {
678 iadc->rsense_workaround_value =
679 QPNP_IADC_RSENSE_DEFAULT_VALUE;
680 iadc->default_internal_rsense = true;
681 } else if (((smbb_batt_trm_data &
682 SMBB_BAT_IF_TRIM_CNST_RDS_MASK)
683 < SMBB_BAT_IF_TRIM_CNST_RDS_MASK_CONST) &&
684 (trim2_val ==
685 QPNP_IADC1_USR_TRIM2_ADC_FULLSCALE1_CONST)) {
686 if (iadc->iadc_comp.id == COMP_ID_GF) {
687 iadc->rsense_workaround_value =
688 QPNP_IADC_RSENSE_DEFAULT_TYPEB_GF;
689 iadc->default_internal_rsense = true;
690 } else if (iadc->iadc_comp.id == COMP_ID_SMIC) {
691 iadc->rsense_workaround_value =
692 QPNP_IADC_RSENSE_DEFAULT_TYPEB_SMIC;
693 iadc->default_internal_rsense = true;
694 }
695 }
696 }
697
698 return 0;
699}
700
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700701static int32_t qpnp_iadc_comp_info(struct qpnp_iadc_chip *iadc)
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700702{
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700703 int rc = 0;
704
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700705 rc = qpnp_iadc_read_reg(iadc, QPNP_INT_TEST_VAL, &iadc->iadc_comp.id);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700706 if (rc < 0) {
707 pr_err("qpnp adc comp id failed with %d\n", rc);
708 return rc;
709 }
710
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700711 rc = qpnp_iadc_read_reg(iadc, QPNP_IADC_REVISION2,
Xiaozhe Shif84c8bb2013-07-30 12:22:03 -0700712 &iadc->iadc_comp.revision_dig_major);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700713 if (rc < 0) {
Xiaozhe Shif84c8bb2013-07-30 12:22:03 -0700714 pr_err("qpnp adc revision2 read failed with %d\n", rc);
715 return rc;
716 }
717
718 rc = qpnp_iadc_read_reg(iadc, QPNP_IADC_REVISION3,
719 &iadc->iadc_comp.revision_ana_minor);
720 if (rc < 0) {
721 pr_err("qpnp adc revision3 read failed with %d\n", rc);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700722 return rc;
723 }
724
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700725 rc = qpnp_iadc_read_reg(iadc, QPNP_IADC_ATE_GAIN_CALIB_OFFSET,
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700726 &iadc->iadc_comp.sys_gain);
Siddartha Mohanadoss7bea8442013-06-17 17:50:22 -0700727 if (rc < 0) {
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700728 pr_err("full scale read failed with %d\n", rc);
Siddartha Mohanadoss7bea8442013-06-17 17:50:22 -0700729 return rc;
730 }
731
732 if (iadc->external_rsense)
733 iadc->iadc_comp.ext_rsense = true;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700734
Xiaozhe Shif84c8bb2013-07-30 12:22:03 -0700735 pr_debug("fab id = %u, revision_dig_major = %u, revision_ana_minor = %u sys gain = %u, external_rsense = %d\n",
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700736 iadc->iadc_comp.id,
Xiaozhe Shif84c8bb2013-07-30 12:22:03 -0700737 iadc->iadc_comp.revision_dig_major,
738 iadc->iadc_comp.revision_ana_minor,
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700739 iadc->iadc_comp.sys_gain,
740 iadc->iadc_comp.ext_rsense);
741 return rc;
742}
743
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700744static int32_t qpnp_iadc_configure(struct qpnp_iadc_chip *iadc,
745 enum qpnp_iadc_channels channel,
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800746 uint16_t *raw_code, uint32_t mode_sel)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700747{
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700748 u8 qpnp_iadc_mode_reg = 0, qpnp_iadc_ch_sel_reg = 0;
749 u8 qpnp_iadc_conv_req = 0, qpnp_iadc_dig_param_reg = 0;
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -0700750 u8 status1 = 0;
751 uint32_t count = 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700752 int32_t rc = 0;
753
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700754 qpnp_iadc_ch_sel_reg = channel;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700755
756 qpnp_iadc_dig_param_reg |= iadc->adc->amux_prop->decimation <<
757 QPNP_IADC_DEC_RATIO_SEL;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800758 if (iadc->iadc_mode_sel)
759 qpnp_iadc_mode_reg |= (QPNP_ADC_TRIM_EN | QPNP_VADC_SYNCH_EN);
760 else
761 qpnp_iadc_mode_reg |= QPNP_ADC_TRIM_EN;
762
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700763 qpnp_iadc_conv_req = QPNP_IADC_CONV_REQ;
764
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700765 rc = qpnp_iadc_write_reg(iadc, QPNP_IADC_MODE_CTL, qpnp_iadc_mode_reg);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700766 if (rc) {
767 pr_err("qpnp adc read adc failed with %d\n", rc);
768 return rc;
769 }
770
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700771 rc = qpnp_iadc_write_reg(iadc, QPNP_IADC_ADC_CH_SEL_CTL,
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700772 qpnp_iadc_ch_sel_reg);
773 if (rc) {
774 pr_err("qpnp adc read adc failed with %d\n", rc);
775 return rc;
776 }
777
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700778 rc = qpnp_iadc_write_reg(iadc, QPNP_ADC_DIG_PARAM,
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700779 qpnp_iadc_dig_param_reg);
780 if (rc) {
781 pr_err("qpnp adc read adc failed with %d\n", rc);
782 return rc;
783 }
784
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700785 rc = qpnp_iadc_write_reg(iadc, QPNP_HW_SETTLE_DELAY,
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700786 iadc->adc->amux_prop->hw_settle_time);
787 if (rc < 0) {
788 pr_err("qpnp adc configure error for hw settling time setup\n");
789 return rc;
790 }
791
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700792 rc = qpnp_iadc_write_reg(iadc, QPNP_FAST_AVG_CTL,
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700793 iadc->adc->amux_prop->fast_avg_setup);
794 if (rc < 0) {
795 pr_err("qpnp adc fast averaging configure error\n");
796 return rc;
797 }
798
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -0700799 if (!iadc->iadc_poll_eoc)
800 INIT_COMPLETION(iadc->adc->adc_rslt_completion);
Siddartha Mohanadoss3f219c42013-04-02 11:01:28 -0700801
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700802 rc = qpnp_iadc_enable(iadc, true);
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700803 if (rc)
804 return rc;
805
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700806 rc = qpnp_iadc_write_reg(iadc, QPNP_CONV_REQ, qpnp_iadc_conv_req);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700807 if (rc) {
808 pr_err("qpnp adc read adc failed with %d\n", rc);
809 return rc;
810 }
811
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -0700812 if (iadc->iadc_poll_eoc) {
813 while (status1 != QPNP_STATUS1_EOC) {
814 rc = qpnp_iadc_read_reg(iadc, QPNP_STATUS1, &status1);
815 if (rc < 0)
816 return rc;
817 status1 &= QPNP_STATUS1_REQ_STS_EOC_MASK;
818 usleep_range(QPNP_ADC_CONV_TIME_MIN,
819 QPNP_ADC_CONV_TIME_MAX);
820 count++;
821 if (count > QPNP_ADC_ERR_COUNT) {
822 pr_err("retry error exceeded\n");
823 rc = qpnp_iadc_status_debug(iadc);
824 if (rc < 0)
825 pr_err("IADC status debug failed\n");
826 rc = -EINVAL;
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800827 return rc;
828 }
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -0700829 }
830 } else {
831 rc = wait_for_completion_timeout(
832 &iadc->adc->adc_rslt_completion,
833 QPNP_ADC_COMPLETION_TIMEOUT);
834 if (!rc) {
835 rc = qpnp_iadc_read_reg(iadc, QPNP_STATUS1, &status1);
836 if (rc < 0)
837 return rc;
838 status1 &= QPNP_STATUS1_REQ_STS_EOC_MASK;
839 if (status1 == QPNP_STATUS1_EOC)
840 pr_debug("End of conversion status set\n");
841 else {
842 rc = qpnp_iadc_status_debug(iadc);
843 if (rc < 0) {
844 pr_err("status debug failed %d\n", rc);
845 return rc;
846 }
847 return -EINVAL;
848 }
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700849 }
850 }
851
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700852 rc = qpnp_iadc_read_conversion_result(iadc, raw_code);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700853 if (rc) {
854 pr_err("qpnp adc read adc failed with %d\n", rc);
855 return rc;
856 }
857
858 return 0;
859}
860
Abhijeet Dharmapurikar29005fa2013-07-15 17:57:27 -0700861#define IADC_CENTER 0xC000
862#define IADC_READING_RESOLUTION_N 542535
863#define IADC_READING_RESOLUTION_D 100000
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700864static int32_t qpnp_convert_raw_offset_voltage(struct qpnp_iadc_chip *iadc)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700865{
Abhijeet Dharmapurikar29005fa2013-07-15 17:57:27 -0700866 s64 numerator;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700867
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800868 if ((iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw) == 0) {
869 pr_err("raw offset errors! raw_gain:0x%x and raw_offset:0x%x\n",
870 iadc->adc->calib.gain_raw, iadc->adc->calib.offset_raw);
871 return -EINVAL;
872 }
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700873
Abhijeet Dharmapurikar29005fa2013-07-15 17:57:27 -0700874 numerator = iadc->adc->calib.offset_raw - IADC_CENTER;
875 numerator *= IADC_READING_RESOLUTION_N;
876 iadc->adc->calib.offset_uv = div_s64(numerator,
877 IADC_READING_RESOLUTION_D);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700878
Abhijeet Dharmapurikar29005fa2013-07-15 17:57:27 -0700879 numerator = iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw;
880 numerator *= IADC_READING_RESOLUTION_N;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700881
Abhijeet Dharmapurikar29005fa2013-07-15 17:57:27 -0700882 iadc->adc->calib.gain_uv = div_s64(numerator,
883 IADC_READING_RESOLUTION_D);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700884
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -0700885 pr_debug("gain_uv:%d offset_uv:%d\n",
886 iadc->adc->calib.gain_uv, iadc->adc->calib.offset_uv);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700887 return 0;
888}
889
Xiaozhe Shif84c8bb2013-07-30 12:22:03 -0700890#define IADC_IDEAL_RAW_GAIN 3291
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700891int32_t qpnp_iadc_calibrate_for_trim(struct qpnp_iadc_chip *iadc,
892 bool batfet_closed)
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700893{
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700894 uint8_t rslt_lsb, rslt_msb;
895 int32_t rc = 0;
896 uint16_t raw_data;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800897 uint32_t mode_sel = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700898
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700899 if (qpnp_iadc_is_valid(iadc) < 0)
Siddartha Mohanadossce7694c2013-07-08 16:47:28 -0700900 return -EPROBE_DEFER;
901
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800902 mutex_lock(&iadc->adc->adc_lock);
903
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -0700904 if (iadc->iadc_poll_eoc) {
905 pr_debug("acquiring iadc eoc wakelock\n");
906 pm_stay_awake(iadc->dev);
907 }
908
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700909 rc = qpnp_iadc_configure(iadc, GAIN_CALIBRATION_17P857MV,
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800910 &raw_data, mode_sel);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700911 if (rc < 0) {
912 pr_err("qpnp adc result read failed with %d\n", rc);
913 goto fail;
914 }
915
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700916 iadc->adc->calib.gain_raw = raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700917
Abhijeet Dharmapurikar0ef9b5c2013-07-15 18:24:38 -0700918 /*
919 * there is a features in the BMS where if the batfet is opened
920 * the BMS reads from INTERNAL_RSENSE (channel 0) actually go to
921 * OFFSET_CALIBRATION_CSP_CSN (channel 5). Hence if batfet is opened
922 * we have to calibrate based on OFFSET_CALIBRATION_CSP_CSN even for
923 * internal rsense.
924 */
925 if (!batfet_closed || iadc->external_rsense) {
Siddartha Mohanadossce7694c2013-07-08 16:47:28 -0700926 /* external offset calculation */
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700927 rc = qpnp_iadc_configure(iadc, OFFSET_CALIBRATION_CSP_CSN,
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800928 &raw_data, mode_sel);
Siddartha Mohanadossce7694c2013-07-08 16:47:28 -0700929 if (rc < 0) {
930 pr_err("qpnp adc result read failed with %d\n", rc);
931 goto fail;
932 }
933 } else {
934 /* internal offset calculation */
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700935 rc = qpnp_iadc_configure(iadc, OFFSET_CALIBRATION_CSP2_CSN2,
Siddartha Mohanadossce7694c2013-07-08 16:47:28 -0700936 &raw_data, mode_sel);
937 if (rc < 0) {
938 pr_err("qpnp adc result read failed with %d\n", rc);
939 goto fail;
940 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700941 }
942
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700943 iadc->adc->calib.offset_raw = raw_data;
944 if (rc < 0) {
945 pr_err("qpnp adc offset/gain calculation failed\n");
946 goto fail;
947 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700948
Siddartha Mohanadossc6921682013-08-07 08:45:41 -0700949 if (iadc->iadc_comp.revision_dig_major == QPNP_IADC_PM8026_2_REV2
950 && iadc->iadc_comp.revision_ana_minor ==
951 QPNP_IADC_PM8026_2_REV3)
Xiaozhe Shif84c8bb2013-07-30 12:22:03 -0700952 iadc->adc->calib.gain_raw =
953 iadc->adc->calib.offset_raw + IADC_IDEAL_RAW_GAIN;
954
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -0700955 pr_debug("raw gain:0x%x, raw offset:0x%x\n",
956 iadc->adc->calib.gain_raw, iadc->adc->calib.offset_raw);
957
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700958 rc = qpnp_convert_raw_offset_voltage(iadc);
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800959 if (rc < 0) {
960 pr_err("qpnp raw_voltage conversion failed\n");
961 goto fail;
962 }
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700963
964 rslt_msb = (raw_data & QPNP_RAW_CODE_16_BIT_MSB_MASK) >>
965 QPNP_BIT_SHIFT_8;
966 rslt_lsb = raw_data & QPNP_RAW_CODE_16_BIT_LSB_MASK;
967
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -0700968 pr_debug("trim values:lsb:0x%x and msb:0x%x\n", rslt_lsb, rslt_msb);
969
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700970 rc = qpnp_iadc_write_reg(iadc, QPNP_IADC_SEC_ACCESS,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700971 QPNP_IADC_SEC_ACCESS_DATA);
972 if (rc < 0) {
973 pr_err("qpnp iadc configure error for sec access\n");
974 goto fail;
975 }
976
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700977 rc = qpnp_iadc_write_reg(iadc, QPNP_IADC_MSB_OFFSET,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700978 rslt_msb);
979 if (rc < 0) {
980 pr_err("qpnp iadc configure error for MSB write\n");
981 goto fail;
982 }
983
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700984 rc = qpnp_iadc_write_reg(iadc, QPNP_IADC_SEC_ACCESS,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700985 QPNP_IADC_SEC_ACCESS_DATA);
986 if (rc < 0) {
987 pr_err("qpnp iadc configure error for sec access\n");
988 goto fail;
989 }
990
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -0700991 rc = qpnp_iadc_write_reg(iadc, QPNP_IADC_LSB_OFFSET,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700992 rslt_lsb);
993 if (rc < 0) {
994 pr_err("qpnp iadc configure error for LSB write\n");
995 goto fail;
996 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700997fail:
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -0700998 if (iadc->iadc_poll_eoc) {
999 pr_debug("releasing iadc eoc wakelock\n");
1000 pm_relax(iadc->dev);
1001 }
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -08001002 mutex_unlock(&iadc->adc->adc_lock);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001003 return rc;
1004}
Siddartha Mohanadoss06673922013-03-27 11:14:19 -07001005EXPORT_SYMBOL(qpnp_iadc_calibrate_for_trim);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001006
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001007static void qpnp_iadc_work(struct work_struct *work)
1008{
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001009 struct qpnp_iadc_chip *iadc = container_of(work,
1010 struct qpnp_iadc_chip, iadc_work.work);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001011 int rc = 0;
1012
Abhijeet Dharmapurikar84b13dd2013-07-08 18:43:56 -07001013 if (!iadc->skip_auto_calibrations) {
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001014 rc = qpnp_iadc_calibrate_for_trim(iadc, true);
Abhijeet Dharmapurikar84b13dd2013-07-08 18:43:56 -07001015 if (rc)
1016 pr_debug("periodic IADC calibration failed\n");
1017 }
1018
1019 schedule_delayed_work(&iadc->iadc_work,
1020 round_jiffies_relative(msecs_to_jiffies
1021 (QPNP_IADC_CALIB_SECONDS)));
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001022 return;
1023}
1024
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001025static int32_t qpnp_iadc_version_check(struct qpnp_iadc_chip *iadc)
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001026{
1027 uint8_t revision;
1028 int rc;
1029
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001030 rc = qpnp_iadc_read_reg(iadc, QPNP_IADC_REVISION2, &revision);
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001031 if (rc < 0) {
1032 pr_err("qpnp adc result read failed with %d\n", rc);
1033 return rc;
1034 }
1035
1036 if (revision < QPNP_IADC_SUPPORTED_REVISION2) {
1037 pr_err("IADC Version not supported\n");
1038 return -EINVAL;
1039 }
1040
1041 return 0;
1042}
1043
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001044struct qpnp_iadc_chip *qpnp_get_iadc(struct device *dev, const char *name)
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001045{
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001046 struct qpnp_iadc_chip *iadc;
1047 struct device_node *node = NULL;
1048 char prop_name[QPNP_MAX_PROP_NAME_LEN];
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001049
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001050 snprintf(prop_name, QPNP_MAX_PROP_NAME_LEN, "qcom,%s-iadc", name);
1051
1052 node = of_parse_phandle(dev->of_node, prop_name, 0);
1053 if (node == NULL)
1054 return ERR_PTR(-ENODEV);
1055
1056 list_for_each_entry(iadc, &qpnp_iadc_device_list, list)
1057 if (iadc->adc->spmi->dev.of_node == node)
1058 return iadc;
1059 return ERR_PTR(-EPROBE_DEFER);
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001060}
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001061EXPORT_SYMBOL(qpnp_get_iadc);
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001062
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001063int32_t qpnp_iadc_get_rsense(struct qpnp_iadc_chip *iadc, int32_t *rsense)
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001064{
1065 uint8_t rslt_rsense;
Siddartha Mohanadoss58279542013-05-28 16:20:46 -07001066 int32_t rc = 0, sign_bit = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001067
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001068 if (qpnp_iadc_is_valid(iadc) < 0)
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -08001069 return -EPROBE_DEFER;
1070
Siddartha Mohanadoss58279542013-05-28 16:20:46 -07001071 if (iadc->external_rsense) {
Siddartha Mohanadosse70010b2013-04-04 14:51:41 -07001072 *rsense = iadc->rsense;
Siddartha Mohanadoss58279542013-05-28 16:20:46 -07001073 return rc;
1074 }
Siddartha Mohanadosse70010b2013-04-04 14:51:41 -07001075
Siddartha Mohanadoss18c4b9f2014-01-23 16:13:31 -08001076 if (iadc->default_internal_rsense) {
1077 *rsense = iadc->rsense_workaround_value;
1078 return rc;
1079 }
1080
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001081 rc = qpnp_iadc_read_reg(iadc, QPNP_IADC_NOMINAL_RSENSE, &rslt_rsense);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001082 if (rc < 0) {
1083 pr_err("qpnp adc rsense read failed with %d\n", rc);
1084 return rc;
1085 }
1086
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -07001087 pr_debug("rsense:0%x\n", rslt_rsense);
1088
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001089 if (rslt_rsense & QPNP_RSENSE_MSB_SIGN_CHECK)
1090 sign_bit = 1;
1091
1092 rslt_rsense &= ~QPNP_RSENSE_MSB_SIGN_CHECK;
1093
1094 if (sign_bit)
1095 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR -
1096 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
1097 else
1098 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR +
1099 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
1100
Siddartha Mohanadoss18c4b9f2014-01-23 16:13:31 -08001101 pr_debug("rsense value is %d\n", *rsense);
1102
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001103 return rc;
1104}
Xiaozhe Shi767fdb62013-01-10 15:09:08 -08001105EXPORT_SYMBOL(qpnp_iadc_get_rsense);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001106
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001107static int32_t qpnp_check_pmic_temp(struct qpnp_iadc_chip *iadc)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001108{
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001109 struct qpnp_vadc_result result_pmic_therm;
Siddartha Mohanadossd4e9edc2013-04-17 14:42:16 -07001110 int64_t die_temp_offset;
Siddartha Mohanadossd752e472013-02-26 18:30:14 -08001111 int rc = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001112
Siddartha Mohanadoss3cb2b6b2013-06-21 12:07:05 -07001113 rc = qpnp_vadc_read(iadc->vadc_dev, DIE_TEMP, &result_pmic_therm);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001114 if (rc < 0)
1115 return rc;
1116
Siddartha Mohanadossd4e9edc2013-04-17 14:42:16 -07001117 die_temp_offset = result_pmic_therm.physical -
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -07001118 iadc->die_temp;
Siddartha Mohanadossd4e9edc2013-04-17 14:42:16 -07001119 if (die_temp_offset < 0)
1120 die_temp_offset = -die_temp_offset;
1121
1122 if (die_temp_offset > QPNP_IADC_DIE_TEMP_CALIB_OFFSET) {
Abhijeet Dharmapurikar0ef9b5c2013-07-15 18:24:38 -07001123 iadc->die_temp = result_pmic_therm.physical;
Abhijeet Dharmapurikar84b13dd2013-07-08 18:43:56 -07001124 if (!iadc->skip_auto_calibrations) {
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001125 rc = qpnp_iadc_calibrate_for_trim(iadc, true);
Abhijeet Dharmapurikar84b13dd2013-07-08 18:43:56 -07001126 if (rc)
1127 pr_err("IADC calibration failed rc = %d\n", rc);
1128 }
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001129 }
1130
Siddartha Mohanadossd752e472013-02-26 18:30:14 -08001131 return rc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001132}
1133
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001134int32_t qpnp_iadc_read(struct qpnp_iadc_chip *iadc,
1135 enum qpnp_iadc_channels channel,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001136 struct qpnp_iadc_result *result)
1137{
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001138 int32_t rc, rsense_n_ohms, sign = 0, num, mode_sel = 0;
Siddartha Mohanadoss22618be2013-04-02 15:02:19 -07001139 int32_t rsense_u_ohms = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001140 int64_t result_current;
1141 uint16_t raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001142
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001143 if (qpnp_iadc_is_valid(iadc) < 0)
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001144 return -EPROBE_DEFER;
1145
Dipen Parmar454c4b12013-11-25 14:40:47 +05301146 if ((iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw) == 0) {
1147 pr_err("raw offset errors! run iadc calibration again\n");
1148 return -EINVAL;
1149 }
1150
Siddartha Mohanadoss797508e2013-11-22 16:28:30 -08001151 rc = qpnp_check_pmic_temp(iadc);
1152 if (rc) {
1153 pr_err("Error checking pmic therm temp\n");
1154 return rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001155 }
1156
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001157 mutex_lock(&iadc->adc->adc_lock);
1158
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -07001159 if (iadc->iadc_poll_eoc) {
1160 pr_debug("acquiring iadc eoc wakelock\n");
1161 pm_stay_awake(iadc->dev);
1162 }
1163
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001164 rc = qpnp_iadc_configure(iadc, channel, &raw_data, mode_sel);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001165 if (rc < 0) {
1166 pr_err("qpnp adc result read failed with %d\n", rc);
1167 goto fail;
1168 }
1169
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001170 rc = qpnp_iadc_get_rsense(iadc, &rsense_n_ohms);
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -07001171 pr_debug("current raw:0%x and rsense:%d\n",
1172 raw_data, rsense_n_ohms);
Siddartha Mohanadoss22618be2013-04-02 15:02:19 -07001173 rsense_u_ohms = rsense_n_ohms/1000;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001174 num = raw_data - iadc->adc->calib.offset_raw;
1175 if (num < 0) {
1176 sign = 1;
1177 num = -num;
1178 }
1179
1180 result->result_uv = (num * QPNP_ADC_GAIN_NV)/
1181 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
1182 result_current = result->result_uv;
1183 result_current *= QPNP_IADC_NANO_VOLTS_FACTOR;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -07001184 /* Intentional fall through. Process the result w/o comp */
Siddartha Mohanadoss22618be2013-04-02 15:02:19 -07001185 do_div(result_current, rsense_u_ohms);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001186
1187 if (sign) {
1188 result->result_uv = -result->result_uv;
1189 result_current = -result_current;
1190 }
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001191 rc = qpnp_iadc_comp_result(iadc, &result_current);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -07001192 if (rc < 0)
1193 pr_err("Error during compensating the IADC\n");
1194 rc = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001195
1196 result->result_ua = (int32_t) result_current;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001197fail:
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -07001198 if (iadc->iadc_poll_eoc) {
1199 pr_debug("releasing iadc eoc wakelock\n");
1200 pm_relax(iadc->dev);
1201 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001202 mutex_unlock(&iadc->adc->adc_lock);
1203
1204 return rc;
1205}
1206EXPORT_SYMBOL(qpnp_iadc_read);
1207
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001208int32_t qpnp_iadc_get_gain_and_offset(struct qpnp_iadc_chip *iadc,
1209 struct qpnp_iadc_calib *result)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001210{
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001211 int rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001212
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001213 if (qpnp_iadc_is_valid(iadc) < 0)
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001214 return -EPROBE_DEFER;
1215
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001216 rc = qpnp_check_pmic_temp(iadc);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001217 if (rc) {
1218 pr_err("Error checking pmic therm temp\n");
1219 return rc;
1220 }
1221
1222 mutex_lock(&iadc->adc->adc_lock);
1223 result->gain_raw = iadc->adc->calib.gain_raw;
1224 result->ideal_gain_nv = QPNP_ADC_GAIN_NV;
1225 result->gain_uv = iadc->adc->calib.gain_uv;
1226 result->offset_raw = iadc->adc->calib.offset_raw;
1227 result->ideal_offset_uv =
1228 QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL;
1229 result->offset_uv = iadc->adc->calib.offset_uv;
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -07001230 pr_debug("raw gain:0%x, raw offset:0%x\n",
1231 result->gain_raw, result->offset_raw);
1232 pr_debug("gain_uv:%d offset_uv:%d\n",
1233 result->gain_uv, result->offset_uv);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001234 mutex_unlock(&iadc->adc->adc_lock);
1235
1236 return 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001237}
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001238EXPORT_SYMBOL(qpnp_iadc_get_gain_and_offset);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001239
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001240int qpnp_iadc_skip_calibration(struct qpnp_iadc_chip *iadc)
Abhijeet Dharmapurikar84b13dd2013-07-08 18:43:56 -07001241{
Abhijeet Dharmapurikar84b13dd2013-07-08 18:43:56 -07001242 iadc->skip_auto_calibrations = true;
1243 return 0;
1244}
1245EXPORT_SYMBOL(qpnp_iadc_skip_calibration);
1246
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001247int qpnp_iadc_resume_calibration(struct qpnp_iadc_chip *iadc)
Abhijeet Dharmapurikar84b13dd2013-07-08 18:43:56 -07001248{
Abhijeet Dharmapurikar84b13dd2013-07-08 18:43:56 -07001249 iadc->skip_auto_calibrations = false;
1250 return 0;
1251}
1252EXPORT_SYMBOL(qpnp_iadc_resume_calibration);
1253
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001254int32_t qpnp_iadc_vadc_sync_read(struct qpnp_iadc_chip *iadc,
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001255 enum qpnp_iadc_channels i_channel, struct qpnp_iadc_result *i_result,
1256 enum qpnp_vadc_channels v_channel, struct qpnp_vadc_result *v_result)
1257{
Siddartha Mohanadoss797508e2013-11-22 16:28:30 -08001258 int rc = 0, mode_sel = 0, num = 0, rsense_n_ohms = 0, sign = 0;
1259 uint16_t raw_data;
1260 int32_t rsense_u_ohms = 0;
1261 int64_t result_current;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001262
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001263 if (qpnp_iadc_is_valid(iadc) < 0)
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001264 return -EPROBE_DEFER;
1265
Siddartha Mohanadoss797508e2013-11-22 16:28:30 -08001266 mutex_lock(&iadc->adc->adc_lock);
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001267
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -07001268 if (iadc->iadc_poll_eoc) {
1269 pr_debug("acquiring iadc eoc wakelock\n");
1270 pm_stay_awake(iadc->dev);
1271 }
1272
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001273 iadc->iadc_mode_sel = true;
1274
Siddartha Mohanadoss3cb2b6b2013-06-21 12:07:05 -07001275 rc = qpnp_vadc_iadc_sync_request(iadc->vadc_dev, v_channel);
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001276 if (rc) {
1277 pr_err("Configuring VADC failed\n");
1278 goto fail;
1279 }
1280
Siddartha Mohanadoss797508e2013-11-22 16:28:30 -08001281 rc = qpnp_iadc_configure(iadc, i_channel, &raw_data, mode_sel);
1282 if (rc < 0) {
1283 pr_err("qpnp adc result read failed with %d\n", rc);
1284 goto fail_release_vadc;
1285 }
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001286
Siddartha Mohanadoss797508e2013-11-22 16:28:30 -08001287 rc = qpnp_iadc_get_rsense(iadc, &rsense_n_ohms);
1288 pr_debug("current raw:0%x and rsense:%d\n",
1289 raw_data, rsense_n_ohms);
1290 rsense_u_ohms = rsense_n_ohms/1000;
1291 num = raw_data - iadc->adc->calib.offset_raw;
1292 if (num < 0) {
1293 sign = 1;
1294 num = -num;
1295 }
1296
1297 i_result->result_uv = (num * QPNP_ADC_GAIN_NV)/
1298 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
1299 result_current = i_result->result_uv;
1300 result_current *= QPNP_IADC_NANO_VOLTS_FACTOR;
1301 /* Intentional fall through. Process the result w/o comp */
1302 do_div(result_current, rsense_u_ohms);
1303
1304 if (sign) {
1305 i_result->result_uv = -i_result->result_uv;
1306 result_current = -result_current;
1307 }
1308 result_current *= -1;
1309 rc = qpnp_iadc_comp_result(iadc, &result_current);
1310 if (rc < 0)
1311 pr_err("Error during compensating the IADC\n");
1312 rc = 0;
1313 result_current *= -1;
1314
1315 i_result->result_ua = (int32_t) result_current;
1316
1317fail_release_vadc:
Siddartha Mohanadoss3cb2b6b2013-06-21 12:07:05 -07001318 rc = qpnp_vadc_iadc_sync_complete_request(iadc->vadc_dev, v_channel,
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001319 v_result);
1320 if (rc)
1321 pr_err("Releasing VADC failed\n");
1322fail:
1323 iadc->iadc_mode_sel = false;
1324
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -07001325 if (iadc->iadc_poll_eoc) {
1326 pr_debug("releasing iadc eoc wakelock\n");
1327 pm_relax(iadc->dev);
1328 }
Siddartha Mohanadoss797508e2013-11-22 16:28:30 -08001329 mutex_unlock(&iadc->adc->adc_lock);
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001330
1331 return rc;
1332}
1333EXPORT_SYMBOL(qpnp_iadc_vadc_sync_read);
1334
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001335static ssize_t qpnp_iadc_show(struct device *dev,
1336 struct device_attribute *devattr, char *buf)
1337{
1338 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001339 struct qpnp_iadc_chip *iadc = dev_get_drvdata(dev);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001340 struct qpnp_iadc_result result;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001341 int rc = -1;
1342
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001343 rc = qpnp_iadc_read(iadc, attr->index, &result);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001344
1345 if (rc)
1346 return 0;
1347
1348 return snprintf(buf, QPNP_ADC_HWMON_NAME_LENGTH,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001349 "Result:%d\n", result.result_ua);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001350}
1351
1352static struct sensor_device_attribute qpnp_adc_attr =
1353 SENSOR_ATTR(NULL, S_IRUGO, qpnp_iadc_show, NULL, 0);
1354
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001355static int32_t qpnp_iadc_init_hwmon(struct qpnp_iadc_chip *iadc,
1356 struct spmi_device *spmi)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001357{
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001358 struct device_node *child;
1359 struct device_node *node = spmi->dev.of_node;
1360 int rc = 0, i = 0, channel;
1361
1362 for_each_child_of_node(node, child) {
1363 channel = iadc->adc->adc_channels[i].channel_num;
1364 qpnp_adc_attr.index = iadc->adc->adc_channels[i].channel_num;
1365 qpnp_adc_attr.dev_attr.attr.name =
1366 iadc->adc->adc_channels[i].name;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001367 memcpy(&iadc->sens_attr[i], &qpnp_adc_attr,
1368 sizeof(qpnp_adc_attr));
Stephen Boyd8a5c4e42012-10-30 11:07:22 -07001369 sysfs_attr_init(&iadc->sens_attr[i].dev_attr.attr);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001370 rc = device_create_file(&spmi->dev,
1371 &iadc->sens_attr[i].dev_attr);
1372 if (rc) {
1373 dev_err(&spmi->dev,
1374 "device_create_file failed for dev %s\n",
1375 iadc->adc->adc_channels[i].name);
1376 goto hwmon_err_sens;
1377 }
1378 i++;
1379 }
1380
1381 return 0;
1382hwmon_err_sens:
1383 pr_err("Init HWMON failed for qpnp_iadc with %d\n", rc);
1384 return rc;
1385}
1386
1387static int __devinit qpnp_iadc_probe(struct spmi_device *spmi)
1388{
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001389 struct qpnp_iadc_chip *iadc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001390 struct qpnp_adc_drv *adc_qpnp;
1391 struct device_node *node = spmi->dev.of_node;
1392 struct device_node *child;
Siddartha Mohanadoss18c4b9f2014-01-23 16:13:31 -08001393 struct resource *res;
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001394 int rc, count_adc_channel_list = 0, i = 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001395
1396 for_each_child_of_node(node, child)
1397 count_adc_channel_list++;
1398
1399 if (!count_adc_channel_list) {
1400 pr_err("No channel listing\n");
1401 return -EINVAL;
1402 }
1403
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001404 iadc = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_iadc_chip) +
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001405 (sizeof(struct sensor_device_attribute) *
1406 count_adc_channel_list), GFP_KERNEL);
1407 if (!iadc) {
1408 dev_err(&spmi->dev, "Unable to allocate memory\n");
1409 return -ENOMEM;
1410 }
1411
1412 adc_qpnp = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_adc_drv),
1413 GFP_KERNEL);
1414 if (!adc_qpnp) {
1415 dev_err(&spmi->dev, "Unable to allocate memory\n");
Siddartha Mohanadossc61babb2013-08-02 13:37:12 -07001416 return -ENOMEM;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001417 }
1418
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -07001419 iadc->dev = &(spmi->dev);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001420 iadc->adc = adc_qpnp;
1421
1422 rc = qpnp_adc_get_devicetree_data(spmi, iadc->adc);
1423 if (rc) {
1424 dev_err(&spmi->dev, "failed to read device tree\n");
Siddartha Mohanadossc61babb2013-08-02 13:37:12 -07001425 return rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001426 }
1427
Siddartha Mohanadoss18c4b9f2014-01-23 16:13:31 -08001428 res = spmi_get_resource_byname(spmi, NULL, IORESOURCE_MEM,
1429 "batt-id-trim-cnst-rds");
1430 if (!res) {
1431 dev_err(&spmi->dev, "failed to read batt_id trim register\n");
1432 return -EINVAL;
1433 }
1434 iadc->batt_id_trim_cnst_rds = res->start;
1435 rc = of_property_read_u32(node, "qcom,use-default-rds-trim",
1436 &iadc->rds_trim_default_type);
1437 if (rc)
1438 pr_debug("No trim workaround needed\n");
1439 else {
1440 pr_debug("Use internal RDS trim workaround\n");
1441 iadc->rds_trim_default_check = true;
1442 }
1443
Siddartha Mohanadoss3cb2b6b2013-06-21 12:07:05 -07001444 iadc->vadc_dev = qpnp_get_vadc(&spmi->dev, "iadc");
1445 if (IS_ERR(iadc->vadc_dev)) {
1446 rc = PTR_ERR(iadc->vadc_dev);
1447 if (rc != -EPROBE_DEFER)
1448 pr_err("vadc property missing, rc=%d\n", rc);
Siddartha Mohanadossc61babb2013-08-02 13:37:12 -07001449 return rc;
Siddartha Mohanadoss3cb2b6b2013-06-21 12:07:05 -07001450 }
1451
Stephen Boydbeab4502013-04-25 10:18:17 -07001452 mutex_init(&iadc->adc->adc_lock);
1453
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001454 rc = of_property_read_u32(node, "qcom,rsense",
1455 &iadc->rsense);
Siddartha Mohanadosse70010b2013-04-04 14:51:41 -07001456 if (rc)
1457 pr_debug("Defaulting to internal rsense\n");
1458 else {
1459 pr_debug("Use external rsense\n");
1460 iadc->external_rsense = true;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001461 }
1462
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -07001463 iadc->iadc_poll_eoc = of_property_read_bool(node,
1464 "qcom,iadc-poll-eoc");
1465 if (!iadc->iadc_poll_eoc) {
1466 rc = devm_request_irq(&spmi->dev, iadc->adc->adc_irq_eoc,
1467 qpnp_iadc_isr, IRQF_TRIGGER_RISING,
1468 "qpnp_iadc_interrupt", iadc);
1469 if (rc) {
1470 dev_err(&spmi->dev, "failed to request adc irq\n");
1471 return rc;
1472 } else
1473 enable_irq_wake(iadc->adc->adc_irq_eoc);
1474 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001475
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001476 rc = qpnp_iadc_init_hwmon(iadc, spmi);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001477 if (rc) {
1478 dev_err(&spmi->dev, "failed to initialize qpnp hwmon adc\n");
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001479 return rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001480 }
1481 iadc->iadc_hwmon = hwmon_device_register(&iadc->adc->spmi->dev);
1482
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001483 rc = qpnp_iadc_version_check(iadc);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001484 if (rc) {
1485 dev_err(&spmi->dev, "IADC version not supported\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -08001486 goto fail;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001487 }
1488
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001489 INIT_WORK(&iadc->trigger_completion_work, qpnp_iadc_trigger_completion);
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -08001490 INIT_DELAYED_WORK(&iadc->iadc_work, qpnp_iadc_work);
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001491 rc = qpnp_iadc_comp_info(iadc);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -07001492 if (rc) {
1493 dev_err(&spmi->dev, "abstracting IADC comp info failed!\n");
1494 goto fail;
1495 }
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -07001496
Siddartha Mohanadoss18c4b9f2014-01-23 16:13:31 -08001497 rc = qpnp_iadc_rds_trim_update_check(iadc);
1498 if (rc) {
1499 dev_err(&spmi->dev, "Rds trim update failed!\n");
1500 goto fail;
1501 }
1502
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001503 dev_set_drvdata(&spmi->dev, iadc);
1504 list_add(&iadc->list, &qpnp_iadc_device_list);
1505 rc = qpnp_iadc_calibrate_for_trim(iadc, true);
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -08001506 if (rc)
1507 dev_err(&spmi->dev, "failed to calibrate for USR trim\n");
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001508
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -07001509 if (iadc->iadc_poll_eoc)
1510 device_init_wakeup(iadc->dev, 1);
1511
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -08001512 schedule_delayed_work(&iadc->iadc_work,
1513 round_jiffies_relative(msecs_to_jiffies
1514 (QPNP_IADC_CALIB_SECONDS)));
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001515 return 0;
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -08001516fail:
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001517 for_each_child_of_node(node, child) {
1518 device_remove_file(&spmi->dev,
1519 &iadc->sens_attr[i].dev_attr);
1520 i++;
1521 }
1522 hwmon_device_unregister(iadc->iadc_hwmon);
1523
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -08001524 return rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001525}
1526
1527static int __devexit qpnp_iadc_remove(struct spmi_device *spmi)
1528{
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001529 struct qpnp_iadc_chip *iadc = dev_get_drvdata(&spmi->dev);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001530 struct device_node *node = spmi->dev.of_node;
1531 struct device_node *child;
1532 int i = 0;
1533
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -08001534 cancel_delayed_work(&iadc->iadc_work);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001535 for_each_child_of_node(node, child) {
1536 device_remove_file(&spmi->dev,
1537 &iadc->sens_attr[i].dev_attr);
1538 i++;
1539 }
Siddartha Mohanadoss55d0bca2013-06-24 08:29:34 -07001540 hwmon_device_unregister(iadc->iadc_hwmon);
Siddartha Mohanadossf82a6f22013-07-27 20:47:34 -07001541 if (iadc->iadc_poll_eoc)
1542 pm_relax(iadc->dev);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07001543 dev_set_drvdata(&spmi->dev, NULL);
1544
1545 return 0;
1546}
1547
1548static const struct of_device_id qpnp_iadc_match_table[] = {
1549 { .compatible = "qcom,qpnp-iadc",
1550 },
1551 {}
1552};
1553
1554static struct spmi_driver qpnp_iadc_driver = {
1555 .driver = {
1556 .name = "qcom,qpnp-iadc",
1557 .of_match_table = qpnp_iadc_match_table,
1558 },
1559 .probe = qpnp_iadc_probe,
1560 .remove = qpnp_iadc_remove,
1561};
1562
1563static int __init qpnp_iadc_init(void)
1564{
1565 return spmi_driver_register(&qpnp_iadc_driver);
1566}
1567module_init(qpnp_iadc_init);
1568
1569static void __exit qpnp_iadc_exit(void)
1570{
1571 spmi_driver_unregister(&qpnp_iadc_driver);
1572}
1573module_exit(qpnp_iadc_exit);
1574
1575MODULE_DESCRIPTION("QPNP PMIC current ADC driver");
1576MODULE_LICENSE("GPL v2");