blob: 2cf0b1832aa4bd4d03e6375497963c0825fde779 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18include "MipsInstrFormats.td"
19
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000022//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
25def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000026def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000027 SDTCisSameAs<1, 2>,
28 SDTCisSameAs<3, 4>,
29 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000030def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
31def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000032def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000033 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000034 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000035 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000036def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000037 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000038 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000040def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
41
Akira Hatanakac742e4f2011-11-11 04:06:38 +000042def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
43 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000044def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000045
Akira Hatanaka40eda462011-09-22 23:31:54 +000046def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
47 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
48def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
49 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000050 SDTCisSameAs<0, 4>]>;
51
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000053def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000054 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000055 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000075def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000076 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000106// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Akira Hatanaka21afc632011-06-21 00:40:49 +0000112// Pointer to dynamically allocated stack area.
113def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
114 [SDNPHasChain, SDNPInGlue]>;
115
Akira Hatanakadb548262011-07-19 23:30:50 +0000116def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
117
Akira Hatanakabb15e112011-08-17 02:05:42 +0000118def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
119def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
120
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000122// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000123//===----------------------------------------------------------------------===//
Akira Hatanaka885020a2012-04-03 02:20:58 +0000124def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
125 AssemblerPredicate<"FeatureSEInReg">;
126def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
127 AssemblerPredicate<"FeatureBitCount">;
128def HasSwap : Predicate<"Subtarget.hasSwap()">,
129 AssemblerPredicate<"FeatureSwap">;
130def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
131 AssemblerPredicate<"FeatureCondMov">;
132def HasMips32 : Predicate<"Subtarget.hasMips32()">,
133 AssemblerPredicate<"FeatureMips32">;
134def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
135 AssemblerPredicate<"FeatureMips32r2">;
136def HasMips64 : Predicate<"Subtarget.hasMips64()">,
137 AssemblerPredicate<"FeatureMips64">;
138def HasMips32r2Or64 : Predicate<"Subtarget.hasMips32r2Or64()">,
139 AssemblerPredicate<"FeatureMips32r2,FeatureMips64">;
140def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
141 AssemblerPredicate<"!FeatureMips64">;
142def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
143 AssemblerPredicate<"FeatureMips64r2">;
144def IsN64 : Predicate<"Subtarget.isABI_N64()">,
145 AssemblerPredicate<"FeatureN64">;
146def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
147 AssemblerPredicate<"!FeatureN64">;
148def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
149 AssemblerPredicate<"FeatureMips32">;
150def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
151 AssemblerPredicate<"FeatureMips32">;
152def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
153 AssemblerPredicate<"FeatureMips32">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000154
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000155//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000156// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000157//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000158
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000159// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000160def jmptarget : Operand<OtherVT> {
161 let EncoderMethod = "getJumpTargetOpValue";
162}
163def brtarget : Operand<OtherVT> {
164 let EncoderMethod = "getBranchTargetOpValue";
165 let OperandType = "OPERAND_PCREL";
Akira Hatanaka885020a2012-04-03 02:20:58 +0000166 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000167}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000168def calltarget : Operand<iPTR> {
169 let EncoderMethod = "getJumpTargetOpValue";
170}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000171def calltarget64: Operand<i64>;
Akira Hatanaka885020a2012-04-03 02:20:58 +0000172def simm16 : Operand<i32> {
173 let DecoderMethod= "DecodeSimm16";
174}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000175def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000176def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000177
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000178// Unsigned Operand
179def uimm16 : Operand<i32> {
180 let PrintMethod = "printUnsignedImm";
181}
182
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000183// Address operand
184def mem : Operand<i32> {
185 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000186 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000187 let EncoderMethod = "getMemEncoding";
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000188}
189
Akira Hatanakad55bb382011-10-11 00:11:12 +0000190def mem64 : Operand<i64> {
191 let PrintMethod = "printMemOperand";
192 let MIOperandInfo = (ops CPU64Regs, simm16_64);
193}
194
Akira Hatanaka03236be2011-07-07 20:54:20 +0000195def mem_ea : Operand<i32> {
196 let PrintMethod = "printMemOperandEA";
197 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000198 let EncoderMethod = "getMemEncoding";
199}
200
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000201def mem_ea_64 : Operand<i64> {
202 let PrintMethod = "printMemOperandEA";
203 let MIOperandInfo = (ops CPU64Regs, simm16_64);
204 let EncoderMethod = "getMemEncoding";
205}
206
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000207// size operand of ext instruction
208def size_ext : Operand<i32> {
209 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanaka885020a2012-04-03 02:20:58 +0000210 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000211}
212
213// size operand of ins instruction
214def size_ins : Operand<i32> {
215 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanaka885020a2012-04-03 02:20:58 +0000216 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000217}
218
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219// Transformation Function - get the lower 16 bits.
220def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000221 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000222}]>;
223
224// Transformation Function - get the higher 16 bits.
225def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000226 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000227}]>;
228
229// Node immediate fits as 16-bit sign extended on target immediate.
230// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000231def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000232
233// Node immediate fits as 16-bit zero extended on target immediate.
234// The LO16 param means that only the lower 16 bits of the node
235// immediate are caught.
236// e.g. addiu, sltiu
237def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000240 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000242}], LO16>;
243
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000244// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000245def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000246 int64_t Val = N->getSExtValue();
247 return isInt<32>(Val) && !(Val & 0xffff);
248}]>;
249
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000250// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000251def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000252
Eric Christopher3c999a22007-10-26 04:00:13 +0000253// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000254// since load and store instructions from stack used it.
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000255def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000257//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000258// Pattern fragment for load/store
259//===----------------------------------------------------------------------===//
Akira Hatanaka82099682011-12-19 19:52:25 +0000260class UnalignedLoad<PatFrag Node> :
261 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000262 LoadSDNode *LD = cast<LoadSDNode>(N);
263 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
264}]>;
265
Akira Hatanaka82099682011-12-19 19:52:25 +0000266class AlignedLoad<PatFrag Node> :
267 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000268 LoadSDNode *LD = cast<LoadSDNode>(N);
269 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
270}]>;
271
Akira Hatanaka82099682011-12-19 19:52:25 +0000272class UnalignedStore<PatFrag Node> :
273 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000274 StoreSDNode *SD = cast<StoreSDNode>(N);
275 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
276}]>;
277
Akira Hatanaka82099682011-12-19 19:52:25 +0000278class AlignedStore<PatFrag Node> :
279 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000280 StoreSDNode *SD = cast<StoreSDNode>(N);
281 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
282}]>;
283
284// Load/Store PatFrags.
285def sextloadi16_a : AlignedLoad<sextloadi16>;
286def zextloadi16_a : AlignedLoad<zextloadi16>;
287def extloadi16_a : AlignedLoad<extloadi16>;
288def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000289def sextloadi32_a : AlignedLoad<sextloadi32>;
290def zextloadi32_a : AlignedLoad<zextloadi32>;
291def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000292def truncstorei16_a : AlignedStore<truncstorei16>;
293def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000294def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000295def sextloadi16_u : UnalignedLoad<sextloadi16>;
296def zextloadi16_u : UnalignedLoad<zextloadi16>;
297def extloadi16_u : UnalignedLoad<extloadi16>;
298def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000299def sextloadi32_u : UnalignedLoad<sextloadi32>;
300def zextloadi32_u : UnalignedLoad<zextloadi32>;
301def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000302def truncstorei16_u : UnalignedStore<truncstorei16>;
303def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000304def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000305
306//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000307// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000308//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000309
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000310// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000311class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
312 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
313 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
314 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
315 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
316 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000317 let isCommutable = isComm;
318}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000319
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000320class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000321 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
322 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
323 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
324 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000325 let isCommutable = isComm;
326}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000327
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000328// Arithmetic and logical instructions with 2 register operands.
329class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
330 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000331 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
332 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
333 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000334
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000335class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000336 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000337 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
338 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000339
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000340// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000341let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000342class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000343 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000344 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000345 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000346 let rd = 0;
347 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000348 let isCommutable = isComm;
349}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000350
351// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000352class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
353 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000354 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000355 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000356 let shamt = 0;
357 let isCommutable = 1;
358}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000359
360// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000361class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
362 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
363 RegisterClass RC>:
364 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000365 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000366 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
367 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000368}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000369
Akira Hatanaka36393462011-10-17 18:06:56 +0000370// 32-bit shift instructions.
371class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
372 SDNode OpNode>:
373 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
374
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000375class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
376 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000377 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000378 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000379 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000380 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000381}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000382
383// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000384class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
385 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000386 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000387 let rs = 0;
388}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000389
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000390class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
391 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
392 bits<21> addr;
393 let Inst{25-21} = addr{20-16};
394 let Inst{15-0} = addr{15-0};
Akira Hatanaka885020a2012-04-03 02:20:58 +0000395 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000396}
397
Eric Christopher3c999a22007-10-26 04:00:13 +0000398// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000399let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000400class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
401 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000402 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000403 !strconcat(instr_asm, "\t$rt, $addr"),
404 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000405 let isPseudo = Pseudo;
406}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000407
Akira Hatanakad55bb382011-10-11 00:11:12 +0000408class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
409 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000410 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000411 !strconcat(instr_asm, "\t$rt, $addr"),
412 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000413 let isPseudo = Pseudo;
414}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000415
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000416// Unaligned Memory Load/Store
Akira Hatanaka421455f2011-11-23 22:19:28 +0000417let canFoldAsLoad = 1 in
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000418class LoadUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
419 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr), "", [], IILoad> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000420
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000421class StoreUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
422 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr), "", [], IIStore> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000423
Akira Hatanakad55bb382011-10-11 00:11:12 +0000424// 32-bit load.
425multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
426 bit Pseudo = 0> {
427 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
428 Requires<[NotN64]>;
429 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka885020a2012-04-03 02:20:58 +0000430 Requires<[IsN64]> {
431 let DecoderNamespace = "Mips64";
432 let isCodeGenOnly = 1;
433 }
Jia Liubb481f82012-02-28 07:46:26 +0000434}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000435
436// 64-bit load.
437multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
438 bit Pseudo = 0> {
439 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
440 Requires<[NotN64]>;
441 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka885020a2012-04-03 02:20:58 +0000442 Requires<[IsN64]> {
443 let DecoderNamespace = "Mips64";
444 let isCodeGenOnly = 1;
445 }
Jia Liubb481f82012-02-28 07:46:26 +0000446}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000447
Akira Hatanaka421455f2011-11-23 22:19:28 +0000448// 32-bit load.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000449multiclass LoadUnAlign32<bits<6> op> {
450 def #NAME# : LoadUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000451 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000452 def _P8 : LoadUnAlign<op, CPURegs, mem64>,
Akira Hatanaka885020a2012-04-03 02:20:58 +0000453 Requires<[IsN64]> {
454 let DecoderNamespace = "Mips64";
455 let isCodeGenOnly = 1;
456 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000457}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000458// 32-bit store.
459multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
460 bit Pseudo = 0> {
461 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
462 Requires<[NotN64]>;
463 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka885020a2012-04-03 02:20:58 +0000464 Requires<[IsN64]> {
465 let DecoderNamespace = "Mips64";
466 let isCodeGenOnly = 1;
467 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000468}
469
470// 64-bit store.
471multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
472 bit Pseudo = 0> {
473 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
474 Requires<[NotN64]>;
475 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka885020a2012-04-03 02:20:58 +0000476 Requires<[IsN64]> {
477 let DecoderNamespace = "Mips64";
478 let isCodeGenOnly = 1;
479 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000480}
481
Akira Hatanaka421455f2011-11-23 22:19:28 +0000482// 32-bit store.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000483multiclass StoreUnAlign32<bits<6> op> {
484 def #NAME# : StoreUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000485 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000486 def _P8 : StoreUnAlign<op, CPURegs, mem64>,
Akira Hatanaka885020a2012-04-03 02:20:58 +0000487 Requires<[IsN64]> {
488 let DecoderNamespace = "Mips64";
489 let isCodeGenOnly = 1;
490 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000491}
492
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000493// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000494class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000495 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
496 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
497 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000498 let isBranch = 1;
499 let isTerminator = 1;
500 let hasDelaySlot = 1;
501}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000502
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000503class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
504 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000505 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
506 !strconcat(instr_asm, "\t$rs, $imm16"),
507 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000508 let rt = _rt;
509 let isBranch = 1;
510 let isTerminator = 1;
511 let hasDelaySlot = 1;
Eric Christopher3c999a22007-10-26 04:00:13 +0000512}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000513
Eric Christopher3c999a22007-10-26 04:00:13 +0000514// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000515class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
516 RegisterClass RC>:
517 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
518 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
519 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000520 IIAlu> {
521 let shamt = 0;
522}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000523
Akira Hatanaka8191f342011-10-11 18:53:46 +0000524class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
525 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000526 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
527 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
528 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000529 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000530
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000531// Jump
532class JumpFJ<bits<6> op, string instr_asm>:
533 FJ<op, (outs), (ins jmptarget:$target),
534 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch> {
535 let isBranch=1;
536 let isTerminator=1;
537 let isBarrier=1;
538 let hasDelaySlot = 1;
Jia Liubb481f82012-02-28 07:46:26 +0000539 let Predicates = [RelocStatic];
Akira Hatanaka885020a2012-04-03 02:20:58 +0000540 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000541}
542
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000543// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000544class UncondBranch<bits<6> op, string instr_asm>:
545 BranchBase<op, (outs), (ins brtarget:$imm16),
546 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
547 let rs = 0;
548 let rt = 0;
549 let isBranch = 1;
550 let isTerminator = 1;
551 let isBarrier = 1;
552 let hasDelaySlot = 1;
Jia Liubb481f82012-02-28 07:46:26 +0000553 let Predicates = [RelocPIC];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000554}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000555
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000556let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1,
557 isIndirectBranch = 1 in
558class JumpFR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
559 FR<op, func, (outs), (ins RC:$rs),
560 !strconcat(instr_asm, "\t$rs"), [(brind RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000561 let rt = 0;
562 let rd = 0;
563 let shamt = 0;
564}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000565
566// Jump and Link (Call)
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000567let isCall=1, hasDelaySlot=1 in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000568 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000569 FJ<op, (outs), (ins calltarget:$target, variable_ops),
570 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanaka885020a2012-04-03 02:20:58 +0000571 IIBranch> {
572 let DecoderMethod = "DecodeJumpTarget";
573 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000574
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000575 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
576 RegisterClass RC>:
577 FR<op, func, (outs), (ins RC:$rs, variable_ops),
578 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000579 let rt = 0;
580 let rd = 31;
581 let shamt = 0;
582 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000583
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000584 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
585 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16, variable_ops),
586 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
587 let rt = _rt;
588 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000589}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000590
Eric Christopher3c999a22007-10-26 04:00:13 +0000591// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000592class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
593 RegisterClass RC, list<Register> DefRegs>:
594 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000595 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
596 let rd = 0;
597 let shamt = 0;
598 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000599 let Defs = DefRegs;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000600}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000601
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000602class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
603 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
604
605class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
606 RegisterClass RC, list<Register> DefRegs>:
607 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
608 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
609 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000610 let rd = 0;
611 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000612 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000613}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000614
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000615class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
616 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
617
Eric Christopher3c999a22007-10-26 04:00:13 +0000618// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000619class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
620 list<Register> UseRegs>:
621 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000622 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
623 let rs = 0;
624 let rt = 0;
625 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000626 let Uses = UseRegs;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000627}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000628
Akira Hatanaka89d30662011-10-17 18:24:15 +0000629class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
630 list<Register> DefRegs>:
631 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000632 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
633 let rt = 0;
634 let rd = 0;
635 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000636 let Defs = DefRegs;
Akira Hatanaka36787932011-10-03 19:28:44 +0000637}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000638
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000639class EffectiveAddress<string instr_asm, RegisterClass RC, Operand Mem> :
640 FMem<0x09, (outs RC:$rt), (ins Mem:$addr),
641 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000642
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000643// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000644class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
645 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
646 !strconcat(instr_asm, "\t$rd, $rs"),
647 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
648 Requires<[HasBitCount]> {
649 let shamt = 0;
650 let rt = rd;
651}
652
653class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
654 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
655 !strconcat(instr_asm, "\t$rd, $rs"),
656 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000657 Requires<[HasBitCount]> {
658 let shamt = 0;
659 let rt = rd;
660}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000661
662// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000663class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
664 RegisterClass RC>:
665 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000666 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000667 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000668 let rs = 0;
669 let shamt = sa;
670 let Predicates = [HasSEInReg];
671}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000672
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000673// Subword Swap
674class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
675 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
676 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000677 let rs = 0;
678 let shamt = sa;
679 let Predicates = [HasSwap];
680}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000681
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000682// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000683class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
684 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
685 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000686 let rs = 0;
687 let shamt = 0;
688}
689
Akira Hatanaka667645f2011-08-17 22:59:46 +0000690// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000691class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000692 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000693 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
694 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000695 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000696 bits<5> sz;
697 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000698 let shamt = pos;
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000699 let Predicates = [HasMips32r2];
700}
701
702class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
703 FR<0x1f, _funct, (outs RC:$rt),
704 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
705 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
706 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
707 NoItinerary> {
708 bits<5> pos;
709 bits<5> sz;
710 let rd = sz;
711 let shamt = pos;
712 let Predicates = [HasMips32r2];
713 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000714}
715
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000716// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000717class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
718 RegisterClass PRC> :
719 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000720 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
Akira Hatanaka59068062011-11-11 04:14:30 +0000721 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
722
723multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
724 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>, Requires<[NotN64]>;
Akira Hatanaka885020a2012-04-03 02:20:58 +0000725 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>, Requires<[IsN64]> {
726 let DecoderNamespace = "Mips64";
727 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000728}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000729
730// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000731class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
732 RegisterClass PRC> :
733 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
734 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
735 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
736
737multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
738 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>, Requires<[NotN64]>;
Akira Hatanaka885020a2012-04-03 02:20:58 +0000739 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>, Requires<[IsN64]> {
740 let DecoderNamespace = "Mips64";
741 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000742}
743
744class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
745 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
746 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
747 let mayLoad = 1;
748}
749
750class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
751 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
752 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
753 let mayStore = 1;
754 let Constraints = "$rt = $dst";
755}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000756
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000757//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000758// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000759//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000760
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000761// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000762let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000763def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000764 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000765 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000766def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000767 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000768 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000769}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000770
Akira Hatanaka885020a2012-04-03 02:20:58 +0000771// Some assembly macros need to avoid pseudoinstructions and assembler
772// automatic reodering, we should reorder ourselves.
773def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>;
774def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>;
775def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>;
776def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>;
777
778// These macros are inserted to prevent GAS from complaining
779// when using the AT register.
780def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>;
781def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>;
782
Eric Christopher3c999a22007-10-26 04:00:13 +0000783// When handling PIC code the assembler needs .cpload and .cprestore
784// directives. If the real instructions corresponding these directives
785// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000786// from the assembler.
Akira Hatanaka885020a2012-04-03 02:20:58 +0000787def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>;
788def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc), ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000789
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000790// For O32 ABI & PIC & non-fixed global base register, the following instruction
791// seqeunce is emitted to set the global base register:
792//
793// 0. lui $2, %hi(_gp_disp)
794// 1. addiu $2, $2, %lo(_gp_disp)
795// 2. addu $globalbasereg, $2, $t9
796//
797// SETGP01 is emitted during Prologue/Epilogue insertion and then converted to
798// instructions 0 and 1 in the sequence above during MC lowering.
799// SETGP2 is emitted just before register allocation and converted to
800// instruction 2 just prior to post-RA scheduling.
Akira Hatanaka980a9992012-02-28 03:18:43 +0000801//
802// These pseudo instructions are needed to ensure no instructions are inserted
803// before or between instructions 0 and 1, which is a limitation imposed by
804// GNU linker.
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000805
806def SETGP01 : MipsPseudo<(outs CPURegs:$dst), (ins), "", []>;
807def SETGP2 : MipsPseudo<(outs CPURegs:$globalreg), (ins CPURegs:$picreg), "",
808 []>;
809
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000810let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000811 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
812 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
813 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
814 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
815 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
816 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
817 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
818 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
819 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
820 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
821 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
822 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
823 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
824 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
825 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
826 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
827 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
828 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000829
Akira Hatanaka59068062011-11-11 04:14:30 +0000830 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
831 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
832 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000833
Akira Hatanaka59068062011-11-11 04:14:30 +0000834 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
835 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
836 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000837}
838
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000839//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000840// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000841//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000842
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000843//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000844// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000845//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000846
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000847/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000848def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
849def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000850def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
851def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000852def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
853def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
854def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000855def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000856
857/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000858def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
859def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000860def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
861def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000862def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
863def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000864def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
865def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
866def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000867def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000868
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000869/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000870def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
871def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
872def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000873def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
874def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
875def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000876
877// Rotate Instructions
Akira Hatanaka56633442011-09-20 23:53:09 +0000878let Predicates = [HasMips32r2] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000879 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000880 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000881}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000882
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000883/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000884/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000885defm LB : LoadM32<0x20, "lb", sextloadi8>;
886defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
887defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
888defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
889defm LW : LoadM32<0x23, "lw", load_a>;
890defm SB : StoreM32<0x28, "sb", truncstorei8>;
891defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
892defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000893
894/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000895defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
896defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
897defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
898defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
899defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000900
Akira Hatanaka421455f2011-11-23 22:19:28 +0000901/// Primitives for unaligned
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000902defm LWL : LoadUnAlign32<0x22>;
903defm LWR : LoadUnAlign32<0x26>;
904defm SWL : StoreUnAlign32<0x2A>;
905defm SWR : StoreUnAlign32<0x2E>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000906
Akira Hatanakadb548262011-07-19 23:30:50 +0000907let hasSideEffects = 1 in
908def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000909 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000910{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000911 bits<5> stype;
912 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000913 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000914 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000915 let Inst{5-0} = 15;
916}
917
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000918/// Load-linked, Store-conditional
Akira Hatanaka59068062011-11-11 04:14:30 +0000919def LL : LLBase<0x30, "ll", CPURegs, mem>, Requires<[NotN64]>;
Akira Hatanaka885020a2012-04-03 02:20:58 +0000920def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>, Requires<[IsN64]> {
921 let DecoderNamespace = "Mips64";
922}
923
Akira Hatanaka59068062011-11-11 04:14:30 +0000924def SC : SCBase<0x38, "sc", CPURegs, mem>, Requires<[NotN64]>;
Akira Hatanaka885020a2012-04-03 02:20:58 +0000925def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>, Requires<[IsN64]> {
926 let DecoderNamespace = "Mips64";
927}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000929/// Jump and Branch Instructions
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000930def J : JumpFJ<0x02, "j">;
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000931def JR : JumpFR<0x00, 0x08, "jr", CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000932def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000933def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
934def BNE : CBranch<0x05, "bne", setne, CPURegs>;
935def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
936def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000937def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000938def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000939
Akira Hatanakab2930b92012-03-01 22:27:29 +0000940def JAL : JumpLink<0x03, "jal">;
941def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
942def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
943def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000944
Akira Hatanaka885020a2012-04-03 02:20:58 +0000945let isReturn=1, isTerminator=1, hasDelaySlot=1, isCodeGenOnly=1,
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000946 isBarrier=1, hasCtrlDep=1, rd=0, rt=0, shamt=0 in
947 def RET : FR <0x00, 0x08, (outs), (ins CPURegs:$target),
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000948 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
949
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000950/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000951def MULT : Mult32<0x18, "mult", IIImul>;
952def MULTu : Mult32<0x19, "multu", IIImul>;
953def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
954def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000955
Akira Hatanaka89d30662011-10-17 18:24:15 +0000956def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
957def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
958def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
959def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000960
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000961/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000962def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
963def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000964
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000965/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000966def CLZ : CountLeading0<0x20, "clz", CPURegs>;
967def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000968
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000969/// Word Swap Bytes Within Halfwords
970def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000971
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000972/// No operation
973let addr=0 in
974 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
975
Eric Christopher3c999a22007-10-26 04:00:13 +0000976// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000977// instructions. The same not happens for stack address copies, so an
978// add op with mem ComplexPattern is used and the stack address copy
979// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanaka885020a2012-04-03 02:20:58 +0000980def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea> {
981 let isCodeGenOnly = 1;
982}
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000983
Akira Hatanaka21afc632011-06-21 00:40:49 +0000984// DynAlloc node points to dynamically allocated stack space.
985// $sp is added to the list of implicitly used registers to prevent dead code
986// elimination from removing instructions that modify $sp.
987let Uses = [SP] in
Akira Hatanaka885020a2012-04-03 02:20:58 +0000988def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea> {
989 let isCodeGenOnly = 1;
990}
Akira Hatanaka21afc632011-06-21 00:40:49 +0000991
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000992// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000993def MADD : MArithR<0, "madd", MipsMAdd, 1>;
994def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000995def MSUB : MArithR<4, "msub", MipsMSub>;
996def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000997
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000998// MUL is a assembly macro in the current used ISAs. In recent ISA's
999// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +00001000def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
1001 Requires<[HasMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001002
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001003def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001004
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001005def EXT : ExtBase<0, "ext", CPURegs>;
1006def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001007
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001009// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001010//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001011
1012// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +00001013def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001014 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +00001015def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001016 (ORi ZERO, imm:$in)>;
Akira Hatanaka20103252012-01-04 03:09:26 +00001017def : Pat<(i32 immLow16Zero:$in),
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +00001018 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001019
1020// Arbitrary immediates
1021def : Pat<(i32 imm:$imm),
1022 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1023
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001024// Carry patterns
1025def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
1026 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1027def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
1028 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +00001029def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001030 (ADDiu CPURegs:$src, imm:$imm)>;
1031
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001032// Call
1033def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1034 (JAL tglobaladdr:$dst)>;
1035def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
1036 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +00001037//def : Pat<(MipsJmpLink CPURegs:$dst),
1038// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001039
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001040// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001041def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001042def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001043def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1044def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +00001045def : Pat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001046
Akira Hatanakaa4b97f32011-09-13 20:13:58 +00001047def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1048def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001049def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1050def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +00001051def : Pat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001052
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001053def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001054 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001055def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1056 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001057def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1058 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001059def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1060 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
Akira Hatanakaca074792011-12-08 20:34:32 +00001061def : Pat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1062 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001063
1064// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001065def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +00001066 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001067def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001068 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001069
Akira Hatanaka342837d2011-05-28 01:07:07 +00001070// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001071class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
1072 Pat<(MipsWrapper RC:$gp, node:$in),
1073 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001074
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001075def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1076def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1077def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1078def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1079def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1080def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001081
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001082// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001083def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001084 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001085
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001086// extended loads
1087let Predicates = [NotN64] in {
1088 def : Pat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1089 def : Pat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
1090 def : Pat<(i32 (extloadi16_a addr:$src)), (LHu addr:$src)>;
1091 def : Pat<(i32 (extloadi16_u addr:$src)), (ULHu addr:$src)>;
1092}
1093let Predicates = [IsN64] in {
1094 def : Pat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1095 def : Pat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
1096 def : Pat<(i32 (extloadi16_a addr:$src)), (LHu_P8 addr:$src)>;
1097 def : Pat<(i32 (extloadi16_u addr:$src)), (ULHu_P8 addr:$src)>;
1098}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001099
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001100// peepholes
Akira Hatanakac7541c42011-12-21 00:31:10 +00001101let Predicates = [NotN64] in {
1102 def : Pat<(store_a (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
1103 def : Pat<(store_u (i32 0), addr:$dst), (USW ZERO, addr:$dst)>;
1104}
1105let Predicates = [IsN64] in {
1106 def : Pat<(store_a (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
1107 def : Pat<(store_u (i32 0), addr:$dst), (USW_P8 ZERO, addr:$dst)>;
1108}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001109
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001110// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001111multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1112 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1113 Instruction SLTiuOp, Register ZEROReg> {
1114def : Pat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1115 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1116def : Pat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1117 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001118
Akira Hatanaka06f82312011-10-11 19:09:09 +00001119def : Pat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1120 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1121def : Pat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1122 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1123def : Pat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1124 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1125def : Pat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1126 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001127
Akira Hatanaka06f82312011-10-11 19:09:09 +00001128def : Pat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1129 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1130def : Pat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1131 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001132
Akira Hatanaka06f82312011-10-11 19:09:09 +00001133def : Pat<(brcond RC:$cond, bb:$dst),
1134 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
1135}
1136
1137defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001138
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001139// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001140multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1141 Instruction SLTuOp, Register ZEROReg> {
1142 def : Pat<(seteq RC:$lhs, RC:$rhs),
1143 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1144 def : Pat<(setne RC:$lhs, RC:$rhs),
1145 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
1146}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001147
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001148multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1149 def : Pat<(setle RC:$lhs, RC:$rhs),
1150 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1151 def : Pat<(setule RC:$lhs, RC:$rhs),
1152 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
1153}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001154
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001155multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1156 def : Pat<(setgt RC:$lhs, RC:$rhs),
1157 (SLTOp RC:$rhs, RC:$lhs)>;
1158 def : Pat<(setugt RC:$lhs, RC:$rhs),
1159 (SLTuOp RC:$rhs, RC:$lhs)>;
1160}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001161
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001162multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1163 def : Pat<(setge RC:$lhs, RC:$rhs),
1164 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1165 def : Pat<(setuge RC:$lhs, RC:$rhs),
1166 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
1167}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001168
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001169multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1170 Instruction SLTiuOp> {
1171 def : Pat<(setge RC:$lhs, immSExt16:$rhs),
1172 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1173 def : Pat<(setuge RC:$lhs, immSExt16:$rhs),
1174 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
1175}
1176
1177defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1178defm : SetlePats<CPURegs, SLT, SLTu>;
1179defm : SetgtPats<CPURegs, SLT, SLTu>;
1180defm : SetgePats<CPURegs, SLT, SLTu>;
1181defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001182
Akira Hatanaka21afc632011-06-21 00:40:49 +00001183// select MipsDynAlloc
1184def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
1185
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001186// bswap pattern
Jia Liubb481f82012-02-28 07:46:26 +00001187def : Pat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001188
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001189//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001190// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001191//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001192
1193include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001194include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001195include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001196