blob: 8a39e69ab2ea0a4d76e964877159f7ab840ce28a [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18include "MipsInstrFormats.td"
19
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000022//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
25def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000026def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000027 SDTCisSameAs<1, 2>,
28 SDTCisSameAs<3, 4>,
29 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000030def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
31def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000032def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000033 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000034 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000035 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000036def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000037 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000038 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000040def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
41
Akira Hatanakac742e4f2011-11-11 04:06:38 +000042def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
43 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000044def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000045
Akira Hatanaka40eda462011-09-22 23:31:54 +000046def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
47 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
48def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
49 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000050 SDTCisSameAs<0, 4>]>;
51
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000053def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000054 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000055 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000075def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000076 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
106// compiled:
107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka6df7e232011-12-09 01:53:17 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntUnaryOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Akira Hatanaka21afc632011-06-21 00:40:49 +0000112// Pointer to dynamically allocated stack area.
113def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
114 [SDNPHasChain, SDNPInGlue]>;
115
Akira Hatanakadb548262011-07-19 23:30:50 +0000116def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
117
Akira Hatanakabb15e112011-08-17 02:05:42 +0000118def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
119def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
120
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000122// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000123//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000124def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">;
125def HasBitCount : Predicate<"Subtarget.hasBitCount()">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000126def HasSwap : Predicate<"Subtarget.hasSwap()">;
127def HasCondMov : Predicate<"Subtarget.hasCondMov()">;
Akira Hatanaka56633442011-09-20 23:53:09 +0000128def HasMips32 : Predicate<"Subtarget.hasMips32()">;
129def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000130def HasMips64 : Predicate<"Subtarget.hasMips64()">;
131def NotMips64 : Predicate<"!Subtarget.hasMips64()">;
132def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000133def IsN64 : Predicate<"Subtarget.isABI_N64()">;
134def NotN64 : Predicate<"!Subtarget.isABI_N64()">;
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000135def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
136def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000137
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000138//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000139// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000140//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000141
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000142// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000143def jmptarget : Operand<OtherVT> {
144 let EncoderMethod = "getJumpTargetOpValue";
145}
146def brtarget : Operand<OtherVT> {
147 let EncoderMethod = "getBranchTargetOpValue";
148 let OperandType = "OPERAND_PCREL";
149}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000150def calltarget : Operand<iPTR> {
151 let EncoderMethod = "getJumpTargetOpValue";
152}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000153def calltarget64: Operand<i64>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000154def simm16 : Operand<i32>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000155def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000156def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000157
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000158// Unsigned Operand
159def uimm16 : Operand<i32> {
160 let PrintMethod = "printUnsignedImm";
161}
162
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000163// Address operand
164def mem : Operand<i32> {
165 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000166 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000167 let EncoderMethod = "getMemEncoding";
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000168}
169
Akira Hatanakad55bb382011-10-11 00:11:12 +0000170def mem64 : Operand<i64> {
171 let PrintMethod = "printMemOperand";
172 let MIOperandInfo = (ops CPU64Regs, simm16_64);
173}
174
Akira Hatanaka03236be2011-07-07 20:54:20 +0000175def mem_ea : Operand<i32> {
176 let PrintMethod = "printMemOperandEA";
177 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000178 let EncoderMethod = "getMemEncoding";
179}
180
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000181def mem_ea_64 : Operand<i64> {
182 let PrintMethod = "printMemOperandEA";
183 let MIOperandInfo = (ops CPU64Regs, simm16_64);
184 let EncoderMethod = "getMemEncoding";
185}
186
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000187// size operand of ext instruction
188def size_ext : Operand<i32> {
189 let EncoderMethod = "getSizeExtEncoding";
190}
191
192// size operand of ins instruction
193def size_ins : Operand<i32> {
194 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000195}
196
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000197// Transformation Function - get the lower 16 bits.
198def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000199 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000200}]>;
201
202// Transformation Function - get the higher 16 bits.
203def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000204 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000205}]>;
206
207// Node immediate fits as 16-bit sign extended on target immediate.
208// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000209def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000210
211// Node immediate fits as 16-bit zero extended on target immediate.
212// The LO16 param means that only the lower 16 bits of the node
213// immediate are caught.
214// e.g. addiu, sltiu
215def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000217 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000218 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220}], LO16>;
221
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000222// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
223def immLUiOpnd : PatLeaf<(imm), [{
224 int64_t Val = N->getSExtValue();
225 return isInt<32>(Val) && !(Val & 0xffff);
226}]>;
227
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000228// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000229def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000230
Eric Christopher3c999a22007-10-26 04:00:13 +0000231// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000232// since load and store instructions from stack used it.
Chris Lattnereb079a32010-02-14 21:53:19 +0000233def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], []>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000234
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000235//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000236// Pattern fragment for load/store
237//===----------------------------------------------------------------------===//
Akira Hatanaka82099682011-12-19 19:52:25 +0000238class UnalignedLoad<PatFrag Node> :
239 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000240 LoadSDNode *LD = cast<LoadSDNode>(N);
241 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
242}]>;
243
Akira Hatanaka82099682011-12-19 19:52:25 +0000244class AlignedLoad<PatFrag Node> :
245 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000246 LoadSDNode *LD = cast<LoadSDNode>(N);
247 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
248}]>;
249
Akira Hatanaka82099682011-12-19 19:52:25 +0000250class UnalignedStore<PatFrag Node> :
251 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000252 StoreSDNode *SD = cast<StoreSDNode>(N);
253 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
254}]>;
255
Akira Hatanaka82099682011-12-19 19:52:25 +0000256class AlignedStore<PatFrag Node> :
257 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000258 StoreSDNode *SD = cast<StoreSDNode>(N);
259 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
260}]>;
261
262// Load/Store PatFrags.
263def sextloadi16_a : AlignedLoad<sextloadi16>;
264def zextloadi16_a : AlignedLoad<zextloadi16>;
265def extloadi16_a : AlignedLoad<extloadi16>;
266def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000267def sextloadi32_a : AlignedLoad<sextloadi32>;
268def zextloadi32_a : AlignedLoad<zextloadi32>;
269def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000270def truncstorei16_a : AlignedStore<truncstorei16>;
271def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000272def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000273def sextloadi16_u : UnalignedLoad<sextloadi16>;
274def zextloadi16_u : UnalignedLoad<zextloadi16>;
275def extloadi16_u : UnalignedLoad<extloadi16>;
276def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000277def sextloadi32_u : UnalignedLoad<sextloadi32>;
278def zextloadi32_u : UnalignedLoad<zextloadi32>;
279def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000280def truncstorei16_u : UnalignedStore<truncstorei16>;
281def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000282def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000283
284//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000285// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000286//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000288// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000289class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
290 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
291 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
292 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
293 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
294 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000295 let isCommutable = isComm;
296}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000297
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000298class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000299 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
300 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
301 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
302 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000303 let isCommutable = isComm;
304}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000305
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000306// Arithmetic and logical instructions with 2 register operands.
307class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
308 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000309 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
310 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
311 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000312
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000313class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000314 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000315 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
316 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000317
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000318// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000319let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000320class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000321 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000322 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000323 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000324 let rd = 0;
325 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000326 let isCommutable = isComm;
327}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000328
329// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000330class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
331 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000332 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000333 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000334 let shamt = 0;
335 let isCommutable = 1;
336}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000337
338// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000339class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
340 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
341 RegisterClass RC>:
342 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000343 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000344 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
345 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000346}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000347
Akira Hatanaka36393462011-10-17 18:06:56 +0000348// 32-bit shift instructions.
349class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
350 SDNode OpNode>:
351 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
352
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000353class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
354 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000355 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000356 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000357 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000358 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000359}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000360
361// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000362class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
363 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000364 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000365 let rs = 0;
366}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000367
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000368class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
369 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
370 bits<21> addr;
371 let Inst{25-21} = addr{20-16};
372 let Inst{15-0} = addr{15-0};
373}
374
Eric Christopher3c999a22007-10-26 04:00:13 +0000375// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000376let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000377class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
378 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000379 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000380 !strconcat(instr_asm, "\t$rt, $addr"),
381 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000382 let isPseudo = Pseudo;
383}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000384
Akira Hatanakad55bb382011-10-11 00:11:12 +0000385class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
386 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000387 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000388 !strconcat(instr_asm, "\t$rt, $addr"),
389 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000390 let isPseudo = Pseudo;
391}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000392
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000393// Unaligned Memory Load/Store
Akira Hatanaka421455f2011-11-23 22:19:28 +0000394let canFoldAsLoad = 1 in
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000395class LoadUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
396 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr), "", [], IILoad> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000397
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000398class StoreUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
399 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr), "", [], IIStore> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000400
Akira Hatanakad55bb382011-10-11 00:11:12 +0000401// 32-bit load.
402multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
403 bit Pseudo = 0> {
404 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
405 Requires<[NotN64]>;
406 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
407 Requires<[IsN64]>;
408}
409
410// 64-bit load.
411multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
412 bit Pseudo = 0> {
413 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
414 Requires<[NotN64]>;
415 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
416 Requires<[IsN64]>;
417}
418
Akira Hatanaka421455f2011-11-23 22:19:28 +0000419// 32-bit load.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000420multiclass LoadUnAlign32<bits<6> op> {
421 def #NAME# : LoadUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000422 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000423 def _P8 : LoadUnAlign<op, CPURegs, mem64>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000424 Requires<[IsN64]>;
425}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000426// 32-bit store.
427multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
428 bit Pseudo = 0> {
429 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
430 Requires<[NotN64]>;
431 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
432 Requires<[IsN64]>;
433}
434
435// 64-bit store.
436multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
437 bit Pseudo = 0> {
438 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
439 Requires<[NotN64]>;
440 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
441 Requires<[IsN64]>;
442}
443
Akira Hatanaka421455f2011-11-23 22:19:28 +0000444// 32-bit store.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000445multiclass StoreUnAlign32<bits<6> op> {
446 def #NAME# : StoreUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000447 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000448 def _P8 : StoreUnAlign<op, CPURegs, mem64>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000449 Requires<[IsN64]>;
450}
451
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000452// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000453class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000454 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
455 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
456 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000457 let isBranch = 1;
458 let isTerminator = 1;
459 let hasDelaySlot = 1;
460}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000461
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000462class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
463 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000464 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
465 !strconcat(instr_asm, "\t$rs, $imm16"),
466 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000467 let rt = _rt;
468 let isBranch = 1;
469 let isTerminator = 1;
470 let hasDelaySlot = 1;
Eric Christopher3c999a22007-10-26 04:00:13 +0000471}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000472
Eric Christopher3c999a22007-10-26 04:00:13 +0000473// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000474class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
475 RegisterClass RC>:
476 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
477 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
478 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000479 IIAlu> {
480 let shamt = 0;
481}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000482
Akira Hatanaka8191f342011-10-11 18:53:46 +0000483class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
484 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000485 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
486 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
487 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000488 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000489
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000490// Jump
491class JumpFJ<bits<6> op, string instr_asm>:
492 FJ<op, (outs), (ins jmptarget:$target),
493 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch> {
494 let isBranch=1;
495 let isTerminator=1;
496 let isBarrier=1;
497 let hasDelaySlot = 1;
498 let Predicates = [RelocStatic];
499}
500
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000501// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000502class UncondBranch<bits<6> op, string instr_asm>:
503 BranchBase<op, (outs), (ins brtarget:$imm16),
504 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
505 let rs = 0;
506 let rt = 0;
507 let isBranch = 1;
508 let isTerminator = 1;
509 let isBarrier = 1;
510 let hasDelaySlot = 1;
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000511 let Predicates = [RelocPIC];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000512}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000513
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000514let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1,
515 isIndirectBranch = 1 in
516class JumpFR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
517 FR<op, func, (outs), (ins RC:$rs),
518 !strconcat(instr_asm, "\t$rs"), [(brind RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000519 let rt = 0;
520 let rd = 0;
521 let shamt = 0;
522}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000523
524// Jump and Link (Call)
Eric Christopher3c999a22007-10-26 04:00:13 +0000525let isCall=1, hasDelaySlot=1,
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000526 // All calls clobber the non-callee saved registers...
Jakob Stoklund Olesende12e432010-02-17 20:18:50 +0000527 Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9,
528 K0, K1, D0, D1, D2, D3, D4, D5, D6, D7, D8, D9], Uses = [GP] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000529 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000530 FJ<op, (outs), (ins calltarget:$target, variable_ops),
531 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
532 IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000533
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000534 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000535 FR<op, func, (outs), (ins CPURegs:$rs, variable_ops),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000536 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink CPURegs:$rs)], IIBranch> {
537 let rt = 0;
538 let rd = 31;
539 let shamt = 0;
540 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000541
542 class BranchLink<string instr_asm>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000543 FI<0x1, (outs), (ins CPURegs:$rs, brtarget:$imm16, variable_ops),
544 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000545}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000546
Eric Christopher3c999a22007-10-26 04:00:13 +0000547// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000548class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
549 RegisterClass RC, list<Register> DefRegs>:
550 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000551 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
552 let rd = 0;
553 let shamt = 0;
554 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000555 let Defs = DefRegs;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000556}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000557
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000558class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
559 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
560
561class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
562 RegisterClass RC, list<Register> DefRegs>:
563 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
564 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
565 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000566 let rd = 0;
567 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000568 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000569}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000570
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000571class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
572 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
573
Eric Christopher3c999a22007-10-26 04:00:13 +0000574// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000575class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
576 list<Register> UseRegs>:
577 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000578 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
579 let rs = 0;
580 let rt = 0;
581 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000582 let Uses = UseRegs;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000583}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000584
Akira Hatanaka89d30662011-10-17 18:24:15 +0000585class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
586 list<Register> DefRegs>:
587 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000588 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
589 let rt = 0;
590 let rd = 0;
591 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000592 let Defs = DefRegs;
Akira Hatanaka36787932011-10-03 19:28:44 +0000593}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000594
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000595class EffectiveAddress<string instr_asm, RegisterClass RC, Operand Mem> :
596 FMem<0x09, (outs RC:$rt), (ins Mem:$addr),
597 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000598
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000599// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000600class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
601 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
602 !strconcat(instr_asm, "\t$rd, $rs"),
603 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
604 Requires<[HasBitCount]> {
605 let shamt = 0;
606 let rt = rd;
607}
608
609class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
610 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
611 !strconcat(instr_asm, "\t$rd, $rs"),
612 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000613 Requires<[HasBitCount]> {
614 let shamt = 0;
615 let rt = rd;
616}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000617
618// Sign Extend in Register.
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000619class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000620 FR<0x1f, 0x20, (outs CPURegs:$rd), (ins CPURegs:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000621 !strconcat(instr_asm, "\t$rd, $rt"),
622 [(set CPURegs:$rd, (sext_inreg CPURegs:$rt, vt))], NoItinerary> {
623 let rs = 0;
624 let shamt = sa;
625 let Predicates = [HasSEInReg];
626}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000627
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000628// Byte Swap
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000629class ByteSwap<bits<6> func, bits<5> sa, string instr_asm>:
630 FR<0x1f, func, (outs CPURegs:$rd), (ins CPURegs:$rt),
631 !strconcat(instr_asm, "\t$rd, $rt"),
632 [(set CPURegs:$rd, (bswap CPURegs:$rt))], NoItinerary> {
633 let rs = 0;
634 let shamt = sa;
635 let Predicates = [HasSwap];
636}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000637
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000638// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000639class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
640 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
641 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000642 let rs = 0;
643 let shamt = 0;
644}
645
Akira Hatanaka667645f2011-08-17 22:59:46 +0000646// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000647class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
648 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
649 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
650 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000651 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000652 bits<5> sz;
653 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000654 let shamt = pos;
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000655 let Predicates = [HasMips32r2];
656}
657
658class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
659 FR<0x1f, _funct, (outs RC:$rt),
660 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
661 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
662 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
663 NoItinerary> {
664 bits<5> pos;
665 bits<5> sz;
666 let rd = sz;
667 let shamt = pos;
668 let Predicates = [HasMips32r2];
669 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000670}
671
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000672// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000673class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
674 RegisterClass PRC> :
675 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000676 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
Akira Hatanaka59068062011-11-11 04:14:30 +0000677 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
678
679multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
680 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>, Requires<[NotN64]>;
681 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>, Requires<[IsN64]>;
682}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000683
684// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000685class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
686 RegisterClass PRC> :
687 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
688 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
689 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
690
691multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
692 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>, Requires<[NotN64]>;
693 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>, Requires<[IsN64]>;
694}
695
696class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
697 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
698 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
699 let mayLoad = 1;
700}
701
702class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
703 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
704 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
705 let mayStore = 1;
706 let Constraints = "$rt = $dst";
707}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000708
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000709//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000710// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000711//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000712
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000713// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000714let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000715def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000716 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000717 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000718def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000719 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000720 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000721}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000722
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000723// Some assembly macros need to avoid pseudoinstructions and assembler
724// automatic reodering, we should reorder ourselves.
725def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>;
726def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>;
727def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>;
728def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>;
729
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000730// These macros are inserted to prevent GAS from complaining
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000731// when using the AT register.
732def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>;
733def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>;
734
Eric Christopher3c999a22007-10-26 04:00:13 +0000735// When handling PIC code the assembler needs .cpload and .cprestore
736// directives. If the real instructions corresponding these directives
737// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000738// from the assembler.
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000739def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>;
Akira Hatanaka78d62b22011-07-07 22:06:18 +0000740def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc), ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000741
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000742let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000743 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
744 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
745 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
746 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
747 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
748 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
749 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
750 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
751 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
752 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
753 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
754 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
755 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
756 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
757 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
758 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
759 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
760 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000761
Akira Hatanaka59068062011-11-11 04:14:30 +0000762 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
763 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
764 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000765
Akira Hatanaka59068062011-11-11 04:14:30 +0000766 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
767 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
768 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000769}
770
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000771//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000772// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000773//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000774
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000775//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000776// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000777//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000778
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000779/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000780def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
781def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000782def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
783def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000784def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
785def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
786def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000787def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000788
789/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000790def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
791def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000792def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
793def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000794def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
795def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000796def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
797def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
798def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000799def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000800
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000801/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000802def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
803def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
804def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000805def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
806def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
807def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000808
809// Rotate Instructions
Akira Hatanaka56633442011-09-20 23:53:09 +0000810let Predicates = [HasMips32r2] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000811 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000812 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000813}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000814
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000815/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000816/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000817defm LB : LoadM32<0x20, "lb", sextloadi8>;
818defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
819defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
820defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
821defm LW : LoadM32<0x23, "lw", load_a>;
822defm SB : StoreM32<0x28, "sb", truncstorei8>;
823defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
824defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000825
826/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000827defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
828defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
829defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
830defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
831defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000832
Akira Hatanaka421455f2011-11-23 22:19:28 +0000833/// Primitives for unaligned
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000834defm LWL : LoadUnAlign32<0x22>;
835defm LWR : LoadUnAlign32<0x26>;
836defm SWL : StoreUnAlign32<0x2A>;
837defm SWR : StoreUnAlign32<0x2E>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000838
Akira Hatanakadb548262011-07-19 23:30:50 +0000839let hasSideEffects = 1 in
840def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000841 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000842{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000843 bits<5> stype;
844 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000845 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000846 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000847 let Inst{5-0} = 15;
848}
849
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000850/// Load-linked, Store-conditional
Akira Hatanaka59068062011-11-11 04:14:30 +0000851def LL : LLBase<0x30, "ll", CPURegs, mem>, Requires<[NotN64]>;
852def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>, Requires<[IsN64]>;
853def SC : SCBase<0x38, "sc", CPURegs, mem>, Requires<[NotN64]>;
854def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>, Requires<[IsN64]>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000855
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000856/// Jump and Branch Instructions
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000857def J : JumpFJ<0x02, "j">;
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000858def JR : JumpFR<0x00, 0x08, "jr", CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000859def JAL : JumpLink<0x03, "jal">;
860def JALR : JumpLinkReg<0x00, 0x09, "jalr">;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000861def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000862def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
863def BNE : CBranch<0x05, "bne", setne, CPURegs>;
864def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
865def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000866def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000867def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000868
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000869let rt=0x11 in
870 def BGEZAL : BranchLink<"bgezal">;
871let rt=0x10 in
872 def BLTZAL : BranchLink<"bltzal">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000873
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000874let isReturn=1, isTerminator=1, hasDelaySlot=1,
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000875 isBarrier=1, hasCtrlDep=1, rd=0, rt=0, shamt=0 in
876 def RET : FR <0x00, 0x08, (outs), (ins CPURegs:$target),
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000877 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
878
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000879/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000880def MULT : Mult32<0x18, "mult", IIImul>;
881def MULTu : Mult32<0x19, "multu", IIImul>;
882def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
883def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000884
Akira Hatanaka89d30662011-10-17 18:24:15 +0000885def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
886def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
887def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
888def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000889
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000890/// Sign Ext In Register Instructions.
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000891def SEB : SignExtInReg<0x10, "seb", i8>;
892def SEH : SignExtInReg<0x18, "seh", i16>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000893
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000894/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000895def CLZ : CountLeading0<0x20, "clz", CPURegs>;
896def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000897
898/// Byte Swap
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000899def WSBW : ByteSwap<0x20, 0x2, "wsbw">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000900
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000901/// No operation
902let addr=0 in
903 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
904
Eric Christopher3c999a22007-10-26 04:00:13 +0000905// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000906// instructions. The same not happens for stack address copies, so an
907// add op with mem ComplexPattern is used and the stack address copy
908// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000909def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000910
Akira Hatanaka21afc632011-06-21 00:40:49 +0000911// DynAlloc node points to dynamically allocated stack space.
912// $sp is added to the list of implicitly used registers to prevent dead code
913// elimination from removing instructions that modify $sp.
914let Uses = [SP] in
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000915def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>;
Akira Hatanaka21afc632011-06-21 00:40:49 +0000916
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000917// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000918def MADD : MArithR<0, "madd", MipsMAdd, 1>;
919def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000920def MSUB : MArithR<4, "msub", MipsMSub>;
921def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000922
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000923// MUL is a assembly macro in the current used ISAs. In recent ISA's
924// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000925def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
926 Requires<[HasMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000927
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000928def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000929
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000930def EXT : ExtBase<0, "ext", CPURegs>;
931def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000932
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000933//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000934// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000935//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000936
937// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +0000938def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000939 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000940def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000941 (ORi ZERO, imm:$in)>;
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000942def : Pat<(i32 immLUiOpnd:$in),
943 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000944
945// Arbitrary immediates
946def : Pat<(i32 imm:$imm),
947 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
948
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000949// Carry patterns
950def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
951 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
952def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
953 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +0000954def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000955 (ADDiu CPURegs:$src, imm:$imm)>;
956
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000957// Call
958def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
959 (JAL tglobaladdr:$dst)>;
960def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
961 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +0000962//def : Pat<(MipsJmpLink CPURegs:$dst),
963// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000964
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000965// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000966def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000967def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000968def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
969def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +0000970def : Pat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000971
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000972def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
973def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000974def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
975def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +0000976def : Pat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000977
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000978def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000979 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000980def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
981 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000982def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
983 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000984def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
985 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
Akira Hatanakaca074792011-12-08 20:34:32 +0000986def : Pat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
987 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000988
989// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000990def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000991 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000992def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000993 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000994
Akira Hatanaka342837d2011-05-28 01:07:07 +0000995// wrapper_pic
Akira Hatanaka6df7e232011-12-09 01:53:17 +0000996class WrapperPat<SDNode node, Instruction ADDiuOp, Register GPReg>:
997 Pat<(MipsWrapper node:$in),
Akira Hatanaka20aa12a2011-12-07 21:54:54 +0000998 (ADDiuOp GPReg, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000999
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001000def : WrapperPat<tglobaladdr, ADDiu, GP>;
1001def : WrapperPat<tconstpool, ADDiu, GP>;
1002def : WrapperPat<texternalsym, ADDiu, GP>;
1003def : WrapperPat<tblockaddress, ADDiu, GP>;
1004def : WrapperPat<tjumptable, ADDiu, GP>;
1005def : WrapperPat<tglobaltlsaddr, ADDiu, GP>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001006
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001007// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001008def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001009 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001010
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001011// extended loads
1012let Predicates = [NotN64] in {
1013 def : Pat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1014 def : Pat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
1015 def : Pat<(i32 (extloadi16_a addr:$src)), (LHu addr:$src)>;
1016 def : Pat<(i32 (extloadi16_u addr:$src)), (ULHu addr:$src)>;
1017}
1018let Predicates = [IsN64] in {
1019 def : Pat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1020 def : Pat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
1021 def : Pat<(i32 (extloadi16_a addr:$src)), (LHu_P8 addr:$src)>;
1022 def : Pat<(i32 (extloadi16_u addr:$src)), (ULHu_P8 addr:$src)>;
1023}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001024
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001025// peepholes
Akira Hatanakacaace8a2011-12-20 21:50:49 +00001026def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>,
1027 Requires<[NotN64]>;
1028def : Pat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>,
1029 Requires<[IsN64]>;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001030
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001031// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001032multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1033 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1034 Instruction SLTiuOp, Register ZEROReg> {
1035def : Pat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1036 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1037def : Pat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1038 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001039
Akira Hatanaka06f82312011-10-11 19:09:09 +00001040def : Pat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1041 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1042def : Pat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1043 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1044def : Pat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1045 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1046def : Pat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1047 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001048
Akira Hatanaka06f82312011-10-11 19:09:09 +00001049def : Pat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1050 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1051def : Pat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1052 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001053
Akira Hatanaka06f82312011-10-11 19:09:09 +00001054def : Pat<(brcond RC:$cond, bb:$dst),
1055 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
1056}
1057
1058defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001059
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001060// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001061multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1062 Instruction SLTuOp, Register ZEROReg> {
1063 def : Pat<(seteq RC:$lhs, RC:$rhs),
1064 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1065 def : Pat<(setne RC:$lhs, RC:$rhs),
1066 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
1067}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001068
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001069multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1070 def : Pat<(setle RC:$lhs, RC:$rhs),
1071 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1072 def : Pat<(setule RC:$lhs, RC:$rhs),
1073 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
1074}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001075
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001076multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1077 def : Pat<(setgt RC:$lhs, RC:$rhs),
1078 (SLTOp RC:$rhs, RC:$lhs)>;
1079 def : Pat<(setugt RC:$lhs, RC:$rhs),
1080 (SLTuOp RC:$rhs, RC:$lhs)>;
1081}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001082
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001083multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1084 def : Pat<(setge RC:$lhs, RC:$rhs),
1085 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1086 def : Pat<(setuge RC:$lhs, RC:$rhs),
1087 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
1088}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001089
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001090multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1091 Instruction SLTiuOp> {
1092 def : Pat<(setge RC:$lhs, immSExt16:$rhs),
1093 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1094 def : Pat<(setuge RC:$lhs, immSExt16:$rhs),
1095 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
1096}
1097
1098defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1099defm : SetlePats<CPURegs, SLT, SLTu>;
1100defm : SetgtPats<CPURegs, SLT, SLTu>;
1101defm : SetgePats<CPURegs, SLT, SLTu>;
1102defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001103
Akira Hatanaka21afc632011-06-21 00:40:49 +00001104// select MipsDynAlloc
1105def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
1106
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001107//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001108// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001109//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001110
1111include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001112include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001113include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001114