blob: 9fcc5fd9faf48222c63695d16c4e2cebe413253b [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18include "MipsInstrFormats.td"
19
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000022//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
25def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000026def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000027 SDTCisSameAs<1, 2>,
28 SDTCisSameAs<3, 4>,
29 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000030def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
31def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000032def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000033 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000034 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000035 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000036def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000037 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000038 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000040def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
41
Akira Hatanakac742e4f2011-11-11 04:06:38 +000042def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
43 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000044def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000045
Akira Hatanaka40eda462011-09-22 23:31:54 +000046def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
47 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
48def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
49 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000050 SDTCisSameAs<0, 4>]>;
51
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000053def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000054 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000055 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000075def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000076 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
106// compiled:
107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka6df7e232011-12-09 01:53:17 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntUnaryOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Akira Hatanaka21afc632011-06-21 00:40:49 +0000112// Pointer to dynamically allocated stack area.
113def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
114 [SDNPHasChain, SDNPInGlue]>;
115
Akira Hatanakadb548262011-07-19 23:30:50 +0000116def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
117
Akira Hatanakabb15e112011-08-17 02:05:42 +0000118def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
119def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
120
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000122// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000123//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000124def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">;
125def HasBitCount : Predicate<"Subtarget.hasBitCount()">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000126def HasSwap : Predicate<"Subtarget.hasSwap()">;
127def HasCondMov : Predicate<"Subtarget.hasCondMov()">;
Akira Hatanaka56633442011-09-20 23:53:09 +0000128def HasMips32 : Predicate<"Subtarget.hasMips32()">;
129def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000130def HasMips64 : Predicate<"Subtarget.hasMips64()">;
131def NotMips64 : Predicate<"!Subtarget.hasMips64()">;
132def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000133def IsN64 : Predicate<"Subtarget.isABI_N64()">;
134def NotN64 : Predicate<"!Subtarget.isABI_N64()">;
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000135def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
136def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000137
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000138//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000139// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000140//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000141
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000142// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000143def jmptarget : Operand<OtherVT> {
144 let EncoderMethod = "getJumpTargetOpValue";
145}
146def brtarget : Operand<OtherVT> {
147 let EncoderMethod = "getBranchTargetOpValue";
148 let OperandType = "OPERAND_PCREL";
149}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000150def calltarget : Operand<iPTR> {
151 let EncoderMethod = "getJumpTargetOpValue";
152}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000153def calltarget64: Operand<i64>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000154def simm16 : Operand<i32>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000155def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000156def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000157
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000158// Unsigned Operand
159def uimm16 : Operand<i32> {
160 let PrintMethod = "printUnsignedImm";
161}
162
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000163// Address operand
164def mem : Operand<i32> {
165 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000166 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000167 let EncoderMethod = "getMemEncoding";
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000168}
169
Akira Hatanakad55bb382011-10-11 00:11:12 +0000170def mem64 : Operand<i64> {
171 let PrintMethod = "printMemOperand";
172 let MIOperandInfo = (ops CPU64Regs, simm16_64);
173}
174
Akira Hatanaka03236be2011-07-07 20:54:20 +0000175def mem_ea : Operand<i32> {
176 let PrintMethod = "printMemOperandEA";
177 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000178 let EncoderMethod = "getMemEncoding";
179}
180
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000181def mem_ea_64 : Operand<i64> {
182 let PrintMethod = "printMemOperandEA";
183 let MIOperandInfo = (ops CPU64Regs, simm16_64);
184 let EncoderMethod = "getMemEncoding";
185}
186
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000187// size operand of ext instruction
188def size_ext : Operand<i32> {
189 let EncoderMethod = "getSizeExtEncoding";
190}
191
192// size operand of ins instruction
193def size_ins : Operand<i32> {
194 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000195}
196
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000197// Transformation Function - get the lower 16 bits.
198def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000199 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000200}]>;
201
202// Transformation Function - get the higher 16 bits.
203def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000204 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000205}]>;
206
207// Node immediate fits as 16-bit sign extended on target immediate.
208// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000209def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000210
211// Node immediate fits as 16-bit zero extended on target immediate.
212// The LO16 param means that only the lower 16 bits of the node
213// immediate are caught.
214// e.g. addiu, sltiu
215def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000217 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000218 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220}], LO16>;
221
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000222// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000223def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000224
Eric Christopher3c999a22007-10-26 04:00:13 +0000225// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000226// since load and store instructions from stack used it.
Chris Lattnereb079a32010-02-14 21:53:19 +0000227def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], []>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000228
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000229//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000230// Pattern fragment for load/store
231//===----------------------------------------------------------------------===//
232class UnalignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
233 LoadSDNode *LD = cast<LoadSDNode>(N);
234 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
235}]>;
236
237class AlignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
238 LoadSDNode *LD = cast<LoadSDNode>(N);
239 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
240}]>;
241
242class UnalignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
243 (Node node:$val, node:$ptr), [{
244 StoreSDNode *SD = cast<StoreSDNode>(N);
245 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
246}]>;
247
248class AlignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
249 (Node node:$val, node:$ptr), [{
250 StoreSDNode *SD = cast<StoreSDNode>(N);
251 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
252}]>;
253
254// Load/Store PatFrags.
255def sextloadi16_a : AlignedLoad<sextloadi16>;
256def zextloadi16_a : AlignedLoad<zextloadi16>;
257def extloadi16_a : AlignedLoad<extloadi16>;
258def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000259def sextloadi32_a : AlignedLoad<sextloadi32>;
260def zextloadi32_a : AlignedLoad<zextloadi32>;
261def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000262def truncstorei16_a : AlignedStore<truncstorei16>;
263def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000264def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000265def sextloadi16_u : UnalignedLoad<sextloadi16>;
266def zextloadi16_u : UnalignedLoad<zextloadi16>;
267def extloadi16_u : UnalignedLoad<extloadi16>;
268def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000269def sextloadi32_u : UnalignedLoad<sextloadi32>;
270def zextloadi32_u : UnalignedLoad<zextloadi32>;
271def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000272def truncstorei16_u : UnalignedStore<truncstorei16>;
273def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000274def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000275
276//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000277// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000278//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000279
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000280// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000281class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
282 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
283 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
284 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
285 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
286 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000287 let isCommutable = isComm;
288}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000289
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000290class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000291 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
292 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
293 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
294 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000295 let isCommutable = isComm;
296}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000297
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000298// Arithmetic and logical instructions with 2 register operands.
299class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
300 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000301 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
302 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
303 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000304
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000305class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000306 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000307 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
308 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000309
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000310// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000311let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000312class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000313 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000314 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000315 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000316 let rd = 0;
317 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000318 let isCommutable = isComm;
319}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000320
321// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000322class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
323 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000324 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000325 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000326 let shamt = 0;
327 let isCommutable = 1;
328}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000329
330// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000331class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
332 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
333 RegisterClass RC>:
334 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000335 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000336 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
337 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000338}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000339
Akira Hatanaka36393462011-10-17 18:06:56 +0000340// 32-bit shift instructions.
341class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
342 SDNode OpNode>:
343 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
344
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000345class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
346 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000347 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000348 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000349 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000350 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000351}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000352
353// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000354class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
355 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000356 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000357 let rs = 0;
358}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000359
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000360class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
361 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
362 bits<21> addr;
363 let Inst{25-21} = addr{20-16};
364 let Inst{15-0} = addr{15-0};
365}
366
Eric Christopher3c999a22007-10-26 04:00:13 +0000367// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000368let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000369class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
370 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000371 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000372 !strconcat(instr_asm, "\t$rt, $addr"),
373 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000374 let isPseudo = Pseudo;
375}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000376
Akira Hatanakad55bb382011-10-11 00:11:12 +0000377class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
378 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000379 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000380 !strconcat(instr_asm, "\t$rt, $addr"),
381 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000382 let isPseudo = Pseudo;
383}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000384
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000385// Unaligned Memory Load/Store
Akira Hatanaka421455f2011-11-23 22:19:28 +0000386let canFoldAsLoad = 1 in
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000387class LoadUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
388 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr), "", [], IILoad> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000389
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000390class StoreUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
391 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr), "", [], IIStore> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000392
Akira Hatanakad55bb382011-10-11 00:11:12 +0000393// 32-bit load.
394multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
395 bit Pseudo = 0> {
396 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
397 Requires<[NotN64]>;
398 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
399 Requires<[IsN64]>;
400}
401
402// 64-bit load.
403multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
404 bit Pseudo = 0> {
405 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
406 Requires<[NotN64]>;
407 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
408 Requires<[IsN64]>;
409}
410
Akira Hatanaka421455f2011-11-23 22:19:28 +0000411// 32-bit load.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000412multiclass LoadUnAlign32<bits<6> op> {
413 def #NAME# : LoadUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000414 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000415 def _P8 : LoadUnAlign<op, CPURegs, mem64>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000416 Requires<[IsN64]>;
417}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000418// 32-bit store.
419multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
420 bit Pseudo = 0> {
421 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
422 Requires<[NotN64]>;
423 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
424 Requires<[IsN64]>;
425}
426
427// 64-bit store.
428multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
429 bit Pseudo = 0> {
430 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
431 Requires<[NotN64]>;
432 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
433 Requires<[IsN64]>;
434}
435
Akira Hatanaka421455f2011-11-23 22:19:28 +0000436// 32-bit store.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000437multiclass StoreUnAlign32<bits<6> op> {
438 def #NAME# : StoreUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000439 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000440 def _P8 : StoreUnAlign<op, CPURegs, mem64>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000441 Requires<[IsN64]>;
442}
443
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000444// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000445class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000446 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
447 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
448 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000449 let isBranch = 1;
450 let isTerminator = 1;
451 let hasDelaySlot = 1;
452}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000453
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000454class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
455 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000456 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
457 !strconcat(instr_asm, "\t$rs, $imm16"),
458 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000459 let rt = _rt;
460 let isBranch = 1;
461 let isTerminator = 1;
462 let hasDelaySlot = 1;
Eric Christopher3c999a22007-10-26 04:00:13 +0000463}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000464
Eric Christopher3c999a22007-10-26 04:00:13 +0000465// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000466class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
467 RegisterClass RC>:
468 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
469 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
470 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000471 IIAlu> {
472 let shamt = 0;
473}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000474
Akira Hatanaka8191f342011-10-11 18:53:46 +0000475class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
476 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000477 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
478 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
479 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000480 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000481
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000482// Jump
483class JumpFJ<bits<6> op, string instr_asm>:
484 FJ<op, (outs), (ins jmptarget:$target),
485 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch> {
486 let isBranch=1;
487 let isTerminator=1;
488 let isBarrier=1;
489 let hasDelaySlot = 1;
490 let Predicates = [RelocStatic];
491}
492
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000493// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000494class UncondBranch<bits<6> op, string instr_asm>:
495 BranchBase<op, (outs), (ins brtarget:$imm16),
496 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
497 let rs = 0;
498 let rt = 0;
499 let isBranch = 1;
500 let isTerminator = 1;
501 let isBarrier = 1;
502 let hasDelaySlot = 1;
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000503 let Predicates = [RelocPIC];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000504}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000505
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000506let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1,
507 isIndirectBranch = 1 in
508class JumpFR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
509 FR<op, func, (outs), (ins RC:$rs),
510 !strconcat(instr_asm, "\t$rs"), [(brind RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000511 let rt = 0;
512 let rd = 0;
513 let shamt = 0;
514}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000515
516// Jump and Link (Call)
Eric Christopher3c999a22007-10-26 04:00:13 +0000517let isCall=1, hasDelaySlot=1,
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000518 // All calls clobber the non-callee saved registers...
Jakob Stoklund Olesende12e432010-02-17 20:18:50 +0000519 Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9,
520 K0, K1, D0, D1, D2, D3, D4, D5, D6, D7, D8, D9], Uses = [GP] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000521 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000522 FJ<op, (outs), (ins calltarget:$target, variable_ops),
523 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
524 IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000525
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000526 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000527 FR<op, func, (outs), (ins CPURegs:$rs, variable_ops),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000528 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink CPURegs:$rs)], IIBranch> {
529 let rt = 0;
530 let rd = 31;
531 let shamt = 0;
532 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000533
534 class BranchLink<string instr_asm>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000535 FI<0x1, (outs), (ins CPURegs:$rs, brtarget:$imm16, variable_ops),
536 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000537}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000538
Eric Christopher3c999a22007-10-26 04:00:13 +0000539// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000540class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
541 RegisterClass RC, list<Register> DefRegs>:
542 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000543 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
544 let rd = 0;
545 let shamt = 0;
546 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000547 let Defs = DefRegs;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000548}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000549
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000550class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
551 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
552
553class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
554 RegisterClass RC, list<Register> DefRegs>:
555 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
556 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
557 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000558 let rd = 0;
559 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000560 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000561}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000562
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000563class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
564 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
565
Eric Christopher3c999a22007-10-26 04:00:13 +0000566// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000567class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
568 list<Register> UseRegs>:
569 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000570 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
571 let rs = 0;
572 let rt = 0;
573 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000574 let Uses = UseRegs;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000575}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000576
Akira Hatanaka89d30662011-10-17 18:24:15 +0000577class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
578 list<Register> DefRegs>:
579 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000580 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
581 let rt = 0;
582 let rd = 0;
583 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000584 let Defs = DefRegs;
Akira Hatanaka36787932011-10-03 19:28:44 +0000585}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000586
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000587class EffectiveAddress<string instr_asm, RegisterClass RC, Operand Mem> :
588 FMem<0x09, (outs RC:$rt), (ins Mem:$addr),
589 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000590
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000591// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000592class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
593 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
594 !strconcat(instr_asm, "\t$rd, $rs"),
595 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
596 Requires<[HasBitCount]> {
597 let shamt = 0;
598 let rt = rd;
599}
600
601class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
602 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
603 !strconcat(instr_asm, "\t$rd, $rs"),
604 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000605 Requires<[HasBitCount]> {
606 let shamt = 0;
607 let rt = rd;
608}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000609
610// Sign Extend in Register.
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000611class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000612 FR<0x1f, 0x20, (outs CPURegs:$rd), (ins CPURegs:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000613 !strconcat(instr_asm, "\t$rd, $rt"),
614 [(set CPURegs:$rd, (sext_inreg CPURegs:$rt, vt))], NoItinerary> {
615 let rs = 0;
616 let shamt = sa;
617 let Predicates = [HasSEInReg];
618}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000619
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000620// Byte Swap
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000621class ByteSwap<bits<6> func, bits<5> sa, string instr_asm>:
622 FR<0x1f, func, (outs CPURegs:$rd), (ins CPURegs:$rt),
623 !strconcat(instr_asm, "\t$rd, $rt"),
624 [(set CPURegs:$rd, (bswap CPURegs:$rt))], NoItinerary> {
625 let rs = 0;
626 let shamt = sa;
627 let Predicates = [HasSwap];
628}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000629
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000630// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000631class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
632 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
633 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000634 let rs = 0;
635 let shamt = 0;
636}
637
Akira Hatanaka667645f2011-08-17 22:59:46 +0000638// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000639class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
640 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
641 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
642 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000643 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000644 bits<5> sz;
645 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000646 let shamt = pos;
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000647 let Predicates = [HasMips32r2];
648}
649
650class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
651 FR<0x1f, _funct, (outs RC:$rt),
652 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
653 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
654 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
655 NoItinerary> {
656 bits<5> pos;
657 bits<5> sz;
658 let rd = sz;
659 let shamt = pos;
660 let Predicates = [HasMips32r2];
661 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000662}
663
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000664// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000665class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
666 RegisterClass PRC> :
667 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000668 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
Akira Hatanaka59068062011-11-11 04:14:30 +0000669 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
670
671multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
672 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>, Requires<[NotN64]>;
673 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>, Requires<[IsN64]>;
674}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000675
676// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000677class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
678 RegisterClass PRC> :
679 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
680 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
681 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
682
683multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
684 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>, Requires<[NotN64]>;
685 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>, Requires<[IsN64]>;
686}
687
688class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
689 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
690 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
691 let mayLoad = 1;
692}
693
694class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
695 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
696 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
697 let mayStore = 1;
698 let Constraints = "$rt = $dst";
699}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000700
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000701//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000702// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000703//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000704
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000705// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000706let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000707def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000708 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000709 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000710def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000711 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000712 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000713}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000714
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000715// Some assembly macros need to avoid pseudoinstructions and assembler
716// automatic reodering, we should reorder ourselves.
717def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>;
718def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>;
719def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>;
720def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>;
721
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000722// These macros are inserted to prevent GAS from complaining
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000723// when using the AT register.
724def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>;
725def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>;
726
Eric Christopher3c999a22007-10-26 04:00:13 +0000727// When handling PIC code the assembler needs .cpload and .cprestore
728// directives. If the real instructions corresponding these directives
729// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000730// from the assembler.
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000731def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>;
Akira Hatanaka78d62b22011-07-07 22:06:18 +0000732def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc), ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000733
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000734let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000735 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
736 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
737 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
738 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
739 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
740 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
741 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
742 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
743 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
744 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
745 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
746 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
747 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
748 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
749 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
750 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
751 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
752 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000753
Akira Hatanaka59068062011-11-11 04:14:30 +0000754 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
755 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
756 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000757
Akira Hatanaka59068062011-11-11 04:14:30 +0000758 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
759 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
760 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000761}
762
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000763//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000764// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000765//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000766
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000767//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000768// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000769//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000770
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000771/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000772def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
773def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000774def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
775def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000776def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
777def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
778def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000779def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000780
781/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000782def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
783def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000784def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
785def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000786def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
787def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000788def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
789def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
790def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000791def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000792
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000793/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000794def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
795def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
796def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000797def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
798def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
799def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000800
801// Rotate Instructions
Akira Hatanaka56633442011-09-20 23:53:09 +0000802let Predicates = [HasMips32r2] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000803 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000804 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000805}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000806
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000807/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000808/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000809defm LB : LoadM32<0x20, "lb", sextloadi8>;
810defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
811defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
812defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
813defm LW : LoadM32<0x23, "lw", load_a>;
814defm SB : StoreM32<0x28, "sb", truncstorei8>;
815defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
816defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000817
818/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000819defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
820defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
821defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
822defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
823defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000824
Akira Hatanaka421455f2011-11-23 22:19:28 +0000825/// Primitives for unaligned
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000826defm LWL : LoadUnAlign32<0x22>;
827defm LWR : LoadUnAlign32<0x26>;
828defm SWL : StoreUnAlign32<0x2A>;
829defm SWR : StoreUnAlign32<0x2E>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000830
Akira Hatanakadb548262011-07-19 23:30:50 +0000831let hasSideEffects = 1 in
832def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000833 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000834{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000835 bits<5> stype;
836 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000837 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000838 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000839 let Inst{5-0} = 15;
840}
841
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000842/// Load-linked, Store-conditional
Akira Hatanaka59068062011-11-11 04:14:30 +0000843def LL : LLBase<0x30, "ll", CPURegs, mem>, Requires<[NotN64]>;
844def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>, Requires<[IsN64]>;
845def SC : SCBase<0x38, "sc", CPURegs, mem>, Requires<[NotN64]>;
846def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>, Requires<[IsN64]>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000847
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000848/// Jump and Branch Instructions
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000849def J : JumpFJ<0x02, "j">;
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000850def JR : JumpFR<0x00, 0x08, "jr", CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000851def JAL : JumpLink<0x03, "jal">;
852def JALR : JumpLinkReg<0x00, 0x09, "jalr">;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000853def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000854def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
855def BNE : CBranch<0x05, "bne", setne, CPURegs>;
856def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
857def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000858def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000859def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000860
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000861let rt=0x11 in
862 def BGEZAL : BranchLink<"bgezal">;
863let rt=0x10 in
864 def BLTZAL : BranchLink<"bltzal">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000865
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000866let isReturn=1, isTerminator=1, hasDelaySlot=1,
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000867 isBarrier=1, hasCtrlDep=1, rd=0, rt=0, shamt=0 in
868 def RET : FR <0x00, 0x08, (outs), (ins CPURegs:$target),
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000869 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
870
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000871/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000872def MULT : Mult32<0x18, "mult", IIImul>;
873def MULTu : Mult32<0x19, "multu", IIImul>;
874def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
875def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000876
Akira Hatanaka89d30662011-10-17 18:24:15 +0000877def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
878def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
879def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
880def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000881
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000882/// Sign Ext In Register Instructions.
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000883def SEB : SignExtInReg<0x10, "seb", i8>;
884def SEH : SignExtInReg<0x18, "seh", i16>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000885
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000886/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000887def CLZ : CountLeading0<0x20, "clz", CPURegs>;
888def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000889
890/// Byte Swap
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000891def WSBW : ByteSwap<0x20, 0x2, "wsbw">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000892
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000893/// No operation
894let addr=0 in
895 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
896
Eric Christopher3c999a22007-10-26 04:00:13 +0000897// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000898// instructions. The same not happens for stack address copies, so an
899// add op with mem ComplexPattern is used and the stack address copy
900// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000901def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000902
Akira Hatanaka21afc632011-06-21 00:40:49 +0000903// DynAlloc node points to dynamically allocated stack space.
904// $sp is added to the list of implicitly used registers to prevent dead code
905// elimination from removing instructions that modify $sp.
906let Uses = [SP] in
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000907def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>;
Akira Hatanaka21afc632011-06-21 00:40:49 +0000908
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000909// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000910def MADD : MArithR<0, "madd", MipsMAdd, 1>;
911def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000912def MSUB : MArithR<4, "msub", MipsMSub>;
913def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000914
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000915// MUL is a assembly macro in the current used ISAs. In recent ISA's
916// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000917def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
918 Requires<[HasMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000919
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000920def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000921
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000922def EXT : ExtBase<0, "ext", CPURegs>;
923def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000924
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000925//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000926// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000927//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000928
929// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +0000930def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000931 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000932def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000933 (ORi ZERO, imm:$in)>;
934
935// Arbitrary immediates
936def : Pat<(i32 imm:$imm),
937 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
938
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000939// Carry patterns
940def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
941 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
942def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
943 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +0000944def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000945 (ADDiu CPURegs:$src, imm:$imm)>;
946
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000947// Call
948def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
949 (JAL tglobaladdr:$dst)>;
950def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
951 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +0000952//def : Pat<(MipsJmpLink CPURegs:$dst),
953// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000954
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000955// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000956def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000957def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000958def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
959def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +0000960def : Pat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000961
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000962def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
963def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000964def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
965def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +0000966def : Pat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000967
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000968def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000969 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000970def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
971 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000972def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
973 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000974def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
975 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
Akira Hatanakaca074792011-12-08 20:34:32 +0000976def : Pat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
977 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000978
979// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000980def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000981 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000982def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000983 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000984
Akira Hatanaka342837d2011-05-28 01:07:07 +0000985// wrapper_pic
Akira Hatanaka6df7e232011-12-09 01:53:17 +0000986class WrapperPat<SDNode node, Instruction ADDiuOp, Register GPReg>:
987 Pat<(MipsWrapper node:$in),
Akira Hatanaka20aa12a2011-12-07 21:54:54 +0000988 (ADDiuOp GPReg, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000989
Akira Hatanaka6df7e232011-12-09 01:53:17 +0000990def : WrapperPat<tglobaladdr, ADDiu, GP>;
991def : WrapperPat<tconstpool, ADDiu, GP>;
992def : WrapperPat<texternalsym, ADDiu, GP>;
993def : WrapperPat<tblockaddress, ADDiu, GP>;
994def : WrapperPat<tjumptable, ADDiu, GP>;
995def : WrapperPat<tglobaltlsaddr, ADDiu, GP>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000996
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000997// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000998def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000999 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001000
Eric Christopher3c999a22007-10-26 04:00:13 +00001001// extended load and stores
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001002def : Pat<(extloadi1 addr:$src), (LBu addr:$src)>;
1003def : Pat<(extloadi8 addr:$src), (LBu addr:$src)>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +00001004def : Pat<(extloadi16_a addr:$src), (LHu addr:$src)>;
1005def : Pat<(extloadi16_u addr:$src), (ULHu addr:$src)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001006
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001007// peepholes
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001008def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
1009
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001010// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001011multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1012 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1013 Instruction SLTiuOp, Register ZEROReg> {
1014def : Pat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1015 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1016def : Pat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1017 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001018
Akira Hatanaka06f82312011-10-11 19:09:09 +00001019def : Pat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1020 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1021def : Pat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1022 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1023def : Pat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1024 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1025def : Pat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1026 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001027
Akira Hatanaka06f82312011-10-11 19:09:09 +00001028def : Pat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1029 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1030def : Pat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1031 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001032
Akira Hatanaka06f82312011-10-11 19:09:09 +00001033def : Pat<(brcond RC:$cond, bb:$dst),
1034 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
1035}
1036
1037defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001038
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001039// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001040multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1041 Instruction SLTuOp, Register ZEROReg> {
1042 def : Pat<(seteq RC:$lhs, RC:$rhs),
1043 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1044 def : Pat<(setne RC:$lhs, RC:$rhs),
1045 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
1046}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001047
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001048multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1049 def : Pat<(setle RC:$lhs, RC:$rhs),
1050 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1051 def : Pat<(setule RC:$lhs, RC:$rhs),
1052 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
1053}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001054
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001055multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1056 def : Pat<(setgt RC:$lhs, RC:$rhs),
1057 (SLTOp RC:$rhs, RC:$lhs)>;
1058 def : Pat<(setugt RC:$lhs, RC:$rhs),
1059 (SLTuOp RC:$rhs, RC:$lhs)>;
1060}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001061
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001062multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1063 def : Pat<(setge RC:$lhs, RC:$rhs),
1064 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1065 def : Pat<(setuge RC:$lhs, RC:$rhs),
1066 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
1067}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001068
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001069multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1070 Instruction SLTiuOp> {
1071 def : Pat<(setge RC:$lhs, immSExt16:$rhs),
1072 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1073 def : Pat<(setuge RC:$lhs, immSExt16:$rhs),
1074 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
1075}
1076
1077defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1078defm : SetlePats<CPURegs, SLT, SLTu>;
1079defm : SetgtPats<CPURegs, SLT, SLTu>;
1080defm : SetgePats<CPURegs, SLT, SLTu>;
1081defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001082
Akira Hatanaka21afc632011-06-21 00:40:49 +00001083// select MipsDynAlloc
1084def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
1085
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001086//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001087// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001088//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001089
1090include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001091include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001092include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001093