blob: f0eabdedb1c2769be7bcb9b95fcda9a7df6e12c9 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000015#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000016#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner4c7b43b2005-10-14 23:37:35 +000018#include "PPCGenInstrInfo.inc"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000019#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000022#include "llvm/Support/CommandLine.h"
Nicolas Geoffray52e724a2008-04-16 20:10:13 +000023#include "llvm/Target/TargetAsmInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000024using namespace llvm;
25
Bill Wendling4a66e9a2008-03-10 22:49:16 +000026extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
27extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
Bill Wendling880d0f62008-03-04 23:13:51 +000028
Chris Lattnerb1d26f62006-06-17 00:01:04 +000029PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000030 : TargetInstrInfoImpl(PPCInsts, array_lengthof(PPCInsts)), TM(tm),
Evan Cheng7ce45782006-11-13 23:36:35 +000031 RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000032
33/// getPointerRegClass - Return the register class to use to hold pointers.
34/// This is used for addressing modes.
35const TargetRegisterClass *PPCInstrInfo::getPointerRegClass() const {
36 if (TM.getSubtargetImpl()->isPPC64())
37 return &PPC::G8RCRegClass;
38 else
39 return &PPC::GPRCRegClass;
40}
41
Misha Brukmanf2ccb772004-08-17 04:55:41 +000042
Nate Begeman21e463b2005-10-16 05:39:50 +000043bool PPCInstrInfo::isMoveInstr(const MachineInstr& MI,
44 unsigned& sourceReg,
Evan Cheng04ee5a12009-01-20 19:12:24 +000045 unsigned& destReg,
46 unsigned& sourceSubIdx,
47 unsigned& destSubIdx) const {
48 sourceSubIdx = destSubIdx = 0; // No sub-registers.
49
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000050 unsigned oc = MI.getOpcode();
Chris Lattnerb410dc92006-06-20 23:18:58 +000051 if (oc == PPC::OR || oc == PPC::OR8 || oc == PPC::VOR ||
Chris Lattner14c09b82005-10-19 01:50:36 +000052 oc == PPC::OR4To8 || oc == PPC::OR8To4) { // or r1, r2, r2
Evan Cheng1e3417292007-04-25 07:12:14 +000053 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000054 MI.getOperand(0).isReg() &&
55 MI.getOperand(1).isReg() &&
56 MI.getOperand(2).isReg() &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000057 "invalid PPC OR instruction!");
58 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
59 sourceReg = MI.getOperand(1).getReg();
60 destReg = MI.getOperand(0).getReg();
61 return true;
62 }
63 } else if (oc == PPC::ADDI) { // addi r1, r2, 0
Evan Cheng1e3417292007-04-25 07:12:14 +000064 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000065 MI.getOperand(0).isReg() &&
66 MI.getOperand(2).isImm() &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000067 "invalid PPC ADDI instruction!");
Dan Gohmand735b802008-10-03 15:45:36 +000068 if (MI.getOperand(1).isReg() && MI.getOperand(2).getImm() == 0) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +000069 sourceReg = MI.getOperand(1).getReg();
70 destReg = MI.getOperand(0).getReg();
71 return true;
72 }
Nate Begemancb90de32004-10-07 22:26:12 +000073 } else if (oc == PPC::ORI) { // ori r1, r2, 0
Evan Cheng1e3417292007-04-25 07:12:14 +000074 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000075 MI.getOperand(0).isReg() &&
76 MI.getOperand(1).isReg() &&
77 MI.getOperand(2).isImm() &&
Nate Begemancb90de32004-10-07 22:26:12 +000078 "invalid PPC ORI instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +000079 if (MI.getOperand(2).getImm() == 0) {
Nate Begemancb90de32004-10-07 22:26:12 +000080 sourceReg = MI.getOperand(1).getReg();
81 destReg = MI.getOperand(0).getReg();
82 return true;
83 }
Chris Lattnereb5d47d2005-10-07 05:00:52 +000084 } else if (oc == PPC::FMRS || oc == PPC::FMRD ||
85 oc == PPC::FMRSD) { // fmr r1, r2
Evan Cheng1e3417292007-04-25 07:12:14 +000086 assert(MI.getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000087 MI.getOperand(0).isReg() &&
88 MI.getOperand(1).isReg() &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000089 "invalid PPC FMR instruction");
90 sourceReg = MI.getOperand(1).getReg();
91 destReg = MI.getOperand(0).getReg();
92 return true;
Nate Begeman7af02482005-04-12 07:04:16 +000093 } else if (oc == PPC::MCRF) { // mcrf cr1, cr2
Evan Cheng1e3417292007-04-25 07:12:14 +000094 assert(MI.getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000095 MI.getOperand(0).isReg() &&
96 MI.getOperand(1).isReg() &&
Nate Begeman7af02482005-04-12 07:04:16 +000097 "invalid PPC MCRF instruction");
98 sourceReg = MI.getOperand(1).getReg();
99 destReg = MI.getOperand(0).getReg();
100 return true;
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000101 }
102 return false;
103}
Chris Lattner043870d2005-09-09 18:17:41 +0000104
Dan Gohmancbad42c2008-11-18 19:49:32 +0000105unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +0000106 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +0000107 switch (MI->getOpcode()) {
108 default: break;
109 case PPC::LD:
110 case PPC::LWZ:
111 case PPC::LFS:
112 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000113 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
114 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000115 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000116 return MI->getOperand(0).getReg();
117 }
118 break;
119 }
120 return 0;
Chris Lattner65242872006-02-02 20:16:12 +0000121}
Chris Lattner40839602006-02-02 20:12:32 +0000122
Dan Gohmancbad42c2008-11-18 19:49:32 +0000123unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +0000124 int &FrameIndex) const {
125 switch (MI->getOpcode()) {
126 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +0000127 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +0000128 case PPC::STW:
129 case PPC::STFS:
130 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000131 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
132 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000133 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000134 return MI->getOperand(0).getReg();
135 }
136 break;
137 }
138 return 0;
139}
Chris Lattner40839602006-02-02 20:12:32 +0000140
Chris Lattner043870d2005-09-09 18:17:41 +0000141// commuteInstruction - We can commute rlwimi instructions, but only if the
142// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000143MachineInstr *
144PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000145 MachineFunction &MF = *MI->getParent()->getParent();
146
Chris Lattner043870d2005-09-09 18:17:41 +0000147 // Normal instructions can be commuted the obvious way.
148 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000149 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner043870d2005-09-09 18:17:41 +0000150
151 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000152 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000153 return 0;
154
155 // If we have a zero rotate count, we have:
156 // M = mask(MB,ME)
157 // Op0 = (Op1 & ~M) | (Op2 & M)
158 // Change this to:
159 // M = mask((ME+1)&31, (MB-1)&31)
160 // Op0 = (Op2 & ~M) | (Op1 & M)
161
162 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000163 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000164 unsigned Reg1 = MI->getOperand(1).getReg();
165 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000166 bool Reg1IsKill = MI->getOperand(1).isKill();
167 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000168 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000169 // If machine instrs are no longer in two-address forms, update
170 // destination register as well.
171 if (Reg0 == Reg1) {
172 // Must be two address instruction!
173 assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
174 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000175 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000176 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000177 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000178
179 // Masks.
180 unsigned MB = MI->getOperand(4).getImm();
181 unsigned ME = MI->getOperand(5).getImm();
182
183 if (NewMI) {
184 // Create a new instruction.
185 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
186 bool Reg0IsDead = MI->getOperand(0).isDead();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000187 return BuildMI(MF, MI->getDesc())
188 .addReg(Reg0, true, false, false, Reg0IsDead)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000189 .addReg(Reg2, false, false, Reg2IsKill)
190 .addReg(Reg1, false, false, Reg1IsKill)
191 .addImm((ME+1) & 31)
192 .addImm((MB-1) & 31);
193 }
194
195 if (ChangeReg0)
196 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000197 MI->getOperand(2).setReg(Reg1);
198 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000199 MI->getOperand(2).setIsKill(Reg1IsKill);
200 MI->getOperand(1).setIsKill(Reg2IsKill);
Chris Lattner043870d2005-09-09 18:17:41 +0000201
202 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000203 MI->getOperand(4).setImm((ME+1) & 31);
204 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000205 return MI;
206}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000207
208void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
209 MachineBasicBlock::iterator MI) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000210 BuildMI(MBB, MI, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000211}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000212
213
214// Branch analysis.
215bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
216 MachineBasicBlock *&FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000217 SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000218 // If the block has no terminators, it just falls into the block after it.
219 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000220 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000221 return false;
222
223 // Get the last instruction in the block.
224 MachineInstr *LastInst = I;
225
226 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000227 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000228 if (LastInst->getOpcode() == PPC::B) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000229 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000230 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000231 } else if (LastInst->getOpcode() == PPC::BCC) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000232 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000233 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000234 Cond.push_back(LastInst->getOperand(0));
235 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000236 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000237 }
238 // Otherwise, don't know what this is.
239 return true;
240 }
241
242 // Get the instruction before it if it's a terminator.
243 MachineInstr *SecondLastInst = I;
244
245 // If there are three terminators, we don't know what sort of block this is.
246 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000247 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000248 return true;
249
Chris Lattner289c2d52006-11-17 22:14:47 +0000250 // If the block ends with PPC::B and PPC:BCC, handle it.
251 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000252 LastInst->getOpcode() == PPC::B) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000253 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000254 Cond.push_back(SecondLastInst->getOperand(0));
255 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000256 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000257 return false;
258 }
259
Dale Johannesen13e8b512007-06-13 17:59:52 +0000260 // If the block ends with two PPC:Bs, handle it. The second one is not
261 // executed, so remove it.
262 if (SecondLastInst->getOpcode() == PPC::B &&
263 LastInst->getOpcode() == PPC::B) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000264 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000265 I = LastInst;
266 I->eraseFromParent();
267 return false;
268 }
269
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000270 // Otherwise, can't handle this.
271 return true;
272}
273
Evan Chengb5cdaa22007-05-18 00:05:48 +0000274unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000275 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000276 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000277 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000278 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000279 return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000280
281 // Remove the branch.
282 I->eraseFromParent();
283
284 I = MBB.end();
285
Evan Chengb5cdaa22007-05-18 00:05:48 +0000286 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000287 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000288 if (I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000289 return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000290
291 // Remove the branch.
292 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000293 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000294}
295
Evan Chengb5cdaa22007-05-18 00:05:48 +0000296unsigned
297PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
298 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000299 const SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000300 // Shouldn't be a fall through.
301 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner54108062006-10-21 05:36:13 +0000302 assert((Cond.size() == 2 || Cond.size() == 0) &&
303 "PPC branch conditions have two components!");
Chris Lattner2dc77232006-10-17 18:06:55 +0000304
Chris Lattner54108062006-10-21 05:36:13 +0000305 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000306 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000307 if (Cond.empty()) // Unconditional branch
Evan Chengc0f64ff2006-11-27 23:37:22 +0000308 BuildMI(&MBB, get(PPC::B)).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000309 else // Conditional branch
Evan Chengc0f64ff2006-11-27 23:37:22 +0000310 BuildMI(&MBB, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000311 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000312 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000313 }
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000314
Chris Lattner879d09c2006-10-21 05:42:09 +0000315 // Two-way Conditional Branch.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000316 BuildMI(&MBB, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000317 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000318 BuildMI(&MBB, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000319 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000320}
321
Owen Anderson940f83e2008-08-26 18:03:31 +0000322bool PPCInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000323 MachineBasicBlock::iterator MI,
324 unsigned DestReg, unsigned SrcReg,
325 const TargetRegisterClass *DestRC,
326 const TargetRegisterClass *SrcRC) const {
327 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000328 // Not yet supported!
329 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000330 }
331
332 if (DestRC == PPC::GPRCRegisterClass) {
333 BuildMI(MBB, MI, get(PPC::OR), DestReg).addReg(SrcReg).addReg(SrcReg);
334 } else if (DestRC == PPC::G8RCRegisterClass) {
335 BuildMI(MBB, MI, get(PPC::OR8), DestReg).addReg(SrcReg).addReg(SrcReg);
336 } else if (DestRC == PPC::F4RCRegisterClass) {
337 BuildMI(MBB, MI, get(PPC::FMRS), DestReg).addReg(SrcReg);
338 } else if (DestRC == PPC::F8RCRegisterClass) {
339 BuildMI(MBB, MI, get(PPC::FMRD), DestReg).addReg(SrcReg);
340 } else if (DestRC == PPC::CRRCRegisterClass) {
341 BuildMI(MBB, MI, get(PPC::MCRF), DestReg).addReg(SrcReg);
342 } else if (DestRC == PPC::VRRCRegisterClass) {
343 BuildMI(MBB, MI, get(PPC::VOR), DestReg).addReg(SrcReg).addReg(SrcReg);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000344 } else if (DestRC == PPC::CRBITRCRegisterClass) {
345 BuildMI(MBB, MI, get(PPC::CROR), DestReg).addReg(SrcReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000346 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +0000347 // Attempt to copy register that is not GPR or FPR
348 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000349 }
Owen Anderson940f83e2008-08-26 18:03:31 +0000350
351 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000352}
353
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000354bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000355PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
356 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000357 int FrameIdx,
358 const TargetRegisterClass *RC,
359 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000360 if (RC == PPC::GPRCRegisterClass) {
361 if (SrcReg != PPC::LR) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000362 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STW))
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000363 .addReg(SrcReg, false, false, isKill),
364 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000365 } else {
366 // FIXME: this spills LR immediately to memory in one step. To do this,
367 // we use R11, which we know cannot be used in the prolog/epilog. This is
368 // a hack.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000369 NewMIs.push_back(BuildMI(MF, get(PPC::MFLR), PPC::R11));
370 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STW))
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000371 .addReg(PPC::R11, false, false, isKill),
372 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000373 }
374 } else if (RC == PPC::G8RCRegisterClass) {
375 if (SrcReg != PPC::LR8) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000376 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STD))
Chris Lattnercb341de2008-03-10 18:55:53 +0000377 .addReg(SrcReg, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000378 } else {
379 // FIXME: this spills LR immediately to memory in one step. To do this,
380 // we use R11, which we know cannot be used in the prolog/epilog. This is
381 // a hack.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000382 NewMIs.push_back(BuildMI(MF, get(PPC::MFLR8), PPC::X11));
383 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STD))
Chris Lattnercb341de2008-03-10 18:55:53 +0000384 .addReg(PPC::X11, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000385 }
386 } else if (RC == PPC::F8RCRegisterClass) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000387 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STFD))
Chris Lattnercb341de2008-03-10 18:55:53 +0000388 .addReg(SrcReg, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000389 } else if (RC == PPC::F4RCRegisterClass) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000390 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STFS))
Chris Lattnercb341de2008-03-10 18:55:53 +0000391 .addReg(SrcReg, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000392 } else if (RC == PPC::CRRCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000393 if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
394 (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
395 // FIXME (64-bit): Enable
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000396 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::SPILL_CR))
Bill Wendling7194aaf2008-03-03 22:19:16 +0000397 .addReg(SrcReg, false, false, isKill),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000398 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000399 return true;
400 } else {
401 // FIXME: We use R0 here, because it isn't available for RA. We need to
402 // store the CR in the low 4-bits of the saved value. First, issue a MFCR
403 // to save all of the CRBits.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000404 NewMIs.push_back(BuildMI(MF, get(PPC::MFCR), PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000405
Bill Wendling7194aaf2008-03-03 22:19:16 +0000406 // If the saved register wasn't CR0, shift the bits left so that they are
407 // in CR0's slot.
408 if (SrcReg != PPC::CR0) {
409 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4;
410 // rlwinm r0, r0, ShiftBits, 0, 31.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000411 NewMIs.push_back(BuildMI(MF, get(PPC::RLWINM), PPC::R0)
Chris Lattnercb341de2008-03-10 18:55:53 +0000412 .addReg(PPC::R0).addImm(ShiftBits).addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000413 }
414
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000415 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STW))
Bill Wendling7194aaf2008-03-03 22:19:16 +0000416 .addReg(PPC::R0, false, false, isKill),
417 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000418 }
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000419 } else if (RC == PPC::CRBITRCRegisterClass) {
420 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
421 // backend currently only uses CR1EQ as an individual bit, this should
422 // not cause any bug. If we need other uses of CR bits, the following
423 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000424 unsigned Reg = 0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000425 if (SrcReg >= PPC::CR0LT || SrcReg <= PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000426 Reg = PPC::CR0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000427 else if (SrcReg >= PPC::CR1LT || SrcReg <= PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000428 Reg = PPC::CR1;
429 else if (SrcReg >= PPC::CR2LT || SrcReg <= PPC::CR2UN)
430 Reg = PPC::CR2;
431 else if (SrcReg >= PPC::CR3LT || SrcReg <= PPC::CR3UN)
432 Reg = PPC::CR3;
433 else if (SrcReg >= PPC::CR4LT || SrcReg <= PPC::CR4UN)
434 Reg = PPC::CR4;
435 else if (SrcReg >= PPC::CR5LT || SrcReg <= PPC::CR5UN)
436 Reg = PPC::CR5;
437 else if (SrcReg >= PPC::CR6LT || SrcReg <= PPC::CR6UN)
438 Reg = PPC::CR6;
439 else if (SrcReg >= PPC::CR7LT || SrcReg <= PPC::CR7UN)
440 Reg = PPC::CR7;
441
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000442 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000443 PPC::CRRCRegisterClass, NewMIs);
444
Owen Andersonf6372aa2008-01-01 21:11:32 +0000445 } else if (RC == PPC::VRRCRegisterClass) {
446 // We don't have indexed addressing for vector loads. Emit:
447 // R0 = ADDI FI#
448 // STVX VAL, 0, R0
449 //
450 // FIXME: We use R0 here, because it isn't available for RA.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000451 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000452 FrameIdx, 0, 0));
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000453 NewMIs.push_back(BuildMI(MF, get(PPC::STVX))
Chris Lattnercb341de2008-03-10 18:55:53 +0000454 .addReg(SrcReg, false, false, isKill).addReg(PPC::R0).addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000455 } else {
456 assert(0 && "Unknown regclass!");
457 abort();
458 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000459
460 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000461}
462
463void
464PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000465 MachineBasicBlock::iterator MI,
466 unsigned SrcReg, bool isKill, int FrameIdx,
467 const TargetRegisterClass *RC) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000468 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000469 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000470
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000471 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
472 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000473 FuncInfo->setSpillsCR();
474 }
475
Owen Andersonf6372aa2008-01-01 21:11:32 +0000476 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
477 MBB.insert(MI, NewMIs[i]);
478}
479
480void PPCInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000481 bool isKill,
482 SmallVectorImpl<MachineOperand> &Addr,
483 const TargetRegisterClass *RC,
484 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Dan Gohmand735b802008-10-03 15:45:36 +0000485 if (Addr[0].isFI()) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000486 if (StoreRegToStackSlot(MF, SrcReg, isKill,
487 Addr[0].getIndex(), RC, NewMIs)) {
Bill Wendling7194aaf2008-03-03 22:19:16 +0000488 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
489 FuncInfo->setSpillsCR();
490 }
491
Owen Andersonf6372aa2008-01-01 21:11:32 +0000492 return;
493 }
494
495 unsigned Opc = 0;
496 if (RC == PPC::GPRCRegisterClass) {
497 Opc = PPC::STW;
498 } else if (RC == PPC::G8RCRegisterClass) {
499 Opc = PPC::STD;
500 } else if (RC == PPC::F8RCRegisterClass) {
501 Opc = PPC::STFD;
502 } else if (RC == PPC::F4RCRegisterClass) {
503 Opc = PPC::STFS;
504 } else if (RC == PPC::VRRCRegisterClass) {
505 Opc = PPC::STVX;
506 } else {
507 assert(0 && "Unknown regclass!");
508 abort();
509 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000510 MachineInstrBuilder MIB = BuildMI(MF, get(Opc))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000511 .addReg(SrcReg, false, false, isKill);
512 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
513 MachineOperand &MO = Addr[i];
Dan Gohmand735b802008-10-03 15:45:36 +0000514 if (MO.isReg())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000515 MIB.addReg(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000516 else if (MO.isImm())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000517 MIB.addImm(MO.getImm());
518 else
519 MIB.addFrameIndex(MO.getIndex());
520 }
521 NewMIs.push_back(MIB);
522 return;
523}
524
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000525void
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000526PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF,
527 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000528 const TargetRegisterClass *RC,
529 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000530 if (RC == PPC::GPRCRegisterClass) {
531 if (DestReg != PPC::LR) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000532 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LWZ), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000533 FrameIdx));
534 } else {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000535 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LWZ), PPC::R11),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000536 FrameIdx));
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000537 NewMIs.push_back(BuildMI(MF, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000538 }
539 } else if (RC == PPC::G8RCRegisterClass) {
540 if (DestReg != PPC::LR8) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000541 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000542 FrameIdx));
543 } else {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000544 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LD), PPC::R11),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000545 FrameIdx));
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000546 NewMIs.push_back(BuildMI(MF, get(PPC::MTLR8)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000547 }
548 } else if (RC == PPC::F8RCRegisterClass) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000549 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000550 FrameIdx));
551 } else if (RC == PPC::F4RCRegisterClass) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000552 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000553 FrameIdx));
554 } else if (RC == PPC::CRRCRegisterClass) {
555 // FIXME: We use R0 here, because it isn't available for RA.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000556 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LWZ), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000557 FrameIdx));
558
559 // If the reloaded register isn't CR0, shift the bits right so that they are
560 // in the right CR's slot.
561 if (DestReg != PPC::CR0) {
562 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4;
563 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000564 NewMIs.push_back(BuildMI(MF, get(PPC::RLWINM), PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000565 .addReg(PPC::R0).addImm(32-ShiftBits).addImm(0).addImm(31));
566 }
567
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000568 NewMIs.push_back(BuildMI(MF, get(PPC::MTCRF), DestReg).addReg(PPC::R0));
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000569 } else if (RC == PPC::CRBITRCRegisterClass) {
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000570
571 unsigned Reg = 0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000572 if (DestReg >= PPC::CR0LT || DestReg <= PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000573 Reg = PPC::CR0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000574 else if (DestReg >= PPC::CR1LT || DestReg <= PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000575 Reg = PPC::CR1;
576 else if (DestReg >= PPC::CR2LT || DestReg <= PPC::CR2UN)
577 Reg = PPC::CR2;
578 else if (DestReg >= PPC::CR3LT || DestReg <= PPC::CR3UN)
579 Reg = PPC::CR3;
580 else if (DestReg >= PPC::CR4LT || DestReg <= PPC::CR4UN)
581 Reg = PPC::CR4;
582 else if (DestReg >= PPC::CR5LT || DestReg <= PPC::CR5UN)
583 Reg = PPC::CR5;
584 else if (DestReg >= PPC::CR6LT || DestReg <= PPC::CR6UN)
585 Reg = PPC::CR6;
586 else if (DestReg >= PPC::CR7LT || DestReg <= PPC::CR7UN)
587 Reg = PPC::CR7;
588
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000589 return LoadRegFromStackSlot(MF, Reg, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000590 PPC::CRRCRegisterClass, NewMIs);
591
Owen Andersonf6372aa2008-01-01 21:11:32 +0000592 } else if (RC == PPC::VRRCRegisterClass) {
593 // We don't have indexed addressing for vector loads. Emit:
594 // R0 = ADDI FI#
595 // Dest = LVX 0, R0
596 //
597 // FIXME: We use R0 here, because it isn't available for RA.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000598 NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000599 FrameIdx, 0, 0));
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000600 NewMIs.push_back(BuildMI(MF, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000601 .addReg(PPC::R0));
602 } else {
603 assert(0 && "Unknown regclass!");
604 abort();
605 }
606}
607
608void
609PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000610 MachineBasicBlock::iterator MI,
611 unsigned DestReg, int FrameIdx,
612 const TargetRegisterClass *RC) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000613 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000614 SmallVector<MachineInstr*, 4> NewMIs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000615 LoadRegFromStackSlot(MF, DestReg, FrameIdx, RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000616 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
617 MBB.insert(MI, NewMIs[i]);
618}
619
620void PPCInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000621 SmallVectorImpl<MachineOperand> &Addr,
622 const TargetRegisterClass *RC,
623 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Dan Gohmand735b802008-10-03 15:45:36 +0000624 if (Addr[0].isFI()) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000625 LoadRegFromStackSlot(MF, DestReg, Addr[0].getIndex(), RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000626 return;
627 }
628
629 unsigned Opc = 0;
630 if (RC == PPC::GPRCRegisterClass) {
631 assert(DestReg != PPC::LR && "Can't handle this yet!");
632 Opc = PPC::LWZ;
633 } else if (RC == PPC::G8RCRegisterClass) {
634 assert(DestReg != PPC::LR8 && "Can't handle this yet!");
635 Opc = PPC::LD;
636 } else if (RC == PPC::F8RCRegisterClass) {
637 Opc = PPC::LFD;
638 } else if (RC == PPC::F4RCRegisterClass) {
639 Opc = PPC::LFS;
640 } else if (RC == PPC::VRRCRegisterClass) {
641 Opc = PPC::LVX;
642 } else {
643 assert(0 && "Unknown regclass!");
644 abort();
645 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000646 MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000647 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
648 MachineOperand &MO = Addr[i];
Dan Gohmand735b802008-10-03 15:45:36 +0000649 if (MO.isReg())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000650 MIB.addReg(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000651 else if (MO.isImm())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000652 MIB.addImm(MO.getImm());
653 else
654 MIB.addFrameIndex(MO.getIndex());
655 }
656 NewMIs.push_back(MIB);
657 return;
658}
659
Owen Anderson43dbe052008-01-07 01:35:02 +0000660/// foldMemoryOperand - PowerPC (like most RISC's) can only fold spills into
661/// copy instructions, turning them into load/store instructions.
Dan Gohmanc54baa22008-12-03 18:43:12 +0000662MachineInstr *PPCInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
663 MachineInstr *MI,
664 const SmallVectorImpl<unsigned> &Ops,
665 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000666 if (Ops.size() != 1) return NULL;
667
668 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
669 // it takes more than one instruction to store it.
670 unsigned Opc = MI->getOpcode();
671 unsigned OpNum = Ops[0];
672
673 MachineInstr *NewMI = NULL;
674 if ((Opc == PPC::OR &&
675 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
676 if (OpNum == 0) { // move -> store
677 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000678 bool isKill = MI->getOperand(1).isKill();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000679 NewMI = addFrameReference(BuildMI(MF, get(PPC::STW))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000680 .addReg(InReg, false, false, isKill),
Owen Anderson43dbe052008-01-07 01:35:02 +0000681 FrameIndex);
682 } else { // move -> load
683 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000684 bool isDead = MI->getOperand(0).isDead();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000685 NewMI = addFrameReference(BuildMI(MF, get(PPC::LWZ))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000686 .addReg(OutReg, true, false, false, isDead),
Owen Anderson43dbe052008-01-07 01:35:02 +0000687 FrameIndex);
688 }
689 } else if ((Opc == PPC::OR8 &&
690 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
691 if (OpNum == 0) { // move -> store
692 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000693 bool isKill = MI->getOperand(1).isKill();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000694 NewMI = addFrameReference(BuildMI(MF, get(PPC::STD))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000695 .addReg(InReg, false, false, isKill),
Owen Anderson43dbe052008-01-07 01:35:02 +0000696 FrameIndex);
697 } else { // move -> load
698 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000699 bool isDead = MI->getOperand(0).isDead();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000700 NewMI = addFrameReference(BuildMI(MF, get(PPC::LD))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000701 .addReg(OutReg, true, false, false, isDead),
702 FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +0000703 }
704 } else if (Opc == PPC::FMRD) {
705 if (OpNum == 0) { // move -> store
706 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000707 bool isKill = MI->getOperand(1).isKill();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000708 NewMI = addFrameReference(BuildMI(MF, get(PPC::STFD))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000709 .addReg(InReg, false, false, isKill),
Owen Anderson43dbe052008-01-07 01:35:02 +0000710 FrameIndex);
711 } else { // move -> load
712 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000713 bool isDead = MI->getOperand(0).isDead();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000714 NewMI = addFrameReference(BuildMI(MF, get(PPC::LFD))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000715 .addReg(OutReg, true, false, false, isDead),
716 FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +0000717 }
718 } else if (Opc == PPC::FMRS) {
719 if (OpNum == 0) { // move -> store
720 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000721 bool isKill = MI->getOperand(1).isKill();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000722 NewMI = addFrameReference(BuildMI(MF, get(PPC::STFS))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000723 .addReg(InReg, false, false, isKill),
Owen Anderson43dbe052008-01-07 01:35:02 +0000724 FrameIndex);
725 } else { // move -> load
726 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000727 bool isDead = MI->getOperand(0).isDead();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000728 NewMI = addFrameReference(BuildMI(MF, get(PPC::LFS))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000729 .addReg(OutReg, true, false, false, isDead),
730 FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +0000731 }
732 }
733
Owen Anderson43dbe052008-01-07 01:35:02 +0000734 return NewMI;
735}
736
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000737bool PPCInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
738 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000739 if (Ops.size() != 1) return false;
740
741 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
742 // it takes more than one instruction to store it.
743 unsigned Opc = MI->getOpcode();
744
745 if ((Opc == PPC::OR &&
746 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
747 return true;
748 else if ((Opc == PPC::OR8 &&
749 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
750 return true;
751 else if (Opc == PPC::FMRD || Opc == PPC::FMRS)
752 return true;
753
754 return false;
755}
756
Owen Andersonf6372aa2008-01-01 21:11:32 +0000757
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000758bool PPCInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Chris Lattneref139822006-10-28 17:35:02 +0000759 if (MBB.empty()) return false;
760
761 switch (MBB.back().getOpcode()) {
Evan Cheng126f17a2007-05-21 18:44:17 +0000762 case PPC::BLR: // Return.
Chris Lattneref139822006-10-28 17:35:02 +0000763 case PPC::B: // Uncond branch.
764 case PPC::BCTR: // Indirect branch.
765 return true;
766 default: return false;
767 }
768}
769
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000770bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000771ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000772 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
773 // Leave the CR# the same, but invert the condition.
Chris Lattner18258c62006-11-17 22:37:34 +0000774 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000775 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000776}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000777
778/// GetInstSize - Return the number of bytes of code the specified
779/// instruction may be. This returns the maximum number of bytes.
780///
781unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
782 switch (MI->getOpcode()) {
783 case PPC::INLINEASM: { // Inline Asm: Variable size.
784 const MachineFunction *MF = MI->getParent()->getParent();
785 const char *AsmStr = MI->getOperand(0).getSymbolName();
786 return MF->getTarget().getTargetAsmInfo()->getInlineAsmLength(AsmStr);
787 }
Dan Gohman44066042008-07-01 00:05:16 +0000788 case PPC::DBG_LABEL:
789 case PPC::EH_LABEL:
790 case PPC::GC_LABEL:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000791 return 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000792 default:
793 return 4; // PowerPC instructions are all 4 bytes
794 }
795}