blob: b8f5b8a421ed3dab82f744dd93023b8e43a42548 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chenga8e29892007-01-19 07:51:42 +000015//===----------------------------------------------------------------------===//
16// ARM specific DAG Nodes.
17//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000018
Evan Chenga8e29892007-01-19 07:51:42 +000019// Type profiles.
20def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
43
Evan Chenga8e29892007-01-19 07:51:42 +000044// Node definitions.
45def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000046def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
47
48def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
49 [SDNPHasChain, SDNPOutFlag]>;
50def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
Evan Chengb38cba92007-02-03 09:11:58 +000051 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000052
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
55def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
57
58def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
59 [SDNPHasChain, SDNPOptInFlag]>;
60
61def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
62 [SDNPInFlag]>;
63def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
64 [SDNPInFlag]>;
65
66def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
67 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
68
69def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
70 [SDNPHasChain]>;
71
72def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
73 [SDNPOutFlag]>;
74
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000075def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
Evan Chenga8e29892007-01-19 07:51:42 +000078def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
79
80def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
81def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
82def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000083
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000084def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
85
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000086//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000087// ARM Instruction Predicate Definitions.
88//
89def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
90def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
91def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
92def IsThumb : Predicate<"Subtarget->isThumb()">;
93def IsARM : Predicate<"!Subtarget->isThumb()">;
94
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000095//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000096// ARM Flag Definitions.
97
98class RegConstraint<string C> {
99 string Constraints = C;
100}
101
102//===----------------------------------------------------------------------===//
103// ARM specific transformation functions and pattern fragments.
104//
105
106// so_imm_XFORM - Return a so_imm value packed into the format described for
107// so_imm def below.
108def so_imm_XFORM : SDNodeXForm<imm, [{
109 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()),
110 MVT::i32);
111}]>;
112
113// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
114// so_imm_neg def below.
115def so_imm_neg_XFORM : SDNodeXForm<imm, [{
116 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()),
117 MVT::i32);
118}]>;
119
120// so_imm_not_XFORM - Return a so_imm value packed into the format described for
121// so_imm_not def below.
122def so_imm_not_XFORM : SDNodeXForm<imm, [{
123 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()),
124 MVT::i32);
125}]>;
126
127// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
128def rot_imm : PatLeaf<(i32 imm), [{
129 int32_t v = (int32_t)N->getValue();
130 return v == 8 || v == 16 || v == 24;
131}]>;
132
133/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
134def imm1_15 : PatLeaf<(i32 imm), [{
135 return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16;
136}]>;
137
138/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
139def imm16_31 : PatLeaf<(i32 imm), [{
140 return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32;
141}]>;
142
143def so_imm_neg :
144 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }],
145 so_imm_neg_XFORM>;
146
Evan Chenga2515702007-03-19 07:09:02 +0000147def so_imm_not :
Evan Chenga8e29892007-01-19 07:51:42 +0000148 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }],
149 so_imm_not_XFORM>;
150
151// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
152def sext_16_node : PatLeaf<(i32 GPR:$a), [{
153 return TLI.ComputeNumSignBits(SDOperand(N,0)) >= 17;
154}]>;
155
156
Evan Chenga8e29892007-01-19 07:51:42 +0000157
158//===----------------------------------------------------------------------===//
159// Operand Definitions.
160//
161
162// Branch target.
163def brtarget : Operand<OtherVT>;
164
Evan Chenga8e29892007-01-19 07:51:42 +0000165// A list of registers separated by comma. Used by load/store multiple.
166def reglist : Operand<i32> {
167 let PrintMethod = "printRegisterList";
168}
169
170// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
171def cpinst_operand : Operand<i32> {
172 let PrintMethod = "printCPInstOperand";
173}
174
175def jtblock_operand : Operand<i32> {
176 let PrintMethod = "printJTBlockOperand";
177}
178
179// Local PC labels.
180def pclabel : Operand<i32> {
181 let PrintMethod = "printPCLabel";
182}
183
184// shifter_operand operands: so_reg and so_imm.
185def so_reg : Operand<i32>, // reg reg imm
186 ComplexPattern<i32, 3, "SelectShifterOperandReg",
187 [shl,srl,sra,rotr]> {
188 let PrintMethod = "printSORegOperand";
189 let MIOperandInfo = (ops GPR, GPR, i32imm);
190}
191
192// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
193// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
194// represented in the imm field in the same 12-bit form that they are encoded
195// into so_imm instructions: the 8-bit immediate is the least significant bits
196// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
197def so_imm : Operand<i32>,
198 PatLeaf<(imm),
199 [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }],
200 so_imm_XFORM> {
201 let PrintMethod = "printSOImmOperand";
202}
203
Evan Chengc70d1842007-03-20 08:11:30 +0000204// Break so_imm's up into two pieces. This handles immediates with up to 16
205// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
206// get the first/second pieces.
207def so_imm2part : Operand<i32>,
208 PatLeaf<(imm),
209 [{ return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue()); }]> {
210 let PrintMethod = "printSOImm2PartOperand";
211}
212
213def so_imm2part_1 : SDNodeXForm<imm, [{
214 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue());
215 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
216}]>;
217
218def so_imm2part_2 : SDNodeXForm<imm, [{
219 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue());
220 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// Define ARM specific addressing modes.
225
226// addrmode2 := reg +/- reg shop imm
227// addrmode2 := reg +/- imm12
228//
229def addrmode2 : Operand<i32>,
230 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
231 let PrintMethod = "printAddrMode2Operand";
232 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
233}
234
235def am2offset : Operand<i32>,
236 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
237 let PrintMethod = "printAddrMode2OffsetOperand";
238 let MIOperandInfo = (ops GPR, i32imm);
239}
240
241// addrmode3 := reg +/- reg
242// addrmode3 := reg +/- imm8
243//
244def addrmode3 : Operand<i32>,
245 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
246 let PrintMethod = "printAddrMode3Operand";
247 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
248}
249
250def am3offset : Operand<i32>,
251 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
252 let PrintMethod = "printAddrMode3OffsetOperand";
253 let MIOperandInfo = (ops GPR, i32imm);
254}
255
256// addrmode4 := reg, <mode|W>
257//
258def addrmode4 : Operand<i32>,
259 ComplexPattern<i32, 2, "", []> {
260 let PrintMethod = "printAddrMode4Operand";
261 let MIOperandInfo = (ops GPR, i32imm);
262}
263
264// addrmode5 := reg +/- imm8*4
265//
266def addrmode5 : Operand<i32>,
267 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
268 let PrintMethod = "printAddrMode5Operand";
269 let MIOperandInfo = (ops GPR, i32imm);
270}
271
272// addrmodepc := pc + reg
273//
274def addrmodepc : Operand<i32>,
275 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
276 let PrintMethod = "printAddrModePCOperand";
277 let MIOperandInfo = (ops GPR, i32imm);
278}
279
Evan Cheng42d712b2007-05-08 21:08:43 +0000280// ARM branch / cmov condition code operand.
281def ccop : PredicateOperand<i32, (ops i32imm), (ops)> {
282 let PrintMethod = "printPredicateOperand";
283}
284
285// ARM Predicate operand. Default to 14 = always (AL).
286def pred : PredicateOperand<i32, (ops i32imm), (ops (i32 14))> {
287 let PrintMethod = "printPredicateOperand";
288}
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290//===----------------------------------------------------------------------===//
291// ARM Instruction flags. These need to match ARMInstrInfo.h.
292//
293
294// Addressing mode.
295class AddrMode<bits<4> val> {
296 bits<4> Value = val;
297}
298def AddrModeNone : AddrMode<0>;
299def AddrMode1 : AddrMode<1>;
300def AddrMode2 : AddrMode<2>;
301def AddrMode3 : AddrMode<3>;
302def AddrMode4 : AddrMode<4>;
303def AddrMode5 : AddrMode<5>;
304def AddrModeT1 : AddrMode<6>;
305def AddrModeT2 : AddrMode<7>;
306def AddrModeT4 : AddrMode<8>;
307def AddrModeTs : AddrMode<9>;
308
309// Instruction size.
310class SizeFlagVal<bits<3> val> {
311 bits<3> Value = val;
312}
313def SizeInvalid : SizeFlagVal<0>; // Unset.
314def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
315def Size8Bytes : SizeFlagVal<2>;
316def Size4Bytes : SizeFlagVal<3>;
317def Size2Bytes : SizeFlagVal<4>;
318
319// Load / store index mode.
320class IndexMode<bits<2> val> {
321 bits<2> Value = val;
322}
323def IndexModeNone : IndexMode<0>;
324def IndexModePre : IndexMode<1>;
325def IndexModePost : IndexMode<2>;
326
327//===----------------------------------------------------------------------===//
328// ARM Instruction templates.
329//
330
331// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
332class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
333 list<Predicate> Predicates = [IsARM];
334}
Evan Cheng34b12d22007-01-19 20:27:35 +0000335class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
336 list<Predicate> Predicates = [IsARM, HasV5TE];
337}
Evan Chenga8e29892007-01-19 07:51:42 +0000338class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
339 list<Predicate> Predicates = [IsARM, HasV6];
340}
341
Evan Chenga8e29892007-01-19 07:51:42 +0000342class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im,
Evan Cheng44bec522007-05-15 01:29:07 +0000343 string cstr>
Evan Chenga8e29892007-01-19 07:51:42 +0000344 : Instruction {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000345 let Namespace = "ARM";
346
Evan Chenga8e29892007-01-19 07:51:42 +0000347 bits<4> Opcode = opcod;
348 AddrMode AM = am;
349 bits<4> AddrModeBits = AM.Value;
350
351 SizeFlagVal SZ = sz;
352 bits<3> SizeFlag = SZ.Value;
353
354 IndexMode IM = im;
355 bits<2> IndexModeBits = IM.Value;
356
Evan Chenga8e29892007-01-19 07:51:42 +0000357 let Constraints = cstr;
358}
359
360class PseudoInst<dag ops, string asm, list<dag> pattern>
Evan Cheng44bec522007-05-15 01:29:07 +0000361 : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, ""> {
362 let OperandList = ops;
363 let AsmString = asm;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000364 let Pattern = pattern;
365}
366
Evan Cheng44bec522007-05-15 01:29:07 +0000367// Almost all ARM instructions are predicatable.
368class I<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im,
369 string opc, string asm, string cstr, list<dag> pattern>
Evan Chenga8e29892007-01-19 07:51:42 +0000370 // FIXME: Set all opcodes to 0 for now.
Evan Cheng44bec522007-05-15 01:29:07 +0000371 : InstARM<0, am, sz, im, cstr> {
372 let OperandList = !con(oprnds, (ops pred:$p));
373 let AsmString = !strconcat(opc, !strconcat("$p", asm));
Evan Chenga8e29892007-01-19 07:51:42 +0000374 let Pattern = pattern;
375 list<Predicate> Predicates = [IsARM];
376}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000377
Evan Cheng44bec522007-05-15 01:29:07 +0000378class AI<dag ops, string opc, string asm, list<dag> pattern>
379 : I<ops, AddrModeNone, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
380class AI1<dag ops, string opc, string asm, list<dag> pattern>
381 : I<ops, AddrMode1, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
382class AI2<dag ops, string opc, string asm, list<dag> pattern>
383 : I<ops, AddrMode2, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
384class AI3<dag ops, string opc, string asm, list<dag> pattern>
385 : I<ops, AddrMode3, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
386class AI4<dag ops, string opc, string asm, list<dag> pattern>
387 : I<ops, AddrMode4, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
388class AI1x2<dag ops, string opc, string asm, list<dag> pattern>
389 : I<ops, AddrMode1, Size8Bytes, IndexModeNone, opc, asm, "", pattern>;
Rafael Espindolaa6f149d2006-10-16 18:32:36 +0000390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// Pre-indexed ops
Evan Cheng44bec522007-05-15 01:29:07 +0000392class AI2pr<dag ops, string opc, string asm, string cstr, list<dag> pattern>
393 : I<ops, AddrMode2, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>;
394class AI3pr<dag ops, string opc, string asm, string cstr, list<dag> pattern>
395 : I<ops, AddrMode3, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>;
Rafael Espindola27e469e2006-10-16 18:39:22 +0000396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// Post-indexed ops
Evan Cheng44bec522007-05-15 01:29:07 +0000398class AI2po<dag ops, string opc, string asm, string cstr, list<dag> pattern>
399 : I<ops, AddrMode2, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>;
400class AI3po<dag ops, string opc, string asm, string cstr, list<dag> pattern>
401 : I<ops, AddrMode3, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>;
Rafael Espindola04d88ff2006-10-17 20:45:22 +0000402
Evan Chenga8e29892007-01-19 07:51:42 +0000403// BR_JT instructions
Evan Cheng44bec522007-05-15 01:29:07 +0000404class JTI<dag ops, string opc, string asm, list<dag> pattern>
405 : I<ops, AddrModeNone, SizeSpecial, IndexModeNone, opc, asm, "", pattern>;
406class JTI1<dag ops, string opc, string asm, list<dag> pattern>
407 : I<ops, AddrMode1, SizeSpecial, IndexModeNone, opc, asm, "", pattern>;
408class JTI2<dag ops, string opc, string asm, list<dag> pattern>
409 : I<ops, AddrMode2, SizeSpecial, IndexModeNone, opc, asm, "", pattern>;
Rafael Espindola04d88ff2006-10-17 20:45:22 +0000410
Evan Chenga8e29892007-01-19 07:51:42 +0000411
412class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
413class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
414
415
416/// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
417/// binop that produces a value.
418multiclass AI1_bin_irs<string opc, PatFrag opnode> {
419 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000420 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000421 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
422 def rr : AI1<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000423 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000424 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
425 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000426 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000427 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
428}
429
430/// AI1_bin0_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns.
431/// Similar to AI1_bin_irs except the instruction does not produce a result.
432multiclass AI1_bin0_irs<string opc, PatFrag opnode> {
433 def ri : AI1<(ops GPR:$a, so_imm:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000434 opc, " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000435 [(opnode GPR:$a, so_imm:$b)]>;
436 def rr : AI1<(ops GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000437 opc, " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000438 [(opnode GPR:$a, GPR:$b)]>;
439 def rs : AI1<(ops GPR:$a, so_reg:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000440 opc, " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000441 [(opnode GPR:$a, so_reg:$b)]>;
442}
443
444/// AI1_bin_is - Defines a set of (op r, {so_imm|so_reg}) patterns for a binop.
445multiclass AI1_bin_is<string opc, PatFrag opnode> {
446 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000447 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
449 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000450 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000451 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
452}
453
454/// AI1_unary_irs - Defines a set of (op {so_imm|r|so_reg}) patterns for unary
455/// ops.
456multiclass AI1_unary_irs<string opc, PatFrag opnode> {
457 def i : AI1<(ops GPR:$dst, so_imm:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000458 opc, " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000459 [(set GPR:$dst, (opnode so_imm:$a))]>;
460 def r : AI1<(ops GPR:$dst, GPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000461 opc, " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000462 [(set GPR:$dst, (opnode GPR:$a))]>;
463 def s : AI1<(ops GPR:$dst, so_reg:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000464 opc, " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000465 [(set GPR:$dst, (opnode so_reg:$a))]>;
466}
467
468/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
469/// register and one whose operand is a register rotated by 8/16/24.
470multiclass AI_unary_rrot<string opc, PatFrag opnode> {
471 def r : AI<(ops GPR:$dst, GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000472 opc, " $dst, $Src",
Evan Chenga8e29892007-01-19 07:51:42 +0000473 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
474 def r_rot : AI<(ops GPR:$dst, GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000475 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000476 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
477 Requires<[IsARM, HasV6]>;
478}
479
480/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
481/// register and one whose operand is a register rotated by 8/16/24.
482multiclass AI_bin_rrot<string opc, PatFrag opnode> {
483 def rr : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS),
Evan Cheng44bec522007-05-15 01:29:07 +0000484 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000485 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
486 Requires<[IsARM, HasV6]>;
487 def rr_rot : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000488 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000489 [(set GPR:$dst, (opnode GPR:$LHS,
490 (rotr GPR:$RHS, rot_imm:$rot)))]>,
491 Requires<[IsARM, HasV6]>;
492}
493
Evan Cheng44bec522007-05-15 01:29:07 +0000494// Special cases.
495class XI<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im,
496 string asm, string cstr, list<dag> pattern>
497 // FIXME: Set all opcodes to 0 for now.
498 : InstARM<0, am, sz, im, cstr> {
499 let OperandList = oprnds;
500 let AsmString = asm;
501 let Pattern = pattern;
502 list<Predicate> Predicates = [IsARM];
503}
504
505class AXI<dag ops, string asm, list<dag> pattern>
506 : XI<ops, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern>;
507class AXI1<dag ops, string asm, list<dag> pattern>
508 : XI<ops, AddrMode1, Size4Bytes, IndexModeNone, asm, "", pattern>;
509class AXI2<dag ops, string asm, list<dag> pattern>
510 : XI<ops, AddrMode2, Size4Bytes, IndexModeNone, asm, "", pattern>;
511class AXI4<dag ops, string asm, list<dag> pattern>
512 : XI<ops, AddrMode4, Size4Bytes, IndexModeNone, asm, "", pattern>;
513
514class AXIx2<dag ops, string asm, list<dag> pattern>
515 : XI<ops, AddrModeNone, Size8Bytes, IndexModeNone, asm, "", pattern>;
516
Rafael Espindola90057aa2006-10-16 18:18:14 +0000517
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000518//===----------------------------------------------------------------------===//
519// Instructions
520//===----------------------------------------------------------------------===//
521
Evan Chenga8e29892007-01-19 07:51:42 +0000522//===----------------------------------------------------------------------===//
523// Miscellaneous Instructions.
524//
525def IMPLICIT_DEF_GPR :
Evan Cheng44bec522007-05-15 01:29:07 +0000526PseudoInst<(ops GPR:$rD, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000527 "@ IMPLICIT_DEF_GPR $rD",
528 [(set GPR:$rD, (undef))]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000529
Rafael Espindola6f602de2006-08-24 16:13:15 +0000530
Evan Chenga8e29892007-01-19 07:51:42 +0000531/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
532/// the function. The first operand is the ID# for this instruction, the second
533/// is the index into the MachineConstantPool that this is, the third is the
534/// size in bytes of this constant pool entry.
535def CONSTPOOL_ENTRY :
536PseudoInst<(ops cpinst_operand:$instid, cpinst_operand:$cpidx, i32imm:$size),
537 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000538
Evan Chenga8e29892007-01-19 07:51:42 +0000539def ADJCALLSTACKUP :
Evan Cheng44bec522007-05-15 01:29:07 +0000540PseudoInst<(ops i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000541 "@ ADJCALLSTACKUP $amt",
542 [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000543
Evan Chenga8e29892007-01-19 07:51:42 +0000544def ADJCALLSTACKDOWN :
Evan Cheng44bec522007-05-15 01:29:07 +0000545PseudoInst<(ops i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000546 "@ ADJCALLSTACKDOWN $amt",
547 [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000548
Evan Chenga8e29892007-01-19 07:51:42 +0000549def DWARF_LOC :
550PseudoInst<(ops i32imm:$line, i32imm:$col, i32imm:$file),
551 ".loc $file, $line, $col",
552 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000553
Evan Cheng44bec522007-05-15 01:29:07 +0000554def PICADD : AXI1<(ops GPR:$dst, GPR:$a, pclabel:$cp, pred:$p),
555 "$cp:\n\tadd$p $dst, pc, $a",
556 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000557let AddedComplexity = 10 in
Evan Cheng44bec522007-05-15 01:29:07 +0000558def PICLD : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
559 "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000560 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000561
Evan Chenga8e29892007-01-19 07:51:42 +0000562//===----------------------------------------------------------------------===//
563// Control Flow Instructions.
564//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000565
Evan Chenga8e29892007-01-19 07:51:42 +0000566let isReturn = 1, isTerminator = 1 in
Evan Cheng44bec522007-05-15 01:29:07 +0000567 def BX_RET : AI<(ops), "bx", " lr", [(ARMretflag)]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000568
Evan Chenga8e29892007-01-19 07:51:42 +0000569// FIXME: remove when we have a way to marking a MI with these properties.
570let isLoad = 1, isReturn = 1, isTerminator = 1 in
Evan Cheng44bec522007-05-15 01:29:07 +0000571 def LDM_RET : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
572 "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000573 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000574
Evan Chenga8e29892007-01-19 07:51:42 +0000575let isCall = 1, noResults = 1,
576 Defs = [R0, R1, R2, R3, R12, LR,
577 D0, D1, D2, D3, D4, D5, D6, D7] in {
Evan Cheng44bec522007-05-15 01:29:07 +0000578 def BL : AXI<(ops i32imm:$func, pred:$p, variable_ops),
579 "bl$p ${func:call}",
580 [(ARMcall tglobaladdr:$func)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000581 // ARMv5T and above
Evan Cheng44bec522007-05-15 01:29:07 +0000582 def BLX : AXI<(ops GPR:$dst, pred:$p, variable_ops),
583 "blx$p $dst",
584 [(ARMcall GPR:$dst)]>, Requires<[IsARM, HasV5T]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000585 let Uses = [LR] in {
586 // ARMv4T
Evan Cheng44bec522007-05-15 01:29:07 +0000587 def BX : AXIx2<(ops GPR:$dst, pred:$p, variable_ops),
588 "mov$p lr, pc\n\tbx$p $dst",
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000589 [(ARMcall_nolink GPR:$dst)]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000590 }
Rafael Espindola35574632006-07-18 17:00:30 +0000591}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000592
Evan Chengaeafca02007-05-16 07:45:54 +0000593let isBranch = 1, isTerminator = 1, noResults = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000594 // B can changed into a Bcc, but it is not "predicated".
Evan Chengaeafca02007-05-16 07:45:54 +0000595 let isBarrier = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000596 def B : AXI<(ops brtarget:$dst), "b $dst",
597 [(br bb:$dst)]>;
598
Evan Chenga8e29892007-01-19 07:51:42 +0000599 def BR_JTr : JTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id),
Evan Cheng44bec522007-05-15 01:29:07 +0000600 "mov", " pc, $dst \n$jt",
Evan Chenga8e29892007-01-19 07:51:42 +0000601 [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>;
602 def BR_JTm : JTI2<(ops addrmode2:$dst, jtblock_operand:$jt, i32imm:$id),
Evan Cheng44bec522007-05-15 01:29:07 +0000603 "ldr", " pc, $dst \n$jt",
Evan Chenga8e29892007-01-19 07:51:42 +0000604 [(ARMbrjt (i32 (load addrmode2:$dst)), tjumptable:$jt,
605 imm:$id)]>;
606 def BR_JTadd : JTI1<(ops GPR:$dst, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng44bec522007-05-15 01:29:07 +0000607 "add", " pc, $dst, $idx \n$jt",
Evan Chenga8e29892007-01-19 07:51:42 +0000608 [(ARMbrjt (add GPR:$dst, GPR:$idx), tjumptable:$jt,
609 imm:$id)]>;
Evan Chengaeafca02007-05-16 07:45:54 +0000610 }
611
612 def Bcc : AXI<(ops brtarget:$dst, ccop:$cc), "b$cc $dst",
613 [(ARMbrcond bb:$dst, imm:$cc)]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000614}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000615
Evan Chenga8e29892007-01-19 07:51:42 +0000616//===----------------------------------------------------------------------===//
617// Load / store Instructions.
618//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000619
Evan Chenga8e29892007-01-19 07:51:42 +0000620// Load
621let isLoad = 1 in {
622def LDR : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000623 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000624 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000625
Evan Chengfa775d02007-03-19 07:20:03 +0000626// Special LDR for loads from non-pc-relative constpools.
627let isReMaterializable = 1 in
628def LDRcp : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000629 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000630
Evan Chenga8e29892007-01-19 07:51:42 +0000631// Loads with zero extension
632def LDRH : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000633 "ldrh", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000634 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000635
Evan Chenga8e29892007-01-19 07:51:42 +0000636def LDRB : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000637 "ldrb", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000638 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000639
Evan Chenga8e29892007-01-19 07:51:42 +0000640// Loads with sign extension
641def LDRSH : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000642 "ldrsh", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000643 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000644
Evan Chenga8e29892007-01-19 07:51:42 +0000645def LDRSB : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000646 "ldrsb", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000647 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000648
Evan Chenga8e29892007-01-19 07:51:42 +0000649// Load doubleword
650def LDRD : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000651 "ldrd", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000652 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000653
Evan Chenga8e29892007-01-19 07:51:42 +0000654// Indexed loads
655def LDR_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000656 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000657
Evan Chenga8e29892007-01-19 07:51:42 +0000658def LDR_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base, am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000659 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000660
Evan Chenga8e29892007-01-19 07:51:42 +0000661def LDRH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000662 "ldrh", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000663
Evan Chenga8e29892007-01-19 07:51:42 +0000664def LDRH_POST : AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000665 "ldrh", " $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000666
Evan Chenga8e29892007-01-19 07:51:42 +0000667def LDRB_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000668 "ldrb", " $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000669
Evan Chenga8e29892007-01-19 07:51:42 +0000670def LDRB_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000671 "ldrb", " $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000672
673def LDRSH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000674 "ldrsh", " $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000675
676def LDRSH_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000677 "ldrsh", " $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000678
679def LDRSB_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000680 "ldrsb", " $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000681
682def LDRSB_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000683 "ldrsb", " $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000684} // isLoad
685
686// Store
687let isStore = 1 in {
688def STR : AI2<(ops GPR:$src, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000689 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000690 [(store GPR:$src, addrmode2:$addr)]>;
691
692// Stores with truncate
693def STRH : AI3<(ops GPR:$src, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000694 "strh", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000695 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
696
697def STRB : AI2<(ops GPR:$src, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000698 "strb", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000699 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
700
701// Store doubleword
702def STRD : AI3<(ops GPR:$src, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000703 "strd", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000704 []>, Requires<[IsARM, HasV5T]>;
705
706// Indexed stores
707def STR_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000708 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000709 [(set GPR:$base_wb,
710 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
711
712def STR_POST : AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000713 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000714 [(set GPR:$base_wb,
715 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
716
717def STRH_PRE : AI3pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000718 "strh", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000719 [(set GPR:$base_wb,
720 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
721
722def STRH_POST: AI3po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000723 "strh", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000724 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
725 GPR:$base, am3offset:$offset))]>;
726
727def STRB_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000728 "strb", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000729 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
730 GPR:$base, am2offset:$offset))]>;
731
732def STRB_POST: AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000733 "strb", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000734 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
735 GPR:$base, am2offset:$offset))]>;
736} // isStore
737
738//===----------------------------------------------------------------------===//
739// Load / store multiple Instructions.
740//
741
742let isLoad = 1 in
Evan Cheng44bec522007-05-15 01:29:07 +0000743def LDM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
744 "ldm${p}${addr:submode} $addr, $dst1",
745 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000746
747let isStore = 1 in
Evan Cheng44bec522007-05-15 01:29:07 +0000748def STM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
749 "stm${p}${addr:submode} $addr, $src1",
750 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000751
752//===----------------------------------------------------------------------===//
753// Move Instructions.
754//
755
Evan Cheng9f6636f2007-03-19 07:48:02 +0000756def MOVr : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000757 "mov", " $dst, $src", []>;
Evan Cheng9f6636f2007-03-19 07:48:02 +0000758def MOVs : AI1<(ops GPR:$dst, so_reg:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000759 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
Evan Chenga2515702007-03-19 07:09:02 +0000760
761let isReMaterializable = 1 in
Evan Cheng9f6636f2007-03-19 07:48:02 +0000762def MOVi : AI1<(ops GPR:$dst, so_imm:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000763 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000764
765// These aren't really mov instructions, but we have to define them this way
766// due to flag operands.
767
768def MOVsrl_flag : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000769 "movs", " $dst, $src, lsr #1",
Evan Chenga8e29892007-01-19 07:51:42 +0000770 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
771def MOVsra_flag : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000772 "movs", " $dst, $src, asr #1",
Evan Chenga8e29892007-01-19 07:51:42 +0000773 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
Evan Cheng9f6636f2007-03-19 07:48:02 +0000774def MOVrx : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000775 "mov", " $dst, $src, rrx",
Evan Chenga8e29892007-01-19 07:51:42 +0000776 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
777
Evan Chenga8e29892007-01-19 07:51:42 +0000778//===----------------------------------------------------------------------===//
779// Extend Instructions.
780//
781
782// Sign extenders
783
784defm SXTB : AI_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
785defm SXTH : AI_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
786
787defm SXTAB : AI_bin_rrot<"sxtab",
788 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
789defm SXTAH : AI_bin_rrot<"sxtah",
790 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
791
792// TODO: SXT(A){B|H}16
793
794// Zero extenders
795
796let AddedComplexity = 16 in {
797defm UXTB : AI_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
798defm UXTH : AI_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
799defm UXTB16 : AI_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
800
801def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
802 (UXTB16r_rot GPR:$Src, 24)>;
803def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
804 (UXTB16r_rot GPR:$Src, 8)>;
805
806defm UXTAB : AI_bin_rrot<"uxtab",
807 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
808defm UXTAH : AI_bin_rrot<"uxtah",
809 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000810}
811
Evan Chenga8e29892007-01-19 07:51:42 +0000812// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
813//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000814
Evan Chenga8e29892007-01-19 07:51:42 +0000815// TODO: UXT(A){B|H}16
816
817//===----------------------------------------------------------------------===//
818// Arithmetic Instructions.
819//
820
821defm ADD : AI1_bin_irs<"add" , BinOpFrag<(add node:$LHS, node:$RHS)>>;
822defm ADDS : AI1_bin_irs<"adds", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
823defm ADC : AI1_bin_irs<"adc" , BinOpFrag<(adde node:$LHS, node:$RHS)>>;
824defm SUB : AI1_bin_irs<"sub" , BinOpFrag<(sub node:$LHS, node:$RHS)>>;
825defm SUBS : AI1_bin_irs<"subs", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
826defm SBC : AI1_bin_irs<"sbc" , BinOpFrag<(sube node:$LHS, node:$RHS)>>;
827
828// These don't define reg/reg forms, because they are handled above.
829defm RSB : AI1_bin_is <"rsb" , BinOpFrag<(sub node:$RHS, node:$LHS)>>;
830defm RSBS : AI1_bin_is <"rsbs", BinOpFrag<(subc node:$RHS, node:$LHS)>>;
831defm RSC : AI1_bin_is <"rsc" , BinOpFrag<(sube node:$RHS, node:$LHS)>>;
832
833// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
834def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
835 (SUBri GPR:$src, so_imm_neg:$imm)>;
836
837//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
838// (SUBSri GPR:$src, so_imm_neg:$imm)>;
839//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
840// (SBCri GPR:$src, so_imm_neg:$imm)>;
841
842// Note: These are implemented in C++ code, because they have to generate
843// ADD/SUBrs instructions, which use a complex pattern that a xform function
844// cannot produce.
845// (mul X, 2^n+1) -> (add (X << n), X)
846// (mul X, 2^n-1) -> (rsb X, (X << n))
847
848
849//===----------------------------------------------------------------------===//
850// Bitwise Instructions.
851//
852
853defm AND : AI1_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>>;
854defm ORR : AI1_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>>;
855defm EOR : AI1_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
856defm BIC : AI1_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
857
Evan Chenga2515702007-03-19 07:09:02 +0000858def MVNr : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000859 "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
Evan Chenga2515702007-03-19 07:09:02 +0000860def MVNs : AI<(ops GPR:$dst, so_reg:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000861 "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
Evan Chenga2515702007-03-19 07:09:02 +0000862let isReMaterializable = 1 in
863def MVNi : AI<(ops GPR:$dst, so_imm:$imm),
Evan Cheng44bec522007-05-15 01:29:07 +0000864 "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000865
866def : ARMPat<(and GPR:$src, so_imm_not:$imm),
867 (BICri GPR:$src, so_imm_not:$imm)>;
868
869//===----------------------------------------------------------------------===//
870// Multiply Instructions.
871//
872
873// AI_orr - Defines a (op r, r) pattern.
874class AI_orr<string opc, SDNode opnode>
875 : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000876 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000877 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
878
879// AI_oorr - Defines a (op (op r, r), r) pattern.
880class AI_oorr<string opc, SDNode opnode1, SDNode opnode2>
881 : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +0000882 opc, " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +0000883 [(set GPR:$dst, (opnode1 (opnode2 GPR:$a, GPR:$b), GPR:$c))]>;
884
885def MUL : AI_orr<"mul", mul>;
886def MLA : AI_oorr<"mla", add, mul>;
887
888// Extra precision multiplies with low / high results
889def SMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000890 "smull", " $ldst, $hdst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000891 []>;
892
893def UMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000894 "umull", " $ldst, $hdst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000895 []>;
896
897// Multiply + accumulate
898def SMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000899 "smlal", " $ldst, $hdst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000900 []>;
901
902def UMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000903 "umlal", " $ldst, $hdst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000904 []>;
905
906def UMAAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000907 "umaal", " $ldst, $hdst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000908 []>, Requires<[IsARM, HasV6]>;
909
910// Most significant word multiply
911def SMMUL : AI_orr<"smmul", mulhs>, Requires<[IsARM, HasV6]>;
912def SMMLA : AI_oorr<"smmla", add, mulhs>, Requires<[IsARM, HasV6]>;
913
914
915def SMMLS : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +0000916 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +0000917 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
918 Requires<[IsARM, HasV6]>;
919
920multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng34b12d22007-01-19 20:27:35 +0000921 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000922 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000923 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
924 (sext_inreg GPR:$b, i16)))]>,
925 Requires<[IsARM, HasV5TE]>;
926 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000927 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000928 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
929 (sra GPR:$b, 16)))]>,
930 Requires<[IsARM, HasV5TE]>;
931 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000932 !strconcat(opc, "tb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000933 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
934 (sext_inreg GPR:$b, i16)))]>,
935 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000936 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000937 !strconcat(opc, "tt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000938 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
939 (sra GPR:$b, 16)))]>,
940 Requires<[IsARM, HasV5TE]>;
Evan Cheng34b12d22007-01-19 20:27:35 +0000941 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000942 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000943 [(set GPR:$dst, (sra (opnode GPR:$a,
944 (sext_inreg GPR:$b, i16)), 16))]>,
945 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000946 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000947 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000948 [(set GPR:$dst, (sra (opnode GPR:$a,
949 (sra GPR:$b, 16)), 16))]>,
950 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +0000951}
952
Evan Chenga8e29892007-01-19 07:51:42 +0000953multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng34b12d22007-01-19 20:27:35 +0000954 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +0000955 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +0000956 [(set GPR:$dst, (add GPR:$acc,
957 (opnode (sext_inreg GPR:$a, i16),
958 (sext_inreg GPR:$b, i16))))]>,
959 Requires<[IsARM, HasV5TE]>;
960 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +0000961 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +0000962 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Chenga8e29892007-01-19 07:51:42 +0000963 (sra GPR:$b, 16))))]>,
Evan Cheng34b12d22007-01-19 20:27:35 +0000964 Requires<[IsARM, HasV5TE]>;
965 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +0000966 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +0000967 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
968 (sext_inreg GPR:$b, i16))))]>,
969 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000970 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +0000971 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +0000972 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
973 (sra GPR:$b, 16))))]>,
974 Requires<[IsARM, HasV5TE]>;
975
Evan Cheng34b12d22007-01-19 20:27:35 +0000976 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +0000977 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +0000978 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
979 (sext_inreg GPR:$b, i16)), 16)))]>,
980 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000981 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +0000982 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +0000983 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
984 (sra GPR:$b, 16)), 16)))]>,
985 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +0000986}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +0000987
Evan Chenga8e29892007-01-19 07:51:42 +0000988defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
989defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +0000990
Evan Chenga8e29892007-01-19 07:51:42 +0000991// TODO: Halfword multiple accumulate long: SMLAL<x><y>
992// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +0000993
Evan Chenga8e29892007-01-19 07:51:42 +0000994//===----------------------------------------------------------------------===//
995// Misc. Arithmetic Instructions.
996//
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000997
Evan Chenga8e29892007-01-19 07:51:42 +0000998def CLZ : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000999 "clz", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001000 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00001001
Evan Chenga8e29892007-01-19 07:51:42 +00001002def REV : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001003 "rev", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001004 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00001005
Evan Chenga8e29892007-01-19 07:51:42 +00001006def REV16 : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001007 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001008 [(set GPR:$dst,
1009 (or (and (srl GPR:$src, 8), 0xFF),
1010 (or (and (shl GPR:$src, 8), 0xFF00),
1011 (or (and (srl GPR:$src, 8), 0xFF0000),
1012 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
1013 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001014
Evan Chenga8e29892007-01-19 07:51:42 +00001015def REVSH : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001016 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001017 [(set GPR:$dst,
1018 (sext_inreg
Chris Lattner120fba92007-04-17 22:39:58 +00001019 (or (srl (and GPR:$src, 0xFF00), 8),
Evan Chenga8e29892007-01-19 07:51:42 +00001020 (shl GPR:$src, 8)), i16))]>,
1021 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001022
Evan Chenga8e29892007-01-19 07:51:42 +00001023def PKHBT : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng44bec522007-05-15 01:29:07 +00001024 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001025 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1026 (and (shl GPR:$src2, (i32 imm:$shamt)),
1027 0xFFFF0000)))]>,
1028 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001029
Evan Chenga8e29892007-01-19 07:51:42 +00001030// Alternate cases for PKHBT where identities eliminate some nodes.
1031def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1032 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1033def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1034 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001035
Rafael Espindolaa2845842006-10-05 16:48:49 +00001036
Evan Chenga8e29892007-01-19 07:51:42 +00001037def PKHTB : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng44bec522007-05-15 01:29:07 +00001038 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001039 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1040 (and (sra GPR:$src2, imm16_31:$shamt),
1041 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001042
Evan Chenga8e29892007-01-19 07:51:42 +00001043// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1044// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1045def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1046 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1047def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1048 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1049 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001050
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001051
Evan Chenga8e29892007-01-19 07:51:42 +00001052//===----------------------------------------------------------------------===//
1053// Comparison Instructions...
1054//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001055
Evan Chenga8e29892007-01-19 07:51:42 +00001056defm CMP : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1057defm CMN : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001058
Evan Chenga8e29892007-01-19 07:51:42 +00001059def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1060 (CMNri GPR:$src, so_imm_neg:$imm)>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001061
Evan Chenga8e29892007-01-19 07:51:42 +00001062// Note that TST/TEQ don't set all the same flags that CMP does!
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001063defm TST : AI1_bin0_irs<"tst", BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
1064defm TEQ : AI1_bin0_irs<"teq", BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
1065
1066defm CMPnz : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
1067defm CMNnz : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
1068
1069def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1070 (CMNri GPR:$src, so_imm_neg:$imm)>;
1071
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001072
Evan Chenga8e29892007-01-19 07:51:42 +00001073// Conditional moves
Evan Cheng44bec522007-05-15 01:29:07 +00001074def MOVCCr : AXI<(ops GPR:$dst, GPR:$false, GPR:$true, ccop:$cc),
1075 "mov$cc $dst, $true",
1076 [(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))]>,
1077 RegConstraint<"$false = $dst">;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001078
Evan Cheng44bec522007-05-15 01:29:07 +00001079def MOVCCs : AXI<(ops GPR:$dst, GPR:$false, so_reg:$true, ccop:$cc),
1080 "mov$cc $dst, $true",
1081 [(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true,imm:$cc))]>,
1082 RegConstraint<"$false = $dst">;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001083
Evan Cheng44bec522007-05-15 01:29:07 +00001084def MOVCCi : AXI<(ops GPR:$dst, GPR:$false, so_imm:$true, ccop:$cc),
1085 "mov$cc $dst, $true",
1086 [(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true,imm:$cc))]>,
1087 RegConstraint<"$false = $dst">;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001088
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001089
Evan Chenga8e29892007-01-19 07:51:42 +00001090// LEApcrel - Load a pc-relative address into a register without offending the
1091// assembler.
Evan Cheng44bec522007-05-15 01:29:07 +00001092def LEApcrel : AXI1<(ops GPR:$dst, i32imm:$label, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +00001093 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1094 "${:private}PCRELL${:uid}+8))\n"),
1095 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001096 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001097 []>;
Rafael Espindola667c3492006-10-10 19:35:01 +00001098
Evan Cheng44bec522007-05-15 01:29:07 +00001099def LEApcrelJT : AXI1<(ops GPR:$dst, i32imm:$label, i32imm:$id, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +00001100 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1101 "${:private}PCRELL${:uid}+8))\n"),
1102 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001103 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001104 []>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001105//===----------------------------------------------------------------------===//
1106// TLS Instructions
1107//
1108
1109// __aeabi_read_tp preserves the registers r1-r3.
1110let isCall = 1,
1111 Defs = [R0, R12, LR] in {
Evan Cheng44bec522007-05-15 01:29:07 +00001112 def TPsoft : AI<(ops),
1113 "bl", " __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001114 [(set R0, ARMthread_pointer)]>;
1115}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001116
Evan Chenga8e29892007-01-19 07:51:42 +00001117//===----------------------------------------------------------------------===//
1118// Non-Instruction Patterns
1119//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001120
Evan Chenga8e29892007-01-19 07:51:42 +00001121// ConstantPool, GlobalAddress, and JumpTable
1122def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1123def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1124def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001125 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001126
Evan Chenga8e29892007-01-19 07:51:42 +00001127// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001128
Evan Chenga8e29892007-01-19 07:51:42 +00001129// Two piece so_imms.
Evan Chengc70d1842007-03-20 08:11:30 +00001130let isReMaterializable = 1 in
1131def MOVi2pieces : AI1x2<(ops GPR:$dst, so_imm2part:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001132 "mov", " $dst, $src",
Evan Chengc70d1842007-03-20 08:11:30 +00001133 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001134
Evan Chenga8e29892007-01-19 07:51:42 +00001135def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1136 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1137 (so_imm2part_2 imm:$RHS))>;
1138def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1139 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1140 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001141
Evan Chenga8e29892007-01-19 07:51:42 +00001142// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001143
Rafael Espindola24357862006-10-19 17:05:03 +00001144
Evan Chenga8e29892007-01-19 07:51:42 +00001145// Direct calls
1146def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001147
Evan Chenga8e29892007-01-19 07:51:42 +00001148// zextload i1 -> zextload i8
1149def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001150
Evan Chenga8e29892007-01-19 07:51:42 +00001151// extload -> zextload
1152def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1153def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1154def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001155
Evan Chenga8e29892007-01-19 07:51:42 +00001156// truncstore i1 -> truncstore i8
Dale Johannesen25c1f9e2007-04-27 22:17:18 +00001157def : ARMPat<(truncstorei1 GPR:$src, addrmode2:$dst),
Dale Johannesencaa80552007-04-28 00:36:37 +00001158 (STRB GPR:$src, addrmode2:$dst)>;
Dale Johannesen25c1f9e2007-04-27 22:17:18 +00001159def : ARMPat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesencaa80552007-04-28 00:36:37 +00001160 (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>;
Dale Johannesen25c1f9e2007-04-27 22:17:18 +00001161def : ARMPat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesencaa80552007-04-28 00:36:37 +00001162 (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001163
Evan Cheng34b12d22007-01-19 20:27:35 +00001164// smul* and smla*
1165def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1166 (SMULBB GPR:$a, GPR:$b)>;
1167def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1168 (SMULBB GPR:$a, GPR:$b)>;
1169def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1170 (SMULBT GPR:$a, GPR:$b)>;
1171def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1172 (SMULBT GPR:$a, GPR:$b)>;
1173def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1174 (SMULTB GPR:$a, GPR:$b)>;
1175def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1176 (SMULTB GPR:$a, GPR:$b)>;
1177def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1178 (SMULWB GPR:$a, GPR:$b)>;
1179def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1180 (SMULWB GPR:$a, GPR:$b)>;
1181
1182def : ARMV5TEPat<(add GPR:$acc,
1183 (mul (sra (shl GPR:$a, 16), 16),
1184 (sra (shl GPR:$b, 16), 16))),
1185 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1186def : ARMV5TEPat<(add GPR:$acc,
1187 (mul sext_16_node:$a, sext_16_node:$b)),
1188 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1189def : ARMV5TEPat<(add GPR:$acc,
1190 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1191 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1192def : ARMV5TEPat<(add GPR:$acc,
1193 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1194 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1195def : ARMV5TEPat<(add GPR:$acc,
1196 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1197 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1198def : ARMV5TEPat<(add GPR:$acc,
1199 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1200 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1201def : ARMV5TEPat<(add GPR:$acc,
1202 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1203 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1204def : ARMV5TEPat<(add GPR:$acc,
1205 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1206 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1207
Evan Chenga8e29892007-01-19 07:51:42 +00001208//===----------------------------------------------------------------------===//
1209// Thumb Support
1210//
1211
1212include "ARMInstrThumb.td"
1213
1214//===----------------------------------------------------------------------===//
1215// Floating Point Support
1216//
1217
1218include "ARMInstrVFP.td"