blob: 5a5ca1ba8e7dfe9da52fe99459281737d40d6722 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000021#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
91 const TargetLibraryInfo *libInfo)
92 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000093 TM(funcInfo.MF->getTarget()),
94 TII(*TM.getInstrInfo()),
95 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000096 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000097 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000098 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000099 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000100 }
101
Eric Christophercb592292010-08-20 00:20:31 +0000102 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000103 private:
104 unsigned FastEmitInst_(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC);
106 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
107 const TargetRegisterClass *RC,
108 unsigned Op0, bool Op0IsKill);
109 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill,
112 unsigned Op1, bool Op1IsKill);
113 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill,
117 unsigned Op2, bool Op2IsKill);
118 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 uint64_t Imm);
122 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 const ConstantFP *FPImm);
126 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 unsigned Op1, bool Op1IsKill,
130 uint64_t Imm);
131 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 uint64_t Imm);
134 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
135 const TargetRegisterClass *RC,
136 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000137
Craig Topper35fc62b2012-08-18 21:38:45 +0000138 unsigned FastEmitInst_extractsubreg(MVT RetVT,
139 unsigned Op0, bool Op0IsKill,
140 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000141
Eric Christophercb592292010-08-20 00:20:31 +0000142 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000143 private:
Eric Christopherab695882010-07-21 22:26:11 +0000144 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000145 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000146 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000147 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
148 const LoadInst *LI);
Craig Topper35fc62b2012-08-18 21:38:45 +0000149 private:
Eric Christopherab695882010-07-21 22:26:11 +0000150 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000151
Eric Christopher83007122010-08-23 21:44:12 +0000152 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000153 private:
Eric Christopher17787722010-10-21 21:47:51 +0000154 bool SelectLoad(const Instruction *I);
155 bool SelectStore(const Instruction *I);
156 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000157 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000158 bool SelectCmp(const Instruction *I);
159 bool SelectFPExt(const Instruction *I);
160 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000161 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
162 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000163 bool SelectIToFP(const Instruction *I, bool isSigned);
164 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000165 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000166 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000167 bool SelectCall(const Instruction *I, const char *IntrMemName);
168 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000169 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000170 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000171 bool SelectTrunc(const Instruction *I);
172 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000173 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000181 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
182 unsigned Alignment = 0, bool isZExt = true,
183 bool allocReg = true);
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000184 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
185 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000186 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000187 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000188 bool ARMIsMemCpySmall(uint64_t Len);
189 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000190 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000191 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000192 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000193 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000194 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000195 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000196 unsigned ARMSelectCallOp(bool UseReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000197
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000198 // Call handling routines.
199 private:
Jush Luee649832012-07-19 09:49:00 +0000200 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
201 bool Return,
202 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000203 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000204 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000205 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000206 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
207 SmallVectorImpl<unsigned> &RegArgs,
208 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000209 unsigned &NumBytes,
210 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000211 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000212 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000213 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000214 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000215 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000216
217 // OptionalDef handling routines.
218 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000219 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000220 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
221 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000222 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000223 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000224 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000225};
Eric Christopherab695882010-07-21 22:26:11 +0000226
227} // end anonymous namespace
228
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000229#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000230
Eric Christopher456144e2010-08-19 00:37:05 +0000231// DefinesOptionalPredicate - This is different from DefinesPredicate in that
232// we don't care about implicit defs here, just places we'll need to add a
233// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
234bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000235 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000236 return false;
237
238 // Look to see if our OptionalDef is defining CPSR or CCR.
239 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
240 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000241 if (!MO.isReg() || !MO.isDef()) continue;
242 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000243 *CPSR = true;
244 }
245 return true;
246}
247
Eric Christopheraf3dce52011-03-12 01:09:29 +0000248bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000249 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000250
Eric Christopheraf3dce52011-03-12 01:09:29 +0000251 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000252 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000253 AFI->isThumb2Function())
254 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000255
Evan Chenge837dea2011-06-28 19:10:37 +0000256 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
257 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000258 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000259
Eric Christopheraf3dce52011-03-12 01:09:29 +0000260 return false;
261}
262
Eric Christopher456144e2010-08-19 00:37:05 +0000263// If the machine is predicable go ahead and add the predicate operands, if
264// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000265// TODO: If we want to support thumb1 then we'll need to deal with optional
266// CPSR defs that need to be added before the remaining operands. See s_cc_out
267// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000268const MachineInstrBuilder &
269ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
270 MachineInstr *MI = &*MIB;
271
Eric Christopheraf3dce52011-03-12 01:09:29 +0000272 // Do we use a predicate? or...
273 // Are we NEON in ARM mode and have a predicate operand? If so, I know
274 // we're not predicable but add it anyways.
275 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000276 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000277
Eric Christopher456144e2010-08-19 00:37:05 +0000278 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
279 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000280 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000281 if (DefinesOptionalPredicate(MI, &CPSR)) {
282 if (CPSR)
283 AddDefaultT1CC(MIB);
284 else
285 AddDefaultCC(MIB);
286 }
287 return MIB;
288}
289
Eric Christopher0fe7d542010-08-17 01:25:29 +0000290unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
291 const TargetRegisterClass* RC) {
292 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000293 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000294
Eric Christopher456144e2010-08-19 00:37:05 +0000295 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000296 return ResultReg;
297}
298
299unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
300 const TargetRegisterClass *RC,
301 unsigned Op0, bool Op0IsKill) {
302 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000303 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000304
Chad Rosier40d552e2012-02-15 17:36:21 +0000305 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000308 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000309 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000310 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000311 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000312 TII.get(TargetOpcode::COPY), ResultReg)
313 .addReg(II.ImplicitDefs[0]));
314 }
315 return ResultReg;
316}
317
318unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
319 const TargetRegisterClass *RC,
320 unsigned Op0, bool Op0IsKill,
321 unsigned Op1, bool Op1IsKill) {
322 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000323 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000324
Chad Rosier40d552e2012-02-15 17:36:21 +0000325 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000326 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000327 .addReg(Op0, Op0IsKill * RegState::Kill)
328 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000329 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000331 .addReg(Op0, Op0IsKill * RegState::Kill)
332 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000333 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000334 TII.get(TargetOpcode::COPY), ResultReg)
335 .addReg(II.ImplicitDefs[0]));
336 }
337 return ResultReg;
338}
339
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000340unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
341 const TargetRegisterClass *RC,
342 unsigned Op0, bool Op0IsKill,
343 unsigned Op1, bool Op1IsKill,
344 unsigned Op2, bool Op2IsKill) {
345 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000346 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000347
Chad Rosier40d552e2012-02-15 17:36:21 +0000348 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000349 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
350 .addReg(Op0, Op0IsKill * RegState::Kill)
351 .addReg(Op1, Op1IsKill * RegState::Kill)
352 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000353 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000354 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
355 .addReg(Op0, Op0IsKill * RegState::Kill)
356 .addReg(Op1, Op1IsKill * RegState::Kill)
357 .addReg(Op2, Op2IsKill * RegState::Kill));
358 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
359 TII.get(TargetOpcode::COPY), ResultReg)
360 .addReg(II.ImplicitDefs[0]));
361 }
362 return ResultReg;
363}
364
Eric Christopher0fe7d542010-08-17 01:25:29 +0000365unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
366 const TargetRegisterClass *RC,
367 unsigned Op0, bool Op0IsKill,
368 uint64_t Imm) {
369 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000370 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000371
Chad Rosier40d552e2012-02-15 17:36:21 +0000372 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000373 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000374 .addReg(Op0, Op0IsKill * RegState::Kill)
375 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000376 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000378 .addReg(Op0, Op0IsKill * RegState::Kill)
379 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000380 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000381 TII.get(TargetOpcode::COPY), ResultReg)
382 .addReg(II.ImplicitDefs[0]));
383 }
384 return ResultReg;
385}
386
387unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
388 const TargetRegisterClass *RC,
389 unsigned Op0, bool Op0IsKill,
390 const ConstantFP *FPImm) {
391 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000392 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000393
Chad Rosier40d552e2012-02-15 17:36:21 +0000394 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000395 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000396 .addReg(Op0, Op0IsKill * RegState::Kill)
397 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000398 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000399 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000400 .addReg(Op0, Op0IsKill * RegState::Kill)
401 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000402 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000403 TII.get(TargetOpcode::COPY), ResultReg)
404 .addReg(II.ImplicitDefs[0]));
405 }
406 return ResultReg;
407}
408
409unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
410 const TargetRegisterClass *RC,
411 unsigned Op0, bool Op0IsKill,
412 unsigned Op1, bool Op1IsKill,
413 uint64_t Imm) {
414 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000415 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000416
Chad Rosier40d552e2012-02-15 17:36:21 +0000417 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000418 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000419 .addReg(Op0, Op0IsKill * RegState::Kill)
420 .addReg(Op1, Op1IsKill * RegState::Kill)
421 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000422 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000423 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000424 .addReg(Op0, Op0IsKill * RegState::Kill)
425 .addReg(Op1, Op1IsKill * RegState::Kill)
426 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000427 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000428 TII.get(TargetOpcode::COPY), ResultReg)
429 .addReg(II.ImplicitDefs[0]));
430 }
431 return ResultReg;
432}
433
434unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
435 const TargetRegisterClass *RC,
436 uint64_t Imm) {
437 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000438 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000439
Chad Rosier40d552e2012-02-15 17:36:21 +0000440 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000441 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000442 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000443 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000444 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000445 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000446 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000447 TII.get(TargetOpcode::COPY), ResultReg)
448 .addReg(II.ImplicitDefs[0]));
449 }
450 return ResultReg;
451}
452
Eric Christopherd94bc542011-04-29 22:07:50 +0000453unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
454 const TargetRegisterClass *RC,
455 uint64_t Imm1, uint64_t Imm2) {
456 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000457 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000458
Chad Rosier40d552e2012-02-15 17:36:21 +0000459 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000460 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
461 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000462 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000463 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
464 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000465 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000466 TII.get(TargetOpcode::COPY),
467 ResultReg)
468 .addReg(II.ImplicitDefs[0]));
469 }
470 return ResultReg;
471}
472
Eric Christopher0fe7d542010-08-17 01:25:29 +0000473unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
474 unsigned Op0, bool Op0IsKill,
475 uint32_t Idx) {
476 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
477 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
478 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000479
Eric Christopher456144e2010-08-19 00:37:05 +0000480 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000481 DL, TII.get(TargetOpcode::COPY), ResultReg)
482 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000483 return ResultReg;
484}
485
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000486// TODO: Don't worry about 64-bit now, but when this is fixed remove the
487// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000488unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000489 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000490
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000491 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
492 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000493 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000494 .addReg(SrcReg));
495 return MoveReg;
496}
497
498unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000499 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000500
Eric Christopheraa3ace12010-09-09 20:49:25 +0000501 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
502 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000503 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000504 .addReg(SrcReg));
505 return MoveReg;
506}
507
Eric Christopher9ed58df2010-09-09 00:19:41 +0000508// For double width floating point we need to materialize two constants
509// (the high and the low) into integer registers then use a move to get
510// the combined constant into an FP reg.
511unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
512 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000513 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000514
Eric Christopher9ed58df2010-09-09 00:19:41 +0000515 // This checks to see if we can use VFP3 instructions to materialize
516 // a constant, otherwise we have to go through the constant pool.
517 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000518 int Imm;
519 unsigned Opc;
520 if (is64bit) {
521 Imm = ARM_AM::getFP64Imm(Val);
522 Opc = ARM::FCONSTD;
523 } else {
524 Imm = ARM_AM::getFP32Imm(Val);
525 Opc = ARM::FCONSTS;
526 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000527 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
528 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
529 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000530 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000531 return DestReg;
532 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000533
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000534 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000535 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000536
Eric Christopher238bb162010-09-09 23:50:00 +0000537 // MachineConstantPool wants an explicit alignment.
538 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
539 if (Align == 0) {
540 // TODO: Figure out if this is correct.
541 Align = TD.getTypeAllocSize(CFP->getType());
542 }
543 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
544 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
545 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000546
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000547 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000548 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
549 DestReg)
550 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000551 .addReg(0));
552 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000553}
554
Eric Christopher744c7c82010-09-28 22:47:54 +0000555unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000556
Chad Rosier44e89572011-11-04 22:29:00 +0000557 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
558 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000559
560 // If we can do this in a single instruction without a constant pool entry
561 // do so now.
562 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000563 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000564 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000565 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000566 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000567 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000568 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000569 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000570 }
571
Chad Rosier4e89d972011-11-11 00:36:21 +0000572 // Use MVN to emit negative constants.
573 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
574 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000575 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000576 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000577 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000578 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
579 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
580 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
581 TII.get(Opc), ImmReg)
582 .addImm(Imm));
583 return ImmReg;
584 }
585 }
586
587 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000588 if (VT != MVT::i32)
589 return false;
590
591 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
592
Eric Christopher56d2b722010-09-02 23:43:26 +0000593 // MachineConstantPool wants an explicit alignment.
594 unsigned Align = TD.getPrefTypeAlignment(C->getType());
595 if (Align == 0) {
596 // TODO: Figure out if this is correct.
597 Align = TD.getTypeAllocSize(C->getType());
598 }
599 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000600
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000601 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000602 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000603 TII.get(ARM::t2LDRpci), DestReg)
604 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000605 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000606 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000607 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000608 TII.get(ARM::LDRcp), DestReg)
609 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000610 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000611
Eric Christopher56d2b722010-09-02 23:43:26 +0000612 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000613}
614
Eric Christopherc9932f62010-10-01 23:24:42 +0000615unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000616 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000617 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000618
Eric Christopher890dbbe2010-10-02 00:32:44 +0000619 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000620
Eric Christopher890dbbe2010-10-02 00:32:44 +0000621 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000622 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000623
Eric Christopher890dbbe2010-10-02 00:32:44 +0000624 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000625
626 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000627 // Darwin targets don't support movt with Reloc::Static, see
628 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
629 // static movt relocations.
630 if (Subtarget->useMovt() &&
631 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000632 unsigned Opc;
633 switch (RelocM) {
634 case Reloc::PIC_:
635 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
636 break;
637 case Reloc::DynamicNoPIC:
638 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
639 break;
640 default:
641 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
642 break;
643 }
644 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
645 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000646 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000647 // MachineConstantPool wants an explicit alignment.
648 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
649 if (Align == 0) {
650 // TODO: Figure out if this is correct.
651 Align = TD.getTypeAllocSize(GV->getType());
652 }
653
654 // Grab index.
655 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
656 (Subtarget->isThumb() ? 4 : 8);
657 unsigned Id = AFI->createPICLabelUId();
658 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
659 ARMCP::CPValue,
660 PCAdj);
661 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
662
663 // Load value.
664 MachineInstrBuilder MIB;
665 if (isThumb2) {
666 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
667 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
668 .addConstantPoolIndex(Idx);
669 if (RelocM == Reloc::PIC_)
670 MIB.addImm(Id);
671 } else {
672 // The extra immediate is for addrmode2.
673 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
674 DestReg)
675 .addConstantPoolIndex(Idx)
676 .addImm(0);
677 }
678 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000679 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000680
681 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000682 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000683 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000684 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000685 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
686 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000687 .addReg(DestReg)
688 .addImm(0);
689 else
690 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
691 NewDestReg)
692 .addReg(DestReg)
693 .addImm(0);
694 DestReg = NewDestReg;
695 AddOptionalDefs(MIB);
696 }
697
Eric Christopher890dbbe2010-10-02 00:32:44 +0000698 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000699}
700
Eric Christopher9ed58df2010-09-09 00:19:41 +0000701unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
702 EVT VT = TLI.getValueType(C->getType(), true);
703
704 // Only handle simple types.
705 if (!VT.isSimple()) return 0;
706
707 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
708 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000709 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
710 return ARMMaterializeGV(GV, VT);
711 else if (isa<ConstantInt>(C))
712 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000713
Eric Christopherc9932f62010-10-01 23:24:42 +0000714 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000715}
716
Chad Rosier944d82b2011-11-17 21:46:13 +0000717// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
718
Eric Christopherf9764fa2010-09-30 20:49:44 +0000719unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
720 // Don't handle dynamic allocas.
721 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000722
Duncan Sands1440e8b2010-11-03 11:35:31 +0000723 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000724 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000725
Eric Christopherf9764fa2010-09-30 20:49:44 +0000726 DenseMap<const AllocaInst*, int>::iterator SI =
727 FuncInfo.StaticAllocaMap.find(AI);
728
729 // This will get lowered later into the correct offsets and registers
730 // via rewriteXFrameIndex.
731 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000732 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000733 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000734 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000735 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000736 TII.get(Opc), ResultReg)
737 .addFrameIndex(SI->second)
738 .addImm(0));
739 return ResultReg;
740 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000741
Eric Christopherf9764fa2010-09-30 20:49:44 +0000742 return 0;
743}
744
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000745bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000746 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000747
Eric Christopherb1cc8482010-08-25 07:23:49 +0000748 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000749 if (evt == MVT::Other || !evt.isSimple()) return false;
750 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000751
Eric Christopherdc908042010-08-31 01:28:42 +0000752 // Handle all legal types, i.e. a register that will directly hold this
753 // value.
754 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000755}
756
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000757bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000758 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000759
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000760 // If this is a type than can be sign or zero-extended to a basic operation
761 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000762 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000763 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000764
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000765 return false;
766}
767
Eric Christopher88de86b2010-11-19 22:36:41 +0000768// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000769bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000770 // Some boilerplate from the X86 FastISel.
771 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000772 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000773 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000774 // Don't walk into other basic blocks unless the object is an alloca from
775 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000776 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
777 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
778 Opcode = I->getOpcode();
779 U = I;
780 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000781 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000782 Opcode = C->getOpcode();
783 U = C;
784 }
785
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000786 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000787 if (Ty->getAddressSpace() > 255)
788 // Fast instruction selection doesn't support the special
789 // address spaces.
790 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000791
Eric Christopher83007122010-08-23 21:44:12 +0000792 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000793 default:
Eric Christopher83007122010-08-23 21:44:12 +0000794 break;
Eric Christopher55324332010-10-12 00:43:21 +0000795 case Instruction::BitCast: {
796 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000797 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000798 }
799 case Instruction::IntToPtr: {
800 // Look past no-op inttoptrs.
801 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000802 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000803 break;
804 }
805 case Instruction::PtrToInt: {
806 // Look past no-op ptrtoints.
807 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000808 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000809 break;
810 }
Eric Christophereae84392010-10-14 09:29:41 +0000811 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000812 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000813 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000814
Eric Christophereae84392010-10-14 09:29:41 +0000815 // Iterate through the GEP folding the constants into offsets where
816 // we can.
817 gep_type_iterator GTI = gep_type_begin(U);
818 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
819 i != e; ++i, ++GTI) {
820 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000821 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000822 const StructLayout *SL = TD.getStructLayout(STy);
823 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
824 TmpOffset += SL->getElementOffset(Idx);
825 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000826 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000827 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000828 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
829 // Constant-offset addressing.
830 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000831 break;
832 }
833 if (isa<AddOperator>(Op) &&
834 (!isa<Instruction>(Op) ||
835 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
836 == FuncInfo.MBB) &&
837 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000838 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000839 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000840 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000841 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000842 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000843 // Iterate on the other operand.
844 Op = cast<AddOperator>(Op)->getOperand(0);
845 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000846 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000847 // Unsupported
848 goto unsupported_gep;
849 }
Eric Christophereae84392010-10-14 09:29:41 +0000850 }
851 }
Eric Christopher2896df82010-10-15 18:02:07 +0000852
853 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000854 Addr.Offset = TmpOffset;
855 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000856
857 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000858 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000859
Eric Christophereae84392010-10-14 09:29:41 +0000860 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000861 break;
862 }
Eric Christopher83007122010-08-23 21:44:12 +0000863 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000864 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000865 DenseMap<const AllocaInst*, int>::iterator SI =
866 FuncInfo.StaticAllocaMap.find(AI);
867 if (SI != FuncInfo.StaticAllocaMap.end()) {
868 Addr.BaseType = Address::FrameIndexBase;
869 Addr.Base.FI = SI->second;
870 return true;
871 }
872 break;
Eric Christopher83007122010-08-23 21:44:12 +0000873 }
874 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000875
Eric Christophercb0b04b2010-08-24 00:07:24 +0000876 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000877 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
878 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000879}
880
Chad Rosierb29b9502011-11-13 02:23:59 +0000881void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000882
Eric Christopher212ae932010-10-21 19:40:30 +0000883 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000884
Eric Christopher212ae932010-10-21 19:40:30 +0000885 bool needsLowering = false;
886 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000887 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000888 case MVT::i1:
889 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000890 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000891 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000892 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000893 // Integer loads/stores handle 12-bit offsets.
894 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000895 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000896 if (needsLowering && isThumb2)
897 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
898 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000899 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000900 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000901 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000902 }
Eric Christopher212ae932010-10-21 19:40:30 +0000903 break;
904 case MVT::f32:
905 case MVT::f64:
906 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000907 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000908 break;
909 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000910
Eric Christopher827656d2010-11-20 22:38:27 +0000911 // If this is a stack pointer and the offset needs to be simplified then
912 // put the alloca address into a register, set the base type back to
913 // register and continue. This should almost never happen.
914 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000915 const TargetRegisterClass *RC = isThumb2 ?
916 (const TargetRegisterClass*)&ARM::tGPRRegClass :
917 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000918 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000919 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000920 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000921 TII.get(Opc), ResultReg)
922 .addFrameIndex(Addr.Base.FI)
923 .addImm(0));
924 Addr.Base.Reg = ResultReg;
925 Addr.BaseType = Address::RegBase;
926 }
927
Eric Christopher212ae932010-10-21 19:40:30 +0000928 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000929 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000930 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000931 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
932 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000933 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000934 }
Eric Christopher83007122010-08-23 21:44:12 +0000935}
936
Eric Christopher564857f2010-12-01 01:40:24 +0000937void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000938 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000939 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000940 // addrmode5 output depends on the selection dag addressing dividing the
941 // offset by 4 that it then later multiplies. Do this here as well.
942 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
943 VT.getSimpleVT().SimpleTy == MVT::f64)
944 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000945
Eric Christopher564857f2010-12-01 01:40:24 +0000946 // Frame base works a bit differently. Handle it separately.
947 if (Addr.BaseType == Address::FrameIndexBase) {
948 int FI = Addr.Base.FI;
949 int Offset = Addr.Offset;
950 MachineMemOperand *MMO =
951 FuncInfo.MF->getMachineMemOperand(
952 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000953 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000954 MFI.getObjectSize(FI),
955 MFI.getObjectAlignment(FI));
956 // Now add the rest of the operands.
957 MIB.addFrameIndex(FI);
958
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000959 // ARM halfword load/stores and signed byte loads need an additional
960 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000961 if (useAM3) {
962 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
963 MIB.addReg(0);
964 MIB.addImm(Imm);
965 } else {
966 MIB.addImm(Addr.Offset);
967 }
Eric Christopher564857f2010-12-01 01:40:24 +0000968 MIB.addMemOperand(MMO);
969 } else {
970 // Now add the rest of the operands.
971 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000972
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000973 // ARM halfword load/stores and signed byte loads need an additional
974 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000975 if (useAM3) {
976 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
977 MIB.addReg(0);
978 MIB.addImm(Imm);
979 } else {
980 MIB.addImm(Addr.Offset);
981 }
Eric Christopher564857f2010-12-01 01:40:24 +0000982 }
983 AddOptionalDefs(MIB);
984}
985
Chad Rosierb29b9502011-11-13 02:23:59 +0000986bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000987 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000988 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000989 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000990 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000991 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +0000992 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000993 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000994 // This is mostly going to be Neon/vector support.
995 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000996 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000997 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000998 if (isThumb2) {
999 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1000 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1001 else
1002 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001003 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001004 if (isZExt) {
1005 Opc = ARM::LDRBi12;
1006 } else {
1007 Opc = ARM::LDRSB;
1008 useAM3 = true;
1009 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001010 }
Craig Topper420761a2012-04-20 07:30:17 +00001011 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001012 break;
Chad Rosier73463472011-11-09 21:30:12 +00001013 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001014 if (isThumb2) {
1015 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1016 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1017 else
1018 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1019 } else {
1020 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1021 useAM3 = true;
1022 }
Craig Topper420761a2012-04-20 07:30:17 +00001023 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001024 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001025 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001026 if (isThumb2) {
1027 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1028 Opc = ARM::t2LDRi8;
1029 else
1030 Opc = ARM::t2LDRi12;
1031 } else {
1032 Opc = ARM::LDRi12;
1033 }
Craig Topper420761a2012-04-20 07:30:17 +00001034 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001035 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001036 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001037 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001038 // Unaligned loads need special handling. Floats require word-alignment.
1039 if (Alignment && Alignment < 4) {
1040 needVMOV = true;
1041 VT = MVT::i32;
1042 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001043 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001044 } else {
1045 Opc = ARM::VLDRS;
1046 RC = TLI.getRegClassFor(VT);
1047 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001048 break;
1049 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001050 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001051 // FIXME: Unaligned loads need special handling. Doublewords require
1052 // word-alignment.
1053 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001054 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001055
Eric Christopher6dab1372010-09-18 01:59:37 +00001056 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001057 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001058 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001059 }
Eric Christopher564857f2010-12-01 01:40:24 +00001060 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001061 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001062
Eric Christopher564857f2010-12-01 01:40:24 +00001063 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001064 if (allocReg)
1065 ResultReg = createResultReg(RC);
1066 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001067 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1068 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001069 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001070
1071 // If we had an unaligned load of a float we've converted it to an regular
1072 // load. Now we must move from the GRP to the FP register.
1073 if (needVMOV) {
1074 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1075 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1076 TII.get(ARM::VMOVSR), MoveReg)
1077 .addReg(ResultReg));
1078 ResultReg = MoveReg;
1079 }
Eric Christopherdc908042010-08-31 01:28:42 +00001080 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001081}
1082
Eric Christopher43b62be2010-09-27 06:02:23 +00001083bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001084 // Atomic loads need special handling.
1085 if (cast<LoadInst>(I)->isAtomic())
1086 return false;
1087
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001088 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001089 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001090 if (!isLoadTypeLegal(I->getType(), VT))
1091 return false;
1092
Eric Christopher564857f2010-12-01 01:40:24 +00001093 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001094 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001095 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001096
1097 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001098 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1099 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001100 UpdateValueMap(I, ResultReg);
1101 return true;
1102}
1103
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001104bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1105 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001106 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001107 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001108 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001109 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001110 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001111 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001112 unsigned Res = createResultReg(isThumb2 ?
1113 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1114 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001115 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001116 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1117 TII.get(Opc), Res)
1118 .addReg(SrcReg).addImm(1));
1119 SrcReg = Res;
1120 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001121 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001122 if (isThumb2) {
1123 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1124 StrOpc = ARM::t2STRBi8;
1125 else
1126 StrOpc = ARM::t2STRBi12;
1127 } else {
1128 StrOpc = ARM::STRBi12;
1129 }
Eric Christopher15418772010-10-12 05:39:06 +00001130 break;
1131 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001132 if (isThumb2) {
1133 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1134 StrOpc = ARM::t2STRHi8;
1135 else
1136 StrOpc = ARM::t2STRHi12;
1137 } else {
1138 StrOpc = ARM::STRH;
1139 useAM3 = true;
1140 }
Eric Christopher15418772010-10-12 05:39:06 +00001141 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001142 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001143 if (isThumb2) {
1144 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1145 StrOpc = ARM::t2STRi8;
1146 else
1147 StrOpc = ARM::t2STRi12;
1148 } else {
1149 StrOpc = ARM::STRi12;
1150 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001151 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001152 case MVT::f32:
1153 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001154 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001155 if (Alignment && Alignment < 4) {
1156 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1157 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1158 TII.get(ARM::VMOVRS), MoveReg)
1159 .addReg(SrcReg));
1160 SrcReg = MoveReg;
1161 VT = MVT::i32;
1162 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001163 } else {
1164 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001165 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001166 break;
1167 case MVT::f64:
1168 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001169 // FIXME: Unaligned stores need special handling. Doublewords require
1170 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001171 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001172 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001173
Eric Christopher56d2b722010-09-02 23:43:26 +00001174 StrOpc = ARM::VSTRD;
1175 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001176 }
Eric Christopher564857f2010-12-01 01:40:24 +00001177 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001178 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001179
Eric Christopher564857f2010-12-01 01:40:24 +00001180 // Create the base instruction, then add the operands.
1181 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1182 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001183 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001184 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001185 return true;
1186}
1187
Eric Christopher43b62be2010-09-27 06:02:23 +00001188bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001189 Value *Op0 = I->getOperand(0);
1190 unsigned SrcReg = 0;
1191
Eli Friedman4136d232011-09-02 22:33:24 +00001192 // Atomic stores need special handling.
1193 if (cast<StoreInst>(I)->isAtomic())
1194 return false;
1195
Eric Christopher564857f2010-12-01 01:40:24 +00001196 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001197 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001198 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001199 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001200
Eric Christopher1b61ef42010-09-02 01:48:11 +00001201 // Get the value to be stored into a register.
1202 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001203 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001204
Eric Christopher564857f2010-12-01 01:40:24 +00001205 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001206 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001207 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001208 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001209
Chad Rosier9eff1e32011-12-03 02:21:57 +00001210 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1211 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001212 return true;
1213}
1214
1215static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1216 switch (Pred) {
1217 // Needs two compares...
1218 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001219 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001220 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001221 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001222 return ARMCC::AL;
1223 case CmpInst::ICMP_EQ:
1224 case CmpInst::FCMP_OEQ:
1225 return ARMCC::EQ;
1226 case CmpInst::ICMP_SGT:
1227 case CmpInst::FCMP_OGT:
1228 return ARMCC::GT;
1229 case CmpInst::ICMP_SGE:
1230 case CmpInst::FCMP_OGE:
1231 return ARMCC::GE;
1232 case CmpInst::ICMP_UGT:
1233 case CmpInst::FCMP_UGT:
1234 return ARMCC::HI;
1235 case CmpInst::FCMP_OLT:
1236 return ARMCC::MI;
1237 case CmpInst::ICMP_ULE:
1238 case CmpInst::FCMP_OLE:
1239 return ARMCC::LS;
1240 case CmpInst::FCMP_ORD:
1241 return ARMCC::VC;
1242 case CmpInst::FCMP_UNO:
1243 return ARMCC::VS;
1244 case CmpInst::FCMP_UGE:
1245 return ARMCC::PL;
1246 case CmpInst::ICMP_SLT:
1247 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001248 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001249 case CmpInst::ICMP_SLE:
1250 case CmpInst::FCMP_ULE:
1251 return ARMCC::LE;
1252 case CmpInst::FCMP_UNE:
1253 case CmpInst::ICMP_NE:
1254 return ARMCC::NE;
1255 case CmpInst::ICMP_UGE:
1256 return ARMCC::HS;
1257 case CmpInst::ICMP_ULT:
1258 return ARMCC::LO;
1259 }
Eric Christopher543cf052010-09-01 22:16:27 +00001260}
1261
Eric Christopher43b62be2010-09-27 06:02:23 +00001262bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001263 const BranchInst *BI = cast<BranchInst>(I);
1264 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1265 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001266
Eric Christophere5734102010-09-03 00:35:47 +00001267 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001268
Eric Christopher0e6233b2010-10-29 21:08:19 +00001269 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1270 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001271 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001272 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001273
1274 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001275 // Try to take advantage of fallthrough opportunities.
1276 CmpInst::Predicate Predicate = CI->getPredicate();
1277 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1278 std::swap(TBB, FBB);
1279 Predicate = CmpInst::getInversePredicate(Predicate);
1280 }
1281
1282 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001283
1284 // We may not handle every CC for now.
1285 if (ARMPred == ARMCC::AL) return false;
1286
Chad Rosier75698f32011-10-26 23:17:28 +00001287 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001288 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001289 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001290
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001291 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001292 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1293 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1294 FastEmitBranch(FBB, DL);
1295 FuncInfo.MBB->addSuccessor(TBB);
1296 return true;
1297 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001298 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1299 MVT SourceVT;
1300 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001301 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001302 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001303 unsigned OpReg = getRegForValue(TI->getOperand(0));
1304 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1305 TII.get(TstOpc))
1306 .addReg(OpReg).addImm(1));
1307
1308 unsigned CCMode = ARMCC::NE;
1309 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1310 std::swap(TBB, FBB);
1311 CCMode = ARMCC::EQ;
1312 }
1313
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001314 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001315 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1316 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1317
1318 FastEmitBranch(FBB, DL);
1319 FuncInfo.MBB->addSuccessor(TBB);
1320 return true;
1321 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001322 } else if (const ConstantInt *CI =
1323 dyn_cast<ConstantInt>(BI->getCondition())) {
1324 uint64_t Imm = CI->getZExtValue();
1325 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1326 FastEmitBranch(Target, DL);
1327 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001328 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001329
Eric Christopher0e6233b2010-10-29 21:08:19 +00001330 unsigned CmpReg = getRegForValue(BI->getCondition());
1331 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001332
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001333 // We've been divorced from our compare! Our block was split, and
1334 // now our compare lives in a predecessor block. We musn't
1335 // re-compare here, as the children of the compare aren't guaranteed
1336 // live across the block boundary (we *could* check for this).
1337 // Regardless, the compare has been done in the predecessor block,
1338 // and it left a value for us in a virtual register. Ergo, we test
1339 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001340 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001341 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1342 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001343
Eric Christopher7a20a372011-04-28 16:52:09 +00001344 unsigned CCMode = ARMCC::NE;
1345 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1346 std::swap(TBB, FBB);
1347 CCMode = ARMCC::EQ;
1348 }
1349
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001350 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001351 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001352 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001353 FastEmitBranch(FBB, DL);
1354 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001355 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001356}
1357
Chad Rosier60c8fa62012-02-07 23:56:08 +00001358bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1359 unsigned AddrReg = getRegForValue(I->getOperand(0));
1360 if (AddrReg == 0) return false;
1361
1362 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1363 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1364 .addReg(AddrReg));
Jush Luefc967e2012-06-14 06:08:19 +00001365 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001366}
1367
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001368bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1369 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001370 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001371 EVT SrcVT = TLI.getValueType(Ty, true);
1372 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001373
Chad Rosierade62002011-10-26 23:25:44 +00001374 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1375 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001376 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001377
Chad Rosier2f2fe412011-11-09 03:22:02 +00001378 // Check to see if the 2nd operand is a constant that we can encode directly
1379 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001380 int Imm = 0;
1381 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001382 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001383 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1384 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001385 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1386 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1387 SrcVT == MVT::i1) {
1388 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001389 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001390 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1391 // then a cmn, because there is no way to represent 2147483648 as a
1392 // signed 32-bit int.
1393 if (Imm < 0 && Imm != (int)0x80000000) {
1394 isNegativeImm = true;
1395 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001396 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001397 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1398 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001399 }
1400 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1401 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1402 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001403 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001404 }
1405
Eric Christopherd43393a2010-09-08 23:13:45 +00001406 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001407 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001408 bool needsExt = false;
1409 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001410 default: return false;
1411 // TODO: Verify compares.
1412 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001413 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001414 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001415 break;
1416 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001417 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001418 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001419 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001420 case MVT::i1:
1421 case MVT::i8:
1422 case MVT::i16:
1423 needsExt = true;
1424 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001425 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001426 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001427 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001428 CmpOpc = ARM::t2CMPrr;
1429 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001430 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001431 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001432 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001433 CmpOpc = ARM::CMPrr;
1434 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001435 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001436 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001437 break;
1438 }
1439
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001440 unsigned SrcReg1 = getRegForValue(Src1Value);
1441 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001442
Duncan Sands4c0c5452011-11-28 10:31:27 +00001443 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001444 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001445 SrcReg2 = getRegForValue(Src2Value);
1446 if (SrcReg2 == 0) return false;
1447 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001448
1449 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1450 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001451 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1452 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001453 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001454 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1455 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001456 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001457 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001458
Chad Rosier1c47de82011-11-11 06:27:41 +00001459 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001460 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1461 TII.get(CmpOpc))
1462 .addReg(SrcReg1).addReg(SrcReg2));
1463 } else {
1464 MachineInstrBuilder MIB;
1465 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1466 .addReg(SrcReg1);
1467
1468 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1469 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001470 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001471 AddOptionalDefs(MIB);
1472 }
Chad Rosierade62002011-10-26 23:25:44 +00001473
1474 // For floating point we need to move the result to a comparison register
1475 // that we can then use for branches.
1476 if (Ty->isFloatTy() || Ty->isDoubleTy())
1477 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1478 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001479 return true;
1480}
1481
1482bool ARMFastISel::SelectCmp(const Instruction *I) {
1483 const CmpInst *CI = cast<CmpInst>(I);
1484
Eric Christopher229207a2010-09-29 01:14:47 +00001485 // Get the compare predicate.
1486 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001487
Eric Christopher229207a2010-09-29 01:14:47 +00001488 // We may not handle every CC for now.
1489 if (ARMPred == ARMCC::AL) return false;
1490
Chad Rosier530f7ce2011-10-26 22:47:55 +00001491 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001492 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001493 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001494
Eric Christopher229207a2010-09-29 01:14:47 +00001495 // Now set a register based on the comparison. Explicitly set the predicates
1496 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001497 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001498 const TargetRegisterClass *RC = isThumb2 ?
1499 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1500 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001501 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001502 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001503 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001504 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001505 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1506 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001507 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001508
Eric Christophera5b1e682010-09-17 22:28:18 +00001509 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001510 return true;
1511}
1512
Eric Christopher43b62be2010-09-27 06:02:23 +00001513bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001514 // Make sure we have VFP and that we're extending float to double.
1515 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001516
Eric Christopher46203602010-09-09 00:26:48 +00001517 Value *V = I->getOperand(0);
1518 if (!I->getType()->isDoubleTy() ||
1519 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001520
Eric Christopher46203602010-09-09 00:26:48 +00001521 unsigned Op = getRegForValue(V);
1522 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001523
Craig Topper420761a2012-04-20 07:30:17 +00001524 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001525 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001526 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001527 .addReg(Op));
1528 UpdateValueMap(I, Result);
1529 return true;
1530}
1531
Eric Christopher43b62be2010-09-27 06:02:23 +00001532bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001533 // Make sure we have VFP and that we're truncating double to float.
1534 if (!Subtarget->hasVFP2()) return false;
1535
1536 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001537 if (!(I->getType()->isFloatTy() &&
1538 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001539
1540 unsigned Op = getRegForValue(V);
1541 if (Op == 0) return false;
1542
Craig Topper420761a2012-04-20 07:30:17 +00001543 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001544 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001545 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001546 .addReg(Op));
1547 UpdateValueMap(I, Result);
1548 return true;
1549}
1550
Chad Rosierae46a332012-02-03 21:14:11 +00001551bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001552 // Make sure we have VFP.
1553 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001554
Duncan Sands1440e8b2010-11-03 11:35:31 +00001555 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001556 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001557 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001558 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001559
Chad Rosier463fe242011-11-03 02:04:59 +00001560 Value *Src = I->getOperand(0);
1561 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1562 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001563 return false;
1564
Chad Rosier463fe242011-11-03 02:04:59 +00001565 unsigned SrcReg = getRegForValue(Src);
1566 if (SrcReg == 0) return false;
1567
1568 // Handle sign-extension.
1569 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1570 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001571 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001572 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001573 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001574 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001575
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001576 // The conversion routine works on fp-reg to fp-reg and the operand above
1577 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001578 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001579 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001580
Eric Christopher9a040492010-09-09 18:54:59 +00001581 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001582 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1583 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001584 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001585
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001586 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001587 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1588 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001589 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001590 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001591 return true;
1592}
1593
Chad Rosierae46a332012-02-03 21:14:11 +00001594bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001595 // Make sure we have VFP.
1596 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001597
Duncan Sands1440e8b2010-11-03 11:35:31 +00001598 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001599 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001600 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001601 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001602
Eric Christopher9a040492010-09-09 18:54:59 +00001603 unsigned Op = getRegForValue(I->getOperand(0));
1604 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001605
Eric Christopher9a040492010-09-09 18:54:59 +00001606 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001607 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001608 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1609 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001610 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001611
Chad Rosieree8901c2012-02-03 20:27:51 +00001612 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001613 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001614 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1615 ResultReg)
1616 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001617
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001618 // This result needs to be in an integer register, but the conversion only
1619 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001620 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001621 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001622
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001623 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001624 return true;
1625}
1626
Eric Christopher3bbd3962010-10-11 08:27:59 +00001627bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001628 MVT VT;
1629 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001630 return false;
1631
1632 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001633 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001634 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1635
1636 unsigned CondReg = getRegForValue(I->getOperand(0));
1637 if (CondReg == 0) return false;
1638 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1639 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001640
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001641 // Check to see if we can use an immediate in the conditional move.
1642 int Imm = 0;
1643 bool UseImm = false;
1644 bool isNegativeImm = false;
1645 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1646 assert (VT == MVT::i32 && "Expecting an i32.");
1647 Imm = (int)ConstInt->getValue().getZExtValue();
1648 if (Imm < 0) {
1649 isNegativeImm = true;
1650 Imm = ~Imm;
1651 }
1652 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1653 (ARM_AM::getSOImmVal(Imm) != -1);
1654 }
1655
Duncan Sands4c0c5452011-11-28 10:31:27 +00001656 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001657 if (!UseImm) {
1658 Op2Reg = getRegForValue(I->getOperand(2));
1659 if (Op2Reg == 0) return false;
1660 }
1661
1662 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001663 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001664 .addReg(CondReg).addImm(0));
1665
1666 unsigned MovCCOpc;
1667 if (!UseImm) {
1668 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1669 } else {
1670 if (!isNegativeImm) {
1671 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1672 } else {
1673 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1674 }
1675 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001676 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001677 if (!UseImm)
1678 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1679 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1680 else
1681 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1682 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001683 UpdateValueMap(I, ResultReg);
1684 return true;
1685}
1686
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001687bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001688 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001689 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001690 if (!isTypeLegal(Ty, VT))
1691 return false;
1692
1693 // If we have integer div support we should have selected this automagically.
1694 // In case we have a real miss go ahead and return false and we'll pick
1695 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001696 if (Subtarget->hasDivide()) return false;
1697
Eric Christopher08637852010-09-30 22:34:19 +00001698 // Otherwise emit a libcall.
1699 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001700 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001701 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001702 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001703 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001704 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001705 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001706 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001707 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001708 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001709 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001710 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001711
Eric Christopher08637852010-09-30 22:34:19 +00001712 return ARMEmitLibcall(I, LC);
1713}
1714
Chad Rosier769422f2012-02-03 21:23:45 +00001715bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001716 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001717 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001718 if (!isTypeLegal(Ty, VT))
1719 return false;
1720
1721 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1722 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001723 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001724 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001725 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001726 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001727 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001728 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001729 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001730 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001731 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001732 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001733
Eric Christopher6a880d62010-10-11 08:37:26 +00001734 return ARMEmitLibcall(I, LC);
1735}
1736
Chad Rosier3901c3e2012-02-06 23:50:07 +00001737bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001738 EVT DestVT = TLI.getValueType(I->getType(), true);
1739
1740 // We can get here in the case when we have a binary operation on a non-legal
1741 // type and the target independent selector doesn't know how to handle it.
1742 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1743 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001744
Chad Rosier6fde8752012-02-08 02:29:21 +00001745 unsigned Opc;
1746 switch (ISDOpcode) {
1747 default: return false;
1748 case ISD::ADD:
1749 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1750 break;
1751 case ISD::OR:
1752 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1753 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001754 case ISD::SUB:
1755 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1756 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001757 }
1758
Chad Rosier3901c3e2012-02-06 23:50:07 +00001759 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1760 if (SrcReg1 == 0) return false;
1761
1762 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1763 // in the instruction, rather then materializing the value in a register.
1764 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1765 if (SrcReg2 == 0) return false;
1766
Chad Rosier3901c3e2012-02-06 23:50:07 +00001767 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1768 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1769 TII.get(Opc), ResultReg)
1770 .addReg(SrcReg1).addReg(SrcReg2));
1771 UpdateValueMap(I, ResultReg);
1772 return true;
1773}
1774
1775bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001776 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001777
Eric Christopherbc39b822010-09-09 00:53:57 +00001778 // We can get here in the case when we want to use NEON for our fp
1779 // operations, but can't figure out how to. Just use the vfp instructions
1780 // if we have them.
1781 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001782 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001783 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1784 if (isFloat && !Subtarget->hasVFP2())
1785 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001786
Eric Christopherbc39b822010-09-09 00:53:57 +00001787 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001788 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001789 switch (ISDOpcode) {
1790 default: return false;
1791 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001792 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001793 break;
1794 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001795 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001796 break;
1797 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001798 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001799 break;
1800 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001801 unsigned Op1 = getRegForValue(I->getOperand(0));
1802 if (Op1 == 0) return false;
1803
1804 unsigned Op2 = getRegForValue(I->getOperand(1));
1805 if (Op2 == 0) return false;
1806
Eric Christopherbd6bf082010-09-09 01:02:03 +00001807 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001808 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1809 TII.get(Opc), ResultReg)
1810 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001811 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001812 return true;
1813}
1814
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001815// Call Handling Code
1816
Jush Luee649832012-07-19 09:49:00 +00001817// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001818// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001819CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1820 bool Return,
1821 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001822 switch (CC) {
1823 default:
1824 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001825 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001826 if (Subtarget->hasVFP2() && !isVarArg) {
1827 if (!Subtarget->isAAPCS_ABI())
1828 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1829 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1830 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1831 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001832 // Fallthrough
1833 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001834 // Use target triple & subtarget features to do actual dispatch.
1835 if (Subtarget->isAAPCS_ABI()) {
1836 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001837 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001838 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1839 else
1840 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1841 } else
1842 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1843 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001844 if (!isVarArg)
1845 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1846 // Fall through to soft float variant, variadic functions don't
1847 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001848 case CallingConv::ARM_AAPCS:
1849 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1850 case CallingConv::ARM_APCS:
1851 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001852 case CallingConv::GHC:
1853 if (Return)
1854 llvm_unreachable("Can't return in GHC call convention");
1855 else
1856 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001857 }
1858}
1859
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001860bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1861 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001862 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001863 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1864 SmallVectorImpl<unsigned> &RegArgs,
1865 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001866 unsigned &NumBytes,
1867 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001868 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001869 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1870 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1871 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001872
Bill Wendling5aeff312012-03-16 23:11:07 +00001873 // Check that we can handle all of the arguments. If we can't, then bail out
1874 // now before we add code to the MBB.
1875 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1876 CCValAssign &VA = ArgLocs[i];
1877 MVT ArgVT = ArgVTs[VA.getValNo()];
1878
1879 // We don't handle NEON/vector parameters yet.
1880 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1881 return false;
1882
1883 // Now copy/store arg to correct locations.
1884 if (VA.isRegLoc() && !VA.needsCustom()) {
1885 continue;
1886 } else if (VA.needsCustom()) {
1887 // TODO: We need custom lowering for vector (v2f64) args.
1888 if (VA.getLocVT() != MVT::f64 ||
1889 // TODO: Only handle register args for now.
1890 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1891 return false;
1892 } else {
1893 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1894 default:
1895 return false;
1896 case MVT::i1:
1897 case MVT::i8:
1898 case MVT::i16:
1899 case MVT::i32:
1900 break;
1901 case MVT::f32:
1902 if (!Subtarget->hasVFP2())
1903 return false;
1904 break;
1905 case MVT::f64:
1906 if (!Subtarget->hasVFP2())
1907 return false;
1908 break;
1909 }
1910 }
1911 }
1912
1913 // At the point, we are able to handle the call's arguments in fast isel.
1914
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001915 // Get a count of how many bytes are to be pushed on the stack.
1916 NumBytes = CCInfo.getNextStackOffset();
1917
1918 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001919 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001920 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1921 TII.get(AdjStackDown))
1922 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001923
1924 // Process the args.
1925 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1926 CCValAssign &VA = ArgLocs[i];
1927 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001928 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001929
Bill Wendling5aeff312012-03-16 23:11:07 +00001930 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1931 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001932
Eric Christopherf9764fa2010-09-30 20:49:44 +00001933 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001934 switch (VA.getLocInfo()) {
1935 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001936 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001937 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001938 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1939 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001940 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001941 break;
1942 }
Chad Rosier42536af2011-11-05 20:16:15 +00001943 case CCValAssign::AExt:
1944 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001945 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001946 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001947 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1948 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001949 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001950 break;
1951 }
1952 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001953 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001954 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001955 assert(BC != 0 && "Failed to emit a bitcast!");
1956 Arg = BC;
1957 ArgVT = VA.getLocVT();
1958 break;
1959 }
1960 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001961 }
1962
1963 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001964 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001965 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001966 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001967 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001968 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001969 } else if (VA.needsCustom()) {
1970 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00001971 assert(VA.getLocVT() == MVT::f64 &&
1972 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00001973
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001974 CCValAssign &NextVA = ArgLocs[++i];
1975
Bill Wendling5aeff312012-03-16 23:11:07 +00001976 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
1977 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001978
1979 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1980 TII.get(ARM::VMOVRRD), VA.getLocReg())
1981 .addReg(NextVA.getLocReg(), RegState::Define)
1982 .addReg(Arg));
1983 RegArgs.push_back(VA.getLocReg());
1984 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001985 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001986 assert(VA.isMemLoc());
1987 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001988 Address Addr;
1989 Addr.BaseType = Address::RegBase;
1990 Addr.Base.Reg = ARM::SP;
1991 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001992
Bill Wendling5aeff312012-03-16 23:11:07 +00001993 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
1994 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001995 }
1996 }
Bill Wendling5aeff312012-03-16 23:11:07 +00001997
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001998 return true;
1999}
2000
Duncan Sands1440e8b2010-11-03 11:35:31 +00002001bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002002 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002003 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002004 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002005 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002006 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2007 TII.get(AdjStackUp))
2008 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002009
2010 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002011 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002012 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002013 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2014 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002015
2016 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002017 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002018 // For this move we copy into two registers and then move into the
2019 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00002020 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002021 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002022 unsigned ResultReg = createResultReg(DstRC);
2023 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2024 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002025 .addReg(RVLocs[0].getLocReg())
2026 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002027
Eric Christopher3659ac22010-10-20 08:02:24 +00002028 UsedRegs.push_back(RVLocs[0].getLocReg());
2029 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002030
Eric Christopherdccd2c32010-10-11 08:38:55 +00002031 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002032 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002033 } else {
2034 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00002035 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002036
2037 // Special handling for extended integers.
2038 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2039 CopyVT = MVT::i32;
2040
Craig Topper44d23822012-02-22 05:59:10 +00002041 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002042
Eric Christopher14df8822010-10-01 00:00:11 +00002043 unsigned ResultReg = createResultReg(DstRC);
2044 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2045 ResultReg).addReg(RVLocs[0].getLocReg());
2046 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002047
Eric Christopherdccd2c32010-10-11 08:38:55 +00002048 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002049 UpdateValueMap(I, ResultReg);
2050 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002051 }
2052
Eric Christopherdccd2c32010-10-11 08:38:55 +00002053 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002054}
2055
Eric Christopher4f512ef2010-10-22 01:28:00 +00002056bool ARMFastISel::SelectRet(const Instruction *I) {
2057 const ReturnInst *Ret = cast<ReturnInst>(I);
2058 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002059
Eric Christopher4f512ef2010-10-22 01:28:00 +00002060 if (!FuncInfo.CanLowerReturn)
2061 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002062
Eric Christopher4f512ef2010-10-22 01:28:00 +00002063 CallingConv::ID CC = F.getCallingConv();
2064 if (Ret->getNumOperands() > 0) {
2065 SmallVector<ISD::OutputArg, 4> Outs;
2066 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2067 Outs, TLI);
2068
2069 // Analyze operands of the call, assigning locations to each operand.
2070 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002071 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002072 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2073 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002074
2075 const Value *RV = Ret->getOperand(0);
2076 unsigned Reg = getRegForValue(RV);
2077 if (Reg == 0)
2078 return false;
2079
2080 // Only handle a single return value for now.
2081 if (ValLocs.size() != 1)
2082 return false;
2083
2084 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002085
Eric Christopher4f512ef2010-10-22 01:28:00 +00002086 // Don't bother handling odd stuff for now.
2087 if (VA.getLocInfo() != CCValAssign::Full)
2088 return false;
2089 // Only handle register returns for now.
2090 if (!VA.isRegLoc())
2091 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002092
2093 unsigned SrcReg = Reg + VA.getValNo();
2094 EVT RVVT = TLI.getValueType(RV->getType());
2095 EVT DestVT = VA.getValVT();
2096 // Special handling for extended integers.
2097 if (RVVT != DestVT) {
2098 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2099 return false;
2100
Chad Rosierf470cbb2011-11-04 00:50:21 +00002101 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2102
Chad Rosierb8703fe2012-02-17 01:21:28 +00002103 // Perform extension if flagged as either zext or sext. Otherwise, do
2104 // nothing.
2105 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2106 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2107 if (SrcReg == 0) return false;
2108 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002109 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002110
Eric Christopher4f512ef2010-10-22 01:28:00 +00002111 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002112 unsigned DstReg = VA.getLocReg();
2113 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2114 // Avoid a cross-class copy. This is very unlikely.
2115 if (!SrcRC->contains(DstReg))
2116 return false;
2117 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2118 DstReg).addReg(SrcReg);
2119
2120 // Mark the register as live out of the function.
2121 MRI.addLiveOut(VA.getLocReg());
2122 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002123
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002124 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002125 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2126 TII.get(RetOpc)));
2127 return true;
2128}
2129
Chad Rosier49d6fc02012-06-12 19:25:13 +00002130unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2131 if (UseReg)
2132 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2133 else
2134 return isThumb2 ? ARM::tBL : ARM::BL;
2135}
2136
2137unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2138 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2139 GlobalValue::ExternalLinkage, 0, Name);
2140 return ARMMaterializeGV(GV, TLI.getValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002141}
2142
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002143// A quick function that will emit a call for a named libcall in F with the
2144// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002145// can emit a call for any libcall we can produce. This is an abridged version
2146// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002147// like computed function pointers or strange arguments at call sites.
2148// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2149// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002150bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2151 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002152
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002153 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002154 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002155 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002156 if (RetTy->isVoidTy())
2157 RetVT = MVT::isVoid;
2158 else if (!isTypeLegal(RetTy, RetVT))
2159 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002160
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002161 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002162 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002163 SmallVector<CCValAssign, 16> RVLocs;
2164 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002165 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002166 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2167 return false;
2168 }
2169
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002170 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002171 SmallVector<Value*, 8> Args;
2172 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002173 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002174 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2175 Args.reserve(I->getNumOperands());
2176 ArgRegs.reserve(I->getNumOperands());
2177 ArgVTs.reserve(I->getNumOperands());
2178 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002179 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002180 Value *Op = I->getOperand(i);
2181 unsigned Arg = getRegForValue(Op);
2182 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002183
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002184 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002185 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002186 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002187
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002188 ISD::ArgFlagsTy Flags;
2189 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2190 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002191
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002192 Args.push_back(Op);
2193 ArgRegs.push_back(Arg);
2194 ArgVTs.push_back(ArgVT);
2195 ArgFlags.push_back(Flags);
2196 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002197
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002198 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002199 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002200 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002201 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2202 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002203 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002204
Chad Rosier49d6fc02012-06-12 19:25:13 +00002205 unsigned CalleeReg = 0;
2206 if (EnableARMLongCalls) {
2207 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2208 if (CalleeReg == 0) return false;
2209 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002210
Chad Rosier49d6fc02012-06-12 19:25:13 +00002211 // Issue the call.
2212 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2213 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2214 DL, TII.get(CallOpc));
2215 if (isThumb2) {
2216 // Explicitly adding the predicate here.
2217 AddDefaultPred(MIB);
2218 if (EnableARMLongCalls)
2219 MIB.addReg(CalleeReg);
2220 else
2221 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2222 } else {
2223 if (EnableARMLongCalls)
2224 MIB.addReg(CalleeReg);
2225 else
2226 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2227
2228 // Explicitly adding the predicate here.
2229 AddDefaultPred(MIB);
2230 }
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002231 // Add implicit physical register uses to the call.
2232 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2233 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002234
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002235 // Add a register mask with the call-preserved registers.
2236 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2237 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2238
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002239 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002240 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002241 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002242
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002243 // Set all unused physreg defs as dead.
2244 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002245
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002246 return true;
2247}
2248
Chad Rosier11add262011-11-11 23:31:03 +00002249bool ARMFastISel::SelectCall(const Instruction *I,
2250 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002251 const CallInst *CI = cast<CallInst>(I);
2252 const Value *Callee = CI->getCalledValue();
2253
Chad Rosier11add262011-11-11 23:31:03 +00002254 // Can't handle inline asm.
2255 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002256
Eric Christopherf9764fa2010-09-30 20:49:44 +00002257 // Check the calling convention.
2258 ImmutableCallSite CS(CI);
2259 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002260
Eric Christopherf9764fa2010-09-30 20:49:44 +00002261 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002262
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002263 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2264 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002265 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002266
Eric Christopherf9764fa2010-09-30 20:49:44 +00002267 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002268 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002269 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002270 if (RetTy->isVoidTy())
2271 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002272 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2273 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002274 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002275
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002276 // Can't handle non-double multi-reg retvals.
2277 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2278 RetVT != MVT::i16 && RetVT != MVT::i32) {
2279 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002280 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2281 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002282 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2283 return false;
2284 }
2285
Eric Christopherf9764fa2010-09-30 20:49:44 +00002286 // Set up the argument vectors.
2287 SmallVector<Value*, 8> Args;
2288 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002289 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002290 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002291 unsigned arg_size = CS.arg_size();
2292 Args.reserve(arg_size);
2293 ArgRegs.reserve(arg_size);
2294 ArgVTs.reserve(arg_size);
2295 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002296 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2297 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002298 // If we're lowering a memory intrinsic instead of a regular call, skip the
2299 // last two arguments, which shouldn't be passed to the underlying function.
2300 if (IntrMemName && e-i <= 2)
2301 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002302
Eric Christopherf9764fa2010-09-30 20:49:44 +00002303 ISD::ArgFlagsTy Flags;
2304 unsigned AttrInd = i - CS.arg_begin() + 1;
2305 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2306 Flags.setSExt();
2307 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2308 Flags.setZExt();
2309
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002310 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002311 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2312 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2313 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2314 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2315 return false;
2316
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002317 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002318 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002319 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2320 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002321 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002322
2323 unsigned Arg = getRegForValue(*i);
2324 if (Arg == 0)
2325 return false;
2326
Eric Christopherf9764fa2010-09-30 20:49:44 +00002327 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2328 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002329
Eric Christopherf9764fa2010-09-30 20:49:44 +00002330 Args.push_back(*i);
2331 ArgRegs.push_back(Arg);
2332 ArgVTs.push_back(ArgVT);
2333 ArgFlags.push_back(Flags);
2334 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002335
Eric Christopherf9764fa2010-09-30 20:49:44 +00002336 // Handle the arguments now that we've gotten them.
2337 SmallVector<unsigned, 4> RegArgs;
2338 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002339 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2340 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002341 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002342
Chad Rosier49d6fc02012-06-12 19:25:13 +00002343 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002344 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002345 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002346
Chad Rosier49d6fc02012-06-12 19:25:13 +00002347 unsigned CalleeReg = 0;
2348 if (UseReg) {
2349 if (IntrMemName)
2350 CalleeReg = getLibcallReg(IntrMemName);
2351 else
2352 CalleeReg = getRegForValue(Callee);
2353
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002354 if (CalleeReg == 0) return false;
2355 }
2356
Chad Rosier49d6fc02012-06-12 19:25:13 +00002357 // Issue the call.
2358 unsigned CallOpc = ARMSelectCallOp(UseReg);
2359 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2360 DL, TII.get(CallOpc));
Chad Rosier9eb67482011-11-13 09:44:21 +00002361 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002362 // Explicitly adding the predicate here.
Chad Rosier49d6fc02012-06-12 19:25:13 +00002363 AddDefaultPred(MIB);
2364 if (UseReg)
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002365 MIB.addReg(CalleeReg);
2366 else if (!IntrMemName)
Chad Rosier9eb67482011-11-13 09:44:21 +00002367 MIB.addGlobalAddress(GV, 0, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002368 else
Chad Rosier9eb67482011-11-13 09:44:21 +00002369 MIB.addExternalSymbol(IntrMemName, 0);
2370 } else {
Chad Rosier49d6fc02012-06-12 19:25:13 +00002371 if (UseReg)
2372 MIB.addReg(CalleeReg);
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002373 else if (!IntrMemName)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002374 MIB.addGlobalAddress(GV, 0, 0);
Chad Rosier9eb67482011-11-13 09:44:21 +00002375 else
Chad Rosier49d6fc02012-06-12 19:25:13 +00002376 MIB.addExternalSymbol(IntrMemName, 0);
2377
2378 // Explicitly adding the predicate here.
2379 AddDefaultPred(MIB);
Chad Rosier9eb67482011-11-13 09:44:21 +00002380 }
Jush Luefc967e2012-06-14 06:08:19 +00002381
Eric Christopherf9764fa2010-09-30 20:49:44 +00002382 // Add implicit physical register uses to the call.
2383 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2384 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002385
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002386 // Add a register mask with the call-preserved registers.
2387 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2388 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2389
Eric Christopherf9764fa2010-09-30 20:49:44 +00002390 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002391 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002392 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2393 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002394
Eric Christopherf9764fa2010-09-30 20:49:44 +00002395 // Set all unused physreg defs as dead.
2396 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002397
Eric Christopherf9764fa2010-09-30 20:49:44 +00002398 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002399}
2400
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002401bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002402 return Len <= 16;
2403}
2404
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002405bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
2406 uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002407 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002408 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002409 return false;
2410
2411 // We don't care about alignment here since we just emit integer accesses.
2412 while (Len) {
2413 MVT VT;
2414 if (Len >= 4)
2415 VT = MVT::i32;
2416 else if (Len >= 2)
2417 VT = MVT::i16;
2418 else {
2419 assert(Len == 1);
2420 VT = MVT::i8;
2421 }
2422
2423 bool RV;
2424 unsigned ResultReg;
2425 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002426 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002427 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002428 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002429 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002430
2431 unsigned Size = VT.getSizeInBits()/8;
2432 Len -= Size;
2433 Dest.Offset += Size;
2434 Src.Offset += Size;
2435 }
2436
2437 return true;
2438}
2439
Chad Rosier11add262011-11-11 23:31:03 +00002440bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2441 // FIXME: Handle more intrinsics.
2442 switch (I.getIntrinsicID()) {
2443 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002444 case Intrinsic::frameaddress: {
2445 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2446 MFI->setFrameAddressIsTaken(true);
2447
2448 unsigned LdrOpc;
2449 const TargetRegisterClass *RC;
2450 if (isThumb2) {
2451 LdrOpc = ARM::t2LDRi12;
2452 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2453 } else {
2454 LdrOpc = ARM::LDRi12;
2455 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2456 }
2457
2458 const ARMBaseRegisterInfo *RegInfo =
2459 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2460 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2461 unsigned SrcReg = FramePtr;
2462
2463 // Recursively load frame address
2464 // ldr r0 [fp]
2465 // ldr r0 [r0]
2466 // ldr r0 [r0]
2467 // ...
2468 unsigned DestReg;
2469 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2470 while (Depth--) {
2471 DestReg = createResultReg(RC);
2472 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2473 TII.get(LdrOpc), DestReg)
2474 .addReg(SrcReg).addImm(0));
2475 SrcReg = DestReg;
2476 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002477 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002478 return true;
2479 }
Chad Rosier11add262011-11-11 23:31:03 +00002480 case Intrinsic::memcpy:
2481 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002482 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2483 // Don't handle volatile.
2484 if (MTI.isVolatile())
2485 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002486
2487 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2488 // we would emit dead code because we don't currently handle memmoves.
2489 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2490 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002491 // Small memcpy's are common enough that we want to do them without a call
2492 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002493 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002494 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002495 Address Dest, Src;
2496 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2497 !ARMComputeAddress(MTI.getRawSource(), Src))
2498 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002499 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002500 return true;
2501 }
2502 }
Jush Luefc967e2012-06-14 06:08:19 +00002503
Chad Rosier11add262011-11-11 23:31:03 +00002504 if (!MTI.getLength()->getType()->isIntegerTy(32))
2505 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002506
Chad Rosier11add262011-11-11 23:31:03 +00002507 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2508 return false;
2509
2510 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2511 return SelectCall(&I, IntrMemName);
2512 }
2513 case Intrinsic::memset: {
2514 const MemSetInst &MSI = cast<MemSetInst>(I);
2515 // Don't handle volatile.
2516 if (MSI.isVolatile())
2517 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002518
Chad Rosier11add262011-11-11 23:31:03 +00002519 if (!MSI.getLength()->getType()->isIntegerTy(32))
2520 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002521
Chad Rosier11add262011-11-11 23:31:03 +00002522 if (MSI.getDestAddressSpace() > 255)
2523 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002524
Chad Rosier11add262011-11-11 23:31:03 +00002525 return SelectCall(&I, "memset");
2526 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002527 case Intrinsic::trap: {
2528 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2529 return true;
2530 }
Chad Rosier11add262011-11-11 23:31:03 +00002531 }
Chad Rosier11add262011-11-11 23:31:03 +00002532}
2533
Chad Rosier0d7b2312011-11-02 00:18:48 +00002534bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002535 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002536 // undefined.
2537 Value *Op = I->getOperand(0);
2538
2539 EVT SrcVT, DestVT;
2540 SrcVT = TLI.getValueType(Op->getType(), true);
2541 DestVT = TLI.getValueType(I->getType(), true);
2542
2543 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2544 return false;
2545 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2546 return false;
2547
2548 unsigned SrcReg = getRegForValue(Op);
2549 if (!SrcReg) return false;
2550
2551 // Because the high bits are undefined, a truncate doesn't generate
2552 // any code.
2553 UpdateValueMap(I, SrcReg);
2554 return true;
2555}
2556
Chad Rosier87633022011-11-02 17:20:24 +00002557unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2558 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002559 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002560 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002561
2562 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002563 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002564 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002565 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002566 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002567 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002568 if (!Subtarget->hasV6Ops()) return 0;
2569 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002570 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002571 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002572 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002573 break;
2574 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002575 if (!Subtarget->hasV6Ops()) return 0;
2576 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002577 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002578 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002579 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002580 break;
2581 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002582 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002583 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002584 isBoolZext = true;
2585 break;
2586 }
Chad Rosier87633022011-11-02 17:20:24 +00002587 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002588 }
2589
Chad Rosier87633022011-11-02 17:20:24 +00002590 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002591 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002592 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002593 .addReg(SrcReg);
2594 if (isBoolZext)
2595 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002596 else
2597 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002598 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002599 return ResultReg;
2600}
2601
2602bool ARMFastISel::SelectIntExt(const Instruction *I) {
2603 // On ARM, in general, integer casts don't involve legal types; this code
2604 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002605 Type *DestTy = I->getType();
2606 Value *Src = I->getOperand(0);
2607 Type *SrcTy = Src->getType();
2608
2609 EVT SrcVT, DestVT;
2610 SrcVT = TLI.getValueType(SrcTy, true);
2611 DestVT = TLI.getValueType(DestTy, true);
2612
2613 bool isZExt = isa<ZExtInst>(I);
2614 unsigned SrcReg = getRegForValue(Src);
2615 if (!SrcReg) return false;
2616
2617 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2618 if (ResultReg == 0) return false;
2619 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002620 return true;
2621}
2622
Jush Lu29465492012-08-03 02:37:48 +00002623bool ARMFastISel::SelectShift(const Instruction *I,
2624 ARM_AM::ShiftOpc ShiftTy) {
2625 // We handle thumb2 mode by target independent selector
2626 // or SelectionDAG ISel.
2627 if (isThumb2)
2628 return false;
2629
2630 // Only handle i32 now.
2631 EVT DestVT = TLI.getValueType(I->getType(), true);
2632 if (DestVT != MVT::i32)
2633 return false;
2634
2635 unsigned Opc = ARM::MOVsr;
2636 unsigned ShiftImm;
2637 Value *Src2Value = I->getOperand(1);
2638 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2639 ShiftImm = CI->getZExtValue();
2640
2641 // Fall back to selection DAG isel if the shift amount
2642 // is zero or greater than the width of the value type.
2643 if (ShiftImm == 0 || ShiftImm >=32)
2644 return false;
2645
2646 Opc = ARM::MOVsi;
2647 }
2648
2649 Value *Src1Value = I->getOperand(0);
2650 unsigned Reg1 = getRegForValue(Src1Value);
2651 if (Reg1 == 0) return false;
2652
2653 unsigned Reg2;
2654 if (Opc == ARM::MOVsr) {
2655 Reg2 = getRegForValue(Src2Value);
2656 if (Reg2 == 0) return false;
2657 }
2658
2659 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
2660 if(ResultReg == 0) return false;
2661
2662 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2663 TII.get(Opc), ResultReg)
2664 .addReg(Reg1);
2665
2666 if (Opc == ARM::MOVsi)
2667 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2668 else if (Opc == ARM::MOVsr) {
2669 MIB.addReg(Reg2);
2670 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2671 }
2672
2673 AddOptionalDefs(MIB);
2674 UpdateValueMap(I, ResultReg);
2675 return true;
2676}
2677
Eric Christopher56d2b722010-09-02 23:43:26 +00002678// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002679bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002680
Eric Christopherab695882010-07-21 22:26:11 +00002681 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002682 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002683 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002684 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002685 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002686 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002687 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002688 case Instruction::IndirectBr:
2689 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002690 case Instruction::ICmp:
2691 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002692 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002693 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002694 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002695 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002696 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002697 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002698 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002699 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002700 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002701 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002702 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002703 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002704 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002705 case Instruction::Add:
2706 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002707 case Instruction::Or:
2708 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002709 case Instruction::Sub:
2710 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002711 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002712 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002713 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002714 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002715 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002716 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002717 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002718 return SelectDiv(I, /*isSigned*/ true);
2719 case Instruction::UDiv:
2720 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002721 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002722 return SelectRem(I, /*isSigned*/ true);
2723 case Instruction::URem:
2724 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002725 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002726 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2727 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002728 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002729 case Instruction::Select:
2730 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002731 case Instruction::Ret:
2732 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002733 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002734 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002735 case Instruction::ZExt:
2736 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002737 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002738 case Instruction::Shl:
2739 return SelectShift(I, ARM_AM::lsl);
2740 case Instruction::LShr:
2741 return SelectShift(I, ARM_AM::lsr);
2742 case Instruction::AShr:
2743 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002744 default: break;
2745 }
2746 return false;
2747}
2748
Chad Rosierb29b9502011-11-13 02:23:59 +00002749/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2750/// vreg is being provided by the specified load instruction. If possible,
2751/// try to fold the load as an operand to the instruction, returning true if
2752/// successful.
2753bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2754 const LoadInst *LI) {
2755 // Verify we have a legal type before going any further.
2756 MVT VT;
2757 if (!isLoadTypeLegal(LI->getType(), VT))
2758 return false;
2759
2760 // Combine load followed by zero- or sign-extend.
2761 // ldrb r1, [r0] ldrb r1, [r0]
2762 // uxtb r2, r1 =>
2763 // mov r3, r2 mov r3, r1
2764 bool isZExt = true;
2765 switch(MI->getOpcode()) {
2766 default: return false;
2767 case ARM::SXTH:
2768 case ARM::t2SXTH:
2769 isZExt = false;
2770 case ARM::UXTH:
2771 case ARM::t2UXTH:
2772 if (VT != MVT::i16)
2773 return false;
2774 break;
2775 case ARM::SXTB:
2776 case ARM::t2SXTB:
2777 isZExt = false;
2778 case ARM::UXTB:
2779 case ARM::t2UXTB:
2780 if (VT != MVT::i8)
2781 return false;
2782 break;
2783 }
2784 // See if we can handle this address.
2785 Address Addr;
2786 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002787
Chad Rosierb29b9502011-11-13 02:23:59 +00002788 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002789 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002790 return false;
2791 MI->eraseFromParent();
2792 return true;
2793}
2794
Eric Christopherab695882010-07-21 22:26:11 +00002795namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00002796 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
2797 const TargetLibraryInfo *libInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002798 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002799 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002800
Eric Christopheraaa8df42010-11-02 01:21:28 +00002801 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002802 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002803 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Bob Wilsond49edb72012-08-03 04:06:28 +00002804 return new ARMFastISel(funcInfo, libInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002805 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002806 }
2807}