blob: 29f90b768ee51de14f05e90868457490cb6a1d55 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000021#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000091 : FastISel(funcInfo),
92 TM(funcInfo.MF->getTarget()),
93 TII(*TM.getInstrInfo()),
94 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000095 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000096 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000097 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000098 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +000099 }
100
Eric Christophercb592292010-08-20 00:20:31 +0000101 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000102 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
103 const TargetRegisterClass *RC);
104 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC,
106 unsigned Op0, bool Op0IsKill);
107 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
108 const TargetRegisterClass *RC,
109 unsigned Op0, bool Op0IsKill,
110 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000111 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill,
114 unsigned Op1, bool Op1IsKill,
115 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000116 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
117 const TargetRegisterClass *RC,
118 unsigned Op0, bool Op0IsKill,
119 uint64_t Imm);
120 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
121 const TargetRegisterClass *RC,
122 unsigned Op0, bool Op0IsKill,
123 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000124 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
125 const TargetRegisterClass *RC,
126 unsigned Op0, bool Op0IsKill,
127 unsigned Op1, bool Op1IsKill,
128 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000129 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
130 const TargetRegisterClass *RC,
131 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000132 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
133 const TargetRegisterClass *RC,
134 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135
Eric Christopher0fe7d542010-08-17 01:25:29 +0000136 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
137 unsigned Op0, bool Op0IsKill,
138 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000139
Eric Christophercb592292010-08-20 00:20:31 +0000140 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000141 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000142 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000143 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000144 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
145 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000146
147 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000148
Eric Christopher83007122010-08-23 21:44:12 +0000149 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000150 private:
Eric Christopher17787722010-10-21 21:47:51 +0000151 bool SelectLoad(const Instruction *I);
152 bool SelectStore(const Instruction *I);
153 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000154 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000155 bool SelectCmp(const Instruction *I);
156 bool SelectFPExt(const Instruction *I);
157 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000158 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
159 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000160 bool SelectIToFP(const Instruction *I, bool isSigned);
161 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000162 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000163 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000164 bool SelectCall(const Instruction *I, const char *IntrMemName);
165 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000166 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000167 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000168 bool SelectTrunc(const Instruction *I);
169 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000170 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000171
Eric Christopher83007122010-08-23 21:44:12 +0000172 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000173 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000174 bool isTypeLegal(Type *Ty, MVT &VT);
175 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000176 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
177 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000178 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
179 unsigned Alignment = 0, bool isZExt = true,
180 bool allocReg = true);
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000181 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
182 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000183 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000184 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000185 bool ARMIsMemCpySmall(uint64_t Len);
186 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000187 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000188 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000189 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000190 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000191 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000192 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000193 unsigned ARMSelectCallOp(bool UseReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000194
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000195 // Call handling routines.
196 private:
Jush Luee649832012-07-19 09:49:00 +0000197 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
198 bool Return,
199 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000200 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000201 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000202 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000203 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
204 SmallVectorImpl<unsigned> &RegArgs,
205 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000206 unsigned &NumBytes,
207 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000208 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000209 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000210 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000211 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000212 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000213
214 // OptionalDef handling routines.
215 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000216 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000217 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
218 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000219 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000220 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000221 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000222};
Eric Christopherab695882010-07-21 22:26:11 +0000223
224} // end anonymous namespace
225
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000226#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000227
Eric Christopher456144e2010-08-19 00:37:05 +0000228// DefinesOptionalPredicate - This is different from DefinesPredicate in that
229// we don't care about implicit defs here, just places we'll need to add a
230// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
231bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000232 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000233 return false;
234
235 // Look to see if our OptionalDef is defining CPSR or CCR.
236 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
237 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000238 if (!MO.isReg() || !MO.isDef()) continue;
239 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000240 *CPSR = true;
241 }
242 return true;
243}
244
Eric Christopheraf3dce52011-03-12 01:09:29 +0000245bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000246 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000247
Eric Christopheraf3dce52011-03-12 01:09:29 +0000248 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000249 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250 AFI->isThumb2Function())
251 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000252
Evan Chenge837dea2011-06-28 19:10:37 +0000253 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
254 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000255 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000256
Eric Christopheraf3dce52011-03-12 01:09:29 +0000257 return false;
258}
259
Eric Christopher456144e2010-08-19 00:37:05 +0000260// If the machine is predicable go ahead and add the predicate operands, if
261// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000262// TODO: If we want to support thumb1 then we'll need to deal with optional
263// CPSR defs that need to be added before the remaining operands. See s_cc_out
264// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000265const MachineInstrBuilder &
266ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
267 MachineInstr *MI = &*MIB;
268
Eric Christopheraf3dce52011-03-12 01:09:29 +0000269 // Do we use a predicate? or...
270 // Are we NEON in ARM mode and have a predicate operand? If so, I know
271 // we're not predicable but add it anyways.
272 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000273 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000274
Eric Christopher456144e2010-08-19 00:37:05 +0000275 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
276 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000277 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000278 if (DefinesOptionalPredicate(MI, &CPSR)) {
279 if (CPSR)
280 AddDefaultT1CC(MIB);
281 else
282 AddDefaultCC(MIB);
283 }
284 return MIB;
285}
286
Eric Christopher0fe7d542010-08-17 01:25:29 +0000287unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
288 const TargetRegisterClass* RC) {
289 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000290 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000291
Eric Christopher456144e2010-08-19 00:37:05 +0000292 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000293 return ResultReg;
294}
295
296unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
297 const TargetRegisterClass *RC,
298 unsigned Op0, bool Op0IsKill) {
299 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000300 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000301
Chad Rosier40d552e2012-02-15 17:36:21 +0000302 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000303 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000304 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000305 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000308 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000309 TII.get(TargetOpcode::COPY), ResultReg)
310 .addReg(II.ImplicitDefs[0]));
311 }
312 return ResultReg;
313}
314
315unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
316 const TargetRegisterClass *RC,
317 unsigned Op0, bool Op0IsKill,
318 unsigned Op1, bool Op1IsKill) {
319 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000320 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000321
Chad Rosier40d552e2012-02-15 17:36:21 +0000322 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000323 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000324 .addReg(Op0, Op0IsKill * RegState::Kill)
325 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000326 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000327 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000328 .addReg(Op0, Op0IsKill * RegState::Kill)
329 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000331 TII.get(TargetOpcode::COPY), ResultReg)
332 .addReg(II.ImplicitDefs[0]));
333 }
334 return ResultReg;
335}
336
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000337unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
338 const TargetRegisterClass *RC,
339 unsigned Op0, bool Op0IsKill,
340 unsigned Op1, bool Op1IsKill,
341 unsigned Op2, bool Op2IsKill) {
342 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000343 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000344
Chad Rosier40d552e2012-02-15 17:36:21 +0000345 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000346 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
347 .addReg(Op0, Op0IsKill * RegState::Kill)
348 .addReg(Op1, Op1IsKill * RegState::Kill)
349 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000350 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000351 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
352 .addReg(Op0, Op0IsKill * RegState::Kill)
353 .addReg(Op1, Op1IsKill * RegState::Kill)
354 .addReg(Op2, Op2IsKill * RegState::Kill));
355 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
356 TII.get(TargetOpcode::COPY), ResultReg)
357 .addReg(II.ImplicitDefs[0]));
358 }
359 return ResultReg;
360}
361
Eric Christopher0fe7d542010-08-17 01:25:29 +0000362unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
363 const TargetRegisterClass *RC,
364 unsigned Op0, bool Op0IsKill,
365 uint64_t Imm) {
366 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000367 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000368
Chad Rosier40d552e2012-02-15 17:36:21 +0000369 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000371 .addReg(Op0, Op0IsKill * RegState::Kill)
372 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000373 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000375 .addReg(Op0, Op0IsKill * RegState::Kill)
376 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000378 TII.get(TargetOpcode::COPY), ResultReg)
379 .addReg(II.ImplicitDefs[0]));
380 }
381 return ResultReg;
382}
383
384unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
385 const TargetRegisterClass *RC,
386 unsigned Op0, bool Op0IsKill,
387 const ConstantFP *FPImm) {
388 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000389 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000390
Chad Rosier40d552e2012-02-15 17:36:21 +0000391 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000392 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000393 .addReg(Op0, Op0IsKill * RegState::Kill)
394 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000395 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000397 .addReg(Op0, Op0IsKill * RegState::Kill)
398 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000399 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000400 TII.get(TargetOpcode::COPY), ResultReg)
401 .addReg(II.ImplicitDefs[0]));
402 }
403 return ResultReg;
404}
405
406unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
407 const TargetRegisterClass *RC,
408 unsigned Op0, bool Op0IsKill,
409 unsigned Op1, bool Op1IsKill,
410 uint64_t Imm) {
411 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000412 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000413
Chad Rosier40d552e2012-02-15 17:36:21 +0000414 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000415 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000416 .addReg(Op0, Op0IsKill * RegState::Kill)
417 .addReg(Op1, Op1IsKill * RegState::Kill)
418 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000419 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000420 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421 .addReg(Op0, Op0IsKill * RegState::Kill)
422 .addReg(Op1, Op1IsKill * RegState::Kill)
423 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000424 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000425 TII.get(TargetOpcode::COPY), ResultReg)
426 .addReg(II.ImplicitDefs[0]));
427 }
428 return ResultReg;
429}
430
431unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
432 const TargetRegisterClass *RC,
433 uint64_t Imm) {
434 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000435 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000436
Chad Rosier40d552e2012-02-15 17:36:21 +0000437 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000440 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000441 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000442 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000444 TII.get(TargetOpcode::COPY), ResultReg)
445 .addReg(II.ImplicitDefs[0]));
446 }
447 return ResultReg;
448}
449
Eric Christopherd94bc542011-04-29 22:07:50 +0000450unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
451 const TargetRegisterClass *RC,
452 uint64_t Imm1, uint64_t Imm2) {
453 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000454 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000455
Chad Rosier40d552e2012-02-15 17:36:21 +0000456 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
458 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000459 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000460 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
461 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000463 TII.get(TargetOpcode::COPY),
464 ResultReg)
465 .addReg(II.ImplicitDefs[0]));
466 }
467 return ResultReg;
468}
469
Eric Christopher0fe7d542010-08-17 01:25:29 +0000470unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
471 unsigned Op0, bool Op0IsKill,
472 uint32_t Idx) {
473 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
474 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
475 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000476
Eric Christopher456144e2010-08-19 00:37:05 +0000477 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000478 DL, TII.get(TargetOpcode::COPY), ResultReg)
479 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000480 return ResultReg;
481}
482
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000483// TODO: Don't worry about 64-bit now, but when this is fixed remove the
484// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000485unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000486 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000487
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000488 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
489 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000490 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000491 .addReg(SrcReg));
492 return MoveReg;
493}
494
495unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000496 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000497
Eric Christopheraa3ace12010-09-09 20:49:25 +0000498 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
499 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000500 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000501 .addReg(SrcReg));
502 return MoveReg;
503}
504
Eric Christopher9ed58df2010-09-09 00:19:41 +0000505// For double width floating point we need to materialize two constants
506// (the high and the low) into integer registers then use a move to get
507// the combined constant into an FP reg.
508unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
509 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000510 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000511
Eric Christopher9ed58df2010-09-09 00:19:41 +0000512 // This checks to see if we can use VFP3 instructions to materialize
513 // a constant, otherwise we have to go through the constant pool.
514 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000515 int Imm;
516 unsigned Opc;
517 if (is64bit) {
518 Imm = ARM_AM::getFP64Imm(Val);
519 Opc = ARM::FCONSTD;
520 } else {
521 Imm = ARM_AM::getFP32Imm(Val);
522 Opc = ARM::FCONSTS;
523 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000524 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
525 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
526 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000527 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000528 return DestReg;
529 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000530
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000531 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000532 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000533
Eric Christopher238bb162010-09-09 23:50:00 +0000534 // MachineConstantPool wants an explicit alignment.
535 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
536 if (Align == 0) {
537 // TODO: Figure out if this is correct.
538 Align = TD.getTypeAllocSize(CFP->getType());
539 }
540 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
541 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
542 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000543
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000544 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000545 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
546 DestReg)
547 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000548 .addReg(0));
549 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000550}
551
Eric Christopher744c7c82010-09-28 22:47:54 +0000552unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000553
Chad Rosier44e89572011-11-04 22:29:00 +0000554 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
555 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000556
557 // If we can do this in a single instruction without a constant pool entry
558 // do so now.
559 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000560 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000561 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000562 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000563 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000564 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000565 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000566 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000567 }
568
Chad Rosier4e89d972011-11-11 00:36:21 +0000569 // Use MVN to emit negative constants.
570 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
571 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000572 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000573 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000574 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000575 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
576 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
577 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
578 TII.get(Opc), ImmReg)
579 .addImm(Imm));
580 return ImmReg;
581 }
582 }
583
584 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000585 if (VT != MVT::i32)
586 return false;
587
588 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
589
Eric Christopher56d2b722010-09-02 23:43:26 +0000590 // MachineConstantPool wants an explicit alignment.
591 unsigned Align = TD.getPrefTypeAlignment(C->getType());
592 if (Align == 0) {
593 // TODO: Figure out if this is correct.
594 Align = TD.getTypeAllocSize(C->getType());
595 }
596 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000597
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000598 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000599 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000600 TII.get(ARM::t2LDRpci), DestReg)
601 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000602 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000603 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000604 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000605 TII.get(ARM::LDRcp), DestReg)
606 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000607 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000608
Eric Christopher56d2b722010-09-02 23:43:26 +0000609 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000610}
611
Eric Christopherc9932f62010-10-01 23:24:42 +0000612unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000613 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000614 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000615
Eric Christopher890dbbe2010-10-02 00:32:44 +0000616 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000617
Eric Christopher890dbbe2010-10-02 00:32:44 +0000618 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000619 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000620
Eric Christopher890dbbe2010-10-02 00:32:44 +0000621 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000622
623 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000624 // Darwin targets don't support movt with Reloc::Static, see
625 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
626 // static movt relocations.
627 if (Subtarget->useMovt() &&
628 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000629 unsigned Opc;
630 switch (RelocM) {
631 case Reloc::PIC_:
632 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
633 break;
634 case Reloc::DynamicNoPIC:
635 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
636 break;
637 default:
638 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
639 break;
640 }
641 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
642 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000643 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000644 // MachineConstantPool wants an explicit alignment.
645 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
646 if (Align == 0) {
647 // TODO: Figure out if this is correct.
648 Align = TD.getTypeAllocSize(GV->getType());
649 }
650
651 // Grab index.
652 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
653 (Subtarget->isThumb() ? 4 : 8);
654 unsigned Id = AFI->createPICLabelUId();
655 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
656 ARMCP::CPValue,
657 PCAdj);
658 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
659
660 // Load value.
661 MachineInstrBuilder MIB;
662 if (isThumb2) {
663 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
664 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
665 .addConstantPoolIndex(Idx);
666 if (RelocM == Reloc::PIC_)
667 MIB.addImm(Id);
668 } else {
669 // The extra immediate is for addrmode2.
670 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
671 DestReg)
672 .addConstantPoolIndex(Idx)
673 .addImm(0);
674 }
675 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000676 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000677
678 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000679 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000680 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000681 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000682 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
683 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000684 .addReg(DestReg)
685 .addImm(0);
686 else
687 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
688 NewDestReg)
689 .addReg(DestReg)
690 .addImm(0);
691 DestReg = NewDestReg;
692 AddOptionalDefs(MIB);
693 }
694
Eric Christopher890dbbe2010-10-02 00:32:44 +0000695 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000696}
697
Eric Christopher9ed58df2010-09-09 00:19:41 +0000698unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
699 EVT VT = TLI.getValueType(C->getType(), true);
700
701 // Only handle simple types.
702 if (!VT.isSimple()) return 0;
703
704 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
705 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000706 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
707 return ARMMaterializeGV(GV, VT);
708 else if (isa<ConstantInt>(C))
709 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000710
Eric Christopherc9932f62010-10-01 23:24:42 +0000711 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000712}
713
Chad Rosier944d82b2011-11-17 21:46:13 +0000714// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
715
Eric Christopherf9764fa2010-09-30 20:49:44 +0000716unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
717 // Don't handle dynamic allocas.
718 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000719
Duncan Sands1440e8b2010-11-03 11:35:31 +0000720 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000721 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000722
Eric Christopherf9764fa2010-09-30 20:49:44 +0000723 DenseMap<const AllocaInst*, int>::iterator SI =
724 FuncInfo.StaticAllocaMap.find(AI);
725
726 // This will get lowered later into the correct offsets and registers
727 // via rewriteXFrameIndex.
728 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000729 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000730 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000731 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000732 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000733 TII.get(Opc), ResultReg)
734 .addFrameIndex(SI->second)
735 .addImm(0));
736 return ResultReg;
737 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000738
Eric Christopherf9764fa2010-09-30 20:49:44 +0000739 return 0;
740}
741
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000742bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000743 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000744
Eric Christopherb1cc8482010-08-25 07:23:49 +0000745 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000746 if (evt == MVT::Other || !evt.isSimple()) return false;
747 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000748
Eric Christopherdc908042010-08-31 01:28:42 +0000749 // Handle all legal types, i.e. a register that will directly hold this
750 // value.
751 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000752}
753
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000754bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000755 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000756
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000757 // If this is a type than can be sign or zero-extended to a basic operation
758 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000759 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000760 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000761
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000762 return false;
763}
764
Eric Christopher88de86b2010-11-19 22:36:41 +0000765// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000766bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000767 // Some boilerplate from the X86 FastISel.
768 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000769 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000770 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000771 // Don't walk into other basic blocks unless the object is an alloca from
772 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000773 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
774 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
775 Opcode = I->getOpcode();
776 U = I;
777 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000778 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000779 Opcode = C->getOpcode();
780 U = C;
781 }
782
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000783 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000784 if (Ty->getAddressSpace() > 255)
785 // Fast instruction selection doesn't support the special
786 // address spaces.
787 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000788
Eric Christopher83007122010-08-23 21:44:12 +0000789 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000790 default:
Eric Christopher83007122010-08-23 21:44:12 +0000791 break;
Eric Christopher55324332010-10-12 00:43:21 +0000792 case Instruction::BitCast: {
793 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000794 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000795 }
796 case Instruction::IntToPtr: {
797 // Look past no-op inttoptrs.
798 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000799 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000800 break;
801 }
802 case Instruction::PtrToInt: {
803 // Look past no-op ptrtoints.
804 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000805 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000806 break;
807 }
Eric Christophereae84392010-10-14 09:29:41 +0000808 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000809 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000810 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000811
Eric Christophereae84392010-10-14 09:29:41 +0000812 // Iterate through the GEP folding the constants into offsets where
813 // we can.
814 gep_type_iterator GTI = gep_type_begin(U);
815 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
816 i != e; ++i, ++GTI) {
817 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000818 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000819 const StructLayout *SL = TD.getStructLayout(STy);
820 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
821 TmpOffset += SL->getElementOffset(Idx);
822 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000823 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000824 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000825 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
826 // Constant-offset addressing.
827 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000828 break;
829 }
830 if (isa<AddOperator>(Op) &&
831 (!isa<Instruction>(Op) ||
832 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
833 == FuncInfo.MBB) &&
834 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000835 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000836 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000837 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000838 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000839 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000840 // Iterate on the other operand.
841 Op = cast<AddOperator>(Op)->getOperand(0);
842 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000843 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000844 // Unsupported
845 goto unsupported_gep;
846 }
Eric Christophereae84392010-10-14 09:29:41 +0000847 }
848 }
Eric Christopher2896df82010-10-15 18:02:07 +0000849
850 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000851 Addr.Offset = TmpOffset;
852 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000853
854 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000855 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000856
Eric Christophereae84392010-10-14 09:29:41 +0000857 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000858 break;
859 }
Eric Christopher83007122010-08-23 21:44:12 +0000860 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000861 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000862 DenseMap<const AllocaInst*, int>::iterator SI =
863 FuncInfo.StaticAllocaMap.find(AI);
864 if (SI != FuncInfo.StaticAllocaMap.end()) {
865 Addr.BaseType = Address::FrameIndexBase;
866 Addr.Base.FI = SI->second;
867 return true;
868 }
869 break;
Eric Christopher83007122010-08-23 21:44:12 +0000870 }
871 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000872
Eric Christophercb0b04b2010-08-24 00:07:24 +0000873 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000874 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
875 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000876}
877
Chad Rosierb29b9502011-11-13 02:23:59 +0000878void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000879
Eric Christopher212ae932010-10-21 19:40:30 +0000880 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000881
Eric Christopher212ae932010-10-21 19:40:30 +0000882 bool needsLowering = false;
883 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000884 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000885 case MVT::i1:
886 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000887 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000888 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000889 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000890 // Integer loads/stores handle 12-bit offsets.
891 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000892 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000893 if (needsLowering && isThumb2)
894 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
895 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000896 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000897 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000898 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000899 }
Eric Christopher212ae932010-10-21 19:40:30 +0000900 break;
901 case MVT::f32:
902 case MVT::f64:
903 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000904 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000905 break;
906 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000907
Eric Christopher827656d2010-11-20 22:38:27 +0000908 // If this is a stack pointer and the offset needs to be simplified then
909 // put the alloca address into a register, set the base type back to
910 // register and continue. This should almost never happen.
911 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000912 const TargetRegisterClass *RC = isThumb2 ?
913 (const TargetRegisterClass*)&ARM::tGPRRegClass :
914 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000915 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000916 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000917 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000918 TII.get(Opc), ResultReg)
919 .addFrameIndex(Addr.Base.FI)
920 .addImm(0));
921 Addr.Base.Reg = ResultReg;
922 Addr.BaseType = Address::RegBase;
923 }
924
Eric Christopher212ae932010-10-21 19:40:30 +0000925 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000926 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000927 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000928 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
929 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000930 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000931 }
Eric Christopher83007122010-08-23 21:44:12 +0000932}
933
Eric Christopher564857f2010-12-01 01:40:24 +0000934void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000935 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000936 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000937 // addrmode5 output depends on the selection dag addressing dividing the
938 // offset by 4 that it then later multiplies. Do this here as well.
939 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
940 VT.getSimpleVT().SimpleTy == MVT::f64)
941 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000942
Eric Christopher564857f2010-12-01 01:40:24 +0000943 // Frame base works a bit differently. Handle it separately.
944 if (Addr.BaseType == Address::FrameIndexBase) {
945 int FI = Addr.Base.FI;
946 int Offset = Addr.Offset;
947 MachineMemOperand *MMO =
948 FuncInfo.MF->getMachineMemOperand(
949 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000950 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000951 MFI.getObjectSize(FI),
952 MFI.getObjectAlignment(FI));
953 // Now add the rest of the operands.
954 MIB.addFrameIndex(FI);
955
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000956 // ARM halfword load/stores and signed byte loads need an additional
957 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000958 if (useAM3) {
959 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
960 MIB.addReg(0);
961 MIB.addImm(Imm);
962 } else {
963 MIB.addImm(Addr.Offset);
964 }
Eric Christopher564857f2010-12-01 01:40:24 +0000965 MIB.addMemOperand(MMO);
966 } else {
967 // Now add the rest of the operands.
968 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000969
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000970 // ARM halfword load/stores and signed byte loads need an additional
971 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000972 if (useAM3) {
973 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
974 MIB.addReg(0);
975 MIB.addImm(Imm);
976 } else {
977 MIB.addImm(Addr.Offset);
978 }
Eric Christopher564857f2010-12-01 01:40:24 +0000979 }
980 AddOptionalDefs(MIB);
981}
982
Chad Rosierb29b9502011-11-13 02:23:59 +0000983bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000984 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000985 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000986 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000987 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000988 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +0000989 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000990 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000991 // This is mostly going to be Neon/vector support.
992 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000993 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000994 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000995 if (isThumb2) {
996 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
997 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
998 else
999 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001000 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001001 if (isZExt) {
1002 Opc = ARM::LDRBi12;
1003 } else {
1004 Opc = ARM::LDRSB;
1005 useAM3 = true;
1006 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001007 }
Craig Topper420761a2012-04-20 07:30:17 +00001008 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001009 break;
Chad Rosier73463472011-11-09 21:30:12 +00001010 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001011 if (isThumb2) {
1012 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1013 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1014 else
1015 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1016 } else {
1017 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1018 useAM3 = true;
1019 }
Craig Topper420761a2012-04-20 07:30:17 +00001020 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001021 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001022 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001023 if (isThumb2) {
1024 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1025 Opc = ARM::t2LDRi8;
1026 else
1027 Opc = ARM::t2LDRi12;
1028 } else {
1029 Opc = ARM::LDRi12;
1030 }
Craig Topper420761a2012-04-20 07:30:17 +00001031 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001032 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001033 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001034 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001035 // Unaligned loads need special handling. Floats require word-alignment.
1036 if (Alignment && Alignment < 4) {
1037 needVMOV = true;
1038 VT = MVT::i32;
1039 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001040 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001041 } else {
1042 Opc = ARM::VLDRS;
1043 RC = TLI.getRegClassFor(VT);
1044 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001045 break;
1046 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001047 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001048 // FIXME: Unaligned loads need special handling. Doublewords require
1049 // word-alignment.
1050 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001051 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001052
Eric Christopher6dab1372010-09-18 01:59:37 +00001053 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001054 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001055 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001056 }
Eric Christopher564857f2010-12-01 01:40:24 +00001057 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001058 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001059
Eric Christopher564857f2010-12-01 01:40:24 +00001060 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001061 if (allocReg)
1062 ResultReg = createResultReg(RC);
1063 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001064 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1065 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001066 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001067
1068 // If we had an unaligned load of a float we've converted it to an regular
1069 // load. Now we must move from the GRP to the FP register.
1070 if (needVMOV) {
1071 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1072 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1073 TII.get(ARM::VMOVSR), MoveReg)
1074 .addReg(ResultReg));
1075 ResultReg = MoveReg;
1076 }
Eric Christopherdc908042010-08-31 01:28:42 +00001077 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001078}
1079
Eric Christopher43b62be2010-09-27 06:02:23 +00001080bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001081 // Atomic loads need special handling.
1082 if (cast<LoadInst>(I)->isAtomic())
1083 return false;
1084
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001085 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001086 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001087 if (!isLoadTypeLegal(I->getType(), VT))
1088 return false;
1089
Eric Christopher564857f2010-12-01 01:40:24 +00001090 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001091 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001092 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001093
1094 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001095 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1096 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001097 UpdateValueMap(I, ResultReg);
1098 return true;
1099}
1100
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001101bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1102 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001103 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001104 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001105 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001106 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001107 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001108 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001109 unsigned Res = createResultReg(isThumb2 ?
1110 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1111 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001112 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001113 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1114 TII.get(Opc), Res)
1115 .addReg(SrcReg).addImm(1));
1116 SrcReg = Res;
1117 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001118 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001119 if (isThumb2) {
1120 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1121 StrOpc = ARM::t2STRBi8;
1122 else
1123 StrOpc = ARM::t2STRBi12;
1124 } else {
1125 StrOpc = ARM::STRBi12;
1126 }
Eric Christopher15418772010-10-12 05:39:06 +00001127 break;
1128 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001129 if (isThumb2) {
1130 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1131 StrOpc = ARM::t2STRHi8;
1132 else
1133 StrOpc = ARM::t2STRHi12;
1134 } else {
1135 StrOpc = ARM::STRH;
1136 useAM3 = true;
1137 }
Eric Christopher15418772010-10-12 05:39:06 +00001138 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001139 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001140 if (isThumb2) {
1141 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1142 StrOpc = ARM::t2STRi8;
1143 else
1144 StrOpc = ARM::t2STRi12;
1145 } else {
1146 StrOpc = ARM::STRi12;
1147 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001148 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001149 case MVT::f32:
1150 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001151 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001152 if (Alignment && Alignment < 4) {
1153 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1154 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1155 TII.get(ARM::VMOVRS), MoveReg)
1156 .addReg(SrcReg));
1157 SrcReg = MoveReg;
1158 VT = MVT::i32;
1159 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001160 } else {
1161 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001162 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001163 break;
1164 case MVT::f64:
1165 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001166 // FIXME: Unaligned stores need special handling. Doublewords require
1167 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001168 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001169 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001170
Eric Christopher56d2b722010-09-02 23:43:26 +00001171 StrOpc = ARM::VSTRD;
1172 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001173 }
Eric Christopher564857f2010-12-01 01:40:24 +00001174 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001175 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001176
Eric Christopher564857f2010-12-01 01:40:24 +00001177 // Create the base instruction, then add the operands.
1178 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1179 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001180 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001181 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001182 return true;
1183}
1184
Eric Christopher43b62be2010-09-27 06:02:23 +00001185bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001186 Value *Op0 = I->getOperand(0);
1187 unsigned SrcReg = 0;
1188
Eli Friedman4136d232011-09-02 22:33:24 +00001189 // Atomic stores need special handling.
1190 if (cast<StoreInst>(I)->isAtomic())
1191 return false;
1192
Eric Christopher564857f2010-12-01 01:40:24 +00001193 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001194 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001195 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001196 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001197
Eric Christopher1b61ef42010-09-02 01:48:11 +00001198 // Get the value to be stored into a register.
1199 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001200 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001201
Eric Christopher564857f2010-12-01 01:40:24 +00001202 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001203 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001204 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001205 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001206
Chad Rosier9eff1e32011-12-03 02:21:57 +00001207 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1208 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001209 return true;
1210}
1211
1212static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1213 switch (Pred) {
1214 // Needs two compares...
1215 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001216 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001217 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001218 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001219 return ARMCC::AL;
1220 case CmpInst::ICMP_EQ:
1221 case CmpInst::FCMP_OEQ:
1222 return ARMCC::EQ;
1223 case CmpInst::ICMP_SGT:
1224 case CmpInst::FCMP_OGT:
1225 return ARMCC::GT;
1226 case CmpInst::ICMP_SGE:
1227 case CmpInst::FCMP_OGE:
1228 return ARMCC::GE;
1229 case CmpInst::ICMP_UGT:
1230 case CmpInst::FCMP_UGT:
1231 return ARMCC::HI;
1232 case CmpInst::FCMP_OLT:
1233 return ARMCC::MI;
1234 case CmpInst::ICMP_ULE:
1235 case CmpInst::FCMP_OLE:
1236 return ARMCC::LS;
1237 case CmpInst::FCMP_ORD:
1238 return ARMCC::VC;
1239 case CmpInst::FCMP_UNO:
1240 return ARMCC::VS;
1241 case CmpInst::FCMP_UGE:
1242 return ARMCC::PL;
1243 case CmpInst::ICMP_SLT:
1244 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001245 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001246 case CmpInst::ICMP_SLE:
1247 case CmpInst::FCMP_ULE:
1248 return ARMCC::LE;
1249 case CmpInst::FCMP_UNE:
1250 case CmpInst::ICMP_NE:
1251 return ARMCC::NE;
1252 case CmpInst::ICMP_UGE:
1253 return ARMCC::HS;
1254 case CmpInst::ICMP_ULT:
1255 return ARMCC::LO;
1256 }
Eric Christopher543cf052010-09-01 22:16:27 +00001257}
1258
Eric Christopher43b62be2010-09-27 06:02:23 +00001259bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001260 const BranchInst *BI = cast<BranchInst>(I);
1261 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1262 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001263
Eric Christophere5734102010-09-03 00:35:47 +00001264 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001265
Eric Christopher0e6233b2010-10-29 21:08:19 +00001266 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1267 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001268 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001269 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001270
1271 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001272 // Try to take advantage of fallthrough opportunities.
1273 CmpInst::Predicate Predicate = CI->getPredicate();
1274 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1275 std::swap(TBB, FBB);
1276 Predicate = CmpInst::getInversePredicate(Predicate);
1277 }
1278
1279 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001280
1281 // We may not handle every CC for now.
1282 if (ARMPred == ARMCC::AL) return false;
1283
Chad Rosier75698f32011-10-26 23:17:28 +00001284 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001285 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001286 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001287
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001288 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001289 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1290 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1291 FastEmitBranch(FBB, DL);
1292 FuncInfo.MBB->addSuccessor(TBB);
1293 return true;
1294 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001295 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1296 MVT SourceVT;
1297 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001298 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001299 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001300 unsigned OpReg = getRegForValue(TI->getOperand(0));
1301 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1302 TII.get(TstOpc))
1303 .addReg(OpReg).addImm(1));
1304
1305 unsigned CCMode = ARMCC::NE;
1306 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1307 std::swap(TBB, FBB);
1308 CCMode = ARMCC::EQ;
1309 }
1310
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001311 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001312 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1313 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1314
1315 FastEmitBranch(FBB, DL);
1316 FuncInfo.MBB->addSuccessor(TBB);
1317 return true;
1318 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001319 } else if (const ConstantInt *CI =
1320 dyn_cast<ConstantInt>(BI->getCondition())) {
1321 uint64_t Imm = CI->getZExtValue();
1322 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1323 FastEmitBranch(Target, DL);
1324 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001325 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001326
Eric Christopher0e6233b2010-10-29 21:08:19 +00001327 unsigned CmpReg = getRegForValue(BI->getCondition());
1328 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001329
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001330 // We've been divorced from our compare! Our block was split, and
1331 // now our compare lives in a predecessor block. We musn't
1332 // re-compare here, as the children of the compare aren't guaranteed
1333 // live across the block boundary (we *could* check for this).
1334 // Regardless, the compare has been done in the predecessor block,
1335 // and it left a value for us in a virtual register. Ergo, we test
1336 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001337 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001338 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1339 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001340
Eric Christopher7a20a372011-04-28 16:52:09 +00001341 unsigned CCMode = ARMCC::NE;
1342 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1343 std::swap(TBB, FBB);
1344 CCMode = ARMCC::EQ;
1345 }
1346
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001347 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001348 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001349 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001350 FastEmitBranch(FBB, DL);
1351 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001352 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001353}
1354
Chad Rosier60c8fa62012-02-07 23:56:08 +00001355bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1356 unsigned AddrReg = getRegForValue(I->getOperand(0));
1357 if (AddrReg == 0) return false;
1358
1359 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1360 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1361 .addReg(AddrReg));
Jush Luefc967e2012-06-14 06:08:19 +00001362 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001363}
1364
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001365bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1366 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001367 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001368 EVT SrcVT = TLI.getValueType(Ty, true);
1369 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001370
Chad Rosierade62002011-10-26 23:25:44 +00001371 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1372 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001373 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001374
Chad Rosier2f2fe412011-11-09 03:22:02 +00001375 // Check to see if the 2nd operand is a constant that we can encode directly
1376 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001377 int Imm = 0;
1378 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001379 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001380 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1381 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001382 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1383 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1384 SrcVT == MVT::i1) {
1385 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001386 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001387 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1388 // then a cmn, because there is no way to represent 2147483648 as a
1389 // signed 32-bit int.
1390 if (Imm < 0 && Imm != (int)0x80000000) {
1391 isNegativeImm = true;
1392 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001393 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001394 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1395 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001396 }
1397 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1398 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1399 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001400 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001401 }
1402
Eric Christopherd43393a2010-09-08 23:13:45 +00001403 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001404 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001405 bool needsExt = false;
1406 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001407 default: return false;
1408 // TODO: Verify compares.
1409 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001410 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001411 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001412 break;
1413 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001414 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001415 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001416 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001417 case MVT::i1:
1418 case MVT::i8:
1419 case MVT::i16:
1420 needsExt = true;
1421 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001422 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001423 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001424 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001425 CmpOpc = ARM::t2CMPrr;
1426 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001427 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001428 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001429 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001430 CmpOpc = ARM::CMPrr;
1431 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001432 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001433 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001434 break;
1435 }
1436
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001437 unsigned SrcReg1 = getRegForValue(Src1Value);
1438 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001439
Duncan Sands4c0c5452011-11-28 10:31:27 +00001440 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001441 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001442 SrcReg2 = getRegForValue(Src2Value);
1443 if (SrcReg2 == 0) return false;
1444 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001445
1446 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1447 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001448 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1449 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001450 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001451 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1452 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001453 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001454 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001455
Chad Rosier1c47de82011-11-11 06:27:41 +00001456 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1458 TII.get(CmpOpc))
1459 .addReg(SrcReg1).addReg(SrcReg2));
1460 } else {
1461 MachineInstrBuilder MIB;
1462 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1463 .addReg(SrcReg1);
1464
1465 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1466 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001467 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001468 AddOptionalDefs(MIB);
1469 }
Chad Rosierade62002011-10-26 23:25:44 +00001470
1471 // For floating point we need to move the result to a comparison register
1472 // that we can then use for branches.
1473 if (Ty->isFloatTy() || Ty->isDoubleTy())
1474 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1475 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001476 return true;
1477}
1478
1479bool ARMFastISel::SelectCmp(const Instruction *I) {
1480 const CmpInst *CI = cast<CmpInst>(I);
1481
Eric Christopher229207a2010-09-29 01:14:47 +00001482 // Get the compare predicate.
1483 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001484
Eric Christopher229207a2010-09-29 01:14:47 +00001485 // We may not handle every CC for now.
1486 if (ARMPred == ARMCC::AL) return false;
1487
Chad Rosier530f7ce2011-10-26 22:47:55 +00001488 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001489 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001490 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001491
Eric Christopher229207a2010-09-29 01:14:47 +00001492 // Now set a register based on the comparison. Explicitly set the predicates
1493 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001494 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001495 const TargetRegisterClass *RC = isThumb2 ?
1496 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1497 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001498 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001499 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001500 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001501 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001502 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1503 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001504 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001505
Eric Christophera5b1e682010-09-17 22:28:18 +00001506 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001507 return true;
1508}
1509
Eric Christopher43b62be2010-09-27 06:02:23 +00001510bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001511 // Make sure we have VFP and that we're extending float to double.
1512 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001513
Eric Christopher46203602010-09-09 00:26:48 +00001514 Value *V = I->getOperand(0);
1515 if (!I->getType()->isDoubleTy() ||
1516 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001517
Eric Christopher46203602010-09-09 00:26:48 +00001518 unsigned Op = getRegForValue(V);
1519 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001520
Craig Topper420761a2012-04-20 07:30:17 +00001521 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001522 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001523 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001524 .addReg(Op));
1525 UpdateValueMap(I, Result);
1526 return true;
1527}
1528
Eric Christopher43b62be2010-09-27 06:02:23 +00001529bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001530 // Make sure we have VFP and that we're truncating double to float.
1531 if (!Subtarget->hasVFP2()) return false;
1532
1533 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001534 if (!(I->getType()->isFloatTy() &&
1535 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001536
1537 unsigned Op = getRegForValue(V);
1538 if (Op == 0) return false;
1539
Craig Topper420761a2012-04-20 07:30:17 +00001540 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001541 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001542 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001543 .addReg(Op));
1544 UpdateValueMap(I, Result);
1545 return true;
1546}
1547
Chad Rosierae46a332012-02-03 21:14:11 +00001548bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001549 // Make sure we have VFP.
1550 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001551
Duncan Sands1440e8b2010-11-03 11:35:31 +00001552 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001553 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001554 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001555 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001556
Chad Rosier463fe242011-11-03 02:04:59 +00001557 Value *Src = I->getOperand(0);
1558 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1559 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001560 return false;
1561
Chad Rosier463fe242011-11-03 02:04:59 +00001562 unsigned SrcReg = getRegForValue(Src);
1563 if (SrcReg == 0) return false;
1564
1565 // Handle sign-extension.
1566 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1567 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001568 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001569 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001570 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001571 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001572
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001573 // The conversion routine works on fp-reg to fp-reg and the operand above
1574 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001575 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001576 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001577
Eric Christopher9a040492010-09-09 18:54:59 +00001578 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001579 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1580 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001581 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001582
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001583 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001584 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1585 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001586 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001587 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001588 return true;
1589}
1590
Chad Rosierae46a332012-02-03 21:14:11 +00001591bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001592 // Make sure we have VFP.
1593 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001594
Duncan Sands1440e8b2010-11-03 11:35:31 +00001595 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001596 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001597 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001598 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001599
Eric Christopher9a040492010-09-09 18:54:59 +00001600 unsigned Op = getRegForValue(I->getOperand(0));
1601 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001602
Eric Christopher9a040492010-09-09 18:54:59 +00001603 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001604 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001605 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1606 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001607 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001608
Chad Rosieree8901c2012-02-03 20:27:51 +00001609 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001610 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001611 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1612 ResultReg)
1613 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001614
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001615 // This result needs to be in an integer register, but the conversion only
1616 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001617 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001618 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001619
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001620 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001621 return true;
1622}
1623
Eric Christopher3bbd3962010-10-11 08:27:59 +00001624bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001625 MVT VT;
1626 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001627 return false;
1628
1629 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001630 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001631 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1632
1633 unsigned CondReg = getRegForValue(I->getOperand(0));
1634 if (CondReg == 0) return false;
1635 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1636 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001637
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001638 // Check to see if we can use an immediate in the conditional move.
1639 int Imm = 0;
1640 bool UseImm = false;
1641 bool isNegativeImm = false;
1642 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1643 assert (VT == MVT::i32 && "Expecting an i32.");
1644 Imm = (int)ConstInt->getValue().getZExtValue();
1645 if (Imm < 0) {
1646 isNegativeImm = true;
1647 Imm = ~Imm;
1648 }
1649 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1650 (ARM_AM::getSOImmVal(Imm) != -1);
1651 }
1652
Duncan Sands4c0c5452011-11-28 10:31:27 +00001653 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001654 if (!UseImm) {
1655 Op2Reg = getRegForValue(I->getOperand(2));
1656 if (Op2Reg == 0) return false;
1657 }
1658
1659 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001660 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001661 .addReg(CondReg).addImm(0));
1662
1663 unsigned MovCCOpc;
1664 if (!UseImm) {
1665 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1666 } else {
1667 if (!isNegativeImm) {
1668 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1669 } else {
1670 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1671 }
1672 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001673 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001674 if (!UseImm)
1675 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1676 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1677 else
1678 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1679 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001680 UpdateValueMap(I, ResultReg);
1681 return true;
1682}
1683
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001684bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001685 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001686 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001687 if (!isTypeLegal(Ty, VT))
1688 return false;
1689
1690 // If we have integer div support we should have selected this automagically.
1691 // In case we have a real miss go ahead and return false and we'll pick
1692 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001693 if (Subtarget->hasDivide()) return false;
1694
Eric Christopher08637852010-09-30 22:34:19 +00001695 // Otherwise emit a libcall.
1696 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001697 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001698 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001699 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001700 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001701 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001702 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001703 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001704 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001705 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001706 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001707 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001708
Eric Christopher08637852010-09-30 22:34:19 +00001709 return ARMEmitLibcall(I, LC);
1710}
1711
Chad Rosier769422f2012-02-03 21:23:45 +00001712bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001713 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001714 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001715 if (!isTypeLegal(Ty, VT))
1716 return false;
1717
1718 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1719 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001720 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001721 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001722 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001723 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001724 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001725 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001726 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001727 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001728 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001729 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001730
Eric Christopher6a880d62010-10-11 08:37:26 +00001731 return ARMEmitLibcall(I, LC);
1732}
1733
Chad Rosier3901c3e2012-02-06 23:50:07 +00001734bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001735 EVT DestVT = TLI.getValueType(I->getType(), true);
1736
1737 // We can get here in the case when we have a binary operation on a non-legal
1738 // type and the target independent selector doesn't know how to handle it.
1739 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1740 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001741
Chad Rosier6fde8752012-02-08 02:29:21 +00001742 unsigned Opc;
1743 switch (ISDOpcode) {
1744 default: return false;
1745 case ISD::ADD:
1746 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1747 break;
1748 case ISD::OR:
1749 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1750 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001751 case ISD::SUB:
1752 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1753 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001754 }
1755
Chad Rosier3901c3e2012-02-06 23:50:07 +00001756 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1757 if (SrcReg1 == 0) return false;
1758
1759 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1760 // in the instruction, rather then materializing the value in a register.
1761 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1762 if (SrcReg2 == 0) return false;
1763
Chad Rosier3901c3e2012-02-06 23:50:07 +00001764 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1765 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1766 TII.get(Opc), ResultReg)
1767 .addReg(SrcReg1).addReg(SrcReg2));
1768 UpdateValueMap(I, ResultReg);
1769 return true;
1770}
1771
1772bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001773 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001774
Eric Christopherbc39b822010-09-09 00:53:57 +00001775 // We can get here in the case when we want to use NEON for our fp
1776 // operations, but can't figure out how to. Just use the vfp instructions
1777 // if we have them.
1778 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001779 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001780 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1781 if (isFloat && !Subtarget->hasVFP2())
1782 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001783
Eric Christopherbc39b822010-09-09 00:53:57 +00001784 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001785 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001786 switch (ISDOpcode) {
1787 default: return false;
1788 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001789 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001790 break;
1791 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001792 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001793 break;
1794 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001795 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001796 break;
1797 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001798 unsigned Op1 = getRegForValue(I->getOperand(0));
1799 if (Op1 == 0) return false;
1800
1801 unsigned Op2 = getRegForValue(I->getOperand(1));
1802 if (Op2 == 0) return false;
1803
Eric Christopherbd6bf082010-09-09 01:02:03 +00001804 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001805 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1806 TII.get(Opc), ResultReg)
1807 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001808 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001809 return true;
1810}
1811
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001812// Call Handling Code
1813
Jush Luee649832012-07-19 09:49:00 +00001814// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001815// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001816CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1817 bool Return,
1818 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001819 switch (CC) {
1820 default:
1821 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001822 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001823 // Ignore fastcc. Silence compiler warnings.
1824 (void)RetFastCC_ARM_APCS;
1825 (void)FastCC_ARM_APCS;
1826 // Fallthrough
1827 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001828 // Use target triple & subtarget features to do actual dispatch.
1829 if (Subtarget->isAAPCS_ABI()) {
1830 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001831 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001832 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1833 else
1834 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1835 } else
1836 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1837 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001838 if (!isVarArg)
1839 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1840 // Fall through to soft float variant, variadic functions don't
1841 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001842 case CallingConv::ARM_AAPCS:
1843 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1844 case CallingConv::ARM_APCS:
1845 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001846 case CallingConv::GHC:
1847 if (Return)
1848 llvm_unreachable("Can't return in GHC call convention");
1849 else
1850 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001851 }
1852}
1853
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001854bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1855 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001856 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001857 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1858 SmallVectorImpl<unsigned> &RegArgs,
1859 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001860 unsigned &NumBytes,
1861 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001862 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001863 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1864 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1865 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001866
Bill Wendling5aeff312012-03-16 23:11:07 +00001867 // Check that we can handle all of the arguments. If we can't, then bail out
1868 // now before we add code to the MBB.
1869 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1870 CCValAssign &VA = ArgLocs[i];
1871 MVT ArgVT = ArgVTs[VA.getValNo()];
1872
1873 // We don't handle NEON/vector parameters yet.
1874 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1875 return false;
1876
1877 // Now copy/store arg to correct locations.
1878 if (VA.isRegLoc() && !VA.needsCustom()) {
1879 continue;
1880 } else if (VA.needsCustom()) {
1881 // TODO: We need custom lowering for vector (v2f64) args.
1882 if (VA.getLocVT() != MVT::f64 ||
1883 // TODO: Only handle register args for now.
1884 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1885 return false;
1886 } else {
1887 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1888 default:
1889 return false;
1890 case MVT::i1:
1891 case MVT::i8:
1892 case MVT::i16:
1893 case MVT::i32:
1894 break;
1895 case MVT::f32:
1896 if (!Subtarget->hasVFP2())
1897 return false;
1898 break;
1899 case MVT::f64:
1900 if (!Subtarget->hasVFP2())
1901 return false;
1902 break;
1903 }
1904 }
1905 }
1906
1907 // At the point, we are able to handle the call's arguments in fast isel.
1908
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001909 // Get a count of how many bytes are to be pushed on the stack.
1910 NumBytes = CCInfo.getNextStackOffset();
1911
1912 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001913 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001914 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1915 TII.get(AdjStackDown))
1916 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001917
1918 // Process the args.
1919 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1920 CCValAssign &VA = ArgLocs[i];
1921 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001922 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001923
Bill Wendling5aeff312012-03-16 23:11:07 +00001924 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1925 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001926
Eric Christopherf9764fa2010-09-30 20:49:44 +00001927 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001928 switch (VA.getLocInfo()) {
1929 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001930 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001931 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001932 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1933 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001934 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001935 break;
1936 }
Chad Rosier42536af2011-11-05 20:16:15 +00001937 case CCValAssign::AExt:
1938 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001939 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001940 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001941 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1942 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001943 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001944 break;
1945 }
1946 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001947 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001948 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001949 assert(BC != 0 && "Failed to emit a bitcast!");
1950 Arg = BC;
1951 ArgVT = VA.getLocVT();
1952 break;
1953 }
1954 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001955 }
1956
1957 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001958 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001959 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001960 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001961 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001962 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001963 } else if (VA.needsCustom()) {
1964 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00001965 assert(VA.getLocVT() == MVT::f64 &&
1966 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00001967
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001968 CCValAssign &NextVA = ArgLocs[++i];
1969
Bill Wendling5aeff312012-03-16 23:11:07 +00001970 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
1971 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001972
1973 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1974 TII.get(ARM::VMOVRRD), VA.getLocReg())
1975 .addReg(NextVA.getLocReg(), RegState::Define)
1976 .addReg(Arg));
1977 RegArgs.push_back(VA.getLocReg());
1978 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001979 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001980 assert(VA.isMemLoc());
1981 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001982 Address Addr;
1983 Addr.BaseType = Address::RegBase;
1984 Addr.Base.Reg = ARM::SP;
1985 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001986
Bill Wendling5aeff312012-03-16 23:11:07 +00001987 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
1988 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001989 }
1990 }
Bill Wendling5aeff312012-03-16 23:11:07 +00001991
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001992 return true;
1993}
1994
Duncan Sands1440e8b2010-11-03 11:35:31 +00001995bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001996 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001997 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001998 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001999 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002000 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2001 TII.get(AdjStackUp))
2002 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002003
2004 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002005 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002006 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002007 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2008 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002009
2010 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002011 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002012 // For this move we copy into two registers and then move into the
2013 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00002014 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002015 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002016 unsigned ResultReg = createResultReg(DstRC);
2017 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2018 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002019 .addReg(RVLocs[0].getLocReg())
2020 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002021
Eric Christopher3659ac22010-10-20 08:02:24 +00002022 UsedRegs.push_back(RVLocs[0].getLocReg());
2023 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002024
Eric Christopherdccd2c32010-10-11 08:38:55 +00002025 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002026 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002027 } else {
2028 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00002029 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002030
2031 // Special handling for extended integers.
2032 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2033 CopyVT = MVT::i32;
2034
Craig Topper44d23822012-02-22 05:59:10 +00002035 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002036
Eric Christopher14df8822010-10-01 00:00:11 +00002037 unsigned ResultReg = createResultReg(DstRC);
2038 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2039 ResultReg).addReg(RVLocs[0].getLocReg());
2040 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002041
Eric Christopherdccd2c32010-10-11 08:38:55 +00002042 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002043 UpdateValueMap(I, ResultReg);
2044 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002045 }
2046
Eric Christopherdccd2c32010-10-11 08:38:55 +00002047 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002048}
2049
Eric Christopher4f512ef2010-10-22 01:28:00 +00002050bool ARMFastISel::SelectRet(const Instruction *I) {
2051 const ReturnInst *Ret = cast<ReturnInst>(I);
2052 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002053
Eric Christopher4f512ef2010-10-22 01:28:00 +00002054 if (!FuncInfo.CanLowerReturn)
2055 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002056
Eric Christopher4f512ef2010-10-22 01:28:00 +00002057 CallingConv::ID CC = F.getCallingConv();
2058 if (Ret->getNumOperands() > 0) {
2059 SmallVector<ISD::OutputArg, 4> Outs;
2060 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2061 Outs, TLI);
2062
2063 // Analyze operands of the call, assigning locations to each operand.
2064 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002065 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002066 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2067 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002068
2069 const Value *RV = Ret->getOperand(0);
2070 unsigned Reg = getRegForValue(RV);
2071 if (Reg == 0)
2072 return false;
2073
2074 // Only handle a single return value for now.
2075 if (ValLocs.size() != 1)
2076 return false;
2077
2078 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002079
Eric Christopher4f512ef2010-10-22 01:28:00 +00002080 // Don't bother handling odd stuff for now.
2081 if (VA.getLocInfo() != CCValAssign::Full)
2082 return false;
2083 // Only handle register returns for now.
2084 if (!VA.isRegLoc())
2085 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002086
2087 unsigned SrcReg = Reg + VA.getValNo();
2088 EVT RVVT = TLI.getValueType(RV->getType());
2089 EVT DestVT = VA.getValVT();
2090 // Special handling for extended integers.
2091 if (RVVT != DestVT) {
2092 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2093 return false;
2094
Chad Rosierf470cbb2011-11-04 00:50:21 +00002095 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2096
Chad Rosierb8703fe2012-02-17 01:21:28 +00002097 // Perform extension if flagged as either zext or sext. Otherwise, do
2098 // nothing.
2099 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2100 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2101 if (SrcReg == 0) return false;
2102 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002103 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002104
Eric Christopher4f512ef2010-10-22 01:28:00 +00002105 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002106 unsigned DstReg = VA.getLocReg();
2107 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2108 // Avoid a cross-class copy. This is very unlikely.
2109 if (!SrcRC->contains(DstReg))
2110 return false;
2111 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2112 DstReg).addReg(SrcReg);
2113
2114 // Mark the register as live out of the function.
2115 MRI.addLiveOut(VA.getLocReg());
2116 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002117
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002118 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002119 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2120 TII.get(RetOpc)));
2121 return true;
2122}
2123
Chad Rosier49d6fc02012-06-12 19:25:13 +00002124unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2125 if (UseReg)
2126 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2127 else
2128 return isThumb2 ? ARM::tBL : ARM::BL;
2129}
2130
2131unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2132 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2133 GlobalValue::ExternalLinkage, 0, Name);
2134 return ARMMaterializeGV(GV, TLI.getValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002135}
2136
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002137// A quick function that will emit a call for a named libcall in F with the
2138// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002139// can emit a call for any libcall we can produce. This is an abridged version
2140// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002141// like computed function pointers or strange arguments at call sites.
2142// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2143// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002144bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2145 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002146
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002147 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002148 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002149 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002150 if (RetTy->isVoidTy())
2151 RetVT = MVT::isVoid;
2152 else if (!isTypeLegal(RetTy, RetVT))
2153 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002154
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002155 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002156 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002157 SmallVector<CCValAssign, 16> RVLocs;
2158 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002159 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002160 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2161 return false;
2162 }
2163
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002164 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002165 SmallVector<Value*, 8> Args;
2166 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002167 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002168 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2169 Args.reserve(I->getNumOperands());
2170 ArgRegs.reserve(I->getNumOperands());
2171 ArgVTs.reserve(I->getNumOperands());
2172 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002173 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002174 Value *Op = I->getOperand(i);
2175 unsigned Arg = getRegForValue(Op);
2176 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002177
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002178 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002179 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002180 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002181
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002182 ISD::ArgFlagsTy Flags;
2183 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2184 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002185
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002186 Args.push_back(Op);
2187 ArgRegs.push_back(Arg);
2188 ArgVTs.push_back(ArgVT);
2189 ArgFlags.push_back(Flags);
2190 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002191
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002192 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002193 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002194 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002195 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2196 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002197 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002198
Chad Rosier49d6fc02012-06-12 19:25:13 +00002199 unsigned CalleeReg = 0;
2200 if (EnableARMLongCalls) {
2201 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2202 if (CalleeReg == 0) return false;
2203 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002204
Chad Rosier49d6fc02012-06-12 19:25:13 +00002205 // Issue the call.
2206 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2207 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2208 DL, TII.get(CallOpc));
2209 if (isThumb2) {
2210 // Explicitly adding the predicate here.
2211 AddDefaultPred(MIB);
2212 if (EnableARMLongCalls)
2213 MIB.addReg(CalleeReg);
2214 else
2215 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2216 } else {
2217 if (EnableARMLongCalls)
2218 MIB.addReg(CalleeReg);
2219 else
2220 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2221
2222 // Explicitly adding the predicate here.
2223 AddDefaultPred(MIB);
2224 }
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002225 // Add implicit physical register uses to the call.
2226 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2227 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002228
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002229 // Add a register mask with the call-preserved registers.
2230 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2231 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2232
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002233 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002234 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002235 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002236
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002237 // Set all unused physreg defs as dead.
2238 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002239
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002240 return true;
2241}
2242
Chad Rosier11add262011-11-11 23:31:03 +00002243bool ARMFastISel::SelectCall(const Instruction *I,
2244 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002245 const CallInst *CI = cast<CallInst>(I);
2246 const Value *Callee = CI->getCalledValue();
2247
Chad Rosier11add262011-11-11 23:31:03 +00002248 // Can't handle inline asm.
2249 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002250
Eric Christopherf9764fa2010-09-30 20:49:44 +00002251 // Check the calling convention.
2252 ImmutableCallSite CS(CI);
2253 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002254
Eric Christopherf9764fa2010-09-30 20:49:44 +00002255 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002256
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002257 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2258 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002259 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002260
Eric Christopherf9764fa2010-09-30 20:49:44 +00002261 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002262 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002263 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002264 if (RetTy->isVoidTy())
2265 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002266 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2267 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002268 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002269
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002270 // Can't handle non-double multi-reg retvals.
2271 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2272 RetVT != MVT::i16 && RetVT != MVT::i32) {
2273 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002274 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2275 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002276 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2277 return false;
2278 }
2279
Eric Christopherf9764fa2010-09-30 20:49:44 +00002280 // Set up the argument vectors.
2281 SmallVector<Value*, 8> Args;
2282 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002283 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002284 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002285 unsigned arg_size = CS.arg_size();
2286 Args.reserve(arg_size);
2287 ArgRegs.reserve(arg_size);
2288 ArgVTs.reserve(arg_size);
2289 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002290 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2291 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002292 // If we're lowering a memory intrinsic instead of a regular call, skip the
2293 // last two arguments, which shouldn't be passed to the underlying function.
2294 if (IntrMemName && e-i <= 2)
2295 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002296
Eric Christopherf9764fa2010-09-30 20:49:44 +00002297 ISD::ArgFlagsTy Flags;
2298 unsigned AttrInd = i - CS.arg_begin() + 1;
2299 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2300 Flags.setSExt();
2301 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2302 Flags.setZExt();
2303
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002304 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002305 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2306 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2307 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2308 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2309 return false;
2310
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002311 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002312 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002313 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2314 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002315 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002316
2317 unsigned Arg = getRegForValue(*i);
2318 if (Arg == 0)
2319 return false;
2320
Eric Christopherf9764fa2010-09-30 20:49:44 +00002321 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2322 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002323
Eric Christopherf9764fa2010-09-30 20:49:44 +00002324 Args.push_back(*i);
2325 ArgRegs.push_back(Arg);
2326 ArgVTs.push_back(ArgVT);
2327 ArgFlags.push_back(Flags);
2328 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002329
Eric Christopherf9764fa2010-09-30 20:49:44 +00002330 // Handle the arguments now that we've gotten them.
2331 SmallVector<unsigned, 4> RegArgs;
2332 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002333 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2334 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002335 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002336
Chad Rosier49d6fc02012-06-12 19:25:13 +00002337 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002338 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002339 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002340
Chad Rosier49d6fc02012-06-12 19:25:13 +00002341 unsigned CalleeReg = 0;
2342 if (UseReg) {
2343 if (IntrMemName)
2344 CalleeReg = getLibcallReg(IntrMemName);
2345 else
2346 CalleeReg = getRegForValue(Callee);
2347
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002348 if (CalleeReg == 0) return false;
2349 }
2350
Chad Rosier49d6fc02012-06-12 19:25:13 +00002351 // Issue the call.
2352 unsigned CallOpc = ARMSelectCallOp(UseReg);
2353 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2354 DL, TII.get(CallOpc));
Chad Rosier9eb67482011-11-13 09:44:21 +00002355 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002356 // Explicitly adding the predicate here.
Chad Rosier49d6fc02012-06-12 19:25:13 +00002357 AddDefaultPred(MIB);
2358 if (UseReg)
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002359 MIB.addReg(CalleeReg);
2360 else if (!IntrMemName)
Chad Rosier9eb67482011-11-13 09:44:21 +00002361 MIB.addGlobalAddress(GV, 0, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002362 else
Chad Rosier9eb67482011-11-13 09:44:21 +00002363 MIB.addExternalSymbol(IntrMemName, 0);
2364 } else {
Chad Rosier49d6fc02012-06-12 19:25:13 +00002365 if (UseReg)
2366 MIB.addReg(CalleeReg);
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002367 else if (!IntrMemName)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002368 MIB.addGlobalAddress(GV, 0, 0);
Chad Rosier9eb67482011-11-13 09:44:21 +00002369 else
Chad Rosier49d6fc02012-06-12 19:25:13 +00002370 MIB.addExternalSymbol(IntrMemName, 0);
2371
2372 // Explicitly adding the predicate here.
2373 AddDefaultPred(MIB);
Chad Rosier9eb67482011-11-13 09:44:21 +00002374 }
Jush Luefc967e2012-06-14 06:08:19 +00002375
Eric Christopherf9764fa2010-09-30 20:49:44 +00002376 // Add implicit physical register uses to the call.
2377 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2378 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002379
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002380 // Add a register mask with the call-preserved registers.
2381 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2382 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2383
Eric Christopherf9764fa2010-09-30 20:49:44 +00002384 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002385 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002386 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2387 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002388
Eric Christopherf9764fa2010-09-30 20:49:44 +00002389 // Set all unused physreg defs as dead.
2390 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002391
Eric Christopherf9764fa2010-09-30 20:49:44 +00002392 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002393}
2394
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002395bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002396 return Len <= 16;
2397}
2398
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002399bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
2400 uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002401 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002402 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002403 return false;
2404
2405 // We don't care about alignment here since we just emit integer accesses.
2406 while (Len) {
2407 MVT VT;
2408 if (Len >= 4)
2409 VT = MVT::i32;
2410 else if (Len >= 2)
2411 VT = MVT::i16;
2412 else {
2413 assert(Len == 1);
2414 VT = MVT::i8;
2415 }
2416
2417 bool RV;
2418 unsigned ResultReg;
2419 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002420 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002421 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002422 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002423 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002424
2425 unsigned Size = VT.getSizeInBits()/8;
2426 Len -= Size;
2427 Dest.Offset += Size;
2428 Src.Offset += Size;
2429 }
2430
2431 return true;
2432}
2433
Chad Rosier11add262011-11-11 23:31:03 +00002434bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2435 // FIXME: Handle more intrinsics.
2436 switch (I.getIntrinsicID()) {
2437 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002438 case Intrinsic::frameaddress: {
2439 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2440 MFI->setFrameAddressIsTaken(true);
2441
2442 unsigned LdrOpc;
2443 const TargetRegisterClass *RC;
2444 if (isThumb2) {
2445 LdrOpc = ARM::t2LDRi12;
2446 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2447 } else {
2448 LdrOpc = ARM::LDRi12;
2449 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2450 }
2451
2452 const ARMBaseRegisterInfo *RegInfo =
2453 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2454 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2455 unsigned SrcReg = FramePtr;
2456
2457 // Recursively load frame address
2458 // ldr r0 [fp]
2459 // ldr r0 [r0]
2460 // ldr r0 [r0]
2461 // ...
2462 unsigned DestReg;
2463 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2464 while (Depth--) {
2465 DestReg = createResultReg(RC);
2466 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2467 TII.get(LdrOpc), DestReg)
2468 .addReg(SrcReg).addImm(0));
2469 SrcReg = DestReg;
2470 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002471 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002472 return true;
2473 }
Chad Rosier11add262011-11-11 23:31:03 +00002474 case Intrinsic::memcpy:
2475 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002476 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2477 // Don't handle volatile.
2478 if (MTI.isVolatile())
2479 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002480
2481 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2482 // we would emit dead code because we don't currently handle memmoves.
2483 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2484 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002485 // Small memcpy's are common enough that we want to do them without a call
2486 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002487 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002488 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002489 Address Dest, Src;
2490 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2491 !ARMComputeAddress(MTI.getRawSource(), Src))
2492 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002493 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002494 return true;
2495 }
2496 }
Jush Luefc967e2012-06-14 06:08:19 +00002497
Chad Rosier11add262011-11-11 23:31:03 +00002498 if (!MTI.getLength()->getType()->isIntegerTy(32))
2499 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002500
Chad Rosier11add262011-11-11 23:31:03 +00002501 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2502 return false;
2503
2504 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2505 return SelectCall(&I, IntrMemName);
2506 }
2507 case Intrinsic::memset: {
2508 const MemSetInst &MSI = cast<MemSetInst>(I);
2509 // Don't handle volatile.
2510 if (MSI.isVolatile())
2511 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002512
Chad Rosier11add262011-11-11 23:31:03 +00002513 if (!MSI.getLength()->getType()->isIntegerTy(32))
2514 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002515
Chad Rosier11add262011-11-11 23:31:03 +00002516 if (MSI.getDestAddressSpace() > 255)
2517 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002518
Chad Rosier11add262011-11-11 23:31:03 +00002519 return SelectCall(&I, "memset");
2520 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002521 case Intrinsic::trap: {
2522 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2523 return true;
2524 }
Chad Rosier11add262011-11-11 23:31:03 +00002525 }
Chad Rosier11add262011-11-11 23:31:03 +00002526}
2527
Chad Rosier0d7b2312011-11-02 00:18:48 +00002528bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002529 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002530 // undefined.
2531 Value *Op = I->getOperand(0);
2532
2533 EVT SrcVT, DestVT;
2534 SrcVT = TLI.getValueType(Op->getType(), true);
2535 DestVT = TLI.getValueType(I->getType(), true);
2536
2537 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2538 return false;
2539 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2540 return false;
2541
2542 unsigned SrcReg = getRegForValue(Op);
2543 if (!SrcReg) return false;
2544
2545 // Because the high bits are undefined, a truncate doesn't generate
2546 // any code.
2547 UpdateValueMap(I, SrcReg);
2548 return true;
2549}
2550
Chad Rosier87633022011-11-02 17:20:24 +00002551unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2552 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002553 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002554 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002555
2556 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002557 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002558 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002559 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002560 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002561 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002562 if (!Subtarget->hasV6Ops()) return 0;
2563 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002564 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002565 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002566 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002567 break;
2568 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002569 if (!Subtarget->hasV6Ops()) return 0;
2570 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002571 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002572 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002573 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002574 break;
2575 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002576 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002577 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002578 isBoolZext = true;
2579 break;
2580 }
Chad Rosier87633022011-11-02 17:20:24 +00002581 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002582 }
2583
Chad Rosier87633022011-11-02 17:20:24 +00002584 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002585 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002586 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002587 .addReg(SrcReg);
2588 if (isBoolZext)
2589 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002590 else
2591 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002592 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002593 return ResultReg;
2594}
2595
2596bool ARMFastISel::SelectIntExt(const Instruction *I) {
2597 // On ARM, in general, integer casts don't involve legal types; this code
2598 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002599 Type *DestTy = I->getType();
2600 Value *Src = I->getOperand(0);
2601 Type *SrcTy = Src->getType();
2602
2603 EVT SrcVT, DestVT;
2604 SrcVT = TLI.getValueType(SrcTy, true);
2605 DestVT = TLI.getValueType(DestTy, true);
2606
2607 bool isZExt = isa<ZExtInst>(I);
2608 unsigned SrcReg = getRegForValue(Src);
2609 if (!SrcReg) return false;
2610
2611 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2612 if (ResultReg == 0) return false;
2613 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002614 return true;
2615}
2616
Jush Lu29465492012-08-03 02:37:48 +00002617bool ARMFastISel::SelectShift(const Instruction *I,
2618 ARM_AM::ShiftOpc ShiftTy) {
2619 // We handle thumb2 mode by target independent selector
2620 // or SelectionDAG ISel.
2621 if (isThumb2)
2622 return false;
2623
2624 // Only handle i32 now.
2625 EVT DestVT = TLI.getValueType(I->getType(), true);
2626 if (DestVT != MVT::i32)
2627 return false;
2628
2629 unsigned Opc = ARM::MOVsr;
2630 unsigned ShiftImm;
2631 Value *Src2Value = I->getOperand(1);
2632 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2633 ShiftImm = CI->getZExtValue();
2634
2635 // Fall back to selection DAG isel if the shift amount
2636 // is zero or greater than the width of the value type.
2637 if (ShiftImm == 0 || ShiftImm >=32)
2638 return false;
2639
2640 Opc = ARM::MOVsi;
2641 }
2642
2643 Value *Src1Value = I->getOperand(0);
2644 unsigned Reg1 = getRegForValue(Src1Value);
2645 if (Reg1 == 0) return false;
2646
2647 unsigned Reg2;
2648 if (Opc == ARM::MOVsr) {
2649 Reg2 = getRegForValue(Src2Value);
2650 if (Reg2 == 0) return false;
2651 }
2652
2653 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
2654 if(ResultReg == 0) return false;
2655
2656 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2657 TII.get(Opc), ResultReg)
2658 .addReg(Reg1);
2659
2660 if (Opc == ARM::MOVsi)
2661 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2662 else if (Opc == ARM::MOVsr) {
2663 MIB.addReg(Reg2);
2664 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2665 }
2666
2667 AddOptionalDefs(MIB);
2668 UpdateValueMap(I, ResultReg);
2669 return true;
2670}
2671
Eric Christopher56d2b722010-09-02 23:43:26 +00002672// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002673bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002674
Eric Christopherab695882010-07-21 22:26:11 +00002675 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002676 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002677 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002678 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002679 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002680 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002681 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002682 case Instruction::IndirectBr:
2683 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002684 case Instruction::ICmp:
2685 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002686 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002687 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002688 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002689 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002690 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002691 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002692 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002693 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002694 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002695 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002696 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002697 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002698 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002699 case Instruction::Add:
2700 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002701 case Instruction::Or:
2702 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002703 case Instruction::Sub:
2704 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002705 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002706 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002707 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002708 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002709 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002710 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002711 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002712 return SelectDiv(I, /*isSigned*/ true);
2713 case Instruction::UDiv:
2714 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002715 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002716 return SelectRem(I, /*isSigned*/ true);
2717 case Instruction::URem:
2718 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002719 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002720 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2721 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002722 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002723 case Instruction::Select:
2724 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002725 case Instruction::Ret:
2726 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002727 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002728 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002729 case Instruction::ZExt:
2730 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002731 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002732 case Instruction::Shl:
2733 return SelectShift(I, ARM_AM::lsl);
2734 case Instruction::LShr:
2735 return SelectShift(I, ARM_AM::lsr);
2736 case Instruction::AShr:
2737 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002738 default: break;
2739 }
2740 return false;
2741}
2742
Chad Rosierb29b9502011-11-13 02:23:59 +00002743/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2744/// vreg is being provided by the specified load instruction. If possible,
2745/// try to fold the load as an operand to the instruction, returning true if
2746/// successful.
2747bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2748 const LoadInst *LI) {
2749 // Verify we have a legal type before going any further.
2750 MVT VT;
2751 if (!isLoadTypeLegal(LI->getType(), VT))
2752 return false;
2753
2754 // Combine load followed by zero- or sign-extend.
2755 // ldrb r1, [r0] ldrb r1, [r0]
2756 // uxtb r2, r1 =>
2757 // mov r3, r2 mov r3, r1
2758 bool isZExt = true;
2759 switch(MI->getOpcode()) {
2760 default: return false;
2761 case ARM::SXTH:
2762 case ARM::t2SXTH:
2763 isZExt = false;
2764 case ARM::UXTH:
2765 case ARM::t2UXTH:
2766 if (VT != MVT::i16)
2767 return false;
2768 break;
2769 case ARM::SXTB:
2770 case ARM::t2SXTB:
2771 isZExt = false;
2772 case ARM::UXTB:
2773 case ARM::t2UXTB:
2774 if (VT != MVT::i8)
2775 return false;
2776 break;
2777 }
2778 // See if we can handle this address.
2779 Address Addr;
2780 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002781
Chad Rosierb29b9502011-11-13 02:23:59 +00002782 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002783 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002784 return false;
2785 MI->eraseFromParent();
2786 return true;
2787}
2788
Eric Christopherab695882010-07-21 22:26:11 +00002789namespace llvm {
Craig Topperc89c7442012-03-27 07:21:54 +00002790 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002791 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002792 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002793
Eric Christopheraaa8df42010-11-02 01:21:28 +00002794 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002795 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002796 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Eric Christopherfeadddd2010-10-11 20:05:22 +00002797 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002798 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002799 }
2800}