blob: 36a10f49a421713e4a69a68d727c28f52bb001bd [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000015#include "PPC.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000016#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000017#include "PPCMachineFunctionInfo.h"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000018#include "PPCTargetMachine.h"
Andrew Trick2da8bc82010-12-24 05:03:26 +000019#include "PPCHazardRecognizers.h"
Evan Cheng94b95502011-07-26 00:24:13 +000020#include "MCTargetDesc/PPCPredicates.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000025#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000026#include "llvm/MC/MCAsmInfo.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000027#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000028#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000029#include "llvm/Support/TargetRegistry.h"
Torok Edwindac237e2009-07-08 20:53:28 +000030#include "llvm/Support/raw_ostream.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000031#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000032
Evan Cheng4db3cff2011-07-01 17:57:27 +000033#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000034#include "PPCGenInstrInfo.inc"
35
Dan Gohman82bcd232010-04-15 17:20:57 +000036namespace llvm {
Bill Wendling4a66e9a2008-03-10 22:49:16 +000037extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
38extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
Dan Gohman82bcd232010-04-15 17:20:57 +000039}
40
41using namespace llvm;
Bill Wendling880d0f62008-03-04 23:13:51 +000042
Chris Lattnerb1d26f62006-06-17 00:01:04 +000043PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Evan Cheng4db3cff2011-07-01 17:57:27 +000044 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
Evan Chengd5b03f22011-06-28 21:14:33 +000045 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000046
Andrew Trick2da8bc82010-12-24 05:03:26 +000047/// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
48/// this target when scheduling the DAG.
49ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer(
50 const TargetMachine *TM,
51 const ScheduleDAG *DAG) const {
52 // Should use subtarget info to pick the right hazard recognizer. For
53 // now, always return a PPC970 recognizer.
54 const TargetInstrInfo *TII = TM->getInstrInfo();
55 assert(TII && "No InstrInfo?");
Hal Finkelc6d08f12011-10-17 04:03:49 +000056
57 unsigned Directive = TM->getSubtarget<PPCSubtarget>().getDarwinDirective();
58 if (Directive == PPC::DIR_440) {
Dan Gohman5bdab4a2011-10-20 21:45:36 +000059 // Disable the hazard recognizer for now, as it doesn't support
60 // bottom-up scheduling.
Richard Smithed8db322011-10-21 01:22:04 +000061 //const InstrItineraryData *II = TM->getInstrItineraryData();
Dan Gohman5bdab4a2011-10-20 21:45:36 +000062 //return new PPCHazardRecognizer440(II, DAG);
63 return new ScheduleHazardRecognizer();
Hal Finkelc6d08f12011-10-17 04:03:49 +000064 }
65 else {
Dan Gohman5bdab4a2011-10-20 21:45:36 +000066 // Disable the hazard recognizer for now, as it doesn't support
67 // bottom-up scheduling.
68 //return new PPCHazardRecognizer970(*TII);
69 return new ScheduleHazardRecognizer();
Hal Finkelc6d08f12011-10-17 04:03:49 +000070 }
Andrew Trick2da8bc82010-12-24 05:03:26 +000071}
72
Andrew Trick6e8f4c42010-12-24 04:28:06 +000073unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +000074 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000075 switch (MI->getOpcode()) {
76 default: break;
77 case PPC::LD:
78 case PPC::LWZ:
79 case PPC::LFS:
80 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +000081 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
82 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000083 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000084 return MI->getOperand(0).getReg();
85 }
86 break;
87 }
88 return 0;
Chris Lattner65242872006-02-02 20:16:12 +000089}
Chris Lattner40839602006-02-02 20:12:32 +000090
Andrew Trick6e8f4c42010-12-24 04:28:06 +000091unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +000092 int &FrameIndex) const {
93 switch (MI->getOpcode()) {
94 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +000095 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +000096 case PPC::STW:
97 case PPC::STFS:
98 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +000099 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
100 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000101 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000102 return MI->getOperand(0).getReg();
103 }
104 break;
105 }
106 return 0;
107}
Chris Lattner40839602006-02-02 20:12:32 +0000108
Chris Lattner043870d2005-09-09 18:17:41 +0000109// commuteInstruction - We can commute rlwimi instructions, but only if the
110// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000111MachineInstr *
112PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000113 MachineFunction &MF = *MI->getParent()->getParent();
114
Chris Lattner043870d2005-09-09 18:17:41 +0000115 // Normal instructions can be commuted the obvious way.
116 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000117 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000118
Chris Lattner043870d2005-09-09 18:17:41 +0000119 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000120 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000121 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000122
Chris Lattner043870d2005-09-09 18:17:41 +0000123 // If we have a zero rotate count, we have:
124 // M = mask(MB,ME)
125 // Op0 = (Op1 & ~M) | (Op2 & M)
126 // Change this to:
127 // M = mask((ME+1)&31, (MB-1)&31)
128 // Op0 = (Op2 & ~M) | (Op1 & M)
129
130 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000131 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000132 unsigned Reg1 = MI->getOperand(1).getReg();
133 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000134 bool Reg1IsKill = MI->getOperand(1).isKill();
135 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000136 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000137 // If machine instrs are no longer in two-address forms, update
138 // destination register as well.
139 if (Reg0 == Reg1) {
140 // Must be two address instruction!
Evan Chenge837dea2011-06-28 19:10:37 +0000141 assert(MI->getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
Evan Chenga4d16a12008-02-13 02:46:49 +0000142 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000143 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000144 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000145 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000146
147 // Masks.
148 unsigned MB = MI->getOperand(4).getImm();
149 unsigned ME = MI->getOperand(5).getImm();
150
151 if (NewMI) {
152 // Create a new instruction.
153 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
154 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000155 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000156 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
157 .addReg(Reg2, getKillRegState(Reg2IsKill))
158 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000159 .addImm((ME+1) & 31)
160 .addImm((MB-1) & 31);
161 }
162
163 if (ChangeReg0)
164 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000165 MI->getOperand(2).setReg(Reg1);
166 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000167 MI->getOperand(2).setIsKill(Reg1IsKill);
168 MI->getOperand(1).setIsKill(Reg2IsKill);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000169
Chris Lattner043870d2005-09-09 18:17:41 +0000170 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000171 MI->getOperand(4).setImm((ME+1) & 31);
172 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000173 return MI;
174}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000175
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000176void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000177 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000178 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000179 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000180}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000181
182
183// Branch analysis.
184bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
185 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000186 SmallVectorImpl<MachineOperand> &Cond,
187 bool AllowModify) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000188 // If the block has no terminators, it just falls into the block after it.
189 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000190 if (I == MBB.begin())
191 return false;
192 --I;
193 while (I->isDebugValue()) {
194 if (I == MBB.begin())
195 return false;
196 --I;
197 }
198 if (!isUnpredicatedTerminator(I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000199 return false;
200
201 // Get the last instruction in the block.
202 MachineInstr *LastInst = I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000203
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000204 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000205 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000206 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000207 if (!LastInst->getOperand(0).isMBB())
208 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000209 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000210 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000211 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000212 if (!LastInst->getOperand(2).isMBB())
213 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000214 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000215 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000216 Cond.push_back(LastInst->getOperand(0));
217 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000218 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000219 }
220 // Otherwise, don't know what this is.
221 return true;
222 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000223
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000224 // Get the instruction before it if it's a terminator.
225 MachineInstr *SecondLastInst = I;
226
227 // If there are three terminators, we don't know what sort of block this is.
228 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000229 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000230 return true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000231
Chris Lattner289c2d52006-11-17 22:14:47 +0000232 // If the block ends with PPC::B and PPC:BCC, handle it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000233 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000234 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000235 if (!SecondLastInst->getOperand(2).isMBB() ||
236 !LastInst->getOperand(0).isMBB())
237 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000238 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000239 Cond.push_back(SecondLastInst->getOperand(0));
240 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000241 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000242 return false;
243 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000244
Dale Johannesen13e8b512007-06-13 17:59:52 +0000245 // If the block ends with two PPC:Bs, handle it. The second one is not
246 // executed, so remove it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000247 if (SecondLastInst->getOpcode() == PPC::B &&
Dale Johannesen13e8b512007-06-13 17:59:52 +0000248 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000249 if (!SecondLastInst->getOperand(0).isMBB())
250 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000251 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000252 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000253 if (AllowModify)
254 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000255 return false;
256 }
257
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000258 // Otherwise, can't handle this.
259 return true;
260}
261
Evan Chengb5cdaa22007-05-18 00:05:48 +0000262unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000263 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000264 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000265 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000266 while (I->isDebugValue()) {
267 if (I == MBB.begin())
268 return 0;
269 --I;
270 }
Chris Lattner289c2d52006-11-17 22:14:47 +0000271 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000272 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000273
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000274 // Remove the branch.
275 I->eraseFromParent();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000276
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000277 I = MBB.end();
278
Evan Chengb5cdaa22007-05-18 00:05:48 +0000279 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000280 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000281 if (I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000282 return 1;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000283
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000284 // Remove the branch.
285 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000286 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000287}
288
Evan Chengb5cdaa22007-05-18 00:05:48 +0000289unsigned
290PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
291 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000292 const SmallVectorImpl<MachineOperand> &Cond,
293 DebugLoc DL) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000294 // Shouldn't be a fall through.
295 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000296 assert((Cond.size() == 2 || Cond.size() == 0) &&
Chris Lattner54108062006-10-21 05:36:13 +0000297 "PPC branch conditions have two components!");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000298
Chris Lattner54108062006-10-21 05:36:13 +0000299 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000300 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000301 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000302 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000303 else // Conditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000304 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000305 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000306 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000307 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000308
Chris Lattner879d09c2006-10-21 05:42:09 +0000309 // Two-way Conditional Branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000310 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000311 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000312 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000313 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000314}
315
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000316void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
317 MachineBasicBlock::iterator I, DebugLoc DL,
318 unsigned DestReg, unsigned SrcReg,
319 bool KillSrc) const {
320 unsigned Opc;
321 if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
322 Opc = PPC::OR;
323 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
324 Opc = PPC::OR8;
325 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
326 Opc = PPC::FMR;
327 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
328 Opc = PPC::MCRF;
329 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
330 Opc = PPC::VOR;
331 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
332 Opc = PPC::CROR;
333 else
334 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000335
Evan Chenge837dea2011-06-28 19:10:37 +0000336 const MCInstrDesc &MCID = get(Opc);
337 if (MCID.getNumOperands() == 3)
338 BuildMI(MBB, I, DL, MCID, DestReg)
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000339 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
340 else
Evan Chenge837dea2011-06-28 19:10:37 +0000341 BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000342}
343
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000344bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000345PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
346 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000347 int FrameIdx,
348 const TargetRegisterClass *RC,
349 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000350 DebugLoc DL;
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000351 if (PPC::GPRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000352 if (SrcReg != PPC::LR) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000353 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000354 .addReg(SrcReg,
355 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000356 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000357 } else {
358 // FIXME: this spills LR immediately to memory in one step. To do this,
359 // we use R11, which we know cannot be used in the prolog/epilog. This is
360 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000361 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
362 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000363 .addReg(PPC::R11,
364 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000365 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000366 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000367 } else if (PPC::G8RCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000368 if (SrcReg != PPC::LR8) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000369 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000370 .addReg(SrcReg,
371 getKillRegState(isKill)),
372 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000373 } else {
374 // FIXME: this spills LR immediately to memory in one step. To do this,
375 // we use R11, which we know cannot be used in the prolog/epilog. This is
376 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000377 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
378 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000379 .addReg(PPC::X11,
380 getKillRegState(isKill)),
381 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000382 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000383 } else if (PPC::F8RCRegisterClass->hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000384 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000385 .addReg(SrcReg,
386 getKillRegState(isKill)),
387 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000388 } else if (PPC::F4RCRegisterClass->hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000389 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000390 .addReg(SrcReg,
391 getKillRegState(isKill)),
392 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000393 } else if (PPC::CRRCRegisterClass->hasSubClassEq(RC)) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000394 if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
395 (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
396 // FIXME (64-bit): Enable
Dale Johannesen21b55412009-02-12 23:08:38 +0000397 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling587daed2009-05-13 21:33:08 +0000398 .addReg(SrcReg,
399 getKillRegState(isKill)),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000400 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000401 return true;
402 } else {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000403 // FIXME: We need a scatch reg here. The trouble with using R0 is that
404 // it's possible for the stack frame to be so big the save location is
405 // out of range of immediate offsets, necessitating another register.
406 // We hack this on Darwin by reserving R2. It's probably broken on Linux
407 // at the moment.
408
409 // We need to store the CR in the low 4-bits of the saved value. First,
410 // issue a MFCR to save all of the CRBits.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000411 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000412 PPC::R2 : PPC::R0;
Dale Johannesen5f07d522010-05-20 17:48:26 +0000413 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFCRpseud), ScratchReg)
414 .addReg(SrcReg, getKillRegState(isKill)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000415
Bill Wendling7194aaf2008-03-03 22:19:16 +0000416 // If the saved register wasn't CR0, shift the bits left so that they are
417 // in CR0's slot.
418 if (SrcReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000419 unsigned ShiftBits = getPPCRegisterNumbering(SrcReg)*4;
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000420 // rlwinm scratch, scratch, ShiftBits, 0, 31.
421 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
422 .addReg(ScratchReg).addImm(ShiftBits)
423 .addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000424 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000425
Dale Johannesen21b55412009-02-12 23:08:38 +0000426 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000427 .addReg(ScratchReg,
Bill Wendling587daed2009-05-13 21:33:08 +0000428 getKillRegState(isKill)),
Bill Wendling7194aaf2008-03-03 22:19:16 +0000429 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000430 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000431 } else if (PPC::CRBITRCRegisterClass->hasSubClassEq(RC)) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000432 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
433 // backend currently only uses CR1EQ as an individual bit, this should
434 // not cause any bug. If we need other uses of CR bits, the following
435 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000436 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000437 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
438 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000439 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000440 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
441 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000442 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000443 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
444 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000445 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000446 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
447 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000448 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000449 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
450 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000451 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000452 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
453 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000454 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000455 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
456 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000457 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000458 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
459 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000460 Reg = PPC::CR7;
461
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000462 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000463 PPC::CRRCRegisterClass, NewMIs);
464
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000465 } else if (PPC::VRRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000466 // We don't have indexed addressing for vector loads. Emit:
467 // R0 = ADDI FI#
468 // STVX VAL, 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000469 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000470 // FIXME: We use R0 here, because it isn't available for RA.
Dale Johannesen21b55412009-02-12 23:08:38 +0000471 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000472 FrameIdx, 0, 0));
Dale Johannesen21b55412009-02-12 23:08:38 +0000473 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling587daed2009-05-13 21:33:08 +0000474 .addReg(SrcReg, getKillRegState(isKill))
475 .addReg(PPC::R0)
476 .addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000477 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000478 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000479 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000480
481 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000482}
483
484void
485PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000486 MachineBasicBlock::iterator MI,
487 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000488 const TargetRegisterClass *RC,
489 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000490 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000491 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000492
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000493 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
494 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000495 FuncInfo->setSpillsCR();
496 }
497
Owen Andersonf6372aa2008-01-01 21:11:32 +0000498 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
499 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000500
501 const MachineFrameInfo &MFI = *MF.getFrameInfo();
502 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000503 MF.getMachineMemOperand(
504 MachinePointerInfo(PseudoSourceValue::getFixedStack(FrameIdx)),
505 MachineMemOperand::MOStore,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000506 MFI.getObjectSize(FrameIdx),
507 MFI.getObjectAlignment(FrameIdx));
508 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000509}
510
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000511void
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000512PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000513 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000514 const TargetRegisterClass *RC,
515 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000516 if (PPC::GPRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000517 if (DestReg != PPC::LR) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000518 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
519 DestReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000520 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000521 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
522 PPC::R11), FrameIdx));
523 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000524 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000525 } else if (PPC::G8RCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000526 if (DestReg != PPC::LR8) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000527 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000528 FrameIdx));
529 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000530 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
531 PPC::R11), FrameIdx));
532 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000533 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000534 } else if (PPC::F8RCRegisterClass->hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000535 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000536 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000537 } else if (PPC::F4RCRegisterClass->hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000538 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000539 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000540 } else if (PPC::CRRCRegisterClass->hasSubClassEq(RC)) {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000541 // FIXME: We need a scatch reg here. The trouble with using R0 is that
542 // it's possible for the stack frame to be so big the save location is
543 // out of range of immediate offsets, necessitating another register.
544 // We hack this on Darwin by reserving R2. It's probably broken on Linux
545 // at the moment.
546 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
547 PPC::R2 : PPC::R0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000548 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000549 ScratchReg), FrameIdx));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000550
Owen Andersonf6372aa2008-01-01 21:11:32 +0000551 // If the reloaded register isn't CR0, shift the bits right so that they are
552 // in the right CR's slot.
553 if (DestReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000554 unsigned ShiftBits = getPPCRegisterNumbering(DestReg)*4;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000555 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000556 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
557 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
558 .addImm(31));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000559 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000560
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000561 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTCRF), DestReg)
562 .addReg(ScratchReg));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000563 } else if (PPC::CRBITRCRegisterClass->hasSubClassEq(RC)) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000564
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000565 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000566 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
567 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000568 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000569 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
570 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000571 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000572 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
573 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000574 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000575 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
576 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000577 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000578 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
579 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000580 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000581 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
582 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000583 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000584 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
585 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000586 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000587 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
588 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000589 Reg = PPC::CR7;
590
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000591 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000592 PPC::CRRCRegisterClass, NewMIs);
593
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000594 } else if (PPC::VRRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000595 // We don't have indexed addressing for vector loads. Emit:
596 // R0 = ADDI FI#
597 // Dest = LVX 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000598 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000599 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000600 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000601 FrameIdx, 0, 0));
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000602 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000603 .addReg(PPC::R0));
604 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000605 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000606 }
607}
608
609void
610PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000611 MachineBasicBlock::iterator MI,
612 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000613 const TargetRegisterClass *RC,
614 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000615 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000616 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000617 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000618 if (MI != MBB.end()) DL = MI->getDebugLoc();
619 LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000620 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
621 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000622
623 const MachineFrameInfo &MFI = *MF.getFrameInfo();
624 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000625 MF.getMachineMemOperand(
626 MachinePointerInfo(PseudoSourceValue::getFixedStack(FrameIdx)),
627 MachineMemOperand::MOLoad,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000628 MFI.getObjectSize(FrameIdx),
629 MFI.getObjectAlignment(FrameIdx));
630 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000631}
632
Evan Cheng09652172010-04-26 07:39:36 +0000633MachineInstr*
634PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000635 int FrameIx, uint64_t Offset,
Evan Cheng09652172010-04-26 07:39:36 +0000636 const MDNode *MDPtr,
637 DebugLoc DL) const {
638 MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE));
639 addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr);
640 return &*MIB;
641}
642
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000643bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000644ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000645 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
646 // Leave the CR# the same, but invert the condition.
Chris Lattner18258c62006-11-17 22:37:34 +0000647 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000648 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000649}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000650
651/// GetInstSize - Return the number of bytes of code the specified
652/// instruction may be. This returns the maximum number of bytes.
653///
654unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
655 switch (MI->getOpcode()) {
656 case PPC::INLINEASM: { // Inline Asm: Variable size.
657 const MachineFunction *MF = MI->getParent()->getParent();
658 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +0000659 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000660 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000661 case PPC::PROLOG_LABEL:
Dan Gohman44066042008-07-01 00:05:16 +0000662 case PPC::EH_LABEL:
663 case PPC::GC_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000664 case PPC::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000665 return 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000666 default:
667 return 4; // PowerPC instructions are all 4 bytes
668 }
669}