blob: 45103837b09244a23da356af9d63d705a15d4e9c [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000015#include "PPC.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000016#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000017#include "PPCMachineFunctionInfo.h"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000018#include "PPCTargetMachine.h"
Andrew Trick2da8bc82010-12-24 05:03:26 +000019#include "PPCHazardRecognizers.h"
Evan Cheng94b95502011-07-26 00:24:13 +000020#include "MCTargetDesc/PPCPredicates.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000025#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/Target/TargetRegistry.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000028#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000029#include "llvm/Support/ErrorHandling.h"
30#include "llvm/Support/raw_ostream.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000031#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000032
Evan Cheng4db3cff2011-07-01 17:57:27 +000033#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000034#include "PPCGenInstrInfo.inc"
35
Dan Gohman82bcd232010-04-15 17:20:57 +000036namespace llvm {
Bill Wendling4a66e9a2008-03-10 22:49:16 +000037extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
38extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
Dan Gohman82bcd232010-04-15 17:20:57 +000039}
40
41using namespace llvm;
Bill Wendling880d0f62008-03-04 23:13:51 +000042
Chris Lattnerb1d26f62006-06-17 00:01:04 +000043PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Evan Cheng4db3cff2011-07-01 17:57:27 +000044 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
Evan Chengd5b03f22011-06-28 21:14:33 +000045 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000046
Andrew Trick2da8bc82010-12-24 05:03:26 +000047/// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
48/// this target when scheduling the DAG.
49ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer(
50 const TargetMachine *TM,
51 const ScheduleDAG *DAG) const {
52 // Should use subtarget info to pick the right hazard recognizer. For
53 // now, always return a PPC970 recognizer.
54 const TargetInstrInfo *TII = TM->getInstrInfo();
55 assert(TII && "No InstrInfo?");
56 return new PPCHazardRecognizer970(*TII);
57}
58
Andrew Trick6e8f4c42010-12-24 04:28:06 +000059unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +000060 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000061 switch (MI->getOpcode()) {
62 default: break;
63 case PPC::LD:
64 case PPC::LWZ:
65 case PPC::LFS:
66 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +000067 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
68 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000069 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000070 return MI->getOperand(0).getReg();
71 }
72 break;
73 }
74 return 0;
Chris Lattner65242872006-02-02 20:16:12 +000075}
Chris Lattner40839602006-02-02 20:12:32 +000076
Andrew Trick6e8f4c42010-12-24 04:28:06 +000077unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +000078 int &FrameIndex) const {
79 switch (MI->getOpcode()) {
80 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +000081 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +000082 case PPC::STW:
83 case PPC::STFS:
84 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +000085 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
86 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000087 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +000088 return MI->getOperand(0).getReg();
89 }
90 break;
91 }
92 return 0;
93}
Chris Lattner40839602006-02-02 20:12:32 +000094
Chris Lattner043870d2005-09-09 18:17:41 +000095// commuteInstruction - We can commute rlwimi instructions, but only if the
96// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +000097MachineInstr *
98PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +000099 MachineFunction &MF = *MI->getParent()->getParent();
100
Chris Lattner043870d2005-09-09 18:17:41 +0000101 // Normal instructions can be commuted the obvious way.
102 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000103 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000104
Chris Lattner043870d2005-09-09 18:17:41 +0000105 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000106 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000107 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000108
Chris Lattner043870d2005-09-09 18:17:41 +0000109 // If we have a zero rotate count, we have:
110 // M = mask(MB,ME)
111 // Op0 = (Op1 & ~M) | (Op2 & M)
112 // Change this to:
113 // M = mask((ME+1)&31, (MB-1)&31)
114 // Op0 = (Op2 & ~M) | (Op1 & M)
115
116 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000117 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000118 unsigned Reg1 = MI->getOperand(1).getReg();
119 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000120 bool Reg1IsKill = MI->getOperand(1).isKill();
121 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000122 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000123 // If machine instrs are no longer in two-address forms, update
124 // destination register as well.
125 if (Reg0 == Reg1) {
126 // Must be two address instruction!
Evan Chenge837dea2011-06-28 19:10:37 +0000127 assert(MI->getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
Evan Chenga4d16a12008-02-13 02:46:49 +0000128 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000129 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000130 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000131 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000132
133 // Masks.
134 unsigned MB = MI->getOperand(4).getImm();
135 unsigned ME = MI->getOperand(5).getImm();
136
137 if (NewMI) {
138 // Create a new instruction.
139 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
140 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000141 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000142 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
143 .addReg(Reg2, getKillRegState(Reg2IsKill))
144 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000145 .addImm((ME+1) & 31)
146 .addImm((MB-1) & 31);
147 }
148
149 if (ChangeReg0)
150 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000151 MI->getOperand(2).setReg(Reg1);
152 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000153 MI->getOperand(2).setIsKill(Reg1IsKill);
154 MI->getOperand(1).setIsKill(Reg2IsKill);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000155
Chris Lattner043870d2005-09-09 18:17:41 +0000156 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000157 MI->getOperand(4).setImm((ME+1) & 31);
158 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000159 return MI;
160}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000161
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000162void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000163 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000164 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000165 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000166}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000167
168
169// Branch analysis.
170bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
171 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000172 SmallVectorImpl<MachineOperand> &Cond,
173 bool AllowModify) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000174 // If the block has no terminators, it just falls into the block after it.
175 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000176 if (I == MBB.begin())
177 return false;
178 --I;
179 while (I->isDebugValue()) {
180 if (I == MBB.begin())
181 return false;
182 --I;
183 }
184 if (!isUnpredicatedTerminator(I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000185 return false;
186
187 // Get the last instruction in the block.
188 MachineInstr *LastInst = I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000189
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000190 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000191 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000192 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000193 if (!LastInst->getOperand(0).isMBB())
194 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000195 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000196 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000197 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000198 if (!LastInst->getOperand(2).isMBB())
199 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000200 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000201 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000202 Cond.push_back(LastInst->getOperand(0));
203 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000204 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000205 }
206 // Otherwise, don't know what this is.
207 return true;
208 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000209
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000210 // Get the instruction before it if it's a terminator.
211 MachineInstr *SecondLastInst = I;
212
213 // If there are three terminators, we don't know what sort of block this is.
214 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000215 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000216 return true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000217
Chris Lattner289c2d52006-11-17 22:14:47 +0000218 // If the block ends with PPC::B and PPC:BCC, handle it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000219 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000220 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000221 if (!SecondLastInst->getOperand(2).isMBB() ||
222 !LastInst->getOperand(0).isMBB())
223 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000224 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000225 Cond.push_back(SecondLastInst->getOperand(0));
226 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000227 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000228 return false;
229 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000230
Dale Johannesen13e8b512007-06-13 17:59:52 +0000231 // If the block ends with two PPC:Bs, handle it. The second one is not
232 // executed, so remove it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000233 if (SecondLastInst->getOpcode() == PPC::B &&
Dale Johannesen13e8b512007-06-13 17:59:52 +0000234 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000235 if (!SecondLastInst->getOperand(0).isMBB())
236 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000237 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000238 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000239 if (AllowModify)
240 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000241 return false;
242 }
243
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000244 // Otherwise, can't handle this.
245 return true;
246}
247
Evan Chengb5cdaa22007-05-18 00:05:48 +0000248unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000249 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000250 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000251 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000252 while (I->isDebugValue()) {
253 if (I == MBB.begin())
254 return 0;
255 --I;
256 }
Chris Lattner289c2d52006-11-17 22:14:47 +0000257 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000258 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000259
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000260 // Remove the branch.
261 I->eraseFromParent();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000262
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000263 I = MBB.end();
264
Evan Chengb5cdaa22007-05-18 00:05:48 +0000265 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000266 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000267 if (I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000268 return 1;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000269
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000270 // Remove the branch.
271 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000272 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000273}
274
Evan Chengb5cdaa22007-05-18 00:05:48 +0000275unsigned
276PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
277 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000278 const SmallVectorImpl<MachineOperand> &Cond,
279 DebugLoc DL) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000280 // Shouldn't be a fall through.
281 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000282 assert((Cond.size() == 2 || Cond.size() == 0) &&
Chris Lattner54108062006-10-21 05:36:13 +0000283 "PPC branch conditions have two components!");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000284
Chris Lattner54108062006-10-21 05:36:13 +0000285 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000286 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000287 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000288 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000289 else // Conditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000290 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000291 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000292 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000293 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000294
Chris Lattner879d09c2006-10-21 05:42:09 +0000295 // Two-way Conditional Branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000296 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000297 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000298 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000299 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000300}
301
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000302void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
303 MachineBasicBlock::iterator I, DebugLoc DL,
304 unsigned DestReg, unsigned SrcReg,
305 bool KillSrc) const {
306 unsigned Opc;
307 if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
308 Opc = PPC::OR;
309 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
310 Opc = PPC::OR8;
311 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
312 Opc = PPC::FMR;
313 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
314 Opc = PPC::MCRF;
315 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
316 Opc = PPC::VOR;
317 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
318 Opc = PPC::CROR;
319 else
320 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000321
Evan Chenge837dea2011-06-28 19:10:37 +0000322 const MCInstrDesc &MCID = get(Opc);
323 if (MCID.getNumOperands() == 3)
324 BuildMI(MBB, I, DL, MCID, DestReg)
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000325 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
326 else
Evan Chenge837dea2011-06-28 19:10:37 +0000327 BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000328}
329
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000330bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000331PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
332 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000333 int FrameIdx,
334 const TargetRegisterClass *RC,
335 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000336 DebugLoc DL;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000337 if (RC == PPC::GPRCRegisterClass) {
338 if (SrcReg != PPC::LR) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000339 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000340 .addReg(SrcReg,
341 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000342 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000343 } else {
344 // FIXME: this spills LR immediately to memory in one step. To do this,
345 // we use R11, which we know cannot be used in the prolog/epilog. This is
346 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000347 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
348 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000349 .addReg(PPC::R11,
350 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000351 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000352 }
353 } else if (RC == PPC::G8RCRegisterClass) {
354 if (SrcReg != PPC::LR8) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000355 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000356 .addReg(SrcReg,
357 getKillRegState(isKill)),
358 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000359 } else {
360 // FIXME: this spills LR immediately to memory in one step. To do this,
361 // we use R11, which we know cannot be used in the prolog/epilog. This is
362 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000363 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
364 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000365 .addReg(PPC::X11,
366 getKillRegState(isKill)),
367 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000368 }
369 } else if (RC == PPC::F8RCRegisterClass) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000370 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000371 .addReg(SrcReg,
372 getKillRegState(isKill)),
373 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000374 } else if (RC == PPC::F4RCRegisterClass) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000375 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000376 .addReg(SrcReg,
377 getKillRegState(isKill)),
378 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000379 } else if (RC == PPC::CRRCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000380 if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
381 (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
382 // FIXME (64-bit): Enable
Dale Johannesen21b55412009-02-12 23:08:38 +0000383 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling587daed2009-05-13 21:33:08 +0000384 .addReg(SrcReg,
385 getKillRegState(isKill)),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000386 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000387 return true;
388 } else {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000389 // FIXME: We need a scatch reg here. The trouble with using R0 is that
390 // it's possible for the stack frame to be so big the save location is
391 // out of range of immediate offsets, necessitating another register.
392 // We hack this on Darwin by reserving R2. It's probably broken on Linux
393 // at the moment.
394
395 // We need to store the CR in the low 4-bits of the saved value. First,
396 // issue a MFCR to save all of the CRBits.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000397 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000398 PPC::R2 : PPC::R0;
Dale Johannesen5f07d522010-05-20 17:48:26 +0000399 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFCRpseud), ScratchReg)
400 .addReg(SrcReg, getKillRegState(isKill)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000401
Bill Wendling7194aaf2008-03-03 22:19:16 +0000402 // If the saved register wasn't CR0, shift the bits left so that they are
403 // in CR0's slot.
404 if (SrcReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000405 unsigned ShiftBits = getPPCRegisterNumbering(SrcReg)*4;
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000406 // rlwinm scratch, scratch, ShiftBits, 0, 31.
407 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
408 .addReg(ScratchReg).addImm(ShiftBits)
409 .addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000410 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000411
Dale Johannesen21b55412009-02-12 23:08:38 +0000412 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000413 .addReg(ScratchReg,
Bill Wendling587daed2009-05-13 21:33:08 +0000414 getKillRegState(isKill)),
Bill Wendling7194aaf2008-03-03 22:19:16 +0000415 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000416 }
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000417 } else if (RC == PPC::CRBITRCRegisterClass) {
418 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
419 // backend currently only uses CR1EQ as an individual bit, this should
420 // not cause any bug. If we need other uses of CR bits, the following
421 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000422 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000423 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
424 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000425 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000426 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
427 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000428 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000429 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
430 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000431 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000432 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
433 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000434 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000435 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
436 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000437 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000438 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
439 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000440 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000441 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
442 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000443 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000444 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
445 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000446 Reg = PPC::CR7;
447
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000448 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000449 PPC::CRRCRegisterClass, NewMIs);
450
Owen Andersonf6372aa2008-01-01 21:11:32 +0000451 } else if (RC == PPC::VRRCRegisterClass) {
452 // We don't have indexed addressing for vector loads. Emit:
453 // R0 = ADDI FI#
454 // STVX VAL, 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000455 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000456 // FIXME: We use R0 here, because it isn't available for RA.
Dale Johannesen21b55412009-02-12 23:08:38 +0000457 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000458 FrameIdx, 0, 0));
Dale Johannesen21b55412009-02-12 23:08:38 +0000459 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling587daed2009-05-13 21:33:08 +0000460 .addReg(SrcReg, getKillRegState(isKill))
461 .addReg(PPC::R0)
462 .addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000463 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000464 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000465 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000466
467 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000468}
469
470void
471PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000472 MachineBasicBlock::iterator MI,
473 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000474 const TargetRegisterClass *RC,
475 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000476 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000477 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000478
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000479 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
480 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000481 FuncInfo->setSpillsCR();
482 }
483
Owen Andersonf6372aa2008-01-01 21:11:32 +0000484 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
485 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000486
487 const MachineFrameInfo &MFI = *MF.getFrameInfo();
488 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000489 MF.getMachineMemOperand(
490 MachinePointerInfo(PseudoSourceValue::getFixedStack(FrameIdx)),
491 MachineMemOperand::MOStore,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000492 MFI.getObjectSize(FrameIdx),
493 MFI.getObjectAlignment(FrameIdx));
494 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000495}
496
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000497void
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000498PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000499 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000500 const TargetRegisterClass *RC,
501 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000502 if (RC == PPC::GPRCRegisterClass) {
503 if (DestReg != PPC::LR) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000504 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
505 DestReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000506 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000507 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
508 PPC::R11), FrameIdx));
509 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000510 }
511 } else if (RC == PPC::G8RCRegisterClass) {
512 if (DestReg != PPC::LR8) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000513 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000514 FrameIdx));
515 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000516 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
517 PPC::R11), FrameIdx));
518 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000519 }
520 } else if (RC == PPC::F8RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000521 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000522 FrameIdx));
523 } else if (RC == PPC::F4RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000524 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000525 FrameIdx));
526 } else if (RC == PPC::CRRCRegisterClass) {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000527 // FIXME: We need a scatch reg here. The trouble with using R0 is that
528 // it's possible for the stack frame to be so big the save location is
529 // out of range of immediate offsets, necessitating another register.
530 // We hack this on Darwin by reserving R2. It's probably broken on Linux
531 // at the moment.
532 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
533 PPC::R2 : PPC::R0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000534 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000535 ScratchReg), FrameIdx));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000536
Owen Andersonf6372aa2008-01-01 21:11:32 +0000537 // If the reloaded register isn't CR0, shift the bits right so that they are
538 // in the right CR's slot.
539 if (DestReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000540 unsigned ShiftBits = getPPCRegisterNumbering(DestReg)*4;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000541 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000542 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
543 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
544 .addImm(31));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000545 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000546
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000547 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTCRF), DestReg)
548 .addReg(ScratchReg));
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000549 } else if (RC == PPC::CRBITRCRegisterClass) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000550
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000551 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000552 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
553 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000554 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000555 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
556 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000557 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000558 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
559 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000560 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000561 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
562 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000563 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000564 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
565 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000566 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000567 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
568 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000569 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000570 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
571 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000572 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000573 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
574 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000575 Reg = PPC::CR7;
576
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000577 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000578 PPC::CRRCRegisterClass, NewMIs);
579
Owen Andersonf6372aa2008-01-01 21:11:32 +0000580 } else if (RC == PPC::VRRCRegisterClass) {
581 // We don't have indexed addressing for vector loads. Emit:
582 // R0 = ADDI FI#
583 // Dest = LVX 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000584 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000585 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000586 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000587 FrameIdx, 0, 0));
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000588 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000589 .addReg(PPC::R0));
590 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000591 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000592 }
593}
594
595void
596PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000597 MachineBasicBlock::iterator MI,
598 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000599 const TargetRegisterClass *RC,
600 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000601 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000602 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000603 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000604 if (MI != MBB.end()) DL = MI->getDebugLoc();
605 LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000606 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
607 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000608
609 const MachineFrameInfo &MFI = *MF.getFrameInfo();
610 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000611 MF.getMachineMemOperand(
612 MachinePointerInfo(PseudoSourceValue::getFixedStack(FrameIdx)),
613 MachineMemOperand::MOLoad,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000614 MFI.getObjectSize(FrameIdx),
615 MFI.getObjectAlignment(FrameIdx));
616 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000617}
618
Evan Cheng09652172010-04-26 07:39:36 +0000619MachineInstr*
620PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000621 int FrameIx, uint64_t Offset,
Evan Cheng09652172010-04-26 07:39:36 +0000622 const MDNode *MDPtr,
623 DebugLoc DL) const {
624 MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE));
625 addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr);
626 return &*MIB;
627}
628
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000629bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000630ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000631 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
632 // Leave the CR# the same, but invert the condition.
Chris Lattner18258c62006-11-17 22:37:34 +0000633 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000634 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000635}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000636
637/// GetInstSize - Return the number of bytes of code the specified
638/// instruction may be. This returns the maximum number of bytes.
639///
640unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
641 switch (MI->getOpcode()) {
642 case PPC::INLINEASM: { // Inline Asm: Variable size.
643 const MachineFunction *MF = MI->getParent()->getParent();
644 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +0000645 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000646 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000647 case PPC::PROLOG_LABEL:
Dan Gohman44066042008-07-01 00:05:16 +0000648 case PPC::EH_LABEL:
649 case PPC::GC_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000650 case PPC::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000651 return 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000652 default:
653 return 4; // PowerPC instructions are all 4 bytes
654 }
655}