blob: 050b86979c5a550e0877ee1cee089eb220d4f60c [file] [log] [blame]
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Cheng559806f2006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov2365f512007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen86737662008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Ted Kremenekb388eb82008-09-03 02:54:11 +000022#include "llvm/CodeGen/FastISel.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000023#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindola1b5dcc32007-08-31 15:06:30 +000024#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025
26namespace llvm {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027 namespace X86ISD {
Evan Chengd9558e02006-01-06 00:43:03 +000028 // X86 Specific DAG Nodes
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000029 enum NodeType {
30 // Start the numbering where the builtin ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032
Evan Cheng18efe262007-12-14 02:13:44 +000033 /// BSF - Bit scan forward.
34 /// BSR - Bit scan reverse.
35 BSF,
36 BSR,
37
Evan Chenge3413162006-01-09 18:33:28 +000038 /// SHLD, SHRD - Double shift instructions. These correspond to
39 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
42
Evan Chengef6ffb12006-01-31 03:14:29 +000043 /// FAND - Bitwise logical AND of floating point values. This corresponds
44 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
46
Evan Cheng68c47cb2007-01-05 07:55:56 +000047 /// FOR - Bitwise logical OR of floating point values. This corresponds
48 /// to X86::ORPS or X86::ORPD.
49 FOR,
50
Evan Cheng223547a2006-01-31 22:28:30 +000051 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
52 /// to X86::XORPS or X86::XORPD.
53 FXOR,
54
Evan Cheng73d6cf12007-01-05 21:37:56 +000055 /// FSRL - Bitwise logical right shift of floating point values. These
56 /// corresponds to X86::PSRLDQ.
Evan Cheng68c47cb2007-01-05 07:55:56 +000057 FSRL,
58
Evan Chenge3de85b2006-02-04 02:20:30 +000059 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
60 /// integer source in memory and FP reg result. This corresponds to the
61 /// X86::FILD*m instructions. It has three inputs (token chain, address,
62 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
63 /// also produces a flag).
Evan Chenga3195e82006-01-12 22:54:21 +000064 FILD,
Evan Chenge3de85b2006-02-04 02:20:30 +000065 FILD_FLAG,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000066
67 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
68 /// integer destination in memory and a FP reg source. This corresponds
69 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Chris Lattner91897772006-10-18 18:26:48 +000070 /// has two inputs (token chain and address) and two outputs (int value
71 /// and token chain).
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000072 FP_TO_INT16_IN_MEM,
73 FP_TO_INT32_IN_MEM,
74 FP_TO_INT64_IN_MEM,
75
Evan Chengb077b842005-12-21 02:39:21 +000076 /// FLD - This instruction implements an extending load to FP stack slots.
77 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng38bcbaf2005-12-23 07:31:11 +000078 /// operand, ptr to load from, and a ValueType node indicating the type
79 /// to load to.
Evan Chengb077b842005-12-21 02:39:21 +000080 FLD,
81
Evan Chengd90eb7f2006-01-05 00:27:02 +000082 /// FST - This instruction implements a truncating store to FP stack
83 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
84 /// chain operand, value to store, address, and a ValueType to store it
85 /// as.
86 FST,
87
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000088 /// CALL/TAILCALL - These operations represent an abstract X86 call
89 /// instruction, which includes a bunch of information. In particular the
90 /// operands of these node are:
91 ///
92 /// #0 - The incoming token chain
93 /// #1 - The callee
94 /// #2 - The number of arg bytes the caller pushes on the stack.
95 /// #3 - The number of arg bytes the callee pops off the stack.
96 /// #4 - The value to pass in AL/AX/EAX (optional)
97 /// #5 - The value to pass in DL/DX/EDX (optional)
98 ///
99 /// The result values of these nodes are:
100 ///
101 /// #0 - The outgoing token chain
102 /// #1 - The first register result value (optional)
103 /// #2 - The second register result value (optional)
104 ///
105 /// The CALL vs TAILCALL distinction boils down to whether the callee is
106 /// known not to modify the caller's stack frame, as is standard with
107 /// LLVM.
108 CALL,
109 TAILCALL,
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000110
111 /// RDTSC_DAG - This operation implements the lowering for
112 /// readcyclecounter
113 RDTSC_DAG,
Evan Cheng7df96d62005-12-17 01:21:05 +0000114
115 /// X86 compare and logical compare instructions.
Evan Cheng7d6ff3a2007-09-17 17:42:53 +0000116 CMP, COMI, UCOMI,
Evan Cheng7df96d62005-12-17 01:21:05 +0000117
Dan Gohmanc7a37d42008-12-23 22:45:23 +0000118 /// X86 bit-test instructions.
119 BT,
120
Dan Gohman2004eb62009-03-23 15:40:10 +0000121 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
Evan Chengd5781fc2005-12-21 20:21:51 +0000122 /// operand produced by a CMP instruction.
123 SETCC,
124
Chris Lattner2b9f4342009-03-12 06:46:02 +0000125 /// X86 conditional moves. Operand 0 and operand 1 are the two values
126 /// to select from. Operand 2 is the condition code, and operand 3 is the
127 /// flag operand produced by a CMP or TEST instruction. It also writes a
128 /// flag result.
Evan Cheng7df96d62005-12-17 01:21:05 +0000129 CMOV,
Evan Cheng898101c2005-12-19 23:12:38 +0000130
Dan Gohman2004eb62009-03-23 15:40:10 +0000131 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
132 /// is the block to branch if condition is true, operand 2 is the
133 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengd5781fc2005-12-21 20:21:51 +0000134 /// or TEST instruction.
Evan Cheng898101c2005-12-19 23:12:38 +0000135 BRCOND,
Evan Chengb077b842005-12-21 02:39:21 +0000136
Dan Gohman2004eb62009-03-23 15:40:10 +0000137 /// Return with a flag operand. Operand 0 is the chain operand, operand
138 /// 1 is the number of bytes of stack to pop.
Evan Chengb077b842005-12-21 02:39:21 +0000139 RET_FLAG,
Evan Cheng67f92a72006-01-11 22:15:48 +0000140
141 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
142 REP_STOS,
143
144 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
145 REP_MOVS,
Evan Cheng223547a2006-01-31 22:28:30 +0000146
Evan Cheng7ccced62006-02-18 00:15:05 +0000147 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
148 /// at function entry, used for PIC code.
149 GlobalBaseReg,
Evan Chenga0ea0532006-02-23 02:43:52 +0000150
Bill Wendling056292f2008-09-16 21:48:12 +0000151 /// Wrapper - A wrapper node for TargetConstantPool,
152 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Cheng020d2e82006-02-23 20:41:18 +0000153 Wrapper,
Evan Cheng48090aa2006-03-21 23:01:21 +0000154
Evan Cheng0085a282006-11-30 21:55:46 +0000155 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
156 /// relative displacements.
157 WrapperRIP,
158
Nate Begeman14d12ca2008-02-11 04:19:36 +0000159 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
160 /// i32, corresponds to X86::PEXTRB.
161 PEXTRB,
162
Evan Chengb067a1e2006-03-31 19:22:53 +0000163 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng653159f2006-03-31 21:55:24 +0000164 /// i32, corresponds to X86::PEXTRW.
Evan Chengb067a1e2006-03-31 19:22:53 +0000165 PEXTRW,
Evan Cheng653159f2006-03-31 21:55:24 +0000166
Nate Begeman14d12ca2008-02-11 04:19:36 +0000167 /// INSERTPS - Insert any element of a 4 x float vector into any element
168 /// of a destination 4 x floatvector.
169 INSERTPS,
170
171 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
172 /// corresponds to X86::PINSRB.
173 PINSRB,
174
Evan Cheng653159f2006-03-31 21:55:24 +0000175 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
176 /// corresponds to X86::PINSRW.
Evan Cheng8ca29322006-11-10 21:43:37 +0000177 PINSRW,
178
Nate Begemanb9a47b82009-02-23 08:49:38 +0000179 /// PSHUFB - Shuffle 16 8-bit values within a vector.
180 PSHUFB,
181
Evan Cheng8ca29322006-11-10 21:43:37 +0000182 /// FMAX, FMIN - Floating point max and min.
183 ///
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000184 FMAX, FMIN,
Dan Gohman20382522007-07-10 00:05:58 +0000185
186 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
187 /// approximation. Note that these typically require refinement
188 /// in order to obtain suitable precision.
189 FRSQRT, FRCP,
190
Rafael Espindola094fad32009-04-08 21:14:34 +0000191 // TLSADDR - Thread Local Storage.
192 TLSADDR,
193
194 // SegmentBaseAddress - The address segment:0
195 SegmentBaseAddress,
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000196
Evan Cheng7e2ff772008-05-08 00:57:18 +0000197 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000198 EH_RETURN,
199
Arnold Schwaighofer4fe30732008-03-19 16:39:45 +0000200 /// TC_RETURN - Tail call return.
201 /// operand #0 chain
202 /// operand #1 callee (register or absolute)
203 /// operand #2 stack adjustment
204 /// operand #3 optional in flag
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000205 TC_RETURN,
206
Evan Cheng7e2ff772008-05-08 00:57:18 +0000207 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
Andrew Lenharth26ed8692008-03-01 21:52:34 +0000208 LCMPXCHG_DAG,
Andrew Lenharthd19189e2008-03-05 01:15:49 +0000209 LCMPXCHG8_DAG,
Andrew Lenharth26ed8692008-03-01 21:52:34 +0000210
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000211 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
Dale Johannesen880ae362008-10-03 22:25:52 +0000212 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
213 // Atomic 64-bit binary operations.
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000214 ATOMADD64_DAG,
215 ATOMSUB64_DAG,
216 ATOMOR64_DAG,
217 ATOMXOR64_DAG,
218 ATOMAND64_DAG,
219 ATOMNAND64_DAG,
Dale Johannesen880ae362008-10-03 22:25:52 +0000220 ATOMSWAP64_DAG,
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000221
Evan Cheng7e2ff772008-05-08 00:57:18 +0000222 // FNSTCW16m - Store FP control world into i16 memory.
223 FNSTCW16m,
224
Evan Chengd880b972008-05-09 21:53:03 +0000225 // VZEXT_MOVL - Vector move low and zero extend.
226 VZEXT_MOVL,
227
228 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Evan Chengf26ffe92008-05-29 08:22:04 +0000229 VZEXT_LOAD,
230
231 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman30a0de92008-07-17 16:51:19 +0000232 VSHL, VSRL,
233
234 // CMPPD, CMPPS - Vector double/float comparison.
235 CMPPD, CMPPS,
236
237 // PCMP* - Vector integer comparisons.
238 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000239 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
240
Dan Gohman076aee32009-03-04 19:44:21 +0000241 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
242 ADD, SUB, SMUL, UMUL,
Evan Cheng73f24c92009-03-30 21:36:47 +0000243 INC, DEC,
244
245 // MUL_IMM - X86 specific multiply by immediate.
246 MUL_IMM
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 };
248 }
249
Evan Cheng0d9e9762008-01-29 19:34:22 +0000250 /// Define some predicates that are used for node matching.
251 namespace X86 {
252 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
253 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
254 bool isPSHUFDMask(SDNode *N);
Evan Cheng0188ecb2006-03-22 18:59:22 +0000255
Evan Cheng0d9e9762008-01-29 19:34:22 +0000256 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
257 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
258 bool isPSHUFHWMask(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000259
Evan Cheng0d9e9762008-01-29 19:34:22 +0000260 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
261 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
262 bool isPSHUFLWMask(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000263
Evan Cheng0d9e9762008-01-29 19:34:22 +0000264 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
265 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
266 bool isSHUFPMask(SDNode *N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000267
Evan Cheng0d9e9762008-01-29 19:34:22 +0000268 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
269 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
270 bool isMOVHLPSMask(SDNode *N);
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000271
Evan Cheng0d9e9762008-01-29 19:34:22 +0000272 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
273 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
274 /// <2, 3, 2, 3>
275 bool isMOVHLPS_v_undef_Mask(SDNode *N);
Evan Cheng6e56e2c2006-11-07 22:14:24 +0000276
Evan Cheng0d9e9762008-01-29 19:34:22 +0000277 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
278 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
279 bool isMOVLPMask(SDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000280
Evan Cheng0d9e9762008-01-29 19:34:22 +0000281 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
282 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
283 /// as well as MOVLHPS.
284 bool isMOVHPMask(SDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000285
Evan Cheng0d9e9762008-01-29 19:34:22 +0000286 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
287 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
288 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng0038e592006-03-28 00:39:58 +0000289
Evan Cheng0d9e9762008-01-29 19:34:22 +0000290 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
291 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
292 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000293
Evan Cheng0d9e9762008-01-29 19:34:22 +0000294 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
295 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
296 /// <0, 0, 1, 1>
297 bool isUNPCKL_v_undef_Mask(SDNode *N);
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000298
Evan Cheng0d9e9762008-01-29 19:34:22 +0000299 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
300 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
301 /// <2, 2, 3, 3>
302 bool isUNPCKH_v_undef_Mask(SDNode *N);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000303
Evan Cheng0d9e9762008-01-29 19:34:22 +0000304 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
305 /// specifies a shuffle of elements that is suitable for input to MOVSS,
306 /// MOVSD, and MOVD, i.e. setting the lowest element.
307 bool isMOVLMask(SDNode *N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000308
Evan Cheng0d9e9762008-01-29 19:34:22 +0000309 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
310 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
311 bool isMOVSHDUPMask(SDNode *N);
Evan Chengd9539472006-04-14 21:59:03 +0000312
Evan Cheng0d9e9762008-01-29 19:34:22 +0000313 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
314 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
315 bool isMOVSLDUPMask(SDNode *N);
Evan Chengd9539472006-04-14 21:59:03 +0000316
Evan Cheng0d9e9762008-01-29 19:34:22 +0000317 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
318 /// specifies a splat of a single element.
319 bool isSplatMask(SDNode *N);
Evan Chengb9df0ca2006-03-22 02:53:00 +0000320
Evan Cheng0d9e9762008-01-29 19:34:22 +0000321 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
322 /// specifies a splat of zero element.
323 bool isSplatLoMask(SDNode *N);
Evan Chengf686d9b2006-10-27 21:08:32 +0000324
Evan Cheng0b457f02008-09-25 20:50:48 +0000325 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
326 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
327 bool isMOVDDUPMask(SDNode *N);
328
Evan Cheng0d9e9762008-01-29 19:34:22 +0000329 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
330 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
331 /// instructions.
332 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000333
Evan Cheng0d9e9762008-01-29 19:34:22 +0000334 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
335 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
336 /// instructions.
337 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000338
Evan Cheng0d9e9762008-01-29 19:34:22 +0000339 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
340 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
341 /// instructions.
342 unsigned getShufflePSHUFLWImmediate(SDNode *N);
343 }
344
Chris Lattner91897772006-10-18 18:26:48 +0000345 //===--------------------------------------------------------------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000346 // X86TargetLowering - X86 Implementation of the TargetLowering interface
347 class X86TargetLowering : public TargetLowering {
348 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 int RegSaveFrameIndex; // X86-64 vararg func register save area.
350 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
351 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000352 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
353 int BytesCallerReserves; // Number of arg bytes caller makes.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000354
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000355 public:
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000356 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000357
Evan Chengcc415862007-11-09 01:32:10 +0000358 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
359 /// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +0000360 SDValue getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +0000361 SelectionDAG &DAG) const;
362
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000363 // Return the number of bytes that a function should pop when it returns (in
364 // addition to the space used by the return address).
365 //
366 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
367
368 // Return the number of bytes that the caller reserves for arguments passed
369 // to this function.
370 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
371
Chris Lattner54e3efd2007-02-26 04:01:25 +0000372 /// getStackPtrReg - Return the stack pointer register we are using: either
373 /// ESP or RSP.
374 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng29286502008-01-23 23:17:41 +0000375
376 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
377 /// function arguments in the caller parameter area. For X86, aggregates
378 /// that contains are placed at 16-byte boundaries while the rest are at
379 /// 4-byte boundaries.
380 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Chengf0df0312008-05-15 08:39:06 +0000381
382 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000383 /// and store operations as a result of memset, memcpy, and memmove
384 /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000385 /// determining it.
386 virtual
Duncan Sands83ec4b62008-06-06 12:08:01 +0000387 MVT getOptimalMemOpType(uint64_t Size, unsigned Align,
388 bool isSrcConst, bool isSrcStr) const;
Chris Lattner54e3efd2007-02-26 04:01:25 +0000389
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000390 /// LowerOperation - Provide custom lowering hooks for some operations.
391 ///
Dan Gohman475871a2008-07-27 21:46:04 +0000392 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000393
Duncan Sands1607f052008-12-01 11:39:25 +0000394 /// ReplaceNodeResults - Replace the results of node with an illegal result
395 /// type with new values built out of custom code.
Chris Lattner27a6c732007-11-24 07:07:01 +0000396 ///
Duncan Sands1607f052008-12-01 11:39:25 +0000397 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
398 SelectionDAG &DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +0000399
400
Dan Gohman475871a2008-07-27 21:46:04 +0000401 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng206ee9d2006-07-07 08:33:52 +0000402
Evan Chengff9b3732008-01-30 18:18:23 +0000403 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000404 MachineBasicBlock *MBB) const;
Evan Cheng4a460802006-01-11 00:33:36 +0000405
Mon P Wang63307c32008-05-05 19:05:59 +0000406
Evan Cheng72261582005-12-20 06:22:03 +0000407 /// getTargetNodeName - This method returns the name of a target specific
408 /// DAG node.
409 virtual const char *getTargetNodeName(unsigned Opcode) const;
410
Scott Michel5b8f82e2008-03-10 15:42:14 +0000411 /// getSetCCResultType - Return the ISD::SETCC ValueType
Duncan Sands5480c042009-01-01 15:52:00 +0000412 virtual MVT getSetCCResultType(MVT VT) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000413
Nate Begeman368e18d2006-02-16 21:11:51 +0000414 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
415 /// in Mask are known to be either zero or one and return them in the
416 /// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +0000417 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000418 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000419 APInt &KnownZero,
420 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000421 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +0000422 unsigned Depth = 0) const;
Evan Chengad4196b2008-05-12 19:56:52 +0000423
424 virtual bool
425 isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
Nate Begeman368e18d2006-02-16 21:11:51 +0000426
Dan Gohman475871a2008-07-27 21:46:04 +0000427 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428
Chris Lattner4234f572007-03-25 02:14:49 +0000429 ConstraintType getConstraintType(const std::string &Constraint) const;
Chris Lattnerf4dff842006-07-11 02:54:03 +0000430
Chris Lattner259e97c2006-01-31 19:43:35 +0000431 std::vector<unsigned>
Chris Lattner1efa40f2006-02-22 00:56:39 +0000432 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000433 MVT VT) const;
Chris Lattner48884cd2007-08-25 00:47:38 +0000434
Duncan Sands83ec4b62008-06-06 12:08:01 +0000435 virtual const char *LowerXConstraint(MVT ConstraintVT) const;
Dale Johannesenba2a0b92008-01-29 02:21:21 +0000436
Chris Lattner48884cd2007-08-25 00:47:38 +0000437 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +0000438 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
439 /// true it means one of the asm constraint of the inline asm instruction
440 /// being processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +0000441 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +0000442 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +0000443 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +0000444 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000445 SelectionDAG &DAG) const;
Chris Lattner22aaf1d2006-10-31 20:13:11 +0000446
Chris Lattner91897772006-10-18 18:26:48 +0000447 /// getRegForInlineAsmConstraint - Given a physical register constraint
448 /// (e.g. {edx}), return the register number and the register class for the
449 /// register. This should only be used for C_Register constraints. On
450 /// error, this returns a register number of 0.
Chris Lattnerf76d1802006-07-31 23:26:50 +0000451 std::pair<unsigned, const TargetRegisterClass*>
452 getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000453 MVT VT) const;
Chris Lattnerf76d1802006-07-31 23:26:50 +0000454
Chris Lattnerc9addb72007-03-30 23:15:24 +0000455 /// isLegalAddressingMode - Return true if the addressing mode represented
456 /// by AM is legal for this target, for a load/store of the specified type.
457 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
458
Evan Cheng2bd122c2007-10-26 01:56:11 +0000459 /// isTruncateFree - Return true if it's free to truncate a value of
460 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
461 /// register EAX to i16 by referencing its sub-register AX.
462 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000463 virtual bool isTruncateFree(MVT VT1, MVT VT2) const;
Dan Gohman97121ba2009-04-08 00:15:30 +0000464
465 /// isZExtFree - Return true if any actual instruction that defines a
466 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
467 /// register. This does not necessarily include registers defined in
468 /// unknown ways, such as incoming arguments, or copies from unknown
469 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
470 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
471 /// all instructions that define 32-bit values implicit zero-extend the
472 /// result out to 64 bits.
473 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
474 virtual bool isZExtFree(MVT VT1, MVT VT2) const;
475
Evan Cheng0188ecb2006-03-22 18:59:22 +0000476 /// isShuffleMaskLegal - Targets can use this to indicate that they only
477 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattner91897772006-10-18 18:26:48 +0000478 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
479 /// values are assumed to be legal.
Dan Gohman475871a2008-07-27 21:46:04 +0000480 virtual bool isShuffleMaskLegal(SDValue Mask, MVT VT) const;
Evan Cheng39623da2006-04-20 08:58:49 +0000481
482 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
483 /// used by Targets can use this to indicate if there is a suitable
484 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
485 /// pool entry.
Dan Gohman475871a2008-07-27 21:46:04 +0000486 virtual bool isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000487 MVT EVT, SelectionDAG &DAG) const;
Evan Cheng6fd599f2008-03-05 01:30:59 +0000488
489 /// ShouldShrinkFPConstant - If true, then instruction selection should
490 /// seek to shrink the FP constant of the specified type to a smaller type
491 /// in order to save space and / or reduce runtime.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000492 virtual bool ShouldShrinkFPConstant(MVT VT) const {
Evan Cheng6fd599f2008-03-05 01:30:59 +0000493 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
494 // expensive than a straight movsd. On the other hand, it's important to
495 // shrink long double fp constant since fldt is very slow.
496 return !X86ScalarSSEf64 || VT == MVT::f80;
497 }
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000498
499 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
500 /// for tail call optimization. Target which want to do tail call
501 /// optimization should implement this function.
Dan Gohman095cc292008-09-13 01:54:27 +0000502 virtual bool IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +0000503 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000504 SelectionDAG &DAG) const;
505
Dan Gohman707e0182008-04-12 04:36:06 +0000506 virtual const X86Subtarget* getSubtarget() {
507 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000508 }
509
Chris Lattner3d661852008-01-18 06:52:41 +0000510 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
511 /// computed in an SSE register, not on the X87 floating point stack.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000512 bool isScalarFPTypeInSSEReg(MVT VT) const {
Chris Lattner3d661852008-01-18 06:52:41 +0000513 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
514 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
515 }
Dan Gohmand9f3c482008-08-19 21:32:53 +0000516
Mon P Wang0c397192008-10-30 08:01:45 +0000517 /// getWidenVectorType: given a vector type, returns the type to widen
518 /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
519 /// If there is no vector type that we want to widen to, returns MVT::Other
520 /// When and were to widen is target dependent based on the cost of
521 /// scalarizing vs using the wider vector type.
Dan Gohmanc13cf132009-01-15 17:34:08 +0000522 virtual MVT getWidenVectorType(MVT VT) const;
Mon P Wang0c397192008-10-30 08:01:45 +0000523
Dan Gohmand9f3c482008-08-19 21:32:53 +0000524 /// createFastISel - This method returns a target specific FastISel object,
525 /// or null if the target does not support "fast" ISel.
Dan Gohman3df24e62008-09-03 23:12:08 +0000526 virtual FastISel *
527 createFastISel(MachineFunction &mf,
Devang Patel83489bb2009-01-13 00:35:13 +0000528 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000529 DenseMap<const Value *, unsigned> &,
Dan Gohman0586d912008-09-10 20:11:02 +0000530 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000531 DenseMap<const AllocaInst *, int> &
532#ifndef NDEBUG
533 , SmallSet<Instruction*, 8> &
534#endif
535 );
Chris Lattner3d661852008-01-18 06:52:41 +0000536
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000537 private:
Evan Cheng0db9fe62006-04-25 20:13:52 +0000538 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
539 /// make the right decision when generating code for different targets.
540 const X86Subtarget *Subtarget;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000541 const X86RegisterInfo *RegInfo;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000542 const TargetData *TD;
Evan Cheng0db9fe62006-04-25 20:13:52 +0000543
Evan Cheng25ab6902006-09-08 06:48:29 +0000544 /// X86StackPtr - X86 physical register used as stack ptr.
545 unsigned X86StackPtr;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000546
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000547 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
548 /// floating point ops.
549 /// When SSE is available, use it for f32 operations.
550 /// When SSE2 is available, use it for f64 operations.
551 bool X86ScalarSSEf32;
552 bool X86ScalarSSEf64;
Evan Cheng0d9e9762008-01-29 19:34:22 +0000553
Dan Gohman095cc292008-09-13 01:54:27 +0000554 SDNode *LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +0000555 unsigned CallingConv, SelectionDAG &DAG);
Evan Cheng0d9e9762008-01-29 19:34:22 +0000556
Dan Gohman475871a2008-07-27 21:46:04 +0000557 SDValue LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +0000558 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman475871a2008-07-27 21:46:04 +0000559 unsigned CC, SDValue Root, unsigned i);
Rafael Espindola7effac52007-09-14 15:48:13 +0000560
Dan Gohman095cc292008-09-13 01:54:27 +0000561 SDValue LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +0000562 const SDValue &StackPtr,
563 const CCValAssign &VA, SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +0000564 SDValue Arg, ISD::ArgFlagsTy Flags);
Rafael Espindola1b5dcc32007-08-31 15:06:30 +0000565
Gordon Henriksen86737662008-01-05 16:56:59 +0000566 // Call lowering helpers.
Dan Gohman095cc292008-09-13 01:54:27 +0000567 bool IsCalleePop(bool isVarArg, unsigned CallingConv);
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +0000568 bool CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall);
569 bool CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall);
Dan Gohman475871a2008-07-27 21:46:04 +0000570 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
571 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +0000572 int FPDiff, DebugLoc dl);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +0000573
Dan Gohman095cc292008-09-13 01:54:27 +0000574 CCAssignFn *CCAssignFnForNode(unsigned CallingConv) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000575 NameDecorationStyle NameDecorationForFORMAL_ARGUMENTS(SDValue Op);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000576 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Evan Cheng559806f2006-01-27 08:10:46 +0000577
Dan Gohman475871a2008-07-27 21:46:04 +0000578 std::pair<SDValue,SDValue> FP_TO_SINTHelper(SDValue Op,
Chris Lattner27a6c732007-11-24 07:07:01 +0000579 SelectionDAG &DAG);
580
Dan Gohman475871a2008-07-27 21:46:04 +0000581 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
582 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
583 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
584 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
585 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
586 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
587 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
588 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000589 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
590 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000591 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
592 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
593 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
594 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
595 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000596 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +0000597 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG);
598 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000599 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
600 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
601 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
602 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
603 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
604 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
605 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
606 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
607 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
608 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
609 SDValue LowerCALL(SDValue Op, SelectionDAG &DAG);
610 SDValue LowerRET(SDValue Op, SelectionDAG &DAG);
611 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
612 SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG);
613 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
614 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
615 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
616 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
617 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
618 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
619 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
620 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
621 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
622 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
623 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
624 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000625 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG);
Bill Wendling74c37652008-12-09 22:08:41 +0000626 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000627
Dan Gohman475871a2008-07-27 21:46:04 +0000628 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
Dale Johannesen71d1bf52008-09-29 22:25:26 +0000629 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG);
Duncan Sands1607f052008-12-01 11:39:25 +0000630 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG);
631
632 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
633 SelectionDAG &DAG, unsigned NewOp);
634
Dale Johanneseneacf2dc2009-02-03 22:26:34 +0000635 SDValue EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +0000636 SDValue Chain,
637 SDValue Dst, SDValue Src,
638 SDValue Size, unsigned Align,
Bill Wendling6158d842008-10-01 00:59:58 +0000639 const Value *DstSV, uint64_t DstSVOff);
Dale Johanneseneacf2dc2009-02-03 22:26:34 +0000640 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +0000641 SDValue Chain,
642 SDValue Dst, SDValue Src,
643 SDValue Size, unsigned Align,
644 bool AlwaysInline,
645 const Value *DstSV, uint64_t DstSVOff,
646 const Value *SrcSV, uint64_t SrcSVOff);
Mon P Wang63307c32008-05-05 19:05:59 +0000647
648 /// Utility function to emit atomic bitwise operations (and, or, xor).
649 // It takes the bitwise instruction to expand, the associated machine basic
650 // block, and the associated X86 opcodes for reg/reg and reg/imm.
651 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
652 MachineInstr *BInstr,
653 MachineBasicBlock *BB,
654 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +0000655 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +0000656 unsigned loadOpc,
657 unsigned cxchgOpc,
658 unsigned copyOpc,
659 unsigned notOpc,
660 unsigned EAXreg,
661 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000662 bool invSrc = false) const;
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000663
664 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
665 MachineInstr *BInstr,
666 MachineBasicBlock *BB,
667 unsigned regOpcL,
668 unsigned regOpcH,
669 unsigned immOpcL,
670 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000671 bool invSrc = false) const;
Mon P Wang63307c32008-05-05 19:05:59 +0000672
673 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendlingbddc4422009-03-26 01:46:56 +0000674 /// instruction to expand, the associated basic block, and the associated
675 /// cmov opcode for moving the min or max value.
Mon P Wang63307c32008-05-05 19:05:59 +0000676 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
677 MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000678 unsigned cmovOpc) const;
Dan Gohman076aee32009-03-04 19:44:21 +0000679
680 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohman31125812009-03-07 01:58:32 +0000681 /// equivalent, for use with the given x86 condition code.
682 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG);
Dan Gohman076aee32009-03-04 19:44:21 +0000683
684 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohman31125812009-03-07 01:58:32 +0000685 /// equivalent, for use with the given x86 condition code.
686 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
687 SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000688 };
Evan Chengc3f44b02008-09-03 00:03:49 +0000689
690 namespace X86 {
Dan Gohman3df24e62008-09-03 23:12:08 +0000691 FastISel *createFastISel(MachineFunction &mf,
Devang Patel83489bb2009-01-13 00:35:13 +0000692 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000693 DenseMap<const Value *, unsigned> &,
Dan Gohman0586d912008-09-10 20:11:02 +0000694 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000695 DenseMap<const AllocaInst *, int> &
696#ifndef NDEBUG
697 , SmallSet<Instruction*, 8> &
698#endif
699 );
Evan Chengc3f44b02008-09-03 00:03:49 +0000700 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000701}
702
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000703#endif // X86ISELLOWERING_H